1fa29bee9SRichard Trieu //===-- MipsInstPrinter.cpp - Convert Mips MCInst to assembly syntax ------===//
2fa29bee9SRichard Trieu //
3fa29bee9SRichard Trieu // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4fa29bee9SRichard Trieu // See https://llvm.org/LICENSE.txt for license information.
5fa29bee9SRichard Trieu // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6fa29bee9SRichard Trieu //
7fa29bee9SRichard Trieu //===----------------------------------------------------------------------===//
8fa29bee9SRichard Trieu //
9fa29bee9SRichard Trieu // This class prints an Mips MCInst to a .s file.
10fa29bee9SRichard Trieu //
11fa29bee9SRichard Trieu //===----------------------------------------------------------------------===//
12fa29bee9SRichard Trieu 
13fa29bee9SRichard Trieu #include "MipsInstPrinter.h"
14fa29bee9SRichard Trieu #include "MipsInstrInfo.h"
15fa29bee9SRichard Trieu #include "MipsMCExpr.h"
16fa29bee9SRichard Trieu #include "llvm/ADT/StringExtras.h"
17fa29bee9SRichard Trieu #include "llvm/MC/MCExpr.h"
18fa29bee9SRichard Trieu #include "llvm/MC/MCInst.h"
19fa29bee9SRichard Trieu #include "llvm/MC/MCInstrInfo.h"
20fa29bee9SRichard Trieu #include "llvm/MC/MCSymbol.h"
21fa29bee9SRichard Trieu #include "llvm/Support/ErrorHandling.h"
22fa29bee9SRichard Trieu #include "llvm/Support/raw_ostream.h"
23fa29bee9SRichard Trieu using namespace llvm;
24fa29bee9SRichard Trieu 
25fa29bee9SRichard Trieu #define DEBUG_TYPE "asm-printer"
26fa29bee9SRichard Trieu 
27fa29bee9SRichard Trieu #define PRINT_ALIAS_INSTR
28fa29bee9SRichard Trieu #include "MipsGenAsmWriter.inc"
29fa29bee9SRichard Trieu 
30fa29bee9SRichard Trieu template<unsigned R>
isReg(const MCInst & MI,unsigned OpNo)31fa29bee9SRichard Trieu static bool isReg(const MCInst &MI, unsigned OpNo) {
32fa29bee9SRichard Trieu   assert(MI.getOperand(OpNo).isReg() && "Register operand expected.");
33fa29bee9SRichard Trieu   return MI.getOperand(OpNo).getReg() == R;
34fa29bee9SRichard Trieu }
35fa29bee9SRichard Trieu 
MipsFCCToString(Mips::CondCode CC)36fa29bee9SRichard Trieu const char* Mips::MipsFCCToString(Mips::CondCode CC) {
37fa29bee9SRichard Trieu   switch (CC) {
38fa29bee9SRichard Trieu   case FCOND_F:
39fa29bee9SRichard Trieu   case FCOND_T:   return "f";
40fa29bee9SRichard Trieu   case FCOND_UN:
41fa29bee9SRichard Trieu   case FCOND_OR:  return "un";
42fa29bee9SRichard Trieu   case FCOND_OEQ:
43fa29bee9SRichard Trieu   case FCOND_UNE: return "eq";
44fa29bee9SRichard Trieu   case FCOND_UEQ:
45fa29bee9SRichard Trieu   case FCOND_ONE: return "ueq";
46fa29bee9SRichard Trieu   case FCOND_OLT:
47fa29bee9SRichard Trieu   case FCOND_UGE: return "olt";
48fa29bee9SRichard Trieu   case FCOND_ULT:
49fa29bee9SRichard Trieu   case FCOND_OGE: return "ult";
50fa29bee9SRichard Trieu   case FCOND_OLE:
51fa29bee9SRichard Trieu   case FCOND_UGT: return "ole";
52fa29bee9SRichard Trieu   case FCOND_ULE:
53fa29bee9SRichard Trieu   case FCOND_OGT: return "ule";
54fa29bee9SRichard Trieu   case FCOND_SF:
55fa29bee9SRichard Trieu   case FCOND_ST:  return "sf";
56fa29bee9SRichard Trieu   case FCOND_NGLE:
57fa29bee9SRichard Trieu   case FCOND_GLE: return "ngle";
58fa29bee9SRichard Trieu   case FCOND_SEQ:
59fa29bee9SRichard Trieu   case FCOND_SNE: return "seq";
60fa29bee9SRichard Trieu   case FCOND_NGL:
61fa29bee9SRichard Trieu   case FCOND_GL:  return "ngl";
62fa29bee9SRichard Trieu   case FCOND_LT:
63fa29bee9SRichard Trieu   case FCOND_NLT: return "lt";
64fa29bee9SRichard Trieu   case FCOND_NGE:
65fa29bee9SRichard Trieu   case FCOND_GE:  return "nge";
66fa29bee9SRichard Trieu   case FCOND_LE:
67fa29bee9SRichard Trieu   case FCOND_NLE: return "le";
68fa29bee9SRichard Trieu   case FCOND_NGT:
69fa29bee9SRichard Trieu   case FCOND_GT:  return "ngt";
70fa29bee9SRichard Trieu   }
71fa29bee9SRichard Trieu   llvm_unreachable("Impossible condition code!");
72fa29bee9SRichard Trieu }
73fa29bee9SRichard Trieu 
printRegName(raw_ostream & OS,unsigned RegNo) const74fa29bee9SRichard Trieu void MipsInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
75fa29bee9SRichard Trieu   OS << '$' << StringRef(getRegisterName(RegNo)).lower();
76fa29bee9SRichard Trieu }
77fa29bee9SRichard Trieu 
printInst(const MCInst * MI,uint64_t Address,StringRef Annot,const MCSubtargetInfo & STI,raw_ostream & O)78aa708763SFangrui Song void MipsInstPrinter::printInst(const MCInst *MI, uint64_t Address,
79aa708763SFangrui Song                                 StringRef Annot, const MCSubtargetInfo &STI,
80aa708763SFangrui Song                                 raw_ostream &O) {
81fa29bee9SRichard Trieu   switch (MI->getOpcode()) {
82fa29bee9SRichard Trieu   default:
83fa29bee9SRichard Trieu     break;
84fa29bee9SRichard Trieu   case Mips::RDHWR:
85fa29bee9SRichard Trieu   case Mips::RDHWR64:
86fa29bee9SRichard Trieu     O << "\t.set\tpush\n";
87fa29bee9SRichard Trieu     O << "\t.set\tmips32r2\n";
88fa29bee9SRichard Trieu     break;
89fa29bee9SRichard Trieu   case Mips::Save16:
90fa29bee9SRichard Trieu     O << "\tsave\t";
91*a5b7ea07SPavel Kosov     printSaveRestore(MI, STI, O);
92fa29bee9SRichard Trieu     O << " # 16 bit inst\n";
93fa29bee9SRichard Trieu     return;
94fa29bee9SRichard Trieu   case Mips::SaveX16:
95fa29bee9SRichard Trieu     O << "\tsave\t";
96*a5b7ea07SPavel Kosov     printSaveRestore(MI, STI, O);
97fa29bee9SRichard Trieu     O << "\n";
98fa29bee9SRichard Trieu     return;
99fa29bee9SRichard Trieu   case Mips::Restore16:
100fa29bee9SRichard Trieu     O << "\trestore\t";
101*a5b7ea07SPavel Kosov     printSaveRestore(MI, STI, O);
102fa29bee9SRichard Trieu     O << " # 16 bit inst\n";
103fa29bee9SRichard Trieu     return;
104fa29bee9SRichard Trieu   case Mips::RestoreX16:
105fa29bee9SRichard Trieu     O << "\trestore\t";
106*a5b7ea07SPavel Kosov     printSaveRestore(MI, STI, O);
107fa29bee9SRichard Trieu     O << "\n";
108fa29bee9SRichard Trieu     return;
109fa29bee9SRichard Trieu   }
110fa29bee9SRichard Trieu 
111fa29bee9SRichard Trieu   // Try to print any aliases first.
112*a5b7ea07SPavel Kosov   if (!printAliasInstr(MI, Address, STI, O) &&
113*a5b7ea07SPavel Kosov       !printAlias(*MI, Address, STI, O))
114*a5b7ea07SPavel Kosov     printInstruction(MI, Address, STI, O);
115fa29bee9SRichard Trieu   printAnnotation(O, Annot);
116fa29bee9SRichard Trieu 
117fa29bee9SRichard Trieu   switch (MI->getOpcode()) {
118fa29bee9SRichard Trieu   default:
119fa29bee9SRichard Trieu     break;
120fa29bee9SRichard Trieu   case Mips::RDHWR:
121fa29bee9SRichard Trieu   case Mips::RDHWR64:
122fa29bee9SRichard Trieu     O << "\n\t.set\tpop";
123fa29bee9SRichard Trieu   }
124fa29bee9SRichard Trieu }
125fa29bee9SRichard Trieu 
printOperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)126fa29bee9SRichard Trieu void MipsInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
127*a5b7ea07SPavel Kosov                                    const MCSubtargetInfo &STI, raw_ostream &O) {
128fa29bee9SRichard Trieu   const MCOperand &Op = MI->getOperand(OpNo);
129fa29bee9SRichard Trieu   if (Op.isReg()) {
130fa29bee9SRichard Trieu     printRegName(O, Op.getReg());
131fa29bee9SRichard Trieu     return;
132fa29bee9SRichard Trieu   }
133fa29bee9SRichard Trieu 
134fa29bee9SRichard Trieu   if (Op.isImm()) {
135fa29bee9SRichard Trieu     O << formatImm(Op.getImm());
136fa29bee9SRichard Trieu     return;
137fa29bee9SRichard Trieu   }
138fa29bee9SRichard Trieu 
139fa29bee9SRichard Trieu   assert(Op.isExpr() && "unknown operand kind in printOperand");
140fa29bee9SRichard Trieu   Op.getExpr()->print(O, &MAI, true);
141fa29bee9SRichard Trieu }
142fa29bee9SRichard Trieu 
printJumpOperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)143*a5b7ea07SPavel Kosov void MipsInstPrinter::printJumpOperand(const MCInst *MI, unsigned OpNo,
144*a5b7ea07SPavel Kosov                                        const MCSubtargetInfo &STI,
145*a5b7ea07SPavel Kosov                                        raw_ostream &O) {
146*a5b7ea07SPavel Kosov   const MCOperand &Op = MI->getOperand(OpNo);
147*a5b7ea07SPavel Kosov   if (!Op.isImm())
148*a5b7ea07SPavel Kosov     return printOperand(MI, OpNo, STI, O);
149*a5b7ea07SPavel Kosov 
150*a5b7ea07SPavel Kosov   if (PrintBranchImmAsAddress)
151*a5b7ea07SPavel Kosov     O << formatHex(Op.getImm());
152*a5b7ea07SPavel Kosov   else
153*a5b7ea07SPavel Kosov     O << formatImm(Op.getImm());
154*a5b7ea07SPavel Kosov }
155*a5b7ea07SPavel Kosov 
printBranchOperand(const MCInst * MI,uint64_t Address,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)156*a5b7ea07SPavel Kosov void MipsInstPrinter::printBranchOperand(const MCInst *MI, uint64_t Address,
157*a5b7ea07SPavel Kosov                                          unsigned OpNo,
158*a5b7ea07SPavel Kosov                                          const MCSubtargetInfo &STI,
159*a5b7ea07SPavel Kosov                                          raw_ostream &O) {
160*a5b7ea07SPavel Kosov   const MCOperand &Op = MI->getOperand(OpNo);
161*a5b7ea07SPavel Kosov   if (!Op.isImm())
162*a5b7ea07SPavel Kosov     return printOperand(MI, OpNo, STI, O);
163*a5b7ea07SPavel Kosov 
164*a5b7ea07SPavel Kosov   if (PrintBranchImmAsAddress) {
165*a5b7ea07SPavel Kosov     uint64_t Target = Address + Op.getImm();
166*a5b7ea07SPavel Kosov     if (STI.hasFeature(Mips::FeatureMips32))
167*a5b7ea07SPavel Kosov       Target &= 0xffffffff;
168*a5b7ea07SPavel Kosov     else if (STI.hasFeature(Mips::FeatureMips16))
169*a5b7ea07SPavel Kosov       Target &= 0xffff;
170*a5b7ea07SPavel Kosov     O << formatHex(Target);
171*a5b7ea07SPavel Kosov   } else {
172*a5b7ea07SPavel Kosov     O << formatImm(Op.getImm());
173*a5b7ea07SPavel Kosov   }
174*a5b7ea07SPavel Kosov }
175*a5b7ea07SPavel Kosov 
176fa29bee9SRichard Trieu template <unsigned Bits, unsigned Offset>
printUImm(const MCInst * MI,int opNum,const MCSubtargetInfo & STI,raw_ostream & O)177*a5b7ea07SPavel Kosov void MipsInstPrinter::printUImm(const MCInst *MI, int opNum,
178*a5b7ea07SPavel Kosov                                 const MCSubtargetInfo &STI, raw_ostream &O) {
179fa29bee9SRichard Trieu   const MCOperand &MO = MI->getOperand(opNum);
180fa29bee9SRichard Trieu   if (MO.isImm()) {
181fa29bee9SRichard Trieu     uint64_t Imm = MO.getImm();
182fa29bee9SRichard Trieu     Imm -= Offset;
183fa29bee9SRichard Trieu     Imm &= (1 << Bits) - 1;
184fa29bee9SRichard Trieu     Imm += Offset;
185fa29bee9SRichard Trieu     O << formatImm(Imm);
186fa29bee9SRichard Trieu     return;
187fa29bee9SRichard Trieu   }
188fa29bee9SRichard Trieu 
189*a5b7ea07SPavel Kosov   printOperand(MI, opNum, STI, O);
190fa29bee9SRichard Trieu }
191fa29bee9SRichard Trieu 
printMemOperand(const MCInst * MI,int opNum,const MCSubtargetInfo & STI,raw_ostream & O)192*a5b7ea07SPavel Kosov void MipsInstPrinter::printMemOperand(const MCInst *MI, int opNum,
193*a5b7ea07SPavel Kosov                                       const MCSubtargetInfo &STI,
194*a5b7ea07SPavel Kosov                                       raw_ostream &O) {
195fa29bee9SRichard Trieu   // Load/Store memory operands -- imm($reg)
196fa29bee9SRichard Trieu   // If PIC target the target is loaded as the
197fa29bee9SRichard Trieu   // pattern lw $25,%call16($28)
198fa29bee9SRichard Trieu 
199fa29bee9SRichard Trieu   // opNum can be invalid if instruction had reglist as operand.
200fa29bee9SRichard Trieu   // MemOperand is always last operand of instruction (base + offset).
201fa29bee9SRichard Trieu   switch (MI->getOpcode()) {
202fa29bee9SRichard Trieu   default:
203fa29bee9SRichard Trieu     break;
204fa29bee9SRichard Trieu   case Mips::SWM32_MM:
205fa29bee9SRichard Trieu   case Mips::LWM32_MM:
206fa29bee9SRichard Trieu   case Mips::SWM16_MM:
207fa29bee9SRichard Trieu   case Mips::SWM16_MMR6:
208fa29bee9SRichard Trieu   case Mips::LWM16_MM:
209fa29bee9SRichard Trieu   case Mips::LWM16_MMR6:
210fa29bee9SRichard Trieu     opNum = MI->getNumOperands() - 2;
211fa29bee9SRichard Trieu     break;
212fa29bee9SRichard Trieu   }
213fa29bee9SRichard Trieu 
214*a5b7ea07SPavel Kosov   printOperand(MI, opNum + 1, STI, O);
215fa29bee9SRichard Trieu   O << "(";
216*a5b7ea07SPavel Kosov   printOperand(MI, opNum, STI, O);
217fa29bee9SRichard Trieu   O << ")";
218fa29bee9SRichard Trieu }
219fa29bee9SRichard Trieu 
printMemOperandEA(const MCInst * MI,int opNum,const MCSubtargetInfo & STI,raw_ostream & O)220*a5b7ea07SPavel Kosov void MipsInstPrinter::printMemOperandEA(const MCInst *MI, int opNum,
221*a5b7ea07SPavel Kosov                                         const MCSubtargetInfo &STI,
222*a5b7ea07SPavel Kosov                                         raw_ostream &O) {
223fa29bee9SRichard Trieu   // when using stack locations for not load/store instructions
224fa29bee9SRichard Trieu   // print the same way as all normal 3 operand instructions.
225*a5b7ea07SPavel Kosov   printOperand(MI, opNum, STI, O);
226fa29bee9SRichard Trieu   O << ", ";
227*a5b7ea07SPavel Kosov   printOperand(MI, opNum + 1, STI, O);
228fa29bee9SRichard Trieu }
229fa29bee9SRichard Trieu 
printFCCOperand(const MCInst * MI,int opNum,const MCSubtargetInfo &,raw_ostream & O)230*a5b7ea07SPavel Kosov void MipsInstPrinter::printFCCOperand(const MCInst *MI, int opNum,
231*a5b7ea07SPavel Kosov                                       const MCSubtargetInfo & /* STI */,
232*a5b7ea07SPavel Kosov                                       raw_ostream &O) {
233fa29bee9SRichard Trieu   const MCOperand &MO = MI->getOperand(opNum);
234fa29bee9SRichard Trieu   O << MipsFCCToString((Mips::CondCode)MO.getImm());
235fa29bee9SRichard Trieu }
236fa29bee9SRichard Trieu 
237fa29bee9SRichard Trieu void MipsInstPrinter::
printSHFMask(const MCInst * MI,int opNum,raw_ostream & O)238fa29bee9SRichard Trieu printSHFMask(const MCInst *MI, int opNum, raw_ostream &O) {
239fa29bee9SRichard Trieu   llvm_unreachable("TODO");
240fa29bee9SRichard Trieu }
241fa29bee9SRichard Trieu 
printAlias(const char * Str,const MCInst & MI,uint64_t Address,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & OS,bool IsBranch)242fa29bee9SRichard Trieu bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI,
243*a5b7ea07SPavel Kosov                                  uint64_t Address, unsigned OpNo,
244*a5b7ea07SPavel Kosov                                  const MCSubtargetInfo &STI, raw_ostream &OS,
245*a5b7ea07SPavel Kosov                                  bool IsBranch) {
246fa29bee9SRichard Trieu   OS << "\t" << Str << "\t";
247*a5b7ea07SPavel Kosov   if (IsBranch)
248*a5b7ea07SPavel Kosov     printBranchOperand(&MI, Address, OpNo, STI, OS);
249*a5b7ea07SPavel Kosov   else
250*a5b7ea07SPavel Kosov     printOperand(&MI, OpNo, STI, OS);
251fa29bee9SRichard Trieu   return true;
252fa29bee9SRichard Trieu }
253fa29bee9SRichard Trieu 
printAlias(const char * Str,const MCInst & MI,uint64_t Address,unsigned OpNo0,unsigned OpNo1,const MCSubtargetInfo & STI,raw_ostream & OS,bool IsBranch)254fa29bee9SRichard Trieu bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI,
255*a5b7ea07SPavel Kosov                                  uint64_t Address, unsigned OpNo0,
256*a5b7ea07SPavel Kosov                                  unsigned OpNo1, const MCSubtargetInfo &STI,
257*a5b7ea07SPavel Kosov                                  raw_ostream &OS, bool IsBranch) {
258*a5b7ea07SPavel Kosov   printAlias(Str, MI, Address, OpNo0, STI, OS, IsBranch);
259fa29bee9SRichard Trieu   OS << ", ";
260*a5b7ea07SPavel Kosov   if (IsBranch)
261*a5b7ea07SPavel Kosov     printBranchOperand(&MI, Address, OpNo1, STI, OS);
262*a5b7ea07SPavel Kosov   else
263*a5b7ea07SPavel Kosov     printOperand(&MI, OpNo1, STI, OS);
264fa29bee9SRichard Trieu   return true;
265fa29bee9SRichard Trieu }
266fa29bee9SRichard Trieu 
printAlias(const MCInst & MI,uint64_t Address,const MCSubtargetInfo & STI,raw_ostream & OS)267*a5b7ea07SPavel Kosov bool MipsInstPrinter::printAlias(const MCInst &MI, uint64_t Address,
268*a5b7ea07SPavel Kosov                                  const MCSubtargetInfo &STI, raw_ostream &OS) {
269fa29bee9SRichard Trieu   switch (MI.getOpcode()) {
270fa29bee9SRichard Trieu   case Mips::BEQ:
271fa29bee9SRichard Trieu   case Mips::BEQ_MM:
272fa29bee9SRichard Trieu     // beq $zero, $zero, $L2 => b $L2
273fa29bee9SRichard Trieu     // beq $r0, $zero, $L2 => beqz $r0, $L2
274fa29bee9SRichard Trieu     return (isReg<Mips::ZERO>(MI, 0) && isReg<Mips::ZERO>(MI, 1) &&
275*a5b7ea07SPavel Kosov             printAlias("b", MI, Address, 2, STI, OS, true)) ||
276*a5b7ea07SPavel Kosov            (isReg<Mips::ZERO>(MI, 1) &&
277*a5b7ea07SPavel Kosov             printAlias("beqz", MI, Address, 0, 2, STI, OS, true));
278fa29bee9SRichard Trieu   case Mips::BEQ64:
279fa29bee9SRichard Trieu     // beq $r0, $zero, $L2 => beqz $r0, $L2
280*a5b7ea07SPavel Kosov     return isReg<Mips::ZERO_64>(MI, 1) &&
281*a5b7ea07SPavel Kosov            printAlias("beqz", MI, Address, 0, 2, STI, OS, true);
282fa29bee9SRichard Trieu   case Mips::BNE:
283fa29bee9SRichard Trieu   case Mips::BNE_MM:
284fa29bee9SRichard Trieu     // bne $r0, $zero, $L2 => bnez $r0, $L2
285*a5b7ea07SPavel Kosov     return isReg<Mips::ZERO>(MI, 1) &&
286*a5b7ea07SPavel Kosov            printAlias("bnez", MI, Address, 0, 2, STI, OS, true);
287fa29bee9SRichard Trieu   case Mips::BNE64:
288fa29bee9SRichard Trieu     // bne $r0, $zero, $L2 => bnez $r0, $L2
289*a5b7ea07SPavel Kosov     return isReg<Mips::ZERO_64>(MI, 1) &&
290*a5b7ea07SPavel Kosov            printAlias("bnez", MI, Address, 0, 2, STI, OS, true);
291fa29bee9SRichard Trieu   case Mips::BGEZAL:
292fa29bee9SRichard Trieu     // bgezal $zero, $L1 => bal $L1
293*a5b7ea07SPavel Kosov     return isReg<Mips::ZERO>(MI, 0) &&
294*a5b7ea07SPavel Kosov            printAlias("bal", MI, Address, 1, STI, OS, true);
295fa29bee9SRichard Trieu   case Mips::BC1T:
296fa29bee9SRichard Trieu     // bc1t $fcc0, $L1 => bc1t $L1
297*a5b7ea07SPavel Kosov     return isReg<Mips::FCC0>(MI, 0) &&
298*a5b7ea07SPavel Kosov            printAlias("bc1t", MI, Address, 1, STI, OS, true);
299fa29bee9SRichard Trieu   case Mips::BC1F:
300fa29bee9SRichard Trieu     // bc1f $fcc0, $L1 => bc1f $L1
301*a5b7ea07SPavel Kosov     return isReg<Mips::FCC0>(MI, 0) &&
302*a5b7ea07SPavel Kosov            printAlias("bc1f", MI, Address, 1, STI, OS, true);
303fa29bee9SRichard Trieu   case Mips::JALR:
304*a5b7ea07SPavel Kosov     // jalr $zero, $r1 => jr $r1
305fa29bee9SRichard Trieu     // jalr $ra, $r1 => jalr $r1
306*a5b7ea07SPavel Kosov     return (isReg<Mips::ZERO>(MI, 0) &&
307*a5b7ea07SPavel Kosov             printAlias("jr", MI, Address, 1, STI, OS)) ||
308*a5b7ea07SPavel Kosov            (isReg<Mips::RA>(MI, 0) &&
309*a5b7ea07SPavel Kosov             printAlias("jalr", MI, Address, 1, STI, OS));
310fa29bee9SRichard Trieu   case Mips::JALR64:
311*a5b7ea07SPavel Kosov     // jalr $zero, $r1 => jr $r1
312fa29bee9SRichard Trieu     // jalr $ra, $r1 => jalr $r1
313*a5b7ea07SPavel Kosov     return (isReg<Mips::ZERO_64>(MI, 0) &&
314*a5b7ea07SPavel Kosov             printAlias("jr", MI, Address, 1, STI, OS)) ||
315*a5b7ea07SPavel Kosov            (isReg<Mips::RA_64>(MI, 0) &&
316*a5b7ea07SPavel Kosov             printAlias("jalr", MI, Address, 1, STI, OS));
317fa29bee9SRichard Trieu   case Mips::NOR:
318fa29bee9SRichard Trieu   case Mips::NOR_MM:
319fa29bee9SRichard Trieu   case Mips::NOR_MMR6:
320fa29bee9SRichard Trieu     // nor $r0, $r1, $zero => not $r0, $r1
321*a5b7ea07SPavel Kosov     return isReg<Mips::ZERO>(MI, 2) &&
322*a5b7ea07SPavel Kosov            printAlias("not", MI, Address, 0, 1, STI, OS);
323fa29bee9SRichard Trieu   case Mips::NOR64:
324fa29bee9SRichard Trieu     // nor $r0, $r1, $zero => not $r0, $r1
325*a5b7ea07SPavel Kosov     return isReg<Mips::ZERO_64>(MI, 2) &&
326*a5b7ea07SPavel Kosov            printAlias("not", MI, Address, 0, 1, STI, OS);
327fa29bee9SRichard Trieu   case Mips::OR:
328*a5b7ea07SPavel Kosov   case Mips::ADDu:
329fa29bee9SRichard Trieu     // or $r0, $r1, $zero => move $r0, $r1
330*a5b7ea07SPavel Kosov     // addu $r0, $r1, $zero => move $r0, $r1
331*a5b7ea07SPavel Kosov     return isReg<Mips::ZERO>(MI, 2) &&
332*a5b7ea07SPavel Kosov            printAlias("move", MI, Address, 0, 1, STI, OS);
333*a5b7ea07SPavel Kosov   default:
334*a5b7ea07SPavel Kosov     return false;
335fa29bee9SRichard Trieu   }
336fa29bee9SRichard Trieu }
337fa29bee9SRichard Trieu 
printSaveRestore(const MCInst * MI,const MCSubtargetInfo & STI,raw_ostream & O)338*a5b7ea07SPavel Kosov void MipsInstPrinter::printSaveRestore(const MCInst *MI,
339*a5b7ea07SPavel Kosov                                        const MCSubtargetInfo &STI,
340*a5b7ea07SPavel Kosov                                        raw_ostream &O) {
341fa29bee9SRichard Trieu   for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
342fa29bee9SRichard Trieu     if (i != 0) O << ", ";
343fa29bee9SRichard Trieu     if (MI->getOperand(i).isReg())
344fa29bee9SRichard Trieu       printRegName(O, MI->getOperand(i).getReg());
345fa29bee9SRichard Trieu     else
346*a5b7ea07SPavel Kosov       printUImm<16>(MI, i, STI, O);
347fa29bee9SRichard Trieu   }
348fa29bee9SRichard Trieu }
349fa29bee9SRichard Trieu 
printRegisterList(const MCInst * MI,int opNum,const MCSubtargetInfo &,raw_ostream & O)350*a5b7ea07SPavel Kosov void MipsInstPrinter::printRegisterList(const MCInst *MI, int opNum,
351*a5b7ea07SPavel Kosov                                         const MCSubtargetInfo & /* STI */,
352*a5b7ea07SPavel Kosov                                         raw_ostream &O) {
353fa29bee9SRichard Trieu   // - 2 because register List is always first operand of instruction and it is
354fa29bee9SRichard Trieu   // always followed by memory operand (base + offset).
355fa29bee9SRichard Trieu   for (int i = opNum, e = MI->getNumOperands() - 2; i != e; ++i) {
356fa29bee9SRichard Trieu     if (i != opNum)
357fa29bee9SRichard Trieu       O << ", ";
358fa29bee9SRichard Trieu     printRegName(O, MI->getOperand(i).getReg());
359fa29bee9SRichard Trieu   }
360fa29bee9SRichard Trieu }
361