1 //===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // Implements the info about Hexagon target spec. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "HexagonTargetMachine.h" 14 #include "Hexagon.h" 15 #include "HexagonISelLowering.h" 16 #include "HexagonLoopIdiomRecognition.h" 17 #include "HexagonMachineScheduler.h" 18 #include "HexagonTargetObjectFile.h" 19 #include "HexagonTargetTransformInfo.h" 20 #include "HexagonVectorLoopCarriedReuse.h" 21 #include "TargetInfo/HexagonTargetInfo.h" 22 #include "llvm/CodeGen/Passes.h" 23 #include "llvm/CodeGen/TargetPassConfig.h" 24 #include "llvm/IR/LegacyPassManager.h" 25 #include "llvm/IR/Module.h" 26 #include "llvm/Passes/PassBuilder.h" 27 #include "llvm/Support/CommandLine.h" 28 #include "llvm/Support/TargetRegistry.h" 29 #include "llvm/Transforms/IPO/PassManagerBuilder.h" 30 #include "llvm/Transforms/Scalar.h" 31 32 using namespace llvm; 33 34 static cl::opt<bool> EnableCExtOpt("hexagon-cext", cl::Hidden, cl::ZeroOrMore, 35 cl::init(true), cl::desc("Enable Hexagon constant-extender optimization")); 36 37 static cl::opt<bool> EnableRDFOpt("rdf-opt", cl::Hidden, cl::ZeroOrMore, 38 cl::init(true), cl::desc("Enable RDF-based optimizations")); 39 40 static cl::opt<bool> DisableHardwareLoops("disable-hexagon-hwloops", 41 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target")); 42 43 static cl::opt<bool> DisableAModeOpt("disable-hexagon-amodeopt", 44 cl::Hidden, cl::ZeroOrMore, cl::init(false), 45 cl::desc("Disable Hexagon Addressing Mode Optimization")); 46 47 static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt", 48 cl::Hidden, cl::ZeroOrMore, cl::init(false), 49 cl::desc("Disable Hexagon CFG Optimization")); 50 51 static cl::opt<bool> DisableHCP("disable-hcp", cl::init(false), cl::Hidden, 52 cl::ZeroOrMore, cl::desc("Disable Hexagon constant propagation")); 53 54 static cl::opt<bool> DisableStoreWidening("disable-store-widen", 55 cl::Hidden, cl::init(false), cl::desc("Disable store widening")); 56 57 static cl::opt<bool> EnableExpandCondsets("hexagon-expand-condsets", 58 cl::init(true), cl::Hidden, cl::ZeroOrMore, 59 cl::desc("Early expansion of MUX")); 60 61 static cl::opt<bool> EnableEarlyIf("hexagon-eif", cl::init(true), cl::Hidden, 62 cl::ZeroOrMore, cl::desc("Enable early if-conversion")); 63 64 static cl::opt<bool> EnableGenInsert("hexagon-insert", cl::init(true), 65 cl::Hidden, cl::desc("Generate \"insert\" instructions")); 66 67 static cl::opt<bool> EnableCommGEP("hexagon-commgep", cl::init(true), 68 cl::Hidden, cl::ZeroOrMore, cl::desc("Enable commoning of GEP instructions")); 69 70 static cl::opt<bool> EnableGenExtract("hexagon-extract", cl::init(true), 71 cl::Hidden, cl::desc("Generate \"extract\" instructions")); 72 73 static cl::opt<bool> EnableGenMux("hexagon-mux", cl::init(true), cl::Hidden, 74 cl::desc("Enable converting conditional transfers into MUX instructions")); 75 76 static cl::opt<bool> EnableGenPred("hexagon-gen-pred", cl::init(true), 77 cl::Hidden, cl::desc("Enable conversion of arithmetic operations to " 78 "predicate instructions")); 79 80 static cl::opt<bool> EnableLoopPrefetch("hexagon-loop-prefetch", 81 cl::init(false), cl::Hidden, cl::ZeroOrMore, 82 cl::desc("Enable loop data prefetch on Hexagon")); 83 84 static cl::opt<bool> DisableHSDR("disable-hsdr", cl::init(false), cl::Hidden, 85 cl::desc("Disable splitting double registers")); 86 87 static cl::opt<bool> EnableBitSimplify("hexagon-bit", cl::init(true), 88 cl::Hidden, cl::desc("Bit simplification")); 89 90 static cl::opt<bool> EnableLoopResched("hexagon-loop-resched", cl::init(true), 91 cl::Hidden, cl::desc("Loop rescheduling")); 92 93 static cl::opt<bool> HexagonNoOpt("hexagon-noopt", cl::init(false), 94 cl::Hidden, cl::desc("Disable backend optimizations")); 95 96 static cl::opt<bool> EnableVectorPrint("enable-hexagon-vector-print", 97 cl::Hidden, cl::ZeroOrMore, cl::init(false), 98 cl::desc("Enable Hexagon Vector print instr pass")); 99 100 static cl::opt<bool> EnableVExtractOpt("hexagon-opt-vextract", cl::Hidden, 101 cl::ZeroOrMore, cl::init(true), cl::desc("Enable vextract optimization")); 102 103 static cl::opt<bool> EnableVectorCombine("hexagon-vector-combine", cl::Hidden, 104 cl::ZeroOrMore, cl::init(true), cl::desc("Enable HVX vector combining")); 105 106 static cl::opt<bool> EnableInitialCFGCleanup("hexagon-initial-cfg-cleanup", 107 cl::Hidden, cl::ZeroOrMore, cl::init(true), 108 cl::desc("Simplify the CFG after atomic expansion pass")); 109 110 static cl::opt<bool> EnableInstSimplify("hexagon-instsimplify", cl::Hidden, 111 cl::ZeroOrMore, cl::init(true), 112 cl::desc("Enable instsimplify")); 113 114 /// HexagonTargetMachineModule - Note that this is used on hosts that 115 /// cannot link in a library unless there are references into the 116 /// library. In particular, it seems that it is not possible to get 117 /// things to work on Win32 without this. Though it is unused, do not 118 /// remove it. 119 extern "C" int HexagonTargetMachineModule; 120 int HexagonTargetMachineModule = 0; 121 122 static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) { 123 ScheduleDAGMILive *DAG = 124 new VLIWMachineScheduler(C, std::make_unique<ConvergingVLIWScheduler>()); 125 DAG->addMutation(std::make_unique<HexagonSubtarget::UsrOverflowMutation>()); 126 DAG->addMutation(std::make_unique<HexagonSubtarget::HVXMemLatencyMutation>()); 127 DAG->addMutation(std::make_unique<HexagonSubtarget::CallMutation>()); 128 DAG->addMutation(createCopyConstrainDAGMutation(DAG->TII, DAG->TRI)); 129 return DAG; 130 } 131 132 static MachineSchedRegistry 133 SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler", 134 createVLIWMachineSched); 135 136 namespace llvm { 137 extern char &HexagonExpandCondsetsID; 138 void initializeHexagonBitSimplifyPass(PassRegistry&); 139 void initializeHexagonConstExtendersPass(PassRegistry&); 140 void initializeHexagonConstPropagationPass(PassRegistry&); 141 void initializeHexagonEarlyIfConversionPass(PassRegistry&); 142 void initializeHexagonExpandCondsetsPass(PassRegistry&); 143 void initializeHexagonGenMuxPass(PassRegistry&); 144 void initializeHexagonHardwareLoopsPass(PassRegistry&); 145 void initializeHexagonLoopIdiomRecognizeLegacyPassPass(PassRegistry &); 146 void initializeHexagonNewValueJumpPass(PassRegistry&); 147 void initializeHexagonOptAddrModePass(PassRegistry&); 148 void initializeHexagonPacketizerPass(PassRegistry&); 149 void initializeHexagonRDFOptPass(PassRegistry&); 150 void initializeHexagonSplitDoubleRegsPass(PassRegistry&); 151 void initializeHexagonVectorCombineLegacyPass(PassRegistry&); 152 void initializeHexagonVectorLoopCarriedReuseLegacyPassPass(PassRegistry &); 153 void initializeHexagonVExtractPass(PassRegistry&); 154 Pass *createHexagonLoopIdiomPass(); 155 Pass *createHexagonVectorLoopCarriedReuseLegacyPass(); 156 157 FunctionPass *createHexagonBitSimplify(); 158 FunctionPass *createHexagonBranchRelaxation(); 159 FunctionPass *createHexagonCallFrameInformation(); 160 FunctionPass *createHexagonCFGOptimizer(); 161 FunctionPass *createHexagonCommonGEP(); 162 FunctionPass *createHexagonConstExtenders(); 163 FunctionPass *createHexagonConstPropagationPass(); 164 FunctionPass *createHexagonCopyToCombine(); 165 FunctionPass *createHexagonEarlyIfConversion(); 166 FunctionPass *createHexagonFixupHwLoops(); 167 FunctionPass *createHexagonGenExtract(); 168 FunctionPass *createHexagonGenInsert(); 169 FunctionPass *createHexagonGenMux(); 170 FunctionPass *createHexagonGenPredicate(); 171 FunctionPass *createHexagonHardwareLoops(); 172 FunctionPass *createHexagonISelDag(HexagonTargetMachine &TM, 173 CodeGenOpt::Level OptLevel); 174 FunctionPass *createHexagonLoopRescheduling(); 175 FunctionPass *createHexagonNewValueJump(); 176 FunctionPass *createHexagonOptAddrMode(); 177 FunctionPass *createHexagonOptimizeSZextends(); 178 FunctionPass *createHexagonPacketizer(bool Minimal); 179 FunctionPass *createHexagonPeephole(); 180 FunctionPass *createHexagonRDFOpt(); 181 FunctionPass *createHexagonSplitConst32AndConst64(); 182 FunctionPass *createHexagonSplitDoubleRegs(); 183 FunctionPass *createHexagonStoreWidening(); 184 FunctionPass *createHexagonVectorCombineLegacyPass(); 185 FunctionPass *createHexagonVectorPrint(); 186 FunctionPass *createHexagonVExtract(); 187 } // end namespace llvm; 188 189 static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) { 190 if (!RM.hasValue()) 191 return Reloc::Static; 192 return *RM; 193 } 194 195 extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeHexagonTarget() { 196 // Register the target. 197 RegisterTargetMachine<HexagonTargetMachine> X(getTheHexagonTarget()); 198 199 PassRegistry &PR = *PassRegistry::getPassRegistry(); 200 initializeHexagonBitSimplifyPass(PR); 201 initializeHexagonConstExtendersPass(PR); 202 initializeHexagonConstPropagationPass(PR); 203 initializeHexagonEarlyIfConversionPass(PR); 204 initializeHexagonGenMuxPass(PR); 205 initializeHexagonHardwareLoopsPass(PR); 206 initializeHexagonLoopIdiomRecognizeLegacyPassPass(PR); 207 initializeHexagonNewValueJumpPass(PR); 208 initializeHexagonOptAddrModePass(PR); 209 initializeHexagonPacketizerPass(PR); 210 initializeHexagonRDFOptPass(PR); 211 initializeHexagonSplitDoubleRegsPass(PR); 212 initializeHexagonVectorCombineLegacyPass(PR); 213 initializeHexagonVectorLoopCarriedReuseLegacyPassPass(PR); 214 initializeHexagonVExtractPass(PR); 215 } 216 217 HexagonTargetMachine::HexagonTargetMachine(const Target &T, const Triple &TT, 218 StringRef CPU, StringRef FS, 219 const TargetOptions &Options, 220 Optional<Reloc::Model> RM, 221 Optional<CodeModel::Model> CM, 222 CodeGenOpt::Level OL, bool JIT) 223 // Specify the vector alignment explicitly. For v512x1, the calculated 224 // alignment would be 512*alignment(i1), which is 512 bytes, instead of 225 // the required minimum of 64 bytes. 226 : LLVMTargetMachine( 227 T, 228 "e-m:e-p:32:32:32-a:0-n16:32-" 229 "i64:64:64-i32:32:32-i16:16:16-i1:8:8-f32:32:32-f64:64:64-" 230 "v32:32:32-v64:64:64-v512:512:512-v1024:1024:1024-v2048:2048:2048", 231 TT, CPU, FS, Options, getEffectiveRelocModel(RM), 232 getEffectiveCodeModel(CM, CodeModel::Small), 233 (HexagonNoOpt ? CodeGenOpt::None : OL)), 234 TLOF(std::make_unique<HexagonTargetObjectFile>()) { 235 initializeHexagonExpandCondsetsPass(*PassRegistry::getPassRegistry()); 236 initAsmInfo(); 237 } 238 239 const HexagonSubtarget * 240 HexagonTargetMachine::getSubtargetImpl(const Function &F) const { 241 AttributeList FnAttrs = F.getAttributes(); 242 Attribute CPUAttr = 243 FnAttrs.getAttribute(AttributeList::FunctionIndex, "target-cpu"); 244 Attribute FSAttr = 245 FnAttrs.getAttribute(AttributeList::FunctionIndex, "target-features"); 246 247 std::string CPU = 248 CPUAttr.isValid() ? CPUAttr.getValueAsString().str() : TargetCPU; 249 std::string FS = 250 FSAttr.isValid() ? FSAttr.getValueAsString().str() : TargetFS; 251 // Append the preexisting target features last, so that +mattr overrides 252 // the "unsafe-fp-math" function attribute. 253 // Creating a separate target feature is not strictly necessary, it only 254 // exists to make "unsafe-fp-math" force creating a new subtarget. 255 256 if (FnAttrs.hasFnAttribute("unsafe-fp-math") && 257 F.getFnAttribute("unsafe-fp-math").getValueAsString() == "true") 258 FS = FS.empty() ? "+unsafe-fp" : "+unsafe-fp," + FS; 259 260 auto &I = SubtargetMap[CPU + FS]; 261 if (!I) { 262 // This needs to be done before we create a new subtarget since any 263 // creation will depend on the TM and the code generation flags on the 264 // function that reside in TargetOptions. 265 resetTargetOptions(F); 266 I = std::make_unique<HexagonSubtarget>(TargetTriple, CPU, FS, *this); 267 } 268 return I.get(); 269 } 270 271 void HexagonTargetMachine::adjustPassManager(PassManagerBuilder &PMB) { 272 PMB.addExtension( 273 PassManagerBuilder::EP_LateLoopOptimizations, 274 [&](const PassManagerBuilder &, legacy::PassManagerBase &PM) { 275 PM.add(createHexagonLoopIdiomPass()); 276 }); 277 PMB.addExtension( 278 PassManagerBuilder::EP_LoopOptimizerEnd, 279 [&](const PassManagerBuilder &, legacy::PassManagerBase &PM) { 280 PM.add(createHexagonVectorLoopCarriedReuseLegacyPass()); 281 }); 282 } 283 284 void HexagonTargetMachine::registerPassBuilderCallbacks(PassBuilder &PB, 285 bool DebugPassManager) { 286 PB.registerLateLoopOptimizationsEPCallback( 287 [=](LoopPassManager &LPM, PassBuilder::OptimizationLevel Level) { 288 LPM.addPass(HexagonLoopIdiomRecognitionPass()); 289 }); 290 PB.registerOptimizerLastEPCallback( 291 [=](ModulePassManager &MPM, PassBuilder::OptimizationLevel Level) { 292 LoopPassManager LPM(DebugPassManager); 293 FunctionPassManager FPM(DebugPassManager); 294 LPM.addPass(HexagonVectorLoopCarriedReusePass()); 295 FPM.addPass(createFunctionToLoopPassAdaptor(std::move(LPM))); 296 MPM.addPass(createModuleToFunctionPassAdaptor(std::move(FPM))); 297 }); 298 } 299 300 TargetTransformInfo 301 HexagonTargetMachine::getTargetTransformInfo(const Function &F) { 302 return TargetTransformInfo(HexagonTTIImpl(this, F)); 303 } 304 305 306 HexagonTargetMachine::~HexagonTargetMachine() {} 307 308 namespace { 309 /// Hexagon Code Generator Pass Configuration Options. 310 class HexagonPassConfig : public TargetPassConfig { 311 public: 312 HexagonPassConfig(HexagonTargetMachine &TM, PassManagerBase &PM) 313 : TargetPassConfig(TM, PM) {} 314 315 HexagonTargetMachine &getHexagonTargetMachine() const { 316 return getTM<HexagonTargetMachine>(); 317 } 318 319 ScheduleDAGInstrs * 320 createMachineScheduler(MachineSchedContext *C) const override { 321 return createVLIWMachineSched(C); 322 } 323 324 void addIRPasses() override; 325 bool addInstSelector() override; 326 void addPreRegAlloc() override; 327 void addPostRegAlloc() override; 328 void addPreSched2() override; 329 void addPreEmitPass() override; 330 }; 331 } // namespace 332 333 TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) { 334 return new HexagonPassConfig(*this, PM); 335 } 336 337 void HexagonPassConfig::addIRPasses() { 338 TargetPassConfig::addIRPasses(); 339 bool NoOpt = (getOptLevel() == CodeGenOpt::None); 340 341 if (!NoOpt) { 342 if (EnableInstSimplify) 343 addPass(createInstSimplifyLegacyPass()); 344 addPass(createDeadCodeEliminationPass()); 345 } 346 347 addPass(createAtomicExpandPass()); 348 349 if (!NoOpt) { 350 if (EnableInitialCFGCleanup) 351 addPass(createCFGSimplificationPass(SimplifyCFGOptions() 352 .forwardSwitchCondToPhi(true) 353 .convertSwitchToLookupTable(true) 354 .needCanonicalLoops(false) 355 .hoistCommonInsts(true) 356 .sinkCommonInsts(true))); 357 if (EnableLoopPrefetch) 358 addPass(createLoopDataPrefetchPass()); 359 if (EnableVectorCombine) 360 addPass(createHexagonVectorCombineLegacyPass()); 361 if (EnableCommGEP) 362 addPass(createHexagonCommonGEP()); 363 // Replace certain combinations of shifts and ands with extracts. 364 if (EnableGenExtract) 365 addPass(createHexagonGenExtract()); 366 } 367 } 368 369 bool HexagonPassConfig::addInstSelector() { 370 HexagonTargetMachine &TM = getHexagonTargetMachine(); 371 bool NoOpt = (getOptLevel() == CodeGenOpt::None); 372 373 if (!NoOpt) 374 addPass(createHexagonOptimizeSZextends()); 375 376 addPass(createHexagonISelDag(TM, getOptLevel())); 377 378 if (!NoOpt) { 379 if (EnableVExtractOpt) 380 addPass(createHexagonVExtract()); 381 // Create logical operations on predicate registers. 382 if (EnableGenPred) 383 addPass(createHexagonGenPredicate()); 384 // Rotate loops to expose bit-simplification opportunities. 385 if (EnableLoopResched) 386 addPass(createHexagonLoopRescheduling()); 387 // Split double registers. 388 if (!DisableHSDR) 389 addPass(createHexagonSplitDoubleRegs()); 390 // Bit simplification. 391 if (EnableBitSimplify) 392 addPass(createHexagonBitSimplify()); 393 addPass(createHexagonPeephole()); 394 // Constant propagation. 395 if (!DisableHCP) { 396 addPass(createHexagonConstPropagationPass()); 397 addPass(&UnreachableMachineBlockElimID); 398 } 399 if (EnableGenInsert) 400 addPass(createHexagonGenInsert()); 401 if (EnableEarlyIf) 402 addPass(createHexagonEarlyIfConversion()); 403 } 404 405 return false; 406 } 407 408 void HexagonPassConfig::addPreRegAlloc() { 409 if (getOptLevel() != CodeGenOpt::None) { 410 if (EnableCExtOpt) 411 addPass(createHexagonConstExtenders()); 412 if (EnableExpandCondsets) 413 insertPass(&RegisterCoalescerID, &HexagonExpandCondsetsID); 414 if (!DisableStoreWidening) 415 addPass(createHexagonStoreWidening()); 416 if (!DisableHardwareLoops) 417 addPass(createHexagonHardwareLoops()); 418 } 419 if (TM->getOptLevel() >= CodeGenOpt::Default) 420 addPass(&MachinePipelinerID); 421 } 422 423 void HexagonPassConfig::addPostRegAlloc() { 424 if (getOptLevel() != CodeGenOpt::None) { 425 if (EnableRDFOpt) 426 addPass(createHexagonRDFOpt()); 427 if (!DisableHexagonCFGOpt) 428 addPass(createHexagonCFGOptimizer()); 429 if (!DisableAModeOpt) 430 addPass(createHexagonOptAddrMode()); 431 } 432 } 433 434 void HexagonPassConfig::addPreSched2() { 435 addPass(createHexagonCopyToCombine()); 436 if (getOptLevel() != CodeGenOpt::None) 437 addPass(&IfConverterID); 438 addPass(createHexagonSplitConst32AndConst64()); 439 } 440 441 void HexagonPassConfig::addPreEmitPass() { 442 bool NoOpt = (getOptLevel() == CodeGenOpt::None); 443 444 if (!NoOpt) 445 addPass(createHexagonNewValueJump()); 446 447 addPass(createHexagonBranchRelaxation()); 448 449 if (!NoOpt) { 450 if (!DisableHardwareLoops) 451 addPass(createHexagonFixupHwLoops()); 452 // Generate MUX from pairs of conditional transfers. 453 if (EnableGenMux) 454 addPass(createHexagonGenMux()); 455 } 456 457 // Packetization is mandatory: it handles gather/scatter at all opt levels. 458 addPass(createHexagonPacketizer(NoOpt), false); 459 460 if (EnableVectorPrint) 461 addPass(createHexagonVectorPrint(), false); 462 463 // Add CFI instructions if necessary. 464 addPass(createHexagonCallFrameInformation(), false); 465 } 466