1 //===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // Implements the info about Hexagon target spec. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "HexagonTargetMachine.h" 15 #include "Hexagon.h" 16 #include "HexagonISelLowering.h" 17 #include "HexagonMachineScheduler.h" 18 #include "HexagonTargetObjectFile.h" 19 #include "HexagonTargetTransformInfo.h" 20 #include "llvm/CodeGen/Passes.h" 21 #include "llvm/CodeGen/TargetPassConfig.h" 22 #include "llvm/IR/LegacyPassManager.h" 23 #include "llvm/IR/Module.h" 24 #include "llvm/Support/CommandLine.h" 25 #include "llvm/Support/TargetRegistry.h" 26 #include "llvm/Transforms/IPO/PassManagerBuilder.h" 27 #include "llvm/Transforms/Scalar.h" 28 29 using namespace llvm; 30 31 static cl::opt<bool> EnableCExtOpt("hexagon-cext", cl::Hidden, cl::ZeroOrMore, 32 cl::init(true), cl::desc("Enable Hexagon constant-extender optimization")); 33 34 static cl::opt<bool> EnableRDFOpt("rdf-opt", cl::Hidden, cl::ZeroOrMore, 35 cl::init(true), cl::desc("Enable RDF-based optimizations")); 36 37 static cl::opt<bool> DisableHardwareLoops("disable-hexagon-hwloops", 38 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target")); 39 40 static cl::opt<bool> DisableAModeOpt("disable-hexagon-amodeopt", 41 cl::Hidden, cl::ZeroOrMore, cl::init(false), 42 cl::desc("Disable Hexagon Addressing Mode Optimization")); 43 44 static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt", 45 cl::Hidden, cl::ZeroOrMore, cl::init(false), 46 cl::desc("Disable Hexagon CFG Optimization")); 47 48 static cl::opt<bool> DisableHCP("disable-hcp", cl::init(false), cl::Hidden, 49 cl::ZeroOrMore, cl::desc("Disable Hexagon constant propagation")); 50 51 static cl::opt<bool> DisableStoreWidening("disable-store-widen", 52 cl::Hidden, cl::init(false), cl::desc("Disable store widening")); 53 54 static cl::opt<bool> EnableExpandCondsets("hexagon-expand-condsets", 55 cl::init(true), cl::Hidden, cl::ZeroOrMore, 56 cl::desc("Early expansion of MUX")); 57 58 static cl::opt<bool> EnableEarlyIf("hexagon-eif", cl::init(true), cl::Hidden, 59 cl::ZeroOrMore, cl::desc("Enable early if-conversion")); 60 61 static cl::opt<bool> EnableGenInsert("hexagon-insert", cl::init(true), 62 cl::Hidden, cl::desc("Generate \"insert\" instructions")); 63 64 static cl::opt<bool> EnableCommGEP("hexagon-commgep", cl::init(true), 65 cl::Hidden, cl::ZeroOrMore, cl::desc("Enable commoning of GEP instructions")); 66 67 static cl::opt<bool> EnableGenExtract("hexagon-extract", cl::init(true), 68 cl::Hidden, cl::desc("Generate \"extract\" instructions")); 69 70 static cl::opt<bool> EnableGenMux("hexagon-mux", cl::init(true), cl::Hidden, 71 cl::desc("Enable converting conditional transfers into MUX instructions")); 72 73 static cl::opt<bool> EnableGenPred("hexagon-gen-pred", cl::init(true), 74 cl::Hidden, cl::desc("Enable conversion of arithmetic operations to " 75 "predicate instructions")); 76 77 static cl::opt<bool> EnableLoopPrefetch("hexagon-loop-prefetch", 78 cl::init(false), cl::Hidden, cl::ZeroOrMore, 79 cl::desc("Enable loop data prefetch on Hexagon")); 80 81 static cl::opt<bool> DisableHSDR("disable-hsdr", cl::init(false), cl::Hidden, 82 cl::desc("Disable splitting double registers")); 83 84 static cl::opt<bool> EnableBitSimplify("hexagon-bit", cl::init(true), 85 cl::Hidden, cl::desc("Bit simplification")); 86 87 static cl::opt<bool> EnableLoopResched("hexagon-loop-resched", cl::init(true), 88 cl::Hidden, cl::desc("Loop rescheduling")); 89 90 static cl::opt<bool> HexagonNoOpt("hexagon-noopt", cl::init(false), 91 cl::Hidden, cl::desc("Disable backend optimizations")); 92 93 static cl::opt<bool> EnableVectorPrint("enable-hexagon-vector-print", 94 cl::Hidden, cl::ZeroOrMore, cl::init(false), 95 cl::desc("Enable Hexagon Vector print instr pass")); 96 97 static cl::opt<bool> EnableTrapUnreachable("hexagon-trap-unreachable", 98 cl::Hidden, cl::ZeroOrMore, cl::init(false), 99 cl::desc("Enable generating trap for unreachable")); 100 101 /// HexagonTargetMachineModule - Note that this is used on hosts that 102 /// cannot link in a library unless there are references into the 103 /// library. In particular, it seems that it is not possible to get 104 /// things to work on Win32 without this. Though it is unused, do not 105 /// remove it. 106 extern "C" int HexagonTargetMachineModule; 107 int HexagonTargetMachineModule = 0; 108 109 static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) { 110 ScheduleDAGMILive *DAG = 111 new VLIWMachineScheduler(C, make_unique<ConvergingVLIWScheduler>()); 112 DAG->addMutation(make_unique<HexagonSubtarget::UsrOverflowMutation>()); 113 DAG->addMutation(make_unique<HexagonSubtarget::HVXMemLatencyMutation>()); 114 DAG->addMutation(make_unique<HexagonSubtarget::CallMutation>()); 115 DAG->addMutation(createCopyConstrainDAGMutation(DAG->TII, DAG->TRI)); 116 return DAG; 117 } 118 119 static MachineSchedRegistry 120 SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler", 121 createVLIWMachineSched); 122 123 namespace llvm { 124 extern char &HexagonExpandCondsetsID; 125 void initializeHexagonConstExtendersPass(PassRegistry&); 126 void initializeHexagonEarlyIfConversionPass(PassRegistry&); 127 void initializeHexagonExpandCondsetsPass(PassRegistry&); 128 void initializeHexagonGenMuxPass(PassRegistry&); 129 void initializeHexagonHardwareLoopsPass(PassRegistry&); 130 void initializeHexagonLoopIdiomRecognizePass(PassRegistry&); 131 void initializeHexagonVectorLoopCarriedReusePass(PassRegistry&); 132 void initializeHexagonNewValueJumpPass(PassRegistry&); 133 void initializeHexagonOptAddrModePass(PassRegistry&); 134 void initializeHexagonPacketizerPass(PassRegistry&); 135 void initializeHexagonRDFOptPass(PassRegistry&); 136 Pass *createHexagonLoopIdiomPass(); 137 Pass *createHexagonVectorLoopCarriedReusePass(); 138 139 FunctionPass *createHexagonBitSimplify(); 140 FunctionPass *createHexagonBranchRelaxation(); 141 FunctionPass *createHexagonCallFrameInformation(); 142 FunctionPass *createHexagonCFGOptimizer(); 143 FunctionPass *createHexagonCommonGEP(); 144 FunctionPass *createHexagonConstExtenders(); 145 FunctionPass *createHexagonConstPropagationPass(); 146 FunctionPass *createHexagonCopyToCombine(); 147 FunctionPass *createHexagonEarlyIfConversion(); 148 FunctionPass *createHexagonFixupHwLoops(); 149 FunctionPass *createHexagonGenExtract(); 150 FunctionPass *createHexagonGenInsert(); 151 FunctionPass *createHexagonGenMux(); 152 FunctionPass *createHexagonGenPredicate(); 153 FunctionPass *createHexagonHardwareLoops(); 154 FunctionPass *createHexagonISelDag(HexagonTargetMachine &TM, 155 CodeGenOpt::Level OptLevel); 156 FunctionPass *createHexagonLoopRescheduling(); 157 FunctionPass *createHexagonNewValueJump(); 158 FunctionPass *createHexagonOptimizeSZextends(); 159 FunctionPass *createHexagonOptAddrMode(); 160 FunctionPass *createHexagonPacketizer(); 161 FunctionPass *createHexagonPeephole(); 162 FunctionPass *createHexagonRDFOpt(); 163 FunctionPass *createHexagonSplitConst32AndConst64(); 164 FunctionPass *createHexagonSplitDoubleRegs(); 165 FunctionPass *createHexagonStoreWidening(); 166 FunctionPass *createHexagonVectorPrint(); 167 } // end namespace llvm; 168 169 static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) { 170 if (!RM.hasValue()) 171 return Reloc::Static; 172 return *RM; 173 } 174 175 static CodeModel::Model getEffectiveCodeModel(Optional<CodeModel::Model> CM) { 176 if (CM) 177 return *CM; 178 return CodeModel::Small; 179 } 180 181 extern "C" void LLVMInitializeHexagonTarget() { 182 // Register the target. 183 RegisterTargetMachine<HexagonTargetMachine> X(getTheHexagonTarget()); 184 185 PassRegistry &PR = *PassRegistry::getPassRegistry(); 186 initializeHexagonConstExtendersPass(PR); 187 initializeHexagonEarlyIfConversionPass(PR); 188 initializeHexagonGenMuxPass(PR); 189 initializeHexagonHardwareLoopsPass(PR); 190 initializeHexagonLoopIdiomRecognizePass(PR); 191 initializeHexagonVectorLoopCarriedReusePass(PR); 192 initializeHexagonNewValueJumpPass(PR); 193 initializeHexagonOptAddrModePass(PR); 194 initializeHexagonPacketizerPass(PR); 195 initializeHexagonRDFOptPass(PR); 196 } 197 198 HexagonTargetMachine::HexagonTargetMachine(const Target &T, const Triple &TT, 199 StringRef CPU, StringRef FS, 200 const TargetOptions &Options, 201 Optional<Reloc::Model> RM, 202 Optional<CodeModel::Model> CM, 203 CodeGenOpt::Level OL, bool JIT) 204 // Specify the vector alignment explicitly. For v512x1, the calculated 205 // alignment would be 512*alignment(i1), which is 512 bytes, instead of 206 // the required minimum of 64 bytes. 207 : LLVMTargetMachine( 208 T, 209 "e-m:e-p:32:32:32-a:0-n16:32-" 210 "i64:64:64-i32:32:32-i16:16:16-i1:8:8-f32:32:32-f64:64:64-" 211 "v32:32:32-v64:64:64-v512:512:512-v1024:1024:1024-v2048:2048:2048", 212 TT, CPU, FS, Options, getEffectiveRelocModel(RM), 213 getEffectiveCodeModel(CM), (HexagonNoOpt ? CodeGenOpt::None : OL)), 214 TLOF(make_unique<HexagonTargetObjectFile>()) { 215 if (EnableTrapUnreachable) 216 this->Options.TrapUnreachable = true; 217 initializeHexagonExpandCondsetsPass(*PassRegistry::getPassRegistry()); 218 initAsmInfo(); 219 } 220 221 const HexagonSubtarget * 222 HexagonTargetMachine::getSubtargetImpl(const Function &F) const { 223 AttributeList FnAttrs = F.getAttributes(); 224 Attribute CPUAttr = 225 FnAttrs.getAttribute(AttributeList::FunctionIndex, "target-cpu"); 226 Attribute FSAttr = 227 FnAttrs.getAttribute(AttributeList::FunctionIndex, "target-features"); 228 229 std::string CPU = !CPUAttr.hasAttribute(Attribute::None) 230 ? CPUAttr.getValueAsString().str() 231 : TargetCPU; 232 std::string FS = !FSAttr.hasAttribute(Attribute::None) 233 ? FSAttr.getValueAsString().str() 234 : TargetFS; 235 236 auto &I = SubtargetMap[CPU + FS]; 237 if (!I) { 238 // This needs to be done before we create a new subtarget since any 239 // creation will depend on the TM and the code generation flags on the 240 // function that reside in TargetOptions. 241 resetTargetOptions(F); 242 I = llvm::make_unique<HexagonSubtarget>(TargetTriple, CPU, FS, *this); 243 } 244 return I.get(); 245 } 246 247 void HexagonTargetMachine::adjustPassManager(PassManagerBuilder &PMB) { 248 PMB.addExtension( 249 PassManagerBuilder::EP_LateLoopOptimizations, 250 [&](const PassManagerBuilder &, legacy::PassManagerBase &PM) { 251 PM.add(createHexagonLoopIdiomPass()); 252 }); 253 PMB.addExtension( 254 PassManagerBuilder::EP_LoopOptimizerEnd, 255 [&](const PassManagerBuilder &, legacy::PassManagerBase &PM) { 256 PM.add(createHexagonVectorLoopCarriedReusePass()); 257 }); 258 } 259 260 TargetIRAnalysis HexagonTargetMachine::getTargetIRAnalysis() { 261 return TargetIRAnalysis([this](const Function &F) { 262 return TargetTransformInfo(HexagonTTIImpl(this, F)); 263 }); 264 } 265 266 267 HexagonTargetMachine::~HexagonTargetMachine() {} 268 269 namespace { 270 /// Hexagon Code Generator Pass Configuration Options. 271 class HexagonPassConfig : public TargetPassConfig { 272 public: 273 HexagonPassConfig(HexagonTargetMachine &TM, PassManagerBase &PM) 274 : TargetPassConfig(TM, PM) {} 275 276 HexagonTargetMachine &getHexagonTargetMachine() const { 277 return getTM<HexagonTargetMachine>(); 278 } 279 280 ScheduleDAGInstrs * 281 createMachineScheduler(MachineSchedContext *C) const override { 282 return createVLIWMachineSched(C); 283 } 284 285 void addIRPasses() override; 286 bool addInstSelector() override; 287 void addPreRegAlloc() override; 288 void addPostRegAlloc() override; 289 void addPreSched2() override; 290 void addPreEmitPass() override; 291 }; 292 } // namespace 293 294 TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) { 295 return new HexagonPassConfig(*this, PM); 296 } 297 298 void HexagonPassConfig::addIRPasses() { 299 TargetPassConfig::addIRPasses(); 300 bool NoOpt = (getOptLevel() == CodeGenOpt::None); 301 302 addPass(createAtomicExpandPass()); 303 if (!NoOpt) { 304 if (EnableLoopPrefetch) 305 addPass(createLoopDataPrefetchPass()); 306 if (EnableCommGEP) 307 addPass(createHexagonCommonGEP()); 308 // Replace certain combinations of shifts and ands with extracts. 309 if (EnableGenExtract) 310 addPass(createHexagonGenExtract()); 311 } 312 } 313 314 bool HexagonPassConfig::addInstSelector() { 315 HexagonTargetMachine &TM = getHexagonTargetMachine(); 316 bool NoOpt = (getOptLevel() == CodeGenOpt::None); 317 318 if (!NoOpt) 319 addPass(createHexagonOptimizeSZextends()); 320 321 addPass(createHexagonISelDag(TM, getOptLevel())); 322 323 if (!NoOpt) { 324 // Create logical operations on predicate registers. 325 if (EnableGenPred) 326 addPass(createHexagonGenPredicate()); 327 // Rotate loops to expose bit-simplification opportunities. 328 if (EnableLoopResched) 329 addPass(createHexagonLoopRescheduling()); 330 // Split double registers. 331 if (!DisableHSDR) 332 addPass(createHexagonSplitDoubleRegs()); 333 // Bit simplification. 334 if (EnableBitSimplify) 335 addPass(createHexagonBitSimplify()); 336 addPass(createHexagonPeephole()); 337 // Constant propagation. 338 if (!DisableHCP) { 339 addPass(createHexagonConstPropagationPass()); 340 addPass(&UnreachableMachineBlockElimID); 341 } 342 if (EnableGenInsert) 343 addPass(createHexagonGenInsert()); 344 if (EnableEarlyIf) 345 addPass(createHexagonEarlyIfConversion()); 346 } 347 348 return false; 349 } 350 351 void HexagonPassConfig::addPreRegAlloc() { 352 if (getOptLevel() != CodeGenOpt::None) { 353 if (EnableCExtOpt) 354 addPass(createHexagonConstExtenders()); 355 if (EnableExpandCondsets) 356 insertPass(&RegisterCoalescerID, &HexagonExpandCondsetsID); 357 if (!DisableStoreWidening) 358 addPass(createHexagonStoreWidening()); 359 if (!DisableHardwareLoops) 360 addPass(createHexagonHardwareLoops()); 361 } 362 if (TM->getOptLevel() >= CodeGenOpt::Default) 363 addPass(&MachinePipelinerID); 364 } 365 366 void HexagonPassConfig::addPostRegAlloc() { 367 if (getOptLevel() != CodeGenOpt::None) { 368 if (EnableRDFOpt) 369 addPass(createHexagonRDFOpt()); 370 if (!DisableHexagonCFGOpt) 371 addPass(createHexagonCFGOptimizer()); 372 if (!DisableAModeOpt) 373 addPass(createHexagonOptAddrMode()); 374 } 375 } 376 377 void HexagonPassConfig::addPreSched2() { 378 addPass(createHexagonCopyToCombine()); 379 if (getOptLevel() != CodeGenOpt::None) 380 addPass(&IfConverterID); 381 addPass(createHexagonSplitConst32AndConst64()); 382 } 383 384 void HexagonPassConfig::addPreEmitPass() { 385 bool NoOpt = (getOptLevel() == CodeGenOpt::None); 386 387 if (!NoOpt) 388 addPass(createHexagonNewValueJump()); 389 390 addPass(createHexagonBranchRelaxation()); 391 392 // Create Packets. 393 if (!NoOpt) { 394 if (!DisableHardwareLoops) 395 addPass(createHexagonFixupHwLoops()); 396 // Generate MUX from pairs of conditional transfers. 397 if (EnableGenMux) 398 addPass(createHexagonGenMux()); 399 400 addPass(createHexagonPacketizer(), false); 401 } 402 if (EnableVectorPrint) 403 addPass(createHexagonVectorPrint(), false); 404 405 // Add CFI instructions if necessary. 406 addPass(createHexagonCallFrameInformation(), false); 407 } 408