1 //===-- AVRFrameLowering.cpp - AVR Frame Information ----------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file contains the AVR implementation of TargetFrameLowering class.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "AVRFrameLowering.h"
14 
15 #include "AVR.h"
16 #include "AVRInstrInfo.h"
17 #include "AVRMachineFunctionInfo.h"
18 #include "AVRTargetMachine.h"
19 #include "MCTargetDesc/AVRMCTargetDesc.h"
20 
21 #include "llvm/CodeGen/MachineFrameInfo.h"
22 #include "llvm/CodeGen/MachineFunction.h"
23 #include "llvm/CodeGen/MachineFunctionPass.h"
24 #include "llvm/CodeGen/MachineInstrBuilder.h"
25 #include "llvm/CodeGen/MachineRegisterInfo.h"
26 #include "llvm/IR/Function.h"
27 
28 #include <vector>
29 
30 namespace llvm {
31 
32 AVRFrameLowering::AVRFrameLowering()
33     : TargetFrameLowering(TargetFrameLowering::StackGrowsDown, Align(1), -2) {}
34 
35 bool AVRFrameLowering::canSimplifyCallFramePseudos(
36     const MachineFunction &MF) const {
37   // Always simplify call frame pseudo instructions, even when
38   // hasReservedCallFrame is false.
39   return true;
40 }
41 
42 bool AVRFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
43   // Reserve call frame memory in function prologue under the following
44   // conditions:
45   // - Y pointer is reserved to be the frame pointer.
46   // - The function does not contain variable sized objects.
47 
48   const MachineFrameInfo &MFI = MF.getFrameInfo();
49   return hasFP(MF) && !MFI.hasVarSizedObjects();
50 }
51 
52 void AVRFrameLowering::emitPrologue(MachineFunction &MF,
53                                     MachineBasicBlock &MBB) const {
54   MachineBasicBlock::iterator MBBI = MBB.begin();
55   CallingConv::ID CallConv = MF.getFunction().getCallingConv();
56   DebugLoc DL = (MBBI != MBB.end()) ? MBBI->getDebugLoc() : DebugLoc();
57   const AVRSubtarget &STI = MF.getSubtarget<AVRSubtarget>();
58   const AVRInstrInfo &TII = *STI.getInstrInfo();
59   bool HasFP = hasFP(MF);
60 
61   // Interrupt handlers re-enable interrupts in function entry.
62   if (CallConv == CallingConv::AVR_INTR) {
63     BuildMI(MBB, MBBI, DL, TII.get(AVR::BSETs))
64         .addImm(0x07)
65         .setMIFlag(MachineInstr::FrameSetup);
66   }
67 
68   // Save the frame pointer if we have one.
69   if (HasFP) {
70     BuildMI(MBB, MBBI, DL, TII.get(AVR::PUSHWRr))
71         .addReg(AVR::R29R28, RegState::Kill)
72         .setMIFlag(MachineInstr::FrameSetup);
73   }
74 
75   // Emit special prologue code to save R1, R0 and SREG in interrupt/signal
76   // handlers before saving any other registers.
77   if (CallConv == CallingConv::AVR_INTR ||
78       CallConv == CallingConv::AVR_SIGNAL) {
79     BuildMI(MBB, MBBI, DL, TII.get(AVR::PUSHWRr))
80         .addReg(AVR::R1R0, RegState::Kill)
81         .setMIFlag(MachineInstr::FrameSetup);
82 
83     BuildMI(MBB, MBBI, DL, TII.get(AVR::INRdA), AVR::R0)
84         .addImm(0x3f)
85         .setMIFlag(MachineInstr::FrameSetup);
86     BuildMI(MBB, MBBI, DL, TII.get(AVR::PUSHRr))
87         .addReg(AVR::R0, RegState::Kill)
88         .setMIFlag(MachineInstr::FrameSetup);
89     BuildMI(MBB, MBBI, DL, TII.get(AVR::EORRdRr))
90         .addReg(AVR::R0, RegState::Define)
91         .addReg(AVR::R0, RegState::Kill)
92         .addReg(AVR::R0, RegState::Kill)
93         .setMIFlag(MachineInstr::FrameSetup);
94   }
95 
96   // Early exit if the frame pointer is not needed in this function.
97   if (!HasFP) {
98     return;
99   }
100 
101   const MachineFrameInfo &MFI = MF.getFrameInfo();
102   const AVRMachineFunctionInfo *AFI = MF.getInfo<AVRMachineFunctionInfo>();
103   unsigned FrameSize = MFI.getStackSize() - AFI->getCalleeSavedFrameSize();
104 
105   // Skip the callee-saved push instructions.
106   while (
107       (MBBI != MBB.end()) && MBBI->getFlag(MachineInstr::FrameSetup) &&
108       (MBBI->getOpcode() == AVR::PUSHRr || MBBI->getOpcode() == AVR::PUSHWRr)) {
109     ++MBBI;
110   }
111 
112   // Update Y with the new base value.
113   BuildMI(MBB, MBBI, DL, TII.get(AVR::SPREAD), AVR::R29R28)
114       .addReg(AVR::SP)
115       .setMIFlag(MachineInstr::FrameSetup);
116 
117   // Mark the FramePtr as live-in in every block except the entry.
118   for (MachineFunction::iterator I = std::next(MF.begin()), E = MF.end();
119        I != E; ++I) {
120     I->addLiveIn(AVR::R29R28);
121   }
122 
123   if (!FrameSize) {
124     return;
125   }
126 
127   // Reserve the necessary frame memory by doing FP -= <size>.
128   unsigned Opcode = (isUInt<6>(FrameSize)) ? AVR::SBIWRdK : AVR::SUBIWRdK;
129 
130   MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opcode), AVR::R29R28)
131                          .addReg(AVR::R29R28, RegState::Kill)
132                          .addImm(FrameSize)
133                          .setMIFlag(MachineInstr::FrameSetup);
134   // The SREG implicit def is dead.
135   MI->getOperand(3).setIsDead();
136 
137   // Write back R29R28 to SP and temporarily disable interrupts.
138   BuildMI(MBB, MBBI, DL, TII.get(AVR::SPWRITE), AVR::SP)
139       .addReg(AVR::R29R28)
140       .setMIFlag(MachineInstr::FrameSetup);
141 }
142 
143 void AVRFrameLowering::emitEpilogue(MachineFunction &MF,
144                                     MachineBasicBlock &MBB) const {
145   CallingConv::ID CallConv = MF.getFunction().getCallingConv();
146   bool isHandler = (CallConv == CallingConv::AVR_INTR ||
147                     CallConv == CallingConv::AVR_SIGNAL);
148 
149   // Early exit if the frame pointer is not needed in this function except for
150   // signal/interrupt handlers where special code generation is required.
151   if (!hasFP(MF) && !isHandler) {
152     return;
153   }
154 
155   MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
156   assert(MBBI->getDesc().isReturn() &&
157          "Can only insert epilog into returning blocks");
158 
159   DebugLoc DL = MBBI->getDebugLoc();
160   const MachineFrameInfo &MFI = MF.getFrameInfo();
161   const AVRMachineFunctionInfo *AFI = MF.getInfo<AVRMachineFunctionInfo>();
162   unsigned FrameSize = MFI.getStackSize() - AFI->getCalleeSavedFrameSize();
163   const AVRSubtarget &STI = MF.getSubtarget<AVRSubtarget>();
164   const AVRInstrInfo &TII = *STI.getInstrInfo();
165 
166   // Emit special epilogue code to restore R1, R0 and SREG in interrupt/signal
167   // handlers at the very end of the function, just before reti.
168   if (isHandler) {
169     BuildMI(MBB, MBBI, DL, TII.get(AVR::POPRd), AVR::R0);
170     BuildMI(MBB, MBBI, DL, TII.get(AVR::OUTARr))
171         .addImm(0x3f)
172         .addReg(AVR::R0, RegState::Kill);
173     BuildMI(MBB, MBBI, DL, TII.get(AVR::POPWRd), AVR::R1R0);
174   }
175 
176   if (hasFP(MF))
177     BuildMI(MBB, MBBI, DL, TII.get(AVR::POPWRd), AVR::R29R28);
178 
179   // Early exit if there is no need to restore the frame pointer.
180   if (!FrameSize) {
181     return;
182   }
183 
184   // Skip the callee-saved pop instructions.
185   while (MBBI != MBB.begin()) {
186     MachineBasicBlock::iterator PI = std::prev(MBBI);
187     int Opc = PI->getOpcode();
188 
189     if (Opc != AVR::POPRd && Opc != AVR::POPWRd && !PI->isTerminator()) {
190       break;
191     }
192 
193     --MBBI;
194   }
195 
196   unsigned Opcode;
197 
198   // Select the optimal opcode depending on how big it is.
199   if (isUInt<6>(FrameSize)) {
200     Opcode = AVR::ADIWRdK;
201   } else {
202     Opcode = AVR::SUBIWRdK;
203     FrameSize = -FrameSize;
204   }
205 
206   // Restore the frame pointer by doing FP += <size>.
207   MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opcode), AVR::R29R28)
208                          .addReg(AVR::R29R28, RegState::Kill)
209                          .addImm(FrameSize);
210   // The SREG implicit def is dead.
211   MI->getOperand(3).setIsDead();
212 
213   // Write back R29R28 to SP and temporarily disable interrupts.
214   BuildMI(MBB, MBBI, DL, TII.get(AVR::SPWRITE), AVR::SP)
215       .addReg(AVR::R29R28, RegState::Kill);
216 }
217 
218 // Return true if the specified function should have a dedicated frame
219 // pointer register. This is true if the function meets any of the following
220 // conditions:
221 //  - a register has been spilled
222 //  - has allocas
223 //  - input arguments are passed using the stack
224 //
225 // Notice that strictly this is not a frame pointer because it contains SP after
226 // frame allocation instead of having the original SP in function entry.
227 bool AVRFrameLowering::hasFP(const MachineFunction &MF) const {
228   const AVRMachineFunctionInfo *FuncInfo = MF.getInfo<AVRMachineFunctionInfo>();
229 
230   return (FuncInfo->getHasSpills() || FuncInfo->getHasAllocas() ||
231           FuncInfo->getHasStackArgs());
232 }
233 
234 bool AVRFrameLowering::spillCalleeSavedRegisters(
235     MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
236     ArrayRef<CalleeSavedInfo> CSI, const TargetRegisterInfo *TRI) const {
237   if (CSI.empty()) {
238     return false;
239   }
240 
241   unsigned CalleeFrameSize = 0;
242   DebugLoc DL = MBB.findDebugLoc(MI);
243   MachineFunction &MF = *MBB.getParent();
244   const AVRSubtarget &STI = MF.getSubtarget<AVRSubtarget>();
245   const TargetInstrInfo &TII = *STI.getInstrInfo();
246   AVRMachineFunctionInfo *AVRFI = MF.getInfo<AVRMachineFunctionInfo>();
247 
248   for (unsigned i = CSI.size(); i != 0; --i) {
249     unsigned Reg = CSI[i - 1].getReg();
250     bool IsNotLiveIn = !MBB.isLiveIn(Reg);
251 
252     assert(TRI->getRegSizeInBits(*TRI->getMinimalPhysRegClass(Reg)) == 8 &&
253            "Invalid register size");
254 
255     // Add the callee-saved register as live-in only if it is not already a
256     // live-in register, this usually happens with arguments that are passed
257     // through callee-saved registers.
258     if (IsNotLiveIn) {
259       MBB.addLiveIn(Reg);
260     }
261 
262     // Do not kill the register when it is an input argument.
263     BuildMI(MBB, MI, DL, TII.get(AVR::PUSHRr))
264         .addReg(Reg, getKillRegState(IsNotLiveIn))
265         .setMIFlag(MachineInstr::FrameSetup);
266     ++CalleeFrameSize;
267   }
268 
269   AVRFI->setCalleeSavedFrameSize(CalleeFrameSize);
270 
271   return true;
272 }
273 
274 bool AVRFrameLowering::restoreCalleeSavedRegisters(
275     MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
276     std::vector<CalleeSavedInfo> &CSI,
277     const TargetRegisterInfo *TRI) const {
278   if (CSI.empty()) {
279     return false;
280   }
281 
282   DebugLoc DL = MBB.findDebugLoc(MI);
283   const MachineFunction &MF = *MBB.getParent();
284   const AVRSubtarget &STI = MF.getSubtarget<AVRSubtarget>();
285   const TargetInstrInfo &TII = *STI.getInstrInfo();
286 
287   for (const CalleeSavedInfo &CCSI : CSI) {
288     unsigned Reg = CCSI.getReg();
289 
290     assert(TRI->getRegSizeInBits(*TRI->getMinimalPhysRegClass(Reg)) == 8 &&
291            "Invalid register size");
292 
293     BuildMI(MBB, MI, DL, TII.get(AVR::POPRd), Reg);
294   }
295 
296   return true;
297 }
298 
299 /// Replace pseudo store instructions that pass arguments through the stack with
300 /// real instructions. If insertPushes is true then all instructions are
301 /// replaced with push instructions, otherwise regular std instructions are
302 /// inserted.
303 static void fixStackStores(MachineBasicBlock &MBB,
304                            MachineBasicBlock::iterator MI,
305                            const TargetInstrInfo &TII, bool insertPushes) {
306   const AVRSubtarget &STI = MBB.getParent()->getSubtarget<AVRSubtarget>();
307   const TargetRegisterInfo &TRI = *STI.getRegisterInfo();
308 
309   // Iterate through the BB until we hit a call instruction or we reach the end.
310   for (auto I = MI, E = MBB.end(); I != E && !I->isCall();) {
311     MachineBasicBlock::iterator NextMI = std::next(I);
312     MachineInstr &MI = *I;
313     unsigned Opcode = I->getOpcode();
314 
315     // Only care of pseudo store instructions where SP is the base pointer.
316     if (Opcode != AVR::STDSPQRr && Opcode != AVR::STDWSPQRr) {
317       I = NextMI;
318       continue;
319     }
320 
321     assert(MI.getOperand(0).getReg() == AVR::SP &&
322            "Invalid register, should be SP!");
323     if (insertPushes) {
324       // Replace this instruction with a push.
325       Register SrcReg = MI.getOperand(2).getReg();
326       bool SrcIsKill = MI.getOperand(2).isKill();
327 
328       // We can't use PUSHWRr here because when expanded the order of the new
329       // instructions are reversed from what we need. Perform the expansion now.
330       if (Opcode == AVR::STDWSPQRr) {
331         BuildMI(MBB, I, MI.getDebugLoc(), TII.get(AVR::PUSHRr))
332             .addReg(TRI.getSubReg(SrcReg, AVR::sub_hi),
333                     getKillRegState(SrcIsKill));
334         BuildMI(MBB, I, MI.getDebugLoc(), TII.get(AVR::PUSHRr))
335             .addReg(TRI.getSubReg(SrcReg, AVR::sub_lo),
336                     getKillRegState(SrcIsKill));
337       } else {
338         BuildMI(MBB, I, MI.getDebugLoc(), TII.get(AVR::PUSHRr))
339             .addReg(SrcReg, getKillRegState(SrcIsKill));
340       }
341 
342       MI.eraseFromParent();
343       I = NextMI;
344       continue;
345     }
346 
347     // Replace this instruction with a regular store. Use Y as the base
348     // pointer since it is guaranteed to contain a copy of SP.
349     unsigned STOpc =
350         (Opcode == AVR::STDWSPQRr) ? AVR::STDWPtrQRr : AVR::STDPtrQRr;
351 
352     MI.setDesc(TII.get(STOpc));
353     MI.getOperand(0).setReg(AVR::R29R28);
354 
355     I = NextMI;
356   }
357 }
358 
359 MachineBasicBlock::iterator AVRFrameLowering::eliminateCallFramePseudoInstr(
360     MachineFunction &MF, MachineBasicBlock &MBB,
361     MachineBasicBlock::iterator MI) const {
362   const AVRSubtarget &STI = MF.getSubtarget<AVRSubtarget>();
363   const AVRInstrInfo &TII = *STI.getInstrInfo();
364 
365   // There is nothing to insert when the call frame memory is allocated during
366   // function entry. Delete the call frame pseudo and replace all pseudo stores
367   // with real store instructions.
368   if (hasReservedCallFrame(MF)) {
369     fixStackStores(MBB, MI, TII, false);
370     return MBB.erase(MI);
371   }
372 
373   DebugLoc DL = MI->getDebugLoc();
374   unsigned int Opcode = MI->getOpcode();
375   int Amount = TII.getFrameSize(*MI);
376 
377   // Adjcallstackup does not need to allocate stack space for the call, instead
378   // we insert push instructions that will allocate the necessary stack.
379   // For adjcallstackdown we convert it into an 'adiw reg, <amt>' handling
380   // the read and write of SP in I/O space.
381   if (Amount != 0) {
382     assert(getStackAlignment() == 1 && "Unsupported stack alignment");
383 
384     if (Opcode == TII.getCallFrameSetupOpcode()) {
385       fixStackStores(MBB, MI, TII, true);
386     } else {
387       assert(Opcode == TII.getCallFrameDestroyOpcode());
388 
389       // Select the best opcode to adjust SP based on the offset size.
390       unsigned addOpcode;
391       if (isUInt<6>(Amount)) {
392         addOpcode = AVR::ADIWRdK;
393       } else {
394         addOpcode = AVR::SUBIWRdK;
395         Amount = -Amount;
396       }
397 
398       // Build the instruction sequence.
399       BuildMI(MBB, MI, DL, TII.get(AVR::SPREAD), AVR::R31R30).addReg(AVR::SP);
400 
401       MachineInstr *New = BuildMI(MBB, MI, DL, TII.get(addOpcode), AVR::R31R30)
402                               .addReg(AVR::R31R30, RegState::Kill)
403                               .addImm(Amount);
404       New->getOperand(3).setIsDead();
405 
406       BuildMI(MBB, MI, DL, TII.get(AVR::SPWRITE), AVR::SP)
407           .addReg(AVR::R31R30, RegState::Kill);
408     }
409   }
410 
411   return MBB.erase(MI);
412 }
413 
414 void AVRFrameLowering::determineCalleeSaves(MachineFunction &MF,
415                                             BitVector &SavedRegs,
416                                             RegScavenger *RS) const {
417   TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
418 
419   // If we have a frame pointer, the Y register needs to be saved as well.
420   // We don't do that here however - the prologue and epilogue generation
421   // code will handle it specially.
422 }
423 /// The frame analyzer pass.
424 ///
425 /// Scans the function for allocas and used arguments
426 /// that are passed through the stack.
427 struct AVRFrameAnalyzer : public MachineFunctionPass {
428   static char ID;
429   AVRFrameAnalyzer() : MachineFunctionPass(ID) {}
430 
431   bool runOnMachineFunction(MachineFunction &MF) {
432     const MachineFrameInfo &MFI = MF.getFrameInfo();
433     AVRMachineFunctionInfo *FuncInfo = MF.getInfo<AVRMachineFunctionInfo>();
434 
435     // If there are no fixed frame indexes during this stage it means there
436     // are allocas present in the function.
437     if (MFI.getNumObjects() != MFI.getNumFixedObjects()) {
438       // Check for the type of allocas present in the function. We only care
439       // about fixed size allocas so do not give false positives if only
440       // variable sized allocas are present.
441       for (unsigned i = 0, e = MFI.getObjectIndexEnd(); i != e; ++i) {
442         // Variable sized objects have size 0.
443         if (MFI.getObjectSize(i)) {
444           FuncInfo->setHasAllocas(true);
445           break;
446         }
447       }
448     }
449 
450     // If there are fixed frame indexes present, scan the function to see if
451     // they are really being used.
452     if (MFI.getNumFixedObjects() == 0) {
453       return false;
454     }
455 
456     // Ok fixed frame indexes present, now scan the function to see if they
457     // are really being used, otherwise we can ignore them.
458     for (const MachineBasicBlock &BB : MF) {
459       for (const MachineInstr &MI : BB) {
460         int Opcode = MI.getOpcode();
461 
462         if ((Opcode != AVR::LDDRdPtrQ) && (Opcode != AVR::LDDWRdPtrQ) &&
463             (Opcode != AVR::STDPtrQRr) && (Opcode != AVR::STDWPtrQRr)) {
464           continue;
465         }
466 
467         for (const MachineOperand &MO : MI.operands()) {
468           if (!MO.isFI()) {
469             continue;
470           }
471 
472           if (MFI.isFixedObjectIndex(MO.getIndex())) {
473             FuncInfo->setHasStackArgs(true);
474             return false;
475           }
476         }
477       }
478     }
479 
480     return false;
481   }
482 
483   StringRef getPassName() const { return "AVR Frame Analyzer"; }
484 };
485 
486 char AVRFrameAnalyzer::ID = 0;
487 
488 /// Creates instance of the frame analyzer pass.
489 FunctionPass *createAVRFrameAnalyzerPass() { return new AVRFrameAnalyzer(); }
490 
491 /// Create the Dynalloca Stack Pointer Save/Restore pass.
492 /// Insert a copy of SP before allocating the dynamic stack memory and restore
493 /// it in function exit to restore the original SP state. This avoids the need
494 /// of reserving a register pair for a frame pointer.
495 struct AVRDynAllocaSR : public MachineFunctionPass {
496   static char ID;
497   AVRDynAllocaSR() : MachineFunctionPass(ID) {}
498 
499   bool runOnMachineFunction(MachineFunction &MF) {
500     // Early exit when there are no variable sized objects in the function.
501     if (!MF.getFrameInfo().hasVarSizedObjects()) {
502       return false;
503     }
504 
505     const AVRSubtarget &STI = MF.getSubtarget<AVRSubtarget>();
506     const TargetInstrInfo &TII = *STI.getInstrInfo();
507     MachineBasicBlock &EntryMBB = MF.front();
508     MachineBasicBlock::iterator MBBI = EntryMBB.begin();
509     DebugLoc DL = EntryMBB.findDebugLoc(MBBI);
510 
511     unsigned SPCopy =
512         MF.getRegInfo().createVirtualRegister(&AVR::DREGSRegClass);
513 
514     // Create a copy of SP in function entry before any dynallocas are
515     // inserted.
516     BuildMI(EntryMBB, MBBI, DL, TII.get(AVR::COPY), SPCopy).addReg(AVR::SP);
517 
518     // Restore SP in all exit basic blocks.
519     for (MachineBasicBlock &MBB : MF) {
520       // If last instruction is a return instruction, add a restore copy.
521       if (!MBB.empty() && MBB.back().isReturn()) {
522         MBBI = MBB.getLastNonDebugInstr();
523         DL = MBBI->getDebugLoc();
524         BuildMI(MBB, MBBI, DL, TII.get(AVR::COPY), AVR::SP)
525             .addReg(SPCopy, RegState::Kill);
526       }
527     }
528 
529     return true;
530   }
531 
532   StringRef getPassName() const {
533     return "AVR dynalloca stack pointer save/restore";
534   }
535 };
536 
537 char AVRDynAllocaSR::ID = 0;
538 
539 /// createAVRDynAllocaSRPass - returns an instance of the dynalloca stack
540 /// pointer save/restore pass.
541 FunctionPass *createAVRDynAllocaSRPass() { return new AVRDynAllocaSR(); }
542 
543 } // end of namespace llvm
544 
545