1 //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 10 #include "ARMFPUName.h" 11 #include "ARMFeatures.h" 12 #include "MCTargetDesc/ARMAddressingModes.h" 13 #include "MCTargetDesc/ARMArchName.h" 14 #include "MCTargetDesc/ARMBaseInfo.h" 15 #include "MCTargetDesc/ARMMCExpr.h" 16 #include "llvm/ADT/STLExtras.h" 17 #include "llvm/ADT/SmallVector.h" 18 #include "llvm/ADT/StringExtras.h" 19 #include "llvm/ADT/StringSwitch.h" 20 #include "llvm/ADT/Twine.h" 21 #include "llvm/MC/MCAsmInfo.h" 22 #include "llvm/MC/MCAssembler.h" 23 #include "llvm/MC/MCContext.h" 24 #include "llvm/MC/MCDisassembler.h" 25 #include "llvm/MC/MCELFStreamer.h" 26 #include "llvm/MC/MCExpr.h" 27 #include "llvm/MC/MCInst.h" 28 #include "llvm/MC/MCInstrDesc.h" 29 #include "llvm/MC/MCInstrInfo.h" 30 #include "llvm/MC/MCObjectFileInfo.h" 31 #include "llvm/MC/MCParser/MCAsmLexer.h" 32 #include "llvm/MC/MCParser/MCAsmParser.h" 33 #include "llvm/MC/MCParser/MCParsedAsmOperand.h" 34 #include "llvm/MC/MCRegisterInfo.h" 35 #include "llvm/MC/MCSection.h" 36 #include "llvm/MC/MCStreamer.h" 37 #include "llvm/MC/MCSubtargetInfo.h" 38 #include "llvm/MC/MCSymbol.h" 39 #include "llvm/MC/MCTargetAsmParser.h" 40 #include "llvm/Support/ARMBuildAttributes.h" 41 #include "llvm/Support/ARMEHABI.h" 42 #include "llvm/Support/COFF.h" 43 #include "llvm/Support/Debug.h" 44 #include "llvm/Support/ELF.h" 45 #include "llvm/Support/MathExtras.h" 46 #include "llvm/Support/SourceMgr.h" 47 #include "llvm/Support/TargetRegistry.h" 48 #include "llvm/Support/raw_ostream.h" 49 50 using namespace llvm; 51 52 namespace { 53 54 class ARMOperand; 55 56 enum VectorLaneTy { NoLanes, AllLanes, IndexedLane }; 57 58 class UnwindContext { 59 MCAsmParser &Parser; 60 61 typedef SmallVector<SMLoc, 4> Locs; 62 63 Locs FnStartLocs; 64 Locs CantUnwindLocs; 65 Locs PersonalityLocs; 66 Locs PersonalityIndexLocs; 67 Locs HandlerDataLocs; 68 int FPReg; 69 70 public: 71 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {} 72 73 bool hasFnStart() const { return !FnStartLocs.empty(); } 74 bool cantUnwind() const { return !CantUnwindLocs.empty(); } 75 bool hasHandlerData() const { return !HandlerDataLocs.empty(); } 76 bool hasPersonality() const { 77 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty()); 78 } 79 80 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); } 81 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); } 82 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); } 83 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); } 84 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); } 85 86 void saveFPReg(int Reg) { FPReg = Reg; } 87 int getFPReg() const { return FPReg; } 88 89 void emitFnStartLocNotes() const { 90 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end(); 91 FI != FE; ++FI) 92 Parser.Note(*FI, ".fnstart was specified here"); 93 } 94 void emitCantUnwindLocNotes() const { 95 for (Locs::const_iterator UI = CantUnwindLocs.begin(), 96 UE = CantUnwindLocs.end(); UI != UE; ++UI) 97 Parser.Note(*UI, ".cantunwind was specified here"); 98 } 99 void emitHandlerDataLocNotes() const { 100 for (Locs::const_iterator HI = HandlerDataLocs.begin(), 101 HE = HandlerDataLocs.end(); HI != HE; ++HI) 102 Parser.Note(*HI, ".handlerdata was specified here"); 103 } 104 void emitPersonalityLocNotes() const { 105 for (Locs::const_iterator PI = PersonalityLocs.begin(), 106 PE = PersonalityLocs.end(), 107 PII = PersonalityIndexLocs.begin(), 108 PIE = PersonalityIndexLocs.end(); 109 PI != PE || PII != PIE;) { 110 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer())) 111 Parser.Note(*PI++, ".personality was specified here"); 112 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer())) 113 Parser.Note(*PII++, ".personalityindex was specified here"); 114 else 115 llvm_unreachable(".personality and .personalityindex cannot be " 116 "at the same location"); 117 } 118 } 119 120 void reset() { 121 FnStartLocs = Locs(); 122 CantUnwindLocs = Locs(); 123 PersonalityLocs = Locs(); 124 HandlerDataLocs = Locs(); 125 PersonalityIndexLocs = Locs(); 126 FPReg = ARM::SP; 127 } 128 }; 129 130 class ARMAsmParser : public MCTargetAsmParser { 131 MCSubtargetInfo &STI; 132 MCAsmParser &Parser; 133 const MCInstrInfo &MII; 134 const MCRegisterInfo *MRI; 135 UnwindContext UC; 136 137 ARMTargetStreamer &getTargetStreamer() { 138 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer(); 139 return static_cast<ARMTargetStreamer &>(TS); 140 } 141 142 // Map of register aliases registers via the .req directive. 143 StringMap<unsigned> RegisterReqs; 144 145 bool NextSymbolIsThumb; 146 147 struct { 148 ARMCC::CondCodes Cond; // Condition for IT block. 149 unsigned Mask:4; // Condition mask for instructions. 150 // Starting at first 1 (from lsb). 151 // '1' condition as indicated in IT. 152 // '0' inverse of condition (else). 153 // Count of instructions in IT block is 154 // 4 - trailingzeroes(mask) 155 156 bool FirstCond; // Explicit flag for when we're parsing the 157 // First instruction in the IT block. It's 158 // implied in the mask, so needs special 159 // handling. 160 161 unsigned CurPosition; // Current position in parsing of IT 162 // block. In range [0,3]. Initialized 163 // according to count of instructions in block. 164 // ~0U if no active IT block. 165 } ITState; 166 bool inITBlock() { return ITState.CurPosition != ~0U;} 167 void forwardITPosition() { 168 if (!inITBlock()) return; 169 // Move to the next instruction in the IT block, if there is one. If not, 170 // mark the block as done. 171 unsigned TZ = countTrailingZeros(ITState.Mask); 172 if (++ITState.CurPosition == 5 - TZ) 173 ITState.CurPosition = ~0U; // Done with the IT block after this. 174 } 175 176 177 MCAsmParser &getParser() const { return Parser; } 178 MCAsmLexer &getLexer() const { return Parser.getLexer(); } 179 180 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) { 181 return Parser.Note(L, Msg, Ranges); 182 } 183 bool Warning(SMLoc L, const Twine &Msg, 184 ArrayRef<SMRange> Ranges = None) { 185 return Parser.Warning(L, Msg, Ranges); 186 } 187 bool Error(SMLoc L, const Twine &Msg, 188 ArrayRef<SMRange> Ranges = None) { 189 return Parser.Error(L, Msg, Ranges); 190 } 191 192 int tryParseRegister(); 193 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); 194 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &); 195 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); 196 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &); 197 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic); 198 bool parsePrefix(ARMMCExpr::VariantKind &RefKind); 199 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType, 200 unsigned &ShiftAmount); 201 bool parseLiteralValues(unsigned Size, SMLoc L); 202 bool parseDirectiveThumb(SMLoc L); 203 bool parseDirectiveARM(SMLoc L); 204 bool parseDirectiveThumbFunc(SMLoc L); 205 bool parseDirectiveCode(SMLoc L); 206 bool parseDirectiveSyntax(SMLoc L); 207 bool parseDirectiveReq(StringRef Name, SMLoc L); 208 bool parseDirectiveUnreq(SMLoc L); 209 bool parseDirectiveArch(SMLoc L); 210 bool parseDirectiveEabiAttr(SMLoc L); 211 bool parseDirectiveCPU(SMLoc L); 212 bool parseDirectiveFPU(SMLoc L); 213 bool parseDirectiveFnStart(SMLoc L); 214 bool parseDirectiveFnEnd(SMLoc L); 215 bool parseDirectiveCantUnwind(SMLoc L); 216 bool parseDirectivePersonality(SMLoc L); 217 bool parseDirectiveHandlerData(SMLoc L); 218 bool parseDirectiveSetFP(SMLoc L); 219 bool parseDirectivePad(SMLoc L); 220 bool parseDirectiveRegSave(SMLoc L, bool IsVector); 221 bool parseDirectiveInst(SMLoc L, char Suffix = '\0'); 222 bool parseDirectiveLtorg(SMLoc L); 223 bool parseDirectiveEven(SMLoc L); 224 bool parseDirectivePersonalityIndex(SMLoc L); 225 bool parseDirectiveUnwindRaw(SMLoc L); 226 bool parseDirectiveTLSDescSeq(SMLoc L); 227 bool parseDirectiveMovSP(SMLoc L); 228 bool parseDirectiveObjectArch(SMLoc L); 229 bool parseDirectiveArchExtension(SMLoc L); 230 bool parseDirectiveAlign(SMLoc L); 231 bool parseDirectiveThumbSet(SMLoc L); 232 233 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode, 234 bool &CarrySetting, unsigned &ProcessorIMod, 235 StringRef &ITMask); 236 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst, 237 bool &CanAcceptCarrySet, 238 bool &CanAcceptPredicationCode); 239 240 bool isThumb() const { 241 // FIXME: Can tablegen auto-generate this? 242 return (STI.getFeatureBits() & ARM::ModeThumb) != 0; 243 } 244 bool isThumbOne() const { 245 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0; 246 } 247 bool isThumbTwo() const { 248 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2); 249 } 250 bool hasThumb() const { 251 return STI.getFeatureBits() & ARM::HasV4TOps; 252 } 253 bool hasV6Ops() const { 254 return STI.getFeatureBits() & ARM::HasV6Ops; 255 } 256 bool hasV6MOps() const { 257 return STI.getFeatureBits() & ARM::HasV6MOps; 258 } 259 bool hasV7Ops() const { 260 return STI.getFeatureBits() & ARM::HasV7Ops; 261 } 262 bool hasV8Ops() const { 263 return STI.getFeatureBits() & ARM::HasV8Ops; 264 } 265 bool hasARM() const { 266 return !(STI.getFeatureBits() & ARM::FeatureNoARM); 267 } 268 269 void SwitchMode() { 270 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb)); 271 setAvailableFeatures(FB); 272 } 273 bool isMClass() const { 274 return STI.getFeatureBits() & ARM::FeatureMClass; 275 } 276 277 /// @name Auto-generated Match Functions 278 /// { 279 280 #define GET_ASSEMBLER_HEADER 281 #include "ARMGenAsmMatcher.inc" 282 283 /// } 284 285 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&); 286 OperandMatchResultTy parseCoprocNumOperand( 287 SmallVectorImpl<MCParsedAsmOperand*>&); 288 OperandMatchResultTy parseCoprocRegOperand( 289 SmallVectorImpl<MCParsedAsmOperand*>&); 290 OperandMatchResultTy parseCoprocOptionOperand( 291 SmallVectorImpl<MCParsedAsmOperand*>&); 292 OperandMatchResultTy parseMemBarrierOptOperand( 293 SmallVectorImpl<MCParsedAsmOperand*>&); 294 OperandMatchResultTy parseInstSyncBarrierOptOperand( 295 SmallVectorImpl<MCParsedAsmOperand*>&); 296 OperandMatchResultTy parseProcIFlagsOperand( 297 SmallVectorImpl<MCParsedAsmOperand*>&); 298 OperandMatchResultTy parseMSRMaskOperand( 299 SmallVectorImpl<MCParsedAsmOperand*>&); 300 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O, 301 StringRef Op, int Low, int High); 302 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { 303 return parsePKHImm(O, "lsl", 0, 31); 304 } 305 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { 306 return parsePKHImm(O, "asr", 1, 32); 307 } 308 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&); 309 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&); 310 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&); 311 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&); 312 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&); 313 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&); 314 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&); 315 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&); 316 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, 317 SMLoc &EndLoc); 318 319 // Asm Match Converter Methods 320 void cvtThumbMultiply(MCInst &Inst, 321 const SmallVectorImpl<MCParsedAsmOperand*> &); 322 void cvtThumbBranches(MCInst &Inst, 323 const SmallVectorImpl<MCParsedAsmOperand*> &); 324 325 bool validateInstruction(MCInst &Inst, 326 const SmallVectorImpl<MCParsedAsmOperand*> &Ops); 327 bool processInstruction(MCInst &Inst, 328 const SmallVectorImpl<MCParsedAsmOperand*> &Ops); 329 bool shouldOmitCCOutOperand(StringRef Mnemonic, 330 SmallVectorImpl<MCParsedAsmOperand*> &Operands); 331 bool shouldOmitPredicateOperand(StringRef Mnemonic, 332 SmallVectorImpl<MCParsedAsmOperand*> &Operands); 333 public: 334 enum ARMMatchResultTy { 335 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY, 336 Match_RequiresNotITBlock, 337 Match_RequiresV6, 338 Match_RequiresThumb2, 339 #define GET_OPERAND_DIAGNOSTIC_TYPES 340 #include "ARMGenAsmMatcher.inc" 341 342 }; 343 344 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser, 345 const MCInstrInfo &MII, 346 const MCTargetOptions &Options) 347 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), UC(_Parser) { 348 MCAsmParserExtension::Initialize(_Parser); 349 350 // Cache the MCRegisterInfo. 351 MRI = getContext().getRegisterInfo(); 352 353 // Initialize the set of available features. 354 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits())); 355 356 // Not in an ITBlock to start with. 357 ITState.CurPosition = ~0U; 358 359 NextSymbolIsThumb = false; 360 } 361 362 // Implementation of the MCTargetAsmParser interface: 363 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override; 364 bool 365 ParseInstruction(ParseInstructionInfo &Info, StringRef Name, 366 SMLoc NameLoc, 367 SmallVectorImpl<MCParsedAsmOperand*> &Operands) override; 368 bool ParseDirective(AsmToken DirectiveID) override; 369 370 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, 371 unsigned Kind) override; 372 unsigned checkTargetMatchPredicate(MCInst &Inst) override; 373 374 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode, 375 SmallVectorImpl<MCParsedAsmOperand*> &Operands, 376 MCStreamer &Out, unsigned &ErrorInfo, 377 bool MatchingInlineAsm) override; 378 void onLabelParsed(MCSymbol *Symbol) override; 379 }; 380 } // end anonymous namespace 381 382 namespace { 383 384 /// ARMOperand - Instances of this class represent a parsed ARM machine 385 /// operand. 386 class ARMOperand : public MCParsedAsmOperand { 387 enum KindTy { 388 k_CondCode, 389 k_CCOut, 390 k_ITCondMask, 391 k_CoprocNum, 392 k_CoprocReg, 393 k_CoprocOption, 394 k_Immediate, 395 k_MemBarrierOpt, 396 k_InstSyncBarrierOpt, 397 k_Memory, 398 k_PostIndexRegister, 399 k_MSRMask, 400 k_ProcIFlags, 401 k_VectorIndex, 402 k_Register, 403 k_RegisterList, 404 k_DPRRegisterList, 405 k_SPRRegisterList, 406 k_VectorList, 407 k_VectorListAllLanes, 408 k_VectorListIndexed, 409 k_ShiftedRegister, 410 k_ShiftedImmediate, 411 k_ShifterImmediate, 412 k_RotateImmediate, 413 k_BitfieldDescriptor, 414 k_Token 415 } Kind; 416 417 SMLoc StartLoc, EndLoc, AlignmentLoc; 418 SmallVector<unsigned, 8> Registers; 419 420 struct CCOp { 421 ARMCC::CondCodes Val; 422 }; 423 424 struct CopOp { 425 unsigned Val; 426 }; 427 428 struct CoprocOptionOp { 429 unsigned Val; 430 }; 431 432 struct ITMaskOp { 433 unsigned Mask:4; 434 }; 435 436 struct MBOptOp { 437 ARM_MB::MemBOpt Val; 438 }; 439 440 struct ISBOptOp { 441 ARM_ISB::InstSyncBOpt Val; 442 }; 443 444 struct IFlagsOp { 445 ARM_PROC::IFlags Val; 446 }; 447 448 struct MMaskOp { 449 unsigned Val; 450 }; 451 452 struct TokOp { 453 const char *Data; 454 unsigned Length; 455 }; 456 457 struct RegOp { 458 unsigned RegNum; 459 }; 460 461 // A vector register list is a sequential list of 1 to 4 registers. 462 struct VectorListOp { 463 unsigned RegNum; 464 unsigned Count; 465 unsigned LaneIndex; 466 bool isDoubleSpaced; 467 }; 468 469 struct VectorIndexOp { 470 unsigned Val; 471 }; 472 473 struct ImmOp { 474 const MCExpr *Val; 475 }; 476 477 /// Combined record for all forms of ARM address expressions. 478 struct MemoryOp { 479 unsigned BaseRegNum; 480 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset 481 // was specified. 482 const MCConstantExpr *OffsetImm; // Offset immediate value 483 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL 484 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg 485 unsigned ShiftImm; // shift for OffsetReg. 486 unsigned Alignment; // 0 = no alignment specified 487 // n = alignment in bytes (2, 4, 8, 16, or 32) 488 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit) 489 }; 490 491 struct PostIdxRegOp { 492 unsigned RegNum; 493 bool isAdd; 494 ARM_AM::ShiftOpc ShiftTy; 495 unsigned ShiftImm; 496 }; 497 498 struct ShifterImmOp { 499 bool isASR; 500 unsigned Imm; 501 }; 502 503 struct RegShiftedRegOp { 504 ARM_AM::ShiftOpc ShiftTy; 505 unsigned SrcReg; 506 unsigned ShiftReg; 507 unsigned ShiftImm; 508 }; 509 510 struct RegShiftedImmOp { 511 ARM_AM::ShiftOpc ShiftTy; 512 unsigned SrcReg; 513 unsigned ShiftImm; 514 }; 515 516 struct RotImmOp { 517 unsigned Imm; 518 }; 519 520 struct BitfieldOp { 521 unsigned LSB; 522 unsigned Width; 523 }; 524 525 union { 526 struct CCOp CC; 527 struct CopOp Cop; 528 struct CoprocOptionOp CoprocOption; 529 struct MBOptOp MBOpt; 530 struct ISBOptOp ISBOpt; 531 struct ITMaskOp ITMask; 532 struct IFlagsOp IFlags; 533 struct MMaskOp MMask; 534 struct TokOp Tok; 535 struct RegOp Reg; 536 struct VectorListOp VectorList; 537 struct VectorIndexOp VectorIndex; 538 struct ImmOp Imm; 539 struct MemoryOp Memory; 540 struct PostIdxRegOp PostIdxReg; 541 struct ShifterImmOp ShifterImm; 542 struct RegShiftedRegOp RegShiftedReg; 543 struct RegShiftedImmOp RegShiftedImm; 544 struct RotImmOp RotImm; 545 struct BitfieldOp Bitfield; 546 }; 547 548 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} 549 public: 550 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { 551 Kind = o.Kind; 552 StartLoc = o.StartLoc; 553 EndLoc = o.EndLoc; 554 switch (Kind) { 555 case k_CondCode: 556 CC = o.CC; 557 break; 558 case k_ITCondMask: 559 ITMask = o.ITMask; 560 break; 561 case k_Token: 562 Tok = o.Tok; 563 break; 564 case k_CCOut: 565 case k_Register: 566 Reg = o.Reg; 567 break; 568 case k_RegisterList: 569 case k_DPRRegisterList: 570 case k_SPRRegisterList: 571 Registers = o.Registers; 572 break; 573 case k_VectorList: 574 case k_VectorListAllLanes: 575 case k_VectorListIndexed: 576 VectorList = o.VectorList; 577 break; 578 case k_CoprocNum: 579 case k_CoprocReg: 580 Cop = o.Cop; 581 break; 582 case k_CoprocOption: 583 CoprocOption = o.CoprocOption; 584 break; 585 case k_Immediate: 586 Imm = o.Imm; 587 break; 588 case k_MemBarrierOpt: 589 MBOpt = o.MBOpt; 590 break; 591 case k_InstSyncBarrierOpt: 592 ISBOpt = o.ISBOpt; 593 case k_Memory: 594 Memory = o.Memory; 595 break; 596 case k_PostIndexRegister: 597 PostIdxReg = o.PostIdxReg; 598 break; 599 case k_MSRMask: 600 MMask = o.MMask; 601 break; 602 case k_ProcIFlags: 603 IFlags = o.IFlags; 604 break; 605 case k_ShifterImmediate: 606 ShifterImm = o.ShifterImm; 607 break; 608 case k_ShiftedRegister: 609 RegShiftedReg = o.RegShiftedReg; 610 break; 611 case k_ShiftedImmediate: 612 RegShiftedImm = o.RegShiftedImm; 613 break; 614 case k_RotateImmediate: 615 RotImm = o.RotImm; 616 break; 617 case k_BitfieldDescriptor: 618 Bitfield = o.Bitfield; 619 break; 620 case k_VectorIndex: 621 VectorIndex = o.VectorIndex; 622 break; 623 } 624 } 625 626 /// getStartLoc - Get the location of the first token of this operand. 627 SMLoc getStartLoc() const override { return StartLoc; } 628 /// getEndLoc - Get the location of the last token of this operand. 629 SMLoc getEndLoc() const override { return EndLoc; } 630 /// getLocRange - Get the range between the first and last token of this 631 /// operand. 632 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); } 633 634 /// getAlignmentLoc - Get the location of the Alignment token of this operand. 635 SMLoc getAlignmentLoc() const { 636 assert(Kind == k_Memory && "Invalid access!"); 637 return AlignmentLoc; 638 } 639 640 ARMCC::CondCodes getCondCode() const { 641 assert(Kind == k_CondCode && "Invalid access!"); 642 return CC.Val; 643 } 644 645 unsigned getCoproc() const { 646 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!"); 647 return Cop.Val; 648 } 649 650 StringRef getToken() const { 651 assert(Kind == k_Token && "Invalid access!"); 652 return StringRef(Tok.Data, Tok.Length); 653 } 654 655 unsigned getReg() const override { 656 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!"); 657 return Reg.RegNum; 658 } 659 660 const SmallVectorImpl<unsigned> &getRegList() const { 661 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList || 662 Kind == k_SPRRegisterList) && "Invalid access!"); 663 return Registers; 664 } 665 666 const MCExpr *getImm() const { 667 assert(isImm() && "Invalid access!"); 668 return Imm.Val; 669 } 670 671 unsigned getVectorIndex() const { 672 assert(Kind == k_VectorIndex && "Invalid access!"); 673 return VectorIndex.Val; 674 } 675 676 ARM_MB::MemBOpt getMemBarrierOpt() const { 677 assert(Kind == k_MemBarrierOpt && "Invalid access!"); 678 return MBOpt.Val; 679 } 680 681 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const { 682 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!"); 683 return ISBOpt.Val; 684 } 685 686 ARM_PROC::IFlags getProcIFlags() const { 687 assert(Kind == k_ProcIFlags && "Invalid access!"); 688 return IFlags.Val; 689 } 690 691 unsigned getMSRMask() const { 692 assert(Kind == k_MSRMask && "Invalid access!"); 693 return MMask.Val; 694 } 695 696 bool isCoprocNum() const { return Kind == k_CoprocNum; } 697 bool isCoprocReg() const { return Kind == k_CoprocReg; } 698 bool isCoprocOption() const { return Kind == k_CoprocOption; } 699 bool isCondCode() const { return Kind == k_CondCode; } 700 bool isCCOut() const { return Kind == k_CCOut; } 701 bool isITMask() const { return Kind == k_ITCondMask; } 702 bool isITCondCode() const { return Kind == k_CondCode; } 703 bool isImm() const override { return Kind == k_Immediate; } 704 // checks whether this operand is an unsigned offset which fits is a field 705 // of specified width and scaled by a specific number of bits 706 template<unsigned width, unsigned scale> 707 bool isUnsignedOffset() const { 708 if (!isImm()) return false; 709 if (isa<MCSymbolRefExpr>(Imm.Val)) return true; 710 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) { 711 int64_t Val = CE->getValue(); 712 int64_t Align = 1LL << scale; 713 int64_t Max = Align * ((1LL << width) - 1); 714 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max); 715 } 716 return false; 717 } 718 // checks whether this operand is an signed offset which fits is a field 719 // of specified width and scaled by a specific number of bits 720 template<unsigned width, unsigned scale> 721 bool isSignedOffset() const { 722 if (!isImm()) return false; 723 if (isa<MCSymbolRefExpr>(Imm.Val)) return true; 724 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) { 725 int64_t Val = CE->getValue(); 726 int64_t Align = 1LL << scale; 727 int64_t Max = Align * ((1LL << (width-1)) - 1); 728 int64_t Min = -Align * (1LL << (width-1)); 729 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max); 730 } 731 return false; 732 } 733 734 // checks whether this operand is a memory operand computed as an offset 735 // applied to PC. the offset may have 8 bits of magnitude and is represented 736 // with two bits of shift. textually it may be either [pc, #imm], #imm or 737 // relocable expression... 738 bool isThumbMemPC() const { 739 int64_t Val = 0; 740 if (isImm()) { 741 if (isa<MCSymbolRefExpr>(Imm.Val)) return true; 742 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val); 743 if (!CE) return false; 744 Val = CE->getValue(); 745 } 746 else if (isMem()) { 747 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false; 748 if(Memory.BaseRegNum != ARM::PC) return false; 749 Val = Memory.OffsetImm->getValue(); 750 } 751 else return false; 752 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020); 753 } 754 bool isFPImm() const { 755 if (!isImm()) return false; 756 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 757 if (!CE) return false; 758 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue())); 759 return Val != -1; 760 } 761 bool isFBits16() const { 762 if (!isImm()) return false; 763 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 764 if (!CE) return false; 765 int64_t Value = CE->getValue(); 766 return Value >= 0 && Value <= 16; 767 } 768 bool isFBits32() const { 769 if (!isImm()) return false; 770 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 771 if (!CE) return false; 772 int64_t Value = CE->getValue(); 773 return Value >= 1 && Value <= 32; 774 } 775 bool isImm8s4() const { 776 if (!isImm()) return false; 777 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 778 if (!CE) return false; 779 int64_t Value = CE->getValue(); 780 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020; 781 } 782 bool isImm0_1020s4() const { 783 if (!isImm()) return false; 784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 785 if (!CE) return false; 786 int64_t Value = CE->getValue(); 787 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020; 788 } 789 bool isImm0_508s4() const { 790 if (!isImm()) return false; 791 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 792 if (!CE) return false; 793 int64_t Value = CE->getValue(); 794 return ((Value & 3) == 0) && Value >= 0 && Value <= 508; 795 } 796 bool isImm0_508s4Neg() const { 797 if (!isImm()) return false; 798 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 799 if (!CE) return false; 800 int64_t Value = -CE->getValue(); 801 // explicitly exclude zero. we want that to use the normal 0_508 version. 802 return ((Value & 3) == 0) && Value > 0 && Value <= 508; 803 } 804 bool isImm0_239() const { 805 if (!isImm()) return false; 806 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 807 if (!CE) return false; 808 int64_t Value = CE->getValue(); 809 return Value >= 0 && Value < 240; 810 } 811 bool isImm0_255() const { 812 if (!isImm()) return false; 813 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 814 if (!CE) return false; 815 int64_t Value = CE->getValue(); 816 return Value >= 0 && Value < 256; 817 } 818 bool isImm0_4095() const { 819 if (!isImm()) return false; 820 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 821 if (!CE) return false; 822 int64_t Value = CE->getValue(); 823 return Value >= 0 && Value < 4096; 824 } 825 bool isImm0_4095Neg() const { 826 if (!isImm()) return false; 827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 828 if (!CE) return false; 829 int64_t Value = -CE->getValue(); 830 return Value > 0 && Value < 4096; 831 } 832 bool isImm0_1() const { 833 if (!isImm()) return false; 834 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 835 if (!CE) return false; 836 int64_t Value = CE->getValue(); 837 return Value >= 0 && Value < 2; 838 } 839 bool isImm0_3() const { 840 if (!isImm()) return false; 841 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 842 if (!CE) return false; 843 int64_t Value = CE->getValue(); 844 return Value >= 0 && Value < 4; 845 } 846 bool isImm0_7() const { 847 if (!isImm()) return false; 848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 849 if (!CE) return false; 850 int64_t Value = CE->getValue(); 851 return Value >= 0 && Value < 8; 852 } 853 bool isImm0_15() const { 854 if (!isImm()) return false; 855 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 856 if (!CE) return false; 857 int64_t Value = CE->getValue(); 858 return Value >= 0 && Value < 16; 859 } 860 bool isImm0_31() const { 861 if (!isImm()) return false; 862 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 863 if (!CE) return false; 864 int64_t Value = CE->getValue(); 865 return Value >= 0 && Value < 32; 866 } 867 bool isImm0_63() const { 868 if (!isImm()) return false; 869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 870 if (!CE) return false; 871 int64_t Value = CE->getValue(); 872 return Value >= 0 && Value < 64; 873 } 874 bool isImm8() const { 875 if (!isImm()) return false; 876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 877 if (!CE) return false; 878 int64_t Value = CE->getValue(); 879 return Value == 8; 880 } 881 bool isImm16() const { 882 if (!isImm()) return false; 883 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 884 if (!CE) return false; 885 int64_t Value = CE->getValue(); 886 return Value == 16; 887 } 888 bool isImm32() const { 889 if (!isImm()) return false; 890 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 891 if (!CE) return false; 892 int64_t Value = CE->getValue(); 893 return Value == 32; 894 } 895 bool isShrImm8() const { 896 if (!isImm()) return false; 897 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 898 if (!CE) return false; 899 int64_t Value = CE->getValue(); 900 return Value > 0 && Value <= 8; 901 } 902 bool isShrImm16() const { 903 if (!isImm()) return false; 904 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 905 if (!CE) return false; 906 int64_t Value = CE->getValue(); 907 return Value > 0 && Value <= 16; 908 } 909 bool isShrImm32() const { 910 if (!isImm()) return false; 911 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 912 if (!CE) return false; 913 int64_t Value = CE->getValue(); 914 return Value > 0 && Value <= 32; 915 } 916 bool isShrImm64() const { 917 if (!isImm()) return false; 918 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 919 if (!CE) return false; 920 int64_t Value = CE->getValue(); 921 return Value > 0 && Value <= 64; 922 } 923 bool isImm1_7() const { 924 if (!isImm()) return false; 925 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 926 if (!CE) return false; 927 int64_t Value = CE->getValue(); 928 return Value > 0 && Value < 8; 929 } 930 bool isImm1_15() const { 931 if (!isImm()) return false; 932 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 933 if (!CE) return false; 934 int64_t Value = CE->getValue(); 935 return Value > 0 && Value < 16; 936 } 937 bool isImm1_31() const { 938 if (!isImm()) return false; 939 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 940 if (!CE) return false; 941 int64_t Value = CE->getValue(); 942 return Value > 0 && Value < 32; 943 } 944 bool isImm1_16() const { 945 if (!isImm()) return false; 946 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 947 if (!CE) return false; 948 int64_t Value = CE->getValue(); 949 return Value > 0 && Value < 17; 950 } 951 bool isImm1_32() const { 952 if (!isImm()) return false; 953 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 954 if (!CE) return false; 955 int64_t Value = CE->getValue(); 956 return Value > 0 && Value < 33; 957 } 958 bool isImm0_32() const { 959 if (!isImm()) return false; 960 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 961 if (!CE) return false; 962 int64_t Value = CE->getValue(); 963 return Value >= 0 && Value < 33; 964 } 965 bool isImm0_65535() const { 966 if (!isImm()) return false; 967 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 968 if (!CE) return false; 969 int64_t Value = CE->getValue(); 970 return Value >= 0 && Value < 65536; 971 } 972 bool isImm256_65535Expr() const { 973 if (!isImm()) return false; 974 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 975 // If it's not a constant expression, it'll generate a fixup and be 976 // handled later. 977 if (!CE) return true; 978 int64_t Value = CE->getValue(); 979 return Value >= 256 && Value < 65536; 980 } 981 bool isImm0_65535Expr() const { 982 if (!isImm()) return false; 983 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 984 // If it's not a constant expression, it'll generate a fixup and be 985 // handled later. 986 if (!CE) return true; 987 int64_t Value = CE->getValue(); 988 return Value >= 0 && Value < 65536; 989 } 990 bool isImm24bit() const { 991 if (!isImm()) return false; 992 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 993 if (!CE) return false; 994 int64_t Value = CE->getValue(); 995 return Value >= 0 && Value <= 0xffffff; 996 } 997 bool isImmThumbSR() const { 998 if (!isImm()) return false; 999 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1000 if (!CE) return false; 1001 int64_t Value = CE->getValue(); 1002 return Value > 0 && Value < 33; 1003 } 1004 bool isPKHLSLImm() const { 1005 if (!isImm()) return false; 1006 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1007 if (!CE) return false; 1008 int64_t Value = CE->getValue(); 1009 return Value >= 0 && Value < 32; 1010 } 1011 bool isPKHASRImm() const { 1012 if (!isImm()) return false; 1013 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1014 if (!CE) return false; 1015 int64_t Value = CE->getValue(); 1016 return Value > 0 && Value <= 32; 1017 } 1018 bool isAdrLabel() const { 1019 // If we have an immediate that's not a constant, treat it as a label 1020 // reference needing a fixup. If it is a constant, but it can't fit 1021 // into shift immediate encoding, we reject it. 1022 if (isImm() && !isa<MCConstantExpr>(getImm())) return true; 1023 else return (isARMSOImm() || isARMSOImmNeg()); 1024 } 1025 bool isARMSOImm() const { 1026 if (!isImm()) return false; 1027 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1028 if (!CE) return false; 1029 int64_t Value = CE->getValue(); 1030 return ARM_AM::getSOImmVal(Value) != -1; 1031 } 1032 bool isARMSOImmNot() const { 1033 if (!isImm()) return false; 1034 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1035 if (!CE) return false; 1036 int64_t Value = CE->getValue(); 1037 return ARM_AM::getSOImmVal(~Value) != -1; 1038 } 1039 bool isARMSOImmNeg() const { 1040 if (!isImm()) return false; 1041 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1042 if (!CE) return false; 1043 int64_t Value = CE->getValue(); 1044 // Only use this when not representable as a plain so_imm. 1045 return ARM_AM::getSOImmVal(Value) == -1 && 1046 ARM_AM::getSOImmVal(-Value) != -1; 1047 } 1048 bool isT2SOImm() const { 1049 if (!isImm()) return false; 1050 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1051 if (!CE) return false; 1052 int64_t Value = CE->getValue(); 1053 return ARM_AM::getT2SOImmVal(Value) != -1; 1054 } 1055 bool isT2SOImmNot() const { 1056 if (!isImm()) return false; 1057 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1058 if (!CE) return false; 1059 int64_t Value = CE->getValue(); 1060 return ARM_AM::getT2SOImmVal(Value) == -1 && 1061 ARM_AM::getT2SOImmVal(~Value) != -1; 1062 } 1063 bool isT2SOImmNeg() const { 1064 if (!isImm()) return false; 1065 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1066 if (!CE) return false; 1067 int64_t Value = CE->getValue(); 1068 // Only use this when not representable as a plain so_imm. 1069 return ARM_AM::getT2SOImmVal(Value) == -1 && 1070 ARM_AM::getT2SOImmVal(-Value) != -1; 1071 } 1072 bool isSetEndImm() const { 1073 if (!isImm()) return false; 1074 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1075 if (!CE) return false; 1076 int64_t Value = CE->getValue(); 1077 return Value == 1 || Value == 0; 1078 } 1079 bool isReg() const override { return Kind == k_Register; } 1080 bool isRegList() const { return Kind == k_RegisterList; } 1081 bool isDPRRegList() const { return Kind == k_DPRRegisterList; } 1082 bool isSPRRegList() const { return Kind == k_SPRRegisterList; } 1083 bool isToken() const override { return Kind == k_Token; } 1084 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; } 1085 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; } 1086 bool isMem() const override { return Kind == k_Memory; } 1087 bool isShifterImm() const { return Kind == k_ShifterImmediate; } 1088 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; } 1089 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; } 1090 bool isRotImm() const { return Kind == k_RotateImmediate; } 1091 bool isBitfield() const { return Kind == k_BitfieldDescriptor; } 1092 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; } 1093 bool isPostIdxReg() const { 1094 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift; 1095 } 1096 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const { 1097 if (!isMem()) 1098 return false; 1099 // No offset of any kind. 1100 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr && 1101 (alignOK || Memory.Alignment == Alignment); 1102 } 1103 bool isMemPCRelImm12() const { 1104 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0) 1105 return false; 1106 // Base register must be PC. 1107 if (Memory.BaseRegNum != ARM::PC) 1108 return false; 1109 // Immediate offset in range [-4095, 4095]. 1110 if (!Memory.OffsetImm) return true; 1111 int64_t Val = Memory.OffsetImm->getValue(); 1112 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN); 1113 } 1114 bool isAlignedMemory() const { 1115 return isMemNoOffset(true); 1116 } 1117 bool isAlignedMemoryNone() const { 1118 return isMemNoOffset(false, 0); 1119 } 1120 bool isDupAlignedMemoryNone() const { 1121 return isMemNoOffset(false, 0); 1122 } 1123 bool isAlignedMemory16() const { 1124 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2. 1125 return true; 1126 return isMemNoOffset(false, 0); 1127 } 1128 bool isDupAlignedMemory16() const { 1129 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2. 1130 return true; 1131 return isMemNoOffset(false, 0); 1132 } 1133 bool isAlignedMemory32() const { 1134 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4. 1135 return true; 1136 return isMemNoOffset(false, 0); 1137 } 1138 bool isDupAlignedMemory32() const { 1139 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4. 1140 return true; 1141 return isMemNoOffset(false, 0); 1142 } 1143 bool isAlignedMemory64() const { 1144 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8. 1145 return true; 1146 return isMemNoOffset(false, 0); 1147 } 1148 bool isDupAlignedMemory64() const { 1149 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8. 1150 return true; 1151 return isMemNoOffset(false, 0); 1152 } 1153 bool isAlignedMemory64or128() const { 1154 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8. 1155 return true; 1156 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16. 1157 return true; 1158 return isMemNoOffset(false, 0); 1159 } 1160 bool isDupAlignedMemory64or128() const { 1161 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8. 1162 return true; 1163 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16. 1164 return true; 1165 return isMemNoOffset(false, 0); 1166 } 1167 bool isAlignedMemory64or128or256() const { 1168 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8. 1169 return true; 1170 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16. 1171 return true; 1172 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32. 1173 return true; 1174 return isMemNoOffset(false, 0); 1175 } 1176 bool isAddrMode2() const { 1177 if (!isMem() || Memory.Alignment != 0) return false; 1178 // Check for register offset. 1179 if (Memory.OffsetRegNum) return true; 1180 // Immediate offset in range [-4095, 4095]. 1181 if (!Memory.OffsetImm) return true; 1182 int64_t Val = Memory.OffsetImm->getValue(); 1183 return Val > -4096 && Val < 4096; 1184 } 1185 bool isAM2OffsetImm() const { 1186 if (!isImm()) return false; 1187 // Immediate offset in range [-4095, 4095]. 1188 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1189 if (!CE) return false; 1190 int64_t Val = CE->getValue(); 1191 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096); 1192 } 1193 bool isAddrMode3() const { 1194 // If we have an immediate that's not a constant, treat it as a label 1195 // reference needing a fixup. If it is a constant, it's something else 1196 // and we reject it. 1197 if (isImm() && !isa<MCConstantExpr>(getImm())) 1198 return true; 1199 if (!isMem() || Memory.Alignment != 0) return false; 1200 // No shifts are legal for AM3. 1201 if (Memory.ShiftType != ARM_AM::no_shift) return false; 1202 // Check for register offset. 1203 if (Memory.OffsetRegNum) return true; 1204 // Immediate offset in range [-255, 255]. 1205 if (!Memory.OffsetImm) return true; 1206 int64_t Val = Memory.OffsetImm->getValue(); 1207 // The #-0 offset is encoded as INT32_MIN, and we have to check 1208 // for this too. 1209 return (Val > -256 && Val < 256) || Val == INT32_MIN; 1210 } 1211 bool isAM3Offset() const { 1212 if (Kind != k_Immediate && Kind != k_PostIndexRegister) 1213 return false; 1214 if (Kind == k_PostIndexRegister) 1215 return PostIdxReg.ShiftTy == ARM_AM::no_shift; 1216 // Immediate offset in range [-255, 255]. 1217 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1218 if (!CE) return false; 1219 int64_t Val = CE->getValue(); 1220 // Special case, #-0 is INT32_MIN. 1221 return (Val > -256 && Val < 256) || Val == INT32_MIN; 1222 } 1223 bool isAddrMode5() const { 1224 // If we have an immediate that's not a constant, treat it as a label 1225 // reference needing a fixup. If it is a constant, it's something else 1226 // and we reject it. 1227 if (isImm() && !isa<MCConstantExpr>(getImm())) 1228 return true; 1229 if (!isMem() || Memory.Alignment != 0) return false; 1230 // Check for register offset. 1231 if (Memory.OffsetRegNum) return false; 1232 // Immediate offset in range [-1020, 1020] and a multiple of 4. 1233 if (!Memory.OffsetImm) return true; 1234 int64_t Val = Memory.OffsetImm->getValue(); 1235 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) || 1236 Val == INT32_MIN; 1237 } 1238 bool isMemTBB() const { 1239 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative || 1240 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0) 1241 return false; 1242 return true; 1243 } 1244 bool isMemTBH() const { 1245 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative || 1246 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 || 1247 Memory.Alignment != 0 ) 1248 return false; 1249 return true; 1250 } 1251 bool isMemRegOffset() const { 1252 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0) 1253 return false; 1254 return true; 1255 } 1256 bool isT2MemRegOffset() const { 1257 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative || 1258 Memory.Alignment != 0) 1259 return false; 1260 // Only lsl #{0, 1, 2, 3} allowed. 1261 if (Memory.ShiftType == ARM_AM::no_shift) 1262 return true; 1263 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3) 1264 return false; 1265 return true; 1266 } 1267 bool isMemThumbRR() const { 1268 // Thumb reg+reg addressing is simple. Just two registers, a base and 1269 // an offset. No shifts, negations or any other complicating factors. 1270 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative || 1271 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0) 1272 return false; 1273 return isARMLowRegister(Memory.BaseRegNum) && 1274 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum)); 1275 } 1276 bool isMemThumbRIs4() const { 1277 if (!isMem() || Memory.OffsetRegNum != 0 || 1278 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0) 1279 return false; 1280 // Immediate offset, multiple of 4 in range [0, 124]. 1281 if (!Memory.OffsetImm) return true; 1282 int64_t Val = Memory.OffsetImm->getValue(); 1283 return Val >= 0 && Val <= 124 && (Val % 4) == 0; 1284 } 1285 bool isMemThumbRIs2() const { 1286 if (!isMem() || Memory.OffsetRegNum != 0 || 1287 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0) 1288 return false; 1289 // Immediate offset, multiple of 4 in range [0, 62]. 1290 if (!Memory.OffsetImm) return true; 1291 int64_t Val = Memory.OffsetImm->getValue(); 1292 return Val >= 0 && Val <= 62 && (Val % 2) == 0; 1293 } 1294 bool isMemThumbRIs1() const { 1295 if (!isMem() || Memory.OffsetRegNum != 0 || 1296 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0) 1297 return false; 1298 // Immediate offset in range [0, 31]. 1299 if (!Memory.OffsetImm) return true; 1300 int64_t Val = Memory.OffsetImm->getValue(); 1301 return Val >= 0 && Val <= 31; 1302 } 1303 bool isMemThumbSPI() const { 1304 if (!isMem() || Memory.OffsetRegNum != 0 || 1305 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0) 1306 return false; 1307 // Immediate offset, multiple of 4 in range [0, 1020]. 1308 if (!Memory.OffsetImm) return true; 1309 int64_t Val = Memory.OffsetImm->getValue(); 1310 return Val >= 0 && Val <= 1020 && (Val % 4) == 0; 1311 } 1312 bool isMemImm8s4Offset() const { 1313 // If we have an immediate that's not a constant, treat it as a label 1314 // reference needing a fixup. If it is a constant, it's something else 1315 // and we reject it. 1316 if (isImm() && !isa<MCConstantExpr>(getImm())) 1317 return true; 1318 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0) 1319 return false; 1320 // Immediate offset a multiple of 4 in range [-1020, 1020]. 1321 if (!Memory.OffsetImm) return true; 1322 int64_t Val = Memory.OffsetImm->getValue(); 1323 // Special case, #-0 is INT32_MIN. 1324 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN; 1325 } 1326 bool isMemImm0_1020s4Offset() const { 1327 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0) 1328 return false; 1329 // Immediate offset a multiple of 4 in range [0, 1020]. 1330 if (!Memory.OffsetImm) return true; 1331 int64_t Val = Memory.OffsetImm->getValue(); 1332 return Val >= 0 && Val <= 1020 && (Val & 3) == 0; 1333 } 1334 bool isMemImm8Offset() const { 1335 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0) 1336 return false; 1337 // Base reg of PC isn't allowed for these encodings. 1338 if (Memory.BaseRegNum == ARM::PC) return false; 1339 // Immediate offset in range [-255, 255]. 1340 if (!Memory.OffsetImm) return true; 1341 int64_t Val = Memory.OffsetImm->getValue(); 1342 return (Val == INT32_MIN) || (Val > -256 && Val < 256); 1343 } 1344 bool isMemPosImm8Offset() const { 1345 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0) 1346 return false; 1347 // Immediate offset in range [0, 255]. 1348 if (!Memory.OffsetImm) return true; 1349 int64_t Val = Memory.OffsetImm->getValue(); 1350 return Val >= 0 && Val < 256; 1351 } 1352 bool isMemNegImm8Offset() const { 1353 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0) 1354 return false; 1355 // Base reg of PC isn't allowed for these encodings. 1356 if (Memory.BaseRegNum == ARM::PC) return false; 1357 // Immediate offset in range [-255, -1]. 1358 if (!Memory.OffsetImm) return false; 1359 int64_t Val = Memory.OffsetImm->getValue(); 1360 return (Val == INT32_MIN) || (Val > -256 && Val < 0); 1361 } 1362 bool isMemUImm12Offset() const { 1363 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0) 1364 return false; 1365 // Immediate offset in range [0, 4095]. 1366 if (!Memory.OffsetImm) return true; 1367 int64_t Val = Memory.OffsetImm->getValue(); 1368 return (Val >= 0 && Val < 4096); 1369 } 1370 bool isMemImm12Offset() const { 1371 // If we have an immediate that's not a constant, treat it as a label 1372 // reference needing a fixup. If it is a constant, it's something else 1373 // and we reject it. 1374 if (isImm() && !isa<MCConstantExpr>(getImm())) 1375 return true; 1376 1377 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0) 1378 return false; 1379 // Immediate offset in range [-4095, 4095]. 1380 if (!Memory.OffsetImm) return true; 1381 int64_t Val = Memory.OffsetImm->getValue(); 1382 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN); 1383 } 1384 bool isPostIdxImm8() const { 1385 if (!isImm()) return false; 1386 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1387 if (!CE) return false; 1388 int64_t Val = CE->getValue(); 1389 return (Val > -256 && Val < 256) || (Val == INT32_MIN); 1390 } 1391 bool isPostIdxImm8s4() const { 1392 if (!isImm()) return false; 1393 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1394 if (!CE) return false; 1395 int64_t Val = CE->getValue(); 1396 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) || 1397 (Val == INT32_MIN); 1398 } 1399 1400 bool isMSRMask() const { return Kind == k_MSRMask; } 1401 bool isProcIFlags() const { return Kind == k_ProcIFlags; } 1402 1403 // NEON operands. 1404 bool isSingleSpacedVectorList() const { 1405 return Kind == k_VectorList && !VectorList.isDoubleSpaced; 1406 } 1407 bool isDoubleSpacedVectorList() const { 1408 return Kind == k_VectorList && VectorList.isDoubleSpaced; 1409 } 1410 bool isVecListOneD() const { 1411 if (!isSingleSpacedVectorList()) return false; 1412 return VectorList.Count == 1; 1413 } 1414 1415 bool isVecListDPair() const { 1416 if (!isSingleSpacedVectorList()) return false; 1417 return (ARMMCRegisterClasses[ARM::DPairRegClassID] 1418 .contains(VectorList.RegNum)); 1419 } 1420 1421 bool isVecListThreeD() const { 1422 if (!isSingleSpacedVectorList()) return false; 1423 return VectorList.Count == 3; 1424 } 1425 1426 bool isVecListFourD() const { 1427 if (!isSingleSpacedVectorList()) return false; 1428 return VectorList.Count == 4; 1429 } 1430 1431 bool isVecListDPairSpaced() const { 1432 if (Kind != k_VectorList) return false; 1433 if (isSingleSpacedVectorList()) return false; 1434 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID] 1435 .contains(VectorList.RegNum)); 1436 } 1437 1438 bool isVecListThreeQ() const { 1439 if (!isDoubleSpacedVectorList()) return false; 1440 return VectorList.Count == 3; 1441 } 1442 1443 bool isVecListFourQ() const { 1444 if (!isDoubleSpacedVectorList()) return false; 1445 return VectorList.Count == 4; 1446 } 1447 1448 bool isSingleSpacedVectorAllLanes() const { 1449 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced; 1450 } 1451 bool isDoubleSpacedVectorAllLanes() const { 1452 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced; 1453 } 1454 bool isVecListOneDAllLanes() const { 1455 if (!isSingleSpacedVectorAllLanes()) return false; 1456 return VectorList.Count == 1; 1457 } 1458 1459 bool isVecListDPairAllLanes() const { 1460 if (!isSingleSpacedVectorAllLanes()) return false; 1461 return (ARMMCRegisterClasses[ARM::DPairRegClassID] 1462 .contains(VectorList.RegNum)); 1463 } 1464 1465 bool isVecListDPairSpacedAllLanes() const { 1466 if (!isDoubleSpacedVectorAllLanes()) return false; 1467 return VectorList.Count == 2; 1468 } 1469 1470 bool isVecListThreeDAllLanes() const { 1471 if (!isSingleSpacedVectorAllLanes()) return false; 1472 return VectorList.Count == 3; 1473 } 1474 1475 bool isVecListThreeQAllLanes() const { 1476 if (!isDoubleSpacedVectorAllLanes()) return false; 1477 return VectorList.Count == 3; 1478 } 1479 1480 bool isVecListFourDAllLanes() const { 1481 if (!isSingleSpacedVectorAllLanes()) return false; 1482 return VectorList.Count == 4; 1483 } 1484 1485 bool isVecListFourQAllLanes() const { 1486 if (!isDoubleSpacedVectorAllLanes()) return false; 1487 return VectorList.Count == 4; 1488 } 1489 1490 bool isSingleSpacedVectorIndexed() const { 1491 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced; 1492 } 1493 bool isDoubleSpacedVectorIndexed() const { 1494 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced; 1495 } 1496 bool isVecListOneDByteIndexed() const { 1497 if (!isSingleSpacedVectorIndexed()) return false; 1498 return VectorList.Count == 1 && VectorList.LaneIndex <= 7; 1499 } 1500 1501 bool isVecListOneDHWordIndexed() const { 1502 if (!isSingleSpacedVectorIndexed()) return false; 1503 return VectorList.Count == 1 && VectorList.LaneIndex <= 3; 1504 } 1505 1506 bool isVecListOneDWordIndexed() const { 1507 if (!isSingleSpacedVectorIndexed()) return false; 1508 return VectorList.Count == 1 && VectorList.LaneIndex <= 1; 1509 } 1510 1511 bool isVecListTwoDByteIndexed() const { 1512 if (!isSingleSpacedVectorIndexed()) return false; 1513 return VectorList.Count == 2 && VectorList.LaneIndex <= 7; 1514 } 1515 1516 bool isVecListTwoDHWordIndexed() const { 1517 if (!isSingleSpacedVectorIndexed()) return false; 1518 return VectorList.Count == 2 && VectorList.LaneIndex <= 3; 1519 } 1520 1521 bool isVecListTwoQWordIndexed() const { 1522 if (!isDoubleSpacedVectorIndexed()) return false; 1523 return VectorList.Count == 2 && VectorList.LaneIndex <= 1; 1524 } 1525 1526 bool isVecListTwoQHWordIndexed() const { 1527 if (!isDoubleSpacedVectorIndexed()) return false; 1528 return VectorList.Count == 2 && VectorList.LaneIndex <= 3; 1529 } 1530 1531 bool isVecListTwoDWordIndexed() const { 1532 if (!isSingleSpacedVectorIndexed()) return false; 1533 return VectorList.Count == 2 && VectorList.LaneIndex <= 1; 1534 } 1535 1536 bool isVecListThreeDByteIndexed() const { 1537 if (!isSingleSpacedVectorIndexed()) return false; 1538 return VectorList.Count == 3 && VectorList.LaneIndex <= 7; 1539 } 1540 1541 bool isVecListThreeDHWordIndexed() const { 1542 if (!isSingleSpacedVectorIndexed()) return false; 1543 return VectorList.Count == 3 && VectorList.LaneIndex <= 3; 1544 } 1545 1546 bool isVecListThreeQWordIndexed() const { 1547 if (!isDoubleSpacedVectorIndexed()) return false; 1548 return VectorList.Count == 3 && VectorList.LaneIndex <= 1; 1549 } 1550 1551 bool isVecListThreeQHWordIndexed() const { 1552 if (!isDoubleSpacedVectorIndexed()) return false; 1553 return VectorList.Count == 3 && VectorList.LaneIndex <= 3; 1554 } 1555 1556 bool isVecListThreeDWordIndexed() const { 1557 if (!isSingleSpacedVectorIndexed()) return false; 1558 return VectorList.Count == 3 && VectorList.LaneIndex <= 1; 1559 } 1560 1561 bool isVecListFourDByteIndexed() const { 1562 if (!isSingleSpacedVectorIndexed()) return false; 1563 return VectorList.Count == 4 && VectorList.LaneIndex <= 7; 1564 } 1565 1566 bool isVecListFourDHWordIndexed() const { 1567 if (!isSingleSpacedVectorIndexed()) return false; 1568 return VectorList.Count == 4 && VectorList.LaneIndex <= 3; 1569 } 1570 1571 bool isVecListFourQWordIndexed() const { 1572 if (!isDoubleSpacedVectorIndexed()) return false; 1573 return VectorList.Count == 4 && VectorList.LaneIndex <= 1; 1574 } 1575 1576 bool isVecListFourQHWordIndexed() const { 1577 if (!isDoubleSpacedVectorIndexed()) return false; 1578 return VectorList.Count == 4 && VectorList.LaneIndex <= 3; 1579 } 1580 1581 bool isVecListFourDWordIndexed() const { 1582 if (!isSingleSpacedVectorIndexed()) return false; 1583 return VectorList.Count == 4 && VectorList.LaneIndex <= 1; 1584 } 1585 1586 bool isVectorIndex8() const { 1587 if (Kind != k_VectorIndex) return false; 1588 return VectorIndex.Val < 8; 1589 } 1590 bool isVectorIndex16() const { 1591 if (Kind != k_VectorIndex) return false; 1592 return VectorIndex.Val < 4; 1593 } 1594 bool isVectorIndex32() const { 1595 if (Kind != k_VectorIndex) return false; 1596 return VectorIndex.Val < 2; 1597 } 1598 1599 bool isNEONi8splat() const { 1600 if (!isImm()) return false; 1601 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1602 // Must be a constant. 1603 if (!CE) return false; 1604 int64_t Value = CE->getValue(); 1605 // i8 value splatted across 8 bytes. The immediate is just the 8 byte 1606 // value. 1607 return Value >= 0 && Value < 256; 1608 } 1609 1610 bool isNEONi16splat() const { 1611 if (isNEONByteReplicate(2)) 1612 return false; // Leave that for bytes replication and forbid by default. 1613 if (!isImm()) 1614 return false; 1615 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1616 // Must be a constant. 1617 if (!CE) return false; 1618 int64_t Value = CE->getValue(); 1619 // i16 value in the range [0,255] or [0x0100, 0xff00] 1620 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00); 1621 } 1622 1623 bool isNEONi32splat() const { 1624 if (isNEONByteReplicate(4)) 1625 return false; // Leave that for bytes replication and forbid by default. 1626 if (!isImm()) 1627 return false; 1628 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1629 // Must be a constant. 1630 if (!CE) return false; 1631 int64_t Value = CE->getValue(); 1632 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X. 1633 return (Value >= 0 && Value < 256) || 1634 (Value >= 0x0100 && Value <= 0xff00) || 1635 (Value >= 0x010000 && Value <= 0xff0000) || 1636 (Value >= 0x01000000 && Value <= 0xff000000); 1637 } 1638 1639 bool isNEONByteReplicate(unsigned NumBytes) const { 1640 if (!isImm()) 1641 return false; 1642 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1643 // Must be a constant. 1644 if (!CE) 1645 return false; 1646 int64_t Value = CE->getValue(); 1647 if (!Value) 1648 return false; // Don't bother with zero. 1649 1650 unsigned char B = Value & 0xff; 1651 for (unsigned i = 1; i < NumBytes; ++i) { 1652 Value >>= 8; 1653 if ((Value & 0xff) != B) 1654 return false; 1655 } 1656 return true; 1657 } 1658 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); } 1659 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); } 1660 bool isNEONi32vmov() const { 1661 if (isNEONByteReplicate(4)) 1662 return false; // Let it to be classified as byte-replicate case. 1663 if (!isImm()) 1664 return false; 1665 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1666 // Must be a constant. 1667 if (!CE) 1668 return false; 1669 int64_t Value = CE->getValue(); 1670 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X, 1671 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted. 1672 return (Value >= 0 && Value < 256) || 1673 (Value >= 0x0100 && Value <= 0xff00) || 1674 (Value >= 0x010000 && Value <= 0xff0000) || 1675 (Value >= 0x01000000 && Value <= 0xff000000) || 1676 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) || 1677 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff); 1678 } 1679 bool isNEONi32vmovNeg() const { 1680 if (!isImm()) return false; 1681 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1682 // Must be a constant. 1683 if (!CE) return false; 1684 int64_t Value = ~CE->getValue(); 1685 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X, 1686 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted. 1687 return (Value >= 0 && Value < 256) || 1688 (Value >= 0x0100 && Value <= 0xff00) || 1689 (Value >= 0x010000 && Value <= 0xff0000) || 1690 (Value >= 0x01000000 && Value <= 0xff000000) || 1691 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) || 1692 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff); 1693 } 1694 1695 bool isNEONi64splat() const { 1696 if (!isImm()) return false; 1697 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1698 // Must be a constant. 1699 if (!CE) return false; 1700 uint64_t Value = CE->getValue(); 1701 // i64 value with each byte being either 0 or 0xff. 1702 for (unsigned i = 0; i < 8; ++i) 1703 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false; 1704 return true; 1705 } 1706 1707 void addExpr(MCInst &Inst, const MCExpr *Expr) const { 1708 // Add as immediates when possible. Null MCExpr = 0. 1709 if (!Expr) 1710 Inst.addOperand(MCOperand::CreateImm(0)); 1711 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) 1712 Inst.addOperand(MCOperand::CreateImm(CE->getValue())); 1713 else 1714 Inst.addOperand(MCOperand::CreateExpr(Expr)); 1715 } 1716 1717 void addCondCodeOperands(MCInst &Inst, unsigned N) const { 1718 assert(N == 2 && "Invalid number of operands!"); 1719 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); 1720 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; 1721 Inst.addOperand(MCOperand::CreateReg(RegNum)); 1722 } 1723 1724 void addCoprocNumOperands(MCInst &Inst, unsigned N) const { 1725 assert(N == 1 && "Invalid number of operands!"); 1726 Inst.addOperand(MCOperand::CreateImm(getCoproc())); 1727 } 1728 1729 void addCoprocRegOperands(MCInst &Inst, unsigned N) const { 1730 assert(N == 1 && "Invalid number of operands!"); 1731 Inst.addOperand(MCOperand::CreateImm(getCoproc())); 1732 } 1733 1734 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const { 1735 assert(N == 1 && "Invalid number of operands!"); 1736 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val)); 1737 } 1738 1739 void addITMaskOperands(MCInst &Inst, unsigned N) const { 1740 assert(N == 1 && "Invalid number of operands!"); 1741 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask)); 1742 } 1743 1744 void addITCondCodeOperands(MCInst &Inst, unsigned N) const { 1745 assert(N == 1 && "Invalid number of operands!"); 1746 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); 1747 } 1748 1749 void addCCOutOperands(MCInst &Inst, unsigned N) const { 1750 assert(N == 1 && "Invalid number of operands!"); 1751 Inst.addOperand(MCOperand::CreateReg(getReg())); 1752 } 1753 1754 void addRegOperands(MCInst &Inst, unsigned N) const { 1755 assert(N == 1 && "Invalid number of operands!"); 1756 Inst.addOperand(MCOperand::CreateReg(getReg())); 1757 } 1758 1759 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const { 1760 assert(N == 3 && "Invalid number of operands!"); 1761 assert(isRegShiftedReg() && 1762 "addRegShiftedRegOperands() on non-RegShiftedReg!"); 1763 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg)); 1764 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg)); 1765 Inst.addOperand(MCOperand::CreateImm( 1766 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm))); 1767 } 1768 1769 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const { 1770 assert(N == 2 && "Invalid number of operands!"); 1771 assert(isRegShiftedImm() && 1772 "addRegShiftedImmOperands() on non-RegShiftedImm!"); 1773 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg)); 1774 // Shift of #32 is encoded as 0 where permitted 1775 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm); 1776 Inst.addOperand(MCOperand::CreateImm( 1777 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm))); 1778 } 1779 1780 void addShifterImmOperands(MCInst &Inst, unsigned N) const { 1781 assert(N == 1 && "Invalid number of operands!"); 1782 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) | 1783 ShifterImm.Imm)); 1784 } 1785 1786 void addRegListOperands(MCInst &Inst, unsigned N) const { 1787 assert(N == 1 && "Invalid number of operands!"); 1788 const SmallVectorImpl<unsigned> &RegList = getRegList(); 1789 for (SmallVectorImpl<unsigned>::const_iterator 1790 I = RegList.begin(), E = RegList.end(); I != E; ++I) 1791 Inst.addOperand(MCOperand::CreateReg(*I)); 1792 } 1793 1794 void addDPRRegListOperands(MCInst &Inst, unsigned N) const { 1795 addRegListOperands(Inst, N); 1796 } 1797 1798 void addSPRRegListOperands(MCInst &Inst, unsigned N) const { 1799 addRegListOperands(Inst, N); 1800 } 1801 1802 void addRotImmOperands(MCInst &Inst, unsigned N) const { 1803 assert(N == 1 && "Invalid number of operands!"); 1804 // Encoded as val>>3. The printer handles display as 8, 16, 24. 1805 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3)); 1806 } 1807 1808 void addBitfieldOperands(MCInst &Inst, unsigned N) const { 1809 assert(N == 1 && "Invalid number of operands!"); 1810 // Munge the lsb/width into a bitfield mask. 1811 unsigned lsb = Bitfield.LSB; 1812 unsigned width = Bitfield.Width; 1813 // Make a 32-bit mask w/ the referenced bits clear and all other bits set. 1814 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >> 1815 (32 - (lsb + width))); 1816 Inst.addOperand(MCOperand::CreateImm(Mask)); 1817 } 1818 1819 void addImmOperands(MCInst &Inst, unsigned N) const { 1820 assert(N == 1 && "Invalid number of operands!"); 1821 addExpr(Inst, getImm()); 1822 } 1823 1824 void addFBits16Operands(MCInst &Inst, unsigned N) const { 1825 assert(N == 1 && "Invalid number of operands!"); 1826 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1827 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue())); 1828 } 1829 1830 void addFBits32Operands(MCInst &Inst, unsigned N) const { 1831 assert(N == 1 && "Invalid number of operands!"); 1832 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1833 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue())); 1834 } 1835 1836 void addFPImmOperands(MCInst &Inst, unsigned N) const { 1837 assert(N == 1 && "Invalid number of operands!"); 1838 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1839 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue())); 1840 Inst.addOperand(MCOperand::CreateImm(Val)); 1841 } 1842 1843 void addImm8s4Operands(MCInst &Inst, unsigned N) const { 1844 assert(N == 1 && "Invalid number of operands!"); 1845 // FIXME: We really want to scale the value here, but the LDRD/STRD 1846 // instruction don't encode operands that way yet. 1847 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1848 Inst.addOperand(MCOperand::CreateImm(CE->getValue())); 1849 } 1850 1851 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const { 1852 assert(N == 1 && "Invalid number of operands!"); 1853 // The immediate is scaled by four in the encoding and is stored 1854 // in the MCInst as such. Lop off the low two bits here. 1855 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1856 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4)); 1857 } 1858 1859 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const { 1860 assert(N == 1 && "Invalid number of operands!"); 1861 // The immediate is scaled by four in the encoding and is stored 1862 // in the MCInst as such. Lop off the low two bits here. 1863 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1864 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4))); 1865 } 1866 1867 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const { 1868 assert(N == 1 && "Invalid number of operands!"); 1869 // The immediate is scaled by four in the encoding and is stored 1870 // in the MCInst as such. Lop off the low two bits here. 1871 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1872 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4)); 1873 } 1874 1875 void addImm1_16Operands(MCInst &Inst, unsigned N) const { 1876 assert(N == 1 && "Invalid number of operands!"); 1877 // The constant encodes as the immediate-1, and we store in the instruction 1878 // the bits as encoded, so subtract off one here. 1879 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1880 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); 1881 } 1882 1883 void addImm1_32Operands(MCInst &Inst, unsigned N) const { 1884 assert(N == 1 && "Invalid number of operands!"); 1885 // The constant encodes as the immediate-1, and we store in the instruction 1886 // the bits as encoded, so subtract off one here. 1887 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1888 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); 1889 } 1890 1891 void addImmThumbSROperands(MCInst &Inst, unsigned N) const { 1892 assert(N == 1 && "Invalid number of operands!"); 1893 // The constant encodes as the immediate, except for 32, which encodes as 1894 // zero. 1895 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1896 unsigned Imm = CE->getValue(); 1897 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm))); 1898 } 1899 1900 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const { 1901 assert(N == 1 && "Invalid number of operands!"); 1902 // An ASR value of 32 encodes as 0, so that's how we want to add it to 1903 // the instruction as well. 1904 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1905 int Val = CE->getValue(); 1906 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val)); 1907 } 1908 1909 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const { 1910 assert(N == 1 && "Invalid number of operands!"); 1911 // The operand is actually a t2_so_imm, but we have its bitwise 1912 // negation in the assembly source, so twiddle it here. 1913 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1914 Inst.addOperand(MCOperand::CreateImm(~CE->getValue())); 1915 } 1916 1917 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const { 1918 assert(N == 1 && "Invalid number of operands!"); 1919 // The operand is actually a t2_so_imm, but we have its 1920 // negation in the assembly source, so twiddle it here. 1921 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1922 Inst.addOperand(MCOperand::CreateImm(-CE->getValue())); 1923 } 1924 1925 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const { 1926 assert(N == 1 && "Invalid number of operands!"); 1927 // The operand is actually an imm0_4095, but we have its 1928 // negation in the assembly source, so twiddle it here. 1929 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1930 Inst.addOperand(MCOperand::CreateImm(-CE->getValue())); 1931 } 1932 1933 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const { 1934 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) { 1935 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2)); 1936 return; 1937 } 1938 1939 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val); 1940 assert(SR && "Unknown value type!"); 1941 Inst.addOperand(MCOperand::CreateExpr(SR)); 1942 } 1943 1944 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const { 1945 assert(N == 1 && "Invalid number of operands!"); 1946 if (isImm()) { 1947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1948 if (CE) { 1949 Inst.addOperand(MCOperand::CreateImm(CE->getValue())); 1950 return; 1951 } 1952 1953 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val); 1954 assert(SR && "Unknown value type!"); 1955 Inst.addOperand(MCOperand::CreateExpr(SR)); 1956 return; 1957 } 1958 1959 assert(isMem() && "Unknown value type!"); 1960 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!"); 1961 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue())); 1962 } 1963 1964 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const { 1965 assert(N == 1 && "Invalid number of operands!"); 1966 // The operand is actually a so_imm, but we have its bitwise 1967 // negation in the assembly source, so twiddle it here. 1968 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1969 Inst.addOperand(MCOperand::CreateImm(~CE->getValue())); 1970 } 1971 1972 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const { 1973 assert(N == 1 && "Invalid number of operands!"); 1974 // The operand is actually a so_imm, but we have its 1975 // negation in the assembly source, so twiddle it here. 1976 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 1977 Inst.addOperand(MCOperand::CreateImm(-CE->getValue())); 1978 } 1979 1980 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const { 1981 assert(N == 1 && "Invalid number of operands!"); 1982 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt()))); 1983 } 1984 1985 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const { 1986 assert(N == 1 && "Invalid number of operands!"); 1987 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt()))); 1988 } 1989 1990 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const { 1991 assert(N == 1 && "Invalid number of operands!"); 1992 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 1993 } 1994 1995 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const { 1996 assert(N == 1 && "Invalid number of operands!"); 1997 int32_t Imm = Memory.OffsetImm->getValue(); 1998 Inst.addOperand(MCOperand::CreateImm(Imm)); 1999 } 2000 2001 void addAdrLabelOperands(MCInst &Inst, unsigned N) const { 2002 assert(N == 1 && "Invalid number of operands!"); 2003 assert(isImm() && "Not an immediate!"); 2004 2005 // If we have an immediate that's not a constant, treat it as a label 2006 // reference needing a fixup. 2007 if (!isa<MCConstantExpr>(getImm())) { 2008 Inst.addOperand(MCOperand::CreateExpr(getImm())); 2009 return; 2010 } 2011 2012 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2013 int Val = CE->getValue(); 2014 Inst.addOperand(MCOperand::CreateImm(Val)); 2015 } 2016 2017 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const { 2018 assert(N == 2 && "Invalid number of operands!"); 2019 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2020 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment)); 2021 } 2022 2023 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const { 2024 addAlignedMemoryOperands(Inst, N); 2025 } 2026 2027 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const { 2028 addAlignedMemoryOperands(Inst, N); 2029 } 2030 2031 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const { 2032 addAlignedMemoryOperands(Inst, N); 2033 } 2034 2035 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const { 2036 addAlignedMemoryOperands(Inst, N); 2037 } 2038 2039 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const { 2040 addAlignedMemoryOperands(Inst, N); 2041 } 2042 2043 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const { 2044 addAlignedMemoryOperands(Inst, N); 2045 } 2046 2047 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const { 2048 addAlignedMemoryOperands(Inst, N); 2049 } 2050 2051 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const { 2052 addAlignedMemoryOperands(Inst, N); 2053 } 2054 2055 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const { 2056 addAlignedMemoryOperands(Inst, N); 2057 } 2058 2059 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const { 2060 addAlignedMemoryOperands(Inst, N); 2061 } 2062 2063 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const { 2064 addAlignedMemoryOperands(Inst, N); 2065 } 2066 2067 void addAddrMode2Operands(MCInst &Inst, unsigned N) const { 2068 assert(N == 3 && "Invalid number of operands!"); 2069 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0; 2070 if (!Memory.OffsetRegNum) { 2071 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; 2072 // Special case for #-0 2073 if (Val == INT32_MIN) Val = 0; 2074 if (Val < 0) Val = -Val; 2075 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); 2076 } else { 2077 // For register offset, we encode the shift type and negation flag 2078 // here. 2079 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 2080 Memory.ShiftImm, Memory.ShiftType); 2081 } 2082 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2083 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum)); 2084 Inst.addOperand(MCOperand::CreateImm(Val)); 2085 } 2086 2087 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const { 2088 assert(N == 2 && "Invalid number of operands!"); 2089 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2090 assert(CE && "non-constant AM2OffsetImm operand!"); 2091 int32_t Val = CE->getValue(); 2092 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; 2093 // Special case for #-0 2094 if (Val == INT32_MIN) Val = 0; 2095 if (Val < 0) Val = -Val; 2096 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); 2097 Inst.addOperand(MCOperand::CreateReg(0)); 2098 Inst.addOperand(MCOperand::CreateImm(Val)); 2099 } 2100 2101 void addAddrMode3Operands(MCInst &Inst, unsigned N) const { 2102 assert(N == 3 && "Invalid number of operands!"); 2103 // If we have an immediate that's not a constant, treat it as a label 2104 // reference needing a fixup. If it is a constant, it's something else 2105 // and we reject it. 2106 if (isImm()) { 2107 Inst.addOperand(MCOperand::CreateExpr(getImm())); 2108 Inst.addOperand(MCOperand::CreateReg(0)); 2109 Inst.addOperand(MCOperand::CreateImm(0)); 2110 return; 2111 } 2112 2113 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0; 2114 if (!Memory.OffsetRegNum) { 2115 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; 2116 // Special case for #-0 2117 if (Val == INT32_MIN) Val = 0; 2118 if (Val < 0) Val = -Val; 2119 Val = ARM_AM::getAM3Opc(AddSub, Val); 2120 } else { 2121 // For register offset, we encode the shift type and negation flag 2122 // here. 2123 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0); 2124 } 2125 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2126 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum)); 2127 Inst.addOperand(MCOperand::CreateImm(Val)); 2128 } 2129 2130 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const { 2131 assert(N == 2 && "Invalid number of operands!"); 2132 if (Kind == k_PostIndexRegister) { 2133 int32_t Val = 2134 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0); 2135 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); 2136 Inst.addOperand(MCOperand::CreateImm(Val)); 2137 return; 2138 } 2139 2140 // Constant offset. 2141 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm()); 2142 int32_t Val = CE->getValue(); 2143 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; 2144 // Special case for #-0 2145 if (Val == INT32_MIN) Val = 0; 2146 if (Val < 0) Val = -Val; 2147 Val = ARM_AM::getAM3Opc(AddSub, Val); 2148 Inst.addOperand(MCOperand::CreateReg(0)); 2149 Inst.addOperand(MCOperand::CreateImm(Val)); 2150 } 2151 2152 void addAddrMode5Operands(MCInst &Inst, unsigned N) const { 2153 assert(N == 2 && "Invalid number of operands!"); 2154 // If we have an immediate that's not a constant, treat it as a label 2155 // reference needing a fixup. If it is a constant, it's something else 2156 // and we reject it. 2157 if (isImm()) { 2158 Inst.addOperand(MCOperand::CreateExpr(getImm())); 2159 Inst.addOperand(MCOperand::CreateImm(0)); 2160 return; 2161 } 2162 2163 // The lower two bits are always zero and as such are not encoded. 2164 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0; 2165 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; 2166 // Special case for #-0 2167 if (Val == INT32_MIN) Val = 0; 2168 if (Val < 0) Val = -Val; 2169 Val = ARM_AM::getAM5Opc(AddSub, Val); 2170 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2171 Inst.addOperand(MCOperand::CreateImm(Val)); 2172 } 2173 2174 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const { 2175 assert(N == 2 && "Invalid number of operands!"); 2176 // If we have an immediate that's not a constant, treat it as a label 2177 // reference needing a fixup. If it is a constant, it's something else 2178 // and we reject it. 2179 if (isImm()) { 2180 Inst.addOperand(MCOperand::CreateExpr(getImm())); 2181 Inst.addOperand(MCOperand::CreateImm(0)); 2182 return; 2183 } 2184 2185 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0; 2186 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2187 Inst.addOperand(MCOperand::CreateImm(Val)); 2188 } 2189 2190 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const { 2191 assert(N == 2 && "Invalid number of operands!"); 2192 // The lower two bits are always zero and as such are not encoded. 2193 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0; 2194 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2195 Inst.addOperand(MCOperand::CreateImm(Val)); 2196 } 2197 2198 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const { 2199 assert(N == 2 && "Invalid number of operands!"); 2200 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0; 2201 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2202 Inst.addOperand(MCOperand::CreateImm(Val)); 2203 } 2204 2205 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const { 2206 addMemImm8OffsetOperands(Inst, N); 2207 } 2208 2209 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const { 2210 addMemImm8OffsetOperands(Inst, N); 2211 } 2212 2213 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const { 2214 assert(N == 2 && "Invalid number of operands!"); 2215 // If this is an immediate, it's a label reference. 2216 if (isImm()) { 2217 addExpr(Inst, getImm()); 2218 Inst.addOperand(MCOperand::CreateImm(0)); 2219 return; 2220 } 2221 2222 // Otherwise, it's a normal memory reg+offset. 2223 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0; 2224 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2225 Inst.addOperand(MCOperand::CreateImm(Val)); 2226 } 2227 2228 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const { 2229 assert(N == 2 && "Invalid number of operands!"); 2230 // If this is an immediate, it's a label reference. 2231 if (isImm()) { 2232 addExpr(Inst, getImm()); 2233 Inst.addOperand(MCOperand::CreateImm(0)); 2234 return; 2235 } 2236 2237 // Otherwise, it's a normal memory reg+offset. 2238 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0; 2239 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2240 Inst.addOperand(MCOperand::CreateImm(Val)); 2241 } 2242 2243 void addMemTBBOperands(MCInst &Inst, unsigned N) const { 2244 assert(N == 2 && "Invalid number of operands!"); 2245 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2246 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum)); 2247 } 2248 2249 void addMemTBHOperands(MCInst &Inst, unsigned N) const { 2250 assert(N == 2 && "Invalid number of operands!"); 2251 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2252 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum)); 2253 } 2254 2255 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const { 2256 assert(N == 3 && "Invalid number of operands!"); 2257 unsigned Val = 2258 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 2259 Memory.ShiftImm, Memory.ShiftType); 2260 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2261 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum)); 2262 Inst.addOperand(MCOperand::CreateImm(Val)); 2263 } 2264 2265 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const { 2266 assert(N == 3 && "Invalid number of operands!"); 2267 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2268 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum)); 2269 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm)); 2270 } 2271 2272 void addMemThumbRROperands(MCInst &Inst, unsigned N) const { 2273 assert(N == 2 && "Invalid number of operands!"); 2274 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2275 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum)); 2276 } 2277 2278 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const { 2279 assert(N == 2 && "Invalid number of operands!"); 2280 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0; 2281 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2282 Inst.addOperand(MCOperand::CreateImm(Val)); 2283 } 2284 2285 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const { 2286 assert(N == 2 && "Invalid number of operands!"); 2287 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0; 2288 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2289 Inst.addOperand(MCOperand::CreateImm(Val)); 2290 } 2291 2292 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const { 2293 assert(N == 2 && "Invalid number of operands!"); 2294 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0; 2295 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2296 Inst.addOperand(MCOperand::CreateImm(Val)); 2297 } 2298 2299 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const { 2300 assert(N == 2 && "Invalid number of operands!"); 2301 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0; 2302 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum)); 2303 Inst.addOperand(MCOperand::CreateImm(Val)); 2304 } 2305 2306 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const { 2307 assert(N == 1 && "Invalid number of operands!"); 2308 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2309 assert(CE && "non-constant post-idx-imm8 operand!"); 2310 int Imm = CE->getValue(); 2311 bool isAdd = Imm >= 0; 2312 if (Imm == INT32_MIN) Imm = 0; 2313 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8; 2314 Inst.addOperand(MCOperand::CreateImm(Imm)); 2315 } 2316 2317 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const { 2318 assert(N == 1 && "Invalid number of operands!"); 2319 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2320 assert(CE && "non-constant post-idx-imm8s4 operand!"); 2321 int Imm = CE->getValue(); 2322 bool isAdd = Imm >= 0; 2323 if (Imm == INT32_MIN) Imm = 0; 2324 // Immediate is scaled by 4. 2325 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8; 2326 Inst.addOperand(MCOperand::CreateImm(Imm)); 2327 } 2328 2329 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const { 2330 assert(N == 2 && "Invalid number of operands!"); 2331 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); 2332 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd)); 2333 } 2334 2335 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const { 2336 assert(N == 2 && "Invalid number of operands!"); 2337 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); 2338 // The sign, shift type, and shift amount are encoded in a single operand 2339 // using the AM2 encoding helpers. 2340 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub; 2341 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm, 2342 PostIdxReg.ShiftTy); 2343 Inst.addOperand(MCOperand::CreateImm(Imm)); 2344 } 2345 2346 void addMSRMaskOperands(MCInst &Inst, unsigned N) const { 2347 assert(N == 1 && "Invalid number of operands!"); 2348 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask()))); 2349 } 2350 2351 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const { 2352 assert(N == 1 && "Invalid number of operands!"); 2353 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags()))); 2354 } 2355 2356 void addVecListOperands(MCInst &Inst, unsigned N) const { 2357 assert(N == 1 && "Invalid number of operands!"); 2358 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum)); 2359 } 2360 2361 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const { 2362 assert(N == 2 && "Invalid number of operands!"); 2363 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum)); 2364 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex)); 2365 } 2366 2367 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const { 2368 assert(N == 1 && "Invalid number of operands!"); 2369 Inst.addOperand(MCOperand::CreateImm(getVectorIndex())); 2370 } 2371 2372 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const { 2373 assert(N == 1 && "Invalid number of operands!"); 2374 Inst.addOperand(MCOperand::CreateImm(getVectorIndex())); 2375 } 2376 2377 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const { 2378 assert(N == 1 && "Invalid number of operands!"); 2379 Inst.addOperand(MCOperand::CreateImm(getVectorIndex())); 2380 } 2381 2382 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const { 2383 assert(N == 1 && "Invalid number of operands!"); 2384 // The immediate encodes the type of constant as well as the value. 2385 // Mask in that this is an i8 splat. 2386 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2387 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00)); 2388 } 2389 2390 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const { 2391 assert(N == 1 && "Invalid number of operands!"); 2392 // The immediate encodes the type of constant as well as the value. 2393 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2394 unsigned Value = CE->getValue(); 2395 if (Value >= 256) 2396 Value = (Value >> 8) | 0xa00; 2397 else 2398 Value |= 0x800; 2399 Inst.addOperand(MCOperand::CreateImm(Value)); 2400 } 2401 2402 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const { 2403 assert(N == 1 && "Invalid number of operands!"); 2404 // The immediate encodes the type of constant as well as the value. 2405 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2406 unsigned Value = CE->getValue(); 2407 if (Value >= 256 && Value <= 0xff00) 2408 Value = (Value >> 8) | 0x200; 2409 else if (Value > 0xffff && Value <= 0xff0000) 2410 Value = (Value >> 16) | 0x400; 2411 else if (Value > 0xffffff) 2412 Value = (Value >> 24) | 0x600; 2413 Inst.addOperand(MCOperand::CreateImm(Value)); 2414 } 2415 2416 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const { 2417 assert(N == 1 && "Invalid number of operands!"); 2418 // The immediate encodes the type of constant as well as the value. 2419 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2420 unsigned Value = CE->getValue(); 2421 assert((Inst.getOpcode() == ARM::VMOVv8i8 || 2422 Inst.getOpcode() == ARM::VMOVv16i8) && 2423 "All vmvn instructions that wants to replicate non-zero byte " 2424 "always must be replaced with VMOVv8i8 or VMOVv16i8."); 2425 unsigned B = ((~Value) & 0xff); 2426 B |= 0xe00; // cmode = 0b1110 2427 Inst.addOperand(MCOperand::CreateImm(B)); 2428 } 2429 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const { 2430 assert(N == 1 && "Invalid number of operands!"); 2431 // The immediate encodes the type of constant as well as the value. 2432 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2433 unsigned Value = CE->getValue(); 2434 if (Value >= 256 && Value <= 0xffff) 2435 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200); 2436 else if (Value > 0xffff && Value <= 0xffffff) 2437 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400); 2438 else if (Value > 0xffffff) 2439 Value = (Value >> 24) | 0x600; 2440 Inst.addOperand(MCOperand::CreateImm(Value)); 2441 } 2442 2443 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const { 2444 assert(N == 1 && "Invalid number of operands!"); 2445 // The immediate encodes the type of constant as well as the value. 2446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2447 unsigned Value = CE->getValue(); 2448 assert((Inst.getOpcode() == ARM::VMOVv8i8 || 2449 Inst.getOpcode() == ARM::VMOVv16i8) && 2450 "All instructions that wants to replicate non-zero byte " 2451 "always must be replaced with VMOVv8i8 or VMOVv16i8."); 2452 unsigned B = Value & 0xff; 2453 B |= 0xe00; // cmode = 0b1110 2454 Inst.addOperand(MCOperand::CreateImm(B)); 2455 } 2456 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const { 2457 assert(N == 1 && "Invalid number of operands!"); 2458 // The immediate encodes the type of constant as well as the value. 2459 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2460 unsigned Value = ~CE->getValue(); 2461 if (Value >= 256 && Value <= 0xffff) 2462 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200); 2463 else if (Value > 0xffff && Value <= 0xffffff) 2464 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400); 2465 else if (Value > 0xffffff) 2466 Value = (Value >> 24) | 0x600; 2467 Inst.addOperand(MCOperand::CreateImm(Value)); 2468 } 2469 2470 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const { 2471 assert(N == 1 && "Invalid number of operands!"); 2472 // The immediate encodes the type of constant as well as the value. 2473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); 2474 uint64_t Value = CE->getValue(); 2475 unsigned Imm = 0; 2476 for (unsigned i = 0; i < 8; ++i, Value >>= 8) { 2477 Imm |= (Value & 1) << i; 2478 } 2479 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00)); 2480 } 2481 2482 void print(raw_ostream &OS) const override; 2483 2484 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) { 2485 ARMOperand *Op = new ARMOperand(k_ITCondMask); 2486 Op->ITMask.Mask = Mask; 2487 Op->StartLoc = S; 2488 Op->EndLoc = S; 2489 return Op; 2490 } 2491 2492 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { 2493 ARMOperand *Op = new ARMOperand(k_CondCode); 2494 Op->CC.Val = CC; 2495 Op->StartLoc = S; 2496 Op->EndLoc = S; 2497 return Op; 2498 } 2499 2500 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) { 2501 ARMOperand *Op = new ARMOperand(k_CoprocNum); 2502 Op->Cop.Val = CopVal; 2503 Op->StartLoc = S; 2504 Op->EndLoc = S; 2505 return Op; 2506 } 2507 2508 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) { 2509 ARMOperand *Op = new ARMOperand(k_CoprocReg); 2510 Op->Cop.Val = CopVal; 2511 Op->StartLoc = S; 2512 Op->EndLoc = S; 2513 return Op; 2514 } 2515 2516 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) { 2517 ARMOperand *Op = new ARMOperand(k_CoprocOption); 2518 Op->Cop.Val = Val; 2519 Op->StartLoc = S; 2520 Op->EndLoc = E; 2521 return Op; 2522 } 2523 2524 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { 2525 ARMOperand *Op = new ARMOperand(k_CCOut); 2526 Op->Reg.RegNum = RegNum; 2527 Op->StartLoc = S; 2528 Op->EndLoc = S; 2529 return Op; 2530 } 2531 2532 static ARMOperand *CreateToken(StringRef Str, SMLoc S) { 2533 ARMOperand *Op = new ARMOperand(k_Token); 2534 Op->Tok.Data = Str.data(); 2535 Op->Tok.Length = Str.size(); 2536 Op->StartLoc = S; 2537 Op->EndLoc = S; 2538 return Op; 2539 } 2540 2541 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { 2542 ARMOperand *Op = new ARMOperand(k_Register); 2543 Op->Reg.RegNum = RegNum; 2544 Op->StartLoc = S; 2545 Op->EndLoc = E; 2546 return Op; 2547 } 2548 2549 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, 2550 unsigned SrcReg, 2551 unsigned ShiftReg, 2552 unsigned ShiftImm, 2553 SMLoc S, SMLoc E) { 2554 ARMOperand *Op = new ARMOperand(k_ShiftedRegister); 2555 Op->RegShiftedReg.ShiftTy = ShTy; 2556 Op->RegShiftedReg.SrcReg = SrcReg; 2557 Op->RegShiftedReg.ShiftReg = ShiftReg; 2558 Op->RegShiftedReg.ShiftImm = ShiftImm; 2559 Op->StartLoc = S; 2560 Op->EndLoc = E; 2561 return Op; 2562 } 2563 2564 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, 2565 unsigned SrcReg, 2566 unsigned ShiftImm, 2567 SMLoc S, SMLoc E) { 2568 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate); 2569 Op->RegShiftedImm.ShiftTy = ShTy; 2570 Op->RegShiftedImm.SrcReg = SrcReg; 2571 Op->RegShiftedImm.ShiftImm = ShiftImm; 2572 Op->StartLoc = S; 2573 Op->EndLoc = E; 2574 return Op; 2575 } 2576 2577 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm, 2578 SMLoc S, SMLoc E) { 2579 ARMOperand *Op = new ARMOperand(k_ShifterImmediate); 2580 Op->ShifterImm.isASR = isASR; 2581 Op->ShifterImm.Imm = Imm; 2582 Op->StartLoc = S; 2583 Op->EndLoc = E; 2584 return Op; 2585 } 2586 2587 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) { 2588 ARMOperand *Op = new ARMOperand(k_RotateImmediate); 2589 Op->RotImm.Imm = Imm; 2590 Op->StartLoc = S; 2591 Op->EndLoc = E; 2592 return Op; 2593 } 2594 2595 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width, 2596 SMLoc S, SMLoc E) { 2597 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor); 2598 Op->Bitfield.LSB = LSB; 2599 Op->Bitfield.Width = Width; 2600 Op->StartLoc = S; 2601 Op->EndLoc = E; 2602 return Op; 2603 } 2604 2605 static ARMOperand * 2606 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs, 2607 SMLoc StartLoc, SMLoc EndLoc) { 2608 assert (Regs.size() > 0 && "RegList contains no registers?"); 2609 KindTy Kind = k_RegisterList; 2610 2611 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second)) 2612 Kind = k_DPRRegisterList; 2613 else if (ARMMCRegisterClasses[ARM::SPRRegClassID]. 2614 contains(Regs.front().second)) 2615 Kind = k_SPRRegisterList; 2616 2617 // Sort based on the register encoding values. 2618 array_pod_sort(Regs.begin(), Regs.end()); 2619 2620 ARMOperand *Op = new ARMOperand(Kind); 2621 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator 2622 I = Regs.begin(), E = Regs.end(); I != E; ++I) 2623 Op->Registers.push_back(I->second); 2624 Op->StartLoc = StartLoc; 2625 Op->EndLoc = EndLoc; 2626 return Op; 2627 } 2628 2629 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count, 2630 bool isDoubleSpaced, SMLoc S, SMLoc E) { 2631 ARMOperand *Op = new ARMOperand(k_VectorList); 2632 Op->VectorList.RegNum = RegNum; 2633 Op->VectorList.Count = Count; 2634 Op->VectorList.isDoubleSpaced = isDoubleSpaced; 2635 Op->StartLoc = S; 2636 Op->EndLoc = E; 2637 return Op; 2638 } 2639 2640 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count, 2641 bool isDoubleSpaced, 2642 SMLoc S, SMLoc E) { 2643 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes); 2644 Op->VectorList.RegNum = RegNum; 2645 Op->VectorList.Count = Count; 2646 Op->VectorList.isDoubleSpaced = isDoubleSpaced; 2647 Op->StartLoc = S; 2648 Op->EndLoc = E; 2649 return Op; 2650 } 2651 2652 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count, 2653 unsigned Index, 2654 bool isDoubleSpaced, 2655 SMLoc S, SMLoc E) { 2656 ARMOperand *Op = new ARMOperand(k_VectorListIndexed); 2657 Op->VectorList.RegNum = RegNum; 2658 Op->VectorList.Count = Count; 2659 Op->VectorList.LaneIndex = Index; 2660 Op->VectorList.isDoubleSpaced = isDoubleSpaced; 2661 Op->StartLoc = S; 2662 Op->EndLoc = E; 2663 return Op; 2664 } 2665 2666 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, 2667 MCContext &Ctx) { 2668 ARMOperand *Op = new ARMOperand(k_VectorIndex); 2669 Op->VectorIndex.Val = Idx; 2670 Op->StartLoc = S; 2671 Op->EndLoc = E; 2672 return Op; 2673 } 2674 2675 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { 2676 ARMOperand *Op = new ARMOperand(k_Immediate); 2677 Op->Imm.Val = Val; 2678 Op->StartLoc = S; 2679 Op->EndLoc = E; 2680 return Op; 2681 } 2682 2683 static ARMOperand *CreateMem(unsigned BaseRegNum, 2684 const MCConstantExpr *OffsetImm, 2685 unsigned OffsetRegNum, 2686 ARM_AM::ShiftOpc ShiftType, 2687 unsigned ShiftImm, 2688 unsigned Alignment, 2689 bool isNegative, 2690 SMLoc S, SMLoc E, 2691 SMLoc AlignmentLoc = SMLoc()) { 2692 ARMOperand *Op = new ARMOperand(k_Memory); 2693 Op->Memory.BaseRegNum = BaseRegNum; 2694 Op->Memory.OffsetImm = OffsetImm; 2695 Op->Memory.OffsetRegNum = OffsetRegNum; 2696 Op->Memory.ShiftType = ShiftType; 2697 Op->Memory.ShiftImm = ShiftImm; 2698 Op->Memory.Alignment = Alignment; 2699 Op->Memory.isNegative = isNegative; 2700 Op->StartLoc = S; 2701 Op->EndLoc = E; 2702 Op->AlignmentLoc = AlignmentLoc; 2703 return Op; 2704 } 2705 2706 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd, 2707 ARM_AM::ShiftOpc ShiftTy, 2708 unsigned ShiftImm, 2709 SMLoc S, SMLoc E) { 2710 ARMOperand *Op = new ARMOperand(k_PostIndexRegister); 2711 Op->PostIdxReg.RegNum = RegNum; 2712 Op->PostIdxReg.isAdd = isAdd; 2713 Op->PostIdxReg.ShiftTy = ShiftTy; 2714 Op->PostIdxReg.ShiftImm = ShiftImm; 2715 Op->StartLoc = S; 2716 Op->EndLoc = E; 2717 return Op; 2718 } 2719 2720 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) { 2721 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt); 2722 Op->MBOpt.Val = Opt; 2723 Op->StartLoc = S; 2724 Op->EndLoc = S; 2725 return Op; 2726 } 2727 2728 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, 2729 SMLoc S) { 2730 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt); 2731 Op->ISBOpt.Val = Opt; 2732 Op->StartLoc = S; 2733 Op->EndLoc = S; 2734 return Op; 2735 } 2736 2737 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) { 2738 ARMOperand *Op = new ARMOperand(k_ProcIFlags); 2739 Op->IFlags.Val = IFlags; 2740 Op->StartLoc = S; 2741 Op->EndLoc = S; 2742 return Op; 2743 } 2744 2745 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) { 2746 ARMOperand *Op = new ARMOperand(k_MSRMask); 2747 Op->MMask.Val = MMask; 2748 Op->StartLoc = S; 2749 Op->EndLoc = S; 2750 return Op; 2751 } 2752 }; 2753 2754 } // end anonymous namespace. 2755 2756 void ARMOperand::print(raw_ostream &OS) const { 2757 switch (Kind) { 2758 case k_CondCode: 2759 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; 2760 break; 2761 case k_CCOut: 2762 OS << "<ccout " << getReg() << ">"; 2763 break; 2764 case k_ITCondMask: { 2765 static const char *const MaskStr[] = { 2766 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)", 2767 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)" 2768 }; 2769 assert((ITMask.Mask & 0xf) == ITMask.Mask); 2770 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">"; 2771 break; 2772 } 2773 case k_CoprocNum: 2774 OS << "<coprocessor number: " << getCoproc() << ">"; 2775 break; 2776 case k_CoprocReg: 2777 OS << "<coprocessor register: " << getCoproc() << ">"; 2778 break; 2779 case k_CoprocOption: 2780 OS << "<coprocessor option: " << CoprocOption.Val << ">"; 2781 break; 2782 case k_MSRMask: 2783 OS << "<mask: " << getMSRMask() << ">"; 2784 break; 2785 case k_Immediate: 2786 getImm()->print(OS); 2787 break; 2788 case k_MemBarrierOpt: 2789 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">"; 2790 break; 2791 case k_InstSyncBarrierOpt: 2792 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">"; 2793 break; 2794 case k_Memory: 2795 OS << "<memory " 2796 << " base:" << Memory.BaseRegNum; 2797 OS << ">"; 2798 break; 2799 case k_PostIndexRegister: 2800 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-") 2801 << PostIdxReg.RegNum; 2802 if (PostIdxReg.ShiftTy != ARM_AM::no_shift) 2803 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " " 2804 << PostIdxReg.ShiftImm; 2805 OS << ">"; 2806 break; 2807 case k_ProcIFlags: { 2808 OS << "<ARM_PROC::"; 2809 unsigned IFlags = getProcIFlags(); 2810 for (int i=2; i >= 0; --i) 2811 if (IFlags & (1 << i)) 2812 OS << ARM_PROC::IFlagsToString(1 << i); 2813 OS << ">"; 2814 break; 2815 } 2816 case k_Register: 2817 OS << "<register " << getReg() << ">"; 2818 break; 2819 case k_ShifterImmediate: 2820 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl") 2821 << " #" << ShifterImm.Imm << ">"; 2822 break; 2823 case k_ShiftedRegister: 2824 OS << "<so_reg_reg " 2825 << RegShiftedReg.SrcReg << " " 2826 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy) 2827 << " " << RegShiftedReg.ShiftReg << ">"; 2828 break; 2829 case k_ShiftedImmediate: 2830 OS << "<so_reg_imm " 2831 << RegShiftedImm.SrcReg << " " 2832 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy) 2833 << " #" << RegShiftedImm.ShiftImm << ">"; 2834 break; 2835 case k_RotateImmediate: 2836 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">"; 2837 break; 2838 case k_BitfieldDescriptor: 2839 OS << "<bitfield " << "lsb: " << Bitfield.LSB 2840 << ", width: " << Bitfield.Width << ">"; 2841 break; 2842 case k_RegisterList: 2843 case k_DPRRegisterList: 2844 case k_SPRRegisterList: { 2845 OS << "<register_list "; 2846 2847 const SmallVectorImpl<unsigned> &RegList = getRegList(); 2848 for (SmallVectorImpl<unsigned>::const_iterator 2849 I = RegList.begin(), E = RegList.end(); I != E; ) { 2850 OS << *I; 2851 if (++I < E) OS << ", "; 2852 } 2853 2854 OS << ">"; 2855 break; 2856 } 2857 case k_VectorList: 2858 OS << "<vector_list " << VectorList.Count << " * " 2859 << VectorList.RegNum << ">"; 2860 break; 2861 case k_VectorListAllLanes: 2862 OS << "<vector_list(all lanes) " << VectorList.Count << " * " 2863 << VectorList.RegNum << ">"; 2864 break; 2865 case k_VectorListIndexed: 2866 OS << "<vector_list(lane " << VectorList.LaneIndex << ") " 2867 << VectorList.Count << " * " << VectorList.RegNum << ">"; 2868 break; 2869 case k_Token: 2870 OS << "'" << getToken() << "'"; 2871 break; 2872 case k_VectorIndex: 2873 OS << "<vectorindex " << getVectorIndex() << ">"; 2874 break; 2875 } 2876 } 2877 2878 /// @name Auto-generated Match Functions 2879 /// { 2880 2881 static unsigned MatchRegisterName(StringRef Name); 2882 2883 /// } 2884 2885 bool ARMAsmParser::ParseRegister(unsigned &RegNo, 2886 SMLoc &StartLoc, SMLoc &EndLoc) { 2887 StartLoc = Parser.getTok().getLoc(); 2888 EndLoc = Parser.getTok().getEndLoc(); 2889 RegNo = tryParseRegister(); 2890 2891 return (RegNo == (unsigned)-1); 2892 } 2893 2894 /// Try to parse a register name. The token must be an Identifier when called, 2895 /// and if it is a register name the token is eaten and the register number is 2896 /// returned. Otherwise return -1. 2897 /// 2898 int ARMAsmParser::tryParseRegister() { 2899 const AsmToken &Tok = Parser.getTok(); 2900 if (Tok.isNot(AsmToken::Identifier)) return -1; 2901 2902 std::string lowerCase = Tok.getString().lower(); 2903 unsigned RegNum = MatchRegisterName(lowerCase); 2904 if (!RegNum) { 2905 RegNum = StringSwitch<unsigned>(lowerCase) 2906 .Case("r13", ARM::SP) 2907 .Case("r14", ARM::LR) 2908 .Case("r15", ARM::PC) 2909 .Case("ip", ARM::R12) 2910 // Additional register name aliases for 'gas' compatibility. 2911 .Case("a1", ARM::R0) 2912 .Case("a2", ARM::R1) 2913 .Case("a3", ARM::R2) 2914 .Case("a4", ARM::R3) 2915 .Case("v1", ARM::R4) 2916 .Case("v2", ARM::R5) 2917 .Case("v3", ARM::R6) 2918 .Case("v4", ARM::R7) 2919 .Case("v5", ARM::R8) 2920 .Case("v6", ARM::R9) 2921 .Case("v7", ARM::R10) 2922 .Case("v8", ARM::R11) 2923 .Case("sb", ARM::R9) 2924 .Case("sl", ARM::R10) 2925 .Case("fp", ARM::R11) 2926 .Default(0); 2927 } 2928 if (!RegNum) { 2929 // Check for aliases registered via .req. Canonicalize to lower case. 2930 // That's more consistent since register names are case insensitive, and 2931 // it's how the original entry was passed in from MC/MCParser/AsmParser. 2932 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase); 2933 // If no match, return failure. 2934 if (Entry == RegisterReqs.end()) 2935 return -1; 2936 Parser.Lex(); // Eat identifier token. 2937 return Entry->getValue(); 2938 } 2939 2940 Parser.Lex(); // Eat identifier token. 2941 2942 return RegNum; 2943 } 2944 2945 // Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0. 2946 // If a recoverable error occurs, return 1. If an irrecoverable error 2947 // occurs, return -1. An irrecoverable error is one where tokens have been 2948 // consumed in the process of trying to parse the shifter (i.e., when it is 2949 // indeed a shifter operand, but malformed). 2950 int ARMAsmParser::tryParseShiftRegister( 2951 SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 2952 SMLoc S = Parser.getTok().getLoc(); 2953 const AsmToken &Tok = Parser.getTok(); 2954 if (Tok.isNot(AsmToken::Identifier)) 2955 return -1; 2956 2957 std::string lowerCase = Tok.getString().lower(); 2958 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase) 2959 .Case("asl", ARM_AM::lsl) 2960 .Case("lsl", ARM_AM::lsl) 2961 .Case("lsr", ARM_AM::lsr) 2962 .Case("asr", ARM_AM::asr) 2963 .Case("ror", ARM_AM::ror) 2964 .Case("rrx", ARM_AM::rrx) 2965 .Default(ARM_AM::no_shift); 2966 2967 if (ShiftTy == ARM_AM::no_shift) 2968 return 1; 2969 2970 Parser.Lex(); // Eat the operator. 2971 2972 // The source register for the shift has already been added to the 2973 // operand list, so we need to pop it off and combine it into the shifted 2974 // register operand instead. 2975 std::unique_ptr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val()); 2976 if (!PrevOp->isReg()) 2977 return Error(PrevOp->getStartLoc(), "shift must be of a register"); 2978 int SrcReg = PrevOp->getReg(); 2979 2980 SMLoc EndLoc; 2981 int64_t Imm = 0; 2982 int ShiftReg = 0; 2983 if (ShiftTy == ARM_AM::rrx) { 2984 // RRX Doesn't have an explicit shift amount. The encoder expects 2985 // the shift register to be the same as the source register. Seems odd, 2986 // but OK. 2987 ShiftReg = SrcReg; 2988 } else { 2989 // Figure out if this is shifted by a constant or a register (for non-RRX). 2990 if (Parser.getTok().is(AsmToken::Hash) || 2991 Parser.getTok().is(AsmToken::Dollar)) { 2992 Parser.Lex(); // Eat hash. 2993 SMLoc ImmLoc = Parser.getTok().getLoc(); 2994 const MCExpr *ShiftExpr = nullptr; 2995 if (getParser().parseExpression(ShiftExpr, EndLoc)) { 2996 Error(ImmLoc, "invalid immediate shift value"); 2997 return -1; 2998 } 2999 // The expression must be evaluatable as an immediate. 3000 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr); 3001 if (!CE) { 3002 Error(ImmLoc, "invalid immediate shift value"); 3003 return -1; 3004 } 3005 // Range check the immediate. 3006 // lsl, ror: 0 <= imm <= 31 3007 // lsr, asr: 0 <= imm <= 32 3008 Imm = CE->getValue(); 3009 if (Imm < 0 || 3010 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) || 3011 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) { 3012 Error(ImmLoc, "immediate shift value out of range"); 3013 return -1; 3014 } 3015 // shift by zero is a nop. Always send it through as lsl. 3016 // ('as' compatibility) 3017 if (Imm == 0) 3018 ShiftTy = ARM_AM::lsl; 3019 } else if (Parser.getTok().is(AsmToken::Identifier)) { 3020 SMLoc L = Parser.getTok().getLoc(); 3021 EndLoc = Parser.getTok().getEndLoc(); 3022 ShiftReg = tryParseRegister(); 3023 if (ShiftReg == -1) { 3024 Error(L, "expected immediate or register in shift operand"); 3025 return -1; 3026 } 3027 } else { 3028 Error(Parser.getTok().getLoc(), 3029 "expected immediate or register in shift operand"); 3030 return -1; 3031 } 3032 } 3033 3034 if (ShiftReg && ShiftTy != ARM_AM::rrx) 3035 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg, 3036 ShiftReg, Imm, 3037 S, EndLoc)); 3038 else 3039 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm, 3040 S, EndLoc)); 3041 3042 return 0; 3043 } 3044 3045 3046 /// Try to parse a register name. The token must be an Identifier when called. 3047 /// If it's a register, an AsmOperand is created. Another AsmOperand is created 3048 /// if there is a "writeback". 'true' if it's not a register. 3049 /// 3050 /// TODO this is likely to change to allow different register types and or to 3051 /// parse for a specific register type. 3052 bool ARMAsmParser:: 3053 tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3054 const AsmToken &RegTok = Parser.getTok(); 3055 int RegNo = tryParseRegister(); 3056 if (RegNo == -1) 3057 return true; 3058 3059 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(), 3060 RegTok.getEndLoc())); 3061 3062 const AsmToken &ExclaimTok = Parser.getTok(); 3063 if (ExclaimTok.is(AsmToken::Exclaim)) { 3064 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), 3065 ExclaimTok.getLoc())); 3066 Parser.Lex(); // Eat exclaim token 3067 return false; 3068 } 3069 3070 // Also check for an index operand. This is only legal for vector registers, 3071 // but that'll get caught OK in operand matching, so we don't need to 3072 // explicitly filter everything else out here. 3073 if (Parser.getTok().is(AsmToken::LBrac)) { 3074 SMLoc SIdx = Parser.getTok().getLoc(); 3075 Parser.Lex(); // Eat left bracket token. 3076 3077 const MCExpr *ImmVal; 3078 if (getParser().parseExpression(ImmVal)) 3079 return true; 3080 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal); 3081 if (!MCE) 3082 return TokError("immediate value expected for vector index"); 3083 3084 if (Parser.getTok().isNot(AsmToken::RBrac)) 3085 return Error(Parser.getTok().getLoc(), "']' expected"); 3086 3087 SMLoc E = Parser.getTok().getEndLoc(); 3088 Parser.Lex(); // Eat right bracket token. 3089 3090 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(), 3091 SIdx, E, 3092 getContext())); 3093 } 3094 3095 return false; 3096 } 3097 3098 /// MatchCoprocessorOperandName - Try to parse an coprocessor related 3099 /// instruction with a symbolic operand name. Example: "p1", "p7", "c3", 3100 /// "c5", ... 3101 static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) { 3102 // Use the same layout as the tablegen'erated register name matcher. Ugly, 3103 // but efficient. 3104 switch (Name.size()) { 3105 default: return -1; 3106 case 2: 3107 if (Name[0] != CoprocOp) 3108 return -1; 3109 switch (Name[1]) { 3110 default: return -1; 3111 case '0': return 0; 3112 case '1': return 1; 3113 case '2': return 2; 3114 case '3': return 3; 3115 case '4': return 4; 3116 case '5': return 5; 3117 case '6': return 6; 3118 case '7': return 7; 3119 case '8': return 8; 3120 case '9': return 9; 3121 } 3122 case 3: 3123 if (Name[0] != CoprocOp || Name[1] != '1') 3124 return -1; 3125 switch (Name[2]) { 3126 default: return -1; 3127 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON) 3128 case '0': return CoprocOp == 'p'? -1: 10; 3129 case '1': return CoprocOp == 'p'? -1: 11; 3130 case '2': return 12; 3131 case '3': return 13; 3132 case '4': return 14; 3133 case '5': return 15; 3134 } 3135 } 3136 } 3137 3138 /// parseITCondCode - Try to parse a condition code for an IT instruction. 3139 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3140 parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3141 SMLoc S = Parser.getTok().getLoc(); 3142 const AsmToken &Tok = Parser.getTok(); 3143 if (!Tok.is(AsmToken::Identifier)) 3144 return MatchOperand_NoMatch; 3145 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower()) 3146 .Case("eq", ARMCC::EQ) 3147 .Case("ne", ARMCC::NE) 3148 .Case("hs", ARMCC::HS) 3149 .Case("cs", ARMCC::HS) 3150 .Case("lo", ARMCC::LO) 3151 .Case("cc", ARMCC::LO) 3152 .Case("mi", ARMCC::MI) 3153 .Case("pl", ARMCC::PL) 3154 .Case("vs", ARMCC::VS) 3155 .Case("vc", ARMCC::VC) 3156 .Case("hi", ARMCC::HI) 3157 .Case("ls", ARMCC::LS) 3158 .Case("ge", ARMCC::GE) 3159 .Case("lt", ARMCC::LT) 3160 .Case("gt", ARMCC::GT) 3161 .Case("le", ARMCC::LE) 3162 .Case("al", ARMCC::AL) 3163 .Default(~0U); 3164 if (CC == ~0U) 3165 return MatchOperand_NoMatch; 3166 Parser.Lex(); // Eat the token. 3167 3168 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S)); 3169 3170 return MatchOperand_Success; 3171 } 3172 3173 /// parseCoprocNumOperand - Try to parse an coprocessor number operand. The 3174 /// token must be an Identifier when called, and if it is a coprocessor 3175 /// number, the token is eaten and the operand is added to the operand list. 3176 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3177 parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3178 SMLoc S = Parser.getTok().getLoc(); 3179 const AsmToken &Tok = Parser.getTok(); 3180 if (Tok.isNot(AsmToken::Identifier)) 3181 return MatchOperand_NoMatch; 3182 3183 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p'); 3184 if (Num == -1) 3185 return MatchOperand_NoMatch; 3186 3187 Parser.Lex(); // Eat identifier token. 3188 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S)); 3189 return MatchOperand_Success; 3190 } 3191 3192 /// parseCoprocRegOperand - Try to parse an coprocessor register operand. The 3193 /// token must be an Identifier when called, and if it is a coprocessor 3194 /// number, the token is eaten and the operand is added to the operand list. 3195 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3196 parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3197 SMLoc S = Parser.getTok().getLoc(); 3198 const AsmToken &Tok = Parser.getTok(); 3199 if (Tok.isNot(AsmToken::Identifier)) 3200 return MatchOperand_NoMatch; 3201 3202 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c'); 3203 if (Reg == -1) 3204 return MatchOperand_NoMatch; 3205 3206 Parser.Lex(); // Eat identifier token. 3207 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S)); 3208 return MatchOperand_Success; 3209 } 3210 3211 /// parseCoprocOptionOperand - Try to parse an coprocessor option operand. 3212 /// coproc_option : '{' imm0_255 '}' 3213 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3214 parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3215 SMLoc S = Parser.getTok().getLoc(); 3216 3217 // If this isn't a '{', this isn't a coprocessor immediate operand. 3218 if (Parser.getTok().isNot(AsmToken::LCurly)) 3219 return MatchOperand_NoMatch; 3220 Parser.Lex(); // Eat the '{' 3221 3222 const MCExpr *Expr; 3223 SMLoc Loc = Parser.getTok().getLoc(); 3224 if (getParser().parseExpression(Expr)) { 3225 Error(Loc, "illegal expression"); 3226 return MatchOperand_ParseFail; 3227 } 3228 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr); 3229 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) { 3230 Error(Loc, "coprocessor option must be an immediate in range [0, 255]"); 3231 return MatchOperand_ParseFail; 3232 } 3233 int Val = CE->getValue(); 3234 3235 // Check for and consume the closing '}' 3236 if (Parser.getTok().isNot(AsmToken::RCurly)) 3237 return MatchOperand_ParseFail; 3238 SMLoc E = Parser.getTok().getEndLoc(); 3239 Parser.Lex(); // Eat the '}' 3240 3241 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E)); 3242 return MatchOperand_Success; 3243 } 3244 3245 // For register list parsing, we need to map from raw GPR register numbering 3246 // to the enumeration values. The enumeration values aren't sorted by 3247 // register number due to our using "sp", "lr" and "pc" as canonical names. 3248 static unsigned getNextRegister(unsigned Reg) { 3249 // If this is a GPR, we need to do it manually, otherwise we can rely 3250 // on the sort ordering of the enumeration since the other reg-classes 3251 // are sane. 3252 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg)) 3253 return Reg + 1; 3254 switch(Reg) { 3255 default: llvm_unreachable("Invalid GPR number!"); 3256 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2; 3257 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4; 3258 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6; 3259 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8; 3260 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10; 3261 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12; 3262 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR; 3263 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0; 3264 } 3265 } 3266 3267 // Return the low-subreg of a given Q register. 3268 static unsigned getDRegFromQReg(unsigned QReg) { 3269 switch (QReg) { 3270 default: llvm_unreachable("expected a Q register!"); 3271 case ARM::Q0: return ARM::D0; 3272 case ARM::Q1: return ARM::D2; 3273 case ARM::Q2: return ARM::D4; 3274 case ARM::Q3: return ARM::D6; 3275 case ARM::Q4: return ARM::D8; 3276 case ARM::Q5: return ARM::D10; 3277 case ARM::Q6: return ARM::D12; 3278 case ARM::Q7: return ARM::D14; 3279 case ARM::Q8: return ARM::D16; 3280 case ARM::Q9: return ARM::D18; 3281 case ARM::Q10: return ARM::D20; 3282 case ARM::Q11: return ARM::D22; 3283 case ARM::Q12: return ARM::D24; 3284 case ARM::Q13: return ARM::D26; 3285 case ARM::Q14: return ARM::D28; 3286 case ARM::Q15: return ARM::D30; 3287 } 3288 } 3289 3290 /// Parse a register list. 3291 bool ARMAsmParser:: 3292 parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3293 assert(Parser.getTok().is(AsmToken::LCurly) && 3294 "Token is not a Left Curly Brace"); 3295 SMLoc S = Parser.getTok().getLoc(); 3296 Parser.Lex(); // Eat '{' token. 3297 SMLoc RegLoc = Parser.getTok().getLoc(); 3298 3299 // Check the first register in the list to see what register class 3300 // this is a list of. 3301 int Reg = tryParseRegister(); 3302 if (Reg == -1) 3303 return Error(RegLoc, "register expected"); 3304 3305 // The reglist instructions have at most 16 registers, so reserve 3306 // space for that many. 3307 int EReg = 0; 3308 SmallVector<std::pair<unsigned, unsigned>, 16> Registers; 3309 3310 // Allow Q regs and just interpret them as the two D sub-registers. 3311 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) { 3312 Reg = getDRegFromQReg(Reg); 3313 EReg = MRI->getEncodingValue(Reg); 3314 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg)); 3315 ++Reg; 3316 } 3317 const MCRegisterClass *RC; 3318 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg)) 3319 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID]; 3320 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) 3321 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID]; 3322 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg)) 3323 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID]; 3324 else 3325 return Error(RegLoc, "invalid register in register list"); 3326 3327 // Store the register. 3328 EReg = MRI->getEncodingValue(Reg); 3329 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg)); 3330 3331 // This starts immediately after the first register token in the list, 3332 // so we can see either a comma or a minus (range separator) as a legal 3333 // next token. 3334 while (Parser.getTok().is(AsmToken::Comma) || 3335 Parser.getTok().is(AsmToken::Minus)) { 3336 if (Parser.getTok().is(AsmToken::Minus)) { 3337 Parser.Lex(); // Eat the minus. 3338 SMLoc AfterMinusLoc = Parser.getTok().getLoc(); 3339 int EndReg = tryParseRegister(); 3340 if (EndReg == -1) 3341 return Error(AfterMinusLoc, "register expected"); 3342 // Allow Q regs and just interpret them as the two D sub-registers. 3343 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg)) 3344 EndReg = getDRegFromQReg(EndReg) + 1; 3345 // If the register is the same as the start reg, there's nothing 3346 // more to do. 3347 if (Reg == EndReg) 3348 continue; 3349 // The register must be in the same register class as the first. 3350 if (!RC->contains(EndReg)) 3351 return Error(AfterMinusLoc, "invalid register in register list"); 3352 // Ranges must go from low to high. 3353 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg)) 3354 return Error(AfterMinusLoc, "bad range in register list"); 3355 3356 // Add all the registers in the range to the register list. 3357 while (Reg != EndReg) { 3358 Reg = getNextRegister(Reg); 3359 EReg = MRI->getEncodingValue(Reg); 3360 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg)); 3361 } 3362 continue; 3363 } 3364 Parser.Lex(); // Eat the comma. 3365 RegLoc = Parser.getTok().getLoc(); 3366 int OldReg = Reg; 3367 const AsmToken RegTok = Parser.getTok(); 3368 Reg = tryParseRegister(); 3369 if (Reg == -1) 3370 return Error(RegLoc, "register expected"); 3371 // Allow Q regs and just interpret them as the two D sub-registers. 3372 bool isQReg = false; 3373 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) { 3374 Reg = getDRegFromQReg(Reg); 3375 isQReg = true; 3376 } 3377 // The register must be in the same register class as the first. 3378 if (!RC->contains(Reg)) 3379 return Error(RegLoc, "invalid register in register list"); 3380 // List must be monotonically increasing. 3381 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) { 3382 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg)) 3383 Warning(RegLoc, "register list not in ascending order"); 3384 else 3385 return Error(RegLoc, "register list not in ascending order"); 3386 } 3387 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) { 3388 Warning(RegLoc, "duplicated register (" + RegTok.getString() + 3389 ") in register list"); 3390 continue; 3391 } 3392 // VFP register lists must also be contiguous. 3393 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] && 3394 Reg != OldReg + 1) 3395 return Error(RegLoc, "non-contiguous register range"); 3396 EReg = MRI->getEncodingValue(Reg); 3397 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg)); 3398 if (isQReg) { 3399 EReg = MRI->getEncodingValue(++Reg); 3400 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg)); 3401 } 3402 } 3403 3404 if (Parser.getTok().isNot(AsmToken::RCurly)) 3405 return Error(Parser.getTok().getLoc(), "'}' expected"); 3406 SMLoc E = Parser.getTok().getEndLoc(); 3407 Parser.Lex(); // Eat '}' token. 3408 3409 // Push the register list operand. 3410 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); 3411 3412 // The ARM system instruction variants for LDM/STM have a '^' token here. 3413 if (Parser.getTok().is(AsmToken::Caret)) { 3414 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc())); 3415 Parser.Lex(); // Eat '^' token. 3416 } 3417 3418 return false; 3419 } 3420 3421 // Helper function to parse the lane index for vector lists. 3422 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3423 parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) { 3424 Index = 0; // Always return a defined index value. 3425 if (Parser.getTok().is(AsmToken::LBrac)) { 3426 Parser.Lex(); // Eat the '['. 3427 if (Parser.getTok().is(AsmToken::RBrac)) { 3428 // "Dn[]" is the 'all lanes' syntax. 3429 LaneKind = AllLanes; 3430 EndLoc = Parser.getTok().getEndLoc(); 3431 Parser.Lex(); // Eat the ']'. 3432 return MatchOperand_Success; 3433 } 3434 3435 // There's an optional '#' token here. Normally there wouldn't be, but 3436 // inline assemble puts one in, and it's friendly to accept that. 3437 if (Parser.getTok().is(AsmToken::Hash)) 3438 Parser.Lex(); // Eat '#' or '$'. 3439 3440 const MCExpr *LaneIndex; 3441 SMLoc Loc = Parser.getTok().getLoc(); 3442 if (getParser().parseExpression(LaneIndex)) { 3443 Error(Loc, "illegal expression"); 3444 return MatchOperand_ParseFail; 3445 } 3446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex); 3447 if (!CE) { 3448 Error(Loc, "lane index must be empty or an integer"); 3449 return MatchOperand_ParseFail; 3450 } 3451 if (Parser.getTok().isNot(AsmToken::RBrac)) { 3452 Error(Parser.getTok().getLoc(), "']' expected"); 3453 return MatchOperand_ParseFail; 3454 } 3455 EndLoc = Parser.getTok().getEndLoc(); 3456 Parser.Lex(); // Eat the ']'. 3457 int64_t Val = CE->getValue(); 3458 3459 // FIXME: Make this range check context sensitive for .8, .16, .32. 3460 if (Val < 0 || Val > 7) { 3461 Error(Parser.getTok().getLoc(), "lane index out of range"); 3462 return MatchOperand_ParseFail; 3463 } 3464 Index = Val; 3465 LaneKind = IndexedLane; 3466 return MatchOperand_Success; 3467 } 3468 LaneKind = NoLanes; 3469 return MatchOperand_Success; 3470 } 3471 3472 // parse a vector register list 3473 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3474 parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3475 VectorLaneTy LaneKind; 3476 unsigned LaneIndex; 3477 SMLoc S = Parser.getTok().getLoc(); 3478 // As an extension (to match gas), support a plain D register or Q register 3479 // (without encosing curly braces) as a single or double entry list, 3480 // respectively. 3481 if (Parser.getTok().is(AsmToken::Identifier)) { 3482 SMLoc E = Parser.getTok().getEndLoc(); 3483 int Reg = tryParseRegister(); 3484 if (Reg == -1) 3485 return MatchOperand_NoMatch; 3486 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) { 3487 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E); 3488 if (Res != MatchOperand_Success) 3489 return Res; 3490 switch (LaneKind) { 3491 case NoLanes: 3492 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E)); 3493 break; 3494 case AllLanes: 3495 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false, 3496 S, E)); 3497 break; 3498 case IndexedLane: 3499 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1, 3500 LaneIndex, 3501 false, S, E)); 3502 break; 3503 } 3504 return MatchOperand_Success; 3505 } 3506 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) { 3507 Reg = getDRegFromQReg(Reg); 3508 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E); 3509 if (Res != MatchOperand_Success) 3510 return Res; 3511 switch (LaneKind) { 3512 case NoLanes: 3513 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0, 3514 &ARMMCRegisterClasses[ARM::DPairRegClassID]); 3515 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E)); 3516 break; 3517 case AllLanes: 3518 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0, 3519 &ARMMCRegisterClasses[ARM::DPairRegClassID]); 3520 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false, 3521 S, E)); 3522 break; 3523 case IndexedLane: 3524 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2, 3525 LaneIndex, 3526 false, S, E)); 3527 break; 3528 } 3529 return MatchOperand_Success; 3530 } 3531 Error(S, "vector register expected"); 3532 return MatchOperand_ParseFail; 3533 } 3534 3535 if (Parser.getTok().isNot(AsmToken::LCurly)) 3536 return MatchOperand_NoMatch; 3537 3538 Parser.Lex(); // Eat '{' token. 3539 SMLoc RegLoc = Parser.getTok().getLoc(); 3540 3541 int Reg = tryParseRegister(); 3542 if (Reg == -1) { 3543 Error(RegLoc, "register expected"); 3544 return MatchOperand_ParseFail; 3545 } 3546 unsigned Count = 1; 3547 int Spacing = 0; 3548 unsigned FirstReg = Reg; 3549 // The list is of D registers, but we also allow Q regs and just interpret 3550 // them as the two D sub-registers. 3551 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) { 3552 FirstReg = Reg = getDRegFromQReg(Reg); 3553 Spacing = 1; // double-spacing requires explicit D registers, otherwise 3554 // it's ambiguous with four-register single spaced. 3555 ++Reg; 3556 ++Count; 3557 } 3558 3559 SMLoc E; 3560 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success) 3561 return MatchOperand_ParseFail; 3562 3563 while (Parser.getTok().is(AsmToken::Comma) || 3564 Parser.getTok().is(AsmToken::Minus)) { 3565 if (Parser.getTok().is(AsmToken::Minus)) { 3566 if (!Spacing) 3567 Spacing = 1; // Register range implies a single spaced list. 3568 else if (Spacing == 2) { 3569 Error(Parser.getTok().getLoc(), 3570 "sequential registers in double spaced list"); 3571 return MatchOperand_ParseFail; 3572 } 3573 Parser.Lex(); // Eat the minus. 3574 SMLoc AfterMinusLoc = Parser.getTok().getLoc(); 3575 int EndReg = tryParseRegister(); 3576 if (EndReg == -1) { 3577 Error(AfterMinusLoc, "register expected"); 3578 return MatchOperand_ParseFail; 3579 } 3580 // Allow Q regs and just interpret them as the two D sub-registers. 3581 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg)) 3582 EndReg = getDRegFromQReg(EndReg) + 1; 3583 // If the register is the same as the start reg, there's nothing 3584 // more to do. 3585 if (Reg == EndReg) 3586 continue; 3587 // The register must be in the same register class as the first. 3588 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) { 3589 Error(AfterMinusLoc, "invalid register in register list"); 3590 return MatchOperand_ParseFail; 3591 } 3592 // Ranges must go from low to high. 3593 if (Reg > EndReg) { 3594 Error(AfterMinusLoc, "bad range in register list"); 3595 return MatchOperand_ParseFail; 3596 } 3597 // Parse the lane specifier if present. 3598 VectorLaneTy NextLaneKind; 3599 unsigned NextLaneIndex; 3600 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != 3601 MatchOperand_Success) 3602 return MatchOperand_ParseFail; 3603 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) { 3604 Error(AfterMinusLoc, "mismatched lane index in register list"); 3605 return MatchOperand_ParseFail; 3606 } 3607 3608 // Add all the registers in the range to the register list. 3609 Count += EndReg - Reg; 3610 Reg = EndReg; 3611 continue; 3612 } 3613 Parser.Lex(); // Eat the comma. 3614 RegLoc = Parser.getTok().getLoc(); 3615 int OldReg = Reg; 3616 Reg = tryParseRegister(); 3617 if (Reg == -1) { 3618 Error(RegLoc, "register expected"); 3619 return MatchOperand_ParseFail; 3620 } 3621 // vector register lists must be contiguous. 3622 // It's OK to use the enumeration values directly here rather, as the 3623 // VFP register classes have the enum sorted properly. 3624 // 3625 // The list is of D registers, but we also allow Q regs and just interpret 3626 // them as the two D sub-registers. 3627 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) { 3628 if (!Spacing) 3629 Spacing = 1; // Register range implies a single spaced list. 3630 else if (Spacing == 2) { 3631 Error(RegLoc, 3632 "invalid register in double-spaced list (must be 'D' register')"); 3633 return MatchOperand_ParseFail; 3634 } 3635 Reg = getDRegFromQReg(Reg); 3636 if (Reg != OldReg + 1) { 3637 Error(RegLoc, "non-contiguous register range"); 3638 return MatchOperand_ParseFail; 3639 } 3640 ++Reg; 3641 Count += 2; 3642 // Parse the lane specifier if present. 3643 VectorLaneTy NextLaneKind; 3644 unsigned NextLaneIndex; 3645 SMLoc LaneLoc = Parser.getTok().getLoc(); 3646 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != 3647 MatchOperand_Success) 3648 return MatchOperand_ParseFail; 3649 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) { 3650 Error(LaneLoc, "mismatched lane index in register list"); 3651 return MatchOperand_ParseFail; 3652 } 3653 continue; 3654 } 3655 // Normal D register. 3656 // Figure out the register spacing (single or double) of the list if 3657 // we don't know it already. 3658 if (!Spacing) 3659 Spacing = 1 + (Reg == OldReg + 2); 3660 3661 // Just check that it's contiguous and keep going. 3662 if (Reg != OldReg + Spacing) { 3663 Error(RegLoc, "non-contiguous register range"); 3664 return MatchOperand_ParseFail; 3665 } 3666 ++Count; 3667 // Parse the lane specifier if present. 3668 VectorLaneTy NextLaneKind; 3669 unsigned NextLaneIndex; 3670 SMLoc EndLoc = Parser.getTok().getLoc(); 3671 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success) 3672 return MatchOperand_ParseFail; 3673 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) { 3674 Error(EndLoc, "mismatched lane index in register list"); 3675 return MatchOperand_ParseFail; 3676 } 3677 } 3678 3679 if (Parser.getTok().isNot(AsmToken::RCurly)) { 3680 Error(Parser.getTok().getLoc(), "'}' expected"); 3681 return MatchOperand_ParseFail; 3682 } 3683 E = Parser.getTok().getEndLoc(); 3684 Parser.Lex(); // Eat '}' token. 3685 3686 switch (LaneKind) { 3687 case NoLanes: 3688 // Two-register operands have been converted to the 3689 // composite register classes. 3690 if (Count == 2) { 3691 const MCRegisterClass *RC = (Spacing == 1) ? 3692 &ARMMCRegisterClasses[ARM::DPairRegClassID] : 3693 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID]; 3694 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC); 3695 } 3696 3697 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count, 3698 (Spacing == 2), S, E)); 3699 break; 3700 case AllLanes: 3701 // Two-register operands have been converted to the 3702 // composite register classes. 3703 if (Count == 2) { 3704 const MCRegisterClass *RC = (Spacing == 1) ? 3705 &ARMMCRegisterClasses[ARM::DPairRegClassID] : 3706 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID]; 3707 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC); 3708 } 3709 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count, 3710 (Spacing == 2), 3711 S, E)); 3712 break; 3713 case IndexedLane: 3714 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count, 3715 LaneIndex, 3716 (Spacing == 2), 3717 S, E)); 3718 break; 3719 } 3720 return MatchOperand_Success; 3721 } 3722 3723 /// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options. 3724 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3725 parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3726 SMLoc S = Parser.getTok().getLoc(); 3727 const AsmToken &Tok = Parser.getTok(); 3728 unsigned Opt; 3729 3730 if (Tok.is(AsmToken::Identifier)) { 3731 StringRef OptStr = Tok.getString(); 3732 3733 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower()) 3734 .Case("sy", ARM_MB::SY) 3735 .Case("st", ARM_MB::ST) 3736 .Case("ld", ARM_MB::LD) 3737 .Case("sh", ARM_MB::ISH) 3738 .Case("ish", ARM_MB::ISH) 3739 .Case("shst", ARM_MB::ISHST) 3740 .Case("ishst", ARM_MB::ISHST) 3741 .Case("ishld", ARM_MB::ISHLD) 3742 .Case("nsh", ARM_MB::NSH) 3743 .Case("un", ARM_MB::NSH) 3744 .Case("nshst", ARM_MB::NSHST) 3745 .Case("nshld", ARM_MB::NSHLD) 3746 .Case("unst", ARM_MB::NSHST) 3747 .Case("osh", ARM_MB::OSH) 3748 .Case("oshst", ARM_MB::OSHST) 3749 .Case("oshld", ARM_MB::OSHLD) 3750 .Default(~0U); 3751 3752 // ishld, oshld, nshld and ld are only available from ARMv8. 3753 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD || 3754 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD)) 3755 Opt = ~0U; 3756 3757 if (Opt == ~0U) 3758 return MatchOperand_NoMatch; 3759 3760 Parser.Lex(); // Eat identifier token. 3761 } else if (Tok.is(AsmToken::Hash) || 3762 Tok.is(AsmToken::Dollar) || 3763 Tok.is(AsmToken::Integer)) { 3764 if (Parser.getTok().isNot(AsmToken::Integer)) 3765 Parser.Lex(); // Eat '#' or '$'. 3766 SMLoc Loc = Parser.getTok().getLoc(); 3767 3768 const MCExpr *MemBarrierID; 3769 if (getParser().parseExpression(MemBarrierID)) { 3770 Error(Loc, "illegal expression"); 3771 return MatchOperand_ParseFail; 3772 } 3773 3774 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID); 3775 if (!CE) { 3776 Error(Loc, "constant expression expected"); 3777 return MatchOperand_ParseFail; 3778 } 3779 3780 int Val = CE->getValue(); 3781 if (Val & ~0xf) { 3782 Error(Loc, "immediate value out of range"); 3783 return MatchOperand_ParseFail; 3784 } 3785 3786 Opt = ARM_MB::RESERVED_0 + Val; 3787 } else 3788 return MatchOperand_ParseFail; 3789 3790 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S)); 3791 return MatchOperand_Success; 3792 } 3793 3794 /// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options. 3795 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3796 parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3797 SMLoc S = Parser.getTok().getLoc(); 3798 const AsmToken &Tok = Parser.getTok(); 3799 unsigned Opt; 3800 3801 if (Tok.is(AsmToken::Identifier)) { 3802 StringRef OptStr = Tok.getString(); 3803 3804 if (OptStr.equals_lower("sy")) 3805 Opt = ARM_ISB::SY; 3806 else 3807 return MatchOperand_NoMatch; 3808 3809 Parser.Lex(); // Eat identifier token. 3810 } else if (Tok.is(AsmToken::Hash) || 3811 Tok.is(AsmToken::Dollar) || 3812 Tok.is(AsmToken::Integer)) { 3813 if (Parser.getTok().isNot(AsmToken::Integer)) 3814 Parser.Lex(); // Eat '#' or '$'. 3815 SMLoc Loc = Parser.getTok().getLoc(); 3816 3817 const MCExpr *ISBarrierID; 3818 if (getParser().parseExpression(ISBarrierID)) { 3819 Error(Loc, "illegal expression"); 3820 return MatchOperand_ParseFail; 3821 } 3822 3823 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID); 3824 if (!CE) { 3825 Error(Loc, "constant expression expected"); 3826 return MatchOperand_ParseFail; 3827 } 3828 3829 int Val = CE->getValue(); 3830 if (Val & ~0xf) { 3831 Error(Loc, "immediate value out of range"); 3832 return MatchOperand_ParseFail; 3833 } 3834 3835 Opt = ARM_ISB::RESERVED_0 + Val; 3836 } else 3837 return MatchOperand_ParseFail; 3838 3839 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt( 3840 (ARM_ISB::InstSyncBOpt)Opt, S)); 3841 return MatchOperand_Success; 3842 } 3843 3844 3845 /// parseProcIFlagsOperand - Try to parse iflags from CPS instruction. 3846 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3847 parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3848 SMLoc S = Parser.getTok().getLoc(); 3849 const AsmToken &Tok = Parser.getTok(); 3850 if (!Tok.is(AsmToken::Identifier)) 3851 return MatchOperand_NoMatch; 3852 StringRef IFlagsStr = Tok.getString(); 3853 3854 // An iflags string of "none" is interpreted to mean that none of the AIF 3855 // bits are set. Not a terribly useful instruction, but a valid encoding. 3856 unsigned IFlags = 0; 3857 if (IFlagsStr != "none") { 3858 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) { 3859 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1)) 3860 .Case("a", ARM_PROC::A) 3861 .Case("i", ARM_PROC::I) 3862 .Case("f", ARM_PROC::F) 3863 .Default(~0U); 3864 3865 // If some specific iflag is already set, it means that some letter is 3866 // present more than once, this is not acceptable. 3867 if (Flag == ~0U || (IFlags & Flag)) 3868 return MatchOperand_NoMatch; 3869 3870 IFlags |= Flag; 3871 } 3872 } 3873 3874 Parser.Lex(); // Eat identifier token. 3875 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S)); 3876 return MatchOperand_Success; 3877 } 3878 3879 /// parseMSRMaskOperand - Try to parse mask flags from MSR instruction. 3880 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 3881 parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 3882 SMLoc S = Parser.getTok().getLoc(); 3883 const AsmToken &Tok = Parser.getTok(); 3884 if (!Tok.is(AsmToken::Identifier)) 3885 return MatchOperand_NoMatch; 3886 StringRef Mask = Tok.getString(); 3887 3888 if (isMClass()) { 3889 // See ARMv6-M 10.1.1 3890 std::string Name = Mask.lower(); 3891 unsigned FlagsVal = StringSwitch<unsigned>(Name) 3892 // Note: in the documentation: 3893 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias 3894 // for MSR APSR_nzcvq. 3895 // but we do make it an alias here. This is so to get the "mask encoding" 3896 // bits correct on MSR APSR writes. 3897 // 3898 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers 3899 // should really only be allowed when writing a special register. Note 3900 // they get dropped in the MRS instruction reading a special register as 3901 // the SYSm field is only 8 bits. 3902 // 3903 // FIXME: the _g and _nzcvqg versions are only allowed if the processor 3904 // includes the DSP extension but that is not checked. 3905 .Case("apsr", 0x800) 3906 .Case("apsr_nzcvq", 0x800) 3907 .Case("apsr_g", 0x400) 3908 .Case("apsr_nzcvqg", 0xc00) 3909 .Case("iapsr", 0x801) 3910 .Case("iapsr_nzcvq", 0x801) 3911 .Case("iapsr_g", 0x401) 3912 .Case("iapsr_nzcvqg", 0xc01) 3913 .Case("eapsr", 0x802) 3914 .Case("eapsr_nzcvq", 0x802) 3915 .Case("eapsr_g", 0x402) 3916 .Case("eapsr_nzcvqg", 0xc02) 3917 .Case("xpsr", 0x803) 3918 .Case("xpsr_nzcvq", 0x803) 3919 .Case("xpsr_g", 0x403) 3920 .Case("xpsr_nzcvqg", 0xc03) 3921 .Case("ipsr", 0x805) 3922 .Case("epsr", 0x806) 3923 .Case("iepsr", 0x807) 3924 .Case("msp", 0x808) 3925 .Case("psp", 0x809) 3926 .Case("primask", 0x810) 3927 .Case("basepri", 0x811) 3928 .Case("basepri_max", 0x812) 3929 .Case("faultmask", 0x813) 3930 .Case("control", 0x814) 3931 .Default(~0U); 3932 3933 if (FlagsVal == ~0U) 3934 return MatchOperand_NoMatch; 3935 3936 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813) 3937 // basepri, basepri_max and faultmask only valid for V7m. 3938 return MatchOperand_NoMatch; 3939 3940 Parser.Lex(); // Eat identifier token. 3941 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S)); 3942 return MatchOperand_Success; 3943 } 3944 3945 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf" 3946 size_t Start = 0, Next = Mask.find('_'); 3947 StringRef Flags = ""; 3948 std::string SpecReg = Mask.slice(Start, Next).lower(); 3949 if (Next != StringRef::npos) 3950 Flags = Mask.slice(Next+1, Mask.size()); 3951 3952 // FlagsVal contains the complete mask: 3953 // 3-0: Mask 3954 // 4: Special Reg (cpsr, apsr => 0; spsr => 1) 3955 unsigned FlagsVal = 0; 3956 3957 if (SpecReg == "apsr") { 3958 FlagsVal = StringSwitch<unsigned>(Flags) 3959 .Case("nzcvq", 0x8) // same as CPSR_f 3960 .Case("g", 0x4) // same as CPSR_s 3961 .Case("nzcvqg", 0xc) // same as CPSR_fs 3962 .Default(~0U); 3963 3964 if (FlagsVal == ~0U) { 3965 if (!Flags.empty()) 3966 return MatchOperand_NoMatch; 3967 else 3968 FlagsVal = 8; // No flag 3969 } 3970 } else if (SpecReg == "cpsr" || SpecReg == "spsr") { 3971 // cpsr_all is an alias for cpsr_fc, as is plain cpsr. 3972 if (Flags == "all" || Flags == "") 3973 Flags = "fc"; 3974 for (int i = 0, e = Flags.size(); i != e; ++i) { 3975 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1)) 3976 .Case("c", 1) 3977 .Case("x", 2) 3978 .Case("s", 4) 3979 .Case("f", 8) 3980 .Default(~0U); 3981 3982 // If some specific flag is already set, it means that some letter is 3983 // present more than once, this is not acceptable. 3984 if (FlagsVal == ~0U || (FlagsVal & Flag)) 3985 return MatchOperand_NoMatch; 3986 FlagsVal |= Flag; 3987 } 3988 } else // No match for special register. 3989 return MatchOperand_NoMatch; 3990 3991 // Special register without flags is NOT equivalent to "fc" flags. 3992 // NOTE: This is a divergence from gas' behavior. Uncommenting the following 3993 // two lines would enable gas compatibility at the expense of breaking 3994 // round-tripping. 3995 // 3996 // if (!FlagsVal) 3997 // FlagsVal = 0x9; 3998 3999 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1) 4000 if (SpecReg == "spsr") 4001 FlagsVal |= 16; 4002 4003 Parser.Lex(); // Eat identifier token. 4004 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S)); 4005 return MatchOperand_Success; 4006 } 4007 4008 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 4009 parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op, 4010 int Low, int High) { 4011 const AsmToken &Tok = Parser.getTok(); 4012 if (Tok.isNot(AsmToken::Identifier)) { 4013 Error(Parser.getTok().getLoc(), Op + " operand expected."); 4014 return MatchOperand_ParseFail; 4015 } 4016 StringRef ShiftName = Tok.getString(); 4017 std::string LowerOp = Op.lower(); 4018 std::string UpperOp = Op.upper(); 4019 if (ShiftName != LowerOp && ShiftName != UpperOp) { 4020 Error(Parser.getTok().getLoc(), Op + " operand expected."); 4021 return MatchOperand_ParseFail; 4022 } 4023 Parser.Lex(); // Eat shift type token. 4024 4025 // There must be a '#' and a shift amount. 4026 if (Parser.getTok().isNot(AsmToken::Hash) && 4027 Parser.getTok().isNot(AsmToken::Dollar)) { 4028 Error(Parser.getTok().getLoc(), "'#' expected"); 4029 return MatchOperand_ParseFail; 4030 } 4031 Parser.Lex(); // Eat hash token. 4032 4033 const MCExpr *ShiftAmount; 4034 SMLoc Loc = Parser.getTok().getLoc(); 4035 SMLoc EndLoc; 4036 if (getParser().parseExpression(ShiftAmount, EndLoc)) { 4037 Error(Loc, "illegal expression"); 4038 return MatchOperand_ParseFail; 4039 } 4040 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); 4041 if (!CE) { 4042 Error(Loc, "constant expression expected"); 4043 return MatchOperand_ParseFail; 4044 } 4045 int Val = CE->getValue(); 4046 if (Val < Low || Val > High) { 4047 Error(Loc, "immediate value out of range"); 4048 return MatchOperand_ParseFail; 4049 } 4050 4051 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc)); 4052 4053 return MatchOperand_Success; 4054 } 4055 4056 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 4057 parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4058 const AsmToken &Tok = Parser.getTok(); 4059 SMLoc S = Tok.getLoc(); 4060 if (Tok.isNot(AsmToken::Identifier)) { 4061 Error(S, "'be' or 'le' operand expected"); 4062 return MatchOperand_ParseFail; 4063 } 4064 int Val = StringSwitch<int>(Tok.getString().lower()) 4065 .Case("be", 1) 4066 .Case("le", 0) 4067 .Default(-1); 4068 Parser.Lex(); // Eat the token. 4069 4070 if (Val == -1) { 4071 Error(S, "'be' or 'le' operand expected"); 4072 return MatchOperand_ParseFail; 4073 } 4074 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val, 4075 getContext()), 4076 S, Tok.getEndLoc())); 4077 return MatchOperand_Success; 4078 } 4079 4080 /// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT 4081 /// instructions. Legal values are: 4082 /// lsl #n 'n' in [0,31] 4083 /// asr #n 'n' in [1,32] 4084 /// n == 32 encoded as n == 0. 4085 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 4086 parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4087 const AsmToken &Tok = Parser.getTok(); 4088 SMLoc S = Tok.getLoc(); 4089 if (Tok.isNot(AsmToken::Identifier)) { 4090 Error(S, "shift operator 'asr' or 'lsl' expected"); 4091 return MatchOperand_ParseFail; 4092 } 4093 StringRef ShiftName = Tok.getString(); 4094 bool isASR; 4095 if (ShiftName == "lsl" || ShiftName == "LSL") 4096 isASR = false; 4097 else if (ShiftName == "asr" || ShiftName == "ASR") 4098 isASR = true; 4099 else { 4100 Error(S, "shift operator 'asr' or 'lsl' expected"); 4101 return MatchOperand_ParseFail; 4102 } 4103 Parser.Lex(); // Eat the operator. 4104 4105 // A '#' and a shift amount. 4106 if (Parser.getTok().isNot(AsmToken::Hash) && 4107 Parser.getTok().isNot(AsmToken::Dollar)) { 4108 Error(Parser.getTok().getLoc(), "'#' expected"); 4109 return MatchOperand_ParseFail; 4110 } 4111 Parser.Lex(); // Eat hash token. 4112 SMLoc ExLoc = Parser.getTok().getLoc(); 4113 4114 const MCExpr *ShiftAmount; 4115 SMLoc EndLoc; 4116 if (getParser().parseExpression(ShiftAmount, EndLoc)) { 4117 Error(ExLoc, "malformed shift expression"); 4118 return MatchOperand_ParseFail; 4119 } 4120 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); 4121 if (!CE) { 4122 Error(ExLoc, "shift amount must be an immediate"); 4123 return MatchOperand_ParseFail; 4124 } 4125 4126 int64_t Val = CE->getValue(); 4127 if (isASR) { 4128 // Shift amount must be in [1,32] 4129 if (Val < 1 || Val > 32) { 4130 Error(ExLoc, "'asr' shift amount must be in range [1,32]"); 4131 return MatchOperand_ParseFail; 4132 } 4133 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode. 4134 if (isThumb() && Val == 32) { 4135 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode"); 4136 return MatchOperand_ParseFail; 4137 } 4138 if (Val == 32) Val = 0; 4139 } else { 4140 // Shift amount must be in [1,32] 4141 if (Val < 0 || Val > 31) { 4142 Error(ExLoc, "'lsr' shift amount must be in range [0,31]"); 4143 return MatchOperand_ParseFail; 4144 } 4145 } 4146 4147 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc)); 4148 4149 return MatchOperand_Success; 4150 } 4151 4152 /// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family 4153 /// of instructions. Legal values are: 4154 /// ror #n 'n' in {0, 8, 16, 24} 4155 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 4156 parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4157 const AsmToken &Tok = Parser.getTok(); 4158 SMLoc S = Tok.getLoc(); 4159 if (Tok.isNot(AsmToken::Identifier)) 4160 return MatchOperand_NoMatch; 4161 StringRef ShiftName = Tok.getString(); 4162 if (ShiftName != "ror" && ShiftName != "ROR") 4163 return MatchOperand_NoMatch; 4164 Parser.Lex(); // Eat the operator. 4165 4166 // A '#' and a rotate amount. 4167 if (Parser.getTok().isNot(AsmToken::Hash) && 4168 Parser.getTok().isNot(AsmToken::Dollar)) { 4169 Error(Parser.getTok().getLoc(), "'#' expected"); 4170 return MatchOperand_ParseFail; 4171 } 4172 Parser.Lex(); // Eat hash token. 4173 SMLoc ExLoc = Parser.getTok().getLoc(); 4174 4175 const MCExpr *ShiftAmount; 4176 SMLoc EndLoc; 4177 if (getParser().parseExpression(ShiftAmount, EndLoc)) { 4178 Error(ExLoc, "malformed rotate expression"); 4179 return MatchOperand_ParseFail; 4180 } 4181 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); 4182 if (!CE) { 4183 Error(ExLoc, "rotate amount must be an immediate"); 4184 return MatchOperand_ParseFail; 4185 } 4186 4187 int64_t Val = CE->getValue(); 4188 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension) 4189 // normally, zero is represented in asm by omitting the rotate operand 4190 // entirely. 4191 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) { 4192 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24"); 4193 return MatchOperand_ParseFail; 4194 } 4195 4196 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc)); 4197 4198 return MatchOperand_Success; 4199 } 4200 4201 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 4202 parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4203 SMLoc S = Parser.getTok().getLoc(); 4204 // The bitfield descriptor is really two operands, the LSB and the width. 4205 if (Parser.getTok().isNot(AsmToken::Hash) && 4206 Parser.getTok().isNot(AsmToken::Dollar)) { 4207 Error(Parser.getTok().getLoc(), "'#' expected"); 4208 return MatchOperand_ParseFail; 4209 } 4210 Parser.Lex(); // Eat hash token. 4211 4212 const MCExpr *LSBExpr; 4213 SMLoc E = Parser.getTok().getLoc(); 4214 if (getParser().parseExpression(LSBExpr)) { 4215 Error(E, "malformed immediate expression"); 4216 return MatchOperand_ParseFail; 4217 } 4218 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr); 4219 if (!CE) { 4220 Error(E, "'lsb' operand must be an immediate"); 4221 return MatchOperand_ParseFail; 4222 } 4223 4224 int64_t LSB = CE->getValue(); 4225 // The LSB must be in the range [0,31] 4226 if (LSB < 0 || LSB > 31) { 4227 Error(E, "'lsb' operand must be in the range [0,31]"); 4228 return MatchOperand_ParseFail; 4229 } 4230 E = Parser.getTok().getLoc(); 4231 4232 // Expect another immediate operand. 4233 if (Parser.getTok().isNot(AsmToken::Comma)) { 4234 Error(Parser.getTok().getLoc(), "too few operands"); 4235 return MatchOperand_ParseFail; 4236 } 4237 Parser.Lex(); // Eat hash token. 4238 if (Parser.getTok().isNot(AsmToken::Hash) && 4239 Parser.getTok().isNot(AsmToken::Dollar)) { 4240 Error(Parser.getTok().getLoc(), "'#' expected"); 4241 return MatchOperand_ParseFail; 4242 } 4243 Parser.Lex(); // Eat hash token. 4244 4245 const MCExpr *WidthExpr; 4246 SMLoc EndLoc; 4247 if (getParser().parseExpression(WidthExpr, EndLoc)) { 4248 Error(E, "malformed immediate expression"); 4249 return MatchOperand_ParseFail; 4250 } 4251 CE = dyn_cast<MCConstantExpr>(WidthExpr); 4252 if (!CE) { 4253 Error(E, "'width' operand must be an immediate"); 4254 return MatchOperand_ParseFail; 4255 } 4256 4257 int64_t Width = CE->getValue(); 4258 // The LSB must be in the range [1,32-lsb] 4259 if (Width < 1 || Width > 32 - LSB) { 4260 Error(E, "'width' operand must be in the range [1,32-lsb]"); 4261 return MatchOperand_ParseFail; 4262 } 4263 4264 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc)); 4265 4266 return MatchOperand_Success; 4267 } 4268 4269 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 4270 parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4271 // Check for a post-index addressing register operand. Specifically: 4272 // postidx_reg := '+' register {, shift} 4273 // | '-' register {, shift} 4274 // | register {, shift} 4275 4276 // This method must return MatchOperand_NoMatch without consuming any tokens 4277 // in the case where there is no match, as other alternatives take other 4278 // parse methods. 4279 AsmToken Tok = Parser.getTok(); 4280 SMLoc S = Tok.getLoc(); 4281 bool haveEaten = false; 4282 bool isAdd = true; 4283 if (Tok.is(AsmToken::Plus)) { 4284 Parser.Lex(); // Eat the '+' token. 4285 haveEaten = true; 4286 } else if (Tok.is(AsmToken::Minus)) { 4287 Parser.Lex(); // Eat the '-' token. 4288 isAdd = false; 4289 haveEaten = true; 4290 } 4291 4292 SMLoc E = Parser.getTok().getEndLoc(); 4293 int Reg = tryParseRegister(); 4294 if (Reg == -1) { 4295 if (!haveEaten) 4296 return MatchOperand_NoMatch; 4297 Error(Parser.getTok().getLoc(), "register expected"); 4298 return MatchOperand_ParseFail; 4299 } 4300 4301 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift; 4302 unsigned ShiftImm = 0; 4303 if (Parser.getTok().is(AsmToken::Comma)) { 4304 Parser.Lex(); // Eat the ','. 4305 if (parseMemRegOffsetShift(ShiftTy, ShiftImm)) 4306 return MatchOperand_ParseFail; 4307 4308 // FIXME: Only approximates end...may include intervening whitespace. 4309 E = Parser.getTok().getLoc(); 4310 } 4311 4312 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy, 4313 ShiftImm, S, E)); 4314 4315 return MatchOperand_Success; 4316 } 4317 4318 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 4319 parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4320 // Check for a post-index addressing register operand. Specifically: 4321 // am3offset := '+' register 4322 // | '-' register 4323 // | register 4324 // | # imm 4325 // | # + imm 4326 // | # - imm 4327 4328 // This method must return MatchOperand_NoMatch without consuming any tokens 4329 // in the case where there is no match, as other alternatives take other 4330 // parse methods. 4331 AsmToken Tok = Parser.getTok(); 4332 SMLoc S = Tok.getLoc(); 4333 4334 // Do immediates first, as we always parse those if we have a '#'. 4335 if (Parser.getTok().is(AsmToken::Hash) || 4336 Parser.getTok().is(AsmToken::Dollar)) { 4337 Parser.Lex(); // Eat '#' or '$'. 4338 // Explicitly look for a '-', as we need to encode negative zero 4339 // differently. 4340 bool isNegative = Parser.getTok().is(AsmToken::Minus); 4341 const MCExpr *Offset; 4342 SMLoc E; 4343 if (getParser().parseExpression(Offset, E)) 4344 return MatchOperand_ParseFail; 4345 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); 4346 if (!CE) { 4347 Error(S, "constant expression expected"); 4348 return MatchOperand_ParseFail; 4349 } 4350 // Negative zero is encoded as the flag value INT32_MIN. 4351 int32_t Val = CE->getValue(); 4352 if (isNegative && Val == 0) 4353 Val = INT32_MIN; 4354 4355 Operands.push_back( 4356 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E)); 4357 4358 return MatchOperand_Success; 4359 } 4360 4361 4362 bool haveEaten = false; 4363 bool isAdd = true; 4364 if (Tok.is(AsmToken::Plus)) { 4365 Parser.Lex(); // Eat the '+' token. 4366 haveEaten = true; 4367 } else if (Tok.is(AsmToken::Minus)) { 4368 Parser.Lex(); // Eat the '-' token. 4369 isAdd = false; 4370 haveEaten = true; 4371 } 4372 4373 Tok = Parser.getTok(); 4374 int Reg = tryParseRegister(); 4375 if (Reg == -1) { 4376 if (!haveEaten) 4377 return MatchOperand_NoMatch; 4378 Error(Tok.getLoc(), "register expected"); 4379 return MatchOperand_ParseFail; 4380 } 4381 4382 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift, 4383 0, S, Tok.getEndLoc())); 4384 4385 return MatchOperand_Success; 4386 } 4387 4388 /// Convert parsed operands to MCInst. Needed here because this instruction 4389 /// only has two register operands, but multiplication is commutative so 4390 /// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN". 4391 void ARMAsmParser:: 4392 cvtThumbMultiply(MCInst &Inst, 4393 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4394 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); 4395 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1); 4396 // If we have a three-operand form, make sure to set Rn to be the operand 4397 // that isn't the same as Rd. 4398 unsigned RegOp = 4; 4399 if (Operands.size() == 6 && 4400 ((ARMOperand*)Operands[4])->getReg() == 4401 ((ARMOperand*)Operands[3])->getReg()) 4402 RegOp = 5; 4403 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1); 4404 Inst.addOperand(Inst.getOperand(0)); 4405 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2); 4406 } 4407 4408 void ARMAsmParser:: 4409 cvtThumbBranches(MCInst &Inst, 4410 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4411 int CondOp = -1, ImmOp = -1; 4412 switch(Inst.getOpcode()) { 4413 case ARM::tB: 4414 case ARM::tBcc: CondOp = 1; ImmOp = 2; break; 4415 4416 case ARM::t2B: 4417 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break; 4418 4419 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches"); 4420 } 4421 // first decide whether or not the branch should be conditional 4422 // by looking at it's location relative to an IT block 4423 if(inITBlock()) { 4424 // inside an IT block we cannot have any conditional branches. any 4425 // such instructions needs to be converted to unconditional form 4426 switch(Inst.getOpcode()) { 4427 case ARM::tBcc: Inst.setOpcode(ARM::tB); break; 4428 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break; 4429 } 4430 } else { 4431 // outside IT blocks we can only have unconditional branches with AL 4432 // condition code or conditional branches with non-AL condition code 4433 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode(); 4434 switch(Inst.getOpcode()) { 4435 case ARM::tB: 4436 case ARM::tBcc: 4437 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc); 4438 break; 4439 case ARM::t2B: 4440 case ARM::t2Bcc: 4441 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc); 4442 break; 4443 } 4444 } 4445 4446 // now decide on encoding size based on branch target range 4447 switch(Inst.getOpcode()) { 4448 // classify tB as either t2B or t1B based on range of immediate operand 4449 case ARM::tB: { 4450 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]); 4451 if(!op->isSignedOffset<11, 1>() && isThumbTwo()) 4452 Inst.setOpcode(ARM::t2B); 4453 break; 4454 } 4455 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand 4456 case ARM::tBcc: { 4457 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]); 4458 if(!op->isSignedOffset<8, 1>() && isThumbTwo()) 4459 Inst.setOpcode(ARM::t2Bcc); 4460 break; 4461 } 4462 } 4463 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1); 4464 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2); 4465 } 4466 4467 /// Parse an ARM memory expression, return false if successful else return true 4468 /// or an error. The first token must be a '[' when called. 4469 bool ARMAsmParser:: 4470 parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4471 SMLoc S, E; 4472 assert(Parser.getTok().is(AsmToken::LBrac) && 4473 "Token is not a Left Bracket"); 4474 S = Parser.getTok().getLoc(); 4475 Parser.Lex(); // Eat left bracket token. 4476 4477 const AsmToken &BaseRegTok = Parser.getTok(); 4478 int BaseRegNum = tryParseRegister(); 4479 if (BaseRegNum == -1) 4480 return Error(BaseRegTok.getLoc(), "register expected"); 4481 4482 // The next token must either be a comma, a colon or a closing bracket. 4483 const AsmToken &Tok = Parser.getTok(); 4484 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) && 4485 !Tok.is(AsmToken::RBrac)) 4486 return Error(Tok.getLoc(), "malformed memory operand"); 4487 4488 if (Tok.is(AsmToken::RBrac)) { 4489 E = Tok.getEndLoc(); 4490 Parser.Lex(); // Eat right bracket token. 4491 4492 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0, 4493 ARM_AM::no_shift, 0, 0, false, 4494 S, E)); 4495 4496 // If there's a pre-indexing writeback marker, '!', just add it as a token 4497 // operand. It's rather odd, but syntactically valid. 4498 if (Parser.getTok().is(AsmToken::Exclaim)) { 4499 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); 4500 Parser.Lex(); // Eat the '!'. 4501 } 4502 4503 return false; 4504 } 4505 4506 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) && 4507 "Lost colon or comma in memory operand?!"); 4508 if (Tok.is(AsmToken::Comma)) { 4509 Parser.Lex(); // Eat the comma. 4510 } 4511 4512 // If we have a ':', it's an alignment specifier. 4513 if (Parser.getTok().is(AsmToken::Colon)) { 4514 Parser.Lex(); // Eat the ':'. 4515 E = Parser.getTok().getLoc(); 4516 SMLoc AlignmentLoc = Tok.getLoc(); 4517 4518 const MCExpr *Expr; 4519 if (getParser().parseExpression(Expr)) 4520 return true; 4521 4522 // The expression has to be a constant. Memory references with relocations 4523 // don't come through here, as they use the <label> forms of the relevant 4524 // instructions. 4525 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr); 4526 if (!CE) 4527 return Error (E, "constant expression expected"); 4528 4529 unsigned Align = 0; 4530 switch (CE->getValue()) { 4531 default: 4532 return Error(E, 4533 "alignment specifier must be 16, 32, 64, 128, or 256 bits"); 4534 case 16: Align = 2; break; 4535 case 32: Align = 4; break; 4536 case 64: Align = 8; break; 4537 case 128: Align = 16; break; 4538 case 256: Align = 32; break; 4539 } 4540 4541 // Now we should have the closing ']' 4542 if (Parser.getTok().isNot(AsmToken::RBrac)) 4543 return Error(Parser.getTok().getLoc(), "']' expected"); 4544 E = Parser.getTok().getEndLoc(); 4545 Parser.Lex(); // Eat right bracket token. 4546 4547 // Don't worry about range checking the value here. That's handled by 4548 // the is*() predicates. 4549 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0, 4550 ARM_AM::no_shift, 0, Align, 4551 false, S, E, AlignmentLoc)); 4552 4553 // If there's a pre-indexing writeback marker, '!', just add it as a token 4554 // operand. 4555 if (Parser.getTok().is(AsmToken::Exclaim)) { 4556 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); 4557 Parser.Lex(); // Eat the '!'. 4558 } 4559 4560 return false; 4561 } 4562 4563 // If we have a '#', it's an immediate offset, else assume it's a register 4564 // offset. Be friendly and also accept a plain integer (without a leading 4565 // hash) for gas compatibility. 4566 if (Parser.getTok().is(AsmToken::Hash) || 4567 Parser.getTok().is(AsmToken::Dollar) || 4568 Parser.getTok().is(AsmToken::Integer)) { 4569 if (Parser.getTok().isNot(AsmToken::Integer)) 4570 Parser.Lex(); // Eat '#' or '$'. 4571 E = Parser.getTok().getLoc(); 4572 4573 bool isNegative = getParser().getTok().is(AsmToken::Minus); 4574 const MCExpr *Offset; 4575 if (getParser().parseExpression(Offset)) 4576 return true; 4577 4578 // The expression has to be a constant. Memory references with relocations 4579 // don't come through here, as they use the <label> forms of the relevant 4580 // instructions. 4581 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); 4582 if (!CE) 4583 return Error (E, "constant expression expected"); 4584 4585 // If the constant was #-0, represent it as INT32_MIN. 4586 int32_t Val = CE->getValue(); 4587 if (isNegative && Val == 0) 4588 CE = MCConstantExpr::Create(INT32_MIN, getContext()); 4589 4590 // Now we should have the closing ']' 4591 if (Parser.getTok().isNot(AsmToken::RBrac)) 4592 return Error(Parser.getTok().getLoc(), "']' expected"); 4593 E = Parser.getTok().getEndLoc(); 4594 Parser.Lex(); // Eat right bracket token. 4595 4596 // Don't worry about range checking the value here. That's handled by 4597 // the is*() predicates. 4598 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0, 4599 ARM_AM::no_shift, 0, 0, 4600 false, S, E)); 4601 4602 // If there's a pre-indexing writeback marker, '!', just add it as a token 4603 // operand. 4604 if (Parser.getTok().is(AsmToken::Exclaim)) { 4605 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); 4606 Parser.Lex(); // Eat the '!'. 4607 } 4608 4609 return false; 4610 } 4611 4612 // The register offset is optionally preceded by a '+' or '-' 4613 bool isNegative = false; 4614 if (Parser.getTok().is(AsmToken::Minus)) { 4615 isNegative = true; 4616 Parser.Lex(); // Eat the '-'. 4617 } else if (Parser.getTok().is(AsmToken::Plus)) { 4618 // Nothing to do. 4619 Parser.Lex(); // Eat the '+'. 4620 } 4621 4622 E = Parser.getTok().getLoc(); 4623 int OffsetRegNum = tryParseRegister(); 4624 if (OffsetRegNum == -1) 4625 return Error(E, "register expected"); 4626 4627 // If there's a shift operator, handle it. 4628 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift; 4629 unsigned ShiftImm = 0; 4630 if (Parser.getTok().is(AsmToken::Comma)) { 4631 Parser.Lex(); // Eat the ','. 4632 if (parseMemRegOffsetShift(ShiftType, ShiftImm)) 4633 return true; 4634 } 4635 4636 // Now we should have the closing ']' 4637 if (Parser.getTok().isNot(AsmToken::RBrac)) 4638 return Error(Parser.getTok().getLoc(), "']' expected"); 4639 E = Parser.getTok().getEndLoc(); 4640 Parser.Lex(); // Eat right bracket token. 4641 4642 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum, 4643 ShiftType, ShiftImm, 0, isNegative, 4644 S, E)); 4645 4646 // If there's a pre-indexing writeback marker, '!', just add it as a token 4647 // operand. 4648 if (Parser.getTok().is(AsmToken::Exclaim)) { 4649 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); 4650 Parser.Lex(); // Eat the '!'. 4651 } 4652 4653 return false; 4654 } 4655 4656 /// parseMemRegOffsetShift - one of these two: 4657 /// ( lsl | lsr | asr | ror ) , # shift_amount 4658 /// rrx 4659 /// return true if it parses a shift otherwise it returns false. 4660 bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St, 4661 unsigned &Amount) { 4662 SMLoc Loc = Parser.getTok().getLoc(); 4663 const AsmToken &Tok = Parser.getTok(); 4664 if (Tok.isNot(AsmToken::Identifier)) 4665 return true; 4666 StringRef ShiftName = Tok.getString(); 4667 if (ShiftName == "lsl" || ShiftName == "LSL" || 4668 ShiftName == "asl" || ShiftName == "ASL") 4669 St = ARM_AM::lsl; 4670 else if (ShiftName == "lsr" || ShiftName == "LSR") 4671 St = ARM_AM::lsr; 4672 else if (ShiftName == "asr" || ShiftName == "ASR") 4673 St = ARM_AM::asr; 4674 else if (ShiftName == "ror" || ShiftName == "ROR") 4675 St = ARM_AM::ror; 4676 else if (ShiftName == "rrx" || ShiftName == "RRX") 4677 St = ARM_AM::rrx; 4678 else 4679 return Error(Loc, "illegal shift operator"); 4680 Parser.Lex(); // Eat shift type token. 4681 4682 // rrx stands alone. 4683 Amount = 0; 4684 if (St != ARM_AM::rrx) { 4685 Loc = Parser.getTok().getLoc(); 4686 // A '#' and a shift amount. 4687 const AsmToken &HashTok = Parser.getTok(); 4688 if (HashTok.isNot(AsmToken::Hash) && 4689 HashTok.isNot(AsmToken::Dollar)) 4690 return Error(HashTok.getLoc(), "'#' expected"); 4691 Parser.Lex(); // Eat hash token. 4692 4693 const MCExpr *Expr; 4694 if (getParser().parseExpression(Expr)) 4695 return true; 4696 // Range check the immediate. 4697 // lsl, ror: 0 <= imm <= 31 4698 // lsr, asr: 0 <= imm <= 32 4699 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr); 4700 if (!CE) 4701 return Error(Loc, "shift amount must be an immediate"); 4702 int64_t Imm = CE->getValue(); 4703 if (Imm < 0 || 4704 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) || 4705 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32)) 4706 return Error(Loc, "immediate shift value out of range"); 4707 // If <ShiftTy> #0, turn it into a no_shift. 4708 if (Imm == 0) 4709 St = ARM_AM::lsl; 4710 // For consistency, treat lsr #32 and asr #32 as having immediate value 0. 4711 if (Imm == 32) 4712 Imm = 0; 4713 Amount = Imm; 4714 } 4715 4716 return false; 4717 } 4718 4719 /// parseFPImm - A floating point immediate expression operand. 4720 ARMAsmParser::OperandMatchResultTy ARMAsmParser:: 4721 parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 4722 // Anything that can accept a floating point constant as an operand 4723 // needs to go through here, as the regular parseExpression is 4724 // integer only. 4725 // 4726 // This routine still creates a generic Immediate operand, containing 4727 // a bitcast of the 64-bit floating point value. The various operands 4728 // that accept floats can check whether the value is valid for them 4729 // via the standard is*() predicates. 4730 4731 SMLoc S = Parser.getTok().getLoc(); 4732 4733 if (Parser.getTok().isNot(AsmToken::Hash) && 4734 Parser.getTok().isNot(AsmToken::Dollar)) 4735 return MatchOperand_NoMatch; 4736 4737 // Disambiguate the VMOV forms that can accept an FP immediate. 4738 // vmov.f32 <sreg>, #imm 4739 // vmov.f64 <dreg>, #imm 4740 // vmov.f32 <dreg>, #imm @ vector f32x2 4741 // vmov.f32 <qreg>, #imm @ vector f32x4 4742 // 4743 // There are also the NEON VMOV instructions which expect an 4744 // integer constant. Make sure we don't try to parse an FPImm 4745 // for these: 4746 // vmov.i{8|16|32|64} <dreg|qreg>, #imm 4747 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]); 4748 bool isVmovf = TyOp->isToken() && (TyOp->getToken() == ".f32" || 4749 TyOp->getToken() == ".f64"); 4750 ARMOperand *Mnemonic = static_cast<ARMOperand*>(Operands[0]); 4751 bool isFconst = Mnemonic->isToken() && (Mnemonic->getToken() == "fconstd" || 4752 Mnemonic->getToken() == "fconsts"); 4753 if (!(isVmovf || isFconst)) 4754 return MatchOperand_NoMatch; 4755 4756 Parser.Lex(); // Eat '#' or '$'. 4757 4758 // Handle negation, as that still comes through as a separate token. 4759 bool isNegative = false; 4760 if (Parser.getTok().is(AsmToken::Minus)) { 4761 isNegative = true; 4762 Parser.Lex(); 4763 } 4764 const AsmToken &Tok = Parser.getTok(); 4765 SMLoc Loc = Tok.getLoc(); 4766 if (Tok.is(AsmToken::Real) && isVmovf) { 4767 APFloat RealVal(APFloat::IEEEsingle, Tok.getString()); 4768 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue(); 4769 // If we had a '-' in front, toggle the sign bit. 4770 IntVal ^= (uint64_t)isNegative << 31; 4771 Parser.Lex(); // Eat the token. 4772 Operands.push_back(ARMOperand::CreateImm( 4773 MCConstantExpr::Create(IntVal, getContext()), 4774 S, Parser.getTok().getLoc())); 4775 return MatchOperand_Success; 4776 } 4777 // Also handle plain integers. Instructions which allow floating point 4778 // immediates also allow a raw encoded 8-bit value. 4779 if (Tok.is(AsmToken::Integer) && isFconst) { 4780 int64_t Val = Tok.getIntVal(); 4781 Parser.Lex(); // Eat the token. 4782 if (Val > 255 || Val < 0) { 4783 Error(Loc, "encoded floating point value out of range"); 4784 return MatchOperand_ParseFail; 4785 } 4786 float RealVal = ARM_AM::getFPImmFloat(Val); 4787 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue(); 4788 4789 Operands.push_back(ARMOperand::CreateImm( 4790 MCConstantExpr::Create(Val, getContext()), S, 4791 Parser.getTok().getLoc())); 4792 return MatchOperand_Success; 4793 } 4794 4795 Error(Loc, "invalid floating point immediate"); 4796 return MatchOperand_ParseFail; 4797 } 4798 4799 /// Parse a arm instruction operand. For now this parses the operand regardless 4800 /// of the mnemonic. 4801 bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, 4802 StringRef Mnemonic) { 4803 SMLoc S, E; 4804 4805 // Check if the current operand has a custom associated parser, if so, try to 4806 // custom parse the operand, or fallback to the general approach. 4807 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); 4808 if (ResTy == MatchOperand_Success) 4809 return false; 4810 // If there wasn't a custom match, try the generic matcher below. Otherwise, 4811 // there was a match, but an error occurred, in which case, just return that 4812 // the operand parsing failed. 4813 if (ResTy == MatchOperand_ParseFail) 4814 return true; 4815 4816 switch (getLexer().getKind()) { 4817 default: 4818 Error(Parser.getTok().getLoc(), "unexpected token in operand"); 4819 return true; 4820 case AsmToken::Identifier: { 4821 // If we've seen a branch mnemonic, the next operand must be a label. This 4822 // is true even if the label is a register name. So "br r1" means branch to 4823 // label "r1". 4824 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl"; 4825 if (!ExpectLabel) { 4826 if (!tryParseRegisterWithWriteBack(Operands)) 4827 return false; 4828 int Res = tryParseShiftRegister(Operands); 4829 if (Res == 0) // success 4830 return false; 4831 else if (Res == -1) // irrecoverable error 4832 return true; 4833 // If this is VMRS, check for the apsr_nzcv operand. 4834 if (Mnemonic == "vmrs" && 4835 Parser.getTok().getString().equals_lower("apsr_nzcv")) { 4836 S = Parser.getTok().getLoc(); 4837 Parser.Lex(); 4838 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S)); 4839 return false; 4840 } 4841 } 4842 4843 // Fall though for the Identifier case that is not a register or a 4844 // special name. 4845 } 4846 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4) 4847 case AsmToken::Integer: // things like 1f and 2b as a branch targets 4848 case AsmToken::String: // quoted label names. 4849 case AsmToken::Dot: { // . as a branch target 4850 // This was not a register so parse other operands that start with an 4851 // identifier (like labels) as expressions and create them as immediates. 4852 const MCExpr *IdVal; 4853 S = Parser.getTok().getLoc(); 4854 if (getParser().parseExpression(IdVal)) 4855 return true; 4856 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); 4857 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); 4858 return false; 4859 } 4860 case AsmToken::LBrac: 4861 return parseMemory(Operands); 4862 case AsmToken::LCurly: 4863 return parseRegisterList(Operands); 4864 case AsmToken::Dollar: 4865 case AsmToken::Hash: { 4866 // #42 -> immediate. 4867 S = Parser.getTok().getLoc(); 4868 Parser.Lex(); 4869 4870 if (Parser.getTok().isNot(AsmToken::Colon)) { 4871 bool isNegative = Parser.getTok().is(AsmToken::Minus); 4872 const MCExpr *ImmVal; 4873 if (getParser().parseExpression(ImmVal)) 4874 return true; 4875 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal); 4876 if (CE) { 4877 int32_t Val = CE->getValue(); 4878 if (isNegative && Val == 0) 4879 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext()); 4880 } 4881 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); 4882 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); 4883 4884 // There can be a trailing '!' on operands that we want as a separate 4885 // '!' Token operand. Handle that here. For example, the compatibility 4886 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'. 4887 if (Parser.getTok().is(AsmToken::Exclaim)) { 4888 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(), 4889 Parser.getTok().getLoc())); 4890 Parser.Lex(); // Eat exclaim token 4891 } 4892 return false; 4893 } 4894 // w/ a ':' after the '#', it's just like a plain ':'. 4895 // FALLTHROUGH 4896 } 4897 case AsmToken::Colon: { 4898 // ":lower16:" and ":upper16:" expression prefixes 4899 // FIXME: Check it's an expression prefix, 4900 // e.g. (FOO - :lower16:BAR) isn't legal. 4901 ARMMCExpr::VariantKind RefKind; 4902 if (parsePrefix(RefKind)) 4903 return true; 4904 4905 const MCExpr *SubExprVal; 4906 if (getParser().parseExpression(SubExprVal)) 4907 return true; 4908 4909 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, 4910 getContext()); 4911 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); 4912 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); 4913 return false; 4914 } 4915 case AsmToken::Equal: { 4916 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val) 4917 return Error(Parser.getTok().getLoc(), "unexpected token in operand"); 4918 4919 Parser.Lex(); // Eat '=' 4920 const MCExpr *SubExprVal; 4921 if (getParser().parseExpression(SubExprVal)) 4922 return true; 4923 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); 4924 4925 const MCExpr *CPLoc = getTargetStreamer().addConstantPoolEntry(SubExprVal); 4926 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E)); 4927 return false; 4928 } 4929 } 4930 } 4931 4932 // parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. 4933 // :lower16: and :upper16:. 4934 bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) { 4935 RefKind = ARMMCExpr::VK_ARM_None; 4936 4937 // consume an optional '#' (GNU compatibility) 4938 if (getLexer().is(AsmToken::Hash)) 4939 Parser.Lex(); 4940 4941 // :lower16: and :upper16: modifiers 4942 assert(getLexer().is(AsmToken::Colon) && "expected a :"); 4943 Parser.Lex(); // Eat ':' 4944 4945 if (getLexer().isNot(AsmToken::Identifier)) { 4946 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); 4947 return true; 4948 } 4949 4950 StringRef IDVal = Parser.getTok().getIdentifier(); 4951 if (IDVal == "lower16") { 4952 RefKind = ARMMCExpr::VK_ARM_LO16; 4953 } else if (IDVal == "upper16") { 4954 RefKind = ARMMCExpr::VK_ARM_HI16; 4955 } else { 4956 Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); 4957 return true; 4958 } 4959 Parser.Lex(); 4960 4961 if (getLexer().isNot(AsmToken::Colon)) { 4962 Error(Parser.getTok().getLoc(), "unexpected token after prefix"); 4963 return true; 4964 } 4965 Parser.Lex(); // Eat the last ':' 4966 return false; 4967 } 4968 4969 /// \brief Given a mnemonic, split out possible predication code and carry 4970 /// setting letters to form a canonical mnemonic and flags. 4971 // 4972 // FIXME: Would be nice to autogen this. 4973 // FIXME: This is a bit of a maze of special cases. 4974 StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic, 4975 unsigned &PredicationCode, 4976 bool &CarrySetting, 4977 unsigned &ProcessorIMod, 4978 StringRef &ITMask) { 4979 PredicationCode = ARMCC::AL; 4980 CarrySetting = false; 4981 ProcessorIMod = 0; 4982 4983 // Ignore some mnemonics we know aren't predicated forms. 4984 // 4985 // FIXME: Would be nice to autogen this. 4986 if ((Mnemonic == "movs" && isThumb()) || 4987 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" || 4988 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || 4989 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" || 4990 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" || 4991 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" || 4992 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" || 4993 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" || 4994 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" || 4995 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || 4996 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || 4997 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" || 4998 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel")) 4999 return Mnemonic; 5000 5001 // First, split out any predication code. Ignore mnemonics we know aren't 5002 // predicated but do have a carry-set and so weren't caught above. 5003 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" && 5004 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" && 5005 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" && 5006 Mnemonic != "sbcs" && Mnemonic != "rscs") { 5007 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) 5008 .Case("eq", ARMCC::EQ) 5009 .Case("ne", ARMCC::NE) 5010 .Case("hs", ARMCC::HS) 5011 .Case("cs", ARMCC::HS) 5012 .Case("lo", ARMCC::LO) 5013 .Case("cc", ARMCC::LO) 5014 .Case("mi", ARMCC::MI) 5015 .Case("pl", ARMCC::PL) 5016 .Case("vs", ARMCC::VS) 5017 .Case("vc", ARMCC::VC) 5018 .Case("hi", ARMCC::HI) 5019 .Case("ls", ARMCC::LS) 5020 .Case("ge", ARMCC::GE) 5021 .Case("lt", ARMCC::LT) 5022 .Case("gt", ARMCC::GT) 5023 .Case("le", ARMCC::LE) 5024 .Case("al", ARMCC::AL) 5025 .Default(~0U); 5026 if (CC != ~0U) { 5027 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); 5028 PredicationCode = CC; 5029 } 5030 } 5031 5032 // Next, determine if we have a carry setting bit. We explicitly ignore all 5033 // the instructions we know end in 's'. 5034 if (Mnemonic.endswith("s") && 5035 !(Mnemonic == "cps" || Mnemonic == "mls" || 5036 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" || 5037 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" || 5038 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" || 5039 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" || 5040 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" || 5041 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" || 5042 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" || 5043 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" || 5044 (Mnemonic == "movs" && isThumb()))) { 5045 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); 5046 CarrySetting = true; 5047 } 5048 5049 // The "cps" instruction can have a interrupt mode operand which is glued into 5050 // the mnemonic. Check if this is the case, split it and parse the imod op 5051 if (Mnemonic.startswith("cps")) { 5052 // Split out any imod code. 5053 unsigned IMod = 5054 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2)) 5055 .Case("ie", ARM_PROC::IE) 5056 .Case("id", ARM_PROC::ID) 5057 .Default(~0U); 5058 if (IMod != ~0U) { 5059 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2); 5060 ProcessorIMod = IMod; 5061 } 5062 } 5063 5064 // The "it" instruction has the condition mask on the end of the mnemonic. 5065 if (Mnemonic.startswith("it")) { 5066 ITMask = Mnemonic.slice(2, Mnemonic.size()); 5067 Mnemonic = Mnemonic.slice(0, 2); 5068 } 5069 5070 return Mnemonic; 5071 } 5072 5073 /// \brief Given a canonical mnemonic, determine if the instruction ever allows 5074 /// inclusion of carry set or predication code operands. 5075 // 5076 // FIXME: It would be nice to autogen this. 5077 void ARMAsmParser:: 5078 getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst, 5079 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) { 5080 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || 5081 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || 5082 Mnemonic == "add" || Mnemonic == "adc" || 5083 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || 5084 Mnemonic == "orr" || Mnemonic == "mvn" || 5085 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || 5086 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" || 5087 Mnemonic == "vfm" || Mnemonic == "vfnm" || 5088 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" || 5089 Mnemonic == "mla" || Mnemonic == "smlal" || 5090 Mnemonic == "umlal" || Mnemonic == "umull"))) { 5091 CanAcceptCarrySet = true; 5092 } else 5093 CanAcceptCarrySet = false; 5094 5095 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" || 5096 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" || 5097 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" || 5098 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") || 5099 Mnemonic.startswith("vsel") || 5100 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" || 5101 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" || 5102 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" || 5103 Mnemonic == "vrintm" || Mnemonic.startswith("aes") || 5104 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") || 5105 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) { 5106 // These mnemonics are never predicable 5107 CanAcceptPredicationCode = false; 5108 } else if (!isThumb()) { 5109 // Some instructions are only predicable in Thumb mode 5110 CanAcceptPredicationCode 5111 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" && 5112 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" && 5113 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" && 5114 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" && 5115 Mnemonic != "ldc2" && Mnemonic != "ldc2l" && 5116 Mnemonic != "stc2" && Mnemonic != "stc2l" && 5117 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs"); 5118 } else if (isThumbOne()) { 5119 if (hasV6MOps()) 5120 CanAcceptPredicationCode = Mnemonic != "movs"; 5121 else 5122 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs"; 5123 } else 5124 CanAcceptPredicationCode = true; 5125 } 5126 5127 bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic, 5128 SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 5129 // FIXME: This is all horribly hacky. We really need a better way to deal 5130 // with optional operands like this in the matcher table. 5131 5132 // The 'mov' mnemonic is special. One variant has a cc_out operand, while 5133 // another does not. Specifically, the MOVW instruction does not. So we 5134 // special case it here and remove the defaulted (non-setting) cc_out 5135 // operand if that's the instruction we're trying to match. 5136 // 5137 // We do this as post-processing of the explicit operands rather than just 5138 // conditionally adding the cc_out in the first place because we need 5139 // to check the type of the parsed immediate operand. 5140 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() && 5141 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() && 5142 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() && 5143 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) 5144 return true; 5145 5146 // Register-register 'add' for thumb does not have a cc_out operand 5147 // when there are only two register operands. 5148 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 && 5149 static_cast<ARMOperand*>(Operands[3])->isReg() && 5150 static_cast<ARMOperand*>(Operands[4])->isReg() && 5151 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) 5152 return true; 5153 // Register-register 'add' for thumb does not have a cc_out operand 5154 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do 5155 // have to check the immediate range here since Thumb2 has a variant 5156 // that can handle a different range and has a cc_out operand. 5157 if (((isThumb() && Mnemonic == "add") || 5158 (isThumbTwo() && Mnemonic == "sub")) && 5159 Operands.size() == 6 && 5160 static_cast<ARMOperand*>(Operands[3])->isReg() && 5161 static_cast<ARMOperand*>(Operands[4])->isReg() && 5162 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP && 5163 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 && 5164 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) || 5165 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4())) 5166 return true; 5167 // For Thumb2, add/sub immediate does not have a cc_out operand for the 5168 // imm0_4095 variant. That's the least-preferred variant when 5169 // selecting via the generic "add" mnemonic, so to know that we 5170 // should remove the cc_out operand, we have to explicitly check that 5171 // it's not one of the other variants. Ugh. 5172 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") && 5173 Operands.size() == 6 && 5174 static_cast<ARMOperand*>(Operands[3])->isReg() && 5175 static_cast<ARMOperand*>(Operands[4])->isReg() && 5176 static_cast<ARMOperand*>(Operands[5])->isImm()) { 5177 // Nest conditions rather than one big 'if' statement for readability. 5178 // 5179 // If both registers are low, we're in an IT block, and the immediate is 5180 // in range, we should use encoding T1 instead, which has a cc_out. 5181 if (inITBlock() && 5182 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) && 5183 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) && 5184 static_cast<ARMOperand*>(Operands[5])->isImm0_7()) 5185 return false; 5186 // Check against T3. If the second register is the PC, this is an 5187 // alternate form of ADR, which uses encoding T4, so check for that too. 5188 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC && 5189 static_cast<ARMOperand*>(Operands[5])->isT2SOImm()) 5190 return false; 5191 5192 // Otherwise, we use encoding T4, which does not have a cc_out 5193 // operand. 5194 return true; 5195 } 5196 5197 // The thumb2 multiply instruction doesn't have a CCOut register, so 5198 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to 5199 // use the 16-bit encoding or not. 5200 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 && 5201 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 && 5202 static_cast<ARMOperand*>(Operands[3])->isReg() && 5203 static_cast<ARMOperand*>(Operands[4])->isReg() && 5204 static_cast<ARMOperand*>(Operands[5])->isReg() && 5205 // If the registers aren't low regs, the destination reg isn't the 5206 // same as one of the source regs, or the cc_out operand is zero 5207 // outside of an IT block, we have to use the 32-bit encoding, so 5208 // remove the cc_out operand. 5209 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) || 5210 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) || 5211 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) || 5212 !inITBlock() || 5213 (static_cast<ARMOperand*>(Operands[3])->getReg() != 5214 static_cast<ARMOperand*>(Operands[5])->getReg() && 5215 static_cast<ARMOperand*>(Operands[3])->getReg() != 5216 static_cast<ARMOperand*>(Operands[4])->getReg()))) 5217 return true; 5218 5219 // Also check the 'mul' syntax variant that doesn't specify an explicit 5220 // destination register. 5221 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 && 5222 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 && 5223 static_cast<ARMOperand*>(Operands[3])->isReg() && 5224 static_cast<ARMOperand*>(Operands[4])->isReg() && 5225 // If the registers aren't low regs or the cc_out operand is zero 5226 // outside of an IT block, we have to use the 32-bit encoding, so 5227 // remove the cc_out operand. 5228 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) || 5229 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) || 5230 !inITBlock())) 5231 return true; 5232 5233 5234 5235 // Register-register 'add/sub' for thumb does not have a cc_out operand 5236 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also 5237 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't 5238 // right, this will result in better diagnostics (which operand is off) 5239 // anyway. 5240 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") && 5241 (Operands.size() == 5 || Operands.size() == 6) && 5242 static_cast<ARMOperand*>(Operands[3])->isReg() && 5243 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP && 5244 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 && 5245 (static_cast<ARMOperand*>(Operands[4])->isImm() || 5246 (Operands.size() == 6 && 5247 static_cast<ARMOperand*>(Operands[5])->isImm()))) 5248 return true; 5249 5250 return false; 5251 } 5252 5253 bool ARMAsmParser::shouldOmitPredicateOperand( 5254 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) { 5255 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON 5256 unsigned RegIdx = 3; 5257 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") && 5258 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") { 5259 if (static_cast<ARMOperand *>(Operands[3])->isToken() && 5260 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32") 5261 RegIdx = 4; 5262 5263 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() && 5264 (ARMMCRegisterClasses[ARM::DPRRegClassID] 5265 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) || 5266 ARMMCRegisterClasses[ARM::QPRRegClassID] 5267 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()))) 5268 return true; 5269 } 5270 return false; 5271 } 5272 5273 static bool isDataTypeToken(StringRef Tok) { 5274 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" || 5275 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" || 5276 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" || 5277 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" || 5278 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" || 5279 Tok == ".f" || Tok == ".d"; 5280 } 5281 5282 // FIXME: This bit should probably be handled via an explicit match class 5283 // in the .td files that matches the suffix instead of having it be 5284 // a literal string token the way it is now. 5285 static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) { 5286 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm"); 5287 } 5288 static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features, 5289 unsigned VariantID); 5290 5291 static bool RequiresVFPRegListValidation(StringRef Inst, 5292 bool &AcceptSinglePrecisionOnly, 5293 bool &AcceptDoublePrecisionOnly) { 5294 if (Inst.size() < 7) 5295 return false; 5296 5297 if (Inst.startswith("fldm") || Inst.startswith("fstm")) { 5298 StringRef AddressingMode = Inst.substr(4, 2); 5299 if (AddressingMode == "ia" || AddressingMode == "db" || 5300 AddressingMode == "ea" || AddressingMode == "fd") { 5301 AcceptSinglePrecisionOnly = Inst[6] == 's'; 5302 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x'; 5303 return true; 5304 } 5305 } 5306 5307 return false; 5308 } 5309 5310 /// Parse an arm instruction mnemonic followed by its operands. 5311 bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name, 5312 SMLoc NameLoc, 5313 SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 5314 // FIXME: Can this be done via tablegen in some fashion? 5315 bool RequireVFPRegisterListCheck; 5316 bool AcceptSinglePrecisionOnly; 5317 bool AcceptDoublePrecisionOnly; 5318 RequireVFPRegisterListCheck = 5319 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly, 5320 AcceptDoublePrecisionOnly); 5321 5322 // Apply mnemonic aliases before doing anything else, as the destination 5323 // mnemonic may include suffices and we want to handle them normally. 5324 // The generic tblgen'erated code does this later, at the start of 5325 // MatchInstructionImpl(), but that's too late for aliases that include 5326 // any sort of suffix. 5327 unsigned AvailableFeatures = getAvailableFeatures(); 5328 unsigned AssemblerDialect = getParser().getAssemblerDialect(); 5329 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect); 5330 5331 // First check for the ARM-specific .req directive. 5332 if (Parser.getTok().is(AsmToken::Identifier) && 5333 Parser.getTok().getIdentifier() == ".req") { 5334 parseDirectiveReq(Name, NameLoc); 5335 // We always return 'error' for this, as we're done with this 5336 // statement and don't need to match the 'instruction." 5337 return true; 5338 } 5339 5340 // Create the leading tokens for the mnemonic, split by '.' characters. 5341 size_t Start = 0, Next = Name.find('.'); 5342 StringRef Mnemonic = Name.slice(Start, Next); 5343 5344 // Split out the predication code and carry setting flag from the mnemonic. 5345 unsigned PredicationCode; 5346 unsigned ProcessorIMod; 5347 bool CarrySetting; 5348 StringRef ITMask; 5349 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting, 5350 ProcessorIMod, ITMask); 5351 5352 // In Thumb1, only the branch (B) instruction can be predicated. 5353 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") { 5354 Parser.eatToEndOfStatement(); 5355 return Error(NameLoc, "conditional execution not supported in Thumb1"); 5356 } 5357 5358 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc)); 5359 5360 // Handle the IT instruction ITMask. Convert it to a bitmask. This 5361 // is the mask as it will be for the IT encoding if the conditional 5362 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case 5363 // where the conditional bit0 is zero, the instruction post-processing 5364 // will adjust the mask accordingly. 5365 if (Mnemonic == "it") { 5366 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2); 5367 if (ITMask.size() > 3) { 5368 Parser.eatToEndOfStatement(); 5369 return Error(Loc, "too many conditions on IT instruction"); 5370 } 5371 unsigned Mask = 8; 5372 for (unsigned i = ITMask.size(); i != 0; --i) { 5373 char pos = ITMask[i - 1]; 5374 if (pos != 't' && pos != 'e') { 5375 Parser.eatToEndOfStatement(); 5376 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'"); 5377 } 5378 Mask >>= 1; 5379 if (ITMask[i - 1] == 't') 5380 Mask |= 8; 5381 } 5382 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc)); 5383 } 5384 5385 // FIXME: This is all a pretty gross hack. We should automatically handle 5386 // optional operands like this via tblgen. 5387 5388 // Next, add the CCOut and ConditionCode operands, if needed. 5389 // 5390 // For mnemonics which can ever incorporate a carry setting bit or predication 5391 // code, our matching model involves us always generating CCOut and 5392 // ConditionCode operands to match the mnemonic "as written" and then we let 5393 // the matcher deal with finding the right instruction or generating an 5394 // appropriate error. 5395 bool CanAcceptCarrySet, CanAcceptPredicationCode; 5396 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode); 5397 5398 // If we had a carry-set on an instruction that can't do that, issue an 5399 // error. 5400 if (!CanAcceptCarrySet && CarrySetting) { 5401 Parser.eatToEndOfStatement(); 5402 return Error(NameLoc, "instruction '" + Mnemonic + 5403 "' can not set flags, but 's' suffix specified"); 5404 } 5405 // If we had a predication code on an instruction that can't do that, issue an 5406 // error. 5407 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) { 5408 Parser.eatToEndOfStatement(); 5409 return Error(NameLoc, "instruction '" + Mnemonic + 5410 "' is not predicable, but condition code specified"); 5411 } 5412 5413 // Add the carry setting operand, if necessary. 5414 if (CanAcceptCarrySet) { 5415 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size()); 5416 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, 5417 Loc)); 5418 } 5419 5420 // Add the predication code operand, if necessary. 5421 if (CanAcceptPredicationCode) { 5422 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() + 5423 CarrySetting); 5424 Operands.push_back(ARMOperand::CreateCondCode( 5425 ARMCC::CondCodes(PredicationCode), Loc)); 5426 } 5427 5428 // Add the processor imod operand, if necessary. 5429 if (ProcessorIMod) { 5430 Operands.push_back(ARMOperand::CreateImm( 5431 MCConstantExpr::Create(ProcessorIMod, getContext()), 5432 NameLoc, NameLoc)); 5433 } 5434 5435 // Add the remaining tokens in the mnemonic. 5436 while (Next != StringRef::npos) { 5437 Start = Next; 5438 Next = Name.find('.', Start + 1); 5439 StringRef ExtraToken = Name.slice(Start, Next); 5440 5441 // Some NEON instructions have an optional datatype suffix that is 5442 // completely ignored. Check for that. 5443 if (isDataTypeToken(ExtraToken) && 5444 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken)) 5445 continue; 5446 5447 // For for ARM mode generate an error if the .n qualifier is used. 5448 if (ExtraToken == ".n" && !isThumb()) { 5449 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start); 5450 Parser.eatToEndOfStatement(); 5451 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in " 5452 "arm mode"); 5453 } 5454 5455 // The .n qualifier is always discarded as that is what the tables 5456 // and matcher expect. In ARM mode the .w qualifier has no effect, 5457 // so discard it to avoid errors that can be caused by the matcher. 5458 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) { 5459 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start); 5460 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc)); 5461 } 5462 } 5463 5464 // Read the remaining operands. 5465 if (getLexer().isNot(AsmToken::EndOfStatement)) { 5466 // Read the first operand. 5467 if (parseOperand(Operands, Mnemonic)) { 5468 Parser.eatToEndOfStatement(); 5469 return true; 5470 } 5471 5472 while (getLexer().is(AsmToken::Comma)) { 5473 Parser.Lex(); // Eat the comma. 5474 5475 // Parse and remember the operand. 5476 if (parseOperand(Operands, Mnemonic)) { 5477 Parser.eatToEndOfStatement(); 5478 return true; 5479 } 5480 } 5481 } 5482 5483 if (getLexer().isNot(AsmToken::EndOfStatement)) { 5484 SMLoc Loc = getLexer().getLoc(); 5485 Parser.eatToEndOfStatement(); 5486 return Error(Loc, "unexpected token in argument list"); 5487 } 5488 5489 Parser.Lex(); // Consume the EndOfStatement 5490 5491 if (RequireVFPRegisterListCheck) { 5492 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back()); 5493 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList()) 5494 return Error(Op->getStartLoc(), 5495 "VFP/Neon single precision register expected"); 5496 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList()) 5497 return Error(Op->getStartLoc(), 5498 "VFP/Neon double precision register expected"); 5499 } 5500 5501 // Some instructions, mostly Thumb, have forms for the same mnemonic that 5502 // do and don't have a cc_out optional-def operand. With some spot-checks 5503 // of the operand list, we can figure out which variant we're trying to 5504 // parse and adjust accordingly before actually matching. We shouldn't ever 5505 // try to remove a cc_out operand that was explicitly set on the the 5506 // mnemonic, of course (CarrySetting == true). Reason number #317 the 5507 // table driven matcher doesn't fit well with the ARM instruction set. 5508 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) { 5509 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); 5510 Operands.erase(Operands.begin() + 1); 5511 delete Op; 5512 } 5513 5514 // Some instructions have the same mnemonic, but don't always 5515 // have a predicate. Distinguish them here and delete the 5516 // predicate if needed. 5517 if (shouldOmitPredicateOperand(Mnemonic, Operands)) { 5518 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); 5519 Operands.erase(Operands.begin() + 1); 5520 delete Op; 5521 } 5522 5523 // ARM mode 'blx' need special handling, as the register operand version 5524 // is predicable, but the label operand version is not. So, we can't rely 5525 // on the Mnemonic based checking to correctly figure out when to put 5526 // a k_CondCode operand in the list. If we're trying to match the label 5527 // version, remove the k_CondCode operand here. 5528 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 && 5529 static_cast<ARMOperand*>(Operands[2])->isImm()) { 5530 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); 5531 Operands.erase(Operands.begin() + 1); 5532 delete Op; 5533 } 5534 5535 // Adjust operands of ldrexd/strexd to MCK_GPRPair. 5536 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint, 5537 // a single GPRPair reg operand is used in the .td file to replace the two 5538 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically 5539 // expressed as a GPRPair, so we have to manually merge them. 5540 // FIXME: We would really like to be able to tablegen'erate this. 5541 if (!isThumb() && Operands.size() > 4 && 5542 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" || 5543 Mnemonic == "stlexd")) { 5544 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd"); 5545 unsigned Idx = isLoad ? 2 : 3; 5546 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]); 5547 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]); 5548 5549 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID); 5550 // Adjust only if Op1 and Op2 are GPRs. 5551 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) && 5552 MRC.contains(Op2->getReg())) { 5553 unsigned Reg1 = Op1->getReg(); 5554 unsigned Reg2 = Op2->getReg(); 5555 unsigned Rt = MRI->getEncodingValue(Reg1); 5556 unsigned Rt2 = MRI->getEncodingValue(Reg2); 5557 5558 // Rt2 must be Rt + 1 and Rt must be even. 5559 if (Rt + 1 != Rt2 || (Rt & 1)) { 5560 Error(Op2->getStartLoc(), isLoad ? 5561 "destination operands must be sequential" : 5562 "source operands must be sequential"); 5563 return true; 5564 } 5565 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0, 5566 &(MRI->getRegClass(ARM::GPRPairRegClassID))); 5567 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2); 5568 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg( 5569 NewReg, Op1->getStartLoc(), Op2->getEndLoc())); 5570 delete Op1; 5571 delete Op2; 5572 } 5573 } 5574 5575 // GNU Assembler extension (compatibility) 5576 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) { 5577 ARMOperand *Op2 = static_cast<ARMOperand *>(Operands[2]); 5578 ARMOperand *Op3 = static_cast<ARMOperand *>(Operands[3]); 5579 if (Op3->isMem()) { 5580 assert(Op2->isReg() && "expected register argument"); 5581 5582 unsigned SuperReg = MRI->getMatchingSuperReg( 5583 Op2->getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID)); 5584 5585 assert(SuperReg && "expected register pair"); 5586 5587 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1); 5588 5589 Operands.insert(Operands.begin() + 3, 5590 ARMOperand::CreateReg(PairedReg, 5591 Op2->getStartLoc(), 5592 Op2->getEndLoc())); 5593 } 5594 } 5595 5596 // FIXME: As said above, this is all a pretty gross hack. This instruction 5597 // does not fit with other "subs" and tblgen. 5598 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction 5599 // so the Mnemonic is the original name "subs" and delete the predicate 5600 // operand so it will match the table entry. 5601 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 && 5602 static_cast<ARMOperand*>(Operands[3])->isReg() && 5603 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC && 5604 static_cast<ARMOperand*>(Operands[4])->isReg() && 5605 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR && 5606 static_cast<ARMOperand*>(Operands[5])->isImm()) { 5607 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]); 5608 Operands.erase(Operands.begin()); 5609 delete Op0; 5610 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc)); 5611 5612 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]); 5613 Operands.erase(Operands.begin() + 1); 5614 delete Op1; 5615 } 5616 return false; 5617 } 5618 5619 // Validate context-sensitive operand constraints. 5620 5621 // return 'true' if register list contains non-low GPR registers, 5622 // 'false' otherwise. If Reg is in the register list or is HiReg, set 5623 // 'containsReg' to true. 5624 static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg, 5625 unsigned HiReg, bool &containsReg) { 5626 containsReg = false; 5627 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) { 5628 unsigned OpReg = Inst.getOperand(i).getReg(); 5629 if (OpReg == Reg) 5630 containsReg = true; 5631 // Anything other than a low register isn't legal here. 5632 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg)) 5633 return true; 5634 } 5635 return false; 5636 } 5637 5638 // Check if the specified regisgter is in the register list of the inst, 5639 // starting at the indicated operand number. 5640 static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) { 5641 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) { 5642 unsigned OpReg = Inst.getOperand(i).getReg(); 5643 if (OpReg == Reg) 5644 return true; 5645 } 5646 return false; 5647 } 5648 5649 // Return true if instruction has the interesting property of being 5650 // allowed in IT blocks, but not being predicable. 5651 static bool instIsBreakpoint(const MCInst &Inst) { 5652 return Inst.getOpcode() == ARM::tBKPT || 5653 Inst.getOpcode() == ARM::BKPT || 5654 Inst.getOpcode() == ARM::tHLT || 5655 Inst.getOpcode() == ARM::HLT; 5656 5657 } 5658 5659 // FIXME: We would really like to be able to tablegen'erate this. 5660 bool ARMAsmParser:: 5661 validateInstruction(MCInst &Inst, 5662 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 5663 const MCInstrDesc &MCID = MII.get(Inst.getOpcode()); 5664 SMLoc Loc = Operands[0]->getStartLoc(); 5665 5666 // Check the IT block state first. 5667 // NOTE: BKPT and HLT instructions have the interesting property of being 5668 // allowed in IT blocks, but not being predicable. They just always execute. 5669 if (inITBlock() && !instIsBreakpoint(Inst)) { 5670 unsigned Bit = 1; 5671 if (ITState.FirstCond) 5672 ITState.FirstCond = false; 5673 else 5674 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1; 5675 // The instruction must be predicable. 5676 if (!MCID.isPredicable()) 5677 return Error(Loc, "instructions in IT block must be predicable"); 5678 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm(); 5679 unsigned ITCond = Bit ? ITState.Cond : 5680 ARMCC::getOppositeCondition(ITState.Cond); 5681 if (Cond != ITCond) { 5682 // Find the condition code Operand to get its SMLoc information. 5683 SMLoc CondLoc; 5684 for (unsigned I = 1; I < Operands.size(); ++I) 5685 if (static_cast<ARMOperand*>(Operands[I])->isCondCode()) 5686 CondLoc = Operands[I]->getStartLoc(); 5687 return Error(CondLoc, "incorrect condition in IT block; got '" + 5688 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) + 5689 "', but expected '" + 5690 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'"); 5691 } 5692 // Check for non-'al' condition codes outside of the IT block. 5693 } else if (isThumbTwo() && MCID.isPredicable() && 5694 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() != 5695 ARMCC::AL && Inst.getOpcode() != ARM::tBcc && 5696 Inst.getOpcode() != ARM::t2Bcc) 5697 return Error(Loc, "predicated instructions must be in IT block"); 5698 5699 const unsigned Opcode = Inst.getOpcode(); 5700 switch (Opcode) { 5701 case ARM::LDRD: 5702 case ARM::LDRD_PRE: 5703 case ARM::LDRD_POST: { 5704 const unsigned RtReg = Inst.getOperand(0).getReg(); 5705 5706 // Rt can't be R14. 5707 if (RtReg == ARM::LR) 5708 return Error(Operands[3]->getStartLoc(), 5709 "Rt can't be R14"); 5710 5711 const unsigned Rt = MRI->getEncodingValue(RtReg); 5712 // Rt must be even-numbered. 5713 if ((Rt & 1) == 1) 5714 return Error(Operands[3]->getStartLoc(), 5715 "Rt must be even-numbered"); 5716 5717 // Rt2 must be Rt + 1. 5718 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg()); 5719 if (Rt2 != Rt + 1) 5720 return Error(Operands[3]->getStartLoc(), 5721 "destination operands must be sequential"); 5722 5723 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) { 5724 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg()); 5725 // For addressing modes with writeback, the base register needs to be 5726 // different from the destination registers. 5727 if (Rn == Rt || Rn == Rt2) 5728 return Error(Operands[3]->getStartLoc(), 5729 "base register needs to be different from destination " 5730 "registers"); 5731 } 5732 5733 return false; 5734 } 5735 case ARM::t2LDRDi8: 5736 case ARM::t2LDRD_PRE: 5737 case ARM::t2LDRD_POST: { 5738 // Rt2 must be different from Rt. 5739 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg()); 5740 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg()); 5741 if (Rt2 == Rt) 5742 return Error(Operands[3]->getStartLoc(), 5743 "destination operands can't be identical"); 5744 return false; 5745 } 5746 case ARM::STRD: { 5747 // Rt2 must be Rt + 1. 5748 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg()); 5749 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg()); 5750 if (Rt2 != Rt + 1) 5751 return Error(Operands[3]->getStartLoc(), 5752 "source operands must be sequential"); 5753 return false; 5754 } 5755 case ARM::STRD_PRE: 5756 case ARM::STRD_POST: { 5757 // Rt2 must be Rt + 1. 5758 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg()); 5759 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg()); 5760 if (Rt2 != Rt + 1) 5761 return Error(Operands[3]->getStartLoc(), 5762 "source operands must be sequential"); 5763 return false; 5764 } 5765 case ARM::SBFX: 5766 case ARM::UBFX: { 5767 // Width must be in range [1, 32-lsb]. 5768 unsigned LSB = Inst.getOperand(2).getImm(); 5769 unsigned Widthm1 = Inst.getOperand(3).getImm(); 5770 if (Widthm1 >= 32 - LSB) 5771 return Error(Operands[5]->getStartLoc(), 5772 "bitfield width must be in range [1,32-lsb]"); 5773 return false; 5774 } 5775 // Notionally handles ARM::tLDMIA_UPD too. 5776 case ARM::tLDMIA: { 5777 // If we're parsing Thumb2, the .w variant is available and handles 5778 // most cases that are normally illegal for a Thumb1 LDM instruction. 5779 // We'll make the transformation in processInstruction() if necessary. 5780 // 5781 // Thumb LDM instructions are writeback iff the base register is not 5782 // in the register list. 5783 unsigned Rn = Inst.getOperand(0).getReg(); 5784 bool HasWritebackToken = 5785 (static_cast<ARMOperand*>(Operands[3])->isToken() && 5786 static_cast<ARMOperand*>(Operands[3])->getToken() == "!"); 5787 bool ListContainsBase; 5788 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo()) 5789 return Error(Operands[3 + HasWritebackToken]->getStartLoc(), 5790 "registers must be in range r0-r7"); 5791 // If we should have writeback, then there should be a '!' token. 5792 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo()) 5793 return Error(Operands[2]->getStartLoc(), 5794 "writeback operator '!' expected"); 5795 // If we should not have writeback, there must not be a '!'. This is 5796 // true even for the 32-bit wide encodings. 5797 if (ListContainsBase && HasWritebackToken) 5798 return Error(Operands[3]->getStartLoc(), 5799 "writeback operator '!' not allowed when base register " 5800 "in register list"); 5801 5802 break; 5803 } 5804 case ARM::LDMIA_UPD: 5805 case ARM::LDMDB_UPD: 5806 case ARM::LDMIB_UPD: 5807 case ARM::LDMDA_UPD: 5808 // ARM variants loading and updating the same register are only officially 5809 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before. 5810 if (!hasV7Ops()) 5811 break; 5812 // Fallthrough 5813 case ARM::t2LDMIA_UPD: 5814 case ARM::t2LDMDB_UPD: 5815 case ARM::t2STMIA_UPD: 5816 case ARM::t2STMDB_UPD: { 5817 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg())) 5818 return Error(Operands.back()->getStartLoc(), 5819 "writeback register not allowed in register list"); 5820 break; 5821 } 5822 case ARM::sysLDMIA_UPD: 5823 case ARM::sysLDMDA_UPD: 5824 case ARM::sysLDMDB_UPD: 5825 case ARM::sysLDMIB_UPD: 5826 if (!listContainsReg(Inst, 3, ARM::PC)) 5827 return Error(Operands[4]->getStartLoc(), 5828 "writeback register only allowed on system LDM " 5829 "if PC in register-list"); 5830 break; 5831 case ARM::sysSTMIA_UPD: 5832 case ARM::sysSTMDA_UPD: 5833 case ARM::sysSTMDB_UPD: 5834 case ARM::sysSTMIB_UPD: 5835 return Error(Operands[2]->getStartLoc(), 5836 "system STM cannot have writeback register"); 5837 case ARM::tMUL: { 5838 // The second source operand must be the same register as the destination 5839 // operand. 5840 // 5841 // In this case, we must directly check the parsed operands because the 5842 // cvtThumbMultiply() function is written in such a way that it guarantees 5843 // this first statement is always true for the new Inst. Essentially, the 5844 // destination is unconditionally copied into the second source operand 5845 // without checking to see if it matches what we actually parsed. 5846 if (Operands.size() == 6 && 5847 (((ARMOperand*)Operands[3])->getReg() != 5848 ((ARMOperand*)Operands[5])->getReg()) && 5849 (((ARMOperand*)Operands[3])->getReg() != 5850 ((ARMOperand*)Operands[4])->getReg())) { 5851 return Error(Operands[3]->getStartLoc(), 5852 "destination register must match source register"); 5853 } 5854 break; 5855 } 5856 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2, 5857 // so only issue a diagnostic for thumb1. The instructions will be 5858 // switched to the t2 encodings in processInstruction() if necessary. 5859 case ARM::tPOP: { 5860 bool ListContainsBase; 5861 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) && 5862 !isThumbTwo()) 5863 return Error(Operands[2]->getStartLoc(), 5864 "registers must be in range r0-r7 or pc"); 5865 break; 5866 } 5867 case ARM::tPUSH: { 5868 bool ListContainsBase; 5869 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) && 5870 !isThumbTwo()) 5871 return Error(Operands[2]->getStartLoc(), 5872 "registers must be in range r0-r7 or lr"); 5873 break; 5874 } 5875 case ARM::tSTMIA_UPD: { 5876 bool ListContainsBase, InvalidLowList; 5877 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(), 5878 0, ListContainsBase); 5879 if (InvalidLowList && !isThumbTwo()) 5880 return Error(Operands[4]->getStartLoc(), 5881 "registers must be in range r0-r7"); 5882 5883 // This would be converted to a 32-bit stm, but that's not valid if the 5884 // writeback register is in the list. 5885 if (InvalidLowList && ListContainsBase) 5886 return Error(Operands[4]->getStartLoc(), 5887 "writeback operator '!' not allowed when base register " 5888 "in register list"); 5889 break; 5890 } 5891 case ARM::tADDrSP: { 5892 // If the non-SP source operand and the destination operand are not the 5893 // same, we need thumb2 (for the wide encoding), or we have an error. 5894 if (!isThumbTwo() && 5895 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) { 5896 return Error(Operands[4]->getStartLoc(), 5897 "source register must be the same as destination"); 5898 } 5899 break; 5900 } 5901 // Final range checking for Thumb unconditional branch instructions. 5902 case ARM::tB: 5903 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>()) 5904 return Error(Operands[2]->getStartLoc(), "branch target out of range"); 5905 break; 5906 case ARM::t2B: { 5907 int op = (Operands[2]->isImm()) ? 2 : 3; 5908 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>()) 5909 return Error(Operands[op]->getStartLoc(), "branch target out of range"); 5910 break; 5911 } 5912 // Final range checking for Thumb conditional branch instructions. 5913 case ARM::tBcc: 5914 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>()) 5915 return Error(Operands[2]->getStartLoc(), "branch target out of range"); 5916 break; 5917 case ARM::t2Bcc: { 5918 int Op = (Operands[2]->isImm()) ? 2 : 3; 5919 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>()) 5920 return Error(Operands[Op]->getStartLoc(), "branch target out of range"); 5921 break; 5922 } 5923 case ARM::MOVi16: 5924 case ARM::t2MOVi16: 5925 case ARM::t2MOVTi16: 5926 { 5927 // We want to avoid misleadingly allowing something like "mov r0, <symbol>" 5928 // especially when we turn it into a movw and the expression <symbol> does 5929 // not have a :lower16: or :upper16 as part of the expression. We don't 5930 // want the behavior of silently truncating, which can be unexpected and 5931 // lead to bugs that are difficult to find since this is an easy mistake 5932 // to make. 5933 int i = (Operands[3]->isImm()) ? 3 : 4; 5934 ARMOperand *Op = static_cast<ARMOperand*>(Operands[i]); 5935 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()); 5936 if (CE) break; 5937 const MCExpr *E = dyn_cast<MCExpr>(Op->getImm()); 5938 if (!E) break; 5939 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E); 5940 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 && 5941 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16)) { 5942 return Error(Op->getStartLoc(), 5943 "immediate expression for mov requires :lower16: or :upper16"); 5944 break; 5945 } 5946 } 5947 } 5948 5949 return false; 5950 } 5951 5952 static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) { 5953 switch(Opc) { 5954 default: llvm_unreachable("unexpected opcode!"); 5955 // VST1LN 5956 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD; 5957 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD; 5958 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD; 5959 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD; 5960 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD; 5961 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD; 5962 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8; 5963 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16; 5964 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32; 5965 5966 // VST2LN 5967 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD; 5968 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD; 5969 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD; 5970 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD; 5971 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD; 5972 5973 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD; 5974 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD; 5975 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD; 5976 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD; 5977 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD; 5978 5979 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8; 5980 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16; 5981 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32; 5982 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16; 5983 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32; 5984 5985 // VST3LN 5986 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD; 5987 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD; 5988 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD; 5989 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD; 5990 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD; 5991 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD; 5992 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD; 5993 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD; 5994 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD; 5995 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD; 5996 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8; 5997 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16; 5998 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32; 5999 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16; 6000 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32; 6001 6002 // VST3 6003 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD; 6004 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD; 6005 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD; 6006 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD; 6007 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD; 6008 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD; 6009 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD; 6010 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD; 6011 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD; 6012 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD; 6013 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD; 6014 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD; 6015 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8; 6016 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16; 6017 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32; 6018 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8; 6019 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16; 6020 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32; 6021 6022 // VST4LN 6023 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD; 6024 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD; 6025 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD; 6026 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD; 6027 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD; 6028 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD; 6029 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD; 6030 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD; 6031 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD; 6032 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD; 6033 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8; 6034 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16; 6035 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32; 6036 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16; 6037 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32; 6038 6039 // VST4 6040 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD; 6041 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD; 6042 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD; 6043 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD; 6044 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD; 6045 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD; 6046 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD; 6047 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD; 6048 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD; 6049 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD; 6050 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD; 6051 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD; 6052 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8; 6053 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16; 6054 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32; 6055 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8; 6056 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16; 6057 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32; 6058 } 6059 } 6060 6061 static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) { 6062 switch(Opc) { 6063 default: llvm_unreachable("unexpected opcode!"); 6064 // VLD1LN 6065 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD; 6066 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD; 6067 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD; 6068 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD; 6069 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD; 6070 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD; 6071 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8; 6072 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16; 6073 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32; 6074 6075 // VLD2LN 6076 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD; 6077 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD; 6078 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD; 6079 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD; 6080 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD; 6081 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD; 6082 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD; 6083 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD; 6084 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD; 6085 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD; 6086 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8; 6087 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16; 6088 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32; 6089 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16; 6090 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32; 6091 6092 // VLD3DUP 6093 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD; 6094 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD; 6095 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD; 6096 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD; 6097 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD; 6098 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD; 6099 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD; 6100 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD; 6101 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD; 6102 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD; 6103 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD; 6104 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD; 6105 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8; 6106 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16; 6107 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32; 6108 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8; 6109 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16; 6110 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32; 6111 6112 // VLD3LN 6113 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD; 6114 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD; 6115 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD; 6116 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD; 6117 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD; 6118 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD; 6119 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD; 6120 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD; 6121 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD; 6122 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD; 6123 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8; 6124 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16; 6125 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32; 6126 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16; 6127 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32; 6128 6129 // VLD3 6130 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD; 6131 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD; 6132 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD; 6133 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD; 6134 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD; 6135 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD; 6136 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD; 6137 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD; 6138 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD; 6139 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD; 6140 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD; 6141 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD; 6142 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8; 6143 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16; 6144 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32; 6145 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8; 6146 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16; 6147 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32; 6148 6149 // VLD4LN 6150 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD; 6151 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD; 6152 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD; 6153 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD; 6154 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD; 6155 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD; 6156 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD; 6157 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD; 6158 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD; 6159 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD; 6160 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8; 6161 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16; 6162 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32; 6163 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16; 6164 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32; 6165 6166 // VLD4DUP 6167 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD; 6168 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD; 6169 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD; 6170 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD; 6171 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD; 6172 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD; 6173 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD; 6174 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD; 6175 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD; 6176 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD; 6177 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD; 6178 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD; 6179 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8; 6180 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16; 6181 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32; 6182 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8; 6183 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16; 6184 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32; 6185 6186 // VLD4 6187 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD; 6188 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD; 6189 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD; 6190 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD; 6191 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD; 6192 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD; 6193 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD; 6194 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD; 6195 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD; 6196 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD; 6197 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD; 6198 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD; 6199 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8; 6200 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16; 6201 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32; 6202 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8; 6203 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16; 6204 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32; 6205 } 6206 } 6207 6208 bool ARMAsmParser:: 6209 processInstruction(MCInst &Inst, 6210 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { 6211 switch (Inst.getOpcode()) { 6212 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction. 6213 case ARM::LDRT_POST: 6214 case ARM::LDRBT_POST: { 6215 const unsigned Opcode = 6216 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM 6217 : ARM::LDRBT_POST_IMM; 6218 MCInst TmpInst; 6219 TmpInst.setOpcode(Opcode); 6220 TmpInst.addOperand(Inst.getOperand(0)); 6221 TmpInst.addOperand(Inst.getOperand(1)); 6222 TmpInst.addOperand(Inst.getOperand(1)); 6223 TmpInst.addOperand(MCOperand::CreateReg(0)); 6224 TmpInst.addOperand(MCOperand::CreateImm(0)); 6225 TmpInst.addOperand(Inst.getOperand(2)); 6226 TmpInst.addOperand(Inst.getOperand(3)); 6227 Inst = TmpInst; 6228 return true; 6229 } 6230 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction. 6231 case ARM::STRT_POST: 6232 case ARM::STRBT_POST: { 6233 const unsigned Opcode = 6234 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM 6235 : ARM::STRBT_POST_IMM; 6236 MCInst TmpInst; 6237 TmpInst.setOpcode(Opcode); 6238 TmpInst.addOperand(Inst.getOperand(1)); 6239 TmpInst.addOperand(Inst.getOperand(0)); 6240 TmpInst.addOperand(Inst.getOperand(1)); 6241 TmpInst.addOperand(MCOperand::CreateReg(0)); 6242 TmpInst.addOperand(MCOperand::CreateImm(0)); 6243 TmpInst.addOperand(Inst.getOperand(2)); 6244 TmpInst.addOperand(Inst.getOperand(3)); 6245 Inst = TmpInst; 6246 return true; 6247 } 6248 // Alias for alternate form of 'ADR Rd, #imm' instruction. 6249 case ARM::ADDri: { 6250 if (Inst.getOperand(1).getReg() != ARM::PC || 6251 Inst.getOperand(5).getReg() != 0) 6252 return false; 6253 MCInst TmpInst; 6254 TmpInst.setOpcode(ARM::ADR); 6255 TmpInst.addOperand(Inst.getOperand(0)); 6256 TmpInst.addOperand(Inst.getOperand(2)); 6257 TmpInst.addOperand(Inst.getOperand(3)); 6258 TmpInst.addOperand(Inst.getOperand(4)); 6259 Inst = TmpInst; 6260 return true; 6261 } 6262 // Aliases for alternate PC+imm syntax of LDR instructions. 6263 case ARM::t2LDRpcrel: 6264 // Select the narrow version if the immediate will fit. 6265 if (Inst.getOperand(1).getImm() > 0 && 6266 Inst.getOperand(1).getImm() <= 0xff && 6267 !(static_cast<ARMOperand*>(Operands[2])->isToken() && 6268 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w")) 6269 Inst.setOpcode(ARM::tLDRpci); 6270 else 6271 Inst.setOpcode(ARM::t2LDRpci); 6272 return true; 6273 case ARM::t2LDRBpcrel: 6274 Inst.setOpcode(ARM::t2LDRBpci); 6275 return true; 6276 case ARM::t2LDRHpcrel: 6277 Inst.setOpcode(ARM::t2LDRHpci); 6278 return true; 6279 case ARM::t2LDRSBpcrel: 6280 Inst.setOpcode(ARM::t2LDRSBpci); 6281 return true; 6282 case ARM::t2LDRSHpcrel: 6283 Inst.setOpcode(ARM::t2LDRSHpci); 6284 return true; 6285 // Handle NEON VST complex aliases. 6286 case ARM::VST1LNdWB_register_Asm_8: 6287 case ARM::VST1LNdWB_register_Asm_16: 6288 case ARM::VST1LNdWB_register_Asm_32: { 6289 MCInst TmpInst; 6290 // Shuffle the operands around so the lane index operand is in the 6291 // right place. 6292 unsigned Spacing; 6293 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6294 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6295 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6296 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6297 TmpInst.addOperand(Inst.getOperand(4)); // Rm 6298 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6299 TmpInst.addOperand(Inst.getOperand(1)); // lane 6300 TmpInst.addOperand(Inst.getOperand(5)); // CondCode 6301 TmpInst.addOperand(Inst.getOperand(6)); 6302 Inst = TmpInst; 6303 return true; 6304 } 6305 6306 case ARM::VST2LNdWB_register_Asm_8: 6307 case ARM::VST2LNdWB_register_Asm_16: 6308 case ARM::VST2LNdWB_register_Asm_32: 6309 case ARM::VST2LNqWB_register_Asm_16: 6310 case ARM::VST2LNqWB_register_Asm_32: { 6311 MCInst TmpInst; 6312 // Shuffle the operands around so the lane index operand is in the 6313 // right place. 6314 unsigned Spacing; 6315 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6316 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6317 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6318 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6319 TmpInst.addOperand(Inst.getOperand(4)); // Rm 6320 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6321 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6322 Spacing)); 6323 TmpInst.addOperand(Inst.getOperand(1)); // lane 6324 TmpInst.addOperand(Inst.getOperand(5)); // CondCode 6325 TmpInst.addOperand(Inst.getOperand(6)); 6326 Inst = TmpInst; 6327 return true; 6328 } 6329 6330 case ARM::VST3LNdWB_register_Asm_8: 6331 case ARM::VST3LNdWB_register_Asm_16: 6332 case ARM::VST3LNdWB_register_Asm_32: 6333 case ARM::VST3LNqWB_register_Asm_16: 6334 case ARM::VST3LNqWB_register_Asm_32: { 6335 MCInst TmpInst; 6336 // Shuffle the operands around so the lane index operand is in the 6337 // right place. 6338 unsigned Spacing; 6339 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6340 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6341 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6342 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6343 TmpInst.addOperand(Inst.getOperand(4)); // Rm 6344 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6345 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6346 Spacing)); 6347 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6348 Spacing * 2)); 6349 TmpInst.addOperand(Inst.getOperand(1)); // lane 6350 TmpInst.addOperand(Inst.getOperand(5)); // CondCode 6351 TmpInst.addOperand(Inst.getOperand(6)); 6352 Inst = TmpInst; 6353 return true; 6354 } 6355 6356 case ARM::VST4LNdWB_register_Asm_8: 6357 case ARM::VST4LNdWB_register_Asm_16: 6358 case ARM::VST4LNdWB_register_Asm_32: 6359 case ARM::VST4LNqWB_register_Asm_16: 6360 case ARM::VST4LNqWB_register_Asm_32: { 6361 MCInst TmpInst; 6362 // Shuffle the operands around so the lane index operand is in the 6363 // right place. 6364 unsigned Spacing; 6365 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6366 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6367 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6368 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6369 TmpInst.addOperand(Inst.getOperand(4)); // Rm 6370 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6371 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6372 Spacing)); 6373 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6374 Spacing * 2)); 6375 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6376 Spacing * 3)); 6377 TmpInst.addOperand(Inst.getOperand(1)); // lane 6378 TmpInst.addOperand(Inst.getOperand(5)); // CondCode 6379 TmpInst.addOperand(Inst.getOperand(6)); 6380 Inst = TmpInst; 6381 return true; 6382 } 6383 6384 case ARM::VST1LNdWB_fixed_Asm_8: 6385 case ARM::VST1LNdWB_fixed_Asm_16: 6386 case ARM::VST1LNdWB_fixed_Asm_32: { 6387 MCInst TmpInst; 6388 // Shuffle the operands around so the lane index operand is in the 6389 // right place. 6390 unsigned Spacing; 6391 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6392 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6393 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6394 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6395 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 6396 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6397 TmpInst.addOperand(Inst.getOperand(1)); // lane 6398 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6399 TmpInst.addOperand(Inst.getOperand(5)); 6400 Inst = TmpInst; 6401 return true; 6402 } 6403 6404 case ARM::VST2LNdWB_fixed_Asm_8: 6405 case ARM::VST2LNdWB_fixed_Asm_16: 6406 case ARM::VST2LNdWB_fixed_Asm_32: 6407 case ARM::VST2LNqWB_fixed_Asm_16: 6408 case ARM::VST2LNqWB_fixed_Asm_32: { 6409 MCInst TmpInst; 6410 // Shuffle the operands around so the lane index operand is in the 6411 // right place. 6412 unsigned Spacing; 6413 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6414 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6415 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6416 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6417 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 6418 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6419 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6420 Spacing)); 6421 TmpInst.addOperand(Inst.getOperand(1)); // lane 6422 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6423 TmpInst.addOperand(Inst.getOperand(5)); 6424 Inst = TmpInst; 6425 return true; 6426 } 6427 6428 case ARM::VST3LNdWB_fixed_Asm_8: 6429 case ARM::VST3LNdWB_fixed_Asm_16: 6430 case ARM::VST3LNdWB_fixed_Asm_32: 6431 case ARM::VST3LNqWB_fixed_Asm_16: 6432 case ARM::VST3LNqWB_fixed_Asm_32: { 6433 MCInst TmpInst; 6434 // Shuffle the operands around so the lane index operand is in the 6435 // right place. 6436 unsigned Spacing; 6437 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6438 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6439 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6440 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6441 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 6442 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6443 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6444 Spacing)); 6445 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6446 Spacing * 2)); 6447 TmpInst.addOperand(Inst.getOperand(1)); // lane 6448 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6449 TmpInst.addOperand(Inst.getOperand(5)); 6450 Inst = TmpInst; 6451 return true; 6452 } 6453 6454 case ARM::VST4LNdWB_fixed_Asm_8: 6455 case ARM::VST4LNdWB_fixed_Asm_16: 6456 case ARM::VST4LNdWB_fixed_Asm_32: 6457 case ARM::VST4LNqWB_fixed_Asm_16: 6458 case ARM::VST4LNqWB_fixed_Asm_32: { 6459 MCInst TmpInst; 6460 // Shuffle the operands around so the lane index operand is in the 6461 // right place. 6462 unsigned Spacing; 6463 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6464 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6465 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6466 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6467 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 6468 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6469 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6470 Spacing)); 6471 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6472 Spacing * 2)); 6473 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6474 Spacing * 3)); 6475 TmpInst.addOperand(Inst.getOperand(1)); // lane 6476 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6477 TmpInst.addOperand(Inst.getOperand(5)); 6478 Inst = TmpInst; 6479 return true; 6480 } 6481 6482 case ARM::VST1LNdAsm_8: 6483 case ARM::VST1LNdAsm_16: 6484 case ARM::VST1LNdAsm_32: { 6485 MCInst TmpInst; 6486 // Shuffle the operands around so the lane index operand is in the 6487 // right place. 6488 unsigned Spacing; 6489 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6490 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6491 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6492 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6493 TmpInst.addOperand(Inst.getOperand(1)); // lane 6494 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6495 TmpInst.addOperand(Inst.getOperand(5)); 6496 Inst = TmpInst; 6497 return true; 6498 } 6499 6500 case ARM::VST2LNdAsm_8: 6501 case ARM::VST2LNdAsm_16: 6502 case ARM::VST2LNdAsm_32: 6503 case ARM::VST2LNqAsm_16: 6504 case ARM::VST2LNqAsm_32: { 6505 MCInst TmpInst; 6506 // Shuffle the operands around so the lane index operand is in the 6507 // right place. 6508 unsigned Spacing; 6509 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6510 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6511 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6512 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6513 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6514 Spacing)); 6515 TmpInst.addOperand(Inst.getOperand(1)); // lane 6516 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6517 TmpInst.addOperand(Inst.getOperand(5)); 6518 Inst = TmpInst; 6519 return true; 6520 } 6521 6522 case ARM::VST3LNdAsm_8: 6523 case ARM::VST3LNdAsm_16: 6524 case ARM::VST3LNdAsm_32: 6525 case ARM::VST3LNqAsm_16: 6526 case ARM::VST3LNqAsm_32: { 6527 MCInst TmpInst; 6528 // Shuffle the operands around so the lane index operand is in the 6529 // right place. 6530 unsigned Spacing; 6531 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6532 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6533 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6534 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6535 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6536 Spacing)); 6537 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6538 Spacing * 2)); 6539 TmpInst.addOperand(Inst.getOperand(1)); // lane 6540 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6541 TmpInst.addOperand(Inst.getOperand(5)); 6542 Inst = TmpInst; 6543 return true; 6544 } 6545 6546 case ARM::VST4LNdAsm_8: 6547 case ARM::VST4LNdAsm_16: 6548 case ARM::VST4LNdAsm_32: 6549 case ARM::VST4LNqAsm_16: 6550 case ARM::VST4LNqAsm_32: { 6551 MCInst TmpInst; 6552 // Shuffle the operands around so the lane index operand is in the 6553 // right place. 6554 unsigned Spacing; 6555 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 6556 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6557 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6558 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6559 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6560 Spacing)); 6561 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6562 Spacing * 2)); 6563 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6564 Spacing * 3)); 6565 TmpInst.addOperand(Inst.getOperand(1)); // lane 6566 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6567 TmpInst.addOperand(Inst.getOperand(5)); 6568 Inst = TmpInst; 6569 return true; 6570 } 6571 6572 // Handle NEON VLD complex aliases. 6573 case ARM::VLD1LNdWB_register_Asm_8: 6574 case ARM::VLD1LNdWB_register_Asm_16: 6575 case ARM::VLD1LNdWB_register_Asm_32: { 6576 MCInst TmpInst; 6577 // Shuffle the operands around so the lane index operand is in the 6578 // right place. 6579 unsigned Spacing; 6580 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6581 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6582 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6583 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6584 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6585 TmpInst.addOperand(Inst.getOperand(4)); // Rm 6586 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6587 TmpInst.addOperand(Inst.getOperand(1)); // lane 6588 TmpInst.addOperand(Inst.getOperand(5)); // CondCode 6589 TmpInst.addOperand(Inst.getOperand(6)); 6590 Inst = TmpInst; 6591 return true; 6592 } 6593 6594 case ARM::VLD2LNdWB_register_Asm_8: 6595 case ARM::VLD2LNdWB_register_Asm_16: 6596 case ARM::VLD2LNdWB_register_Asm_32: 6597 case ARM::VLD2LNqWB_register_Asm_16: 6598 case ARM::VLD2LNqWB_register_Asm_32: { 6599 MCInst TmpInst; 6600 // Shuffle the operands around so the lane index operand is in the 6601 // right place. 6602 unsigned Spacing; 6603 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6604 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6605 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6606 Spacing)); 6607 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6608 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6609 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6610 TmpInst.addOperand(Inst.getOperand(4)); // Rm 6611 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6612 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6613 Spacing)); 6614 TmpInst.addOperand(Inst.getOperand(1)); // lane 6615 TmpInst.addOperand(Inst.getOperand(5)); // CondCode 6616 TmpInst.addOperand(Inst.getOperand(6)); 6617 Inst = TmpInst; 6618 return true; 6619 } 6620 6621 case ARM::VLD3LNdWB_register_Asm_8: 6622 case ARM::VLD3LNdWB_register_Asm_16: 6623 case ARM::VLD3LNdWB_register_Asm_32: 6624 case ARM::VLD3LNqWB_register_Asm_16: 6625 case ARM::VLD3LNqWB_register_Asm_32: { 6626 MCInst TmpInst; 6627 // Shuffle the operands around so the lane index operand is in the 6628 // right place. 6629 unsigned Spacing; 6630 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6631 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6632 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6633 Spacing)); 6634 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6635 Spacing * 2)); 6636 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6637 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6638 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6639 TmpInst.addOperand(Inst.getOperand(4)); // Rm 6640 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6641 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6642 Spacing)); 6643 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6644 Spacing * 2)); 6645 TmpInst.addOperand(Inst.getOperand(1)); // lane 6646 TmpInst.addOperand(Inst.getOperand(5)); // CondCode 6647 TmpInst.addOperand(Inst.getOperand(6)); 6648 Inst = TmpInst; 6649 return true; 6650 } 6651 6652 case ARM::VLD4LNdWB_register_Asm_8: 6653 case ARM::VLD4LNdWB_register_Asm_16: 6654 case ARM::VLD4LNdWB_register_Asm_32: 6655 case ARM::VLD4LNqWB_register_Asm_16: 6656 case ARM::VLD4LNqWB_register_Asm_32: { 6657 MCInst TmpInst; 6658 // Shuffle the operands around so the lane index operand is in the 6659 // right place. 6660 unsigned Spacing; 6661 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6662 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6663 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6664 Spacing)); 6665 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6666 Spacing * 2)); 6667 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6668 Spacing * 3)); 6669 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6670 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6671 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6672 TmpInst.addOperand(Inst.getOperand(4)); // Rm 6673 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6674 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6675 Spacing)); 6676 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6677 Spacing * 2)); 6678 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6679 Spacing * 3)); 6680 TmpInst.addOperand(Inst.getOperand(1)); // lane 6681 TmpInst.addOperand(Inst.getOperand(5)); // CondCode 6682 TmpInst.addOperand(Inst.getOperand(6)); 6683 Inst = TmpInst; 6684 return true; 6685 } 6686 6687 case ARM::VLD1LNdWB_fixed_Asm_8: 6688 case ARM::VLD1LNdWB_fixed_Asm_16: 6689 case ARM::VLD1LNdWB_fixed_Asm_32: { 6690 MCInst TmpInst; 6691 // Shuffle the operands around so the lane index operand is in the 6692 // right place. 6693 unsigned Spacing; 6694 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6695 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6696 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6697 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6698 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6699 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 6700 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6701 TmpInst.addOperand(Inst.getOperand(1)); // lane 6702 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6703 TmpInst.addOperand(Inst.getOperand(5)); 6704 Inst = TmpInst; 6705 return true; 6706 } 6707 6708 case ARM::VLD2LNdWB_fixed_Asm_8: 6709 case ARM::VLD2LNdWB_fixed_Asm_16: 6710 case ARM::VLD2LNdWB_fixed_Asm_32: 6711 case ARM::VLD2LNqWB_fixed_Asm_16: 6712 case ARM::VLD2LNqWB_fixed_Asm_32: { 6713 MCInst TmpInst; 6714 // Shuffle the operands around so the lane index operand is in the 6715 // right place. 6716 unsigned Spacing; 6717 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6718 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6719 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6720 Spacing)); 6721 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6722 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6723 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6724 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 6725 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6726 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6727 Spacing)); 6728 TmpInst.addOperand(Inst.getOperand(1)); // lane 6729 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6730 TmpInst.addOperand(Inst.getOperand(5)); 6731 Inst = TmpInst; 6732 return true; 6733 } 6734 6735 case ARM::VLD3LNdWB_fixed_Asm_8: 6736 case ARM::VLD3LNdWB_fixed_Asm_16: 6737 case ARM::VLD3LNdWB_fixed_Asm_32: 6738 case ARM::VLD3LNqWB_fixed_Asm_16: 6739 case ARM::VLD3LNqWB_fixed_Asm_32: { 6740 MCInst TmpInst; 6741 // Shuffle the operands around so the lane index operand is in the 6742 // right place. 6743 unsigned Spacing; 6744 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6745 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6746 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6747 Spacing)); 6748 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6749 Spacing * 2)); 6750 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6751 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6752 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6753 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 6754 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6755 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6756 Spacing)); 6757 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6758 Spacing * 2)); 6759 TmpInst.addOperand(Inst.getOperand(1)); // lane 6760 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6761 TmpInst.addOperand(Inst.getOperand(5)); 6762 Inst = TmpInst; 6763 return true; 6764 } 6765 6766 case ARM::VLD4LNdWB_fixed_Asm_8: 6767 case ARM::VLD4LNdWB_fixed_Asm_16: 6768 case ARM::VLD4LNdWB_fixed_Asm_32: 6769 case ARM::VLD4LNqWB_fixed_Asm_16: 6770 case ARM::VLD4LNqWB_fixed_Asm_32: { 6771 MCInst TmpInst; 6772 // Shuffle the operands around so the lane index operand is in the 6773 // right place. 6774 unsigned Spacing; 6775 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6776 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6777 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6778 Spacing)); 6779 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6780 Spacing * 2)); 6781 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6782 Spacing * 3)); 6783 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb 6784 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6785 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6786 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 6787 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6788 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6789 Spacing)); 6790 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6791 Spacing * 2)); 6792 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6793 Spacing * 3)); 6794 TmpInst.addOperand(Inst.getOperand(1)); // lane 6795 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6796 TmpInst.addOperand(Inst.getOperand(5)); 6797 Inst = TmpInst; 6798 return true; 6799 } 6800 6801 case ARM::VLD1LNdAsm_8: 6802 case ARM::VLD1LNdAsm_16: 6803 case ARM::VLD1LNdAsm_32: { 6804 MCInst TmpInst; 6805 // Shuffle the operands around so the lane index operand is in the 6806 // right place. 6807 unsigned Spacing; 6808 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6809 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6810 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6811 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6812 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6813 TmpInst.addOperand(Inst.getOperand(1)); // lane 6814 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6815 TmpInst.addOperand(Inst.getOperand(5)); 6816 Inst = TmpInst; 6817 return true; 6818 } 6819 6820 case ARM::VLD2LNdAsm_8: 6821 case ARM::VLD2LNdAsm_16: 6822 case ARM::VLD2LNdAsm_32: 6823 case ARM::VLD2LNqAsm_16: 6824 case ARM::VLD2LNqAsm_32: { 6825 MCInst TmpInst; 6826 // Shuffle the operands around so the lane index operand is in the 6827 // right place. 6828 unsigned Spacing; 6829 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6830 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6831 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6832 Spacing)); 6833 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6834 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6835 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6836 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6837 Spacing)); 6838 TmpInst.addOperand(Inst.getOperand(1)); // lane 6839 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6840 TmpInst.addOperand(Inst.getOperand(5)); 6841 Inst = TmpInst; 6842 return true; 6843 } 6844 6845 case ARM::VLD3LNdAsm_8: 6846 case ARM::VLD3LNdAsm_16: 6847 case ARM::VLD3LNdAsm_32: 6848 case ARM::VLD3LNqAsm_16: 6849 case ARM::VLD3LNqAsm_32: { 6850 MCInst TmpInst; 6851 // Shuffle the operands around so the lane index operand is in the 6852 // right place. 6853 unsigned Spacing; 6854 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6855 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6856 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6857 Spacing)); 6858 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6859 Spacing * 2)); 6860 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6861 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6862 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6863 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6864 Spacing)); 6865 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6866 Spacing * 2)); 6867 TmpInst.addOperand(Inst.getOperand(1)); // lane 6868 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6869 TmpInst.addOperand(Inst.getOperand(5)); 6870 Inst = TmpInst; 6871 return true; 6872 } 6873 6874 case ARM::VLD4LNdAsm_8: 6875 case ARM::VLD4LNdAsm_16: 6876 case ARM::VLD4LNdAsm_32: 6877 case ARM::VLD4LNqAsm_16: 6878 case ARM::VLD4LNqAsm_32: { 6879 MCInst TmpInst; 6880 // Shuffle the operands around so the lane index operand is in the 6881 // right place. 6882 unsigned Spacing; 6883 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6884 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6885 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6886 Spacing)); 6887 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6888 Spacing * 2)); 6889 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6890 Spacing * 3)); 6891 TmpInst.addOperand(Inst.getOperand(2)); // Rn 6892 TmpInst.addOperand(Inst.getOperand(3)); // alignment 6893 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd) 6894 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6895 Spacing)); 6896 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6897 Spacing * 2)); 6898 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6899 Spacing * 3)); 6900 TmpInst.addOperand(Inst.getOperand(1)); // lane 6901 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6902 TmpInst.addOperand(Inst.getOperand(5)); 6903 Inst = TmpInst; 6904 return true; 6905 } 6906 6907 // VLD3DUP single 3-element structure to all lanes instructions. 6908 case ARM::VLD3DUPdAsm_8: 6909 case ARM::VLD3DUPdAsm_16: 6910 case ARM::VLD3DUPdAsm_32: 6911 case ARM::VLD3DUPqAsm_8: 6912 case ARM::VLD3DUPqAsm_16: 6913 case ARM::VLD3DUPqAsm_32: { 6914 MCInst TmpInst; 6915 unsigned Spacing; 6916 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6917 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6918 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6919 Spacing)); 6920 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6921 Spacing * 2)); 6922 TmpInst.addOperand(Inst.getOperand(1)); // Rn 6923 TmpInst.addOperand(Inst.getOperand(2)); // alignment 6924 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 6925 TmpInst.addOperand(Inst.getOperand(4)); 6926 Inst = TmpInst; 6927 return true; 6928 } 6929 6930 case ARM::VLD3DUPdWB_fixed_Asm_8: 6931 case ARM::VLD3DUPdWB_fixed_Asm_16: 6932 case ARM::VLD3DUPdWB_fixed_Asm_32: 6933 case ARM::VLD3DUPqWB_fixed_Asm_8: 6934 case ARM::VLD3DUPqWB_fixed_Asm_16: 6935 case ARM::VLD3DUPqWB_fixed_Asm_32: { 6936 MCInst TmpInst; 6937 unsigned Spacing; 6938 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6939 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6940 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6941 Spacing)); 6942 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6943 Spacing * 2)); 6944 TmpInst.addOperand(Inst.getOperand(1)); // Rn 6945 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 6946 TmpInst.addOperand(Inst.getOperand(2)); // alignment 6947 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 6948 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 6949 TmpInst.addOperand(Inst.getOperand(4)); 6950 Inst = TmpInst; 6951 return true; 6952 } 6953 6954 case ARM::VLD3DUPdWB_register_Asm_8: 6955 case ARM::VLD3DUPdWB_register_Asm_16: 6956 case ARM::VLD3DUPdWB_register_Asm_32: 6957 case ARM::VLD3DUPqWB_register_Asm_8: 6958 case ARM::VLD3DUPqWB_register_Asm_16: 6959 case ARM::VLD3DUPqWB_register_Asm_32: { 6960 MCInst TmpInst; 6961 unsigned Spacing; 6962 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6963 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6964 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6965 Spacing)); 6966 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6967 Spacing * 2)); 6968 TmpInst.addOperand(Inst.getOperand(1)); // Rn 6969 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 6970 TmpInst.addOperand(Inst.getOperand(2)); // alignment 6971 TmpInst.addOperand(Inst.getOperand(3)); // Rm 6972 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 6973 TmpInst.addOperand(Inst.getOperand(5)); 6974 Inst = TmpInst; 6975 return true; 6976 } 6977 6978 // VLD3 multiple 3-element structure instructions. 6979 case ARM::VLD3dAsm_8: 6980 case ARM::VLD3dAsm_16: 6981 case ARM::VLD3dAsm_32: 6982 case ARM::VLD3qAsm_8: 6983 case ARM::VLD3qAsm_16: 6984 case ARM::VLD3qAsm_32: { 6985 MCInst TmpInst; 6986 unsigned Spacing; 6987 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 6988 TmpInst.addOperand(Inst.getOperand(0)); // Vd 6989 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6990 Spacing)); 6991 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 6992 Spacing * 2)); 6993 TmpInst.addOperand(Inst.getOperand(1)); // Rn 6994 TmpInst.addOperand(Inst.getOperand(2)); // alignment 6995 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 6996 TmpInst.addOperand(Inst.getOperand(4)); 6997 Inst = TmpInst; 6998 return true; 6999 } 7000 7001 case ARM::VLD3dWB_fixed_Asm_8: 7002 case ARM::VLD3dWB_fixed_Asm_16: 7003 case ARM::VLD3dWB_fixed_Asm_32: 7004 case ARM::VLD3qWB_fixed_Asm_8: 7005 case ARM::VLD3qWB_fixed_Asm_16: 7006 case ARM::VLD3qWB_fixed_Asm_32: { 7007 MCInst TmpInst; 7008 unsigned Spacing; 7009 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 7010 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7011 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7012 Spacing)); 7013 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7014 Spacing * 2)); 7015 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7016 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7017 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7018 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 7019 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7020 TmpInst.addOperand(Inst.getOperand(4)); 7021 Inst = TmpInst; 7022 return true; 7023 } 7024 7025 case ARM::VLD3dWB_register_Asm_8: 7026 case ARM::VLD3dWB_register_Asm_16: 7027 case ARM::VLD3dWB_register_Asm_32: 7028 case ARM::VLD3qWB_register_Asm_8: 7029 case ARM::VLD3qWB_register_Asm_16: 7030 case ARM::VLD3qWB_register_Asm_32: { 7031 MCInst TmpInst; 7032 unsigned Spacing; 7033 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 7034 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7035 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7036 Spacing)); 7037 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7038 Spacing * 2)); 7039 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7040 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7041 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7042 TmpInst.addOperand(Inst.getOperand(3)); // Rm 7043 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 7044 TmpInst.addOperand(Inst.getOperand(5)); 7045 Inst = TmpInst; 7046 return true; 7047 } 7048 7049 // VLD4DUP single 3-element structure to all lanes instructions. 7050 case ARM::VLD4DUPdAsm_8: 7051 case ARM::VLD4DUPdAsm_16: 7052 case ARM::VLD4DUPdAsm_32: 7053 case ARM::VLD4DUPqAsm_8: 7054 case ARM::VLD4DUPqAsm_16: 7055 case ARM::VLD4DUPqAsm_32: { 7056 MCInst TmpInst; 7057 unsigned Spacing; 7058 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 7059 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7060 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7061 Spacing)); 7062 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7063 Spacing * 2)); 7064 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7065 Spacing * 3)); 7066 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7067 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7068 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7069 TmpInst.addOperand(Inst.getOperand(4)); 7070 Inst = TmpInst; 7071 return true; 7072 } 7073 7074 case ARM::VLD4DUPdWB_fixed_Asm_8: 7075 case ARM::VLD4DUPdWB_fixed_Asm_16: 7076 case ARM::VLD4DUPdWB_fixed_Asm_32: 7077 case ARM::VLD4DUPqWB_fixed_Asm_8: 7078 case ARM::VLD4DUPqWB_fixed_Asm_16: 7079 case ARM::VLD4DUPqWB_fixed_Asm_32: { 7080 MCInst TmpInst; 7081 unsigned Spacing; 7082 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 7083 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7084 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7085 Spacing)); 7086 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7087 Spacing * 2)); 7088 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7089 Spacing * 3)); 7090 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7091 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7092 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7093 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 7094 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7095 TmpInst.addOperand(Inst.getOperand(4)); 7096 Inst = TmpInst; 7097 return true; 7098 } 7099 7100 case ARM::VLD4DUPdWB_register_Asm_8: 7101 case ARM::VLD4DUPdWB_register_Asm_16: 7102 case ARM::VLD4DUPdWB_register_Asm_32: 7103 case ARM::VLD4DUPqWB_register_Asm_8: 7104 case ARM::VLD4DUPqWB_register_Asm_16: 7105 case ARM::VLD4DUPqWB_register_Asm_32: { 7106 MCInst TmpInst; 7107 unsigned Spacing; 7108 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 7109 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7110 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7111 Spacing)); 7112 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7113 Spacing * 2)); 7114 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7115 Spacing * 3)); 7116 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7117 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7118 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7119 TmpInst.addOperand(Inst.getOperand(3)); // Rm 7120 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 7121 TmpInst.addOperand(Inst.getOperand(5)); 7122 Inst = TmpInst; 7123 return true; 7124 } 7125 7126 // VLD4 multiple 4-element structure instructions. 7127 case ARM::VLD4dAsm_8: 7128 case ARM::VLD4dAsm_16: 7129 case ARM::VLD4dAsm_32: 7130 case ARM::VLD4qAsm_8: 7131 case ARM::VLD4qAsm_16: 7132 case ARM::VLD4qAsm_32: { 7133 MCInst TmpInst; 7134 unsigned Spacing; 7135 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 7136 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7137 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7138 Spacing)); 7139 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7140 Spacing * 2)); 7141 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7142 Spacing * 3)); 7143 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7144 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7145 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7146 TmpInst.addOperand(Inst.getOperand(4)); 7147 Inst = TmpInst; 7148 return true; 7149 } 7150 7151 case ARM::VLD4dWB_fixed_Asm_8: 7152 case ARM::VLD4dWB_fixed_Asm_16: 7153 case ARM::VLD4dWB_fixed_Asm_32: 7154 case ARM::VLD4qWB_fixed_Asm_8: 7155 case ARM::VLD4qWB_fixed_Asm_16: 7156 case ARM::VLD4qWB_fixed_Asm_32: { 7157 MCInst TmpInst; 7158 unsigned Spacing; 7159 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 7160 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7161 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7162 Spacing)); 7163 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7164 Spacing * 2)); 7165 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7166 Spacing * 3)); 7167 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7168 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7169 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7170 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 7171 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7172 TmpInst.addOperand(Inst.getOperand(4)); 7173 Inst = TmpInst; 7174 return true; 7175 } 7176 7177 case ARM::VLD4dWB_register_Asm_8: 7178 case ARM::VLD4dWB_register_Asm_16: 7179 case ARM::VLD4dWB_register_Asm_32: 7180 case ARM::VLD4qWB_register_Asm_8: 7181 case ARM::VLD4qWB_register_Asm_16: 7182 case ARM::VLD4qWB_register_Asm_32: { 7183 MCInst TmpInst; 7184 unsigned Spacing; 7185 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing)); 7186 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7187 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7188 Spacing)); 7189 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7190 Spacing * 2)); 7191 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7192 Spacing * 3)); 7193 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7194 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7195 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7196 TmpInst.addOperand(Inst.getOperand(3)); // Rm 7197 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 7198 TmpInst.addOperand(Inst.getOperand(5)); 7199 Inst = TmpInst; 7200 return true; 7201 } 7202 7203 // VST3 multiple 3-element structure instructions. 7204 case ARM::VST3dAsm_8: 7205 case ARM::VST3dAsm_16: 7206 case ARM::VST3dAsm_32: 7207 case ARM::VST3qAsm_8: 7208 case ARM::VST3qAsm_16: 7209 case ARM::VST3qAsm_32: { 7210 MCInst TmpInst; 7211 unsigned Spacing; 7212 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 7213 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7214 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7215 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7216 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7217 Spacing)); 7218 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7219 Spacing * 2)); 7220 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7221 TmpInst.addOperand(Inst.getOperand(4)); 7222 Inst = TmpInst; 7223 return true; 7224 } 7225 7226 case ARM::VST3dWB_fixed_Asm_8: 7227 case ARM::VST3dWB_fixed_Asm_16: 7228 case ARM::VST3dWB_fixed_Asm_32: 7229 case ARM::VST3qWB_fixed_Asm_8: 7230 case ARM::VST3qWB_fixed_Asm_16: 7231 case ARM::VST3qWB_fixed_Asm_32: { 7232 MCInst TmpInst; 7233 unsigned Spacing; 7234 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 7235 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7236 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7237 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7238 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 7239 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7240 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7241 Spacing)); 7242 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7243 Spacing * 2)); 7244 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7245 TmpInst.addOperand(Inst.getOperand(4)); 7246 Inst = TmpInst; 7247 return true; 7248 } 7249 7250 case ARM::VST3dWB_register_Asm_8: 7251 case ARM::VST3dWB_register_Asm_16: 7252 case ARM::VST3dWB_register_Asm_32: 7253 case ARM::VST3qWB_register_Asm_8: 7254 case ARM::VST3qWB_register_Asm_16: 7255 case ARM::VST3qWB_register_Asm_32: { 7256 MCInst TmpInst; 7257 unsigned Spacing; 7258 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 7259 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7260 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7261 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7262 TmpInst.addOperand(Inst.getOperand(3)); // Rm 7263 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7264 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7265 Spacing)); 7266 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7267 Spacing * 2)); 7268 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 7269 TmpInst.addOperand(Inst.getOperand(5)); 7270 Inst = TmpInst; 7271 return true; 7272 } 7273 7274 // VST4 multiple 3-element structure instructions. 7275 case ARM::VST4dAsm_8: 7276 case ARM::VST4dAsm_16: 7277 case ARM::VST4dAsm_32: 7278 case ARM::VST4qAsm_8: 7279 case ARM::VST4qAsm_16: 7280 case ARM::VST4qAsm_32: { 7281 MCInst TmpInst; 7282 unsigned Spacing; 7283 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 7284 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7285 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7286 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7287 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7288 Spacing)); 7289 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7290 Spacing * 2)); 7291 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7292 Spacing * 3)); 7293 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7294 TmpInst.addOperand(Inst.getOperand(4)); 7295 Inst = TmpInst; 7296 return true; 7297 } 7298 7299 case ARM::VST4dWB_fixed_Asm_8: 7300 case ARM::VST4dWB_fixed_Asm_16: 7301 case ARM::VST4dWB_fixed_Asm_32: 7302 case ARM::VST4qWB_fixed_Asm_8: 7303 case ARM::VST4qWB_fixed_Asm_16: 7304 case ARM::VST4qWB_fixed_Asm_32: { 7305 MCInst TmpInst; 7306 unsigned Spacing; 7307 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 7308 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7309 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7310 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7311 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm 7312 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7313 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7314 Spacing)); 7315 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7316 Spacing * 2)); 7317 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7318 Spacing * 3)); 7319 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7320 TmpInst.addOperand(Inst.getOperand(4)); 7321 Inst = TmpInst; 7322 return true; 7323 } 7324 7325 case ARM::VST4dWB_register_Asm_8: 7326 case ARM::VST4dWB_register_Asm_16: 7327 case ARM::VST4dWB_register_Asm_32: 7328 case ARM::VST4qWB_register_Asm_8: 7329 case ARM::VST4qWB_register_Asm_16: 7330 case ARM::VST4qWB_register_Asm_32: { 7331 MCInst TmpInst; 7332 unsigned Spacing; 7333 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing)); 7334 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7335 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn 7336 TmpInst.addOperand(Inst.getOperand(2)); // alignment 7337 TmpInst.addOperand(Inst.getOperand(3)); // Rm 7338 TmpInst.addOperand(Inst.getOperand(0)); // Vd 7339 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7340 Spacing)); 7341 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7342 Spacing * 2)); 7343 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() + 7344 Spacing * 3)); 7345 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 7346 TmpInst.addOperand(Inst.getOperand(5)); 7347 Inst = TmpInst; 7348 return true; 7349 } 7350 7351 // Handle encoding choice for the shift-immediate instructions. 7352 case ARM::t2LSLri: 7353 case ARM::t2LSRri: 7354 case ARM::t2ASRri: { 7355 if (isARMLowRegister(Inst.getOperand(0).getReg()) && 7356 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() && 7357 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) && 7358 !(static_cast<ARMOperand*>(Operands[3])->isToken() && 7359 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) { 7360 unsigned NewOpc; 7361 switch (Inst.getOpcode()) { 7362 default: llvm_unreachable("unexpected opcode"); 7363 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break; 7364 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break; 7365 case ARM::t2ASRri: NewOpc = ARM::tASRri; break; 7366 } 7367 // The Thumb1 operands aren't in the same order. Awesome, eh? 7368 MCInst TmpInst; 7369 TmpInst.setOpcode(NewOpc); 7370 TmpInst.addOperand(Inst.getOperand(0)); 7371 TmpInst.addOperand(Inst.getOperand(5)); 7372 TmpInst.addOperand(Inst.getOperand(1)); 7373 TmpInst.addOperand(Inst.getOperand(2)); 7374 TmpInst.addOperand(Inst.getOperand(3)); 7375 TmpInst.addOperand(Inst.getOperand(4)); 7376 Inst = TmpInst; 7377 return true; 7378 } 7379 return false; 7380 } 7381 7382 // Handle the Thumb2 mode MOV complex aliases. 7383 case ARM::t2MOVsr: 7384 case ARM::t2MOVSsr: { 7385 // Which instruction to expand to depends on the CCOut operand and 7386 // whether we're in an IT block if the register operands are low 7387 // registers. 7388 bool isNarrow = false; 7389 if (isARMLowRegister(Inst.getOperand(0).getReg()) && 7390 isARMLowRegister(Inst.getOperand(1).getReg()) && 7391 isARMLowRegister(Inst.getOperand(2).getReg()) && 7392 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() && 7393 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr)) 7394 isNarrow = true; 7395 MCInst TmpInst; 7396 unsigned newOpc; 7397 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) { 7398 default: llvm_unreachable("unexpected opcode!"); 7399 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break; 7400 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break; 7401 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break; 7402 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break; 7403 } 7404 TmpInst.setOpcode(newOpc); 7405 TmpInst.addOperand(Inst.getOperand(0)); // Rd 7406 if (isNarrow) 7407 TmpInst.addOperand(MCOperand::CreateReg( 7408 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0)); 7409 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7410 TmpInst.addOperand(Inst.getOperand(2)); // Rm 7411 TmpInst.addOperand(Inst.getOperand(4)); // CondCode 7412 TmpInst.addOperand(Inst.getOperand(5)); 7413 if (!isNarrow) 7414 TmpInst.addOperand(MCOperand::CreateReg( 7415 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0)); 7416 Inst = TmpInst; 7417 return true; 7418 } 7419 case ARM::t2MOVsi: 7420 case ARM::t2MOVSsi: { 7421 // Which instruction to expand to depends on the CCOut operand and 7422 // whether we're in an IT block if the register operands are low 7423 // registers. 7424 bool isNarrow = false; 7425 if (isARMLowRegister(Inst.getOperand(0).getReg()) && 7426 isARMLowRegister(Inst.getOperand(1).getReg()) && 7427 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi)) 7428 isNarrow = true; 7429 MCInst TmpInst; 7430 unsigned newOpc; 7431 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) { 7432 default: llvm_unreachable("unexpected opcode!"); 7433 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break; 7434 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break; 7435 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break; 7436 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break; 7437 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break; 7438 } 7439 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()); 7440 if (Amount == 32) Amount = 0; 7441 TmpInst.setOpcode(newOpc); 7442 TmpInst.addOperand(Inst.getOperand(0)); // Rd 7443 if (isNarrow) 7444 TmpInst.addOperand(MCOperand::CreateReg( 7445 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0)); 7446 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7447 if (newOpc != ARM::t2RRX) 7448 TmpInst.addOperand(MCOperand::CreateImm(Amount)); 7449 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7450 TmpInst.addOperand(Inst.getOperand(4)); 7451 if (!isNarrow) 7452 TmpInst.addOperand(MCOperand::CreateReg( 7453 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0)); 7454 Inst = TmpInst; 7455 return true; 7456 } 7457 // Handle the ARM mode MOV complex aliases. 7458 case ARM::ASRr: 7459 case ARM::LSRr: 7460 case ARM::LSLr: 7461 case ARM::RORr: { 7462 ARM_AM::ShiftOpc ShiftTy; 7463 switch(Inst.getOpcode()) { 7464 default: llvm_unreachable("unexpected opcode!"); 7465 case ARM::ASRr: ShiftTy = ARM_AM::asr; break; 7466 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break; 7467 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break; 7468 case ARM::RORr: ShiftTy = ARM_AM::ror; break; 7469 } 7470 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0); 7471 MCInst TmpInst; 7472 TmpInst.setOpcode(ARM::MOVsr); 7473 TmpInst.addOperand(Inst.getOperand(0)); // Rd 7474 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7475 TmpInst.addOperand(Inst.getOperand(2)); // Rm 7476 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty 7477 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7478 TmpInst.addOperand(Inst.getOperand(4)); 7479 TmpInst.addOperand(Inst.getOperand(5)); // cc_out 7480 Inst = TmpInst; 7481 return true; 7482 } 7483 case ARM::ASRi: 7484 case ARM::LSRi: 7485 case ARM::LSLi: 7486 case ARM::RORi: { 7487 ARM_AM::ShiftOpc ShiftTy; 7488 switch(Inst.getOpcode()) { 7489 default: llvm_unreachable("unexpected opcode!"); 7490 case ARM::ASRi: ShiftTy = ARM_AM::asr; break; 7491 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break; 7492 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break; 7493 case ARM::RORi: ShiftTy = ARM_AM::ror; break; 7494 } 7495 // A shift by zero is a plain MOVr, not a MOVsi. 7496 unsigned Amt = Inst.getOperand(2).getImm(); 7497 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi; 7498 // A shift by 32 should be encoded as 0 when permitted 7499 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr)) 7500 Amt = 0; 7501 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt); 7502 MCInst TmpInst; 7503 TmpInst.setOpcode(Opc); 7504 TmpInst.addOperand(Inst.getOperand(0)); // Rd 7505 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7506 if (Opc == ARM::MOVsi) 7507 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty 7508 TmpInst.addOperand(Inst.getOperand(3)); // CondCode 7509 TmpInst.addOperand(Inst.getOperand(4)); 7510 TmpInst.addOperand(Inst.getOperand(5)); // cc_out 7511 Inst = TmpInst; 7512 return true; 7513 } 7514 case ARM::RRXi: { 7515 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0); 7516 MCInst TmpInst; 7517 TmpInst.setOpcode(ARM::MOVsi); 7518 TmpInst.addOperand(Inst.getOperand(0)); // Rd 7519 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7520 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty 7521 TmpInst.addOperand(Inst.getOperand(2)); // CondCode 7522 TmpInst.addOperand(Inst.getOperand(3)); 7523 TmpInst.addOperand(Inst.getOperand(4)); // cc_out 7524 Inst = TmpInst; 7525 return true; 7526 } 7527 case ARM::t2LDMIA_UPD: { 7528 // If this is a load of a single register, then we should use 7529 // a post-indexed LDR instruction instead, per the ARM ARM. 7530 if (Inst.getNumOperands() != 5) 7531 return false; 7532 MCInst TmpInst; 7533 TmpInst.setOpcode(ARM::t2LDR_POST); 7534 TmpInst.addOperand(Inst.getOperand(4)); // Rt 7535 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb 7536 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7537 TmpInst.addOperand(MCOperand::CreateImm(4)); 7538 TmpInst.addOperand(Inst.getOperand(2)); // CondCode 7539 TmpInst.addOperand(Inst.getOperand(3)); 7540 Inst = TmpInst; 7541 return true; 7542 } 7543 case ARM::t2STMDB_UPD: { 7544 // If this is a store of a single register, then we should use 7545 // a pre-indexed STR instruction instead, per the ARM ARM. 7546 if (Inst.getNumOperands() != 5) 7547 return false; 7548 MCInst TmpInst; 7549 TmpInst.setOpcode(ARM::t2STR_PRE); 7550 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb 7551 TmpInst.addOperand(Inst.getOperand(4)); // Rt 7552 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7553 TmpInst.addOperand(MCOperand::CreateImm(-4)); 7554 TmpInst.addOperand(Inst.getOperand(2)); // CondCode 7555 TmpInst.addOperand(Inst.getOperand(3)); 7556 Inst = TmpInst; 7557 return true; 7558 } 7559 case ARM::LDMIA_UPD: 7560 // If this is a load of a single register via a 'pop', then we should use 7561 // a post-indexed LDR instruction instead, per the ARM ARM. 7562 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" && 7563 Inst.getNumOperands() == 5) { 7564 MCInst TmpInst; 7565 TmpInst.setOpcode(ARM::LDR_POST_IMM); 7566 TmpInst.addOperand(Inst.getOperand(4)); // Rt 7567 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb 7568 TmpInst.addOperand(Inst.getOperand(1)); // Rn 7569 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset 7570 TmpInst.addOperand(MCOperand::CreateImm(4)); 7571 TmpInst.addOperand(Inst.getOperand(2)); // CondCode 7572 TmpInst.addOperand(Inst.getOperand(3)); 7573 Inst = TmpInst; 7574 return true; 7575 } 7576 break; 7577 case ARM::STMDB_UPD: 7578 // If this is a store of a single register via a 'push', then we should use 7579 // a pre-indexed STR instruction instead, per the ARM ARM. 7580 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" && 7581 Inst.getNumOperands() == 5) { 7582 MCInst TmpInst; 7583 TmpInst.setOpcode(ARM::STR_PRE_IMM); 7584 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb 7585 TmpInst.addOperand(Inst.getOperand(4)); // Rt 7586 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12 7587 TmpInst.addOperand(MCOperand::CreateImm(-4)); 7588 TmpInst.addOperand(Inst.getOperand(2)); // CondCode 7589 TmpInst.addOperand(Inst.getOperand(3)); 7590 Inst = TmpInst; 7591 } 7592 break; 7593 case ARM::t2ADDri12: 7594 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add" 7595 // mnemonic was used (not "addw"), encoding T3 is preferred. 7596 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" || 7597 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1) 7598 break; 7599 Inst.setOpcode(ARM::t2ADDri); 7600 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out 7601 break; 7602 case ARM::t2SUBri12: 7603 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub" 7604 // mnemonic was used (not "subw"), encoding T3 is preferred. 7605 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" || 7606 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1) 7607 break; 7608 Inst.setOpcode(ARM::t2SUBri); 7609 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out 7610 break; 7611 case ARM::tADDi8: 7612 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was 7613 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred 7614 // to encoding T2 if <Rd> is specified and encoding T2 is preferred 7615 // to encoding T1 if <Rd> is omitted." 7616 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) { 7617 Inst.setOpcode(ARM::tADDi3); 7618 return true; 7619 } 7620 break; 7621 case ARM::tSUBi8: 7622 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was 7623 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred 7624 // to encoding T2 if <Rd> is specified and encoding T2 is preferred 7625 // to encoding T1 if <Rd> is omitted." 7626 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) { 7627 Inst.setOpcode(ARM::tSUBi3); 7628 return true; 7629 } 7630 break; 7631 case ARM::t2ADDri: 7632 case ARM::t2SUBri: { 7633 // If the destination and first source operand are the same, and 7634 // the flags are compatible with the current IT status, use encoding T2 7635 // instead of T3. For compatibility with the system 'as'. Make sure the 7636 // wide encoding wasn't explicit. 7637 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() || 7638 !isARMLowRegister(Inst.getOperand(0).getReg()) || 7639 (unsigned)Inst.getOperand(2).getImm() > 255 || 7640 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) || 7641 (inITBlock() && Inst.getOperand(5).getReg() != 0)) || 7642 (static_cast<ARMOperand*>(Operands[3])->isToken() && 7643 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) 7644 break; 7645 MCInst TmpInst; 7646 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ? 7647 ARM::tADDi8 : ARM::tSUBi8); 7648 TmpInst.addOperand(Inst.getOperand(0)); 7649 TmpInst.addOperand(Inst.getOperand(5)); 7650 TmpInst.addOperand(Inst.getOperand(0)); 7651 TmpInst.addOperand(Inst.getOperand(2)); 7652 TmpInst.addOperand(Inst.getOperand(3)); 7653 TmpInst.addOperand(Inst.getOperand(4)); 7654 Inst = TmpInst; 7655 return true; 7656 } 7657 case ARM::t2ADDrr: { 7658 // If the destination and first source operand are the same, and 7659 // there's no setting of the flags, use encoding T2 instead of T3. 7660 // Note that this is only for ADD, not SUB. This mirrors the system 7661 // 'as' behaviour. Make sure the wide encoding wasn't explicit. 7662 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() || 7663 Inst.getOperand(5).getReg() != 0 || 7664 (static_cast<ARMOperand*>(Operands[3])->isToken() && 7665 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) 7666 break; 7667 MCInst TmpInst; 7668 TmpInst.setOpcode(ARM::tADDhirr); 7669 TmpInst.addOperand(Inst.getOperand(0)); 7670 TmpInst.addOperand(Inst.getOperand(0)); 7671 TmpInst.addOperand(Inst.getOperand(2)); 7672 TmpInst.addOperand(Inst.getOperand(3)); 7673 TmpInst.addOperand(Inst.getOperand(4)); 7674 Inst = TmpInst; 7675 return true; 7676 } 7677 case ARM::tADDrSP: { 7678 // If the non-SP source operand and the destination operand are not the 7679 // same, we need to use the 32-bit encoding if it's available. 7680 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) { 7681 Inst.setOpcode(ARM::t2ADDrr); 7682 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out 7683 return true; 7684 } 7685 break; 7686 } 7687 case ARM::tB: 7688 // A Thumb conditional branch outside of an IT block is a tBcc. 7689 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) { 7690 Inst.setOpcode(ARM::tBcc); 7691 return true; 7692 } 7693 break; 7694 case ARM::t2B: 7695 // A Thumb2 conditional branch outside of an IT block is a t2Bcc. 7696 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){ 7697 Inst.setOpcode(ARM::t2Bcc); 7698 return true; 7699 } 7700 break; 7701 case ARM::t2Bcc: 7702 // If the conditional is AL or we're in an IT block, we really want t2B. 7703 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) { 7704 Inst.setOpcode(ARM::t2B); 7705 return true; 7706 } 7707 break; 7708 case ARM::tBcc: 7709 // If the conditional is AL, we really want tB. 7710 if (Inst.getOperand(1).getImm() == ARMCC::AL) { 7711 Inst.setOpcode(ARM::tB); 7712 return true; 7713 } 7714 break; 7715 case ARM::tLDMIA: { 7716 // If the register list contains any high registers, or if the writeback 7717 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding 7718 // instead if we're in Thumb2. Otherwise, this should have generated 7719 // an error in validateInstruction(). 7720 unsigned Rn = Inst.getOperand(0).getReg(); 7721 bool hasWritebackToken = 7722 (static_cast<ARMOperand*>(Operands[3])->isToken() && 7723 static_cast<ARMOperand*>(Operands[3])->getToken() == "!"); 7724 bool listContainsBase; 7725 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) || 7726 (!listContainsBase && !hasWritebackToken) || 7727 (listContainsBase && hasWritebackToken)) { 7728 // 16-bit encoding isn't sufficient. Switch to the 32-bit version. 7729 assert (isThumbTwo()); 7730 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA); 7731 // If we're switching to the updating version, we need to insert 7732 // the writeback tied operand. 7733 if (hasWritebackToken) 7734 Inst.insert(Inst.begin(), 7735 MCOperand::CreateReg(Inst.getOperand(0).getReg())); 7736 return true; 7737 } 7738 break; 7739 } 7740 case ARM::tSTMIA_UPD: { 7741 // If the register list contains any high registers, we need to use 7742 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this 7743 // should have generated an error in validateInstruction(). 7744 unsigned Rn = Inst.getOperand(0).getReg(); 7745 bool listContainsBase; 7746 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) { 7747 // 16-bit encoding isn't sufficient. Switch to the 32-bit version. 7748 assert (isThumbTwo()); 7749 Inst.setOpcode(ARM::t2STMIA_UPD); 7750 return true; 7751 } 7752 break; 7753 } 7754 case ARM::tPOP: { 7755 bool listContainsBase; 7756 // If the register list contains any high registers, we need to use 7757 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this 7758 // should have generated an error in validateInstruction(). 7759 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase)) 7760 return false; 7761 assert (isThumbTwo()); 7762 Inst.setOpcode(ARM::t2LDMIA_UPD); 7763 // Add the base register and writeback operands. 7764 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP)); 7765 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP)); 7766 return true; 7767 } 7768 case ARM::tPUSH: { 7769 bool listContainsBase; 7770 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase)) 7771 return false; 7772 assert (isThumbTwo()); 7773 Inst.setOpcode(ARM::t2STMDB_UPD); 7774 // Add the base register and writeback operands. 7775 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP)); 7776 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP)); 7777 return true; 7778 } 7779 case ARM::t2MOVi: { 7780 // If we can use the 16-bit encoding and the user didn't explicitly 7781 // request the 32-bit variant, transform it here. 7782 if (isARMLowRegister(Inst.getOperand(0).getReg()) && 7783 (unsigned)Inst.getOperand(1).getImm() <= 255 && 7784 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL && 7785 Inst.getOperand(4).getReg() == ARM::CPSR) || 7786 (inITBlock() && Inst.getOperand(4).getReg() == 0)) && 7787 (!static_cast<ARMOperand*>(Operands[2])->isToken() || 7788 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) { 7789 // The operands aren't in the same order for tMOVi8... 7790 MCInst TmpInst; 7791 TmpInst.setOpcode(ARM::tMOVi8); 7792 TmpInst.addOperand(Inst.getOperand(0)); 7793 TmpInst.addOperand(Inst.getOperand(4)); 7794 TmpInst.addOperand(Inst.getOperand(1)); 7795 TmpInst.addOperand(Inst.getOperand(2)); 7796 TmpInst.addOperand(Inst.getOperand(3)); 7797 Inst = TmpInst; 7798 return true; 7799 } 7800 break; 7801 } 7802 case ARM::t2MOVr: { 7803 // If we can use the 16-bit encoding and the user didn't explicitly 7804 // request the 32-bit variant, transform it here. 7805 if (isARMLowRegister(Inst.getOperand(0).getReg()) && 7806 isARMLowRegister(Inst.getOperand(1).getReg()) && 7807 Inst.getOperand(2).getImm() == ARMCC::AL && 7808 Inst.getOperand(4).getReg() == ARM::CPSR && 7809 (!static_cast<ARMOperand*>(Operands[2])->isToken() || 7810 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) { 7811 // The operands aren't the same for tMOV[S]r... (no cc_out) 7812 MCInst TmpInst; 7813 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr); 7814 TmpInst.addOperand(Inst.getOperand(0)); 7815 TmpInst.addOperand(Inst.getOperand(1)); 7816 TmpInst.addOperand(Inst.getOperand(2)); 7817 TmpInst.addOperand(Inst.getOperand(3)); 7818 Inst = TmpInst; 7819 return true; 7820 } 7821 break; 7822 } 7823 case ARM::t2SXTH: 7824 case ARM::t2SXTB: 7825 case ARM::t2UXTH: 7826 case ARM::t2UXTB: { 7827 // If we can use the 16-bit encoding and the user didn't explicitly 7828 // request the 32-bit variant, transform it here. 7829 if (isARMLowRegister(Inst.getOperand(0).getReg()) && 7830 isARMLowRegister(Inst.getOperand(1).getReg()) && 7831 Inst.getOperand(2).getImm() == 0 && 7832 (!static_cast<ARMOperand*>(Operands[2])->isToken() || 7833 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) { 7834 unsigned NewOpc; 7835 switch (Inst.getOpcode()) { 7836 default: llvm_unreachable("Illegal opcode!"); 7837 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break; 7838 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break; 7839 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break; 7840 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break; 7841 } 7842 // The operands aren't the same for thumb1 (no rotate operand). 7843 MCInst TmpInst; 7844 TmpInst.setOpcode(NewOpc); 7845 TmpInst.addOperand(Inst.getOperand(0)); 7846 TmpInst.addOperand(Inst.getOperand(1)); 7847 TmpInst.addOperand(Inst.getOperand(3)); 7848 TmpInst.addOperand(Inst.getOperand(4)); 7849 Inst = TmpInst; 7850 return true; 7851 } 7852 break; 7853 } 7854 case ARM::MOVsi: { 7855 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm()); 7856 // rrx shifts and asr/lsr of #32 is encoded as 0 7857 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr) 7858 return false; 7859 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) { 7860 // Shifting by zero is accepted as a vanilla 'MOVr' 7861 MCInst TmpInst; 7862 TmpInst.setOpcode(ARM::MOVr); 7863 TmpInst.addOperand(Inst.getOperand(0)); 7864 TmpInst.addOperand(Inst.getOperand(1)); 7865 TmpInst.addOperand(Inst.getOperand(3)); 7866 TmpInst.addOperand(Inst.getOperand(4)); 7867 TmpInst.addOperand(Inst.getOperand(5)); 7868 Inst = TmpInst; 7869 return true; 7870 } 7871 return false; 7872 } 7873 case ARM::ANDrsi: 7874 case ARM::ORRrsi: 7875 case ARM::EORrsi: 7876 case ARM::BICrsi: 7877 case ARM::SUBrsi: 7878 case ARM::ADDrsi: { 7879 unsigned newOpc; 7880 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm()); 7881 if (SOpc == ARM_AM::rrx) return false; 7882 switch (Inst.getOpcode()) { 7883 default: llvm_unreachable("unexpected opcode!"); 7884 case ARM::ANDrsi: newOpc = ARM::ANDrr; break; 7885 case ARM::ORRrsi: newOpc = ARM::ORRrr; break; 7886 case ARM::EORrsi: newOpc = ARM::EORrr; break; 7887 case ARM::BICrsi: newOpc = ARM::BICrr; break; 7888 case ARM::SUBrsi: newOpc = ARM::SUBrr; break; 7889 case ARM::ADDrsi: newOpc = ARM::ADDrr; break; 7890 } 7891 // If the shift is by zero, use the non-shifted instruction definition. 7892 // The exception is for right shifts, where 0 == 32 7893 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 && 7894 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) { 7895 MCInst TmpInst; 7896 TmpInst.setOpcode(newOpc); 7897 TmpInst.addOperand(Inst.getOperand(0)); 7898 TmpInst.addOperand(Inst.getOperand(1)); 7899 TmpInst.addOperand(Inst.getOperand(2)); 7900 TmpInst.addOperand(Inst.getOperand(4)); 7901 TmpInst.addOperand(Inst.getOperand(5)); 7902 TmpInst.addOperand(Inst.getOperand(6)); 7903 Inst = TmpInst; 7904 return true; 7905 } 7906 return false; 7907 } 7908 case ARM::ITasm: 7909 case ARM::t2IT: { 7910 // The mask bits for all but the first condition are represented as 7911 // the low bit of the condition code value implies 't'. We currently 7912 // always have 1 implies 't', so XOR toggle the bits if the low bit 7913 // of the condition code is zero. 7914 MCOperand &MO = Inst.getOperand(1); 7915 unsigned Mask = MO.getImm(); 7916 unsigned OrigMask = Mask; 7917 unsigned TZ = countTrailingZeros(Mask); 7918 if ((Inst.getOperand(0).getImm() & 1) == 0) { 7919 assert(Mask && TZ <= 3 && "illegal IT mask value!"); 7920 Mask ^= (0xE << TZ) & 0xF; 7921 } 7922 MO.setImm(Mask); 7923 7924 // Set up the IT block state according to the IT instruction we just 7925 // matched. 7926 assert(!inITBlock() && "nested IT blocks?!"); 7927 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm()); 7928 ITState.Mask = OrigMask; // Use the original mask, not the updated one. 7929 ITState.CurPosition = 0; 7930 ITState.FirstCond = true; 7931 break; 7932 } 7933 case ARM::t2LSLrr: 7934 case ARM::t2LSRrr: 7935 case ARM::t2ASRrr: 7936 case ARM::t2SBCrr: 7937 case ARM::t2RORrr: 7938 case ARM::t2BICrr: 7939 { 7940 // Assemblers should use the narrow encodings of these instructions when permissible. 7941 if ((isARMLowRegister(Inst.getOperand(1).getReg()) && 7942 isARMLowRegister(Inst.getOperand(2).getReg())) && 7943 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() && 7944 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) || 7945 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) && 7946 (!static_cast<ARMOperand*>(Operands[3])->isToken() || 7947 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) { 7948 unsigned NewOpc; 7949 switch (Inst.getOpcode()) { 7950 default: llvm_unreachable("unexpected opcode"); 7951 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break; 7952 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break; 7953 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break; 7954 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break; 7955 case ARM::t2RORrr: NewOpc = ARM::tROR; break; 7956 case ARM::t2BICrr: NewOpc = ARM::tBIC; break; 7957 } 7958 MCInst TmpInst; 7959 TmpInst.setOpcode(NewOpc); 7960 TmpInst.addOperand(Inst.getOperand(0)); 7961 TmpInst.addOperand(Inst.getOperand(5)); 7962 TmpInst.addOperand(Inst.getOperand(1)); 7963 TmpInst.addOperand(Inst.getOperand(2)); 7964 TmpInst.addOperand(Inst.getOperand(3)); 7965 TmpInst.addOperand(Inst.getOperand(4)); 7966 Inst = TmpInst; 7967 return true; 7968 } 7969 return false; 7970 } 7971 case ARM::t2ANDrr: 7972 case ARM::t2EORrr: 7973 case ARM::t2ADCrr: 7974 case ARM::t2ORRrr: 7975 { 7976 // Assemblers should use the narrow encodings of these instructions when permissible. 7977 // These instructions are special in that they are commutable, so shorter encodings 7978 // are available more often. 7979 if ((isARMLowRegister(Inst.getOperand(1).getReg()) && 7980 isARMLowRegister(Inst.getOperand(2).getReg())) && 7981 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() || 7982 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) && 7983 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) || 7984 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) && 7985 (!static_cast<ARMOperand*>(Operands[3])->isToken() || 7986 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) { 7987 unsigned NewOpc; 7988 switch (Inst.getOpcode()) { 7989 default: llvm_unreachable("unexpected opcode"); 7990 case ARM::t2ADCrr: NewOpc = ARM::tADC; break; 7991 case ARM::t2ANDrr: NewOpc = ARM::tAND; break; 7992 case ARM::t2EORrr: NewOpc = ARM::tEOR; break; 7993 case ARM::t2ORRrr: NewOpc = ARM::tORR; break; 7994 } 7995 MCInst TmpInst; 7996 TmpInst.setOpcode(NewOpc); 7997 TmpInst.addOperand(Inst.getOperand(0)); 7998 TmpInst.addOperand(Inst.getOperand(5)); 7999 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) { 8000 TmpInst.addOperand(Inst.getOperand(1)); 8001 TmpInst.addOperand(Inst.getOperand(2)); 8002 } else { 8003 TmpInst.addOperand(Inst.getOperand(2)); 8004 TmpInst.addOperand(Inst.getOperand(1)); 8005 } 8006 TmpInst.addOperand(Inst.getOperand(3)); 8007 TmpInst.addOperand(Inst.getOperand(4)); 8008 Inst = TmpInst; 8009 return true; 8010 } 8011 return false; 8012 } 8013 } 8014 return false; 8015 } 8016 8017 unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) { 8018 // 16-bit thumb arithmetic instructions either require or preclude the 'S' 8019 // suffix depending on whether they're in an IT block or not. 8020 unsigned Opc = Inst.getOpcode(); 8021 const MCInstrDesc &MCID = MII.get(Opc); 8022 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) { 8023 assert(MCID.hasOptionalDef() && 8024 "optionally flag setting instruction missing optional def operand"); 8025 assert(MCID.NumOperands == Inst.getNumOperands() && 8026 "operand count mismatch!"); 8027 // Find the optional-def operand (cc_out). 8028 unsigned OpNo; 8029 for (OpNo = 0; 8030 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands; 8031 ++OpNo) 8032 ; 8033 // If we're parsing Thumb1, reject it completely. 8034 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR) 8035 return Match_MnemonicFail; 8036 // If we're parsing Thumb2, which form is legal depends on whether we're 8037 // in an IT block. 8038 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR && 8039 !inITBlock()) 8040 return Match_RequiresITBlock; 8041 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR && 8042 inITBlock()) 8043 return Match_RequiresNotITBlock; 8044 } 8045 // Some high-register supporting Thumb1 encodings only allow both registers 8046 // to be from r0-r7 when in Thumb2. 8047 else if (Opc == ARM::tADDhirr && isThumbOne() && 8048 isARMLowRegister(Inst.getOperand(1).getReg()) && 8049 isARMLowRegister(Inst.getOperand(2).getReg())) 8050 return Match_RequiresThumb2; 8051 // Others only require ARMv6 or later. 8052 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() && 8053 isARMLowRegister(Inst.getOperand(0).getReg()) && 8054 isARMLowRegister(Inst.getOperand(1).getReg())) 8055 return Match_RequiresV6; 8056 return Match_Success; 8057 } 8058 8059 namespace llvm { 8060 template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) { 8061 return true; // In an assembly source, no need to second-guess 8062 } 8063 } 8064 8065 static const char *getSubtargetFeatureName(unsigned Val); 8066 bool ARMAsmParser:: 8067 MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode, 8068 SmallVectorImpl<MCParsedAsmOperand*> &Operands, 8069 MCStreamer &Out, unsigned &ErrorInfo, 8070 bool MatchingInlineAsm) { 8071 MCInst Inst; 8072 unsigned MatchResult; 8073 8074 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo, 8075 MatchingInlineAsm); 8076 switch (MatchResult) { 8077 default: break; 8078 case Match_Success: 8079 // Context sensitive operand constraints aren't handled by the matcher, 8080 // so check them here. 8081 if (validateInstruction(Inst, Operands)) { 8082 // Still progress the IT block, otherwise one wrong condition causes 8083 // nasty cascading errors. 8084 forwardITPosition(); 8085 return true; 8086 } 8087 8088 { // processInstruction() updates inITBlock state, we need to save it away 8089 bool wasInITBlock = inITBlock(); 8090 8091 // Some instructions need post-processing to, for example, tweak which 8092 // encoding is selected. Loop on it while changes happen so the 8093 // individual transformations can chain off each other. E.g., 8094 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8) 8095 while (processInstruction(Inst, Operands)) 8096 ; 8097 8098 // Only after the instruction is fully processed, we can validate it 8099 if (wasInITBlock && hasV8Ops() && isThumb() && 8100 !isV8EligibleForIT(&Inst)) { 8101 Warning(IDLoc, "deprecated instruction in IT block"); 8102 } 8103 } 8104 8105 // Only move forward at the very end so that everything in validate 8106 // and process gets a consistent answer about whether we're in an IT 8107 // block. 8108 forwardITPosition(); 8109 8110 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and 8111 // doesn't actually encode. 8112 if (Inst.getOpcode() == ARM::ITasm) 8113 return false; 8114 8115 Inst.setLoc(IDLoc); 8116 Out.EmitInstruction(Inst, STI); 8117 return false; 8118 case Match_MissingFeature: { 8119 assert(ErrorInfo && "Unknown missing feature!"); 8120 // Special case the error message for the very common case where only 8121 // a single subtarget feature is missing (Thumb vs. ARM, e.g.). 8122 std::string Msg = "instruction requires:"; 8123 unsigned Mask = 1; 8124 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) { 8125 if (ErrorInfo & Mask) { 8126 Msg += " "; 8127 Msg += getSubtargetFeatureName(ErrorInfo & Mask); 8128 } 8129 Mask <<= 1; 8130 } 8131 return Error(IDLoc, Msg); 8132 } 8133 case Match_InvalidOperand: { 8134 SMLoc ErrorLoc = IDLoc; 8135 if (ErrorInfo != ~0U) { 8136 if (ErrorInfo >= Operands.size()) 8137 return Error(IDLoc, "too few operands for instruction"); 8138 8139 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); 8140 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; 8141 } 8142 8143 return Error(ErrorLoc, "invalid operand for instruction"); 8144 } 8145 case Match_MnemonicFail: 8146 return Error(IDLoc, "invalid instruction", 8147 ((ARMOperand*)Operands[0])->getLocRange()); 8148 case Match_RequiresNotITBlock: 8149 return Error(IDLoc, "flag setting instruction only valid outside IT block"); 8150 case Match_RequiresITBlock: 8151 return Error(IDLoc, "instruction only valid inside IT block"); 8152 case Match_RequiresV6: 8153 return Error(IDLoc, "instruction variant requires ARMv6 or later"); 8154 case Match_RequiresThumb2: 8155 return Error(IDLoc, "instruction variant requires Thumb2"); 8156 case Match_ImmRange0_15: { 8157 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); 8158 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; 8159 return Error(ErrorLoc, "immediate operand must be in the range [0,15]"); 8160 } 8161 case Match_ImmRange0_239: { 8162 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); 8163 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; 8164 return Error(ErrorLoc, "immediate operand must be in the range [0,239]"); 8165 } 8166 case Match_AlignedMemoryRequiresNone: 8167 case Match_DupAlignedMemoryRequiresNone: 8168 case Match_AlignedMemoryRequires16: 8169 case Match_DupAlignedMemoryRequires16: 8170 case Match_AlignedMemoryRequires32: 8171 case Match_DupAlignedMemoryRequires32: 8172 case Match_AlignedMemoryRequires64: 8173 case Match_DupAlignedMemoryRequires64: 8174 case Match_AlignedMemoryRequires64or128: 8175 case Match_DupAlignedMemoryRequires64or128: 8176 case Match_AlignedMemoryRequires64or128or256: 8177 { 8178 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getAlignmentLoc(); 8179 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; 8180 switch (MatchResult) { 8181 default: 8182 llvm_unreachable("Missing Match_Aligned type"); 8183 case Match_AlignedMemoryRequiresNone: 8184 case Match_DupAlignedMemoryRequiresNone: 8185 return Error(ErrorLoc, "alignment must be omitted"); 8186 case Match_AlignedMemoryRequires16: 8187 case Match_DupAlignedMemoryRequires16: 8188 return Error(ErrorLoc, "alignment must be 16 or omitted"); 8189 case Match_AlignedMemoryRequires32: 8190 case Match_DupAlignedMemoryRequires32: 8191 return Error(ErrorLoc, "alignment must be 32 or omitted"); 8192 case Match_AlignedMemoryRequires64: 8193 case Match_DupAlignedMemoryRequires64: 8194 return Error(ErrorLoc, "alignment must be 64 or omitted"); 8195 case Match_AlignedMemoryRequires64or128: 8196 case Match_DupAlignedMemoryRequires64or128: 8197 return Error(ErrorLoc, "alignment must be 64, 128 or omitted"); 8198 case Match_AlignedMemoryRequires64or128or256: 8199 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted"); 8200 } 8201 } 8202 } 8203 8204 llvm_unreachable("Implement any new match types added!"); 8205 } 8206 8207 /// parseDirective parses the arm specific directives 8208 bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { 8209 const MCObjectFileInfo::Environment Format = 8210 getContext().getObjectFileInfo()->getObjectFileType(); 8211 bool IsMachO = Format == MCObjectFileInfo::IsMachO; 8212 8213 StringRef IDVal = DirectiveID.getIdentifier(); 8214 if (IDVal == ".word") 8215 return parseLiteralValues(4, DirectiveID.getLoc()); 8216 else if (IDVal == ".short" || IDVal == ".hword") 8217 return parseLiteralValues(2, DirectiveID.getLoc()); 8218 else if (IDVal == ".thumb") 8219 return parseDirectiveThumb(DirectiveID.getLoc()); 8220 else if (IDVal == ".arm") 8221 return parseDirectiveARM(DirectiveID.getLoc()); 8222 else if (IDVal == ".thumb_func") 8223 return parseDirectiveThumbFunc(DirectiveID.getLoc()); 8224 else if (IDVal == ".code") 8225 return parseDirectiveCode(DirectiveID.getLoc()); 8226 else if (IDVal == ".syntax") 8227 return parseDirectiveSyntax(DirectiveID.getLoc()); 8228 else if (IDVal == ".unreq") 8229 return parseDirectiveUnreq(DirectiveID.getLoc()); 8230 else if (IDVal == ".fnend") 8231 return parseDirectiveFnEnd(DirectiveID.getLoc()); 8232 else if (IDVal == ".cantunwind") 8233 return parseDirectiveCantUnwind(DirectiveID.getLoc()); 8234 else if (IDVal == ".personality") 8235 return parseDirectivePersonality(DirectiveID.getLoc()); 8236 else if (IDVal == ".handlerdata") 8237 return parseDirectiveHandlerData(DirectiveID.getLoc()); 8238 else if (IDVal == ".setfp") 8239 return parseDirectiveSetFP(DirectiveID.getLoc()); 8240 else if (IDVal == ".pad") 8241 return parseDirectivePad(DirectiveID.getLoc()); 8242 else if (IDVal == ".save") 8243 return parseDirectiveRegSave(DirectiveID.getLoc(), false); 8244 else if (IDVal == ".vsave") 8245 return parseDirectiveRegSave(DirectiveID.getLoc(), true); 8246 else if (IDVal == ".ltorg" || IDVal == ".pool") 8247 return parseDirectiveLtorg(DirectiveID.getLoc()); 8248 else if (IDVal == ".even") 8249 return parseDirectiveEven(DirectiveID.getLoc()); 8250 else if (IDVal == ".personalityindex") 8251 return parseDirectivePersonalityIndex(DirectiveID.getLoc()); 8252 else if (IDVal == ".unwind_raw") 8253 return parseDirectiveUnwindRaw(DirectiveID.getLoc()); 8254 else if (IDVal == ".movsp") 8255 return parseDirectiveMovSP(DirectiveID.getLoc()); 8256 else if (IDVal == ".arch_extension") 8257 return parseDirectiveArchExtension(DirectiveID.getLoc()); 8258 else if (IDVal == ".align") 8259 return parseDirectiveAlign(DirectiveID.getLoc()); 8260 else if (IDVal == ".thumb_set") 8261 return parseDirectiveThumbSet(DirectiveID.getLoc()); 8262 8263 if (!IsMachO) { 8264 if (IDVal == ".arch") 8265 return parseDirectiveArch(DirectiveID.getLoc()); 8266 else if (IDVal == ".cpu") 8267 return parseDirectiveCPU(DirectiveID.getLoc()); 8268 else if (IDVal == ".eabi_attribute") 8269 return parseDirectiveEabiAttr(DirectiveID.getLoc()); 8270 else if (IDVal == ".fpu") 8271 return parseDirectiveFPU(DirectiveID.getLoc()); 8272 else if (IDVal == ".fnstart") 8273 return parseDirectiveFnStart(DirectiveID.getLoc()); 8274 else if (IDVal == ".inst") 8275 return parseDirectiveInst(DirectiveID.getLoc()); 8276 else if (IDVal == ".inst.n") 8277 return parseDirectiveInst(DirectiveID.getLoc(), 'n'); 8278 else if (IDVal == ".inst.w") 8279 return parseDirectiveInst(DirectiveID.getLoc(), 'w'); 8280 else if (IDVal == ".object_arch") 8281 return parseDirectiveObjectArch(DirectiveID.getLoc()); 8282 else if (IDVal == ".tlsdescseq") 8283 return parseDirectiveTLSDescSeq(DirectiveID.getLoc()); 8284 } 8285 8286 return true; 8287 } 8288 8289 /// parseLiteralValues 8290 /// ::= .hword expression [, expression]* 8291 /// ::= .short expression [, expression]* 8292 /// ::= .word expression [, expression]* 8293 bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) { 8294 if (getLexer().isNot(AsmToken::EndOfStatement)) { 8295 for (;;) { 8296 const MCExpr *Value; 8297 if (getParser().parseExpression(Value)) { 8298 Parser.eatToEndOfStatement(); 8299 return false; 8300 } 8301 8302 getParser().getStreamer().EmitValue(Value, Size); 8303 8304 if (getLexer().is(AsmToken::EndOfStatement)) 8305 break; 8306 8307 // FIXME: Improve diagnostic. 8308 if (getLexer().isNot(AsmToken::Comma)) { 8309 Error(L, "unexpected token in directive"); 8310 return false; 8311 } 8312 Parser.Lex(); 8313 } 8314 } 8315 8316 Parser.Lex(); 8317 return false; 8318 } 8319 8320 /// parseDirectiveThumb 8321 /// ::= .thumb 8322 bool ARMAsmParser::parseDirectiveThumb(SMLoc L) { 8323 if (getLexer().isNot(AsmToken::EndOfStatement)) { 8324 Error(L, "unexpected token in directive"); 8325 return false; 8326 } 8327 Parser.Lex(); 8328 8329 if (!hasThumb()) { 8330 Error(L, "target does not support Thumb mode"); 8331 return false; 8332 } 8333 8334 if (!isThumb()) 8335 SwitchMode(); 8336 8337 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); 8338 return false; 8339 } 8340 8341 /// parseDirectiveARM 8342 /// ::= .arm 8343 bool ARMAsmParser::parseDirectiveARM(SMLoc L) { 8344 if (getLexer().isNot(AsmToken::EndOfStatement)) { 8345 Error(L, "unexpected token in directive"); 8346 return false; 8347 } 8348 Parser.Lex(); 8349 8350 if (!hasARM()) { 8351 Error(L, "target does not support ARM mode"); 8352 return false; 8353 } 8354 8355 if (isThumb()) 8356 SwitchMode(); 8357 8358 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); 8359 return false; 8360 } 8361 8362 void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) { 8363 if (NextSymbolIsThumb) { 8364 getParser().getStreamer().EmitThumbFunc(Symbol); 8365 NextSymbolIsThumb = false; 8366 } 8367 } 8368 8369 /// parseDirectiveThumbFunc 8370 /// ::= .thumbfunc symbol_name 8371 bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) { 8372 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo(); 8373 bool isMachO = MAI->hasSubsectionsViaSymbols(); 8374 8375 // Darwin asm has (optionally) function name after .thumb_func direction 8376 // ELF doesn't 8377 if (isMachO) { 8378 const AsmToken &Tok = Parser.getTok(); 8379 if (Tok.isNot(AsmToken::EndOfStatement)) { 8380 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) { 8381 Error(L, "unexpected token in .thumb_func directive"); 8382 return false; 8383 } 8384 8385 MCSymbol *Func = 8386 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier()); 8387 getParser().getStreamer().EmitThumbFunc(Func); 8388 Parser.Lex(); // Consume the identifier token. 8389 return false; 8390 } 8391 } 8392 8393 if (getLexer().isNot(AsmToken::EndOfStatement)) { 8394 Error(L, "unexpected token in directive"); 8395 return false; 8396 } 8397 8398 NextSymbolIsThumb = true; 8399 return false; 8400 } 8401 8402 /// parseDirectiveSyntax 8403 /// ::= .syntax unified | divided 8404 bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) { 8405 const AsmToken &Tok = Parser.getTok(); 8406 if (Tok.isNot(AsmToken::Identifier)) { 8407 Error(L, "unexpected token in .syntax directive"); 8408 return false; 8409 } 8410 8411 StringRef Mode = Tok.getString(); 8412 if (Mode == "unified" || Mode == "UNIFIED") { 8413 Parser.Lex(); 8414 } else if (Mode == "divided" || Mode == "DIVIDED") { 8415 Error(L, "'.syntax divided' arm asssembly not supported"); 8416 return false; 8417 } else { 8418 Error(L, "unrecognized syntax mode in .syntax directive"); 8419 return false; 8420 } 8421 8422 if (getLexer().isNot(AsmToken::EndOfStatement)) { 8423 Error(Parser.getTok().getLoc(), "unexpected token in directive"); 8424 return false; 8425 } 8426 Parser.Lex(); 8427 8428 // TODO tell the MC streamer the mode 8429 // getParser().getStreamer().Emit???(); 8430 return false; 8431 } 8432 8433 /// parseDirectiveCode 8434 /// ::= .code 16 | 32 8435 bool ARMAsmParser::parseDirectiveCode(SMLoc L) { 8436 const AsmToken &Tok = Parser.getTok(); 8437 if (Tok.isNot(AsmToken::Integer)) { 8438 Error(L, "unexpected token in .code directive"); 8439 return false; 8440 } 8441 int64_t Val = Parser.getTok().getIntVal(); 8442 if (Val != 16 && Val != 32) { 8443 Error(L, "invalid operand to .code directive"); 8444 return false; 8445 } 8446 Parser.Lex(); 8447 8448 if (getLexer().isNot(AsmToken::EndOfStatement)) { 8449 Error(Parser.getTok().getLoc(), "unexpected token in directive"); 8450 return false; 8451 } 8452 Parser.Lex(); 8453 8454 if (Val == 16) { 8455 if (!hasThumb()) { 8456 Error(L, "target does not support Thumb mode"); 8457 return false; 8458 } 8459 8460 if (!isThumb()) 8461 SwitchMode(); 8462 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); 8463 } else { 8464 if (!hasARM()) { 8465 Error(L, "target does not support ARM mode"); 8466 return false; 8467 } 8468 8469 if (isThumb()) 8470 SwitchMode(); 8471 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); 8472 } 8473 8474 return false; 8475 } 8476 8477 /// parseDirectiveReq 8478 /// ::= name .req registername 8479 bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) { 8480 Parser.Lex(); // Eat the '.req' token. 8481 unsigned Reg; 8482 SMLoc SRegLoc, ERegLoc; 8483 if (ParseRegister(Reg, SRegLoc, ERegLoc)) { 8484 Parser.eatToEndOfStatement(); 8485 Error(SRegLoc, "register name expected"); 8486 return false; 8487 } 8488 8489 // Shouldn't be anything else. 8490 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) { 8491 Parser.eatToEndOfStatement(); 8492 Error(Parser.getTok().getLoc(), "unexpected input in .req directive."); 8493 return false; 8494 } 8495 8496 Parser.Lex(); // Consume the EndOfStatement 8497 8498 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) { 8499 Error(SRegLoc, "redefinition of '" + Name + "' does not match original."); 8500 return false; 8501 } 8502 8503 return false; 8504 } 8505 8506 /// parseDirectiveUneq 8507 /// ::= .unreq registername 8508 bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) { 8509 if (Parser.getTok().isNot(AsmToken::Identifier)) { 8510 Parser.eatToEndOfStatement(); 8511 Error(L, "unexpected input in .unreq directive."); 8512 return false; 8513 } 8514 RegisterReqs.erase(Parser.getTok().getIdentifier().lower()); 8515 Parser.Lex(); // Eat the identifier. 8516 return false; 8517 } 8518 8519 /// parseDirectiveArch 8520 /// ::= .arch token 8521 bool ARMAsmParser::parseDirectiveArch(SMLoc L) { 8522 StringRef Arch = getParser().parseStringToEndOfStatement().trim(); 8523 8524 unsigned ID = StringSwitch<unsigned>(Arch) 8525 #define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \ 8526 .Case(NAME, ARM::ID) 8527 #define ARM_ARCH_ALIAS(NAME, ID) \ 8528 .Case(NAME, ARM::ID) 8529 #include "MCTargetDesc/ARMArchName.def" 8530 .Default(ARM::INVALID_ARCH); 8531 8532 if (ID == ARM::INVALID_ARCH) { 8533 Error(L, "Unknown arch name"); 8534 return false; 8535 } 8536 8537 getTargetStreamer().emitArch(ID); 8538 return false; 8539 } 8540 8541 /// parseDirectiveEabiAttr 8542 /// ::= .eabi_attribute int, int [, "str"] 8543 /// ::= .eabi_attribute Tag_name, int [, "str"] 8544 bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) { 8545 int64_t Tag; 8546 SMLoc TagLoc; 8547 TagLoc = Parser.getTok().getLoc(); 8548 if (Parser.getTok().is(AsmToken::Identifier)) { 8549 StringRef Name = Parser.getTok().getIdentifier(); 8550 Tag = ARMBuildAttrs::AttrTypeFromString(Name); 8551 if (Tag == -1) { 8552 Error(TagLoc, "attribute name not recognised: " + Name); 8553 Parser.eatToEndOfStatement(); 8554 return false; 8555 } 8556 Parser.Lex(); 8557 } else { 8558 const MCExpr *AttrExpr; 8559 8560 TagLoc = Parser.getTok().getLoc(); 8561 if (Parser.parseExpression(AttrExpr)) { 8562 Parser.eatToEndOfStatement(); 8563 return false; 8564 } 8565 8566 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr); 8567 if (!CE) { 8568 Error(TagLoc, "expected numeric constant"); 8569 Parser.eatToEndOfStatement(); 8570 return false; 8571 } 8572 8573 Tag = CE->getValue(); 8574 } 8575 8576 if (Parser.getTok().isNot(AsmToken::Comma)) { 8577 Error(Parser.getTok().getLoc(), "comma expected"); 8578 Parser.eatToEndOfStatement(); 8579 return false; 8580 } 8581 Parser.Lex(); // skip comma 8582 8583 StringRef StringValue = ""; 8584 bool IsStringValue = false; 8585 8586 int64_t IntegerValue = 0; 8587 bool IsIntegerValue = false; 8588 8589 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name) 8590 IsStringValue = true; 8591 else if (Tag == ARMBuildAttrs::compatibility) { 8592 IsStringValue = true; 8593 IsIntegerValue = true; 8594 } else if (Tag < 32 || Tag % 2 == 0) 8595 IsIntegerValue = true; 8596 else if (Tag % 2 == 1) 8597 IsStringValue = true; 8598 else 8599 llvm_unreachable("invalid tag type"); 8600 8601 if (IsIntegerValue) { 8602 const MCExpr *ValueExpr; 8603 SMLoc ValueExprLoc = Parser.getTok().getLoc(); 8604 if (Parser.parseExpression(ValueExpr)) { 8605 Parser.eatToEndOfStatement(); 8606 return false; 8607 } 8608 8609 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr); 8610 if (!CE) { 8611 Error(ValueExprLoc, "expected numeric constant"); 8612 Parser.eatToEndOfStatement(); 8613 return false; 8614 } 8615 8616 IntegerValue = CE->getValue(); 8617 } 8618 8619 if (Tag == ARMBuildAttrs::compatibility) { 8620 if (Parser.getTok().isNot(AsmToken::Comma)) 8621 IsStringValue = false; 8622 else 8623 Parser.Lex(); 8624 } 8625 8626 if (IsStringValue) { 8627 if (Parser.getTok().isNot(AsmToken::String)) { 8628 Error(Parser.getTok().getLoc(), "bad string constant"); 8629 Parser.eatToEndOfStatement(); 8630 return false; 8631 } 8632 8633 StringValue = Parser.getTok().getStringContents(); 8634 Parser.Lex(); 8635 } 8636 8637 if (IsIntegerValue && IsStringValue) { 8638 assert(Tag == ARMBuildAttrs::compatibility); 8639 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue); 8640 } else if (IsIntegerValue) 8641 getTargetStreamer().emitAttribute(Tag, IntegerValue); 8642 else if (IsStringValue) 8643 getTargetStreamer().emitTextAttribute(Tag, StringValue); 8644 return false; 8645 } 8646 8647 /// parseDirectiveCPU 8648 /// ::= .cpu str 8649 bool ARMAsmParser::parseDirectiveCPU(SMLoc L) { 8650 StringRef CPU = getParser().parseStringToEndOfStatement().trim(); 8651 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU); 8652 return false; 8653 } 8654 8655 /// parseDirectiveFPU 8656 /// ::= .fpu str 8657 bool ARMAsmParser::parseDirectiveFPU(SMLoc L) { 8658 StringRef FPU = getParser().parseStringToEndOfStatement().trim(); 8659 8660 unsigned ID = StringSwitch<unsigned>(FPU) 8661 #define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID) 8662 #include "ARMFPUName.def" 8663 .Default(ARM::INVALID_FPU); 8664 8665 if (ID == ARM::INVALID_FPU) { 8666 Error(L, "Unknown FPU name"); 8667 return false; 8668 } 8669 8670 getTargetStreamer().emitFPU(ID); 8671 return false; 8672 } 8673 8674 /// parseDirectiveFnStart 8675 /// ::= .fnstart 8676 bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) { 8677 if (UC.hasFnStart()) { 8678 Error(L, ".fnstart starts before the end of previous one"); 8679 UC.emitFnStartLocNotes(); 8680 return false; 8681 } 8682 8683 // Reset the unwind directives parser state 8684 UC.reset(); 8685 8686 getTargetStreamer().emitFnStart(); 8687 8688 UC.recordFnStart(L); 8689 return false; 8690 } 8691 8692 /// parseDirectiveFnEnd 8693 /// ::= .fnend 8694 bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) { 8695 // Check the ordering of unwind directives 8696 if (!UC.hasFnStart()) { 8697 Error(L, ".fnstart must precede .fnend directive"); 8698 return false; 8699 } 8700 8701 // Reset the unwind directives parser state 8702 getTargetStreamer().emitFnEnd(); 8703 8704 UC.reset(); 8705 return false; 8706 } 8707 8708 /// parseDirectiveCantUnwind 8709 /// ::= .cantunwind 8710 bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) { 8711 UC.recordCantUnwind(L); 8712 8713 // Check the ordering of unwind directives 8714 if (!UC.hasFnStart()) { 8715 Error(L, ".fnstart must precede .cantunwind directive"); 8716 return false; 8717 } 8718 if (UC.hasHandlerData()) { 8719 Error(L, ".cantunwind can't be used with .handlerdata directive"); 8720 UC.emitHandlerDataLocNotes(); 8721 return false; 8722 } 8723 if (UC.hasPersonality()) { 8724 Error(L, ".cantunwind can't be used with .personality directive"); 8725 UC.emitPersonalityLocNotes(); 8726 return false; 8727 } 8728 8729 getTargetStreamer().emitCantUnwind(); 8730 return false; 8731 } 8732 8733 /// parseDirectivePersonality 8734 /// ::= .personality name 8735 bool ARMAsmParser::parseDirectivePersonality(SMLoc L) { 8736 bool HasExistingPersonality = UC.hasPersonality(); 8737 8738 UC.recordPersonality(L); 8739 8740 // Check the ordering of unwind directives 8741 if (!UC.hasFnStart()) { 8742 Error(L, ".fnstart must precede .personality directive"); 8743 return false; 8744 } 8745 if (UC.cantUnwind()) { 8746 Error(L, ".personality can't be used with .cantunwind directive"); 8747 UC.emitCantUnwindLocNotes(); 8748 return false; 8749 } 8750 if (UC.hasHandlerData()) { 8751 Error(L, ".personality must precede .handlerdata directive"); 8752 UC.emitHandlerDataLocNotes(); 8753 return false; 8754 } 8755 if (HasExistingPersonality) { 8756 Parser.eatToEndOfStatement(); 8757 Error(L, "multiple personality directives"); 8758 UC.emitPersonalityLocNotes(); 8759 return false; 8760 } 8761 8762 // Parse the name of the personality routine 8763 if (Parser.getTok().isNot(AsmToken::Identifier)) { 8764 Parser.eatToEndOfStatement(); 8765 Error(L, "unexpected input in .personality directive."); 8766 return false; 8767 } 8768 StringRef Name(Parser.getTok().getIdentifier()); 8769 Parser.Lex(); 8770 8771 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name); 8772 getTargetStreamer().emitPersonality(PR); 8773 return false; 8774 } 8775 8776 /// parseDirectiveHandlerData 8777 /// ::= .handlerdata 8778 bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) { 8779 UC.recordHandlerData(L); 8780 8781 // Check the ordering of unwind directives 8782 if (!UC.hasFnStart()) { 8783 Error(L, ".fnstart must precede .personality directive"); 8784 return false; 8785 } 8786 if (UC.cantUnwind()) { 8787 Error(L, ".handlerdata can't be used with .cantunwind directive"); 8788 UC.emitCantUnwindLocNotes(); 8789 return false; 8790 } 8791 8792 getTargetStreamer().emitHandlerData(); 8793 return false; 8794 } 8795 8796 /// parseDirectiveSetFP 8797 /// ::= .setfp fpreg, spreg [, offset] 8798 bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) { 8799 // Check the ordering of unwind directives 8800 if (!UC.hasFnStart()) { 8801 Error(L, ".fnstart must precede .setfp directive"); 8802 return false; 8803 } 8804 if (UC.hasHandlerData()) { 8805 Error(L, ".setfp must precede .handlerdata directive"); 8806 return false; 8807 } 8808 8809 // Parse fpreg 8810 SMLoc FPRegLoc = Parser.getTok().getLoc(); 8811 int FPReg = tryParseRegister(); 8812 if (FPReg == -1) { 8813 Error(FPRegLoc, "frame pointer register expected"); 8814 return false; 8815 } 8816 8817 // Consume comma 8818 if (Parser.getTok().isNot(AsmToken::Comma)) { 8819 Error(Parser.getTok().getLoc(), "comma expected"); 8820 return false; 8821 } 8822 Parser.Lex(); // skip comma 8823 8824 // Parse spreg 8825 SMLoc SPRegLoc = Parser.getTok().getLoc(); 8826 int SPReg = tryParseRegister(); 8827 if (SPReg == -1) { 8828 Error(SPRegLoc, "stack pointer register expected"); 8829 return false; 8830 } 8831 8832 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) { 8833 Error(SPRegLoc, "register should be either $sp or the latest fp register"); 8834 return false; 8835 } 8836 8837 // Update the frame pointer register 8838 UC.saveFPReg(FPReg); 8839 8840 // Parse offset 8841 int64_t Offset = 0; 8842 if (Parser.getTok().is(AsmToken::Comma)) { 8843 Parser.Lex(); // skip comma 8844 8845 if (Parser.getTok().isNot(AsmToken::Hash) && 8846 Parser.getTok().isNot(AsmToken::Dollar)) { 8847 Error(Parser.getTok().getLoc(), "'#' expected"); 8848 return false; 8849 } 8850 Parser.Lex(); // skip hash token. 8851 8852 const MCExpr *OffsetExpr; 8853 SMLoc ExLoc = Parser.getTok().getLoc(); 8854 SMLoc EndLoc; 8855 if (getParser().parseExpression(OffsetExpr, EndLoc)) { 8856 Error(ExLoc, "malformed setfp offset"); 8857 return false; 8858 } 8859 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr); 8860 if (!CE) { 8861 Error(ExLoc, "setfp offset must be an immediate"); 8862 return false; 8863 } 8864 8865 Offset = CE->getValue(); 8866 } 8867 8868 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg), 8869 static_cast<unsigned>(SPReg), Offset); 8870 return false; 8871 } 8872 8873 /// parseDirective 8874 /// ::= .pad offset 8875 bool ARMAsmParser::parseDirectivePad(SMLoc L) { 8876 // Check the ordering of unwind directives 8877 if (!UC.hasFnStart()) { 8878 Error(L, ".fnstart must precede .pad directive"); 8879 return false; 8880 } 8881 if (UC.hasHandlerData()) { 8882 Error(L, ".pad must precede .handlerdata directive"); 8883 return false; 8884 } 8885 8886 // Parse the offset 8887 if (Parser.getTok().isNot(AsmToken::Hash) && 8888 Parser.getTok().isNot(AsmToken::Dollar)) { 8889 Error(Parser.getTok().getLoc(), "'#' expected"); 8890 return false; 8891 } 8892 Parser.Lex(); // skip hash token. 8893 8894 const MCExpr *OffsetExpr; 8895 SMLoc ExLoc = Parser.getTok().getLoc(); 8896 SMLoc EndLoc; 8897 if (getParser().parseExpression(OffsetExpr, EndLoc)) { 8898 Error(ExLoc, "malformed pad offset"); 8899 return false; 8900 } 8901 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr); 8902 if (!CE) { 8903 Error(ExLoc, "pad offset must be an immediate"); 8904 return false; 8905 } 8906 8907 getTargetStreamer().emitPad(CE->getValue()); 8908 return false; 8909 } 8910 8911 /// parseDirectiveRegSave 8912 /// ::= .save { registers } 8913 /// ::= .vsave { registers } 8914 bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) { 8915 // Check the ordering of unwind directives 8916 if (!UC.hasFnStart()) { 8917 Error(L, ".fnstart must precede .save or .vsave directives"); 8918 return false; 8919 } 8920 if (UC.hasHandlerData()) { 8921 Error(L, ".save or .vsave must precede .handlerdata directive"); 8922 return false; 8923 } 8924 8925 // RAII object to make sure parsed operands are deleted. 8926 struct CleanupObject { 8927 SmallVector<MCParsedAsmOperand *, 1> Operands; 8928 ~CleanupObject() { 8929 for (unsigned I = 0, E = Operands.size(); I != E; ++I) 8930 delete Operands[I]; 8931 } 8932 } CO; 8933 8934 // Parse the register list 8935 if (parseRegisterList(CO.Operands)) 8936 return false; 8937 ARMOperand *Op = (ARMOperand*)CO.Operands[0]; 8938 if (!IsVector && !Op->isRegList()) { 8939 Error(L, ".save expects GPR registers"); 8940 return false; 8941 } 8942 if (IsVector && !Op->isDPRRegList()) { 8943 Error(L, ".vsave expects DPR registers"); 8944 return false; 8945 } 8946 8947 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector); 8948 return false; 8949 } 8950 8951 /// parseDirectiveInst 8952 /// ::= .inst opcode [, ...] 8953 /// ::= .inst.n opcode [, ...] 8954 /// ::= .inst.w opcode [, ...] 8955 bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) { 8956 int Width; 8957 8958 if (isThumb()) { 8959 switch (Suffix) { 8960 case 'n': 8961 Width = 2; 8962 break; 8963 case 'w': 8964 Width = 4; 8965 break; 8966 default: 8967 Parser.eatToEndOfStatement(); 8968 Error(Loc, "cannot determine Thumb instruction size, " 8969 "use inst.n/inst.w instead"); 8970 return false; 8971 } 8972 } else { 8973 if (Suffix) { 8974 Parser.eatToEndOfStatement(); 8975 Error(Loc, "width suffixes are invalid in ARM mode"); 8976 return false; 8977 } 8978 Width = 4; 8979 } 8980 8981 if (getLexer().is(AsmToken::EndOfStatement)) { 8982 Parser.eatToEndOfStatement(); 8983 Error(Loc, "expected expression following directive"); 8984 return false; 8985 } 8986 8987 for (;;) { 8988 const MCExpr *Expr; 8989 8990 if (getParser().parseExpression(Expr)) { 8991 Error(Loc, "expected expression"); 8992 return false; 8993 } 8994 8995 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr); 8996 if (!Value) { 8997 Error(Loc, "expected constant expression"); 8998 return false; 8999 } 9000 9001 switch (Width) { 9002 case 2: 9003 if (Value->getValue() > 0xffff) { 9004 Error(Loc, "inst.n operand is too big, use inst.w instead"); 9005 return false; 9006 } 9007 break; 9008 case 4: 9009 if (Value->getValue() > 0xffffffff) { 9010 Error(Loc, 9011 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big"); 9012 return false; 9013 } 9014 break; 9015 default: 9016 llvm_unreachable("only supported widths are 2 and 4"); 9017 } 9018 9019 getTargetStreamer().emitInst(Value->getValue(), Suffix); 9020 9021 if (getLexer().is(AsmToken::EndOfStatement)) 9022 break; 9023 9024 if (getLexer().isNot(AsmToken::Comma)) { 9025 Error(Loc, "unexpected token in directive"); 9026 return false; 9027 } 9028 9029 Parser.Lex(); 9030 } 9031 9032 Parser.Lex(); 9033 return false; 9034 } 9035 9036 /// parseDirectiveLtorg 9037 /// ::= .ltorg | .pool 9038 bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) { 9039 getTargetStreamer().emitCurrentConstantPool(); 9040 return false; 9041 } 9042 9043 bool ARMAsmParser::parseDirectiveEven(SMLoc L) { 9044 const MCSection *Section = getStreamer().getCurrentSection().first; 9045 9046 if (getLexer().isNot(AsmToken::EndOfStatement)) { 9047 TokError("unexpected token in directive"); 9048 return false; 9049 } 9050 9051 if (!Section) { 9052 getStreamer().InitSections(); 9053 Section = getStreamer().getCurrentSection().first; 9054 } 9055 9056 assert(Section && "must have section to emit alignment"); 9057 if (Section->UseCodeAlign()) 9058 getStreamer().EmitCodeAlignment(2); 9059 else 9060 getStreamer().EmitValueToAlignment(2); 9061 9062 return false; 9063 } 9064 9065 /// parseDirectivePersonalityIndex 9066 /// ::= .personalityindex index 9067 bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) { 9068 bool HasExistingPersonality = UC.hasPersonality(); 9069 9070 UC.recordPersonalityIndex(L); 9071 9072 if (!UC.hasFnStart()) { 9073 Parser.eatToEndOfStatement(); 9074 Error(L, ".fnstart must precede .personalityindex directive"); 9075 return false; 9076 } 9077 if (UC.cantUnwind()) { 9078 Parser.eatToEndOfStatement(); 9079 Error(L, ".personalityindex cannot be used with .cantunwind"); 9080 UC.emitCantUnwindLocNotes(); 9081 return false; 9082 } 9083 if (UC.hasHandlerData()) { 9084 Parser.eatToEndOfStatement(); 9085 Error(L, ".personalityindex must precede .handlerdata directive"); 9086 UC.emitHandlerDataLocNotes(); 9087 return false; 9088 } 9089 if (HasExistingPersonality) { 9090 Parser.eatToEndOfStatement(); 9091 Error(L, "multiple personality directives"); 9092 UC.emitPersonalityLocNotes(); 9093 return false; 9094 } 9095 9096 const MCExpr *IndexExpression; 9097 SMLoc IndexLoc = Parser.getTok().getLoc(); 9098 if (Parser.parseExpression(IndexExpression)) { 9099 Parser.eatToEndOfStatement(); 9100 return false; 9101 } 9102 9103 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression); 9104 if (!CE) { 9105 Parser.eatToEndOfStatement(); 9106 Error(IndexLoc, "index must be a constant number"); 9107 return false; 9108 } 9109 if (CE->getValue() < 0 || 9110 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) { 9111 Parser.eatToEndOfStatement(); 9112 Error(IndexLoc, "personality routine index should be in range [0-3]"); 9113 return false; 9114 } 9115 9116 getTargetStreamer().emitPersonalityIndex(CE->getValue()); 9117 return false; 9118 } 9119 9120 /// parseDirectiveUnwindRaw 9121 /// ::= .unwind_raw offset, opcode [, opcode...] 9122 bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) { 9123 if (!UC.hasFnStart()) { 9124 Parser.eatToEndOfStatement(); 9125 Error(L, ".fnstart must precede .unwind_raw directives"); 9126 return false; 9127 } 9128 9129 int64_t StackOffset; 9130 9131 const MCExpr *OffsetExpr; 9132 SMLoc OffsetLoc = getLexer().getLoc(); 9133 if (getLexer().is(AsmToken::EndOfStatement) || 9134 getParser().parseExpression(OffsetExpr)) { 9135 Error(OffsetLoc, "expected expression"); 9136 Parser.eatToEndOfStatement(); 9137 return false; 9138 } 9139 9140 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr); 9141 if (!CE) { 9142 Error(OffsetLoc, "offset must be a constant"); 9143 Parser.eatToEndOfStatement(); 9144 return false; 9145 } 9146 9147 StackOffset = CE->getValue(); 9148 9149 if (getLexer().isNot(AsmToken::Comma)) { 9150 Error(getLexer().getLoc(), "expected comma"); 9151 Parser.eatToEndOfStatement(); 9152 return false; 9153 } 9154 Parser.Lex(); 9155 9156 SmallVector<uint8_t, 16> Opcodes; 9157 for (;;) { 9158 const MCExpr *OE; 9159 9160 SMLoc OpcodeLoc = getLexer().getLoc(); 9161 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) { 9162 Error(OpcodeLoc, "expected opcode expression"); 9163 Parser.eatToEndOfStatement(); 9164 return false; 9165 } 9166 9167 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE); 9168 if (!OC) { 9169 Error(OpcodeLoc, "opcode value must be a constant"); 9170 Parser.eatToEndOfStatement(); 9171 return false; 9172 } 9173 9174 const int64_t Opcode = OC->getValue(); 9175 if (Opcode & ~0xff) { 9176 Error(OpcodeLoc, "invalid opcode"); 9177 Parser.eatToEndOfStatement(); 9178 return false; 9179 } 9180 9181 Opcodes.push_back(uint8_t(Opcode)); 9182 9183 if (getLexer().is(AsmToken::EndOfStatement)) 9184 break; 9185 9186 if (getLexer().isNot(AsmToken::Comma)) { 9187 Error(getLexer().getLoc(), "unexpected token in directive"); 9188 Parser.eatToEndOfStatement(); 9189 return false; 9190 } 9191 9192 Parser.Lex(); 9193 } 9194 9195 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes); 9196 9197 Parser.Lex(); 9198 return false; 9199 } 9200 9201 /// parseDirectiveTLSDescSeq 9202 /// ::= .tlsdescseq tls-variable 9203 bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) { 9204 if (getLexer().isNot(AsmToken::Identifier)) { 9205 TokError("expected variable after '.tlsdescseq' directive"); 9206 Parser.eatToEndOfStatement(); 9207 return false; 9208 } 9209 9210 const MCSymbolRefExpr *SRE = 9211 MCSymbolRefExpr::Create(Parser.getTok().getIdentifier(), 9212 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext()); 9213 Lex(); 9214 9215 if (getLexer().isNot(AsmToken::EndOfStatement)) { 9216 Error(Parser.getTok().getLoc(), "unexpected token"); 9217 Parser.eatToEndOfStatement(); 9218 return false; 9219 } 9220 9221 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE); 9222 return false; 9223 } 9224 9225 /// parseDirectiveMovSP 9226 /// ::= .movsp reg [, #offset] 9227 bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) { 9228 if (!UC.hasFnStart()) { 9229 Parser.eatToEndOfStatement(); 9230 Error(L, ".fnstart must precede .movsp directives"); 9231 return false; 9232 } 9233 if (UC.getFPReg() != ARM::SP) { 9234 Parser.eatToEndOfStatement(); 9235 Error(L, "unexpected .movsp directive"); 9236 return false; 9237 } 9238 9239 SMLoc SPRegLoc = Parser.getTok().getLoc(); 9240 int SPReg = tryParseRegister(); 9241 if (SPReg == -1) { 9242 Parser.eatToEndOfStatement(); 9243 Error(SPRegLoc, "register expected"); 9244 return false; 9245 } 9246 9247 if (SPReg == ARM::SP || SPReg == ARM::PC) { 9248 Parser.eatToEndOfStatement(); 9249 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive"); 9250 return false; 9251 } 9252 9253 int64_t Offset = 0; 9254 if (Parser.getTok().is(AsmToken::Comma)) { 9255 Parser.Lex(); 9256 9257 if (Parser.getTok().isNot(AsmToken::Hash)) { 9258 Error(Parser.getTok().getLoc(), "expected #constant"); 9259 Parser.eatToEndOfStatement(); 9260 return false; 9261 } 9262 Parser.Lex(); 9263 9264 const MCExpr *OffsetExpr; 9265 SMLoc OffsetLoc = Parser.getTok().getLoc(); 9266 if (Parser.parseExpression(OffsetExpr)) { 9267 Parser.eatToEndOfStatement(); 9268 Error(OffsetLoc, "malformed offset expression"); 9269 return false; 9270 } 9271 9272 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr); 9273 if (!CE) { 9274 Parser.eatToEndOfStatement(); 9275 Error(OffsetLoc, "offset must be an immediate constant"); 9276 return false; 9277 } 9278 9279 Offset = CE->getValue(); 9280 } 9281 9282 getTargetStreamer().emitMovSP(SPReg, Offset); 9283 UC.saveFPReg(SPReg); 9284 9285 return false; 9286 } 9287 9288 /// parseDirectiveObjectArch 9289 /// ::= .object_arch name 9290 bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) { 9291 if (getLexer().isNot(AsmToken::Identifier)) { 9292 Error(getLexer().getLoc(), "unexpected token"); 9293 Parser.eatToEndOfStatement(); 9294 return false; 9295 } 9296 9297 StringRef Arch = Parser.getTok().getString(); 9298 SMLoc ArchLoc = Parser.getTok().getLoc(); 9299 getLexer().Lex(); 9300 9301 unsigned ID = StringSwitch<unsigned>(Arch) 9302 #define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \ 9303 .Case(NAME, ARM::ID) 9304 #define ARM_ARCH_ALIAS(NAME, ID) \ 9305 .Case(NAME, ARM::ID) 9306 #include "MCTargetDesc/ARMArchName.def" 9307 #undef ARM_ARCH_NAME 9308 #undef ARM_ARCH_ALIAS 9309 .Default(ARM::INVALID_ARCH); 9310 9311 if (ID == ARM::INVALID_ARCH) { 9312 Error(ArchLoc, "unknown architecture '" + Arch + "'"); 9313 Parser.eatToEndOfStatement(); 9314 return false; 9315 } 9316 9317 getTargetStreamer().emitObjectArch(ID); 9318 9319 if (getLexer().isNot(AsmToken::EndOfStatement)) { 9320 Error(getLexer().getLoc(), "unexpected token"); 9321 Parser.eatToEndOfStatement(); 9322 } 9323 9324 return false; 9325 } 9326 9327 /// parseDirectiveAlign 9328 /// ::= .align 9329 bool ARMAsmParser::parseDirectiveAlign(SMLoc L) { 9330 // NOTE: if this is not the end of the statement, fall back to the target 9331 // agnostic handling for this directive which will correctly handle this. 9332 if (getLexer().isNot(AsmToken::EndOfStatement)) 9333 return true; 9334 9335 // '.align' is target specifically handled to mean 2**2 byte alignment. 9336 if (getStreamer().getCurrentSection().first->UseCodeAlign()) 9337 getStreamer().EmitCodeAlignment(4, 0); 9338 else 9339 getStreamer().EmitValueToAlignment(4, 0, 1, 0); 9340 9341 return false; 9342 } 9343 9344 /// parseDirectiveThumbSet 9345 /// ::= .thumb_set name, value 9346 bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) { 9347 StringRef Name; 9348 if (Parser.parseIdentifier(Name)) { 9349 TokError("expected identifier after '.thumb_set'"); 9350 Parser.eatToEndOfStatement(); 9351 return false; 9352 } 9353 9354 if (getLexer().isNot(AsmToken::Comma)) { 9355 TokError("expected comma after name '" + Name + "'"); 9356 Parser.eatToEndOfStatement(); 9357 return false; 9358 } 9359 Lex(); 9360 9361 const MCExpr *Value; 9362 if (Parser.parseExpression(Value)) { 9363 TokError("missing expression"); 9364 Parser.eatToEndOfStatement(); 9365 return false; 9366 } 9367 9368 if (getLexer().isNot(AsmToken::EndOfStatement)) { 9369 TokError("unexpected token"); 9370 Parser.eatToEndOfStatement(); 9371 return false; 9372 } 9373 Lex(); 9374 9375 MCSymbol *Alias = getContext().GetOrCreateSymbol(Name); 9376 getTargetStreamer().emitThumbSet(Alias, Value); 9377 return false; 9378 } 9379 9380 /// Force static initialization. 9381 extern "C" void LLVMInitializeARMAsmParser() { 9382 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget); 9383 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget); 9384 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget); 9385 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget); 9386 } 9387 9388 #define GET_REGISTER_MATCHER 9389 #define GET_SUBTARGET_FEATURE_NAME 9390 #define GET_MATCHER_IMPLEMENTATION 9391 #include "ARMGenAsmMatcher.inc" 9392 9393 static const struct ExtMapEntry { 9394 const char *Extension; 9395 const unsigned ArchCheck; 9396 const uint64_t Features; 9397 } Extensions[] = { 9398 { "crc", Feature_HasV8, ARM::FeatureCRC }, 9399 { "crypto", Feature_HasV8, 9400 ARM::FeatureCrypto | ARM::FeatureNEON | ARM::FeatureFPARMv8 }, 9401 { "fp", Feature_HasV8, ARM::FeatureFPARMv8 }, 9402 { "idiv", Feature_HasV7 | Feature_IsNotMClass, 9403 ARM::FeatureHWDiv | ARM::FeatureHWDivARM }, 9404 // FIXME: iWMMXT not supported 9405 { "iwmmxt", Feature_None, 0 }, 9406 // FIXME: iWMMXT2 not supported 9407 { "iwmmxt2", Feature_None, 0 }, 9408 // FIXME: Maverick not supported 9409 { "maverick", Feature_None, 0 }, 9410 { "mp", Feature_HasV7 | Feature_IsNotMClass, ARM::FeatureMP }, 9411 // FIXME: ARMv6-m OS Extensions feature not checked 9412 { "os", Feature_None, 0 }, 9413 // FIXME: Also available in ARMv6-K 9414 { "sec", Feature_HasV7, ARM::FeatureTrustZone }, 9415 { "simd", Feature_HasV8, ARM::FeatureNEON | ARM::FeatureFPARMv8 }, 9416 // FIXME: Only available in A-class, isel not predicated 9417 { "virt", Feature_HasV7, ARM::FeatureVirtualization }, 9418 // FIXME: xscale not supported 9419 { "xscale", Feature_None, 0 }, 9420 }; 9421 9422 /// parseDirectiveArchExtension 9423 /// ::= .arch_extension [no]feature 9424 bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) { 9425 if (getLexer().isNot(AsmToken::Identifier)) { 9426 Error(getLexer().getLoc(), "unexpected token"); 9427 Parser.eatToEndOfStatement(); 9428 return false; 9429 } 9430 9431 StringRef Extension = Parser.getTok().getString(); 9432 SMLoc ExtLoc = Parser.getTok().getLoc(); 9433 getLexer().Lex(); 9434 9435 bool EnableFeature = true; 9436 if (Extension.startswith_lower("no")) { 9437 EnableFeature = false; 9438 Extension = Extension.substr(2); 9439 } 9440 9441 for (unsigned EI = 0, EE = array_lengthof(Extensions); EI != EE; ++EI) { 9442 if (Extensions[EI].Extension != Extension) 9443 continue; 9444 9445 unsigned FB = getAvailableFeatures(); 9446 if ((FB & Extensions[EI].ArchCheck) != Extensions[EI].ArchCheck) { 9447 Error(ExtLoc, "architectural extension '" + Extension + "' is not " 9448 "allowed for the current base architecture"); 9449 return false; 9450 } 9451 9452 if (!Extensions[EI].Features) 9453 report_fatal_error("unsupported architectural extension: " + Extension); 9454 9455 if (EnableFeature) 9456 FB |= ComputeAvailableFeatures(Extensions[EI].Features); 9457 else 9458 FB &= ~ComputeAvailableFeatures(Extensions[EI].Features); 9459 9460 setAvailableFeatures(FB); 9461 return false; 9462 } 9463 9464 Error(ExtLoc, "unknown architectural extension: " + Extension); 9465 Parser.eatToEndOfStatement(); 9466 return false; 9467 } 9468 9469 // Define this matcher function after the auto-generated include so we 9470 // have the match class enum definitions. 9471 unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp, 9472 unsigned Kind) { 9473 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp); 9474 // If the kind is a token for a literal immediate, check if our asm 9475 // operand matches. This is for InstAliases which have a fixed-value 9476 // immediate in the syntax. 9477 switch (Kind) { 9478 default: break; 9479 case MCK__35_0: 9480 if (Op->isImm()) 9481 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm())) 9482 if (CE->getValue() == 0) 9483 return Match_Success; 9484 break; 9485 case MCK_ARMSOImm: 9486 if (Op->isImm()) { 9487 const MCExpr *SOExpr = Op->getImm(); 9488 int64_t Value; 9489 if (!SOExpr->EvaluateAsAbsolute(Value)) 9490 return Match_Success; 9491 assert((Value >= INT32_MIN && Value <= UINT32_MAX) && 9492 "expression value must be representable in 32 bits"); 9493 } 9494 break; 9495 case MCK_GPRPair: 9496 if (Op->isReg() && 9497 MRI->getRegClass(ARM::GPRRegClassID).contains(Op->getReg())) 9498 return Match_Success; 9499 break; 9500 } 9501 return Match_InvalidOperand; 9502 } 9503