1 //===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This file contains a printer that converts from our internal representation 11 // of machine-dependent LLVM code to GAS-format ARM assembly language. 12 // 13 //===----------------------------------------------------------------------===// 14 15 #define DEBUG_TYPE "asm-printer" 16 #include "ARMAsmPrinter.h" 17 #include "ARM.h" 18 #include "ARMBuildAttrs.h" 19 #include "ARMConstantPoolValue.h" 20 #include "ARMMachineFunctionInfo.h" 21 #include "ARMTargetMachine.h" 22 #include "ARMTargetObjectFile.h" 23 #include "InstPrinter/ARMInstPrinter.h" 24 #include "MCTargetDesc/ARMAddressingModes.h" 25 #include "MCTargetDesc/ARMMCExpr.h" 26 #include "llvm/Analysis/DebugInfo.h" 27 #include "llvm/Constants.h" 28 #include "llvm/Module.h" 29 #include "llvm/Type.h" 30 #include "llvm/Assembly/Writer.h" 31 #include "llvm/CodeGen/MachineModuleInfoImpls.h" 32 #include "llvm/CodeGen/MachineFunctionPass.h" 33 #include "llvm/CodeGen/MachineJumpTableInfo.h" 34 #include "llvm/MC/MCAsmInfo.h" 35 #include "llvm/MC/MCAssembler.h" 36 #include "llvm/MC/MCContext.h" 37 #include "llvm/MC/MCInst.h" 38 #include "llvm/MC/MCSectionMachO.h" 39 #include "llvm/MC/MCObjectStreamer.h" 40 #include "llvm/MC/MCStreamer.h" 41 #include "llvm/MC/MCSymbol.h" 42 #include "llvm/Target/Mangler.h" 43 #include "llvm/Target/TargetData.h" 44 #include "llvm/Target/TargetMachine.h" 45 #include "llvm/ADT/SmallString.h" 46 #include "llvm/Support/CommandLine.h" 47 #include "llvm/Support/Debug.h" 48 #include "llvm/Support/ErrorHandling.h" 49 #include "llvm/Support/TargetRegistry.h" 50 #include "llvm/Support/raw_ostream.h" 51 #include <cctype> 52 using namespace llvm; 53 54 namespace { 55 56 // Per section and per symbol attributes are not supported. 57 // To implement them we would need the ability to delay this emission 58 // until the assembly file is fully parsed/generated as only then do we 59 // know the symbol and section numbers. 60 class AttributeEmitter { 61 public: 62 virtual void MaybeSwitchVendor(StringRef Vendor) = 0; 63 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0; 64 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0; 65 virtual void Finish() = 0; 66 virtual ~AttributeEmitter() {} 67 }; 68 69 class AsmAttributeEmitter : public AttributeEmitter { 70 MCStreamer &Streamer; 71 72 public: 73 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {} 74 void MaybeSwitchVendor(StringRef Vendor) { } 75 76 void EmitAttribute(unsigned Attribute, unsigned Value) { 77 Streamer.EmitRawText("\t.eabi_attribute " + 78 Twine(Attribute) + ", " + Twine(Value)); 79 } 80 81 void EmitTextAttribute(unsigned Attribute, StringRef String) { 82 switch (Attribute) { 83 default: llvm_unreachable("Unsupported Text attribute in ASM Mode"); 84 case ARMBuildAttrs::CPU_name: 85 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower()); 86 break; 87 /* GAS requires .fpu to be emitted regardless of EABI attribute */ 88 case ARMBuildAttrs::Advanced_SIMD_arch: 89 case ARMBuildAttrs::VFP_arch: 90 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower()); 91 break; 92 } 93 } 94 void Finish() { } 95 }; 96 97 class ObjectAttributeEmitter : public AttributeEmitter { 98 // This structure holds all attributes, accounting for 99 // their string/numeric value, so we can later emmit them 100 // in declaration order, keeping all in the same vector 101 struct AttributeItemType { 102 enum { 103 HiddenAttribute = 0, 104 NumericAttribute, 105 TextAttribute 106 } Type; 107 unsigned Tag; 108 unsigned IntValue; 109 StringRef StringValue; 110 } AttributeItem; 111 112 MCObjectStreamer &Streamer; 113 StringRef CurrentVendor; 114 SmallVector<AttributeItemType, 64> Contents; 115 116 // Account for the ULEB/String size of each item, 117 // not just the number of items 118 size_t ContentsSize; 119 // FIXME: this should be in a more generic place, but 120 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf 121 size_t getULEBSize(int Value) { 122 size_t Size = 0; 123 do { 124 Value >>= 7; 125 Size += sizeof(int8_t); // Is this really necessary? 126 } while (Value); 127 return Size; 128 } 129 130 public: 131 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) : 132 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { } 133 134 void MaybeSwitchVendor(StringRef Vendor) { 135 assert(!Vendor.empty() && "Vendor cannot be empty."); 136 137 if (CurrentVendor.empty()) 138 CurrentVendor = Vendor; 139 else if (CurrentVendor == Vendor) 140 return; 141 else 142 Finish(); 143 144 CurrentVendor = Vendor; 145 146 assert(Contents.size() == 0); 147 } 148 149 void EmitAttribute(unsigned Attribute, unsigned Value) { 150 AttributeItemType attr = { 151 AttributeItemType::NumericAttribute, 152 Attribute, 153 Value, 154 StringRef("") 155 }; 156 ContentsSize += getULEBSize(Attribute); 157 ContentsSize += getULEBSize(Value); 158 Contents.push_back(attr); 159 } 160 161 void EmitTextAttribute(unsigned Attribute, StringRef String) { 162 AttributeItemType attr = { 163 AttributeItemType::TextAttribute, 164 Attribute, 165 0, 166 String 167 }; 168 ContentsSize += getULEBSize(Attribute); 169 // String + \0 170 ContentsSize += String.size()+1; 171 172 Contents.push_back(attr); 173 } 174 175 void Finish() { 176 // Vendor size + Vendor name + '\0' 177 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1; 178 179 // Tag + Tag Size 180 const size_t TagHeaderSize = 1 + 4; 181 182 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4); 183 Streamer.EmitBytes(CurrentVendor, 0); 184 Streamer.EmitIntValue(0, 1); // '\0' 185 186 Streamer.EmitIntValue(ARMBuildAttrs::File, 1); 187 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4); 188 189 // Size should have been accounted for already, now 190 // emit each field as its type (ULEB or String) 191 for (unsigned int i=0; i<Contents.size(); ++i) { 192 AttributeItemType item = Contents[i]; 193 Streamer.EmitULEB128IntValue(item.Tag, 0); 194 switch (item.Type) { 195 default: llvm_unreachable("Invalid attribute type"); 196 case AttributeItemType::NumericAttribute: 197 Streamer.EmitULEB128IntValue(item.IntValue, 0); 198 break; 199 case AttributeItemType::TextAttribute: 200 Streamer.EmitBytes(item.StringValue.upper(), 0); 201 Streamer.EmitIntValue(0, 1); // '\0' 202 break; 203 } 204 } 205 206 Contents.clear(); 207 } 208 }; 209 210 } // end of anonymous namespace 211 212 MachineLocation ARMAsmPrinter:: 213 getDebugValueLocation(const MachineInstr *MI) const { 214 MachineLocation Location; 215 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!"); 216 // Frame address. Currently handles register +- offset only. 217 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm()) 218 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm()); 219 else { 220 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n"); 221 } 222 return Location; 223 } 224 225 /// EmitDwarfRegOp - Emit dwarf register operation. 226 void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const { 227 const TargetRegisterInfo *RI = TM.getRegisterInfo(); 228 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1) 229 AsmPrinter::EmitDwarfRegOp(MLoc); 230 else { 231 unsigned Reg = MLoc.getReg(); 232 if (Reg >= ARM::S0 && Reg <= ARM::S31) { 233 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering"); 234 // S registers are described as bit-pieces of a register 235 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0) 236 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32) 237 238 unsigned SReg = Reg - ARM::S0; 239 bool odd = SReg & 0x1; 240 unsigned Rx = 256 + (SReg >> 1); 241 242 OutStreamer.AddComment("DW_OP_regx for S register"); 243 EmitInt8(dwarf::DW_OP_regx); 244 245 OutStreamer.AddComment(Twine(SReg)); 246 EmitULEB128(Rx); 247 248 if (odd) { 249 OutStreamer.AddComment("DW_OP_bit_piece 32 32"); 250 EmitInt8(dwarf::DW_OP_bit_piece); 251 EmitULEB128(32); 252 EmitULEB128(32); 253 } else { 254 OutStreamer.AddComment("DW_OP_bit_piece 32 0"); 255 EmitInt8(dwarf::DW_OP_bit_piece); 256 EmitULEB128(32); 257 EmitULEB128(0); 258 } 259 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) { 260 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering"); 261 // Q registers Q0-Q15 are described by composing two D registers together. 262 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) 263 // DW_OP_piece(8) 264 265 unsigned QReg = Reg - ARM::Q0; 266 unsigned D1 = 256 + 2 * QReg; 267 unsigned D2 = D1 + 1; 268 269 OutStreamer.AddComment("DW_OP_regx for Q register: D1"); 270 EmitInt8(dwarf::DW_OP_regx); 271 EmitULEB128(D1); 272 OutStreamer.AddComment("DW_OP_piece 8"); 273 EmitInt8(dwarf::DW_OP_piece); 274 EmitULEB128(8); 275 276 OutStreamer.AddComment("DW_OP_regx for Q register: D2"); 277 EmitInt8(dwarf::DW_OP_regx); 278 EmitULEB128(D2); 279 OutStreamer.AddComment("DW_OP_piece 8"); 280 EmitInt8(dwarf::DW_OP_piece); 281 EmitULEB128(8); 282 } 283 } 284 } 285 286 void ARMAsmPrinter::EmitFunctionEntryLabel() { 287 OutStreamer.ForceCodeRegion(); 288 289 if (AFI->isThumbFunction()) { 290 OutStreamer.EmitAssemblerFlag(MCAF_Code16); 291 OutStreamer.EmitThumbFunc(CurrentFnSym); 292 } 293 294 OutStreamer.EmitLabel(CurrentFnSym); 295 } 296 297 void ARMAsmPrinter::EmitXXStructor(const Constant *CV) { 298 uint64_t Size = TM.getTargetData()->getTypeAllocSize(CV->getType()); 299 assert(Size && "C++ constructor pointer had zero size!"); 300 301 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts()); 302 assert(GV && "C++ constructor pointer was not a GlobalValue!"); 303 304 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV), 305 (Subtarget->isTargetDarwin() 306 ? MCSymbolRefExpr::VK_None 307 : MCSymbolRefExpr::VK_ARM_TARGET1), 308 OutContext); 309 310 OutStreamer.EmitValue(E, Size); 311 } 312 313 /// runOnMachineFunction - This uses the EmitInstruction() 314 /// method to print assembly for each instruction. 315 /// 316 bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) { 317 AFI = MF.getInfo<ARMFunctionInfo>(); 318 MCP = MF.getConstantPool(); 319 320 return AsmPrinter::runOnMachineFunction(MF); 321 } 322 323 void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum, 324 raw_ostream &O, const char *Modifier) { 325 const MachineOperand &MO = MI->getOperand(OpNum); 326 unsigned TF = MO.getTargetFlags(); 327 328 switch (MO.getType()) { 329 default: llvm_unreachable("<unknown operand type>"); 330 case MachineOperand::MO_Register: { 331 unsigned Reg = MO.getReg(); 332 assert(TargetRegisterInfo::isPhysicalRegister(Reg)); 333 assert(!MO.getSubReg() && "Subregs should be eliminated!"); 334 O << ARMInstPrinter::getRegisterName(Reg); 335 break; 336 } 337 case MachineOperand::MO_Immediate: { 338 int64_t Imm = MO.getImm(); 339 O << '#'; 340 if ((Modifier && strcmp(Modifier, "lo16") == 0) || 341 (TF == ARMII::MO_LO16)) 342 O << ":lower16:"; 343 else if ((Modifier && strcmp(Modifier, "hi16") == 0) || 344 (TF == ARMII::MO_HI16)) 345 O << ":upper16:"; 346 O << Imm; 347 break; 348 } 349 case MachineOperand::MO_MachineBasicBlock: 350 O << *MO.getMBB()->getSymbol(); 351 return; 352 case MachineOperand::MO_GlobalAddress: { 353 const GlobalValue *GV = MO.getGlobal(); 354 if ((Modifier && strcmp(Modifier, "lo16") == 0) || 355 (TF & ARMII::MO_LO16)) 356 O << ":lower16:"; 357 else if ((Modifier && strcmp(Modifier, "hi16") == 0) || 358 (TF & ARMII::MO_HI16)) 359 O << ":upper16:"; 360 O << *Mang->getSymbol(GV); 361 362 printOffset(MO.getOffset(), O); 363 if (TF == ARMII::MO_PLT) 364 O << "(PLT)"; 365 break; 366 } 367 case MachineOperand::MO_ExternalSymbol: { 368 O << *GetExternalSymbolSymbol(MO.getSymbolName()); 369 if (TF == ARMII::MO_PLT) 370 O << "(PLT)"; 371 break; 372 } 373 case MachineOperand::MO_ConstantPoolIndex: 374 O << *GetCPISymbol(MO.getIndex()); 375 break; 376 case MachineOperand::MO_JumpTableIndex: 377 O << *GetJTISymbol(MO.getIndex()); 378 break; 379 } 380 } 381 382 //===--------------------------------------------------------------------===// 383 384 MCSymbol *ARMAsmPrinter:: 385 GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2, 386 const MachineBasicBlock *MBB) const { 387 SmallString<60> Name; 388 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() 389 << getFunctionNumber() << '_' << uid << '_' << uid2 390 << "_set_" << MBB->getNumber(); 391 return OutContext.GetOrCreateSymbol(Name.str()); 392 } 393 394 MCSymbol *ARMAsmPrinter:: 395 GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const { 396 SmallString<60> Name; 397 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI" 398 << getFunctionNumber() << '_' << uid << '_' << uid2; 399 return OutContext.GetOrCreateSymbol(Name.str()); 400 } 401 402 403 MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const { 404 SmallString<60> Name; 405 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH" 406 << getFunctionNumber(); 407 return OutContext.GetOrCreateSymbol(Name.str()); 408 } 409 410 bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, 411 unsigned AsmVariant, const char *ExtraCode, 412 raw_ostream &O) { 413 // Does this asm operand have a single letter operand modifier? 414 if (ExtraCode && ExtraCode[0]) { 415 if (ExtraCode[1] != 0) return true; // Unknown modifier. 416 417 switch (ExtraCode[0]) { 418 default: return true; // Unknown modifier. 419 case 'a': // Print as a memory address. 420 if (MI->getOperand(OpNum).isReg()) { 421 O << "[" 422 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()) 423 << "]"; 424 return false; 425 } 426 // Fallthrough 427 case 'c': // Don't print "#" before an immediate operand. 428 if (!MI->getOperand(OpNum).isImm()) 429 return true; 430 O << MI->getOperand(OpNum).getImm(); 431 return false; 432 case 'P': // Print a VFP double precision register. 433 case 'q': // Print a NEON quad precision register. 434 printOperand(MI, OpNum, O); 435 return false; 436 case 'y': // Print a VFP single precision register as indexed double. 437 // This uses the ordering of the alias table to get the first 'd' register 438 // that overlaps the 's' register. Also, s0 is an odd register, hence the 439 // odd modulus check below. 440 if (MI->getOperand(OpNum).isReg()) { 441 unsigned Reg = MI->getOperand(OpNum).getReg(); 442 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); 443 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) << 444 (((Reg % 2) == 1) ? "[0]" : "[1]"); 445 return false; 446 } 447 return true; 448 case 'B': // Bitwise inverse of integer or symbol without a preceding #. 449 if (!MI->getOperand(OpNum).isImm()) 450 return true; 451 O << ~(MI->getOperand(OpNum).getImm()); 452 return false; 453 case 'L': // The low 16 bits of an immediate constant. 454 if (!MI->getOperand(OpNum).isImm()) 455 return true; 456 O << (MI->getOperand(OpNum).getImm() & 0xffff); 457 return false; 458 case 'M': { // A register range suitable for LDM/STM. 459 if (!MI->getOperand(OpNum).isReg()) 460 return true; 461 const MachineOperand &MO = MI->getOperand(OpNum); 462 unsigned RegBegin = MO.getReg(); 463 // This takes advantage of the 2 operand-ness of ldm/stm and that we've 464 // already got the operands in registers that are operands to the 465 // inline asm statement. 466 467 O << "{" << ARMInstPrinter::getRegisterName(RegBegin); 468 469 // FIXME: The register allocator not only may not have given us the 470 // registers in sequence, but may not be in ascending registers. This 471 // will require changes in the register allocator that'll need to be 472 // propagated down here if the operands change. 473 unsigned RegOps = OpNum + 1; 474 while (MI->getOperand(RegOps).isReg()) { 475 O << ", " 476 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg()); 477 RegOps++; 478 } 479 480 O << "}"; 481 482 return false; 483 } 484 case 'R': // The most significant register of a pair. 485 case 'Q': { // The least significant register of a pair. 486 if (OpNum == 0) 487 return true; 488 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1); 489 if (!FlagsOP.isImm()) 490 return true; 491 unsigned Flags = FlagsOP.getImm(); 492 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); 493 if (NumVals != 2) 494 return true; 495 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1; 496 if (RegOp >= MI->getNumOperands()) 497 return true; 498 const MachineOperand &MO = MI->getOperand(RegOp); 499 if (!MO.isReg()) 500 return true; 501 unsigned Reg = MO.getReg(); 502 O << ARMInstPrinter::getRegisterName(Reg); 503 return false; 504 } 505 506 case 'e': // The low doubleword register of a NEON quad register. 507 case 'f': { // The high doubleword register of a NEON quad register. 508 if (!MI->getOperand(OpNum).isReg()) 509 return true; 510 unsigned Reg = MI->getOperand(OpNum).getReg(); 511 if (!ARM::QPRRegClass.contains(Reg)) 512 return true; 513 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); 514 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ? 515 ARM::dsub_0 : ARM::dsub_1); 516 O << ARMInstPrinter::getRegisterName(SubReg); 517 return false; 518 } 519 520 // These modifiers are not yet supported. 521 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1. 522 case 'H': // The highest-numbered register of a pair. 523 return true; 524 } 525 } 526 527 printOperand(MI, OpNum, O); 528 return false; 529 } 530 531 bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, 532 unsigned OpNum, unsigned AsmVariant, 533 const char *ExtraCode, 534 raw_ostream &O) { 535 // Does this asm operand have a single letter operand modifier? 536 if (ExtraCode && ExtraCode[0]) { 537 if (ExtraCode[1] != 0) return true; // Unknown modifier. 538 539 switch (ExtraCode[0]) { 540 case 'A': // A memory operand for a VLD1/VST1 instruction. 541 default: return true; // Unknown modifier. 542 case 'm': // The base register of a memory operand. 543 if (!MI->getOperand(OpNum).isReg()) 544 return true; 545 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()); 546 return false; 547 } 548 } 549 550 const MachineOperand &MO = MI->getOperand(OpNum); 551 assert(MO.isReg() && "unexpected inline asm memory operand"); 552 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]"; 553 return false; 554 } 555 556 void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) { 557 if (Subtarget->isTargetDarwin()) { 558 Reloc::Model RelocM = TM.getRelocationModel(); 559 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) { 560 // Declare all the text sections up front (before the DWARF sections 561 // emitted by AsmPrinter::doInitialization) so the assembler will keep 562 // them together at the beginning of the object file. This helps 563 // avoid out-of-range branches that are due a fundamental limitation of 564 // the way symbol offsets are encoded with the current Darwin ARM 565 // relocations. 566 const TargetLoweringObjectFileMachO &TLOFMacho = 567 static_cast<const TargetLoweringObjectFileMachO &>( 568 getObjFileLowering()); 569 OutStreamer.SwitchSection(TLOFMacho.getTextSection()); 570 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection()); 571 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection()); 572 if (RelocM == Reloc::DynamicNoPIC) { 573 const MCSection *sect = 574 OutContext.getMachOSection("__TEXT", "__symbol_stub4", 575 MCSectionMachO::S_SYMBOL_STUBS, 576 12, SectionKind::getText()); 577 OutStreamer.SwitchSection(sect); 578 } else { 579 const MCSection *sect = 580 OutContext.getMachOSection("__TEXT", "__picsymbolstub4", 581 MCSectionMachO::S_SYMBOL_STUBS, 582 16, SectionKind::getText()); 583 OutStreamer.SwitchSection(sect); 584 } 585 const MCSection *StaticInitSect = 586 OutContext.getMachOSection("__TEXT", "__StaticInit", 587 MCSectionMachO::S_REGULAR | 588 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS, 589 SectionKind::getText()); 590 OutStreamer.SwitchSection(StaticInitSect); 591 } 592 } 593 594 // Use unified assembler syntax. 595 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified); 596 597 // Emit ARM Build Attributes 598 if (Subtarget->isTargetELF()) 599 emitAttributes(); 600 } 601 602 603 void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) { 604 if (Subtarget->isTargetDarwin()) { 605 // All darwin targets use mach-o. 606 const TargetLoweringObjectFileMachO &TLOFMacho = 607 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering()); 608 MachineModuleInfoMachO &MMIMacho = 609 MMI->getObjFileInfo<MachineModuleInfoMachO>(); 610 611 // Output non-lazy-pointers for external and common global variables. 612 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList(); 613 614 if (!Stubs.empty()) { 615 // Switch with ".non_lazy_symbol_pointer" directive. 616 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection()); 617 EmitAlignment(2); 618 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) { 619 // L_foo$stub: 620 OutStreamer.EmitLabel(Stubs[i].first); 621 // .indirect_symbol _foo 622 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second; 623 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol); 624 625 if (MCSym.getInt()) 626 // External to current translation unit. 627 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/); 628 else 629 // Internal to current translation unit. 630 // 631 // When we place the LSDA into the TEXT section, the type info 632 // pointers need to be indirect and pc-rel. We accomplish this by 633 // using NLPs; however, sometimes the types are local to the file. 634 // We need to fill in the value for the NLP in those cases. 635 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(), 636 OutContext), 637 4/*size*/, 0/*addrspace*/); 638 } 639 640 Stubs.clear(); 641 OutStreamer.AddBlankLine(); 642 } 643 644 Stubs = MMIMacho.GetHiddenGVStubList(); 645 if (!Stubs.empty()) { 646 OutStreamer.SwitchSection(getObjFileLowering().getDataSection()); 647 EmitAlignment(2); 648 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) { 649 // L_foo$stub: 650 OutStreamer.EmitLabel(Stubs[i].first); 651 // .long _foo 652 OutStreamer.EmitValue(MCSymbolRefExpr:: 653 Create(Stubs[i].second.getPointer(), 654 OutContext), 655 4/*size*/, 0/*addrspace*/); 656 } 657 658 Stubs.clear(); 659 OutStreamer.AddBlankLine(); 660 } 661 662 // Funny Darwin hack: This flag tells the linker that no global symbols 663 // contain code that falls through to other global symbols (e.g. the obvious 664 // implementation of multiple entry points). If this doesn't occur, the 665 // linker can safely perform dead code stripping. Since LLVM never 666 // generates code that does this, it is always safe to set. 667 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols); 668 } 669 } 670 671 //===----------------------------------------------------------------------===// 672 // Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile() 673 // FIXME: 674 // The following seem like one-off assembler flags, but they actually need 675 // to appear in the .ARM.attributes section in ELF. 676 // Instead of subclassing the MCELFStreamer, we do the work here. 677 678 void ARMAsmPrinter::emitAttributes() { 679 680 emitARMAttributeSection(); 681 682 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */ 683 bool emitFPU = false; 684 AttributeEmitter *AttrEmitter; 685 if (OutStreamer.hasRawTextSupport()) { 686 AttrEmitter = new AsmAttributeEmitter(OutStreamer); 687 emitFPU = true; 688 } else { 689 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer); 690 AttrEmitter = new ObjectAttributeEmitter(O); 691 } 692 693 AttrEmitter->MaybeSwitchVendor("aeabi"); 694 695 std::string CPUString = Subtarget->getCPUString(); 696 697 if (CPUString == "cortex-a8" || 698 Subtarget->isCortexA8()) { 699 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8"); 700 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7); 701 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile, 702 ARMBuildAttrs::ApplicationProfile); 703 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use, 704 ARMBuildAttrs::Allowed); 705 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use, 706 ARMBuildAttrs::AllowThumb32); 707 // Fixme: figure out when this is emitted. 708 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch, 709 // ARMBuildAttrs::AllowWMMXv1); 710 // 711 712 /// ADD additional Else-cases here! 713 } else if (CPUString == "xscale") { 714 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ); 715 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use, 716 ARMBuildAttrs::Allowed); 717 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use, 718 ARMBuildAttrs::Allowed); 719 } else if (CPUString == "generic") { 720 // FIXME: Why these defaults? 721 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T); 722 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use, 723 ARMBuildAttrs::Allowed); 724 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use, 725 ARMBuildAttrs::Allowed); 726 } 727 728 if (Subtarget->hasNEON() && emitFPU) { 729 /* NEON is not exactly a VFP architecture, but GAS emit one of 730 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */ 731 if (Subtarget->hasNEON2()) 732 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon-vfpv4"); 733 else 734 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon"); 735 /* If emitted for NEON, omit from VFP below, since you can have both 736 * NEON and VFP in build attributes but only one .fpu */ 737 emitFPU = false; 738 } 739 740 /* VFPv4 + .fpu */ 741 if (Subtarget->hasVFP4()) { 742 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, 743 ARMBuildAttrs::AllowFPv4A); 744 if (emitFPU) 745 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4"); 746 747 /* VFPv3 + .fpu */ 748 } else if (Subtarget->hasVFP3()) { 749 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, 750 ARMBuildAttrs::AllowFPv3A); 751 if (emitFPU) 752 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3"); 753 754 /* VFPv2 + .fpu */ 755 } else if (Subtarget->hasVFP2()) { 756 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, 757 ARMBuildAttrs::AllowFPv2); 758 if (emitFPU) 759 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2"); 760 } 761 762 /* TODO: ARMBuildAttrs::Allowed is not completely accurate, 763 * since NEON can have 1 (allowed) or 2 (MAC operations) */ 764 if (Subtarget->hasNEON()) { 765 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch, 766 ARMBuildAttrs::Allowed); 767 } 768 769 // Signal various FP modes. 770 if (!TM.Options.UnsafeFPMath) { 771 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal, 772 ARMBuildAttrs::Allowed); 773 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions, 774 ARMBuildAttrs::Allowed); 775 } 776 777 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath) 778 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, 779 ARMBuildAttrs::Allowed); 780 else 781 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, 782 ARMBuildAttrs::AllowIEE754); 783 784 // FIXME: add more flags to ARMBuildAttrs.h 785 // 8-bytes alignment stuff. 786 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1); 787 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1); 788 789 // Hard float. Use both S and D registers and conform to AAPCS-VFP. 790 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) { 791 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3); 792 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1); 793 } 794 // FIXME: Should we signal R9 usage? 795 796 if (Subtarget->hasDivide()) 797 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1); 798 799 AttrEmitter->Finish(); 800 delete AttrEmitter; 801 } 802 803 void ARMAsmPrinter::emitARMAttributeSection() { 804 // <format-version> 805 // [ <section-length> "vendor-name" 806 // [ <file-tag> <size> <attribute>* 807 // | <section-tag> <size> <section-number>* 0 <attribute>* 808 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>* 809 // ]+ 810 // ]* 811 812 if (OutStreamer.hasRawTextSupport()) 813 return; 814 815 const ARMElfTargetObjectFile &TLOFELF = 816 static_cast<const ARMElfTargetObjectFile &> 817 (getObjFileLowering()); 818 819 OutStreamer.SwitchSection(TLOFELF.getAttributesSection()); 820 821 // Format version 822 OutStreamer.EmitIntValue(0x41, 1); 823 } 824 825 //===----------------------------------------------------------------------===// 826 827 static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber, 828 unsigned LabelId, MCContext &Ctx) { 829 830 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix) 831 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId)); 832 return Label; 833 } 834 835 static MCSymbolRefExpr::VariantKind 836 getModifierVariantKind(ARMCP::ARMCPModifier Modifier) { 837 switch (Modifier) { 838 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None; 839 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD; 840 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF; 841 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF; 842 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT; 843 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF; 844 } 845 llvm_unreachable("Invalid ARMCPModifier!"); 846 } 847 848 MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) { 849 bool isIndirect = Subtarget->isTargetDarwin() && 850 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()); 851 if (!isIndirect) 852 return Mang->getSymbol(GV); 853 854 // FIXME: Remove this when Darwin transition to @GOT like syntax. 855 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr"); 856 MachineModuleInfoMachO &MMIMachO = 857 MMI->getObjFileInfo<MachineModuleInfoMachO>(); 858 MachineModuleInfoImpl::StubValueTy &StubSym = 859 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) : 860 MMIMachO.getGVStubEntry(MCSym); 861 if (StubSym.getPointer() == 0) 862 StubSym = MachineModuleInfoImpl:: 863 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage()); 864 return MCSym; 865 } 866 867 void ARMAsmPrinter:: 868 EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) { 869 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType()); 870 871 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV); 872 873 MCSymbol *MCSym; 874 if (ACPV->isLSDA()) { 875 SmallString<128> Str; 876 raw_svector_ostream OS(Str); 877 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber(); 878 MCSym = OutContext.GetOrCreateSymbol(OS.str()); 879 } else if (ACPV->isBlockAddress()) { 880 const BlockAddress *BA = 881 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(); 882 MCSym = GetBlockAddressSymbol(BA); 883 } else if (ACPV->isGlobalValue()) { 884 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV(); 885 MCSym = GetARMGVSymbol(GV); 886 } else if (ACPV->isMachineBasicBlock()) { 887 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB(); 888 MCSym = MBB->getSymbol(); 889 } else { 890 assert(ACPV->isExtSymbol() && "unrecognized constant pool value"); 891 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(); 892 MCSym = GetExternalSymbolSymbol(Sym); 893 } 894 895 // Create an MCSymbol for the reference. 896 const MCExpr *Expr = 897 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()), 898 OutContext); 899 900 if (ACPV->getPCAdjustment()) { 901 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(), 902 getFunctionNumber(), 903 ACPV->getLabelId(), 904 OutContext); 905 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext); 906 PCRelExpr = 907 MCBinaryExpr::CreateAdd(PCRelExpr, 908 MCConstantExpr::Create(ACPV->getPCAdjustment(), 909 OutContext), 910 OutContext); 911 if (ACPV->mustAddCurrentAddress()) { 912 // We want "(<expr> - .)", but MC doesn't have a concept of the '.' 913 // label, so just emit a local label end reference that instead. 914 MCSymbol *DotSym = OutContext.CreateTempSymbol(); 915 OutStreamer.EmitLabel(DotSym); 916 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext); 917 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext); 918 } 919 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext); 920 } 921 OutStreamer.EmitValue(Expr, Size); 922 } 923 924 void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) { 925 unsigned Opcode = MI->getOpcode(); 926 int OpNum = 1; 927 if (Opcode == ARM::BR_JTadd) 928 OpNum = 2; 929 else if (Opcode == ARM::BR_JTm) 930 OpNum = 3; 931 932 const MachineOperand &MO1 = MI->getOperand(OpNum); 933 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id 934 unsigned JTI = MO1.getIndex(); 935 936 // Tag the jump table appropriately for precise disassembly. 937 OutStreamer.EmitJumpTable32Region(); 938 939 // Emit a label for the jump table. 940 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm()); 941 OutStreamer.EmitLabel(JTISymbol); 942 943 // Emit each entry of the table. 944 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); 945 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); 946 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; 947 948 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { 949 MachineBasicBlock *MBB = JTBBs[i]; 950 // Construct an MCExpr for the entry. We want a value of the form: 951 // (BasicBlockAddr - TableBeginAddr) 952 // 953 // For example, a table with entries jumping to basic blocks BB0 and BB1 954 // would look like: 955 // LJTI_0_0: 956 // .word (LBB0 - LJTI_0_0) 957 // .word (LBB1 - LJTI_0_0) 958 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext); 959 960 if (TM.getRelocationModel() == Reloc::PIC_) 961 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol, 962 OutContext), 963 OutContext); 964 // If we're generating a table of Thumb addresses in static relocation 965 // model, we need to add one to keep interworking correctly. 966 else if (AFI->isThumbFunction()) 967 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext), 968 OutContext); 969 OutStreamer.EmitValue(Expr, 4); 970 } 971 } 972 973 void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) { 974 unsigned Opcode = MI->getOpcode(); 975 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1; 976 const MachineOperand &MO1 = MI->getOperand(OpNum); 977 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id 978 unsigned JTI = MO1.getIndex(); 979 980 // Emit a label for the jump table. 981 if (MI->getOpcode() == ARM::t2TBB_JT) { 982 OutStreamer.EmitJumpTable8Region(); 983 } else if (MI->getOpcode() == ARM::t2TBH_JT) { 984 OutStreamer.EmitJumpTable16Region(); 985 } else { 986 OutStreamer.EmitJumpTable32Region(); 987 } 988 989 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm()); 990 OutStreamer.EmitLabel(JTISymbol); 991 992 // Emit each entry of the table. 993 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); 994 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); 995 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; 996 unsigned OffsetWidth = 4; 997 if (MI->getOpcode() == ARM::t2TBB_JT) 998 OffsetWidth = 1; 999 else if (MI->getOpcode() == ARM::t2TBH_JT) 1000 OffsetWidth = 2; 1001 1002 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { 1003 MachineBasicBlock *MBB = JTBBs[i]; 1004 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(), 1005 OutContext); 1006 // If this isn't a TBB or TBH, the entries are direct branch instructions. 1007 if (OffsetWidth == 4) { 1008 MCInst BrInst; 1009 BrInst.setOpcode(ARM::t2B); 1010 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr)); 1011 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1012 BrInst.addOperand(MCOperand::CreateReg(0)); 1013 OutStreamer.EmitInstruction(BrInst); 1014 continue; 1015 } 1016 // Otherwise it's an offset from the dispatch instruction. Construct an 1017 // MCExpr for the entry. We want a value of the form: 1018 // (BasicBlockAddr - TableBeginAddr) / 2 1019 // 1020 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1 1021 // would look like: 1022 // LJTI_0_0: 1023 // .byte (LBB0 - LJTI_0_0) / 2 1024 // .byte (LBB1 - LJTI_0_0) / 2 1025 const MCExpr *Expr = 1026 MCBinaryExpr::CreateSub(MBBSymbolExpr, 1027 MCSymbolRefExpr::Create(JTISymbol, OutContext), 1028 OutContext); 1029 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext), 1030 OutContext); 1031 OutStreamer.EmitValue(Expr, OffsetWidth); 1032 } 1033 } 1034 1035 void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI, 1036 raw_ostream &OS) { 1037 unsigned NOps = MI->getNumOperands(); 1038 assert(NOps==4); 1039 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: "; 1040 // cast away const; DIetc do not take const operands for some reason. 1041 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata())); 1042 OS << V.getName(); 1043 OS << " <- "; 1044 // Frame address. Currently handles register +- offset only. 1045 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm()); 1046 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS); 1047 OS << ']'; 1048 OS << "+"; 1049 printOperand(MI, NOps-2, OS); 1050 } 1051 1052 static void populateADROperands(MCInst &Inst, unsigned Dest, 1053 const MCSymbol *Label, 1054 unsigned pred, unsigned ccreg, 1055 MCContext &Ctx) { 1056 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx); 1057 Inst.addOperand(MCOperand::CreateReg(Dest)); 1058 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr)); 1059 // Add predicate operands. 1060 Inst.addOperand(MCOperand::CreateImm(pred)); 1061 Inst.addOperand(MCOperand::CreateReg(ccreg)); 1062 } 1063 1064 void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI, 1065 unsigned Opcode) { 1066 MCInst TmpInst; 1067 1068 // Emit the instruction as usual, just patch the opcode. 1069 LowerARMMachineInstrToMCInst(MI, TmpInst, *this); 1070 TmpInst.setOpcode(Opcode); 1071 OutStreamer.EmitInstruction(TmpInst); 1072 } 1073 1074 void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) { 1075 assert(MI->getFlag(MachineInstr::FrameSetup) && 1076 "Only instruction which are involved into frame setup code are allowed"); 1077 1078 const MachineFunction &MF = *MI->getParent()->getParent(); 1079 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); 1080 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>(); 1081 1082 unsigned FramePtr = RegInfo->getFrameRegister(MF); 1083 unsigned Opc = MI->getOpcode(); 1084 unsigned SrcReg, DstReg; 1085 1086 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) { 1087 // Two special cases: 1088 // 1) tPUSH does not have src/dst regs. 1089 // 2) for Thumb1 code we sometimes materialize the constant via constpool 1090 // load. Yes, this is pretty fragile, but for now I don't see better 1091 // way... :( 1092 SrcReg = DstReg = ARM::SP; 1093 } else { 1094 SrcReg = MI->getOperand(1).getReg(); 1095 DstReg = MI->getOperand(0).getReg(); 1096 } 1097 1098 // Try to figure out the unwinding opcode out of src / dst regs. 1099 if (MI->mayStore()) { 1100 // Register saves. 1101 assert(DstReg == ARM::SP && 1102 "Only stack pointer as a destination reg is supported"); 1103 1104 SmallVector<unsigned, 4> RegList; 1105 // Skip src & dst reg, and pred ops. 1106 unsigned StartOp = 2 + 2; 1107 // Use all the operands. 1108 unsigned NumOffset = 0; 1109 1110 switch (Opc) { 1111 default: 1112 MI->dump(); 1113 llvm_unreachable("Unsupported opcode for unwinding information"); 1114 case ARM::tPUSH: 1115 // Special case here: no src & dst reg, but two extra imp ops. 1116 StartOp = 2; NumOffset = 2; 1117 case ARM::STMDB_UPD: 1118 case ARM::t2STMDB_UPD: 1119 case ARM::VSTMDDB_UPD: 1120 assert(SrcReg == ARM::SP && 1121 "Only stack pointer as a source reg is supported"); 1122 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset; 1123 i != NumOps; ++i) 1124 RegList.push_back(MI->getOperand(i).getReg()); 1125 break; 1126 case ARM::STR_PRE_IMM: 1127 case ARM::STR_PRE_REG: 1128 case ARM::t2STR_PRE: 1129 assert(MI->getOperand(2).getReg() == ARM::SP && 1130 "Only stack pointer as a source reg is supported"); 1131 RegList.push_back(SrcReg); 1132 break; 1133 } 1134 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD); 1135 } else { 1136 // Changes of stack / frame pointer. 1137 if (SrcReg == ARM::SP) { 1138 int64_t Offset = 0; 1139 switch (Opc) { 1140 default: 1141 MI->dump(); 1142 llvm_unreachable("Unsupported opcode for unwinding information"); 1143 case ARM::MOVr: 1144 case ARM::tMOVr: 1145 Offset = 0; 1146 break; 1147 case ARM::ADDri: 1148 Offset = -MI->getOperand(2).getImm(); 1149 break; 1150 case ARM::SUBri: 1151 case ARM::t2SUBri: 1152 Offset = MI->getOperand(2).getImm(); 1153 break; 1154 case ARM::tSUBspi: 1155 Offset = MI->getOperand(2).getImm()*4; 1156 break; 1157 case ARM::tADDspi: 1158 case ARM::tADDrSPi: 1159 Offset = -MI->getOperand(2).getImm()*4; 1160 break; 1161 case ARM::tLDRpci: { 1162 // Grab the constpool index and check, whether it corresponds to 1163 // original or cloned constpool entry. 1164 unsigned CPI = MI->getOperand(1).getIndex(); 1165 const MachineConstantPool *MCP = MF.getConstantPool(); 1166 if (CPI >= MCP->getConstants().size()) 1167 CPI = AFI.getOriginalCPIdx(CPI); 1168 assert(CPI != -1U && "Invalid constpool index"); 1169 1170 // Derive the actual offset. 1171 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI]; 1172 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry"); 1173 // FIXME: Check for user, it should be "add" instruction! 1174 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue(); 1175 break; 1176 } 1177 } 1178 1179 if (DstReg == FramePtr && FramePtr != ARM::SP) 1180 // Set-up of the frame pointer. Positive values correspond to "add" 1181 // instruction. 1182 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset); 1183 else if (DstReg == ARM::SP) { 1184 // Change of SP by an offset. Positive values correspond to "sub" 1185 // instruction. 1186 OutStreamer.EmitPad(Offset); 1187 } else { 1188 MI->dump(); 1189 llvm_unreachable("Unsupported opcode for unwinding information"); 1190 } 1191 } else if (DstReg == ARM::SP) { 1192 // FIXME: .movsp goes here 1193 MI->dump(); 1194 llvm_unreachable("Unsupported opcode for unwinding information"); 1195 } 1196 else { 1197 MI->dump(); 1198 llvm_unreachable("Unsupported opcode for unwinding information"); 1199 } 1200 } 1201 } 1202 1203 extern cl::opt<bool> EnableARMEHABI; 1204 1205 // Simple pseudo-instructions have their lowering (with expansion to real 1206 // instructions) auto-generated. 1207 #include "ARMGenMCPseudoLowering.inc" 1208 1209 void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) { 1210 if (MI->getOpcode() != ARM::CONSTPOOL_ENTRY) 1211 OutStreamer.EmitCodeRegion(); 1212 1213 // Emit unwinding stuff for frame-related instructions 1214 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup)) 1215 EmitUnwindingInstruction(MI); 1216 1217 // Do any auto-generated pseudo lowerings. 1218 if (emitPseudoExpansionLowering(OutStreamer, MI)) 1219 return; 1220 1221 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) && 1222 "Pseudo flag setting opcode should be expanded early"); 1223 1224 // Check for manual lowerings. 1225 unsigned Opc = MI->getOpcode(); 1226 switch (Opc) { 1227 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass"); 1228 case ARM::DBG_VALUE: { 1229 if (isVerbose() && OutStreamer.hasRawTextSupport()) { 1230 SmallString<128> TmpStr; 1231 raw_svector_ostream OS(TmpStr); 1232 PrintDebugValueComment(MI, OS); 1233 OutStreamer.EmitRawText(StringRef(OS.str())); 1234 } 1235 return; 1236 } 1237 case ARM::LEApcrel: 1238 case ARM::tLEApcrel: 1239 case ARM::t2LEApcrel: { 1240 // FIXME: Need to also handle globals and externals 1241 MCInst TmpInst; 1242 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR 1243 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR 1244 : ARM::ADR)); 1245 populateADROperands(TmpInst, MI->getOperand(0).getReg(), 1246 GetCPISymbol(MI->getOperand(1).getIndex()), 1247 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(), 1248 OutContext); 1249 OutStreamer.EmitInstruction(TmpInst); 1250 return; 1251 } 1252 case ARM::LEApcrelJT: 1253 case ARM::tLEApcrelJT: 1254 case ARM::t2LEApcrelJT: { 1255 MCInst TmpInst; 1256 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR 1257 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR 1258 : ARM::ADR)); 1259 populateADROperands(TmpInst, MI->getOperand(0).getReg(), 1260 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(), 1261 MI->getOperand(2).getImm()), 1262 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(), 1263 OutContext); 1264 OutStreamer.EmitInstruction(TmpInst); 1265 return; 1266 } 1267 // Darwin call instructions are just normal call instructions with different 1268 // clobber semantics (they clobber R9). 1269 case ARM::BX_CALL: { 1270 { 1271 MCInst TmpInst; 1272 TmpInst.setOpcode(ARM::MOVr); 1273 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR)); 1274 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1275 // Add predicate operands. 1276 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1277 TmpInst.addOperand(MCOperand::CreateReg(0)); 1278 // Add 's' bit operand (always reg0 for this) 1279 TmpInst.addOperand(MCOperand::CreateReg(0)); 1280 OutStreamer.EmitInstruction(TmpInst); 1281 } 1282 { 1283 MCInst TmpInst; 1284 TmpInst.setOpcode(ARM::BX); 1285 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1286 OutStreamer.EmitInstruction(TmpInst); 1287 } 1288 return; 1289 } 1290 case ARM::tBX_CALL: { 1291 { 1292 MCInst TmpInst; 1293 TmpInst.setOpcode(ARM::tMOVr); 1294 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR)); 1295 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1296 // Add predicate operands. 1297 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1298 TmpInst.addOperand(MCOperand::CreateReg(0)); 1299 OutStreamer.EmitInstruction(TmpInst); 1300 } 1301 { 1302 MCInst TmpInst; 1303 TmpInst.setOpcode(ARM::tBX); 1304 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1305 // Add predicate operands. 1306 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1307 TmpInst.addOperand(MCOperand::CreateReg(0)); 1308 OutStreamer.EmitInstruction(TmpInst); 1309 } 1310 return; 1311 } 1312 case ARM::BMOVPCRX_CALL: { 1313 { 1314 MCInst TmpInst; 1315 TmpInst.setOpcode(ARM::MOVr); 1316 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR)); 1317 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1318 // Add predicate operands. 1319 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1320 TmpInst.addOperand(MCOperand::CreateReg(0)); 1321 // Add 's' bit operand (always reg0 for this) 1322 TmpInst.addOperand(MCOperand::CreateReg(0)); 1323 OutStreamer.EmitInstruction(TmpInst); 1324 } 1325 { 1326 MCInst TmpInst; 1327 TmpInst.setOpcode(ARM::MOVr); 1328 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1329 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1330 // Add predicate operands. 1331 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1332 TmpInst.addOperand(MCOperand::CreateReg(0)); 1333 // Add 's' bit operand (always reg0 for this) 1334 TmpInst.addOperand(MCOperand::CreateReg(0)); 1335 OutStreamer.EmitInstruction(TmpInst); 1336 } 1337 return; 1338 } 1339 case ARM::BMOVPCB_CALL: { 1340 { 1341 MCInst TmpInst; 1342 TmpInst.setOpcode(ARM::MOVr); 1343 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR)); 1344 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1345 // Add predicate operands. 1346 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1347 TmpInst.addOperand(MCOperand::CreateReg(0)); 1348 // Add 's' bit operand (always reg0 for this) 1349 TmpInst.addOperand(MCOperand::CreateReg(0)); 1350 OutStreamer.EmitInstruction(TmpInst); 1351 } 1352 { 1353 MCInst TmpInst; 1354 TmpInst.setOpcode(ARM::Bcc); 1355 const GlobalValue *GV = MI->getOperand(0).getGlobal(); 1356 MCSymbol *GVSym = Mang->getSymbol(GV); 1357 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); 1358 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr)); 1359 // Add predicate operands. 1360 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1361 TmpInst.addOperand(MCOperand::CreateReg(0)); 1362 OutStreamer.EmitInstruction(TmpInst); 1363 } 1364 return; 1365 } 1366 case ARM::t2BMOVPCB_CALL: { 1367 { 1368 MCInst TmpInst; 1369 TmpInst.setOpcode(ARM::tMOVr); 1370 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR)); 1371 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1372 // Add predicate operands. 1373 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1374 TmpInst.addOperand(MCOperand::CreateReg(0)); 1375 OutStreamer.EmitInstruction(TmpInst); 1376 } 1377 { 1378 MCInst TmpInst; 1379 TmpInst.setOpcode(ARM::t2B); 1380 const GlobalValue *GV = MI->getOperand(0).getGlobal(); 1381 MCSymbol *GVSym = Mang->getSymbol(GV); 1382 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); 1383 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr)); 1384 // Add predicate operands. 1385 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1386 TmpInst.addOperand(MCOperand::CreateReg(0)); 1387 OutStreamer.EmitInstruction(TmpInst); 1388 } 1389 return; 1390 } 1391 case ARM::MOVi16_ga_pcrel: 1392 case ARM::t2MOVi16_ga_pcrel: { 1393 MCInst TmpInst; 1394 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16); 1395 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1396 1397 unsigned TF = MI->getOperand(1).getTargetFlags(); 1398 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC; 1399 const GlobalValue *GV = MI->getOperand(1).getGlobal(); 1400 MCSymbol *GVSym = GetARMGVSymbol(GV); 1401 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); 1402 if (isPIC) { 1403 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(), 1404 getFunctionNumber(), 1405 MI->getOperand(2).getImm(), OutContext); 1406 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext); 1407 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4; 1408 const MCExpr *PCRelExpr = 1409 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr, 1410 MCBinaryExpr::CreateAdd(LabelSymExpr, 1411 MCConstantExpr::Create(PCAdj, OutContext), 1412 OutContext), OutContext), OutContext); 1413 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr)); 1414 } else { 1415 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext); 1416 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr)); 1417 } 1418 1419 // Add predicate operands. 1420 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1421 TmpInst.addOperand(MCOperand::CreateReg(0)); 1422 // Add 's' bit operand (always reg0 for this) 1423 TmpInst.addOperand(MCOperand::CreateReg(0)); 1424 OutStreamer.EmitInstruction(TmpInst); 1425 return; 1426 } 1427 case ARM::MOVTi16_ga_pcrel: 1428 case ARM::t2MOVTi16_ga_pcrel: { 1429 MCInst TmpInst; 1430 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel 1431 ? ARM::MOVTi16 : ARM::t2MOVTi16); 1432 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1433 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); 1434 1435 unsigned TF = MI->getOperand(2).getTargetFlags(); 1436 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC; 1437 const GlobalValue *GV = MI->getOperand(2).getGlobal(); 1438 MCSymbol *GVSym = GetARMGVSymbol(GV); 1439 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); 1440 if (isPIC) { 1441 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(), 1442 getFunctionNumber(), 1443 MI->getOperand(3).getImm(), OutContext); 1444 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext); 1445 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4; 1446 const MCExpr *PCRelExpr = 1447 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr, 1448 MCBinaryExpr::CreateAdd(LabelSymExpr, 1449 MCConstantExpr::Create(PCAdj, OutContext), 1450 OutContext), OutContext), OutContext); 1451 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr)); 1452 } else { 1453 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext); 1454 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr)); 1455 } 1456 // Add predicate operands. 1457 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1458 TmpInst.addOperand(MCOperand::CreateReg(0)); 1459 // Add 's' bit operand (always reg0 for this) 1460 TmpInst.addOperand(MCOperand::CreateReg(0)); 1461 OutStreamer.EmitInstruction(TmpInst); 1462 return; 1463 } 1464 case ARM::tPICADD: { 1465 // This is a pseudo op for a label + instruction sequence, which looks like: 1466 // LPC0: 1467 // add r0, pc 1468 // This adds the address of LPC0 to r0. 1469 1470 // Emit the label. 1471 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(), 1472 getFunctionNumber(), MI->getOperand(2).getImm(), 1473 OutContext)); 1474 1475 // Form and emit the add. 1476 MCInst AddInst; 1477 AddInst.setOpcode(ARM::tADDhirr); 1478 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1479 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1480 AddInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1481 // Add predicate operands. 1482 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1483 AddInst.addOperand(MCOperand::CreateReg(0)); 1484 OutStreamer.EmitInstruction(AddInst); 1485 return; 1486 } 1487 case ARM::PICADD: { 1488 // This is a pseudo op for a label + instruction sequence, which looks like: 1489 // LPC0: 1490 // add r0, pc, r0 1491 // This adds the address of LPC0 to r0. 1492 1493 // Emit the label. 1494 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(), 1495 getFunctionNumber(), MI->getOperand(2).getImm(), 1496 OutContext)); 1497 1498 // Form and emit the add. 1499 MCInst AddInst; 1500 AddInst.setOpcode(ARM::ADDrr); 1501 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1502 AddInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1503 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); 1504 // Add predicate operands. 1505 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm())); 1506 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg())); 1507 // Add 's' bit operand (always reg0 for this) 1508 AddInst.addOperand(MCOperand::CreateReg(0)); 1509 OutStreamer.EmitInstruction(AddInst); 1510 return; 1511 } 1512 case ARM::PICSTR: 1513 case ARM::PICSTRB: 1514 case ARM::PICSTRH: 1515 case ARM::PICLDR: 1516 case ARM::PICLDRB: 1517 case ARM::PICLDRH: 1518 case ARM::PICLDRSB: 1519 case ARM::PICLDRSH: { 1520 // This is a pseudo op for a label + instruction sequence, which looks like: 1521 // LPC0: 1522 // OP r0, [pc, r0] 1523 // The LCP0 label is referenced by a constant pool entry in order to get 1524 // a PC-relative address at the ldr instruction. 1525 1526 // Emit the label. 1527 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(), 1528 getFunctionNumber(), MI->getOperand(2).getImm(), 1529 OutContext)); 1530 1531 // Form and emit the load 1532 unsigned Opcode; 1533 switch (MI->getOpcode()) { 1534 default: 1535 llvm_unreachable("Unexpected opcode!"); 1536 case ARM::PICSTR: Opcode = ARM::STRrs; break; 1537 case ARM::PICSTRB: Opcode = ARM::STRBrs; break; 1538 case ARM::PICSTRH: Opcode = ARM::STRH; break; 1539 case ARM::PICLDR: Opcode = ARM::LDRrs; break; 1540 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break; 1541 case ARM::PICLDRH: Opcode = ARM::LDRH; break; 1542 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break; 1543 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break; 1544 } 1545 MCInst LdStInst; 1546 LdStInst.setOpcode(Opcode); 1547 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1548 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1549 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); 1550 LdStInst.addOperand(MCOperand::CreateImm(0)); 1551 // Add predicate operands. 1552 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm())); 1553 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg())); 1554 OutStreamer.EmitInstruction(LdStInst); 1555 1556 return; 1557 } 1558 case ARM::CONSTPOOL_ENTRY: { 1559 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool 1560 /// in the function. The first operand is the ID# for this instruction, the 1561 /// second is the index into the MachineConstantPool that this is, the third 1562 /// is the size in bytes of this constant pool entry. 1563 /// The required alignment is specified on the basic block holding this MI. 1564 unsigned LabelId = (unsigned)MI->getOperand(0).getImm(); 1565 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex(); 1566 1567 // Mark the constant pool entry as data if we're not already in a data 1568 // region. 1569 OutStreamer.EmitDataRegion(); 1570 OutStreamer.EmitLabel(GetCPISymbol(LabelId)); 1571 1572 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx]; 1573 if (MCPE.isMachineConstantPoolEntry()) 1574 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal); 1575 else 1576 EmitGlobalConstant(MCPE.Val.ConstVal); 1577 return; 1578 } 1579 case ARM::t2BR_JT: { 1580 // Lower and emit the instruction itself, then the jump table following it. 1581 MCInst TmpInst; 1582 TmpInst.setOpcode(ARM::tMOVr); 1583 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1584 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1585 // Add predicate operands. 1586 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1587 TmpInst.addOperand(MCOperand::CreateReg(0)); 1588 OutStreamer.EmitInstruction(TmpInst); 1589 // Output the data for the jump table itself 1590 EmitJump2Table(MI); 1591 return; 1592 } 1593 case ARM::t2TBB_JT: { 1594 // Lower and emit the instruction itself, then the jump table following it. 1595 MCInst TmpInst; 1596 1597 TmpInst.setOpcode(ARM::t2TBB); 1598 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1599 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1600 // Add predicate operands. 1601 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1602 TmpInst.addOperand(MCOperand::CreateReg(0)); 1603 OutStreamer.EmitInstruction(TmpInst); 1604 // Output the data for the jump table itself 1605 EmitJump2Table(MI); 1606 // Make sure the next instruction is 2-byte aligned. 1607 EmitAlignment(1); 1608 return; 1609 } 1610 case ARM::t2TBH_JT: { 1611 // Lower and emit the instruction itself, then the jump table following it. 1612 MCInst TmpInst; 1613 1614 TmpInst.setOpcode(ARM::t2TBH); 1615 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1616 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1617 // Add predicate operands. 1618 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1619 TmpInst.addOperand(MCOperand::CreateReg(0)); 1620 OutStreamer.EmitInstruction(TmpInst); 1621 // Output the data for the jump table itself 1622 EmitJump2Table(MI); 1623 return; 1624 } 1625 case ARM::tBR_JTr: 1626 case ARM::BR_JTr: { 1627 // Lower and emit the instruction itself, then the jump table following it. 1628 // mov pc, target 1629 MCInst TmpInst; 1630 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ? 1631 ARM::MOVr : ARM::tMOVr; 1632 TmpInst.setOpcode(Opc); 1633 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1634 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1635 // Add predicate operands. 1636 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1637 TmpInst.addOperand(MCOperand::CreateReg(0)); 1638 // Add 's' bit operand (always reg0 for this) 1639 if (Opc == ARM::MOVr) 1640 TmpInst.addOperand(MCOperand::CreateReg(0)); 1641 OutStreamer.EmitInstruction(TmpInst); 1642 1643 // Make sure the Thumb jump table is 4-byte aligned. 1644 if (Opc == ARM::tMOVr) 1645 EmitAlignment(2); 1646 1647 // Output the data for the jump table itself 1648 EmitJumpTable(MI); 1649 return; 1650 } 1651 case ARM::BR_JTm: { 1652 // Lower and emit the instruction itself, then the jump table following it. 1653 // ldr pc, target 1654 MCInst TmpInst; 1655 if (MI->getOperand(1).getReg() == 0) { 1656 // literal offset 1657 TmpInst.setOpcode(ARM::LDRi12); 1658 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1659 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1660 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm())); 1661 } else { 1662 TmpInst.setOpcode(ARM::LDRrs); 1663 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1664 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1665 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); 1666 TmpInst.addOperand(MCOperand::CreateImm(0)); 1667 } 1668 // Add predicate operands. 1669 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1670 TmpInst.addOperand(MCOperand::CreateReg(0)); 1671 OutStreamer.EmitInstruction(TmpInst); 1672 1673 // Output the data for the jump table itself 1674 EmitJumpTable(MI); 1675 return; 1676 } 1677 case ARM::BR_JTadd: { 1678 // Lower and emit the instruction itself, then the jump table following it. 1679 // add pc, target, idx 1680 MCInst TmpInst; 1681 TmpInst.setOpcode(ARM::ADDrr); 1682 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1683 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); 1684 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); 1685 // Add predicate operands. 1686 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1687 TmpInst.addOperand(MCOperand::CreateReg(0)); 1688 // Add 's' bit operand (always reg0 for this) 1689 TmpInst.addOperand(MCOperand::CreateReg(0)); 1690 OutStreamer.EmitInstruction(TmpInst); 1691 1692 // Output the data for the jump table itself 1693 EmitJumpTable(MI); 1694 return; 1695 } 1696 case ARM::TRAP: { 1697 // Non-Darwin binutils don't yet support the "trap" mnemonic. 1698 // FIXME: Remove this special case when they do. 1699 if (!Subtarget->isTargetDarwin()) { 1700 //.long 0xe7ffdefe @ trap 1701 uint32_t Val = 0xe7ffdefeUL; 1702 OutStreamer.AddComment("trap"); 1703 OutStreamer.EmitIntValue(Val, 4); 1704 return; 1705 } 1706 break; 1707 } 1708 case ARM::tTRAP: { 1709 // Non-Darwin binutils don't yet support the "trap" mnemonic. 1710 // FIXME: Remove this special case when they do. 1711 if (!Subtarget->isTargetDarwin()) { 1712 //.short 57086 @ trap 1713 uint16_t Val = 0xdefe; 1714 OutStreamer.AddComment("trap"); 1715 OutStreamer.EmitIntValue(Val, 2); 1716 return; 1717 } 1718 break; 1719 } 1720 case ARM::t2Int_eh_sjlj_setjmp: 1721 case ARM::t2Int_eh_sjlj_setjmp_nofp: 1722 case ARM::tInt_eh_sjlj_setjmp: { 1723 // Two incoming args: GPR:$src, GPR:$val 1724 // mov $val, pc 1725 // adds $val, #7 1726 // str $val, [$src, #4] 1727 // movs r0, #0 1728 // b 1f 1729 // movs r0, #1 1730 // 1: 1731 unsigned SrcReg = MI->getOperand(0).getReg(); 1732 unsigned ValReg = MI->getOperand(1).getReg(); 1733 MCSymbol *Label = GetARMSJLJEHLabel(); 1734 { 1735 MCInst TmpInst; 1736 TmpInst.setOpcode(ARM::tMOVr); 1737 TmpInst.addOperand(MCOperand::CreateReg(ValReg)); 1738 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1739 // Predicate. 1740 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1741 TmpInst.addOperand(MCOperand::CreateReg(0)); 1742 OutStreamer.AddComment("eh_setjmp begin"); 1743 OutStreamer.EmitInstruction(TmpInst); 1744 } 1745 { 1746 MCInst TmpInst; 1747 TmpInst.setOpcode(ARM::tADDi3); 1748 TmpInst.addOperand(MCOperand::CreateReg(ValReg)); 1749 // 's' bit operand 1750 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR)); 1751 TmpInst.addOperand(MCOperand::CreateReg(ValReg)); 1752 TmpInst.addOperand(MCOperand::CreateImm(7)); 1753 // Predicate. 1754 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1755 TmpInst.addOperand(MCOperand::CreateReg(0)); 1756 OutStreamer.EmitInstruction(TmpInst); 1757 } 1758 { 1759 MCInst TmpInst; 1760 TmpInst.setOpcode(ARM::tSTRi); 1761 TmpInst.addOperand(MCOperand::CreateReg(ValReg)); 1762 TmpInst.addOperand(MCOperand::CreateReg(SrcReg)); 1763 // The offset immediate is #4. The operand value is scaled by 4 for the 1764 // tSTR instruction. 1765 TmpInst.addOperand(MCOperand::CreateImm(1)); 1766 // Predicate. 1767 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1768 TmpInst.addOperand(MCOperand::CreateReg(0)); 1769 OutStreamer.EmitInstruction(TmpInst); 1770 } 1771 { 1772 MCInst TmpInst; 1773 TmpInst.setOpcode(ARM::tMOVi8); 1774 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0)); 1775 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR)); 1776 TmpInst.addOperand(MCOperand::CreateImm(0)); 1777 // Predicate. 1778 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1779 TmpInst.addOperand(MCOperand::CreateReg(0)); 1780 OutStreamer.EmitInstruction(TmpInst); 1781 } 1782 { 1783 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext); 1784 MCInst TmpInst; 1785 TmpInst.setOpcode(ARM::tB); 1786 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr)); 1787 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1788 TmpInst.addOperand(MCOperand::CreateReg(0)); 1789 OutStreamer.EmitInstruction(TmpInst); 1790 } 1791 { 1792 MCInst TmpInst; 1793 TmpInst.setOpcode(ARM::tMOVi8); 1794 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0)); 1795 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR)); 1796 TmpInst.addOperand(MCOperand::CreateImm(1)); 1797 // Predicate. 1798 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1799 TmpInst.addOperand(MCOperand::CreateReg(0)); 1800 OutStreamer.AddComment("eh_setjmp end"); 1801 OutStreamer.EmitInstruction(TmpInst); 1802 } 1803 OutStreamer.EmitLabel(Label); 1804 return; 1805 } 1806 1807 case ARM::Int_eh_sjlj_setjmp_nofp: 1808 case ARM::Int_eh_sjlj_setjmp: { 1809 // Two incoming args: GPR:$src, GPR:$val 1810 // add $val, pc, #8 1811 // str $val, [$src, #+4] 1812 // mov r0, #0 1813 // add pc, pc, #0 1814 // mov r0, #1 1815 unsigned SrcReg = MI->getOperand(0).getReg(); 1816 unsigned ValReg = MI->getOperand(1).getReg(); 1817 1818 { 1819 MCInst TmpInst; 1820 TmpInst.setOpcode(ARM::ADDri); 1821 TmpInst.addOperand(MCOperand::CreateReg(ValReg)); 1822 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1823 TmpInst.addOperand(MCOperand::CreateImm(8)); 1824 // Predicate. 1825 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1826 TmpInst.addOperand(MCOperand::CreateReg(0)); 1827 // 's' bit operand (always reg0 for this). 1828 TmpInst.addOperand(MCOperand::CreateReg(0)); 1829 OutStreamer.AddComment("eh_setjmp begin"); 1830 OutStreamer.EmitInstruction(TmpInst); 1831 } 1832 { 1833 MCInst TmpInst; 1834 TmpInst.setOpcode(ARM::STRi12); 1835 TmpInst.addOperand(MCOperand::CreateReg(ValReg)); 1836 TmpInst.addOperand(MCOperand::CreateReg(SrcReg)); 1837 TmpInst.addOperand(MCOperand::CreateImm(4)); 1838 // Predicate. 1839 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1840 TmpInst.addOperand(MCOperand::CreateReg(0)); 1841 OutStreamer.EmitInstruction(TmpInst); 1842 } 1843 { 1844 MCInst TmpInst; 1845 TmpInst.setOpcode(ARM::MOVi); 1846 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0)); 1847 TmpInst.addOperand(MCOperand::CreateImm(0)); 1848 // Predicate. 1849 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1850 TmpInst.addOperand(MCOperand::CreateReg(0)); 1851 // 's' bit operand (always reg0 for this). 1852 TmpInst.addOperand(MCOperand::CreateReg(0)); 1853 OutStreamer.EmitInstruction(TmpInst); 1854 } 1855 { 1856 MCInst TmpInst; 1857 TmpInst.setOpcode(ARM::ADDri); 1858 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1859 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); 1860 TmpInst.addOperand(MCOperand::CreateImm(0)); 1861 // Predicate. 1862 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1863 TmpInst.addOperand(MCOperand::CreateReg(0)); 1864 // 's' bit operand (always reg0 for this). 1865 TmpInst.addOperand(MCOperand::CreateReg(0)); 1866 OutStreamer.EmitInstruction(TmpInst); 1867 } 1868 { 1869 MCInst TmpInst; 1870 TmpInst.setOpcode(ARM::MOVi); 1871 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0)); 1872 TmpInst.addOperand(MCOperand::CreateImm(1)); 1873 // Predicate. 1874 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1875 TmpInst.addOperand(MCOperand::CreateReg(0)); 1876 // 's' bit operand (always reg0 for this). 1877 TmpInst.addOperand(MCOperand::CreateReg(0)); 1878 OutStreamer.AddComment("eh_setjmp end"); 1879 OutStreamer.EmitInstruction(TmpInst); 1880 } 1881 return; 1882 } 1883 case ARM::Int_eh_sjlj_longjmp: { 1884 // ldr sp, [$src, #8] 1885 // ldr $scratch, [$src, #4] 1886 // ldr r7, [$src] 1887 // bx $scratch 1888 unsigned SrcReg = MI->getOperand(0).getReg(); 1889 unsigned ScratchReg = MI->getOperand(1).getReg(); 1890 { 1891 MCInst TmpInst; 1892 TmpInst.setOpcode(ARM::LDRi12); 1893 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP)); 1894 TmpInst.addOperand(MCOperand::CreateReg(SrcReg)); 1895 TmpInst.addOperand(MCOperand::CreateImm(8)); 1896 // Predicate. 1897 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1898 TmpInst.addOperand(MCOperand::CreateReg(0)); 1899 OutStreamer.EmitInstruction(TmpInst); 1900 } 1901 { 1902 MCInst TmpInst; 1903 TmpInst.setOpcode(ARM::LDRi12); 1904 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg)); 1905 TmpInst.addOperand(MCOperand::CreateReg(SrcReg)); 1906 TmpInst.addOperand(MCOperand::CreateImm(4)); 1907 // Predicate. 1908 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1909 TmpInst.addOperand(MCOperand::CreateReg(0)); 1910 OutStreamer.EmitInstruction(TmpInst); 1911 } 1912 { 1913 MCInst TmpInst; 1914 TmpInst.setOpcode(ARM::LDRi12); 1915 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7)); 1916 TmpInst.addOperand(MCOperand::CreateReg(SrcReg)); 1917 TmpInst.addOperand(MCOperand::CreateImm(0)); 1918 // Predicate. 1919 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1920 TmpInst.addOperand(MCOperand::CreateReg(0)); 1921 OutStreamer.EmitInstruction(TmpInst); 1922 } 1923 { 1924 MCInst TmpInst; 1925 TmpInst.setOpcode(ARM::BX); 1926 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg)); 1927 // Predicate. 1928 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1929 TmpInst.addOperand(MCOperand::CreateReg(0)); 1930 OutStreamer.EmitInstruction(TmpInst); 1931 } 1932 return; 1933 } 1934 case ARM::tInt_eh_sjlj_longjmp: { 1935 // ldr $scratch, [$src, #8] 1936 // mov sp, $scratch 1937 // ldr $scratch, [$src, #4] 1938 // ldr r7, [$src] 1939 // bx $scratch 1940 unsigned SrcReg = MI->getOperand(0).getReg(); 1941 unsigned ScratchReg = MI->getOperand(1).getReg(); 1942 { 1943 MCInst TmpInst; 1944 TmpInst.setOpcode(ARM::tLDRi); 1945 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg)); 1946 TmpInst.addOperand(MCOperand::CreateReg(SrcReg)); 1947 // The offset immediate is #8. The operand value is scaled by 4 for the 1948 // tLDR instruction. 1949 TmpInst.addOperand(MCOperand::CreateImm(2)); 1950 // Predicate. 1951 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1952 TmpInst.addOperand(MCOperand::CreateReg(0)); 1953 OutStreamer.EmitInstruction(TmpInst); 1954 } 1955 { 1956 MCInst TmpInst; 1957 TmpInst.setOpcode(ARM::tMOVr); 1958 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP)); 1959 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg)); 1960 // Predicate. 1961 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1962 TmpInst.addOperand(MCOperand::CreateReg(0)); 1963 OutStreamer.EmitInstruction(TmpInst); 1964 } 1965 { 1966 MCInst TmpInst; 1967 TmpInst.setOpcode(ARM::tLDRi); 1968 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg)); 1969 TmpInst.addOperand(MCOperand::CreateReg(SrcReg)); 1970 TmpInst.addOperand(MCOperand::CreateImm(1)); 1971 // Predicate. 1972 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1973 TmpInst.addOperand(MCOperand::CreateReg(0)); 1974 OutStreamer.EmitInstruction(TmpInst); 1975 } 1976 { 1977 MCInst TmpInst; 1978 TmpInst.setOpcode(ARM::tLDRr); 1979 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7)); 1980 TmpInst.addOperand(MCOperand::CreateReg(SrcReg)); 1981 TmpInst.addOperand(MCOperand::CreateReg(0)); 1982 // Predicate. 1983 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1984 TmpInst.addOperand(MCOperand::CreateReg(0)); 1985 OutStreamer.EmitInstruction(TmpInst); 1986 } 1987 { 1988 MCInst TmpInst; 1989 TmpInst.setOpcode(ARM::tBX); 1990 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg)); 1991 // Predicate. 1992 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); 1993 TmpInst.addOperand(MCOperand::CreateReg(0)); 1994 OutStreamer.EmitInstruction(TmpInst); 1995 } 1996 return; 1997 } 1998 } 1999 2000 MCInst TmpInst; 2001 LowerARMMachineInstrToMCInst(MI, TmpInst, *this); 2002 2003 OutStreamer.EmitInstruction(TmpInst); 2004 } 2005 2006 //===----------------------------------------------------------------------===// 2007 // Target Registry Stuff 2008 //===----------------------------------------------------------------------===// 2009 2010 // Force static initialization. 2011 extern "C" void LLVMInitializeARMAsmPrinter() { 2012 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget); 2013 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget); 2014 } 2015