1d737b551STim Renouf //===-- AMDGPUPALMetadata.cpp - Accumulate and print AMDGPU PAL metadata  -===//
2d737b551STim Renouf //
3d737b551STim Renouf // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4d737b551STim Renouf // See https://llvm.org/LICENSE.txt for license information.
5d737b551STim Renouf // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6d737b551STim Renouf //
7d737b551STim Renouf //===----------------------------------------------------------------------===//
8d737b551STim Renouf //
9d737b551STim Renouf /// \file
10d737b551STim Renouf ///
11d737b551STim Renouf /// This class has methods called by AMDGPUAsmPrinter to accumulate and print
12d737b551STim Renouf /// the PAL metadata.
13d737b551STim Renouf //
14d737b551STim Renouf //===----------------------------------------------------------------------===//
15d737b551STim Renouf //
16d737b551STim Renouf 
17d737b551STim Renouf #include "AMDGPUPALMetadata.h"
186a87e9b0Sdfukalov #include "AMDGPUPTNote.h"
19d737b551STim Renouf #include "SIDefines.h"
20d737b551STim Renouf #include "llvm/BinaryFormat/ELF.h"
216a87e9b0Sdfukalov #include "llvm/CodeGen/MachineFunction.h"
221d7b4136SReid Kleckner #include "llvm/IR/Constants.h"
231d7b4136SReid Kleckner #include "llvm/IR/Module.h"
24d737b551STim Renouf #include "llvm/Support/AMDGPUMetadata.h"
25d737b551STim Renouf #include "llvm/Support/EndianStream.h"
26d737b551STim Renouf 
27d737b551STim Renouf using namespace llvm;
28d737b551STim Renouf using namespace llvm::AMDGPU;
29d737b551STim Renouf 
30e7bd52f8STim Renouf // Read the PAL metadata from IR metadata, where it was put by the frontend.
readFromIR(Module & M)31d737b551STim Renouf void AMDGPUPALMetadata::readFromIR(Module &M) {
32e7bd52f8STim Renouf   auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata.msgpack");
33e7bd52f8STim Renouf   if (NamedMD && NamedMD->getNumOperands()) {
34e7bd52f8STim Renouf     // This is the new msgpack format for metadata. It is a NamedMD containing
35e7bd52f8STim Renouf     // an MDTuple containing an MDString containing the msgpack data.
36e7bd52f8STim Renouf     BlobType = ELF::NT_AMDGPU_METADATA;
37e7bd52f8STim Renouf     auto MDN = dyn_cast<MDTuple>(NamedMD->getOperand(0));
38e7bd52f8STim Renouf     if (MDN && MDN->getNumOperands()) {
39e7bd52f8STim Renouf       if (auto MDS = dyn_cast<MDString>(MDN->getOperand(0)))
40e7bd52f8STim Renouf         setFromMsgPackBlob(MDS->getString());
41e7bd52f8STim Renouf     }
42e7bd52f8STim Renouf     return;
43e7bd52f8STim Renouf   }
44f4ace637SKonstantin Zhuravlyov   BlobType = ELF::NT_AMD_PAL_METADATA;
45e7bd52f8STim Renouf   NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
46a094b4faSSebastian Neubauer   if (!NamedMD || !NamedMD->getNumOperands()) {
47a094b4faSSebastian Neubauer     // Emit msgpack metadata by default
48a094b4faSSebastian Neubauer     BlobType = ELF::NT_AMDGPU_METADATA;
49d737b551STim Renouf     return;
50a094b4faSSebastian Neubauer   }
51e7bd52f8STim Renouf   // This is the old reg=value pair format for metadata. It is a NamedMD
52e7bd52f8STim Renouf   // containing an MDTuple containing a number of MDNodes each of which is an
53e7bd52f8STim Renouf   // integer value, and each two integer values forms a key=value pair that we
54e7bd52f8STim Renouf   // store as Registers[key]=value in the map.
55d737b551STim Renouf   auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
56d737b551STim Renouf   if (!Tuple)
57d737b551STim Renouf     return;
58d737b551STim Renouf   for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
59d737b551STim Renouf     auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
60d737b551STim Renouf     auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
61d737b551STim Renouf     if (!Key || !Val)
62d737b551STim Renouf       continue;
63e7bd52f8STim Renouf     setRegister(Key->getZExtValue(), Val->getZExtValue());
64d737b551STim Renouf   }
65d737b551STim Renouf }
66d737b551STim Renouf 
67d737b551STim Renouf // Set PAL metadata from a binary blob from the applicable .note record.
68d737b551STim Renouf // Returns false if bad format.  Blob must remain valid for the lifetime of the
69d737b551STim Renouf // Metadata.
setFromBlob(unsigned Type,StringRef Blob)70d737b551STim Renouf bool AMDGPUPALMetadata::setFromBlob(unsigned Type, StringRef Blob) {
71e7bd52f8STim Renouf   BlobType = Type;
72f4ace637SKonstantin Zhuravlyov   if (Type == ELF::NT_AMD_PAL_METADATA)
73e7bd52f8STim Renouf     return setFromLegacyBlob(Blob);
74e7bd52f8STim Renouf   return setFromMsgPackBlob(Blob);
75e7bd52f8STim Renouf }
76e7bd52f8STim Renouf 
77e7bd52f8STim Renouf // Set PAL metadata from legacy (array of key=value pairs) blob.
setFromLegacyBlob(StringRef Blob)78e7bd52f8STim Renouf bool AMDGPUPALMetadata::setFromLegacyBlob(StringRef Blob) {
79d737b551STim Renouf   auto Data = reinterpret_cast<const uint32_t *>(Blob.data());
80d737b551STim Renouf   for (unsigned I = 0; I != Blob.size() / sizeof(uint32_t) / 2; ++I)
81d737b551STim Renouf     setRegister(Data[I * 2], Data[I * 2 + 1]);
82d737b551STim Renouf   return true;
83d737b551STim Renouf }
84d737b551STim Renouf 
85e7bd52f8STim Renouf // Set PAL metadata from msgpack blob.
setFromMsgPackBlob(StringRef Blob)86e7bd52f8STim Renouf bool AMDGPUPALMetadata::setFromMsgPackBlob(StringRef Blob) {
87e7bd52f8STim Renouf   msgpack::Reader Reader(Blob);
88e7bd52f8STim Renouf   return MsgPackDoc.readFromBlob(Blob, /*Multi=*/false);
89e7bd52f8STim Renouf }
90e7bd52f8STim Renouf 
91d737b551STim Renouf // Given the calling convention, calculate the register number for rsrc1. In
92d737b551STim Renouf // principle the register number could change in future hardware, but we know
93d737b551STim Renouf // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
94d737b551STim Renouf // we can use fixed values.
getRsrc1Reg(CallingConv::ID CC)95d737b551STim Renouf static unsigned getRsrc1Reg(CallingConv::ID CC) {
96d737b551STim Renouf   switch (CC) {
97d737b551STim Renouf   default:
98d737b551STim Renouf     return PALMD::R_2E12_COMPUTE_PGM_RSRC1;
99d737b551STim Renouf   case CallingConv::AMDGPU_LS:
100d737b551STim Renouf     return PALMD::R_2D4A_SPI_SHADER_PGM_RSRC1_LS;
101d737b551STim Renouf   case CallingConv::AMDGPU_HS:
102d737b551STim Renouf     return PALMD::R_2D0A_SPI_SHADER_PGM_RSRC1_HS;
103d737b551STim Renouf   case CallingConv::AMDGPU_ES:
104d737b551STim Renouf     return PALMD::R_2CCA_SPI_SHADER_PGM_RSRC1_ES;
105d737b551STim Renouf   case CallingConv::AMDGPU_GS:
106d737b551STim Renouf     return PALMD::R_2C8A_SPI_SHADER_PGM_RSRC1_GS;
107d737b551STim Renouf   case CallingConv::AMDGPU_VS:
108d737b551STim Renouf     return PALMD::R_2C4A_SPI_SHADER_PGM_RSRC1_VS;
109d737b551STim Renouf   case CallingConv::AMDGPU_PS:
110d737b551STim Renouf     return PALMD::R_2C0A_SPI_SHADER_PGM_RSRC1_PS;
111d737b551STim Renouf   }
112d737b551STim Renouf }
113d737b551STim Renouf 
114d737b551STim Renouf // Calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
115d737b551STim Renouf // with a constant offset to access any non-register shader-specific PAL
116d737b551STim Renouf // metadata key.
getScratchSizeKey(CallingConv::ID CC)117d737b551STim Renouf static unsigned getScratchSizeKey(CallingConv::ID CC) {
118d737b551STim Renouf   switch (CC) {
119d737b551STim Renouf   case CallingConv::AMDGPU_PS:
120d737b551STim Renouf     return PALMD::Key::PS_SCRATCH_SIZE;
121d737b551STim Renouf   case CallingConv::AMDGPU_VS:
122d737b551STim Renouf     return PALMD::Key::VS_SCRATCH_SIZE;
123d737b551STim Renouf   case CallingConv::AMDGPU_GS:
124d737b551STim Renouf     return PALMD::Key::GS_SCRATCH_SIZE;
125d737b551STim Renouf   case CallingConv::AMDGPU_ES:
126d737b551STim Renouf     return PALMD::Key::ES_SCRATCH_SIZE;
127d737b551STim Renouf   case CallingConv::AMDGPU_HS:
128d737b551STim Renouf     return PALMD::Key::HS_SCRATCH_SIZE;
129d737b551STim Renouf   case CallingConv::AMDGPU_LS:
130d737b551STim Renouf     return PALMD::Key::LS_SCRATCH_SIZE;
131d737b551STim Renouf   default:
132d737b551STim Renouf     return PALMD::Key::CS_SCRATCH_SIZE;
133d737b551STim Renouf   }
134d737b551STim Renouf }
135d737b551STim Renouf 
136d737b551STim Renouf // Set the rsrc1 register in the metadata for a particular shader stage.
137d737b551STim Renouf // In fact this ORs the value into any previous setting of the register.
setRsrc1(CallingConv::ID CC,unsigned Val)138d737b551STim Renouf void AMDGPUPALMetadata::setRsrc1(CallingConv::ID CC, unsigned Val) {
139d737b551STim Renouf   setRegister(getRsrc1Reg(CC), Val);
140d737b551STim Renouf }
141d737b551STim Renouf 
142d737b551STim Renouf // Set the rsrc2 register in the metadata for a particular shader stage.
143d737b551STim Renouf // In fact this ORs the value into any previous setting of the register.
setRsrc2(CallingConv::ID CC,unsigned Val)144d737b551STim Renouf void AMDGPUPALMetadata::setRsrc2(CallingConv::ID CC, unsigned Val) {
145d737b551STim Renouf   setRegister(getRsrc1Reg(CC) + 1, Val);
146d737b551STim Renouf }
147d737b551STim Renouf 
148d737b551STim Renouf // Set the SPI_PS_INPUT_ENA register in the metadata.
149d737b551STim Renouf // In fact this ORs the value into any previous setting of the register.
setSpiPsInputEna(unsigned Val)150d737b551STim Renouf void AMDGPUPALMetadata::setSpiPsInputEna(unsigned Val) {
151d737b551STim Renouf   setRegister(PALMD::R_A1B3_SPI_PS_INPUT_ENA, Val);
152d737b551STim Renouf }
153d737b551STim Renouf 
154d737b551STim Renouf // Set the SPI_PS_INPUT_ADDR register in the metadata.
155d737b551STim Renouf // In fact this ORs the value into any previous setting of the register.
setSpiPsInputAddr(unsigned Val)156d737b551STim Renouf void AMDGPUPALMetadata::setSpiPsInputAddr(unsigned Val) {
157d737b551STim Renouf   setRegister(PALMD::R_A1B4_SPI_PS_INPUT_ADDR, Val);
158d737b551STim Renouf }
159d737b551STim Renouf 
160d737b551STim Renouf // Get a register from the metadata, or 0 if not currently set.
getRegister(unsigned Reg)161e7bd52f8STim Renouf unsigned AMDGPUPALMetadata::getRegister(unsigned Reg) {
162e7bd52f8STim Renouf   auto Regs = getRegisters();
163e7bd52f8STim Renouf   auto It = Regs.find(MsgPackDoc.getNode(Reg));
164e7bd52f8STim Renouf   if (It == Regs.end())
165e7bd52f8STim Renouf     return 0;
166e7bd52f8STim Renouf   auto N = It->second;
167e7bd52f8STim Renouf   if (N.getKind() != msgpack::Type::UInt)
168e7bd52f8STim Renouf     return 0;
169e7bd52f8STim Renouf   return N.getUInt();
170e7bd52f8STim Renouf }
171d737b551STim Renouf 
172d737b551STim Renouf // Set a register in the metadata.
173d737b551STim Renouf // In fact this ORs the value into any previous setting of the register.
setRegister(unsigned Reg,unsigned Val)174d737b551STim Renouf void AMDGPUPALMetadata::setRegister(unsigned Reg, unsigned Val) {
175e7bd52f8STim Renouf   if (!isLegacy()) {
176e7bd52f8STim Renouf     // In the new MsgPack format, ignore register numbered >= 0x10000000. It
177e7bd52f8STim Renouf     // is a PAL ABI pseudo-register in the old non-MsgPack format.
178e7bd52f8STim Renouf     if (Reg >= 0x10000000)
179e7bd52f8STim Renouf       return;
180e7bd52f8STim Renouf   }
181e7bd52f8STim Renouf   auto &N = getRegisters()[MsgPackDoc.getNode(Reg)];
182e7bd52f8STim Renouf   if (N.getKind() == msgpack::Type::UInt)
183e7bd52f8STim Renouf     Val |= N.getUInt();
184e7bd52f8STim Renouf   N = N.getDocument()->getNode(Val);
185d737b551STim Renouf }
186d737b551STim Renouf 
187e7bd52f8STim Renouf // Set the entry point name for one shader.
setEntryPoint(unsigned CC,StringRef Name)188e7bd52f8STim Renouf void AMDGPUPALMetadata::setEntryPoint(unsigned CC, StringRef Name) {
189e7bd52f8STim Renouf   if (isLegacy())
190e7bd52f8STim Renouf     return;
191e7bd52f8STim Renouf   // Msgpack format.
192e7bd52f8STim Renouf   getHwStage(CC)[".entry_point"] = MsgPackDoc.getNode(Name, /*Copy=*/true);
193e7bd52f8STim Renouf }
194e7bd52f8STim Renouf 
195e7bd52f8STim Renouf // Set the number of used vgprs in the metadata. This is an optional
196e7bd52f8STim Renouf // advisory record for logging etc; wave dispatch actually uses the rsrc1
197e7bd52f8STim Renouf // register for the shader stage to determine the number of vgprs to
198e7bd52f8STim Renouf // allocate.
setNumUsedVgprs(CallingConv::ID CC,unsigned Val)199d737b551STim Renouf void AMDGPUPALMetadata::setNumUsedVgprs(CallingConv::ID CC, unsigned Val) {
200e7bd52f8STim Renouf   if (isLegacy()) {
201e7bd52f8STim Renouf     // Old non-msgpack format.
202d737b551STim Renouf     unsigned NumUsedVgprsKey = getScratchSizeKey(CC) +
203d737b551STim Renouf                                PALMD::Key::VS_NUM_USED_VGPRS -
204d737b551STim Renouf                                PALMD::Key::VS_SCRATCH_SIZE;
205e7bd52f8STim Renouf     setRegister(NumUsedVgprsKey, Val);
206e7bd52f8STim Renouf     return;
207e7bd52f8STim Renouf   }
208e7bd52f8STim Renouf   // Msgpack format.
209e7bd52f8STim Renouf   getHwStage(CC)[".vgpr_count"] = MsgPackDoc.getNode(Val);
210d737b551STim Renouf }
211d737b551STim Renouf 
212*74702444SJacob Lambert // Set the number of used agprs in the metadata.
setNumUsedAgprs(CallingConv::ID CC,unsigned Val)213*74702444SJacob Lambert void AMDGPUPALMetadata::setNumUsedAgprs(CallingConv::ID CC, unsigned Val) {
214*74702444SJacob Lambert   getHwStage(CC)[".agpr_count"] = Val;
215*74702444SJacob Lambert }
216*74702444SJacob Lambert 
217d737b551STim Renouf // Set the number of used sgprs in the metadata. This is an optional advisory
218d737b551STim Renouf // record for logging etc; wave dispatch actually uses the rsrc1 register for
219d737b551STim Renouf // the shader stage to determine the number of sgprs to allocate.
setNumUsedSgprs(CallingConv::ID CC,unsigned Val)220d737b551STim Renouf void AMDGPUPALMetadata::setNumUsedSgprs(CallingConv::ID CC, unsigned Val) {
221e7bd52f8STim Renouf   if (isLegacy()) {
222e7bd52f8STim Renouf     // Old non-msgpack format.
223d737b551STim Renouf     unsigned NumUsedSgprsKey = getScratchSizeKey(CC) +
224d737b551STim Renouf                                PALMD::Key::VS_NUM_USED_SGPRS -
225d737b551STim Renouf                                PALMD::Key::VS_SCRATCH_SIZE;
226e7bd52f8STim Renouf     setRegister(NumUsedSgprsKey, Val);
227e7bd52f8STim Renouf     return;
228e7bd52f8STim Renouf   }
229e7bd52f8STim Renouf   // Msgpack format.
230e7bd52f8STim Renouf   getHwStage(CC)[".sgpr_count"] = MsgPackDoc.getNode(Val);
231d737b551STim Renouf }
232d737b551STim Renouf 
233d737b551STim Renouf // Set the scratch size in the metadata.
setScratchSize(CallingConv::ID CC,unsigned Val)234d737b551STim Renouf void AMDGPUPALMetadata::setScratchSize(CallingConv::ID CC, unsigned Val) {
235e7bd52f8STim Renouf   if (isLegacy()) {
236e7bd52f8STim Renouf     // Old non-msgpack format.
237e7bd52f8STim Renouf     setRegister(getScratchSizeKey(CC), Val);
238e7bd52f8STim Renouf     return;
239e7bd52f8STim Renouf   }
240e7bd52f8STim Renouf   // Msgpack format.
241e7bd52f8STim Renouf   getHwStage(CC)[".scratch_memory_size"] = MsgPackDoc.getNode(Val);
242e7bd52f8STim Renouf }
243e7bd52f8STim Renouf 
2445733167fSSebastian Neubauer // Set the stack frame size of a function in the metadata.
setFunctionScratchSize(const MachineFunction & MF,unsigned Val)2455733167fSSebastian Neubauer void AMDGPUPALMetadata::setFunctionScratchSize(const MachineFunction &MF,
246edd67564SSebastian Neubauer                                                unsigned Val) {
2475733167fSSebastian Neubauer   auto Node = getShaderFunction(MF.getFunction().getName());
248edd67564SSebastian Neubauer   Node[".stack_frame_size_in_bytes"] = MsgPackDoc.getNode(Val);
249edd67564SSebastian Neubauer }
250edd67564SSebastian Neubauer 
251db646de3SSebastian Neubauer // Set the amount of LDS used in bytes in the metadata.
setFunctionLdsSize(const MachineFunction & MF,unsigned Val)252db646de3SSebastian Neubauer void AMDGPUPALMetadata::setFunctionLdsSize(const MachineFunction &MF,
253db646de3SSebastian Neubauer                                            unsigned Val) {
254db646de3SSebastian Neubauer   auto Node = getShaderFunction(MF.getFunction().getName());
255db646de3SSebastian Neubauer   Node[".lds_size"] = MsgPackDoc.getNode(Val);
256db646de3SSebastian Neubauer }
257db646de3SSebastian Neubauer 
258db646de3SSebastian Neubauer // Set the number of used vgprs in the metadata.
setFunctionNumUsedVgprs(const MachineFunction & MF,unsigned Val)259db646de3SSebastian Neubauer void AMDGPUPALMetadata::setFunctionNumUsedVgprs(const MachineFunction &MF,
260db646de3SSebastian Neubauer                                                 unsigned Val) {
261db646de3SSebastian Neubauer   auto Node = getShaderFunction(MF.getFunction().getName());
262db646de3SSebastian Neubauer   Node[".vgpr_count"] = MsgPackDoc.getNode(Val);
263db646de3SSebastian Neubauer }
264db646de3SSebastian Neubauer 
265db646de3SSebastian Neubauer // Set the number of used vgprs in the metadata.
setFunctionNumUsedSgprs(const MachineFunction & MF,unsigned Val)266db646de3SSebastian Neubauer void AMDGPUPALMetadata::setFunctionNumUsedSgprs(const MachineFunction &MF,
267db646de3SSebastian Neubauer                                                 unsigned Val) {
268db646de3SSebastian Neubauer   auto Node = getShaderFunction(MF.getFunction().getName());
269db646de3SSebastian Neubauer   Node[".sgpr_count"] = MsgPackDoc.getNode(Val);
270db646de3SSebastian Neubauer }
271db646de3SSebastian Neubauer 
2725d00c306SStanislav Mekhanoshin // Set the hardware register bit in PAL metadata to enable wave32 on the
2735d00c306SStanislav Mekhanoshin // shader of the given calling convention.
setWave32(unsigned CC)2745d00c306SStanislav Mekhanoshin void AMDGPUPALMetadata::setWave32(unsigned CC) {
2755d00c306SStanislav Mekhanoshin   switch (CC) {
2765d00c306SStanislav Mekhanoshin   case CallingConv::AMDGPU_HS:
2775d00c306SStanislav Mekhanoshin     setRegister(PALMD::R_A2D5_VGT_SHADER_STAGES_EN, S_028B54_HS_W32_EN(1));
2785d00c306SStanislav Mekhanoshin     break;
2795d00c306SStanislav Mekhanoshin   case CallingConv::AMDGPU_GS:
2805d00c306SStanislav Mekhanoshin     setRegister(PALMD::R_A2D5_VGT_SHADER_STAGES_EN, S_028B54_GS_W32_EN(1));
2815d00c306SStanislav Mekhanoshin     break;
2825d00c306SStanislav Mekhanoshin   case CallingConv::AMDGPU_VS:
2835d00c306SStanislav Mekhanoshin     setRegister(PALMD::R_A2D5_VGT_SHADER_STAGES_EN, S_028B54_VS_W32_EN(1));
2845d00c306SStanislav Mekhanoshin     break;
2855d00c306SStanislav Mekhanoshin   case CallingConv::AMDGPU_PS:
2865d00c306SStanislav Mekhanoshin     setRegister(PALMD::R_A1B6_SPI_PS_IN_CONTROL, S_0286D8_PS_W32_EN(1));
2875d00c306SStanislav Mekhanoshin     break;
2885d00c306SStanislav Mekhanoshin   case CallingConv::AMDGPU_CS:
2895d00c306SStanislav Mekhanoshin     setRegister(PALMD::R_2E00_COMPUTE_DISPATCH_INITIATOR,
2905d00c306SStanislav Mekhanoshin                 S_00B800_CS_W32_EN(1));
2915d00c306SStanislav Mekhanoshin     break;
2925d00c306SStanislav Mekhanoshin   }
2935d00c306SStanislav Mekhanoshin }
2945d00c306SStanislav Mekhanoshin 
295e7bd52f8STim Renouf // Convert a register number to name, for display by toString().
296e7bd52f8STim Renouf // Returns nullptr if none.
getRegisterName(unsigned RegNum)297e7bd52f8STim Renouf static const char *getRegisterName(unsigned RegNum) {
298e7bd52f8STim Renouf   // Table of registers.
299e7bd52f8STim Renouf   static const struct RegInfo {
300e7bd52f8STim Renouf     unsigned Num;
301e7bd52f8STim Renouf     const char *Name;
302e7bd52f8STim Renouf   } RegInfoTable[] = {
303e7bd52f8STim Renouf       // Registers that code generation sets/modifies metadata for.
304e7bd52f8STim Renouf       {PALMD::R_2C4A_SPI_SHADER_PGM_RSRC1_VS, "SPI_SHADER_PGM_RSRC1_VS"},
305e7bd52f8STim Renouf       {PALMD::R_2C4A_SPI_SHADER_PGM_RSRC1_VS + 1, "SPI_SHADER_PGM_RSRC2_VS"},
306e7bd52f8STim Renouf       {PALMD::R_2D4A_SPI_SHADER_PGM_RSRC1_LS, "SPI_SHADER_PGM_RSRC1_LS"},
307e7bd52f8STim Renouf       {PALMD::R_2D4A_SPI_SHADER_PGM_RSRC1_LS + 1, "SPI_SHADER_PGM_RSRC2_LS"},
308e7bd52f8STim Renouf       {PALMD::R_2D0A_SPI_SHADER_PGM_RSRC1_HS, "SPI_SHADER_PGM_RSRC1_HS"},
309e7bd52f8STim Renouf       {PALMD::R_2D0A_SPI_SHADER_PGM_RSRC1_HS + 1, "SPI_SHADER_PGM_RSRC2_HS"},
310e7bd52f8STim Renouf       {PALMD::R_2CCA_SPI_SHADER_PGM_RSRC1_ES, "SPI_SHADER_PGM_RSRC1_ES"},
311e7bd52f8STim Renouf       {PALMD::R_2CCA_SPI_SHADER_PGM_RSRC1_ES + 1, "SPI_SHADER_PGM_RSRC2_ES"},
312e7bd52f8STim Renouf       {PALMD::R_2C8A_SPI_SHADER_PGM_RSRC1_GS, "SPI_SHADER_PGM_RSRC1_GS"},
313e7bd52f8STim Renouf       {PALMD::R_2C8A_SPI_SHADER_PGM_RSRC1_GS + 1, "SPI_SHADER_PGM_RSRC2_GS"},
3144d4c9e07SStanislav Mekhanoshin       {PALMD::R_2E00_COMPUTE_DISPATCH_INITIATOR, "COMPUTE_DISPATCH_INITIATOR"},
315e7bd52f8STim Renouf       {PALMD::R_2E12_COMPUTE_PGM_RSRC1, "COMPUTE_PGM_RSRC1"},
316e7bd52f8STim Renouf       {PALMD::R_2E12_COMPUTE_PGM_RSRC1 + 1, "COMPUTE_PGM_RSRC2"},
317e7bd52f8STim Renouf       {PALMD::R_2C0A_SPI_SHADER_PGM_RSRC1_PS, "SPI_SHADER_PGM_RSRC1_PS"},
318e7bd52f8STim Renouf       {PALMD::R_2C0A_SPI_SHADER_PGM_RSRC1_PS + 1, "SPI_SHADER_PGM_RSRC2_PS"},
319e7bd52f8STim Renouf       {PALMD::R_A1B3_SPI_PS_INPUT_ENA, "SPI_PS_INPUT_ENA"},
320e7bd52f8STim Renouf       {PALMD::R_A1B4_SPI_PS_INPUT_ADDR, "SPI_PS_INPUT_ADDR"},
3214d4c9e07SStanislav Mekhanoshin       {PALMD::R_A1B6_SPI_PS_IN_CONTROL, "SPI_PS_IN_CONTROL"},
3224d4c9e07SStanislav Mekhanoshin       {PALMD::R_A2D5_VGT_SHADER_STAGES_EN, "VGT_SHADER_STAGES_EN"},
323e7bd52f8STim Renouf 
324e7bd52f8STim Renouf       // Registers not known to code generation.
325e7bd52f8STim Renouf       {0x2c07, "SPI_SHADER_PGM_RSRC3_PS"},
326e7bd52f8STim Renouf       {0x2c46, "SPI_SHADER_PGM_RSRC3_VS"},
327e7bd52f8STim Renouf       {0x2c87, "SPI_SHADER_PGM_RSRC3_GS"},
328e7bd52f8STim Renouf       {0x2cc7, "SPI_SHADER_PGM_RSRC3_ES"},
329e7bd52f8STim Renouf       {0x2d07, "SPI_SHADER_PGM_RSRC3_HS"},
330e7bd52f8STim Renouf       {0x2d47, "SPI_SHADER_PGM_RSRC3_LS"},
331e7bd52f8STim Renouf 
332e7bd52f8STim Renouf       {0xa1c3, "SPI_SHADER_POS_FORMAT"},
333e7bd52f8STim Renouf       {0xa1b1, "SPI_VS_OUT_CONFIG"},
334e7bd52f8STim Renouf       {0xa207, "PA_CL_VS_OUT_CNTL"},
335e7bd52f8STim Renouf       {0xa204, "PA_CL_CLIP_CNTL"},
336e7bd52f8STim Renouf       {0xa206, "PA_CL_VTE_CNTL"},
337e7bd52f8STim Renouf       {0xa2f9, "PA_SU_VTX_CNTL"},
338e7bd52f8STim Renouf       {0xa293, "PA_SC_MODE_CNTL_1"},
339e7bd52f8STim Renouf       {0xa2a1, "VGT_PRIMITIVEID_EN"},
340e7bd52f8STim Renouf       {0x2c81, "SPI_SHADER_PGM_RSRC4_GS"},
341e7bd52f8STim Renouf       {0x2e18, "COMPUTE_TMPRING_SIZE"},
342e7bd52f8STim Renouf       {0xa1b5, "SPI_INTERP_CONTROL_0"},
343e7bd52f8STim Renouf       {0xa1ba, "SPI_TMPRING_SIZE"},
344e7bd52f8STim Renouf       {0xa1c4, "SPI_SHADER_Z_FORMAT"},
345e7bd52f8STim Renouf       {0xa1c5, "SPI_SHADER_COL_FORMAT"},
346e7bd52f8STim Renouf       {0xa203, "DB_SHADER_CONTROL"},
347e7bd52f8STim Renouf       {0xa08f, "CB_SHADER_MASK"},
348e7bd52f8STim Renouf       {0xa191, "SPI_PS_INPUT_CNTL_0"},
349e7bd52f8STim Renouf       {0xa192, "SPI_PS_INPUT_CNTL_1"},
350e7bd52f8STim Renouf       {0xa193, "SPI_PS_INPUT_CNTL_2"},
351e7bd52f8STim Renouf       {0xa194, "SPI_PS_INPUT_CNTL_3"},
352e7bd52f8STim Renouf       {0xa195, "SPI_PS_INPUT_CNTL_4"},
353e7bd52f8STim Renouf       {0xa196, "SPI_PS_INPUT_CNTL_5"},
354e7bd52f8STim Renouf       {0xa197, "SPI_PS_INPUT_CNTL_6"},
355e7bd52f8STim Renouf       {0xa198, "SPI_PS_INPUT_CNTL_7"},
356e7bd52f8STim Renouf       {0xa199, "SPI_PS_INPUT_CNTL_8"},
357e7bd52f8STim Renouf       {0xa19a, "SPI_PS_INPUT_CNTL_9"},
358e7bd52f8STim Renouf       {0xa19b, "SPI_PS_INPUT_CNTL_10"},
359e7bd52f8STim Renouf       {0xa19c, "SPI_PS_INPUT_CNTL_11"},
360e7bd52f8STim Renouf       {0xa19d, "SPI_PS_INPUT_CNTL_12"},
361e7bd52f8STim Renouf       {0xa19e, "SPI_PS_INPUT_CNTL_13"},
362e7bd52f8STim Renouf       {0xa19f, "SPI_PS_INPUT_CNTL_14"},
363e7bd52f8STim Renouf       {0xa1a0, "SPI_PS_INPUT_CNTL_15"},
364e7bd52f8STim Renouf       {0xa1a1, "SPI_PS_INPUT_CNTL_16"},
365e7bd52f8STim Renouf       {0xa1a2, "SPI_PS_INPUT_CNTL_17"},
366e7bd52f8STim Renouf       {0xa1a3, "SPI_PS_INPUT_CNTL_18"},
367e7bd52f8STim Renouf       {0xa1a4, "SPI_PS_INPUT_CNTL_19"},
368e7bd52f8STim Renouf       {0xa1a5, "SPI_PS_INPUT_CNTL_20"},
369e7bd52f8STim Renouf       {0xa1a6, "SPI_PS_INPUT_CNTL_21"},
370e7bd52f8STim Renouf       {0xa1a7, "SPI_PS_INPUT_CNTL_22"},
371e7bd52f8STim Renouf       {0xa1a8, "SPI_PS_INPUT_CNTL_23"},
372e7bd52f8STim Renouf       {0xa1a9, "SPI_PS_INPUT_CNTL_24"},
373e7bd52f8STim Renouf       {0xa1aa, "SPI_PS_INPUT_CNTL_25"},
374e7bd52f8STim Renouf       {0xa1ab, "SPI_PS_INPUT_CNTL_26"},
375e7bd52f8STim Renouf       {0xa1ac, "SPI_PS_INPUT_CNTL_27"},
376e7bd52f8STim Renouf       {0xa1ad, "SPI_PS_INPUT_CNTL_28"},
377e7bd52f8STim Renouf       {0xa1ae, "SPI_PS_INPUT_CNTL_29"},
378e7bd52f8STim Renouf       {0xa1af, "SPI_PS_INPUT_CNTL_30"},
379e7bd52f8STim Renouf       {0xa1b0, "SPI_PS_INPUT_CNTL_31"},
380e7bd52f8STim Renouf 
381e7bd52f8STim Renouf       {0xa2ce, "VGT_GS_MAX_VERT_OUT"},
382e7bd52f8STim Renouf       {0xa2ab, "VGT_ESGS_RING_ITEMSIZE"},
383e7bd52f8STim Renouf       {0xa290, "VGT_GS_MODE"},
384e7bd52f8STim Renouf       {0xa291, "VGT_GS_ONCHIP_CNTL"},
385e7bd52f8STim Renouf       {0xa2d7, "VGT_GS_VERT_ITEMSIZE"},
386e7bd52f8STim Renouf       {0xa2d8, "VGT_GS_VERT_ITEMSIZE_1"},
387e7bd52f8STim Renouf       {0xa2d9, "VGT_GS_VERT_ITEMSIZE_2"},
388e7bd52f8STim Renouf       {0xa2da, "VGT_GS_VERT_ITEMSIZE_3"},
389e7bd52f8STim Renouf       {0xa298, "VGT_GSVS_RING_OFFSET_1"},
390e7bd52f8STim Renouf       {0xa299, "VGT_GSVS_RING_OFFSET_2"},
391e7bd52f8STim Renouf       {0xa29a, "VGT_GSVS_RING_OFFSET_3"},
392e7bd52f8STim Renouf 
393e7bd52f8STim Renouf       {0xa2e4, "VGT_GS_INSTANCE_CNT"},
394e7bd52f8STim Renouf       {0xa297, "VGT_GS_PER_VS"},
395e7bd52f8STim Renouf       {0xa29b, "VGT_GS_OUT_PRIM_TYPE"},
396e7bd52f8STim Renouf       {0xa2ac, "VGT_GSVS_RING_ITEMSIZE"},
397e7bd52f8STim Renouf 
398e7bd52f8STim Renouf       {0xa2ad, "VGT_REUSE_OFF"},
399e7bd52f8STim Renouf       {0xa1b8, "SPI_BARYC_CNTL"},
400e7bd52f8STim Renouf 
401e7bd52f8STim Renouf       {0x2c4c, "SPI_SHADER_USER_DATA_VS_0"},
402e7bd52f8STim Renouf       {0x2c4d, "SPI_SHADER_USER_DATA_VS_1"},
403e7bd52f8STim Renouf       {0x2c4e, "SPI_SHADER_USER_DATA_VS_2"},
404e7bd52f8STim Renouf       {0x2c4f, "SPI_SHADER_USER_DATA_VS_3"},
405e7bd52f8STim Renouf       {0x2c50, "SPI_SHADER_USER_DATA_VS_4"},
406e7bd52f8STim Renouf       {0x2c51, "SPI_SHADER_USER_DATA_VS_5"},
407e7bd52f8STim Renouf       {0x2c52, "SPI_SHADER_USER_DATA_VS_6"},
408e7bd52f8STim Renouf       {0x2c53, "SPI_SHADER_USER_DATA_VS_7"},
409e7bd52f8STim Renouf       {0x2c54, "SPI_SHADER_USER_DATA_VS_8"},
410e7bd52f8STim Renouf       {0x2c55, "SPI_SHADER_USER_DATA_VS_9"},
411e7bd52f8STim Renouf       {0x2c56, "SPI_SHADER_USER_DATA_VS_10"},
412e7bd52f8STim Renouf       {0x2c57, "SPI_SHADER_USER_DATA_VS_11"},
413e7bd52f8STim Renouf       {0x2c58, "SPI_SHADER_USER_DATA_VS_12"},
414e7bd52f8STim Renouf       {0x2c59, "SPI_SHADER_USER_DATA_VS_13"},
415e7bd52f8STim Renouf       {0x2c5a, "SPI_SHADER_USER_DATA_VS_14"},
416e7bd52f8STim Renouf       {0x2c5b, "SPI_SHADER_USER_DATA_VS_15"},
417e7bd52f8STim Renouf       {0x2c5c, "SPI_SHADER_USER_DATA_VS_16"},
418e7bd52f8STim Renouf       {0x2c5d, "SPI_SHADER_USER_DATA_VS_17"},
419e7bd52f8STim Renouf       {0x2c5e, "SPI_SHADER_USER_DATA_VS_18"},
420e7bd52f8STim Renouf       {0x2c5f, "SPI_SHADER_USER_DATA_VS_19"},
421e7bd52f8STim Renouf       {0x2c60, "SPI_SHADER_USER_DATA_VS_20"},
422e7bd52f8STim Renouf       {0x2c61, "SPI_SHADER_USER_DATA_VS_21"},
423e7bd52f8STim Renouf       {0x2c62, "SPI_SHADER_USER_DATA_VS_22"},
424e7bd52f8STim Renouf       {0x2c63, "SPI_SHADER_USER_DATA_VS_23"},
425e7bd52f8STim Renouf       {0x2c64, "SPI_SHADER_USER_DATA_VS_24"},
426e7bd52f8STim Renouf       {0x2c65, "SPI_SHADER_USER_DATA_VS_25"},
427e7bd52f8STim Renouf       {0x2c66, "SPI_SHADER_USER_DATA_VS_26"},
428e7bd52f8STim Renouf       {0x2c67, "SPI_SHADER_USER_DATA_VS_27"},
429e7bd52f8STim Renouf       {0x2c68, "SPI_SHADER_USER_DATA_VS_28"},
430e7bd52f8STim Renouf       {0x2c69, "SPI_SHADER_USER_DATA_VS_29"},
431e7bd52f8STim Renouf       {0x2c6a, "SPI_SHADER_USER_DATA_VS_30"},
432e7bd52f8STim Renouf       {0x2c6b, "SPI_SHADER_USER_DATA_VS_31"},
433e7bd52f8STim Renouf 
434d13a5088STim Renouf       {0x2c8c, "SPI_SHADER_USER_DATA_GS_0"},
435d13a5088STim Renouf       {0x2c8d, "SPI_SHADER_USER_DATA_GS_1"},
436d13a5088STim Renouf       {0x2c8e, "SPI_SHADER_USER_DATA_GS_2"},
437d13a5088STim Renouf       {0x2c8f, "SPI_SHADER_USER_DATA_GS_3"},
438d13a5088STim Renouf       {0x2c90, "SPI_SHADER_USER_DATA_GS_4"},
439d13a5088STim Renouf       {0x2c91, "SPI_SHADER_USER_DATA_GS_5"},
440d13a5088STim Renouf       {0x2c92, "SPI_SHADER_USER_DATA_GS_6"},
441d13a5088STim Renouf       {0x2c93, "SPI_SHADER_USER_DATA_GS_7"},
442d13a5088STim Renouf       {0x2c94, "SPI_SHADER_USER_DATA_GS_8"},
443d13a5088STim Renouf       {0x2c95, "SPI_SHADER_USER_DATA_GS_9"},
444d13a5088STim Renouf       {0x2c96, "SPI_SHADER_USER_DATA_GS_10"},
445d13a5088STim Renouf       {0x2c97, "SPI_SHADER_USER_DATA_GS_11"},
446d13a5088STim Renouf       {0x2c98, "SPI_SHADER_USER_DATA_GS_12"},
447d13a5088STim Renouf       {0x2c99, "SPI_SHADER_USER_DATA_GS_13"},
448d13a5088STim Renouf       {0x2c9a, "SPI_SHADER_USER_DATA_GS_14"},
449d13a5088STim Renouf       {0x2c9b, "SPI_SHADER_USER_DATA_GS_15"},
450d13a5088STim Renouf       {0x2c9c, "SPI_SHADER_USER_DATA_GS_16"},
451d13a5088STim Renouf       {0x2c9d, "SPI_SHADER_USER_DATA_GS_17"},
452d13a5088STim Renouf       {0x2c9e, "SPI_SHADER_USER_DATA_GS_18"},
453d13a5088STim Renouf       {0x2c9f, "SPI_SHADER_USER_DATA_GS_19"},
454d13a5088STim Renouf       {0x2ca0, "SPI_SHADER_USER_DATA_GS_20"},
455d13a5088STim Renouf       {0x2ca1, "SPI_SHADER_USER_DATA_GS_21"},
456d13a5088STim Renouf       {0x2ca2, "SPI_SHADER_USER_DATA_GS_22"},
457d13a5088STim Renouf       {0x2ca3, "SPI_SHADER_USER_DATA_GS_23"},
458d13a5088STim Renouf       {0x2ca4, "SPI_SHADER_USER_DATA_GS_24"},
459d13a5088STim Renouf       {0x2ca5, "SPI_SHADER_USER_DATA_GS_25"},
460d13a5088STim Renouf       {0x2ca6, "SPI_SHADER_USER_DATA_GS_26"},
461d13a5088STim Renouf       {0x2ca7, "SPI_SHADER_USER_DATA_GS_27"},
462d13a5088STim Renouf       {0x2ca8, "SPI_SHADER_USER_DATA_GS_28"},
463d13a5088STim Renouf       {0x2ca9, "SPI_SHADER_USER_DATA_GS_29"},
464d13a5088STim Renouf       {0x2caa, "SPI_SHADER_USER_DATA_GS_30"},
465d13a5088STim Renouf       {0x2cab, "SPI_SHADER_USER_DATA_GS_31"},
466d13a5088STim Renouf 
467e7bd52f8STim Renouf       {0x2ccc, "SPI_SHADER_USER_DATA_ES_0"},
468e7bd52f8STim Renouf       {0x2ccd, "SPI_SHADER_USER_DATA_ES_1"},
469e7bd52f8STim Renouf       {0x2cce, "SPI_SHADER_USER_DATA_ES_2"},
470e7bd52f8STim Renouf       {0x2ccf, "SPI_SHADER_USER_DATA_ES_3"},
471e7bd52f8STim Renouf       {0x2cd0, "SPI_SHADER_USER_DATA_ES_4"},
472e7bd52f8STim Renouf       {0x2cd1, "SPI_SHADER_USER_DATA_ES_5"},
473e7bd52f8STim Renouf       {0x2cd2, "SPI_SHADER_USER_DATA_ES_6"},
474e7bd52f8STim Renouf       {0x2cd3, "SPI_SHADER_USER_DATA_ES_7"},
475e7bd52f8STim Renouf       {0x2cd4, "SPI_SHADER_USER_DATA_ES_8"},
476e7bd52f8STim Renouf       {0x2cd5, "SPI_SHADER_USER_DATA_ES_9"},
477e7bd52f8STim Renouf       {0x2cd6, "SPI_SHADER_USER_DATA_ES_10"},
478e7bd52f8STim Renouf       {0x2cd7, "SPI_SHADER_USER_DATA_ES_11"},
479e7bd52f8STim Renouf       {0x2cd8, "SPI_SHADER_USER_DATA_ES_12"},
480e7bd52f8STim Renouf       {0x2cd9, "SPI_SHADER_USER_DATA_ES_13"},
481e7bd52f8STim Renouf       {0x2cda, "SPI_SHADER_USER_DATA_ES_14"},
482e7bd52f8STim Renouf       {0x2cdb, "SPI_SHADER_USER_DATA_ES_15"},
483e7bd52f8STim Renouf       {0x2cdc, "SPI_SHADER_USER_DATA_ES_16"},
484e7bd52f8STim Renouf       {0x2cdd, "SPI_SHADER_USER_DATA_ES_17"},
485e7bd52f8STim Renouf       {0x2cde, "SPI_SHADER_USER_DATA_ES_18"},
486e7bd52f8STim Renouf       {0x2cdf, "SPI_SHADER_USER_DATA_ES_19"},
487e7bd52f8STim Renouf       {0x2ce0, "SPI_SHADER_USER_DATA_ES_20"},
488e7bd52f8STim Renouf       {0x2ce1, "SPI_SHADER_USER_DATA_ES_21"},
489e7bd52f8STim Renouf       {0x2ce2, "SPI_SHADER_USER_DATA_ES_22"},
490e7bd52f8STim Renouf       {0x2ce3, "SPI_SHADER_USER_DATA_ES_23"},
491e7bd52f8STim Renouf       {0x2ce4, "SPI_SHADER_USER_DATA_ES_24"},
492e7bd52f8STim Renouf       {0x2ce5, "SPI_SHADER_USER_DATA_ES_25"},
493e7bd52f8STim Renouf       {0x2ce6, "SPI_SHADER_USER_DATA_ES_26"},
494e7bd52f8STim Renouf       {0x2ce7, "SPI_SHADER_USER_DATA_ES_27"},
495e7bd52f8STim Renouf       {0x2ce8, "SPI_SHADER_USER_DATA_ES_28"},
496e7bd52f8STim Renouf       {0x2ce9, "SPI_SHADER_USER_DATA_ES_29"},
497e7bd52f8STim Renouf       {0x2cea, "SPI_SHADER_USER_DATA_ES_30"},
498e7bd52f8STim Renouf       {0x2ceb, "SPI_SHADER_USER_DATA_ES_31"},
499e7bd52f8STim Renouf 
500e7bd52f8STim Renouf       {0x2c0c, "SPI_SHADER_USER_DATA_PS_0"},
501e7bd52f8STim Renouf       {0x2c0d, "SPI_SHADER_USER_DATA_PS_1"},
502e7bd52f8STim Renouf       {0x2c0e, "SPI_SHADER_USER_DATA_PS_2"},
503e7bd52f8STim Renouf       {0x2c0f, "SPI_SHADER_USER_DATA_PS_3"},
504e7bd52f8STim Renouf       {0x2c10, "SPI_SHADER_USER_DATA_PS_4"},
505e7bd52f8STim Renouf       {0x2c11, "SPI_SHADER_USER_DATA_PS_5"},
506e7bd52f8STim Renouf       {0x2c12, "SPI_SHADER_USER_DATA_PS_6"},
507e7bd52f8STim Renouf       {0x2c13, "SPI_SHADER_USER_DATA_PS_7"},
508e7bd52f8STim Renouf       {0x2c14, "SPI_SHADER_USER_DATA_PS_8"},
509e7bd52f8STim Renouf       {0x2c15, "SPI_SHADER_USER_DATA_PS_9"},
510e7bd52f8STim Renouf       {0x2c16, "SPI_SHADER_USER_DATA_PS_10"},
511e7bd52f8STim Renouf       {0x2c17, "SPI_SHADER_USER_DATA_PS_11"},
512e7bd52f8STim Renouf       {0x2c18, "SPI_SHADER_USER_DATA_PS_12"},
513e7bd52f8STim Renouf       {0x2c19, "SPI_SHADER_USER_DATA_PS_13"},
514e7bd52f8STim Renouf       {0x2c1a, "SPI_SHADER_USER_DATA_PS_14"},
515e7bd52f8STim Renouf       {0x2c1b, "SPI_SHADER_USER_DATA_PS_15"},
516e7bd52f8STim Renouf       {0x2c1c, "SPI_SHADER_USER_DATA_PS_16"},
517e7bd52f8STim Renouf       {0x2c1d, "SPI_SHADER_USER_DATA_PS_17"},
518e7bd52f8STim Renouf       {0x2c1e, "SPI_SHADER_USER_DATA_PS_18"},
519e7bd52f8STim Renouf       {0x2c1f, "SPI_SHADER_USER_DATA_PS_19"},
520e7bd52f8STim Renouf       {0x2c20, "SPI_SHADER_USER_DATA_PS_20"},
521e7bd52f8STim Renouf       {0x2c21, "SPI_SHADER_USER_DATA_PS_21"},
522e7bd52f8STim Renouf       {0x2c22, "SPI_SHADER_USER_DATA_PS_22"},
523e7bd52f8STim Renouf       {0x2c23, "SPI_SHADER_USER_DATA_PS_23"},
524e7bd52f8STim Renouf       {0x2c24, "SPI_SHADER_USER_DATA_PS_24"},
525e7bd52f8STim Renouf       {0x2c25, "SPI_SHADER_USER_DATA_PS_25"},
526e7bd52f8STim Renouf       {0x2c26, "SPI_SHADER_USER_DATA_PS_26"},
527e7bd52f8STim Renouf       {0x2c27, "SPI_SHADER_USER_DATA_PS_27"},
528e7bd52f8STim Renouf       {0x2c28, "SPI_SHADER_USER_DATA_PS_28"},
529e7bd52f8STim Renouf       {0x2c29, "SPI_SHADER_USER_DATA_PS_29"},
530e7bd52f8STim Renouf       {0x2c2a, "SPI_SHADER_USER_DATA_PS_30"},
531e7bd52f8STim Renouf       {0x2c2b, "SPI_SHADER_USER_DATA_PS_31"},
532e7bd52f8STim Renouf 
533e7bd52f8STim Renouf       {0x2e40, "COMPUTE_USER_DATA_0"},
534e7bd52f8STim Renouf       {0x2e41, "COMPUTE_USER_DATA_1"},
535e7bd52f8STim Renouf       {0x2e42, "COMPUTE_USER_DATA_2"},
536e7bd52f8STim Renouf       {0x2e43, "COMPUTE_USER_DATA_3"},
537e7bd52f8STim Renouf       {0x2e44, "COMPUTE_USER_DATA_4"},
538e7bd52f8STim Renouf       {0x2e45, "COMPUTE_USER_DATA_5"},
539e7bd52f8STim Renouf       {0x2e46, "COMPUTE_USER_DATA_6"},
540e7bd52f8STim Renouf       {0x2e47, "COMPUTE_USER_DATA_7"},
541e7bd52f8STim Renouf       {0x2e48, "COMPUTE_USER_DATA_8"},
542e7bd52f8STim Renouf       {0x2e49, "COMPUTE_USER_DATA_9"},
543e7bd52f8STim Renouf       {0x2e4a, "COMPUTE_USER_DATA_10"},
544e7bd52f8STim Renouf       {0x2e4b, "COMPUTE_USER_DATA_11"},
545e7bd52f8STim Renouf       {0x2e4c, "COMPUTE_USER_DATA_12"},
546e7bd52f8STim Renouf       {0x2e4d, "COMPUTE_USER_DATA_13"},
547e7bd52f8STim Renouf       {0x2e4e, "COMPUTE_USER_DATA_14"},
548e7bd52f8STim Renouf       {0x2e4f, "COMPUTE_USER_DATA_15"},
549e7bd52f8STim Renouf 
550e7bd52f8STim Renouf       {0x2e07, "COMPUTE_NUM_THREAD_X"},
551e7bd52f8STim Renouf       {0x2e08, "COMPUTE_NUM_THREAD_Y"},
552e7bd52f8STim Renouf       {0x2e09, "COMPUTE_NUM_THREAD_Z"},
553e7bd52f8STim Renouf       {0xa2db, "VGT_TF_PARAM"},
554e7bd52f8STim Renouf       {0xa2d6, "VGT_LS_HS_CONFIG"},
555e7bd52f8STim Renouf       {0xa287, "VGT_HOS_MIN_TESS_LEVEL"},
556e7bd52f8STim Renouf       {0xa286, "VGT_HOS_MAX_TESS_LEVEL"},
557e7bd52f8STim Renouf       {0xa2f8, "PA_SC_AA_CONFIG"},
558e7bd52f8STim Renouf       {0xa310, "PA_SC_SHADER_CONTROL"},
559e7bd52f8STim Renouf       {0xa313, "PA_SC_CONSERVATIVE_RASTERIZATION_CNTL"},
560e7bd52f8STim Renouf 
561d13a5088STim Renouf       {0x2d0c, "SPI_SHADER_USER_DATA_HS_0"},
562d13a5088STim Renouf       {0x2d0d, "SPI_SHADER_USER_DATA_HS_1"},
563d13a5088STim Renouf       {0x2d0e, "SPI_SHADER_USER_DATA_HS_2"},
564d13a5088STim Renouf       {0x2d0f, "SPI_SHADER_USER_DATA_HS_3"},
565d13a5088STim Renouf       {0x2d10, "SPI_SHADER_USER_DATA_HS_4"},
566d13a5088STim Renouf       {0x2d11, "SPI_SHADER_USER_DATA_HS_5"},
567d13a5088STim Renouf       {0x2d12, "SPI_SHADER_USER_DATA_HS_6"},
568d13a5088STim Renouf       {0x2d13, "SPI_SHADER_USER_DATA_HS_7"},
569d13a5088STim Renouf       {0x2d14, "SPI_SHADER_USER_DATA_HS_8"},
570d13a5088STim Renouf       {0x2d15, "SPI_SHADER_USER_DATA_HS_9"},
571d13a5088STim Renouf       {0x2d16, "SPI_SHADER_USER_DATA_HS_10"},
572d13a5088STim Renouf       {0x2d17, "SPI_SHADER_USER_DATA_HS_11"},
573d13a5088STim Renouf       {0x2d18, "SPI_SHADER_USER_DATA_HS_12"},
574d13a5088STim Renouf       {0x2d19, "SPI_SHADER_USER_DATA_HS_13"},
575d13a5088STim Renouf       {0x2d1a, "SPI_SHADER_USER_DATA_HS_14"},
576d13a5088STim Renouf       {0x2d1b, "SPI_SHADER_USER_DATA_HS_15"},
577d13a5088STim Renouf       {0x2d1c, "SPI_SHADER_USER_DATA_HS_16"},
578d13a5088STim Renouf       {0x2d1d, "SPI_SHADER_USER_DATA_HS_17"},
579d13a5088STim Renouf       {0x2d1e, "SPI_SHADER_USER_DATA_HS_18"},
580d13a5088STim Renouf       {0x2d1f, "SPI_SHADER_USER_DATA_HS_19"},
581d13a5088STim Renouf       {0x2d20, "SPI_SHADER_USER_DATA_HS_20"},
582d13a5088STim Renouf       {0x2d21, "SPI_SHADER_USER_DATA_HS_21"},
583d13a5088STim Renouf       {0x2d22, "SPI_SHADER_USER_DATA_HS_22"},
584d13a5088STim Renouf       {0x2d23, "SPI_SHADER_USER_DATA_HS_23"},
585d13a5088STim Renouf       {0x2d24, "SPI_SHADER_USER_DATA_HS_24"},
586d13a5088STim Renouf       {0x2d25, "SPI_SHADER_USER_DATA_HS_25"},
587d13a5088STim Renouf       {0x2d26, "SPI_SHADER_USER_DATA_HS_26"},
588d13a5088STim Renouf       {0x2d27, "SPI_SHADER_USER_DATA_HS_27"},
589d13a5088STim Renouf       {0x2d28, "SPI_SHADER_USER_DATA_HS_28"},
590d13a5088STim Renouf       {0x2d29, "SPI_SHADER_USER_DATA_HS_29"},
591d13a5088STim Renouf       {0x2d2a, "SPI_SHADER_USER_DATA_HS_30"},
592d13a5088STim Renouf       {0x2d2b, "SPI_SHADER_USER_DATA_HS_31"},
593d13a5088STim Renouf 
594d13a5088STim Renouf       {0x2d4c, "SPI_SHADER_USER_DATA_LS_0"},
595d13a5088STim Renouf       {0x2d4d, "SPI_SHADER_USER_DATA_LS_1"},
596d13a5088STim Renouf       {0x2d4e, "SPI_SHADER_USER_DATA_LS_2"},
597d13a5088STim Renouf       {0x2d4f, "SPI_SHADER_USER_DATA_LS_3"},
598d13a5088STim Renouf       {0x2d50, "SPI_SHADER_USER_DATA_LS_4"},
599d13a5088STim Renouf       {0x2d51, "SPI_SHADER_USER_DATA_LS_5"},
600d13a5088STim Renouf       {0x2d52, "SPI_SHADER_USER_DATA_LS_6"},
601d13a5088STim Renouf       {0x2d53, "SPI_SHADER_USER_DATA_LS_7"},
602d13a5088STim Renouf       {0x2d54, "SPI_SHADER_USER_DATA_LS_8"},
603d13a5088STim Renouf       {0x2d55, "SPI_SHADER_USER_DATA_LS_9"},
604d13a5088STim Renouf       {0x2d56, "SPI_SHADER_USER_DATA_LS_10"},
605d13a5088STim Renouf       {0x2d57, "SPI_SHADER_USER_DATA_LS_11"},
606d13a5088STim Renouf       {0x2d58, "SPI_SHADER_USER_DATA_LS_12"},
607d13a5088STim Renouf       {0x2d59, "SPI_SHADER_USER_DATA_LS_13"},
608d13a5088STim Renouf       {0x2d5a, "SPI_SHADER_USER_DATA_LS_14"},
609d13a5088STim Renouf       {0x2d5b, "SPI_SHADER_USER_DATA_LS_15"},
610e7bd52f8STim Renouf 
611e7bd52f8STim Renouf       {0xa2aa, "IA_MULTI_VGT_PARAM"},
612e7bd52f8STim Renouf       {0xa2a5, "VGT_GS_MAX_PRIMS_PER_SUBGROUP"},
613e7bd52f8STim Renouf       {0xa2e6, "VGT_STRMOUT_BUFFER_CONFIG"},
614e7bd52f8STim Renouf       {0xa2e5, "VGT_STRMOUT_CONFIG"},
615e7bd52f8STim Renouf       {0xa2b5, "VGT_STRMOUT_VTX_STRIDE_0"},
616e7bd52f8STim Renouf       {0xa2b9, "VGT_STRMOUT_VTX_STRIDE_1"},
617e7bd52f8STim Renouf       {0xa2bd, "VGT_STRMOUT_VTX_STRIDE_2"},
618e7bd52f8STim Renouf       {0xa2c1, "VGT_STRMOUT_VTX_STRIDE_3"},
619e7bd52f8STim Renouf       {0xa316, "VGT_VERTEX_REUSE_BLOCK_CNTL"},
620e7bd52f8STim Renouf 
621aab709f0SJay Foad       {0x2e28, "COMPUTE_PGM_RSRC3"},
622aab709f0SJay Foad       {0x2e2a, "COMPUTE_SHADER_CHKSUM"},
623aab709f0SJay Foad       {0x2e24, "COMPUTE_USER_ACCUM_0"},
624aab709f0SJay Foad       {0x2e25, "COMPUTE_USER_ACCUM_1"},
625aab709f0SJay Foad       {0x2e26, "COMPUTE_USER_ACCUM_2"},
626aab709f0SJay Foad       {0x2e27, "COMPUTE_USER_ACCUM_3"},
627aab709f0SJay Foad       {0xa1ff, "GE_MAX_OUTPUT_PER_SUBGROUP"},
628aab709f0SJay Foad       {0xa2d3, "GE_NGG_SUBGRP_CNTL"},
629aab709f0SJay Foad       {0xc25f, "GE_STEREO_CNTL"},
630aab709f0SJay Foad       {0xc262, "GE_USER_VGPR_EN"},
631aab709f0SJay Foad       {0xc258, "IA_MULTI_VGT_PARAM_PIPED"},
632aab709f0SJay Foad       {0xa210, "PA_STEREO_CNTL"},
633aab709f0SJay Foad       {0xa1c2, "SPI_SHADER_IDX_FORMAT"},
634aab709f0SJay Foad       {0x2c80, "SPI_SHADER_PGM_CHKSUM_GS"},
635aab709f0SJay Foad       {0x2d00, "SPI_SHADER_PGM_CHKSUM_HS"},
636aab709f0SJay Foad       {0x2c06, "SPI_SHADER_PGM_CHKSUM_PS"},
637aab709f0SJay Foad       {0x2c45, "SPI_SHADER_PGM_CHKSUM_VS"},
638aab709f0SJay Foad       {0x2c88, "SPI_SHADER_PGM_LO_GS"},
639aab709f0SJay Foad       {0x2cb2, "SPI_SHADER_USER_ACCUM_ESGS_0"},
640aab709f0SJay Foad       {0x2cb3, "SPI_SHADER_USER_ACCUM_ESGS_1"},
641aab709f0SJay Foad       {0x2cb4, "SPI_SHADER_USER_ACCUM_ESGS_2"},
642aab709f0SJay Foad       {0x2cb5, "SPI_SHADER_USER_ACCUM_ESGS_3"},
643aab709f0SJay Foad       {0x2d32, "SPI_SHADER_USER_ACCUM_LSHS_0"},
644aab709f0SJay Foad       {0x2d33, "SPI_SHADER_USER_ACCUM_LSHS_1"},
645aab709f0SJay Foad       {0x2d34, "SPI_SHADER_USER_ACCUM_LSHS_2"},
646aab709f0SJay Foad       {0x2d35, "SPI_SHADER_USER_ACCUM_LSHS_3"},
647aab709f0SJay Foad       {0x2c32, "SPI_SHADER_USER_ACCUM_PS_0"},
648aab709f0SJay Foad       {0x2c33, "SPI_SHADER_USER_ACCUM_PS_1"},
649aab709f0SJay Foad       {0x2c34, "SPI_SHADER_USER_ACCUM_PS_2"},
650aab709f0SJay Foad       {0x2c35, "SPI_SHADER_USER_ACCUM_PS_3"},
651aab709f0SJay Foad       {0x2c72, "SPI_SHADER_USER_ACCUM_VS_0"},
652aab709f0SJay Foad       {0x2c73, "SPI_SHADER_USER_ACCUM_VS_1"},
653aab709f0SJay Foad       {0x2c74, "SPI_SHADER_USER_ACCUM_VS_2"},
654aab709f0SJay Foad       {0x2c75, "SPI_SHADER_USER_ACCUM_VS_3"},
655aab709f0SJay Foad 
656e7bd52f8STim Renouf       {0, nullptr}};
657e7bd52f8STim Renouf   auto Entry = RegInfoTable;
658e7bd52f8STim Renouf   for (; Entry->Num && Entry->Num != RegNum; ++Entry)
659e7bd52f8STim Renouf     ;
660e7bd52f8STim Renouf   return Entry->Name;
661d737b551STim Renouf }
662d737b551STim Renouf 
663d737b551STim Renouf // Convert the accumulated PAL metadata into an asm directive.
toString(std::string & String)664d737b551STim Renouf void AMDGPUPALMetadata::toString(std::string &String) {
665d737b551STim Renouf   String.clear();
6662327c231STim Renouf   if (!BlobType)
6672327c231STim Renouf     return;
668d737b551STim Renouf   raw_string_ostream Stream(String);
669e7bd52f8STim Renouf   if (isLegacy()) {
670e7bd52f8STim Renouf     if (MsgPackDoc.getRoot().getKind() == msgpack::Type::Nil)
671e7bd52f8STim Renouf       return;
672e7bd52f8STim Renouf     // Old linear reg=val format.
673d737b551STim Renouf     Stream << '\t' << AMDGPU::PALMD::AssemblerDirective << ' ';
674e7bd52f8STim Renouf     auto Regs = getRegisters();
675e7bd52f8STim Renouf     for (auto I = Regs.begin(), E = Regs.end(); I != E; ++I) {
676e7bd52f8STim Renouf       if (I != Regs.begin())
677d737b551STim Renouf         Stream << ',';
678e7bd52f8STim Renouf       unsigned Reg = I->first.getUInt();
679e7bd52f8STim Renouf       unsigned Val = I->second.getUInt();
680e7bd52f8STim Renouf       Stream << "0x" << Twine::utohexstr(Reg) << ",0x" << Twine::utohexstr(Val);
681d737b551STim Renouf     }
682d737b551STim Renouf     Stream << '\n';
683e7bd52f8STim Renouf     return;
684e7bd52f8STim Renouf   }
685e7bd52f8STim Renouf 
686e7bd52f8STim Renouf   // New msgpack-based format -- output as YAML (with unsigned numbers in hex),
687e7bd52f8STim Renouf   // but first change the registers map to use names.
688e7bd52f8STim Renouf   MsgPackDoc.setHexMode();
689e7bd52f8STim Renouf   auto &RegsObj = refRegisters();
690e7bd52f8STim Renouf   auto OrigRegs = RegsObj.getMap();
691e7bd52f8STim Renouf   RegsObj = MsgPackDoc.getMapNode();
692e7bd52f8STim Renouf   for (auto I : OrigRegs) {
693e7bd52f8STim Renouf     auto Key = I.first;
694e7bd52f8STim Renouf     if (const char *RegName = getRegisterName(Key.getUInt())) {
695e7bd52f8STim Renouf       std::string KeyName = Key.toString();
696e7bd52f8STim Renouf       KeyName += " (";
697e7bd52f8STim Renouf       KeyName += RegName;
698e7bd52f8STim Renouf       KeyName += ')';
699e7bd52f8STim Renouf       Key = MsgPackDoc.getNode(KeyName, /*Copy=*/true);
700e7bd52f8STim Renouf     }
701e7bd52f8STim Renouf     RegsObj.getMap()[Key] = I.second;
702e7bd52f8STim Renouf   }
703e7bd52f8STim Renouf 
704e7bd52f8STim Renouf   // Output as YAML.
705e7bd52f8STim Renouf   Stream << '\t' << AMDGPU::PALMD::AssemblerDirectiveBegin << '\n';
706e7bd52f8STim Renouf   MsgPackDoc.toYAML(Stream);
707e7bd52f8STim Renouf   Stream << '\t' << AMDGPU::PALMD::AssemblerDirectiveEnd << '\n';
708e7bd52f8STim Renouf 
709e7bd52f8STim Renouf   // Restore original registers map.
710e7bd52f8STim Renouf   RegsObj = OrigRegs;
711d737b551STim Renouf }
712d737b551STim Renouf 
713d737b551STim Renouf // Convert the accumulated PAL metadata into a binary blob for writing as
7142327c231STim Renouf // a .note record of the specified AMD type. Returns an empty blob if
7152327c231STim Renouf // there is no PAL metadata,
toBlob(unsigned Type,std::string & Blob)716d737b551STim Renouf void AMDGPUPALMetadata::toBlob(unsigned Type, std::string &Blob) {
717f4ace637SKonstantin Zhuravlyov   if (Type == ELF::NT_AMD_PAL_METADATA)
718e7bd52f8STim Renouf     toLegacyBlob(Blob);
7192327c231STim Renouf   else if (Type)
720e7bd52f8STim Renouf     toMsgPackBlob(Blob);
721e7bd52f8STim Renouf }
722e7bd52f8STim Renouf 
toLegacyBlob(std::string & Blob)723e7bd52f8STim Renouf void AMDGPUPALMetadata::toLegacyBlob(std::string &Blob) {
724d737b551STim Renouf   Blob.clear();
725e7bd52f8STim Renouf   auto Registers = getRegisters();
726e7bd52f8STim Renouf   if (Registers.getMap().empty())
727d737b551STim Renouf     return;
728d737b551STim Renouf   raw_string_ostream OS(Blob);
729d737b551STim Renouf   support::endian::Writer EW(OS, support::endianness::little);
730e7bd52f8STim Renouf   for (auto I : Registers.getMap()) {
731e7bd52f8STim Renouf     EW.write(uint32_t(I.first.getUInt()));
732e7bd52f8STim Renouf     EW.write(uint32_t(I.second.getUInt()));
733d737b551STim Renouf   }
734d737b551STim Renouf }
735d737b551STim Renouf 
toMsgPackBlob(std::string & Blob)736e7bd52f8STim Renouf void AMDGPUPALMetadata::toMsgPackBlob(std::string &Blob) {
737e7bd52f8STim Renouf   Blob.clear();
738e7bd52f8STim Renouf   MsgPackDoc.writeToBlob(Blob);
739e7bd52f8STim Renouf }
740e7bd52f8STim Renouf 
741e7bd52f8STim Renouf // Set PAL metadata from YAML text. Returns false if failed.
setFromString(StringRef S)742e7bd52f8STim Renouf bool AMDGPUPALMetadata::setFromString(StringRef S) {
743e7bd52f8STim Renouf   BlobType = ELF::NT_AMDGPU_METADATA;
744e7bd52f8STim Renouf   if (!MsgPackDoc.fromYAML(S))
745e7bd52f8STim Renouf     return false;
746e7bd52f8STim Renouf 
747e7bd52f8STim Renouf   // In the registers map, some keys may be of the form "0xa191
748e7bd52f8STim Renouf   // (SPI_PS_INPUT_CNTL_0)", in which case the YAML input code made it a
749e7bd52f8STim Renouf   // string. We need to turn it into a number.
750e7bd52f8STim Renouf   auto &RegsObj = refRegisters();
751e7bd52f8STim Renouf   auto OrigRegs = RegsObj;
752e7bd52f8STim Renouf   RegsObj = MsgPackDoc.getMapNode();
753e7bd52f8STim Renouf   Registers = RegsObj.getMap();
754e7bd52f8STim Renouf   bool Ok = true;
755e7bd52f8STim Renouf   for (auto I : OrigRegs.getMap()) {
756e7bd52f8STim Renouf     auto Key = I.first;
757e7bd52f8STim Renouf     if (Key.getKind() == msgpack::Type::String) {
758e7bd52f8STim Renouf       StringRef S = Key.getString();
759e7bd52f8STim Renouf       uint64_t Val;
760e7bd52f8STim Renouf       if (S.consumeInteger(0, Val)) {
761e7bd52f8STim Renouf         Ok = false;
762e7bd52f8STim Renouf         errs() << "Unrecognized PAL metadata register key '" << S << "'\n";
763e7bd52f8STim Renouf         continue;
764e7bd52f8STim Renouf       }
765e7bd52f8STim Renouf       Key = MsgPackDoc.getNode(uint64_t(Val));
766e7bd52f8STim Renouf     }
767e7bd52f8STim Renouf     Registers.getMap()[Key] = I.second;
768e7bd52f8STim Renouf   }
769e7bd52f8STim Renouf   return Ok;
770e7bd52f8STim Renouf }
771e7bd52f8STim Renouf 
772e7bd52f8STim Renouf // Reference (create if necessary) the node for the registers map.
refRegisters()773e7bd52f8STim Renouf msgpack::DocNode &AMDGPUPALMetadata::refRegisters() {
774e7bd52f8STim Renouf   auto &N =
775e7bd52f8STim Renouf       MsgPackDoc.getRoot()
776e7bd52f8STim Renouf           .getMap(/*Convert=*/true)[MsgPackDoc.getNode("amdpal.pipelines")]
777e7bd52f8STim Renouf           .getArray(/*Convert=*/true)[0]
778e7bd52f8STim Renouf           .getMap(/*Convert=*/true)[MsgPackDoc.getNode(".registers")];
779e7bd52f8STim Renouf   N.getMap(/*Convert=*/true);
780e7bd52f8STim Renouf   return N;
781e7bd52f8STim Renouf }
782e7bd52f8STim Renouf 
783e7bd52f8STim Renouf // Get (create if necessary) the registers map.
getRegisters()784e7bd52f8STim Renouf msgpack::MapDocNode AMDGPUPALMetadata::getRegisters() {
785e7bd52f8STim Renouf   if (Registers.isEmpty())
786e7bd52f8STim Renouf     Registers = refRegisters();
787e7bd52f8STim Renouf   return Registers.getMap();
788e7bd52f8STim Renouf }
789e7bd52f8STim Renouf 
790edd67564SSebastian Neubauer // Reference (create if necessary) the node for the shader functions map.
refShaderFunctions()791edd67564SSebastian Neubauer msgpack::DocNode &AMDGPUPALMetadata::refShaderFunctions() {
792edd67564SSebastian Neubauer   auto &N =
793edd67564SSebastian Neubauer       MsgPackDoc.getRoot()
794edd67564SSebastian Neubauer           .getMap(/*Convert=*/true)[MsgPackDoc.getNode("amdpal.pipelines")]
795edd67564SSebastian Neubauer           .getArray(/*Convert=*/true)[0]
796edd67564SSebastian Neubauer           .getMap(/*Convert=*/true)[MsgPackDoc.getNode(".shader_functions")];
797edd67564SSebastian Neubauer   N.getMap(/*Convert=*/true);
798edd67564SSebastian Neubauer   return N;
799edd67564SSebastian Neubauer }
800edd67564SSebastian Neubauer 
801edd67564SSebastian Neubauer // Get (create if necessary) the shader functions map.
getShaderFunctions()802edd67564SSebastian Neubauer msgpack::MapDocNode AMDGPUPALMetadata::getShaderFunctions() {
803edd67564SSebastian Neubauer   if (ShaderFunctions.isEmpty())
804edd67564SSebastian Neubauer     ShaderFunctions = refShaderFunctions();
805edd67564SSebastian Neubauer   return ShaderFunctions.getMap();
806edd67564SSebastian Neubauer }
807edd67564SSebastian Neubauer 
8085733167fSSebastian Neubauer // Get (create if necessary) a function in the shader functions map.
getShaderFunction(StringRef Name)8095733167fSSebastian Neubauer msgpack::MapDocNode AMDGPUPALMetadata::getShaderFunction(StringRef Name) {
8105733167fSSebastian Neubauer   auto Functions = getShaderFunctions();
8115733167fSSebastian Neubauer   return Functions[Name].getMap(/*Convert=*/true);
8125733167fSSebastian Neubauer }
8135733167fSSebastian Neubauer 
814e7bd52f8STim Renouf // Return the PAL metadata hardware shader stage name.
getStageName(CallingConv::ID CC)815e7bd52f8STim Renouf static const char *getStageName(CallingConv::ID CC) {
816e7bd52f8STim Renouf   switch (CC) {
817e7bd52f8STim Renouf   case CallingConv::AMDGPU_PS:
818e7bd52f8STim Renouf     return ".ps";
819e7bd52f8STim Renouf   case CallingConv::AMDGPU_VS:
820e7bd52f8STim Renouf     return ".vs";
821e7bd52f8STim Renouf   case CallingConv::AMDGPU_GS:
822e7bd52f8STim Renouf     return ".gs";
823e7bd52f8STim Renouf   case CallingConv::AMDGPU_ES:
824e7bd52f8STim Renouf     return ".es";
825e7bd52f8STim Renouf   case CallingConv::AMDGPU_HS:
826e7bd52f8STim Renouf     return ".hs";
827e7bd52f8STim Renouf   case CallingConv::AMDGPU_LS:
828e7bd52f8STim Renouf     return ".ls";
829a022b1ccSSebastian Neubauer   case CallingConv::AMDGPU_Gfx:
830a022b1ccSSebastian Neubauer     llvm_unreachable("Callable shader has no hardware stage");
831e7bd52f8STim Renouf   default:
832e7bd52f8STim Renouf     return ".cs";
833e7bd52f8STim Renouf   }
834e7bd52f8STim Renouf }
835e7bd52f8STim Renouf 
836e7bd52f8STim Renouf // Get (create if necessary) the .hardware_stages entry for the given calling
837e7bd52f8STim Renouf // convention.
getHwStage(unsigned CC)838e7bd52f8STim Renouf msgpack::MapDocNode AMDGPUPALMetadata::getHwStage(unsigned CC) {
839e7bd52f8STim Renouf   if (HwStages.isEmpty())
840e7bd52f8STim Renouf     HwStages = MsgPackDoc.getRoot()
841e7bd52f8STim Renouf                    .getMap(/*Convert=*/true)["amdpal.pipelines"]
842e7bd52f8STim Renouf                    .getArray(/*Convert=*/true)[0]
843e7bd52f8STim Renouf                    .getMap(/*Convert=*/true)[".hardware_stages"]
844e7bd52f8STim Renouf                    .getMap(/*Convert=*/true);
845e7bd52f8STim Renouf   return HwStages.getMap()[getStageName(CC)].getMap(/*Convert=*/true);
846e7bd52f8STim Renouf }
847e7bd52f8STim Renouf 
848e7bd52f8STim Renouf // Get .note record vendor name of metadata blob to be emitted.
getVendor() const849e7bd52f8STim Renouf const char *AMDGPUPALMetadata::getVendor() const {
850e7bd52f8STim Renouf   return isLegacy() ? ElfNote::NoteNameV2 : ElfNote::NoteNameV3;
851e7bd52f8STim Renouf }
852e7bd52f8STim Renouf 
853e7bd52f8STim Renouf // Get .note record type of metadata blob to be emitted:
854f4ace637SKonstantin Zhuravlyov // ELF::NT_AMD_PAL_METADATA (legacy key=val format), or
8552327c231STim Renouf // ELF::NT_AMDGPU_METADATA (MsgPack format), or
8562327c231STim Renouf // 0 (no PAL metadata).
getType() const857e7bd52f8STim Renouf unsigned AMDGPUPALMetadata::getType() const {
8582327c231STim Renouf   return BlobType;
859e7bd52f8STim Renouf }
860e7bd52f8STim Renouf 
861e7bd52f8STim Renouf // Return whether the blob type is legacy PAL metadata.
isLegacy() const862e7bd52f8STim Renouf bool AMDGPUPALMetadata::isLegacy() const {
863f4ace637SKonstantin Zhuravlyov   return BlobType == ELF::NT_AMD_PAL_METADATA;
864e7bd52f8STim Renouf }
865e7bd52f8STim Renouf 
866e7bd52f8STim Renouf // Set legacy PAL metadata format.
setLegacy()867e7bd52f8STim Renouf void AMDGPUPALMetadata::setLegacy() {
868f4ace637SKonstantin Zhuravlyov   BlobType = ELF::NT_AMD_PAL_METADATA;
869e7bd52f8STim Renouf }
870e7bd52f8STim Renouf 
871eed6476aSSteven Perron // Erase all PAL metadata.
reset()872eed6476aSSteven Perron void AMDGPUPALMetadata::reset() {
873eed6476aSSteven Perron   MsgPackDoc.clear();
874eed6476aSSteven Perron   Registers = MsgPackDoc.getEmptyNode();
875eed6476aSSteven Perron   HwStages = MsgPackDoc.getEmptyNode();
876eed6476aSSteven Perron }
877