1 //===-- SIOptimizeExecMaskingPreRA.cpp ------------------------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 /// \file 10 /// This pass performs exec mask handling peephole optimizations which needs 11 /// to be done before register allocation to reduce register pressure. 12 /// 13 //===----------------------------------------------------------------------===// 14 15 #include "AMDGPU.h" 16 #include "GCNSubtarget.h" 17 #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 18 #include "llvm/CodeGen/LiveIntervals.h" 19 #include "llvm/CodeGen/MachineFunctionPass.h" 20 #include "llvm/InitializePasses.h" 21 22 using namespace llvm; 23 24 #define DEBUG_TYPE "si-optimize-exec-masking-pre-ra" 25 26 namespace { 27 28 class SIOptimizeExecMaskingPreRA : public MachineFunctionPass { 29 private: 30 const SIRegisterInfo *TRI; 31 const SIInstrInfo *TII; 32 MachineRegisterInfo *MRI; 33 LiveIntervals *LIS; 34 35 unsigned AndOpc; 36 unsigned Andn2Opc; 37 unsigned OrSaveExecOpc; 38 unsigned XorTermrOpc; 39 MCRegister CondReg; 40 MCRegister ExecReg; 41 42 bool optimizeVcndVcmpPair(MachineBasicBlock &MBB); 43 bool optimizeElseBranch(MachineBasicBlock &MBB); 44 45 public: 46 static char ID; 47 48 SIOptimizeExecMaskingPreRA() : MachineFunctionPass(ID) { 49 initializeSIOptimizeExecMaskingPreRAPass(*PassRegistry::getPassRegistry()); 50 } 51 52 bool runOnMachineFunction(MachineFunction &MF) override; 53 54 StringRef getPassName() const override { 55 return "SI optimize exec mask operations pre-RA"; 56 } 57 58 void getAnalysisUsage(AnalysisUsage &AU) const override { 59 AU.addRequired<LiveIntervals>(); 60 AU.setPreservesAll(); 61 MachineFunctionPass::getAnalysisUsage(AU); 62 } 63 }; 64 65 } // End anonymous namespace. 66 67 INITIALIZE_PASS_BEGIN(SIOptimizeExecMaskingPreRA, DEBUG_TYPE, 68 "SI optimize exec mask operations pre-RA", false, false) 69 INITIALIZE_PASS_DEPENDENCY(LiveIntervals) 70 INITIALIZE_PASS_END(SIOptimizeExecMaskingPreRA, DEBUG_TYPE, 71 "SI optimize exec mask operations pre-RA", false, false) 72 73 char SIOptimizeExecMaskingPreRA::ID = 0; 74 75 char &llvm::SIOptimizeExecMaskingPreRAID = SIOptimizeExecMaskingPreRA::ID; 76 77 FunctionPass *llvm::createSIOptimizeExecMaskingPreRAPass() { 78 return new SIOptimizeExecMaskingPreRA(); 79 } 80 81 // See if there is a def between \p AndIdx and \p SelIdx that needs to live 82 // beyond \p AndIdx. 83 static bool isDefBetween(const LiveRange &LR, SlotIndex AndIdx, 84 SlotIndex SelIdx) { 85 LiveQueryResult AndLRQ = LR.Query(AndIdx); 86 return (!AndLRQ.isKill() && AndLRQ.valueIn() != LR.Query(SelIdx).valueOut()); 87 } 88 89 // FIXME: Why do we bother trying to handle physical registers here? 90 static bool isDefBetween(const SIRegisterInfo &TRI, 91 LiveIntervals *LIS, Register Reg, 92 const MachineInstr &Sel, const MachineInstr &And) { 93 SlotIndex AndIdx = LIS->getInstructionIndex(And).getRegSlot(); 94 SlotIndex SelIdx = LIS->getInstructionIndex(Sel).getRegSlot(); 95 96 if (Reg.isVirtual()) 97 return isDefBetween(LIS->getInterval(Reg), AndIdx, SelIdx); 98 99 for (MCRegUnitIterator UI(Reg.asMCReg(), &TRI); UI.isValid(); ++UI) { 100 if (isDefBetween(LIS->getRegUnit(*UI), AndIdx, SelIdx)) 101 return true; 102 } 103 104 return false; 105 } 106 107 // Optimize sequence 108 // %sel = V_CNDMASK_B32_e64 0, 1, %cc 109 // %cmp = V_CMP_NE_U32 1, %1 110 // $vcc = S_AND_B64 $exec, %cmp 111 // S_CBRANCH_VCC[N]Z 112 // => 113 // $vcc = S_ANDN2_B64 $exec, %cc 114 // S_CBRANCH_VCC[N]Z 115 // 116 // It is the negation pattern inserted by DAGCombiner::visitBRCOND() in the 117 // rebuildSetCC(). We start with S_CBRANCH to avoid exhaustive search, but 118 // only 3 first instructions are really needed. S_AND_B64 with exec is a 119 // required part of the pattern since V_CNDMASK_B32 writes zeroes for inactive 120 // lanes. 121 // 122 // Returns true on success. 123 bool SIOptimizeExecMaskingPreRA::optimizeVcndVcmpPair(MachineBasicBlock &MBB) { 124 auto I = llvm::find_if(MBB.terminators(), [](const MachineInstr &MI) { 125 unsigned Opc = MI.getOpcode(); 126 return Opc == AMDGPU::S_CBRANCH_VCCZ || 127 Opc == AMDGPU::S_CBRANCH_VCCNZ; }); 128 if (I == MBB.terminators().end()) 129 return false; 130 131 auto *And = 132 TRI->findReachingDef(CondReg, AMDGPU::NoSubRegister, *I, *MRI, LIS); 133 if (!And || And->getOpcode() != AndOpc || 134 !And->getOperand(1).isReg() || !And->getOperand(2).isReg()) 135 return false; 136 137 MachineOperand *AndCC = &And->getOperand(1); 138 Register CmpReg = AndCC->getReg(); 139 unsigned CmpSubReg = AndCC->getSubReg(); 140 if (CmpReg == Register(ExecReg)) { 141 AndCC = &And->getOperand(2); 142 CmpReg = AndCC->getReg(); 143 CmpSubReg = AndCC->getSubReg(); 144 } else if (And->getOperand(2).getReg() != Register(ExecReg)) { 145 return false; 146 } 147 148 auto *Cmp = TRI->findReachingDef(CmpReg, CmpSubReg, *And, *MRI, LIS); 149 if (!Cmp || !(Cmp->getOpcode() == AMDGPU::V_CMP_NE_U32_e32 || 150 Cmp->getOpcode() == AMDGPU::V_CMP_NE_U32_e64) || 151 Cmp->getParent() != And->getParent()) 152 return false; 153 154 MachineOperand *Op1 = TII->getNamedOperand(*Cmp, AMDGPU::OpName::src0); 155 MachineOperand *Op2 = TII->getNamedOperand(*Cmp, AMDGPU::OpName::src1); 156 if (Op1->isImm() && Op2->isReg()) 157 std::swap(Op1, Op2); 158 if (!Op1->isReg() || !Op2->isImm() || Op2->getImm() != 1) 159 return false; 160 161 Register SelReg = Op1->getReg(); 162 auto *Sel = TRI->findReachingDef(SelReg, Op1->getSubReg(), *Cmp, *MRI, LIS); 163 if (!Sel || Sel->getOpcode() != AMDGPU::V_CNDMASK_B32_e64) 164 return false; 165 166 if (TII->hasModifiersSet(*Sel, AMDGPU::OpName::src0_modifiers) || 167 TII->hasModifiersSet(*Sel, AMDGPU::OpName::src1_modifiers)) 168 return false; 169 170 Op1 = TII->getNamedOperand(*Sel, AMDGPU::OpName::src0); 171 Op2 = TII->getNamedOperand(*Sel, AMDGPU::OpName::src1); 172 MachineOperand *CC = TII->getNamedOperand(*Sel, AMDGPU::OpName::src2); 173 if (!Op1->isImm() || !Op2->isImm() || !CC->isReg() || 174 Op1->getImm() != 0 || Op2->getImm() != 1) 175 return false; 176 177 Register CCReg = CC->getReg(); 178 179 // If there was a def between the select and the and, we would need to move it 180 // to fold this. 181 if (isDefBetween(*TRI, LIS, CCReg, *Sel, *And)) 182 return false; 183 184 // TODO: Guard against implicit def operands? 185 LLVM_DEBUG(dbgs() << "Folding sequence:\n\t" << *Sel << '\t' << *Cmp << '\t' 186 << *And); 187 188 MachineInstr *Andn2 = 189 BuildMI(MBB, *And, And->getDebugLoc(), TII->get(Andn2Opc), 190 And->getOperand(0).getReg()) 191 .addReg(ExecReg) 192 .addReg(CCReg, getUndefRegState(CC->isUndef()), CC->getSubReg()); 193 MachineOperand &AndSCC = And->getOperand(3); 194 assert(AndSCC.getReg() == AMDGPU::SCC); 195 MachineOperand &Andn2SCC = Andn2->getOperand(3); 196 assert(Andn2SCC.getReg() == AMDGPU::SCC); 197 Andn2SCC.setIsDead(AndSCC.isDead()); 198 199 SlotIndex AndIdx = LIS->ReplaceMachineInstrInMaps(*And, *Andn2); 200 And->eraseFromParent(); 201 202 LLVM_DEBUG(dbgs() << "=>\n\t" << *Andn2 << '\n'); 203 204 SlotIndex CmpIdx = LIS->getInstructionIndex(*Cmp); 205 SlotIndex SelIdx = LIS->getInstructionIndex(*Sel); 206 207 LiveInterval *CmpLI = 208 CmpReg.isVirtual() ? &LIS->getInterval(CmpReg) : nullptr; 209 LiveInterval *SelLI = 210 SelReg.isVirtual() ? &LIS->getInterval(SelReg) : nullptr; 211 212 // Update live intervals for CCReg before potentially removing CmpReg/SelReg, 213 // and their associated liveness information. 214 if (CCReg.isVirtual()) { 215 // Note: this ignores that SelLI might have multiple internal values 216 // or splits and simply extends the live range to cover all cases 217 // where the result of the v_cndmask_b32 was live (e.g. loops). 218 // This could yield worse register allocation in rare edge cases. 219 SlotIndex EndIdx = AndIdx.getRegSlot(); 220 if (SelLI && SelLI->endIndex() > EndIdx && SelLI->endIndex().isBlock()) 221 EndIdx = SelLI->endIndex(); 222 223 LiveInterval &CCLI = LIS->getInterval(CCReg); 224 auto CCQ = CCLI.Query(SelIdx.getRegSlot()); 225 if (CCQ.valueIn()) { 226 CCLI.addSegment(LiveRange::Segment(SelIdx.getRegSlot(), 227 EndIdx, CCQ.valueIn())); 228 } 229 230 if (CC->getSubReg()) { 231 LaneBitmask Mask = TRI->getSubRegIndexLaneMask(CC->getSubReg()); 232 BumpPtrAllocator &Allocator = LIS->getVNInfoAllocator(); 233 CCLI.refineSubRanges( 234 Allocator, Mask, 235 [=](LiveInterval::SubRange &SR) { 236 auto CCQS = SR.Query(SelIdx.getRegSlot()); 237 if (CCQS.valueIn()) { 238 SR.addSegment(LiveRange::Segment( 239 SelIdx.getRegSlot(), EndIdx, CCQS.valueIn())); 240 } 241 }, 242 *LIS->getSlotIndexes(), *TRI); 243 CCLI.removeEmptySubRanges(); 244 245 SmallVector<LiveInterval *> SplitLIs; 246 LIS->splitSeparateComponents(CCLI, SplitLIs); 247 } 248 } else 249 LIS->removeAllRegUnitsForPhysReg(CCReg); 250 251 // Try to remove compare. Cmp value should not used in between of cmp 252 // and s_and_b64 if VCC or just unused if any other register. 253 if ((CmpReg.isVirtual() && CmpLI && CmpLI->Query(AndIdx.getRegSlot()).isKill()) || 254 (CmpReg == Register(CondReg) && 255 std::none_of(std::next(Cmp->getIterator()), Andn2->getIterator(), 256 [&](const MachineInstr &MI) { 257 return MI.readsRegister(CondReg, TRI); 258 }))) { 259 LLVM_DEBUG(dbgs() << "Erasing: " << *Cmp << '\n'); 260 if (CmpLI) 261 LIS->removeVRegDefAt(*CmpLI, CmpIdx.getRegSlot()); 262 LIS->RemoveMachineInstrFromMaps(*Cmp); 263 Cmp->eraseFromParent(); 264 265 // Try to remove v_cndmask_b32. 266 if (SelLI) { 267 bool CanRemoveSel = SelLI->Query(CmpIdx.getRegSlot()).isKill(); 268 if (!CanRemoveSel) { 269 // Try to shrink the live interval and check for dead def instead. 270 LIS->shrinkToUses(SelLI, nullptr); 271 CanRemoveSel = SelLI->Query(SelIdx.getRegSlot()).isDeadDef(); 272 } 273 if (CanRemoveSel) { 274 LLVM_DEBUG(dbgs() << "Erasing: " << *Sel << '\n'); 275 276 LIS->removeVRegDefAt(*SelLI, SelIdx.getRegSlot()); 277 LIS->RemoveMachineInstrFromMaps(*Sel); 278 Sel->eraseFromParent(); 279 } 280 } 281 } 282 283 return true; 284 } 285 286 // Optimize sequence 287 // %dst = S_OR_SAVEEXEC %src 288 // ... instructions not modifying exec ... 289 // %tmp = S_AND $exec, %dst 290 // $exec = S_XOR_term $exec, %tmp 291 // => 292 // %dst = S_OR_SAVEEXEC %src 293 // ... instructions not modifying exec ... 294 // $exec = S_XOR_term $exec, %dst 295 // 296 // Clean up potentially unnecessary code added for safety during 297 // control flow lowering. 298 // 299 // Return whether any changes were made to MBB. 300 bool SIOptimizeExecMaskingPreRA::optimizeElseBranch(MachineBasicBlock &MBB) { 301 if (MBB.empty()) 302 return false; 303 304 // Check this is an else block. 305 auto First = MBB.begin(); 306 MachineInstr &SaveExecMI = *First; 307 if (SaveExecMI.getOpcode() != OrSaveExecOpc) 308 return false; 309 310 auto I = llvm::find_if(MBB.terminators(), [this](const MachineInstr &MI) { 311 return MI.getOpcode() == XorTermrOpc; 312 }); 313 if (I == MBB.terminators().end()) 314 return false; 315 316 MachineInstr &XorTermMI = *I; 317 if (XorTermMI.getOperand(1).getReg() != Register(ExecReg)) 318 return false; 319 320 Register SavedExecReg = SaveExecMI.getOperand(0).getReg(); 321 Register DstReg = XorTermMI.getOperand(2).getReg(); 322 323 // Find potentially unnecessary S_AND 324 MachineInstr *AndExecMI = nullptr; 325 I--; 326 while (I != First && !AndExecMI) { 327 if (I->getOpcode() == AndOpc && I->getOperand(0).getReg() == DstReg && 328 I->getOperand(1).getReg() == Register(ExecReg)) 329 AndExecMI = &*I; 330 I--; 331 } 332 if (!AndExecMI) 333 return false; 334 335 // Check for exec modifying instructions. 336 // Note: exec defs do not create live ranges beyond the 337 // instruction so isDefBetween cannot be used. 338 // Instead just check that the def segments are adjacent. 339 SlotIndex StartIdx = LIS->getInstructionIndex(SaveExecMI); 340 SlotIndex EndIdx = LIS->getInstructionIndex(*AndExecMI); 341 for (MCRegUnitIterator UI(ExecReg, TRI); UI.isValid(); ++UI) { 342 LiveRange &RegUnit = LIS->getRegUnit(*UI); 343 if (RegUnit.find(StartIdx) != std::prev(RegUnit.find(EndIdx))) 344 return false; 345 } 346 347 // Remove unnecessary S_AND 348 LIS->removeInterval(SavedExecReg); 349 LIS->removeInterval(DstReg); 350 351 SaveExecMI.getOperand(0).setReg(DstReg); 352 353 LIS->RemoveMachineInstrFromMaps(*AndExecMI); 354 AndExecMI->eraseFromParent(); 355 356 LIS->createAndComputeVirtRegInterval(DstReg); 357 358 return true; 359 } 360 361 bool SIOptimizeExecMaskingPreRA::runOnMachineFunction(MachineFunction &MF) { 362 if (skipFunction(MF.getFunction())) 363 return false; 364 365 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 366 TRI = ST.getRegisterInfo(); 367 TII = ST.getInstrInfo(); 368 MRI = &MF.getRegInfo(); 369 LIS = &getAnalysis<LiveIntervals>(); 370 371 const bool Wave32 = ST.isWave32(); 372 AndOpc = Wave32 ? AMDGPU::S_AND_B32 : AMDGPU::S_AND_B64; 373 Andn2Opc = Wave32 ? AMDGPU::S_ANDN2_B32 : AMDGPU::S_ANDN2_B64; 374 OrSaveExecOpc = 375 Wave32 ? AMDGPU::S_OR_SAVEEXEC_B32 : AMDGPU::S_OR_SAVEEXEC_B64; 376 XorTermrOpc = Wave32 ? AMDGPU::S_XOR_B32_term : AMDGPU::S_XOR_B64_term; 377 CondReg = MCRegister::from(Wave32 ? AMDGPU::VCC_LO : AMDGPU::VCC); 378 ExecReg = MCRegister::from(Wave32 ? AMDGPU::EXEC_LO : AMDGPU::EXEC); 379 380 DenseSet<Register> RecalcRegs({AMDGPU::EXEC_LO, AMDGPU::EXEC_HI}); 381 bool Changed = false; 382 383 for (MachineBasicBlock &MBB : MF) { 384 385 if (optimizeElseBranch(MBB)) { 386 RecalcRegs.insert(AMDGPU::SCC); 387 Changed = true; 388 } 389 390 if (optimizeVcndVcmpPair(MBB)) { 391 RecalcRegs.insert(AMDGPU::VCC_LO); 392 RecalcRegs.insert(AMDGPU::VCC_HI); 393 RecalcRegs.insert(AMDGPU::SCC); 394 Changed = true; 395 } 396 397 // Try to remove unneeded instructions before s_endpgm. 398 if (MBB.succ_empty()) { 399 if (MBB.empty()) 400 continue; 401 402 // Skip this if the endpgm has any implicit uses, otherwise we would need 403 // to be careful to update / remove them. 404 // S_ENDPGM always has a single imm operand that is not used other than to 405 // end up in the encoding 406 MachineInstr &Term = MBB.back(); 407 if (Term.getOpcode() != AMDGPU::S_ENDPGM || Term.getNumOperands() != 1) 408 continue; 409 410 SmallVector<MachineBasicBlock*, 4> Blocks({&MBB}); 411 412 while (!Blocks.empty()) { 413 auto CurBB = Blocks.pop_back_val(); 414 auto I = CurBB->rbegin(), E = CurBB->rend(); 415 if (I != E) { 416 if (I->isUnconditionalBranch() || I->getOpcode() == AMDGPU::S_ENDPGM) 417 ++I; 418 else if (I->isBranch()) 419 continue; 420 } 421 422 while (I != E) { 423 if (I->isDebugInstr()) { 424 I = std::next(I); 425 continue; 426 } 427 428 if (I->mayStore() || I->isBarrier() || I->isCall() || 429 I->hasUnmodeledSideEffects() || I->hasOrderedMemoryRef()) 430 break; 431 432 LLVM_DEBUG(dbgs() 433 << "Removing no effect instruction: " << *I << '\n'); 434 435 for (auto &Op : I->operands()) { 436 if (Op.isReg()) 437 RecalcRegs.insert(Op.getReg()); 438 } 439 440 auto Next = std::next(I); 441 LIS->RemoveMachineInstrFromMaps(*I); 442 I->eraseFromParent(); 443 I = Next; 444 445 Changed = true; 446 } 447 448 if (I != E) 449 continue; 450 451 // Try to ascend predecessors. 452 for (auto *Pred : CurBB->predecessors()) { 453 if (Pred->succ_size() == 1) 454 Blocks.push_back(Pred); 455 } 456 } 457 continue; 458 } 459 460 // If the only user of a logical operation is move to exec, fold it now 461 // to prevent forming of saveexec. I.e.: 462 // 463 // %0:sreg_64 = COPY $exec 464 // %1:sreg_64 = S_AND_B64 %0:sreg_64, %2:sreg_64 465 // => 466 // %1 = S_AND_B64 $exec, %2:sreg_64 467 unsigned ScanThreshold = 10; 468 for (auto I = MBB.rbegin(), E = MBB.rend(); I != E 469 && ScanThreshold--; ++I) { 470 // Continue scanning if this is not a full exec copy 471 if (!(I->isFullCopy() && I->getOperand(1).getReg() == Register(ExecReg))) 472 continue; 473 474 Register SavedExec = I->getOperand(0).getReg(); 475 if (SavedExec.isVirtual() && MRI->hasOneNonDBGUse(SavedExec)) { 476 MachineInstr *SingleExecUser = &*MRI->use_instr_nodbg_begin(SavedExec); 477 int Idx = SingleExecUser->findRegisterUseOperandIdx(SavedExec); 478 assert(Idx != -1); 479 if (SingleExecUser->getParent() == I->getParent() && 480 !SingleExecUser->getOperand(Idx).isImplicit() && 481 TII->isOperandLegal(*SingleExecUser, Idx, &I->getOperand(1))) { 482 LLVM_DEBUG(dbgs() << "Redundant EXEC COPY: " << *I << '\n'); 483 LIS->RemoveMachineInstrFromMaps(*I); 484 I->eraseFromParent(); 485 MRI->replaceRegWith(SavedExec, ExecReg); 486 LIS->removeInterval(SavedExec); 487 Changed = true; 488 } 489 } 490 break; 491 } 492 } 493 494 if (Changed) { 495 for (auto Reg : RecalcRegs) { 496 if (Reg.isVirtual()) { 497 LIS->removeInterval(Reg); 498 if (!MRI->reg_empty(Reg)) 499 LIS->createAndComputeVirtRegInterval(Reg); 500 } else { 501 LIS->removeAllRegUnitsForPhysReg(Reg); 502 } 503 } 504 } 505 506 return Changed; 507 } 508