1 //===-- SIOptimizeExecMasking.cpp -----------------------------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 
9 #include "AMDGPU.h"
10 #include "GCNSubtarget.h"
11 #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
12 #include "llvm/CodeGen/LivePhysRegs.h"
13 #include "llvm/CodeGen/MachineFunctionPass.h"
14 #include "llvm/InitializePasses.h"
15 
16 using namespace llvm;
17 
18 #define DEBUG_TYPE "si-optimize-exec-masking"
19 
20 namespace {
21 
22 class SIOptimizeExecMasking : public MachineFunctionPass {
23 public:
24   static char ID;
25 
26 public:
27   SIOptimizeExecMasking() : MachineFunctionPass(ID) {
28     initializeSIOptimizeExecMaskingPass(*PassRegistry::getPassRegistry());
29   }
30 
31   bool runOnMachineFunction(MachineFunction &MF) override;
32 
33   StringRef getPassName() const override {
34     return "SI optimize exec mask operations";
35   }
36 
37   void getAnalysisUsage(AnalysisUsage &AU) const override {
38     AU.setPreservesCFG();
39     MachineFunctionPass::getAnalysisUsage(AU);
40   }
41 };
42 
43 } // End anonymous namespace.
44 
45 INITIALIZE_PASS_BEGIN(SIOptimizeExecMasking, DEBUG_TYPE,
46                       "SI optimize exec mask operations", false, false)
47 INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
48 INITIALIZE_PASS_END(SIOptimizeExecMasking, DEBUG_TYPE,
49                     "SI optimize exec mask operations", false, false)
50 
51 char SIOptimizeExecMasking::ID = 0;
52 
53 char &llvm::SIOptimizeExecMaskingID = SIOptimizeExecMasking::ID;
54 
55 /// If \p MI is a copy from exec, return the register copied to.
56 static Register isCopyFromExec(const MachineInstr &MI, const GCNSubtarget &ST) {
57   switch (MI.getOpcode()) {
58   case AMDGPU::COPY:
59   case AMDGPU::S_MOV_B64:
60   case AMDGPU::S_MOV_B64_term:
61   case AMDGPU::S_MOV_B32:
62   case AMDGPU::S_MOV_B32_term: {
63     const MachineOperand &Src = MI.getOperand(1);
64     if (Src.isReg() &&
65         Src.getReg() == (ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC))
66       return MI.getOperand(0).getReg();
67   }
68   }
69 
70   return AMDGPU::NoRegister;
71 }
72 
73 /// If \p MI is a copy to exec, return the register copied from.
74 static Register isCopyToExec(const MachineInstr &MI, const GCNSubtarget &ST) {
75   switch (MI.getOpcode()) {
76   case AMDGPU::COPY:
77   case AMDGPU::S_MOV_B64:
78   case AMDGPU::S_MOV_B32: {
79     const MachineOperand &Dst = MI.getOperand(0);
80     if (Dst.isReg() &&
81         Dst.getReg() == (ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC) &&
82         MI.getOperand(1).isReg())
83       return MI.getOperand(1).getReg();
84     break;
85   }
86   case AMDGPU::S_MOV_B64_term:
87   case AMDGPU::S_MOV_B32_term:
88     llvm_unreachable("should have been replaced");
89   }
90 
91   return Register();
92 }
93 
94 /// If \p MI is a logical operation on an exec value,
95 /// return the register copied to.
96 static Register isLogicalOpOnExec(const MachineInstr &MI) {
97   switch (MI.getOpcode()) {
98   case AMDGPU::S_AND_B64:
99   case AMDGPU::S_OR_B64:
100   case AMDGPU::S_XOR_B64:
101   case AMDGPU::S_ANDN2_B64:
102   case AMDGPU::S_ORN2_B64:
103   case AMDGPU::S_NAND_B64:
104   case AMDGPU::S_NOR_B64:
105   case AMDGPU::S_XNOR_B64: {
106     const MachineOperand &Src1 = MI.getOperand(1);
107     if (Src1.isReg() && Src1.getReg() == AMDGPU::EXEC)
108       return MI.getOperand(0).getReg();
109     const MachineOperand &Src2 = MI.getOperand(2);
110     if (Src2.isReg() && Src2.getReg() == AMDGPU::EXEC)
111       return MI.getOperand(0).getReg();
112     break;
113   }
114   case AMDGPU::S_AND_B32:
115   case AMDGPU::S_OR_B32:
116   case AMDGPU::S_XOR_B32:
117   case AMDGPU::S_ANDN2_B32:
118   case AMDGPU::S_ORN2_B32:
119   case AMDGPU::S_NAND_B32:
120   case AMDGPU::S_NOR_B32:
121   case AMDGPU::S_XNOR_B32: {
122     const MachineOperand &Src1 = MI.getOperand(1);
123     if (Src1.isReg() && Src1.getReg() == AMDGPU::EXEC_LO)
124       return MI.getOperand(0).getReg();
125     const MachineOperand &Src2 = MI.getOperand(2);
126     if (Src2.isReg() && Src2.getReg() == AMDGPU::EXEC_LO)
127       return MI.getOperand(0).getReg();
128     break;
129   }
130   }
131 
132   return AMDGPU::NoRegister;
133 }
134 
135 static unsigned getSaveExecOp(unsigned Opc) {
136   switch (Opc) {
137   case AMDGPU::S_AND_B64:
138     return AMDGPU::S_AND_SAVEEXEC_B64;
139   case AMDGPU::S_OR_B64:
140     return AMDGPU::S_OR_SAVEEXEC_B64;
141   case AMDGPU::S_XOR_B64:
142     return AMDGPU::S_XOR_SAVEEXEC_B64;
143   case AMDGPU::S_ANDN2_B64:
144     return AMDGPU::S_ANDN2_SAVEEXEC_B64;
145   case AMDGPU::S_ORN2_B64:
146     return AMDGPU::S_ORN2_SAVEEXEC_B64;
147   case AMDGPU::S_NAND_B64:
148     return AMDGPU::S_NAND_SAVEEXEC_B64;
149   case AMDGPU::S_NOR_B64:
150     return AMDGPU::S_NOR_SAVEEXEC_B64;
151   case AMDGPU::S_XNOR_B64:
152     return AMDGPU::S_XNOR_SAVEEXEC_B64;
153   case AMDGPU::S_AND_B32:
154     return AMDGPU::S_AND_SAVEEXEC_B32;
155   case AMDGPU::S_OR_B32:
156     return AMDGPU::S_OR_SAVEEXEC_B32;
157   case AMDGPU::S_XOR_B32:
158     return AMDGPU::S_XOR_SAVEEXEC_B32;
159   case AMDGPU::S_ANDN2_B32:
160     return AMDGPU::S_ANDN2_SAVEEXEC_B32;
161   case AMDGPU::S_ORN2_B32:
162     return AMDGPU::S_ORN2_SAVEEXEC_B32;
163   case AMDGPU::S_NAND_B32:
164     return AMDGPU::S_NAND_SAVEEXEC_B32;
165   case AMDGPU::S_NOR_B32:
166     return AMDGPU::S_NOR_SAVEEXEC_B32;
167   case AMDGPU::S_XNOR_B32:
168     return AMDGPU::S_XNOR_SAVEEXEC_B32;
169   default:
170     return AMDGPU::INSTRUCTION_LIST_END;
171   }
172 }
173 
174 // These are only terminators to get correct spill code placement during
175 // register allocation, so turn them back into normal instructions.
176 static bool removeTerminatorBit(const SIInstrInfo &TII, MachineInstr &MI) {
177   switch (MI.getOpcode()) {
178   case AMDGPU::S_MOV_B32_term: {
179     bool RegSrc = MI.getOperand(1).isReg();
180     MI.setDesc(TII.get(RegSrc ? AMDGPU::COPY : AMDGPU::S_MOV_B32));
181     return true;
182   }
183   case AMDGPU::S_MOV_B64_term: {
184     bool RegSrc = MI.getOperand(1).isReg();
185     MI.setDesc(TII.get(RegSrc ? AMDGPU::COPY : AMDGPU::S_MOV_B64));
186     return true;
187   }
188   case AMDGPU::S_XOR_B64_term: {
189     // This is only a terminator to get the correct spill code placement during
190     // register allocation.
191     MI.setDesc(TII.get(AMDGPU::S_XOR_B64));
192     return true;
193   }
194   case AMDGPU::S_XOR_B32_term: {
195     // This is only a terminator to get the correct spill code placement during
196     // register allocation.
197     MI.setDesc(TII.get(AMDGPU::S_XOR_B32));
198     return true;
199   }
200   case AMDGPU::S_OR_B64_term: {
201     // This is only a terminator to get the correct spill code placement during
202     // register allocation.
203     MI.setDesc(TII.get(AMDGPU::S_OR_B64));
204     return true;
205   }
206   case AMDGPU::S_OR_B32_term: {
207     // This is only a terminator to get the correct spill code placement during
208     // register allocation.
209     MI.setDesc(TII.get(AMDGPU::S_OR_B32));
210     return true;
211   }
212   case AMDGPU::S_ANDN2_B64_term: {
213     // This is only a terminator to get the correct spill code placement during
214     // register allocation.
215     MI.setDesc(TII.get(AMDGPU::S_ANDN2_B64));
216     return true;
217   }
218   case AMDGPU::S_ANDN2_B32_term: {
219     // This is only a terminator to get the correct spill code placement during
220     // register allocation.
221     MI.setDesc(TII.get(AMDGPU::S_ANDN2_B32));
222     return true;
223   }
224   case AMDGPU::S_AND_B64_term: {
225     // This is only a terminator to get the correct spill code placement during
226     // register allocation.
227     MI.setDesc(TII.get(AMDGPU::S_AND_B64));
228     return true;
229   }
230   case AMDGPU::S_AND_B32_term: {
231     // This is only a terminator to get the correct spill code placement during
232     // register allocation.
233     MI.setDesc(TII.get(AMDGPU::S_AND_B32));
234     return true;
235   }
236   default:
237     return false;
238   }
239 }
240 
241 // Turn all pseudoterminators in the block into their equivalent non-terminator
242 // instructions. Returns the reverse iterator to the first non-terminator
243 // instruction in the block.
244 static MachineBasicBlock::reverse_iterator fixTerminators(
245   const SIInstrInfo &TII,
246   MachineBasicBlock &MBB) {
247   MachineBasicBlock::reverse_iterator I = MBB.rbegin(), E = MBB.rend();
248 
249   bool Seen = false;
250   MachineBasicBlock::reverse_iterator FirstNonTerm = I;
251   for (; I != E; ++I) {
252     if (!I->isTerminator())
253       return Seen ? FirstNonTerm : I;
254 
255     if (removeTerminatorBit(TII, *I)) {
256       if (!Seen) {
257         FirstNonTerm = I;
258         Seen = true;
259       }
260     }
261   }
262 
263   return FirstNonTerm;
264 }
265 
266 static MachineBasicBlock::reverse_iterator findExecCopy(
267   const SIInstrInfo &TII,
268   const GCNSubtarget &ST,
269   MachineBasicBlock &MBB,
270   MachineBasicBlock::reverse_iterator I,
271   unsigned CopyToExec) {
272   const unsigned InstLimit = 25;
273 
274   auto E = MBB.rend();
275   for (unsigned N = 0; N <= InstLimit && I != E; ++I, ++N) {
276     Register CopyFromExec = isCopyFromExec(*I, ST);
277     if (CopyFromExec.isValid())
278       return I;
279   }
280 
281   return E;
282 }
283 
284 // XXX - Seems LivePhysRegs doesn't work correctly since it will incorrectly
285 // report the register as unavailable because a super-register with a lane mask
286 // is unavailable.
287 static bool isLiveOut(const MachineBasicBlock &MBB, unsigned Reg) {
288   for (MachineBasicBlock *Succ : MBB.successors()) {
289     if (Succ->isLiveIn(Reg))
290       return true;
291   }
292 
293   return false;
294 }
295 
296 // Backwards-iterate from Origin (for n=MaxInstructions iterations) until either
297 // the beginning of the BB is reached or Pred evaluates to true - which can be
298 // an arbitrary condition based on the current MachineInstr, for instance an
299 // target instruction. Breaks prematurely by returning nullptr if  one of the
300 // registers given in NonModifiableRegs is modified by the current instruction.
301 static MachineInstr *
302 findInstrBackwards(MachineInstr &Origin,
303                    std::function<bool(MachineInstr *)> Pred,
304                    ArrayRef<MCRegister> NonModifiableRegs,
305                    const SIRegisterInfo *TRI, unsigned MaxInstructions = 5) {
306   MachineBasicBlock::reverse_iterator A = Origin.getReverseIterator(),
307                                       E = Origin.getParent()->rend();
308   unsigned CurrentIteration = 0;
309 
310   for (++A; CurrentIteration < MaxInstructions && A != E; ++A) {
311     if (Pred(&*A))
312       return &*A;
313 
314     for (MCRegister Reg : NonModifiableRegs) {
315       if (A->modifiesRegister(Reg, TRI))
316         return nullptr;
317     }
318 
319     ++CurrentIteration;
320   }
321 
322   return nullptr;
323 }
324 
325 
326 // Determine if a register Reg is not re-defined and still in use
327 // in the range (Stop..Start].
328 // It does so by backwards calculating liveness from the end of the BB until
329 // either Stop or the beginning of the BB is reached.
330 // After liveness is calculated, we can determine if Reg is still in use and not
331 // defined inbetween the instructions.
332 static bool isRegisterInUseBetween(MachineInstr &Stop, MachineInstr &Start,
333                                    MCRegister Reg, const SIRegisterInfo *TRI,
334                                    MachineRegisterInfo &MRI,
335                                    bool useLiveOuts = false,
336                                    bool ignoreStart = false) {
337   LivePhysRegs LR(*TRI);
338   if (useLiveOuts)
339     LR.addLiveOuts(*Stop.getParent());
340 
341   MachineBasicBlock::reverse_iterator A(Start);
342   MachineBasicBlock::reverse_iterator E(Stop);
343 
344   if (ignoreStart)
345     ++A;
346 
347   for (; A != Stop.getParent()->rend() && A != Stop; ++A) {
348     LR.stepBackward(*A);
349   }
350 
351   return !LR.available(MRI, Reg);
352 }
353 
354 // Determine if a register Reg is not re-defined and still in use
355 // in the range (Stop..BB.end].
356 static bool isRegisterInUseAfter(MachineInstr &Stop, MCRegister Reg,
357                                  const SIRegisterInfo *TRI,
358                                  MachineRegisterInfo &MRI) {
359   return isRegisterInUseBetween(Stop, *Stop.getParent()->rbegin(), Reg, TRI,
360                                 MRI, true);
361 }
362 
363 // Tries to find a possibility to optimize a v_cmp ..., s_and_saveexec sequence
364 // by looking at an instance of a s_and_saveexec instruction. Returns a pointer
365 // to the v_cmp instruction if it is safe to replace the sequence (see the
366 // conditions in the function body). This is after register allocation, so some
367 // checks on operand dependencies need to be considered.
368 static MachineInstr *findPossibleVCMPVCMPXOptimization(
369     MachineInstr &SaveExec, MCRegister Exec, const SIRegisterInfo *TRI,
370     const SIInstrInfo *TII, MachineRegisterInfo &MRI) {
371 
372   MachineInstr *VCmp = nullptr;
373 
374   Register SaveExecDest = SaveExec.getOperand(0).getReg();
375   if (!TRI->isSGPRReg(MRI, SaveExecDest))
376     return nullptr;
377 
378   MachineOperand *SaveExecSrc0 =
379       TII->getNamedOperand(SaveExec, AMDGPU::OpName::src0);
380   if (!SaveExecSrc0->isReg())
381     return nullptr;
382 
383   // Try to find the last v_cmp instruction that defs the saveexec input
384   // operand without any write to Exec or the saveexec input operand inbetween.
385   VCmp = findInstrBackwards(
386       SaveExec,
387       [&](MachineInstr *Check) {
388         return AMDGPU::getVCMPXOpFromVCMP(Check->getOpcode()) != -1 &&
389                Check->modifiesRegister(SaveExecSrc0->getReg(), TRI);
390       },
391       {Exec, SaveExecSrc0->getReg()}, TRI);
392 
393   if (!VCmp)
394     return nullptr;
395 
396   MachineOperand *VCmpDest = TII->getNamedOperand(*VCmp, AMDGPU::OpName::sdst);
397   assert(VCmpDest && "Should have an sdst operand!");
398 
399   // Check if any of the v_cmp source operands is written by the saveexec.
400   MachineOperand *Src0 = TII->getNamedOperand(*VCmp, AMDGPU::OpName::src0);
401   if (Src0->isReg() && TRI->isSGPRReg(MRI, Src0->getReg()) &&
402       SaveExec.modifiesRegister(Src0->getReg(), TRI))
403     return nullptr;
404 
405   MachineOperand *Src1 = TII->getNamedOperand(*VCmp, AMDGPU::OpName::src1);
406   if (Src1->isReg() && TRI->isSGPRReg(MRI, Src1->getReg()) &&
407       SaveExec.modifiesRegister(Src1->getReg(), TRI))
408     return nullptr;
409 
410   // Don't do the transformation if the destination operand is included in
411   // it's MBB Live-outs, meaning it's used in any of it's successors, leading
412   // to incorrect code if the v_cmp and therefore the def of
413   // the dest operand is removed.
414   if (isLiveOut(*VCmp->getParent(), VCmpDest->getReg()))
415     return nullptr;
416 
417   // If the v_cmp target is in use between v_cmp and s_and_saveexec or after the
418   // s_and_saveexec, skip the optimization.
419   if (isRegisterInUseBetween(*VCmp, SaveExec, VCmpDest->getReg(), TRI, MRI,
420                              false, true) ||
421       isRegisterInUseAfter(SaveExec, VCmpDest->getReg(), TRI, MRI))
422     return nullptr;
423 
424   // Try to determine if there is a write to any of the VCmp
425   // operands between the saveexec and the vcmp.
426   // If yes, additional VGPR spilling might need to be inserted. In this case,
427   // it's not worth replacing the instruction sequence.
428   SmallVector<MCRegister, 2> NonDefRegs;
429   if (Src0->isReg())
430     NonDefRegs.push_back(Src0->getReg());
431 
432   if (Src1->isReg())
433     NonDefRegs.push_back(Src1->getReg());
434 
435   if (!findInstrBackwards(
436           SaveExec, [&](MachineInstr *Check) { return Check == VCmp; },
437           NonDefRegs, TRI))
438     return nullptr;
439 
440   return VCmp;
441 }
442 
443 // Inserts the optimized s_mov_b32 / v_cmpx sequence based on the
444 // operands extracted from a v_cmp ..., s_and_saveexec pattern.
445 static bool optimizeVCMPSaveExecSequence(MachineInstr &SaveExecInstr,
446                                          MachineInstr &VCmp, MCRegister Exec,
447                                          const SIInstrInfo *TII,
448                                          const SIRegisterInfo *TRI,
449                                          MachineRegisterInfo &MRI) {
450   const int NewOpcode = AMDGPU::getVCMPXOpFromVCMP(VCmp.getOpcode());
451 
452   if (NewOpcode == -1)
453     return false;
454 
455   MachineOperand *Src0 = TII->getNamedOperand(VCmp, AMDGPU::OpName::src0);
456   MachineOperand *Src1 = TII->getNamedOperand(VCmp, AMDGPU::OpName::src1);
457 
458   Register MoveDest = SaveExecInstr.getOperand(0).getReg();
459 
460   MachineBasicBlock::instr_iterator InsertPosIt = SaveExecInstr.getIterator();
461   if (!SaveExecInstr.uses().empty()) {
462     bool isSGPR32 = TRI->getRegSizeInBits(MoveDest, MRI) == 32;
463     unsigned MovOpcode = isSGPR32 ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64;
464     BuildMI(*SaveExecInstr.getParent(), InsertPosIt,
465             SaveExecInstr.getDebugLoc(), TII->get(MovOpcode), MoveDest)
466         .addReg(Exec);
467   }
468 
469   // Omit dst as V_CMPX is implicitly writing to EXEC.
470   // Add dummy src and clamp modifiers, if needed.
471   auto Builder = BuildMI(*VCmp.getParent(), std::next(InsertPosIt),
472                          VCmp.getDebugLoc(), TII->get(NewOpcode));
473 
474   auto TryAddImmediateValueFromNamedOperand =
475       [&](unsigned OperandName) -> void {
476     if (auto *Mod = TII->getNamedOperand(VCmp, OperandName))
477       Builder.addImm(Mod->getImm());
478   };
479 
480   TryAddImmediateValueFromNamedOperand(AMDGPU::OpName::src0_modifiers);
481   Builder.add(*Src0);
482 
483   TryAddImmediateValueFromNamedOperand(AMDGPU::OpName::src1_modifiers);
484   Builder.add(*Src1);
485 
486   TryAddImmediateValueFromNamedOperand(AMDGPU::OpName::clamp);
487 
488   return true;
489 }
490 
491 bool SIOptimizeExecMasking::runOnMachineFunction(MachineFunction &MF) {
492   if (skipFunction(MF.getFunction()))
493     return false;
494 
495   const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
496   const SIRegisterInfo *TRI = ST.getRegisterInfo();
497   const SIInstrInfo *TII = ST.getInstrInfo();
498   MachineRegisterInfo *MRI = &MF.getRegInfo();
499   MCRegister Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
500 
501   // Optimize sequences emitted for control flow lowering. They are originally
502   // emitted as the separate operations because spill code may need to be
503   // inserted for the saved copy of exec.
504   //
505   //     x = copy exec
506   //     z = s_<op>_b64 x, y
507   //     exec = copy z
508   // =>
509   //     x = s_<op>_saveexec_b64 y
510   //
511 
512   bool Changed = false;
513   for (MachineBasicBlock &MBB : MF) {
514     MachineBasicBlock::reverse_iterator I = fixTerminators(*TII, MBB);
515     MachineBasicBlock::reverse_iterator E = MBB.rend();
516     if (I == E)
517       continue;
518 
519     // It's possible to see other terminator copies after the exec copy. This
520     // can happen if control flow pseudos had their outputs used by phis.
521     Register CopyToExec;
522 
523     unsigned SearchCount = 0;
524     const unsigned SearchLimit = 5;
525     while (I != E && SearchCount++ < SearchLimit) {
526       CopyToExec = isCopyToExec(*I, ST);
527       if (CopyToExec)
528         break;
529       ++I;
530     }
531 
532     if (!CopyToExec)
533       continue;
534 
535     // Scan backwards to find the def.
536     auto CopyToExecInst = &*I;
537     auto CopyFromExecInst = findExecCopy(*TII, ST, MBB, I, CopyToExec);
538     if (CopyFromExecInst == E) {
539       auto PrepareExecInst = std::next(I);
540       if (PrepareExecInst == E)
541         continue;
542       // Fold exec = COPY (S_AND_B64 reg, exec) -> exec = S_AND_B64 reg, exec
543       if (CopyToExecInst->getOperand(1).isKill() &&
544           isLogicalOpOnExec(*PrepareExecInst) == CopyToExec) {
545         LLVM_DEBUG(dbgs() << "Fold exec copy: " << *PrepareExecInst);
546 
547         PrepareExecInst->getOperand(0).setReg(Exec);
548 
549         LLVM_DEBUG(dbgs() << "into: " << *PrepareExecInst << '\n');
550 
551         CopyToExecInst->eraseFromParent();
552         Changed = true;
553       }
554 
555       continue;
556     }
557 
558     if (isLiveOut(MBB, CopyToExec)) {
559       // The copied register is live out and has a second use in another block.
560       LLVM_DEBUG(dbgs() << "Exec copy source register is live out\n");
561       continue;
562     }
563 
564     Register CopyFromExec = CopyFromExecInst->getOperand(0).getReg();
565     MachineInstr *SaveExecInst = nullptr;
566     SmallVector<MachineInstr *, 4> OtherUseInsts;
567 
568     for (MachineBasicBlock::iterator J
569            = std::next(CopyFromExecInst->getIterator()), JE = I->getIterator();
570          J != JE; ++J) {
571       if (SaveExecInst && J->readsRegister(Exec, TRI)) {
572         LLVM_DEBUG(dbgs() << "exec read prevents saveexec: " << *J << '\n');
573         // Make sure this is inserted after any VALU ops that may have been
574         // scheduled in between.
575         SaveExecInst = nullptr;
576         break;
577       }
578 
579       bool ReadsCopyFromExec = J->readsRegister(CopyFromExec, TRI);
580 
581       if (J->modifiesRegister(CopyToExec, TRI)) {
582         if (SaveExecInst) {
583           LLVM_DEBUG(dbgs() << "Multiple instructions modify "
584                             << printReg(CopyToExec, TRI) << '\n');
585           SaveExecInst = nullptr;
586           break;
587         }
588 
589         unsigned SaveExecOp = getSaveExecOp(J->getOpcode());
590         if (SaveExecOp == AMDGPU::INSTRUCTION_LIST_END)
591           break;
592 
593         if (ReadsCopyFromExec) {
594           SaveExecInst = &*J;
595           LLVM_DEBUG(dbgs() << "Found save exec op: " << *SaveExecInst << '\n');
596           continue;
597         } else {
598           LLVM_DEBUG(dbgs()
599                      << "Instruction does not read exec copy: " << *J << '\n');
600           break;
601         }
602       } else if (ReadsCopyFromExec && !SaveExecInst) {
603         // Make sure no other instruction is trying to use this copy, before it
604         // will be rewritten by the saveexec, i.e. hasOneUse. There may have
605         // been another use, such as an inserted spill. For example:
606         //
607         // %sgpr0_sgpr1 = COPY %exec
608         // spill %sgpr0_sgpr1
609         // %sgpr2_sgpr3 = S_AND_B64 %sgpr0_sgpr1
610         //
611         LLVM_DEBUG(dbgs() << "Found second use of save inst candidate: " << *J
612                           << '\n');
613         break;
614       }
615 
616       if (SaveExecInst && J->readsRegister(CopyToExec, TRI)) {
617         assert(SaveExecInst != &*J);
618         OtherUseInsts.push_back(&*J);
619       }
620     }
621 
622     if (!SaveExecInst)
623       continue;
624 
625     LLVM_DEBUG(dbgs() << "Insert save exec op: " << *SaveExecInst << '\n');
626 
627     MachineOperand &Src0 = SaveExecInst->getOperand(1);
628     MachineOperand &Src1 = SaveExecInst->getOperand(2);
629 
630     MachineOperand *OtherOp = nullptr;
631 
632     if (Src0.isReg() && Src0.getReg() == CopyFromExec) {
633       OtherOp = &Src1;
634     } else if (Src1.isReg() && Src1.getReg() == CopyFromExec) {
635       if (!SaveExecInst->isCommutable())
636         break;
637 
638       OtherOp = &Src0;
639     } else
640       llvm_unreachable("unexpected");
641 
642     CopyFromExecInst->eraseFromParent();
643 
644     auto InsPt = SaveExecInst->getIterator();
645     const DebugLoc &DL = SaveExecInst->getDebugLoc();
646 
647     BuildMI(MBB, InsPt, DL, TII->get(getSaveExecOp(SaveExecInst->getOpcode())),
648             CopyFromExec)
649       .addReg(OtherOp->getReg());
650     SaveExecInst->eraseFromParent();
651 
652     CopyToExecInst->eraseFromParent();
653 
654     for (MachineInstr *OtherInst : OtherUseInsts) {
655       OtherInst->substituteRegister(CopyToExec, Exec,
656                                     AMDGPU::NoSubRegister, *TRI);
657     }
658 
659     Changed = true;
660   }
661 
662   // After all s_op_saveexec instructions are inserted,
663   // replace (on GFX10.3 and later)
664   // v_cmp_* SGPR, IMM, VGPR
665   // s_and_saveexec_b32 EXEC_SGPR_DEST, SGPR
666   // with
667   // s_mov_b32 EXEC_SGPR_DEST, exec_lo
668   // v_cmpx_* IMM, VGPR
669   // to reduce pipeline stalls.
670   if (ST.hasGFX10_3Insts()) {
671     DenseMap<MachineInstr *, MachineInstr *> SaveExecVCmpMapping;
672     const unsigned AndSaveExecOpcode =
673         ST.isWave32() ? AMDGPU::S_AND_SAVEEXEC_B32 : AMDGPU::S_AND_SAVEEXEC_B64;
674 
675     for (MachineBasicBlock &MBB : MF) {
676       for (MachineInstr &MI : MBB) {
677         // Record relevant v_cmp / s_and_saveexec instruction pairs for
678         // replacement.
679         if (MI.getOpcode() != AndSaveExecOpcode)
680           continue;
681 
682         if (MachineInstr *VCmp =
683                 findPossibleVCMPVCMPXOptimization(MI, Exec, TRI, TII, *MRI))
684           SaveExecVCmpMapping[&MI] = VCmp;
685       }
686     }
687 
688     for (const auto &Entry : SaveExecVCmpMapping) {
689       MachineInstr *SaveExecInstr = Entry.getFirst();
690       MachineInstr *VCmpInstr = Entry.getSecond();
691 
692       if (optimizeVCMPSaveExecSequence(*SaveExecInstr, *VCmpInstr, Exec, TII,
693                                        TRI, *MRI)) {
694         SaveExecInstr->eraseFromParent();
695         VCmpInstr->eraseFromParent();
696 
697         Changed = true;
698       }
699     }
700   }
701 
702   return Changed;
703 }
704