1 //===-- AMDGPUDisassembler.hpp - Disassembler for AMDGPU ISA ---*- C++ -*--===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 /// \file 11 /// 12 /// This file contains declaration for AMDGPU ISA disassembler 13 // 14 //===----------------------------------------------------------------------===// 15 16 #ifndef LLVM_LIB_TARGET_AMDGPU_DISASSEMBLER_AMDGPUDISASSEMBLER_H 17 #define LLVM_LIB_TARGET_AMDGPU_DISASSEMBLER_AMDGPUDISASSEMBLER_H 18 19 #include "llvm/ADT/ArrayRef.h" 20 #include "llvm/MC/MCDisassembler/MCDisassembler.h" 21 #include "llvm/MC/MCDisassembler/MCRelocationInfo.h" 22 #include "llvm/MC/MCDisassembler/MCSymbolizer.h" 23 #include <algorithm> 24 #include <cstdint> 25 #include <memory> 26 27 namespace llvm { 28 29 class MCContext; 30 class MCInst; 31 class MCOperand; 32 class MCSubtargetInfo; 33 class Twine; 34 35 //===----------------------------------------------------------------------===// 36 // AMDGPUDisassembler 37 //===----------------------------------------------------------------------===// 38 39 class AMDGPUDisassembler : public MCDisassembler { 40 private: 41 mutable ArrayRef<uint8_t> Bytes; 42 mutable uint32_t Literal; 43 mutable bool HasLiteral; 44 45 public: 46 AMDGPUDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx) : 47 MCDisassembler(STI, Ctx) {} 48 49 ~AMDGPUDisassembler() override = default; 50 51 DecodeStatus getInstruction(MCInst &MI, uint64_t &Size, 52 ArrayRef<uint8_t> Bytes, uint64_t Address, 53 raw_ostream &WS, raw_ostream &CS) const override; 54 55 const char* getRegClassName(unsigned RegClassID) const; 56 57 MCOperand createRegOperand(unsigned int RegId) const; 58 MCOperand createRegOperand(unsigned RegClassID, unsigned Val) const; 59 MCOperand createSRegOperand(unsigned SRegClassID, unsigned Val) const; 60 61 MCOperand errOperand(unsigned V, const Twine& ErrMsg) const; 62 63 DecodeStatus tryDecodeInst(const uint8_t* Table, 64 MCInst &MI, 65 uint64_t Inst, 66 uint64_t Address) const; 67 68 MCOperand decodeOperand_VGPR_32(unsigned Val) const; 69 MCOperand decodeOperand_VS_32(unsigned Val) const; 70 MCOperand decodeOperand_VS_64(unsigned Val) const; 71 MCOperand decodeOperand_VSrc16(unsigned Val) const; 72 MCOperand decodeOperand_VSrcV216(unsigned Val) const; 73 74 MCOperand decodeOperand_VReg_64(unsigned Val) const; 75 MCOperand decodeOperand_VReg_96(unsigned Val) const; 76 MCOperand decodeOperand_VReg_128(unsigned Val) const; 77 78 MCOperand decodeOperand_SReg_32(unsigned Val) const; 79 MCOperand decodeOperand_SReg_32_XM0_XEXEC(unsigned Val) const; 80 MCOperand decodeOperand_SReg_64(unsigned Val) const; 81 MCOperand decodeOperand_SReg_64_XEXEC(unsigned Val) const; 82 MCOperand decodeOperand_SReg_128(unsigned Val) const; 83 MCOperand decodeOperand_SReg_256(unsigned Val) const; 84 MCOperand decodeOperand_SReg_512(unsigned Val) const; 85 86 enum OpWidthTy { 87 OPW32, 88 OPW64, 89 OPW128, 90 OPW16, 91 OPWV216, 92 OPW_LAST_, 93 OPW_FIRST_ = OPW32 94 }; 95 96 unsigned getVgprClassId(const OpWidthTy Width) const; 97 unsigned getSgprClassId(const OpWidthTy Width) const; 98 unsigned getTtmpClassId(const OpWidthTy Width) const; 99 100 static MCOperand decodeIntImmed(unsigned Imm); 101 static MCOperand decodeFPImmed(OpWidthTy Width, unsigned Imm); 102 MCOperand decodeLiteralConstant() const; 103 104 MCOperand decodeSrcOp(const OpWidthTy Width, unsigned Val) const; 105 MCOperand decodeSpecialReg32(unsigned Val) const; 106 MCOperand decodeSpecialReg64(unsigned Val) const; 107 108 MCOperand decodeSDWA9Src(const OpWidthTy Width, unsigned Val) const; 109 MCOperand decodeSDWA9Src16(unsigned Val) const; 110 MCOperand decodeSDWA9Src32(unsigned Val) const; 111 MCOperand decodeSDWA9VopcDst(unsigned Val) const; 112 }; 113 114 //===----------------------------------------------------------------------===// 115 // AMDGPUSymbolizer 116 //===----------------------------------------------------------------------===// 117 118 class AMDGPUSymbolizer : public MCSymbolizer { 119 private: 120 void *DisInfo; 121 122 public: 123 AMDGPUSymbolizer(MCContext &Ctx, std::unique_ptr<MCRelocationInfo> &&RelInfo, 124 void *disInfo) 125 : MCSymbolizer(Ctx, std::move(RelInfo)), DisInfo(disInfo) {} 126 127 bool tryAddingSymbolicOperand(MCInst &Inst, raw_ostream &cStream, 128 int64_t Value, uint64_t Address, 129 bool IsBranch, uint64_t Offset, 130 uint64_t InstSize) override; 131 132 void tryAddingPcLoadReferenceComment(raw_ostream &cStream, 133 int64_t Value, 134 uint64_t Address) override; 135 }; 136 137 } // end namespace llvm 138 139 #endif // LLVM_LIB_TARGET_AMDGPU_DISASSEMBLER_AMDGPUDISASSEMBLER_H 140