1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20e1818af8STom Stellard #include "AMDGPU.h" 21c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 22212a251cSArtem Tamazov #include "SIDefines.h" 238ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h" 24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 30ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h" 31ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 34e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 35e1818af8STom Stellard #include "llvm/MC/MCInst.h" 36e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 37528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h" 38ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 39c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 40c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 41e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 42c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 43c8fbf6ffSEugene Zelenko #include <algorithm> 44c8fbf6ffSEugene Zelenko #include <cassert> 45c8fbf6ffSEugene Zelenko #include <cstddef> 46c8fbf6ffSEugene Zelenko #include <cstdint> 47c8fbf6ffSEugene Zelenko #include <iterator> 48c8fbf6ffSEugene Zelenko #include <tuple> 49c8fbf6ffSEugene Zelenko #include <vector> 50e1818af8STom Stellard 51e1818af8STom Stellard using namespace llvm; 52e1818af8STom Stellard 53e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 54e1818af8STom Stellard 5533d806a5SStanislav Mekhanoshin #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ 5633d806a5SStanislav Mekhanoshin : AMDGPU::EncValues::SGPR_MAX_SI) 5733d806a5SStanislav Mekhanoshin 58c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 59e1818af8STom Stellard 60ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, 61ca64ef20SMatt Arsenault MCContext &Ctx, 62ca64ef20SMatt Arsenault MCInstrInfo const *MCII) : 63ca64ef20SMatt Arsenault MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), 64418e23e3SMatt Arsenault TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) { 65418e23e3SMatt Arsenault 66418e23e3SMatt Arsenault // ToDo: AMDGPUDisassembler supports only VI ISA. 67418e23e3SMatt Arsenault if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10()) 68418e23e3SMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 69418e23e3SMatt Arsenault } 70ca64ef20SMatt Arsenault 71ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 72ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 73ac106addSNikolay Haustov Inst.addOperand(Opnd); 74ac106addSNikolay Haustov return Opnd.isValid() ? 75ac106addSNikolay Haustov MCDisassembler::Success : 76de56a890SStanislav Mekhanoshin MCDisassembler::Fail; 77e1818af8STom Stellard } 78e1818af8STom Stellard 79549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 80549c89d2SSam Kolton uint16_t NameIdx) { 81549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 82549c89d2SSam Kolton if (OpIdx != -1) { 83549c89d2SSam Kolton auto I = MI.begin(); 84549c89d2SSam Kolton std::advance(I, OpIdx); 85549c89d2SSam Kolton MI.insert(I, Op); 86549c89d2SSam Kolton } 87549c89d2SSam Kolton return OpIdx; 88549c89d2SSam Kolton } 89549c89d2SSam Kolton 903381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 913381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 923381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 933381d7a2SSam Kolton 94efec1396SScott Linder // Our branches take a simm16, but we need two extra bits to account for the 95efec1396SScott Linder // factor of 4. 963381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 973381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 983381d7a2SSam Kolton 993381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 1003381d7a2SSam Kolton return MCDisassembler::Success; 1013381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 1023381d7a2SSam Kolton } 1033381d7a2SSam Kolton 1045998baccSDmitry Preobrazhensky static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm, 1055998baccSDmitry Preobrazhensky uint64_t Addr, const void *Decoder) { 1065998baccSDmitry Preobrazhensky auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1075998baccSDmitry Preobrazhensky int64_t Offset; 1085998baccSDmitry Preobrazhensky if (DAsm->isVI()) { // VI supports 20-bit unsigned offsets. 1095998baccSDmitry Preobrazhensky Offset = Imm & 0xFFFFF; 1105998baccSDmitry Preobrazhensky } else { // GFX9+ supports 21-bit signed offsets. 1115998baccSDmitry Preobrazhensky Offset = SignExtend64<21>(Imm); 1125998baccSDmitry Preobrazhensky } 1135998baccSDmitry Preobrazhensky return addOperand(Inst, MCOperand::createImm(Offset)); 1145998baccSDmitry Preobrazhensky } 1155998baccSDmitry Preobrazhensky 1160846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, 1170846c125SStanislav Mekhanoshin uint64_t Addr, const void *Decoder) { 1180846c125SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1190846c125SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeBoolReg(Val)); 1200846c125SStanislav Mekhanoshin } 1210846c125SStanislav Mekhanoshin 122363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 123363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 124ac106addSNikolay Haustov unsigned Imm, \ 125ac106addSNikolay Haustov uint64_t /*Addr*/, \ 126ac106addSNikolay Haustov const void *Decoder) { \ 127ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 128363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 129e1818af8STom Stellard } 130e1818af8STom Stellard 131363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 132363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 133e1818af8STom Stellard 134363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 1356023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 136363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 137363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 13830fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 139e1818af8STom Stellard 140363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 141363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 142363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 14391f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256) 14491f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512) 145e1818af8STom Stellard 146363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 147363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 148ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 1496023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 150363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 151363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 152363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 153363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 154363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 155e1818af8STom Stellard 15650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32) 15750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128) 15850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512) 15950d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024) 16050d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32) 16150d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64) 16250d7f464SStanislav Mekhanoshin 1634bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1644bd72361SMatt Arsenault unsigned Imm, 1654bd72361SMatt Arsenault uint64_t Addr, 1664bd72361SMatt Arsenault const void *Decoder) { 1674bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1684bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1694bd72361SMatt Arsenault } 1704bd72361SMatt Arsenault 1719be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1729be7b0d4SMatt Arsenault unsigned Imm, 1739be7b0d4SMatt Arsenault uint64_t Addr, 1749be7b0d4SMatt Arsenault const void *Decoder) { 1759be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1769be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1779be7b0d4SMatt Arsenault } 1789be7b0d4SMatt Arsenault 1799e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst, 1809e77d0c6SStanislav Mekhanoshin unsigned Imm, 1819e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1829e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1839e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1849e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1859e77d0c6SStanislav Mekhanoshin } 1869e77d0c6SStanislav Mekhanoshin 1879e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst, 1889e77d0c6SStanislav Mekhanoshin unsigned Imm, 1899e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1909e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1919e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1929e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm)); 1939e77d0c6SStanislav Mekhanoshin } 1949e77d0c6SStanislav Mekhanoshin 19550d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, 19650d7f464SStanislav Mekhanoshin unsigned Imm, 19750d7f464SStanislav Mekhanoshin uint64_t Addr, 19850d7f464SStanislav Mekhanoshin const void *Decoder) { 19950d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 20050d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512)); 20150d7f464SStanislav Mekhanoshin } 20250d7f464SStanislav Mekhanoshin 20350d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, 20450d7f464SStanislav Mekhanoshin unsigned Imm, 20550d7f464SStanislav Mekhanoshin uint64_t Addr, 20650d7f464SStanislav Mekhanoshin const void *Decoder) { 20750d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 20850d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512)); 20950d7f464SStanislav Mekhanoshin } 21050d7f464SStanislav Mekhanoshin 21150d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, 21250d7f464SStanislav Mekhanoshin unsigned Imm, 21350d7f464SStanislav Mekhanoshin uint64_t Addr, 21450d7f464SStanislav Mekhanoshin const void *Decoder) { 21550d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 21650d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512)); 21750d7f464SStanislav Mekhanoshin } 21850d7f464SStanislav Mekhanoshin 2199e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, 2209e77d0c6SStanislav Mekhanoshin unsigned Imm, 2219e77d0c6SStanislav Mekhanoshin uint64_t Addr, 2229e77d0c6SStanislav Mekhanoshin const void *Decoder) { 2239e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 2249e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm)); 2259e77d0c6SStanislav Mekhanoshin } 2269e77d0c6SStanislav Mekhanoshin 22750d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst, 22850d7f464SStanislav Mekhanoshin unsigned Imm, 22950d7f464SStanislav Mekhanoshin uint64_t Addr, 23050d7f464SStanislav Mekhanoshin const void *Decoder) { 23150d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 23250d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm)); 23350d7f464SStanislav Mekhanoshin } 23450d7f464SStanislav Mekhanoshin 235549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 236549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 237363f47a2SSam Kolton 238549c89d2SSam Kolton DECODE_SDWA(Src32) 239549c89d2SSam Kolton DECODE_SDWA(Src16) 240549c89d2SSam Kolton DECODE_SDWA(VopcDst) 241363f47a2SSam Kolton 242e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 243e1818af8STom Stellard 244e1818af8STom Stellard //===----------------------------------------------------------------------===// 245e1818af8STom Stellard // 246e1818af8STom Stellard //===----------------------------------------------------------------------===// 247e1818af8STom Stellard 2481048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 2491048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 2501048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 2511048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 252ac106addSNikolay Haustov return Res; 253ac106addSNikolay Haustov } 254ac106addSNikolay Haustov 255ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 256ac106addSNikolay Haustov MCInst &MI, 257ac106addSNikolay Haustov uint64_t Inst, 258ac106addSNikolay Haustov uint64_t Address) const { 259ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 260ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 261ac106addSNikolay Haustov MCInst TmpInst; 262ce941c9cSDmitry Preobrazhensky HasLiteral = false; 263ac106addSNikolay Haustov const auto SavedBytes = Bytes; 264ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 265ac106addSNikolay Haustov MI = TmpInst; 266ac106addSNikolay Haustov return MCDisassembler::Success; 267ac106addSNikolay Haustov } 268ac106addSNikolay Haustov Bytes = SavedBytes; 269ac106addSNikolay Haustov return MCDisassembler::Fail; 270ac106addSNikolay Haustov } 271ac106addSNikolay Haustov 272245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) { 273245b5ba3SStanislav Mekhanoshin using namespace llvm::AMDGPU::DPP; 274245b5ba3SStanislav Mekhanoshin int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi); 275245b5ba3SStanislav Mekhanoshin assert(FiIdx != -1); 276245b5ba3SStanislav Mekhanoshin if ((unsigned)FiIdx >= MI.getNumOperands()) 277245b5ba3SStanislav Mekhanoshin return false; 278245b5ba3SStanislav Mekhanoshin unsigned Fi = MI.getOperand(FiIdx).getImm(); 279245b5ba3SStanislav Mekhanoshin return Fi == DPP8_FI_0 || Fi == DPP8_FI_1; 280245b5ba3SStanislav Mekhanoshin } 281245b5ba3SStanislav Mekhanoshin 282e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 283ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 284e1818af8STom Stellard uint64_t Address, 285e1818af8STom Stellard raw_ostream &CS) const { 286e1818af8STom Stellard CommentStream = &CS; 287549c89d2SSam Kolton bool IsSDWA = false; 288e1818af8STom Stellard 289ca64ef20SMatt Arsenault unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); 290ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 291161a158eSNikolay Haustov 292ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 293ac106addSNikolay Haustov do { 294824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 295ac106addSNikolay Haustov // but it is unknown yet, so try all we can 2961048fb18SSam Kolton 297c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 298c9bdcb75SSam Kolton // encodings 2991048fb18SSam Kolton if (Bytes.size() >= 8) { 3001048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 301245b5ba3SStanislav Mekhanoshin 3029ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 3039ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address); 3049ee272f1SStanislav Mekhanoshin if (Res) { 3059ee272f1SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8) 3069ee272f1SStanislav Mekhanoshin == -1) 3079ee272f1SStanislav Mekhanoshin break; 3089ee272f1SStanislav Mekhanoshin if (convertDPP8Inst(MI) == MCDisassembler::Success) 3099ee272f1SStanislav Mekhanoshin break; 3109ee272f1SStanislav Mekhanoshin MI = MCInst(); // clear 3119ee272f1SStanislav Mekhanoshin } 3129ee272f1SStanislav Mekhanoshin } 3139ee272f1SStanislav Mekhanoshin 314245b5ba3SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address); 315245b5ba3SStanislav Mekhanoshin if (Res && convertDPP8Inst(MI) == MCDisassembler::Success) 316245b5ba3SStanislav Mekhanoshin break; 317245b5ba3SStanislav Mekhanoshin 318245b5ba3SStanislav Mekhanoshin MI = MCInst(); // clear 319245b5ba3SStanislav Mekhanoshin 3201048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 3211048fb18SSam Kolton if (Res) break; 322c9bdcb75SSam Kolton 323c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 324549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 325363f47a2SSam Kolton 326363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 327549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 3280905870fSChangpeng Fang 3298f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); 3308f3da70eSStanislav Mekhanoshin if (Res) { IsSDWA = true; break; } 3318f3da70eSStanislav Mekhanoshin 3320905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 3330905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 3340084adc5SMatt Arsenault if (Res) 3350084adc5SMatt Arsenault break; 3360084adc5SMatt Arsenault } 3370084adc5SMatt Arsenault 3380084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 3390084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 3400084adc5SMatt Arsenault // table first so we print the correct name. 3410084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 3420084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 3430084adc5SMatt Arsenault if (Res) 3440084adc5SMatt Arsenault break; 3450905870fSChangpeng Fang } 3461048fb18SSam Kolton } 3471048fb18SSam Kolton 3481048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 3491048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 3501048fb18SSam Kolton 3511048fb18SSam Kolton // Try decode 32-bit instruction 352ac106addSNikolay Haustov if (Bytes.size() < 4) break; 3531048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 3545182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); 355ac106addSNikolay Haustov if (Res) break; 356e1818af8STom Stellard 357ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 358ac106addSNikolay Haustov if (Res) break; 359ac106addSNikolay Haustov 360a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 361a0342dc9SDmitry Preobrazhensky if (Res) break; 362a0342dc9SDmitry Preobrazhensky 3639ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 3649ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address); 3659ee272f1SStanislav Mekhanoshin if (Res) break; 3669ee272f1SStanislav Mekhanoshin } 3679ee272f1SStanislav Mekhanoshin 3688f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); 3698f3da70eSStanislav Mekhanoshin if (Res) break; 3708f3da70eSStanislav Mekhanoshin 371ac106addSNikolay Haustov if (Bytes.size() < 4) break; 3721048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 3735182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); 374ac106addSNikolay Haustov if (Res) break; 375ac106addSNikolay Haustov 376ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 3771e32550dSDmitry Preobrazhensky if (Res) break; 3781e32550dSDmitry Preobrazhensky 3791e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 3808f3da70eSStanislav Mekhanoshin if (Res) break; 3818f3da70eSStanislav Mekhanoshin 3828f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); 383ac106addSNikolay Haustov } while (false); 384ac106addSNikolay Haustov 385678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 3868f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || 3878f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || 3887238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 || 3897238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 || 390603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 3918f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || 3928f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || 393edc37bacSJay Foad MI.getOpcode() == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 || 3948f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { 395678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 396549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 397678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 398678e111eSMatt Arsenault } 399678e111eSMatt Arsenault 400*f738aee0SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 401*f738aee0SStanislav Mekhanoshin (SIInstrFlags::MUBUF | SIInstrFlags::FLAT)) && 402*f738aee0SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::glc1) != -1) { 403*f738aee0SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(1), AMDGPU::OpName::glc1); 404*f738aee0SStanislav Mekhanoshin } 405*f738aee0SStanislav Mekhanoshin 406cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 407692560dcSStanislav Mekhanoshin int VAddr0Idx = 408692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 409692560dcSStanislav Mekhanoshin int RsrcIdx = 410692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 411692560dcSStanislav Mekhanoshin unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; 412692560dcSStanislav Mekhanoshin if (VAddr0Idx >= 0 && NSAArgs > 0) { 413692560dcSStanislav Mekhanoshin unsigned NSAWords = (NSAArgs + 3) / 4; 414692560dcSStanislav Mekhanoshin if (Bytes.size() < 4 * NSAWords) { 415692560dcSStanislav Mekhanoshin Res = MCDisassembler::Fail; 416692560dcSStanislav Mekhanoshin } else { 417692560dcSStanislav Mekhanoshin for (unsigned i = 0; i < NSAArgs; ++i) { 418692560dcSStanislav Mekhanoshin MI.insert(MI.begin() + VAddr0Idx + 1 + i, 419692560dcSStanislav Mekhanoshin decodeOperand_VGPR_32(Bytes[i])); 420692560dcSStanislav Mekhanoshin } 421692560dcSStanislav Mekhanoshin Bytes = Bytes.slice(4 * NSAWords); 422692560dcSStanislav Mekhanoshin } 423692560dcSStanislav Mekhanoshin } 424692560dcSStanislav Mekhanoshin 425692560dcSStanislav Mekhanoshin if (Res) 426cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 427cad7fa85SMatt Arsenault } 428cad7fa85SMatt Arsenault 429549c89d2SSam Kolton if (Res && IsSDWA) 430549c89d2SSam Kolton Res = convertSDWAInst(MI); 431549c89d2SSam Kolton 4328f3da70eSStanislav Mekhanoshin int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4338f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 4348f3da70eSStanislav Mekhanoshin if (VDstIn_Idx != -1) { 4358f3da70eSStanislav Mekhanoshin int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, 4368f3da70eSStanislav Mekhanoshin MCOI::OperandConstraint::TIED_TO); 4378f3da70eSStanislav Mekhanoshin if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || 4388f3da70eSStanislav Mekhanoshin !MI.getOperand(VDstIn_Idx).isReg() || 4398f3da70eSStanislav Mekhanoshin MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { 4408f3da70eSStanislav Mekhanoshin if (MI.getNumOperands() > (unsigned)VDstIn_Idx) 4418f3da70eSStanislav Mekhanoshin MI.erase(&MI.getOperand(VDstIn_Idx)); 4428f3da70eSStanislav Mekhanoshin insertNamedMCOperand(MI, 4438f3da70eSStanislav Mekhanoshin MCOperand::createReg(MI.getOperand(Tied).getReg()), 4448f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 4458f3da70eSStanislav Mekhanoshin } 4468f3da70eSStanislav Mekhanoshin } 4478f3da70eSStanislav Mekhanoshin 4487116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 4497116e896STim Corringham // (unless there are fewer bytes left) 4507116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 4517116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 452ac106addSNikolay Haustov return Res; 453161a158eSNikolay Haustov } 454e1818af8STom Stellard 455549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 4568f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 4578f3da70eSStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 458549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 459549c89d2SSam Kolton // VOPC - insert clamp 460549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 461549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 462549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 463549c89d2SSam Kolton if (SDst != -1) { 464549c89d2SSam Kolton // VOPC - insert VCC register as sdst 465ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 466549c89d2SSam Kolton AMDGPU::OpName::sdst); 467549c89d2SSam Kolton } else { 468549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 469549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 470549c89d2SSam Kolton } 471549c89d2SSam Kolton } 472549c89d2SSam Kolton return MCDisassembler::Success; 473549c89d2SSam Kolton } 474549c89d2SSam Kolton 475245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const { 476245b5ba3SStanislav Mekhanoshin unsigned Opc = MI.getOpcode(); 477245b5ba3SStanislav Mekhanoshin unsigned DescNumOps = MCII->get(Opc).getNumOperands(); 478245b5ba3SStanislav Mekhanoshin 479245b5ba3SStanislav Mekhanoshin // Insert dummy unused src modifiers. 480245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 481245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1) 482245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 483245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src0_modifiers); 484245b5ba3SStanislav Mekhanoshin 485245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 486245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1) 487245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 488245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src1_modifiers); 489245b5ba3SStanislav Mekhanoshin 490245b5ba3SStanislav Mekhanoshin return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail; 491245b5ba3SStanislav Mekhanoshin } 492245b5ba3SStanislav Mekhanoshin 493692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about 494692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it 495692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so. 496cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 497da4a7c01SDmitry Preobrazhensky 4980b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4990b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 5000b4eb1eaSDmitry Preobrazhensky 501cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 502cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 503692560dcSStanislav Mekhanoshin int VAddr0Idx = 504692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 505cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 506cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 5070b4eb1eaSDmitry Preobrazhensky 5080a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 5090a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 510f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 511f2674319SNicolai Haehnle AMDGPU::OpName::d16); 5120a1ff464SDmitry Preobrazhensky 5130b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 51491f503c3SStanislav Mekhanoshin if (DMaskIdx == -1 || TFEIdx == -1) {// intersect_ray 51591f503c3SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) { 51691f503c3SStanislav Mekhanoshin assert(MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_sa || 51791f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_nsa || 51891f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_sa || 51991f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_nsa); 52091f503c3SStanislav Mekhanoshin addOperand(MI, MCOperand::createImm(1)); 52191f503c3SStanislav Mekhanoshin } 52291f503c3SStanislav Mekhanoshin return MCDisassembler::Success; 52391f503c3SStanislav Mekhanoshin } 5240b4eb1eaSDmitry Preobrazhensky 525692560dcSStanislav Mekhanoshin const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); 526da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 527f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 5280b4eb1eaSDmitry Preobrazhensky 529692560dcSStanislav Mekhanoshin bool IsNSA = false; 530692560dcSStanislav Mekhanoshin unsigned AddrSize = Info->VAddrDwords; 531cad7fa85SMatt Arsenault 532692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 533692560dcSStanislav Mekhanoshin unsigned DimIdx = 534692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); 535692560dcSStanislav Mekhanoshin const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 536692560dcSStanislav Mekhanoshin AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 537692560dcSStanislav Mekhanoshin const AMDGPU::MIMGDimInfo *Dim = 538692560dcSStanislav Mekhanoshin AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); 539692560dcSStanislav Mekhanoshin 540692560dcSStanislav Mekhanoshin AddrSize = BaseOpcode->NumExtraArgs + 541692560dcSStanislav Mekhanoshin (BaseOpcode->Gradients ? Dim->NumGradients : 0) + 542692560dcSStanislav Mekhanoshin (BaseOpcode->Coordinates ? Dim->NumCoords : 0) + 543692560dcSStanislav Mekhanoshin (BaseOpcode->LodOrClampOrMip ? 1 : 0); 544692560dcSStanislav Mekhanoshin IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; 545692560dcSStanislav Mekhanoshin if (!IsNSA) { 546692560dcSStanislav Mekhanoshin if (AddrSize > 8) 547692560dcSStanislav Mekhanoshin AddrSize = 16; 548692560dcSStanislav Mekhanoshin else if (AddrSize > 4) 549692560dcSStanislav Mekhanoshin AddrSize = 8; 550692560dcSStanislav Mekhanoshin } else { 551692560dcSStanislav Mekhanoshin if (AddrSize > Info->VAddrDwords) { 552692560dcSStanislav Mekhanoshin // The NSA encoding does not contain enough operands for the combination 553692560dcSStanislav Mekhanoshin // of base opcode / dimension. Should this be an error? 5540a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 555692560dcSStanislav Mekhanoshin } 556692560dcSStanislav Mekhanoshin } 557692560dcSStanislav Mekhanoshin } 558692560dcSStanislav Mekhanoshin 559692560dcSStanislav Mekhanoshin unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 560692560dcSStanislav Mekhanoshin unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); 5610a1ff464SDmitry Preobrazhensky 562f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 5630a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 5640a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 5650a1ff464SDmitry Preobrazhensky } 5660a1ff464SDmitry Preobrazhensky 5670a1ff464SDmitry Preobrazhensky // FIXME: Add tfe support 5680a1ff464SDmitry Preobrazhensky if (MI.getOperand(TFEIdx).getImm()) 569cad7fa85SMatt Arsenault return MCDisassembler::Success; 570cad7fa85SMatt Arsenault 571692560dcSStanislav Mekhanoshin if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) 572f2674319SNicolai Haehnle return MCDisassembler::Success; 573692560dcSStanislav Mekhanoshin 574692560dcSStanislav Mekhanoshin int NewOpcode = 575692560dcSStanislav Mekhanoshin AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); 5760ab200b6SNicolai Haehnle if (NewOpcode == -1) 5770ab200b6SNicolai Haehnle return MCDisassembler::Success; 5780b4eb1eaSDmitry Preobrazhensky 579692560dcSStanislav Mekhanoshin // Widen the register to the correct number of enabled channels. 580692560dcSStanislav Mekhanoshin unsigned NewVdata = AMDGPU::NoRegister; 581692560dcSStanislav Mekhanoshin if (DstSize != Info->VDataDwords) { 582692560dcSStanislav Mekhanoshin auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 583cad7fa85SMatt Arsenault 5840b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 585cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 5860b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 5870b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 5880b4eb1eaSDmitry Preobrazhensky 589692560dcSStanislav Mekhanoshin NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 590692560dcSStanislav Mekhanoshin &MRI.getRegClass(DataRCID)); 591cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 592cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 593cad7fa85SMatt Arsenault // components exceeds the register count. 594cad7fa85SMatt Arsenault return MCDisassembler::Success; 595cad7fa85SMatt Arsenault } 596692560dcSStanislav Mekhanoshin } 597692560dcSStanislav Mekhanoshin 598692560dcSStanislav Mekhanoshin unsigned NewVAddr0 = AMDGPU::NoRegister; 599692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && 600692560dcSStanislav Mekhanoshin AddrSize != Info->VAddrDwords) { 601692560dcSStanislav Mekhanoshin unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); 602692560dcSStanislav Mekhanoshin unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); 603692560dcSStanislav Mekhanoshin VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; 604692560dcSStanislav Mekhanoshin 605692560dcSStanislav Mekhanoshin auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; 606692560dcSStanislav Mekhanoshin NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, 607692560dcSStanislav Mekhanoshin &MRI.getRegClass(AddrRCID)); 608692560dcSStanislav Mekhanoshin if (NewVAddr0 == AMDGPU::NoRegister) 609692560dcSStanislav Mekhanoshin return MCDisassembler::Success; 610692560dcSStanislav Mekhanoshin } 611cad7fa85SMatt Arsenault 612cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 613692560dcSStanislav Mekhanoshin 614692560dcSStanislav Mekhanoshin if (NewVdata != AMDGPU::NoRegister) { 615cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 6160b4eb1eaSDmitry Preobrazhensky 617da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 6180b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 6190b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 6200b4eb1eaSDmitry Preobrazhensky } 621692560dcSStanislav Mekhanoshin } 622692560dcSStanislav Mekhanoshin 623692560dcSStanislav Mekhanoshin if (NewVAddr0 != AMDGPU::NoRegister) { 624692560dcSStanislav Mekhanoshin MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); 625692560dcSStanislav Mekhanoshin } else if (IsNSA) { 626692560dcSStanislav Mekhanoshin assert(AddrSize <= Info->VAddrDwords); 627692560dcSStanislav Mekhanoshin MI.erase(MI.begin() + VAddr0Idx + AddrSize, 628692560dcSStanislav Mekhanoshin MI.begin() + VAddr0Idx + Info->VAddrDwords); 629692560dcSStanislav Mekhanoshin } 6300b4eb1eaSDmitry Preobrazhensky 631cad7fa85SMatt Arsenault return MCDisassembler::Success; 632cad7fa85SMatt Arsenault } 633cad7fa85SMatt Arsenault 634ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 635ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 636ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 637e1818af8STom Stellard } 638e1818af8STom Stellard 639ac106addSNikolay Haustov inline 640ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 641ac106addSNikolay Haustov const Twine& ErrMsg) const { 642ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 643ac106addSNikolay Haustov 644ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 645ac106addSNikolay Haustov // return MCOperand::createError(V); 646ac106addSNikolay Haustov return MCOperand(); 647ac106addSNikolay Haustov } 648ac106addSNikolay Haustov 649ac106addSNikolay Haustov inline 650ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 651ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 652ac106addSNikolay Haustov } 653ac106addSNikolay Haustov 654ac106addSNikolay Haustov inline 655ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 656ac106addSNikolay Haustov unsigned Val) const { 657ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 658ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 659ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 660ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 661ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 662ac106addSNikolay Haustov } 663ac106addSNikolay Haustov 664ac106addSNikolay Haustov inline 665ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 666ac106addSNikolay Haustov unsigned Val) const { 667ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 668ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 669ac106addSNikolay Haustov int shift = 0; 670ac106addSNikolay Haustov switch (SRegClassID) { 671ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 672212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 673212a251cSArtem Tamazov break; 674ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 675212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 676212a251cSArtem Tamazov shift = 1; 677212a251cSArtem Tamazov break; 678212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 679212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 680ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 681ac106addSNikolay Haustov // this bundle? 68227134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 68327134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 684ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 685ac106addSNikolay Haustov // this bundle? 68627134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 68727134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 688212a251cSArtem Tamazov shift = 2; 689212a251cSArtem Tamazov break; 690ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 691ac106addSNikolay Haustov // this bundle? 692212a251cSArtem Tamazov default: 69392b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 694ac106addSNikolay Haustov } 69592b355b1SMatt Arsenault 69692b355b1SMatt Arsenault if (Val % (1 << shift)) { 697ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 698ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 69992b355b1SMatt Arsenault } 70092b355b1SMatt Arsenault 701ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 702ac106addSNikolay Haustov } 703ac106addSNikolay Haustov 704ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 705212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 706ac106addSNikolay Haustov } 707ac106addSNikolay Haustov 708ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 709212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 710ac106addSNikolay Haustov } 711ac106addSNikolay Haustov 71230fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 71330fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 71430fc5239SDmitry Preobrazhensky } 71530fc5239SDmitry Preobrazhensky 7164bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 7174bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 7184bd72361SMatt Arsenault } 7194bd72361SMatt Arsenault 7209be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 7219be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 7229be7b0d4SMatt Arsenault } 7239be7b0d4SMatt Arsenault 724ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 725cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 726cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 727cb540bc0SMatt Arsenault // high bit. 728cb540bc0SMatt Arsenault Val &= 255; 729cb540bc0SMatt Arsenault 730ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 731ac106addSNikolay Haustov } 732ac106addSNikolay Haustov 7336023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 7346023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 7356023d599SDmitry Preobrazhensky } 7366023d599SDmitry Preobrazhensky 7379e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const { 7389e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255); 7399e77d0c6SStanislav Mekhanoshin } 7409e77d0c6SStanislav Mekhanoshin 7419e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const { 7429e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255); 7439e77d0c6SStanislav Mekhanoshin } 7449e77d0c6SStanislav Mekhanoshin 7459e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const { 7469e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255); 7479e77d0c6SStanislav Mekhanoshin } 7489e77d0c6SStanislav Mekhanoshin 7499e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const { 7509e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255); 7519e77d0c6SStanislav Mekhanoshin } 7529e77d0c6SStanislav Mekhanoshin 7539e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const { 7549e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW32, Val); 7559e77d0c6SStanislav Mekhanoshin } 7569e77d0c6SStanislav Mekhanoshin 7579e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const { 7589e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW64, Val); 7599e77d0c6SStanislav Mekhanoshin } 7609e77d0c6SStanislav Mekhanoshin 761ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 762ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 763ac106addSNikolay Haustov } 764ac106addSNikolay Haustov 765ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 766ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 767ac106addSNikolay Haustov } 768ac106addSNikolay Haustov 769ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 770ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 771ac106addSNikolay Haustov } 772ac106addSNikolay Haustov 7739e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const { 7749e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_256RegClassID, Val); 7759e77d0c6SStanislav Mekhanoshin } 7769e77d0c6SStanislav Mekhanoshin 7779e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const { 7789e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_512RegClassID, Val); 7799e77d0c6SStanislav Mekhanoshin } 7809e77d0c6SStanislav Mekhanoshin 781ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 782ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 783ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 784ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 785212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 786ac106addSNikolay Haustov } 787ac106addSNikolay Haustov 788640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 789640c44b8SMatt Arsenault unsigned Val) const { 790640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 79138e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 79238e496b1SArtem Tamazov } 79338e496b1SArtem Tamazov 794ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 795ca7b0a17SMatt Arsenault unsigned Val) const { 796ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 797ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 798ca7b0a17SMatt Arsenault } 799ca7b0a17SMatt Arsenault 8006023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 8016023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 8026023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 8036023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 8046023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 8056023d599SDmitry Preobrazhensky } 8066023d599SDmitry Preobrazhensky 807ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 808640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 809640c44b8SMatt Arsenault } 810640c44b8SMatt Arsenault 811640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 812212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 813ac106addSNikolay Haustov } 814ac106addSNikolay Haustov 815ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 816212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 817ac106addSNikolay Haustov } 818ac106addSNikolay Haustov 819ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 82027134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 821ac106addSNikolay Haustov } 822ac106addSNikolay Haustov 823ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 82427134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 825ac106addSNikolay Haustov } 826ac106addSNikolay Haustov 827ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 828ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 829ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 830ac106addSNikolay Haustov // ToDo: deal with float/double constants 831ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 832ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 833ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 834ac106addSNikolay Haustov Twine(Bytes.size())); 835ce941c9cSDmitry Preobrazhensky } 836ce941c9cSDmitry Preobrazhensky HasLiteral = true; 837ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 838ce941c9cSDmitry Preobrazhensky } 839ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 840ac106addSNikolay Haustov } 841ac106addSNikolay Haustov 842ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 843212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 844c8fbf6ffSEugene Zelenko 845212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 846212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 847212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 848212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 849212a251cSArtem Tamazov // Cast prevents negative overflow. 850ac106addSNikolay Haustov } 851ac106addSNikolay Haustov 8524bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 8534bd72361SMatt Arsenault switch (Imm) { 8544bd72361SMatt Arsenault case 240: 8554bd72361SMatt Arsenault return FloatToBits(0.5f); 8564bd72361SMatt Arsenault case 241: 8574bd72361SMatt Arsenault return FloatToBits(-0.5f); 8584bd72361SMatt Arsenault case 242: 8594bd72361SMatt Arsenault return FloatToBits(1.0f); 8604bd72361SMatt Arsenault case 243: 8614bd72361SMatt Arsenault return FloatToBits(-1.0f); 8624bd72361SMatt Arsenault case 244: 8634bd72361SMatt Arsenault return FloatToBits(2.0f); 8644bd72361SMatt Arsenault case 245: 8654bd72361SMatt Arsenault return FloatToBits(-2.0f); 8664bd72361SMatt Arsenault case 246: 8674bd72361SMatt Arsenault return FloatToBits(4.0f); 8684bd72361SMatt Arsenault case 247: 8694bd72361SMatt Arsenault return FloatToBits(-4.0f); 8704bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8714bd72361SMatt Arsenault return 0x3e22f983; 8724bd72361SMatt Arsenault default: 8734bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8744bd72361SMatt Arsenault } 8754bd72361SMatt Arsenault } 8764bd72361SMatt Arsenault 8774bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 8784bd72361SMatt Arsenault switch (Imm) { 8794bd72361SMatt Arsenault case 240: 8804bd72361SMatt Arsenault return DoubleToBits(0.5); 8814bd72361SMatt Arsenault case 241: 8824bd72361SMatt Arsenault return DoubleToBits(-0.5); 8834bd72361SMatt Arsenault case 242: 8844bd72361SMatt Arsenault return DoubleToBits(1.0); 8854bd72361SMatt Arsenault case 243: 8864bd72361SMatt Arsenault return DoubleToBits(-1.0); 8874bd72361SMatt Arsenault case 244: 8884bd72361SMatt Arsenault return DoubleToBits(2.0); 8894bd72361SMatt Arsenault case 245: 8904bd72361SMatt Arsenault return DoubleToBits(-2.0); 8914bd72361SMatt Arsenault case 246: 8924bd72361SMatt Arsenault return DoubleToBits(4.0); 8934bd72361SMatt Arsenault case 247: 8944bd72361SMatt Arsenault return DoubleToBits(-4.0); 8954bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8964bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 8974bd72361SMatt Arsenault default: 8984bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8994bd72361SMatt Arsenault } 9004bd72361SMatt Arsenault } 9014bd72361SMatt Arsenault 9024bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 9034bd72361SMatt Arsenault switch (Imm) { 9044bd72361SMatt Arsenault case 240: 9054bd72361SMatt Arsenault return 0x3800; 9064bd72361SMatt Arsenault case 241: 9074bd72361SMatt Arsenault return 0xB800; 9084bd72361SMatt Arsenault case 242: 9094bd72361SMatt Arsenault return 0x3C00; 9104bd72361SMatt Arsenault case 243: 9114bd72361SMatt Arsenault return 0xBC00; 9124bd72361SMatt Arsenault case 244: 9134bd72361SMatt Arsenault return 0x4000; 9144bd72361SMatt Arsenault case 245: 9154bd72361SMatt Arsenault return 0xC000; 9164bd72361SMatt Arsenault case 246: 9174bd72361SMatt Arsenault return 0x4400; 9184bd72361SMatt Arsenault case 247: 9194bd72361SMatt Arsenault return 0xC400; 9204bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 9214bd72361SMatt Arsenault return 0x3118; 9224bd72361SMatt Arsenault default: 9234bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 9244bd72361SMatt Arsenault } 9254bd72361SMatt Arsenault } 9264bd72361SMatt Arsenault 9274bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 928212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 929212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 9304bd72361SMatt Arsenault 931e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 9324bd72361SMatt Arsenault switch (Width) { 9334bd72361SMatt Arsenault case OPW32: 9349e77d0c6SStanislav Mekhanoshin case OPW128: // splat constants 9359e77d0c6SStanislav Mekhanoshin case OPW512: 9369e77d0c6SStanislav Mekhanoshin case OPW1024: 9374bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 9384bd72361SMatt Arsenault case OPW64: 9394bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 9404bd72361SMatt Arsenault case OPW16: 9419be7b0d4SMatt Arsenault case OPWV216: 9424bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 9434bd72361SMatt Arsenault default: 9444bd72361SMatt Arsenault llvm_unreachable("implement me"); 945e1818af8STom Stellard } 946e1818af8STom Stellard } 947e1818af8STom Stellard 948212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 949e1818af8STom Stellard using namespace AMDGPU; 950c8fbf6ffSEugene Zelenko 951212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 952212a251cSArtem Tamazov switch (Width) { 953212a251cSArtem Tamazov default: // fall 9544bd72361SMatt Arsenault case OPW32: 9554bd72361SMatt Arsenault case OPW16: 9569be7b0d4SMatt Arsenault case OPWV216: 9574bd72361SMatt Arsenault return VGPR_32RegClassID; 958212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 959212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 960212a251cSArtem Tamazov } 961212a251cSArtem Tamazov } 962212a251cSArtem Tamazov 9639e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const { 9649e77d0c6SStanislav Mekhanoshin using namespace AMDGPU; 9659e77d0c6SStanislav Mekhanoshin 9669e77d0c6SStanislav Mekhanoshin assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 9679e77d0c6SStanislav Mekhanoshin switch (Width) { 9689e77d0c6SStanislav Mekhanoshin default: // fall 9699e77d0c6SStanislav Mekhanoshin case OPW32: 9709e77d0c6SStanislav Mekhanoshin case OPW16: 9719e77d0c6SStanislav Mekhanoshin case OPWV216: 9729e77d0c6SStanislav Mekhanoshin return AGPR_32RegClassID; 9739e77d0c6SStanislav Mekhanoshin case OPW64: return AReg_64RegClassID; 9749e77d0c6SStanislav Mekhanoshin case OPW128: return AReg_128RegClassID; 975d625b4b0SJay Foad case OPW256: return AReg_256RegClassID; 9769e77d0c6SStanislav Mekhanoshin case OPW512: return AReg_512RegClassID; 9779e77d0c6SStanislav Mekhanoshin case OPW1024: return AReg_1024RegClassID; 9789e77d0c6SStanislav Mekhanoshin } 9799e77d0c6SStanislav Mekhanoshin } 9809e77d0c6SStanislav Mekhanoshin 9819e77d0c6SStanislav Mekhanoshin 982212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 983212a251cSArtem Tamazov using namespace AMDGPU; 984c8fbf6ffSEugene Zelenko 985212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 986212a251cSArtem Tamazov switch (Width) { 987212a251cSArtem Tamazov default: // fall 9884bd72361SMatt Arsenault case OPW32: 9894bd72361SMatt Arsenault case OPW16: 9909be7b0d4SMatt Arsenault case OPWV216: 9914bd72361SMatt Arsenault return SGPR_32RegClassID; 992212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 993212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 99427134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 99527134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 996212a251cSArtem Tamazov } 997212a251cSArtem Tamazov } 998212a251cSArtem Tamazov 999212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 1000212a251cSArtem Tamazov using namespace AMDGPU; 1001c8fbf6ffSEugene Zelenko 1002212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1003212a251cSArtem Tamazov switch (Width) { 1004212a251cSArtem Tamazov default: // fall 10054bd72361SMatt Arsenault case OPW32: 10064bd72361SMatt Arsenault case OPW16: 10079be7b0d4SMatt Arsenault case OPWV216: 10084bd72361SMatt Arsenault return TTMP_32RegClassID; 1009212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 1010212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 101127134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 101227134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 1013212a251cSArtem Tamazov } 1014212a251cSArtem Tamazov } 1015212a251cSArtem Tamazov 1016ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 1017ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1018ac2b0264SDmitry Preobrazhensky 101933d806a5SStanislav Mekhanoshin unsigned TTmpMin = 102033d806a5SStanislav Mekhanoshin (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN; 102133d806a5SStanislav Mekhanoshin unsigned TTmpMax = 102233d806a5SStanislav Mekhanoshin (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX; 1023ac2b0264SDmitry Preobrazhensky 1024ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 1025ac2b0264SDmitry Preobrazhensky } 1026ac2b0264SDmitry Preobrazhensky 1027212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 1028212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1029c8fbf6ffSEugene Zelenko 10309e77d0c6SStanislav Mekhanoshin assert(Val < 1024); // enum10 10319e77d0c6SStanislav Mekhanoshin 10329e77d0c6SStanislav Mekhanoshin bool IsAGPR = Val & 512; 10339e77d0c6SStanislav Mekhanoshin Val &= 511; 1034ac106addSNikolay Haustov 1035212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 10369e77d0c6SStanislav Mekhanoshin return createRegOperand(IsAGPR ? getAgprClassId(Width) 10379e77d0c6SStanislav Mekhanoshin : getVgprClassId(Width), Val - VGPR_MIN); 1038212a251cSArtem Tamazov } 1039b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 1040b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 1041212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 1042212a251cSArtem Tamazov } 1043ac2b0264SDmitry Preobrazhensky 1044ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1045ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1046ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 1047212a251cSArtem Tamazov } 1048ac106addSNikolay Haustov 1049212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 1050ac106addSNikolay Haustov return decodeIntImmed(Val); 1051ac106addSNikolay Haustov 1052212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 10534bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 1054ac106addSNikolay Haustov 1055212a251cSArtem Tamazov if (Val == LITERAL_CONST) 1056ac106addSNikolay Haustov return decodeLiteralConstant(); 1057ac106addSNikolay Haustov 10584bd72361SMatt Arsenault switch (Width) { 10594bd72361SMatt Arsenault case OPW32: 10604bd72361SMatt Arsenault case OPW16: 10619be7b0d4SMatt Arsenault case OPWV216: 10624bd72361SMatt Arsenault return decodeSpecialReg32(Val); 10634bd72361SMatt Arsenault case OPW64: 10644bd72361SMatt Arsenault return decodeSpecialReg64(Val); 10654bd72361SMatt Arsenault default: 10664bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 10674bd72361SMatt Arsenault } 1068ac106addSNikolay Haustov } 1069ac106addSNikolay Haustov 107027134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 107127134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 107227134953SDmitry Preobrazhensky 107327134953SDmitry Preobrazhensky assert(Val < 128); 107427134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 107527134953SDmitry Preobrazhensky 107627134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 107727134953SDmitry Preobrazhensky assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 107827134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 107927134953SDmitry Preobrazhensky } 108027134953SDmitry Preobrazhensky 108127134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 108227134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 108327134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 108427134953SDmitry Preobrazhensky } 108527134953SDmitry Preobrazhensky 108627134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 108727134953SDmitry Preobrazhensky } 108827134953SDmitry Preobrazhensky 1089ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 1090ac106addSNikolay Haustov using namespace AMDGPU; 1091c8fbf6ffSEugene Zelenko 1092e1818af8STom Stellard switch (Val) { 1093ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 1094ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 10953afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 10963afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 1097ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 1098ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 1099137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA_LO); 1100137976faSDmitry Preobrazhensky case 109: return createRegOperand(TBA_HI); 1101137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA_LO); 1102137976faSDmitry Preobrazhensky case 111: return createRegOperand(TMA_HI); 1103ac106addSNikolay Haustov case 124: return createRegOperand(M0); 110433d806a5SStanislav Mekhanoshin case 125: return createRegOperand(SGPR_NULL); 1105ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 1106ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 1107a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 1108a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 1109a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 1110a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1111137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 11129111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 11139111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 11149111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1115942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 1116ac106addSNikolay Haustov default: break; 1117e1818af8STom Stellard } 1118ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1119e1818af8STom Stellard } 1120e1818af8STom Stellard 1121ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 1122161a158eSNikolay Haustov using namespace AMDGPU; 1123c8fbf6ffSEugene Zelenko 1124161a158eSNikolay Haustov switch (Val) { 1125ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 11263afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 1127ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 1128137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA); 1129137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA); 11309bd76367SDmitry Preobrazhensky case 125: return createRegOperand(SGPR_NULL); 1131ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 1132137976faSDmitry Preobrazhensky case 235: return createRegOperand(SRC_SHARED_BASE); 1133137976faSDmitry Preobrazhensky case 236: return createRegOperand(SRC_SHARED_LIMIT); 1134137976faSDmitry Preobrazhensky case 237: return createRegOperand(SRC_PRIVATE_BASE); 1135137976faSDmitry Preobrazhensky case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1136137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 11379111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 11389111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 11399111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1140ac106addSNikolay Haustov default: break; 1141161a158eSNikolay Haustov } 1142ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1143161a158eSNikolay Haustov } 1144161a158eSNikolay Haustov 1145549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 11466b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 1147363f47a2SSam Kolton using namespace AMDGPU::SDWA; 11486b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1149363f47a2SSam Kolton 115033d806a5SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 115133d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 1152da644c02SStanislav Mekhanoshin // XXX: cast to int is needed to avoid stupid warning: 1153a179d25bSSam Kolton // compare with unsigned is always true 1154da644c02SStanislav Mekhanoshin if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && 1155363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 1156363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 1157363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 1158363f47a2SSam Kolton } 1159363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 116033d806a5SStanislav Mekhanoshin Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 116133d806a5SStanislav Mekhanoshin : SDWA9EncValues::SRC_SGPR_MAX_SI)) { 1162363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 1163363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 1164363f47a2SSam Kolton } 1165ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 1166ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 1167ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 1168ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 1169ac2b0264SDmitry Preobrazhensky } 1170363f47a2SSam Kolton 11716b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 11726b65f7c3SDmitry Preobrazhensky 11736b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 11746b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 11756b65f7c3SDmitry Preobrazhensky 11766b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 11776b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 11786b65f7c3SDmitry Preobrazhensky 11796b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 1180549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 1181549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 1182549c89d2SSam Kolton } 1183549c89d2SSam Kolton llvm_unreachable("unsupported target"); 1184363f47a2SSam Kolton } 1185363f47a2SSam Kolton 1186549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 1187549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 1188363f47a2SSam Kolton } 1189363f47a2SSam Kolton 1190549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 1191549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 1192363f47a2SSam Kolton } 1193363f47a2SSam Kolton 1194549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 1195363f47a2SSam Kolton using namespace AMDGPU::SDWA; 1196363f47a2SSam Kolton 119733d806a5SStanislav Mekhanoshin assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 119833d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && 119933d806a5SStanislav Mekhanoshin "SDWAVopcDst should be present only on GFX9+"); 120033d806a5SStanislav Mekhanoshin 1201ab4f2ea7SStanislav Mekhanoshin bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64]; 1202ab4f2ea7SStanislav Mekhanoshin 1203363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 1204363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 1205ac2b0264SDmitry Preobrazhensky 1206ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1207ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1208434d5925SDmitry Preobrazhensky auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32); 1209434d5925SDmitry Preobrazhensky return createSRegOperand(TTmpClsId, TTmpIdx); 121033d806a5SStanislav Mekhanoshin } else if (Val > SGPR_MAX) { 1211ab4f2ea7SStanislav Mekhanoshin return IsWave64 ? decodeSpecialReg64(Val) 1212ab4f2ea7SStanislav Mekhanoshin : decodeSpecialReg32(Val); 1213363f47a2SSam Kolton } else { 1214ab4f2ea7SStanislav Mekhanoshin return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val); 1215363f47a2SSam Kolton } 1216363f47a2SSam Kolton } else { 1217ab4f2ea7SStanislav Mekhanoshin return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO); 1218363f47a2SSam Kolton } 1219363f47a2SSam Kolton } 1220363f47a2SSam Kolton 1221ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const { 1222ab4f2ea7SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ? 1223ab4f2ea7SStanislav Mekhanoshin decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val); 1224ab4f2ea7SStanislav Mekhanoshin } 1225ab4f2ea7SStanislav Mekhanoshin 1226ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 1227ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 1228ac2b0264SDmitry Preobrazhensky } 1229ac2b0264SDmitry Preobrazhensky 1230ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const { 1231ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; 1232ac2b0264SDmitry Preobrazhensky } 1233ac2b0264SDmitry Preobrazhensky 123433d806a5SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX10() const { 123533d806a5SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureGFX10]; 123633d806a5SStanislav Mekhanoshin } 123733d806a5SStanislav Mekhanoshin 12383381d7a2SSam Kolton //===----------------------------------------------------------------------===// 1239528057c1SRonak Chauhan // AMDGPU specific symbol handling 1240528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 1241528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1242528057c1SRonak Chauhan do { \ 1243528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1244528057c1SRonak Chauhan << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1245528057c1SRonak Chauhan } while (0) 1246528057c1SRonak Chauhan 1247528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1248528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1( 1249528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1250528057c1SRonak Chauhan using namespace amdhsa; 1251528057c1SRonak Chauhan StringRef Indent = "\t"; 1252528057c1SRonak Chauhan 1253528057c1SRonak Chauhan // We cannot accurately backward compute #VGPRs used from 1254528057c1SRonak Chauhan // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same 1255528057c1SRonak Chauhan // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we 1256528057c1SRonak Chauhan // simply calculate the inverse of what the assembler does. 1257528057c1SRonak Chauhan 1258528057c1SRonak Chauhan uint32_t GranulatedWorkitemVGPRCount = 1259528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >> 1260528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT; 1261528057c1SRonak Chauhan 1262528057c1SRonak Chauhan uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) * 1263528057c1SRonak Chauhan AMDGPU::IsaInfo::getVGPREncodingGranule(&STI); 1264528057c1SRonak Chauhan 1265528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n'; 1266528057c1SRonak Chauhan 1267528057c1SRonak Chauhan // We cannot backward compute values used to calculate 1268528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following 1269528057c1SRonak Chauhan // directives can't be computed: 1270528057c1SRonak Chauhan // .amdhsa_reserve_vcc 1271528057c1SRonak Chauhan // .amdhsa_reserve_flat_scratch 1272528057c1SRonak Chauhan // .amdhsa_reserve_xnack_mask 1273528057c1SRonak Chauhan // They take their respective default values if not specified in the assembly. 1274528057c1SRonak Chauhan // 1275528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1276528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK) 1277528057c1SRonak Chauhan // 1278528057c1SRonak Chauhan // We compute the inverse as though all directives apart from NEXT_FREE_SGPR 1279528057c1SRonak Chauhan // are set to 0. So while disassembling we consider that: 1280528057c1SRonak Chauhan // 1281528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1282528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + 0 + 0 + 0) 1283528057c1SRonak Chauhan // 1284528057c1SRonak Chauhan // The disassembler cannot recover the original values of those 3 directives. 1285528057c1SRonak Chauhan 1286528057c1SRonak Chauhan uint32_t GranulatedWavefrontSGPRCount = 1287528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >> 1288528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT; 1289528057c1SRonak Chauhan 1290528057c1SRonak Chauhan if (isGFX10() && GranulatedWavefrontSGPRCount) 1291528057c1SRonak Chauhan return MCDisassembler::Fail; 1292528057c1SRonak Chauhan 1293528057c1SRonak Chauhan uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) * 1294528057c1SRonak Chauhan AMDGPU::IsaInfo::getSGPREncodingGranule(&STI); 1295528057c1SRonak Chauhan 1296528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n'; 1297528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n'; 1298528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n'; 1299528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n"; 1300528057c1SRonak Chauhan 1301528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY) 1302528057c1SRonak Chauhan return MCDisassembler::Fail; 1303528057c1SRonak Chauhan 1304528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_32", 1305528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32); 1306528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64", 1307528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64); 1308528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32", 1309528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32); 1310528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64", 1311528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64); 1312528057c1SRonak Chauhan 1313528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV) 1314528057c1SRonak Chauhan return MCDisassembler::Fail; 1315528057c1SRonak Chauhan 1316528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP); 1317528057c1SRonak Chauhan 1318528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE) 1319528057c1SRonak Chauhan return MCDisassembler::Fail; 1320528057c1SRonak Chauhan 1321528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE); 1322528057c1SRonak Chauhan 1323528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY) 1324528057c1SRonak Chauhan return MCDisassembler::Fail; 1325528057c1SRonak Chauhan 1326528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER) 1327528057c1SRonak Chauhan return MCDisassembler::Fail; 1328528057c1SRonak Chauhan 1329528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL); 1330528057c1SRonak Chauhan 1331528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0) 1332528057c1SRonak Chauhan return MCDisassembler::Fail; 1333528057c1SRonak Chauhan 1334528057c1SRonak Chauhan if (isGFX10()) { 1335528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode", 1336528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_WGP_MODE); 1337528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED); 1338528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS); 1339528057c1SRonak Chauhan } 1340528057c1SRonak Chauhan return MCDisassembler::Success; 1341528057c1SRonak Chauhan } 1342528057c1SRonak Chauhan 1343528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1344528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2( 1345528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1346528057c1SRonak Chauhan using namespace amdhsa; 1347528057c1SRonak Chauhan StringRef Indent = "\t"; 1348528057c1SRonak Chauhan PRINT_DIRECTIVE( 1349528057c1SRonak Chauhan ".amdhsa_system_sgpr_private_segment_wavefront_offset", 1350528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_PRIVATE_SEGMENT_WAVEFRONT_OFFSET); 1351528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x", 1352528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X); 1353528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y", 1354528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y); 1355528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z", 1356528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z); 1357528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info", 1358528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO); 1359528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id", 1360528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID); 1361528057c1SRonak Chauhan 1362528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH) 1363528057c1SRonak Chauhan return MCDisassembler::Fail; 1364528057c1SRonak Chauhan 1365528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY) 1366528057c1SRonak Chauhan return MCDisassembler::Fail; 1367528057c1SRonak Chauhan 1368528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE) 1369528057c1SRonak Chauhan return MCDisassembler::Fail; 1370528057c1SRonak Chauhan 1371528057c1SRonak Chauhan PRINT_DIRECTIVE( 1372528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_invalid_op", 1373528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION); 1374528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src", 1375528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE); 1376528057c1SRonak Chauhan PRINT_DIRECTIVE( 1377528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_div_zero", 1378528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO); 1379528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow", 1380528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW); 1381528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow", 1382528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW); 1383528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact", 1384528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT); 1385528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero", 1386528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO); 1387528057c1SRonak Chauhan 1388528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0) 1389528057c1SRonak Chauhan return MCDisassembler::Fail; 1390528057c1SRonak Chauhan 1391528057c1SRonak Chauhan return MCDisassembler::Success; 1392528057c1SRonak Chauhan } 1393528057c1SRonak Chauhan 1394528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1395528057c1SRonak Chauhan 1396528057c1SRonak Chauhan MCDisassembler::DecodeStatus 1397528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective( 1398528057c1SRonak Chauhan DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes, 1399528057c1SRonak Chauhan raw_string_ostream &KdStream) const { 1400528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1401528057c1SRonak Chauhan do { \ 1402528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1403528057c1SRonak Chauhan << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1404528057c1SRonak Chauhan } while (0) 1405528057c1SRonak Chauhan 1406528057c1SRonak Chauhan uint16_t TwoByteBuffer = 0; 1407528057c1SRonak Chauhan uint32_t FourByteBuffer = 0; 1408528057c1SRonak Chauhan uint64_t EightByteBuffer = 0; 1409528057c1SRonak Chauhan 1410528057c1SRonak Chauhan StringRef ReservedBytes; 1411528057c1SRonak Chauhan StringRef Indent = "\t"; 1412528057c1SRonak Chauhan 1413528057c1SRonak Chauhan assert(Bytes.size() == 64); 1414528057c1SRonak Chauhan DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8); 1415528057c1SRonak Chauhan 1416528057c1SRonak Chauhan switch (Cursor.tell()) { 1417528057c1SRonak Chauhan case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET: 1418528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1419528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer 1420528057c1SRonak Chauhan << '\n'; 1421528057c1SRonak Chauhan return MCDisassembler::Success; 1422528057c1SRonak Chauhan 1423528057c1SRonak Chauhan case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET: 1424528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1425528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_private_segment_fixed_size " 1426528057c1SRonak Chauhan << FourByteBuffer << '\n'; 1427528057c1SRonak Chauhan return MCDisassembler::Success; 1428528057c1SRonak Chauhan 1429528057c1SRonak Chauhan case amdhsa::RESERVED0_OFFSET: 1430528057c1SRonak Chauhan // 8 reserved bytes, must be 0. 1431528057c1SRonak Chauhan EightByteBuffer = DE.getU64(Cursor); 1432528057c1SRonak Chauhan if (EightByteBuffer) { 1433528057c1SRonak Chauhan return MCDisassembler::Fail; 1434528057c1SRonak Chauhan } 1435528057c1SRonak Chauhan return MCDisassembler::Success; 1436528057c1SRonak Chauhan 1437528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET: 1438528057c1SRonak Chauhan // KERNEL_CODE_ENTRY_BYTE_OFFSET 1439528057c1SRonak Chauhan // So far no directive controls this for Code Object V3, so simply skip for 1440528057c1SRonak Chauhan // disassembly. 1441528057c1SRonak Chauhan DE.skip(Cursor, 8); 1442528057c1SRonak Chauhan return MCDisassembler::Success; 1443528057c1SRonak Chauhan 1444528057c1SRonak Chauhan case amdhsa::RESERVED1_OFFSET: 1445528057c1SRonak Chauhan // 20 reserved bytes, must be 0. 1446528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 20); 1447528057c1SRonak Chauhan for (int I = 0; I < 20; ++I) { 1448528057c1SRonak Chauhan if (ReservedBytes[I] != 0) { 1449528057c1SRonak Chauhan return MCDisassembler::Fail; 1450528057c1SRonak Chauhan } 1451528057c1SRonak Chauhan } 1452528057c1SRonak Chauhan return MCDisassembler::Success; 1453528057c1SRonak Chauhan 1454528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC3_OFFSET: 1455528057c1SRonak Chauhan // COMPUTE_PGM_RSRC3 1456528057c1SRonak Chauhan // - Only set for GFX10, GFX6-9 have this to be 0. 1457528057c1SRonak Chauhan // - Currently no directives directly control this. 1458528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1459528057c1SRonak Chauhan if (!isGFX10() && FourByteBuffer) { 1460528057c1SRonak Chauhan return MCDisassembler::Fail; 1461528057c1SRonak Chauhan } 1462528057c1SRonak Chauhan return MCDisassembler::Success; 1463528057c1SRonak Chauhan 1464528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC1_OFFSET: 1465528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1466528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) == 1467528057c1SRonak Chauhan MCDisassembler::Fail) { 1468528057c1SRonak Chauhan return MCDisassembler::Fail; 1469528057c1SRonak Chauhan } 1470528057c1SRonak Chauhan return MCDisassembler::Success; 1471528057c1SRonak Chauhan 1472528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC2_OFFSET: 1473528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1474528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) == 1475528057c1SRonak Chauhan MCDisassembler::Fail) { 1476528057c1SRonak Chauhan return MCDisassembler::Fail; 1477528057c1SRonak Chauhan } 1478528057c1SRonak Chauhan return MCDisassembler::Success; 1479528057c1SRonak Chauhan 1480528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET: 1481528057c1SRonak Chauhan using namespace amdhsa; 1482528057c1SRonak Chauhan TwoByteBuffer = DE.getU16(Cursor); 1483528057c1SRonak Chauhan 1484528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer", 1485528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER); 1486528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr", 1487528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR); 1488528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr", 1489528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR); 1490528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr", 1491528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR); 1492528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id", 1493528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID); 1494528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init", 1495528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT); 1496528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size", 1497528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE); 1498528057c1SRonak Chauhan 1499528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0) 1500528057c1SRonak Chauhan return MCDisassembler::Fail; 1501528057c1SRonak Chauhan 1502528057c1SRonak Chauhan // Reserved for GFX9 1503528057c1SRonak Chauhan if (isGFX9() && 1504528057c1SRonak Chauhan (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) { 1505528057c1SRonak Chauhan return MCDisassembler::Fail; 1506528057c1SRonak Chauhan } else if (isGFX10()) { 1507528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_wavefront_size32", 1508528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32); 1509528057c1SRonak Chauhan } 1510528057c1SRonak Chauhan 1511528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1) 1512528057c1SRonak Chauhan return MCDisassembler::Fail; 1513528057c1SRonak Chauhan 1514528057c1SRonak Chauhan return MCDisassembler::Success; 1515528057c1SRonak Chauhan 1516528057c1SRonak Chauhan case amdhsa::RESERVED2_OFFSET: 1517528057c1SRonak Chauhan // 6 bytes from here are reserved, must be 0. 1518528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 6); 1519528057c1SRonak Chauhan for (int I = 0; I < 6; ++I) { 1520528057c1SRonak Chauhan if (ReservedBytes[I] != 0) 1521528057c1SRonak Chauhan return MCDisassembler::Fail; 1522528057c1SRonak Chauhan } 1523528057c1SRonak Chauhan return MCDisassembler::Success; 1524528057c1SRonak Chauhan 1525528057c1SRonak Chauhan default: 1526528057c1SRonak Chauhan llvm_unreachable("Unhandled index. Case statements cover everything."); 1527528057c1SRonak Chauhan return MCDisassembler::Fail; 1528528057c1SRonak Chauhan } 1529528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1530528057c1SRonak Chauhan } 1531528057c1SRonak Chauhan 1532528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor( 1533528057c1SRonak Chauhan StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const { 1534528057c1SRonak Chauhan // CP microcode requires the kernel descriptor to be 64 aligned. 1535528057c1SRonak Chauhan if (Bytes.size() != 64 || KdAddress % 64 != 0) 1536528057c1SRonak Chauhan return MCDisassembler::Fail; 1537528057c1SRonak Chauhan 1538528057c1SRonak Chauhan std::string Kd; 1539528057c1SRonak Chauhan raw_string_ostream KdStream(Kd); 1540528057c1SRonak Chauhan KdStream << ".amdhsa_kernel " << KdName << '\n'; 1541528057c1SRonak Chauhan 1542528057c1SRonak Chauhan DataExtractor::Cursor C(0); 1543528057c1SRonak Chauhan while (C && C.tell() < Bytes.size()) { 1544528057c1SRonak Chauhan MCDisassembler::DecodeStatus Status = 1545528057c1SRonak Chauhan decodeKernelDescriptorDirective(C, Bytes, KdStream); 1546528057c1SRonak Chauhan 1547528057c1SRonak Chauhan cantFail(C.takeError()); 1548528057c1SRonak Chauhan 1549528057c1SRonak Chauhan if (Status == MCDisassembler::Fail) 1550528057c1SRonak Chauhan return MCDisassembler::Fail; 1551528057c1SRonak Chauhan } 1552528057c1SRonak Chauhan KdStream << ".end_amdhsa_kernel\n"; 1553528057c1SRonak Chauhan outs() << KdStream.str(); 1554528057c1SRonak Chauhan return MCDisassembler::Success; 1555528057c1SRonak Chauhan } 1556528057c1SRonak Chauhan 1557528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus> 1558528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size, 1559528057c1SRonak Chauhan ArrayRef<uint8_t> Bytes, uint64_t Address, 1560528057c1SRonak Chauhan raw_ostream &CStream) const { 1561528057c1SRonak Chauhan // Right now only kernel descriptor needs to be handled. 1562528057c1SRonak Chauhan // We ignore all other symbols for target specific handling. 1563528057c1SRonak Chauhan // TODO: 1564528057c1SRonak Chauhan // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code 1565528057c1SRonak Chauhan // Object V2 and V3 when symbols are marked protected. 1566528057c1SRonak Chauhan 1567528057c1SRonak Chauhan // amd_kernel_code_t for Code Object V2. 1568528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) { 1569528057c1SRonak Chauhan Size = 256; 1570528057c1SRonak Chauhan return MCDisassembler::Fail; 1571528057c1SRonak Chauhan } 1572528057c1SRonak Chauhan 1573528057c1SRonak Chauhan // Code Object V3 kernel descriptors. 1574528057c1SRonak Chauhan StringRef Name = Symbol.Name; 1575528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) { 1576528057c1SRonak Chauhan Size = 64; // Size = 64 regardless of success or failure. 1577528057c1SRonak Chauhan return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address); 1578528057c1SRonak Chauhan } 1579528057c1SRonak Chauhan return None; 1580528057c1SRonak Chauhan } 1581528057c1SRonak Chauhan 1582528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 15833381d7a2SSam Kolton // AMDGPUSymbolizer 15843381d7a2SSam Kolton //===----------------------------------------------------------------------===// 15853381d7a2SSam Kolton 15863381d7a2SSam Kolton // Try to find symbol name for specified label 15873381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 15883381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 15893381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 15903381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 15913381d7a2SSam Kolton 15923381d7a2SSam Kolton if (!IsBranch) { 15933381d7a2SSam Kolton return false; 15943381d7a2SSam Kolton } 15953381d7a2SSam Kolton 15963381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 1597b1c3b22bSNicolai Haehnle if (!Symbols) 1598b1c3b22bSNicolai Haehnle return false; 1599b1c3b22bSNicolai Haehnle 16003381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 16013381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 160209d26b79Sdiggerlin return Val.Addr == static_cast<uint64_t>(Value) 160309d26b79Sdiggerlin && Val.Type == ELF::STT_NOTYPE; 16043381d7a2SSam Kolton }); 16053381d7a2SSam Kolton if (Result != Symbols->end()) { 160609d26b79Sdiggerlin auto *Sym = Ctx.getOrCreateSymbol(Result->Name); 16073381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 16083381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 16093381d7a2SSam Kolton return true; 16103381d7a2SSam Kolton } 16113381d7a2SSam Kolton return false; 16123381d7a2SSam Kolton } 16133381d7a2SSam Kolton 161492b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 161592b355b1SMatt Arsenault int64_t Value, 161692b355b1SMatt Arsenault uint64_t Address) { 161792b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 161892b355b1SMatt Arsenault } 161992b355b1SMatt Arsenault 16203381d7a2SSam Kolton //===----------------------------------------------------------------------===// 16213381d7a2SSam Kolton // Initialization 16223381d7a2SSam Kolton //===----------------------------------------------------------------------===// 16233381d7a2SSam Kolton 16243381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 16253381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 16263381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 16273381d7a2SSam Kolton void *DisInfo, 16283381d7a2SSam Kolton MCContext *Ctx, 16293381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 16303381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 16313381d7a2SSam Kolton } 16323381d7a2SSam Kolton 1633e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 1634e1818af8STom Stellard const MCSubtargetInfo &STI, 1635e1818af8STom Stellard MCContext &Ctx) { 1636cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 1637e1818af8STom Stellard } 1638e1818af8STom Stellard 16390dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() { 1640f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 1641f42454b9SMehdi Amini createAMDGPUDisassembler); 1642f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 1643f42454b9SMehdi Amini createAMDGPUSymbolizer); 1644e1818af8STom Stellard } 1645