1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20e1818af8STom Stellard #include "AMDGPU.h" 21c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 22212a251cSArtem Tamazov #include "SIDefines.h" 238ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h" 24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 30ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h" 31ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 34e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 35e1818af8STom Stellard #include "llvm/MC/MCInst.h" 36e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 37ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 38c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 39c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 40e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 41c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 42c8fbf6ffSEugene Zelenko #include <algorithm> 43c8fbf6ffSEugene Zelenko #include <cassert> 44c8fbf6ffSEugene Zelenko #include <cstddef> 45c8fbf6ffSEugene Zelenko #include <cstdint> 46c8fbf6ffSEugene Zelenko #include <iterator> 47c8fbf6ffSEugene Zelenko #include <tuple> 48c8fbf6ffSEugene Zelenko #include <vector> 49e1818af8STom Stellard 50e1818af8STom Stellard using namespace llvm; 51e1818af8STom Stellard 52e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 53e1818af8STom Stellard 5433d806a5SStanislav Mekhanoshin #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ 5533d806a5SStanislav Mekhanoshin : AMDGPU::EncValues::SGPR_MAX_SI) 5633d806a5SStanislav Mekhanoshin 57c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 58e1818af8STom Stellard 59ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, 60ca64ef20SMatt Arsenault MCContext &Ctx, 61ca64ef20SMatt Arsenault MCInstrInfo const *MCII) : 62ca64ef20SMatt Arsenault MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), 63418e23e3SMatt Arsenault TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) { 64418e23e3SMatt Arsenault 65418e23e3SMatt Arsenault // ToDo: AMDGPUDisassembler supports only VI ISA. 66418e23e3SMatt Arsenault if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10()) 67418e23e3SMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 68418e23e3SMatt Arsenault } 69ca64ef20SMatt Arsenault 70ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 71ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 72ac106addSNikolay Haustov Inst.addOperand(Opnd); 73ac106addSNikolay Haustov return Opnd.isValid() ? 74ac106addSNikolay Haustov MCDisassembler::Success : 75de56a890SStanislav Mekhanoshin MCDisassembler::Fail; 76e1818af8STom Stellard } 77e1818af8STom Stellard 78549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 79549c89d2SSam Kolton uint16_t NameIdx) { 80549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 81549c89d2SSam Kolton if (OpIdx != -1) { 82549c89d2SSam Kolton auto I = MI.begin(); 83549c89d2SSam Kolton std::advance(I, OpIdx); 84549c89d2SSam Kolton MI.insert(I, Op); 85549c89d2SSam Kolton } 86549c89d2SSam Kolton return OpIdx; 87549c89d2SSam Kolton } 88549c89d2SSam Kolton 893381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 903381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 913381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 923381d7a2SSam Kolton 93efec1396SScott Linder // Our branches take a simm16, but we need two extra bits to account for the 94efec1396SScott Linder // factor of 4. 953381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 963381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 973381d7a2SSam Kolton 983381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 993381d7a2SSam Kolton return MCDisassembler::Success; 1003381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 1013381d7a2SSam Kolton } 1023381d7a2SSam Kolton 1030846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, 1040846c125SStanislav Mekhanoshin uint64_t Addr, const void *Decoder) { 1050846c125SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1060846c125SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeBoolReg(Val)); 1070846c125SStanislav Mekhanoshin } 1080846c125SStanislav Mekhanoshin 109363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 110363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 111ac106addSNikolay Haustov unsigned Imm, \ 112ac106addSNikolay Haustov uint64_t /*Addr*/, \ 113ac106addSNikolay Haustov const void *Decoder) { \ 114ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 115363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 116e1818af8STom Stellard } 117e1818af8STom Stellard 118363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 119363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 120e1818af8STom Stellard 121363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 1226023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 123363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 124363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 12530fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 126e1818af8STom Stellard 127363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 128363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 129363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 130e1818af8STom Stellard 131363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 132363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 133ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 1346023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 135363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 136363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 137363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 138363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 139363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 140e1818af8STom Stellard 14150d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32) 14250d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128) 14350d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512) 14450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024) 14550d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32) 14650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64) 14750d7f464SStanislav Mekhanoshin 1484bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1494bd72361SMatt Arsenault unsigned Imm, 1504bd72361SMatt Arsenault uint64_t Addr, 1514bd72361SMatt Arsenault const void *Decoder) { 1524bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1534bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1544bd72361SMatt Arsenault } 1554bd72361SMatt Arsenault 1569be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1579be7b0d4SMatt Arsenault unsigned Imm, 1589be7b0d4SMatt Arsenault uint64_t Addr, 1599be7b0d4SMatt Arsenault const void *Decoder) { 1609be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1619be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1629be7b0d4SMatt Arsenault } 1639be7b0d4SMatt Arsenault 1649e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst, 1659e77d0c6SStanislav Mekhanoshin unsigned Imm, 1669e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1679e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1689e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1699e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1709e77d0c6SStanislav Mekhanoshin } 1719e77d0c6SStanislav Mekhanoshin 1729e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst, 1739e77d0c6SStanislav Mekhanoshin unsigned Imm, 1749e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1759e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1769e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1779e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm)); 1789e77d0c6SStanislav Mekhanoshin } 1799e77d0c6SStanislav Mekhanoshin 18050d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, 18150d7f464SStanislav Mekhanoshin unsigned Imm, 18250d7f464SStanislav Mekhanoshin uint64_t Addr, 18350d7f464SStanislav Mekhanoshin const void *Decoder) { 18450d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 18550d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512)); 18650d7f464SStanislav Mekhanoshin } 18750d7f464SStanislav Mekhanoshin 18850d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, 18950d7f464SStanislav Mekhanoshin unsigned Imm, 19050d7f464SStanislav Mekhanoshin uint64_t Addr, 19150d7f464SStanislav Mekhanoshin const void *Decoder) { 19250d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 19350d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512)); 19450d7f464SStanislav Mekhanoshin } 19550d7f464SStanislav Mekhanoshin 19650d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, 19750d7f464SStanislav Mekhanoshin unsigned Imm, 19850d7f464SStanislav Mekhanoshin uint64_t Addr, 19950d7f464SStanislav Mekhanoshin const void *Decoder) { 20050d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 20150d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512)); 20250d7f464SStanislav Mekhanoshin } 20350d7f464SStanislav Mekhanoshin 2049e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, 2059e77d0c6SStanislav Mekhanoshin unsigned Imm, 2069e77d0c6SStanislav Mekhanoshin uint64_t Addr, 2079e77d0c6SStanislav Mekhanoshin const void *Decoder) { 2089e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 2099e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm)); 2109e77d0c6SStanislav Mekhanoshin } 2119e77d0c6SStanislav Mekhanoshin 21250d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst, 21350d7f464SStanislav Mekhanoshin unsigned Imm, 21450d7f464SStanislav Mekhanoshin uint64_t Addr, 21550d7f464SStanislav Mekhanoshin const void *Decoder) { 21650d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 21750d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm)); 21850d7f464SStanislav Mekhanoshin } 21950d7f464SStanislav Mekhanoshin 220549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 221549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 222363f47a2SSam Kolton 223549c89d2SSam Kolton DECODE_SDWA(Src32) 224549c89d2SSam Kolton DECODE_SDWA(Src16) 225549c89d2SSam Kolton DECODE_SDWA(VopcDst) 226363f47a2SSam Kolton 227e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 228e1818af8STom Stellard 229e1818af8STom Stellard //===----------------------------------------------------------------------===// 230e1818af8STom Stellard // 231e1818af8STom Stellard //===----------------------------------------------------------------------===// 232e1818af8STom Stellard 2331048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 2341048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 2351048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 2361048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 237ac106addSNikolay Haustov return Res; 238ac106addSNikolay Haustov } 239ac106addSNikolay Haustov 240ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 241ac106addSNikolay Haustov MCInst &MI, 242ac106addSNikolay Haustov uint64_t Inst, 243ac106addSNikolay Haustov uint64_t Address) const { 244ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 245ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 246ac106addSNikolay Haustov MCInst TmpInst; 247ce941c9cSDmitry Preobrazhensky HasLiteral = false; 248ac106addSNikolay Haustov const auto SavedBytes = Bytes; 249ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 250ac106addSNikolay Haustov MI = TmpInst; 251ac106addSNikolay Haustov return MCDisassembler::Success; 252ac106addSNikolay Haustov } 253ac106addSNikolay Haustov Bytes = SavedBytes; 254ac106addSNikolay Haustov return MCDisassembler::Fail; 255ac106addSNikolay Haustov } 256ac106addSNikolay Haustov 257245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) { 258245b5ba3SStanislav Mekhanoshin using namespace llvm::AMDGPU::DPP; 259245b5ba3SStanislav Mekhanoshin int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi); 260245b5ba3SStanislav Mekhanoshin assert(FiIdx != -1); 261245b5ba3SStanislav Mekhanoshin if ((unsigned)FiIdx >= MI.getNumOperands()) 262245b5ba3SStanislav Mekhanoshin return false; 263245b5ba3SStanislav Mekhanoshin unsigned Fi = MI.getOperand(FiIdx).getImm(); 264245b5ba3SStanislav Mekhanoshin return Fi == DPP8_FI_0 || Fi == DPP8_FI_1; 265245b5ba3SStanislav Mekhanoshin } 266245b5ba3SStanislav Mekhanoshin 267e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 268ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 269e1818af8STom Stellard uint64_t Address, 270e1818af8STom Stellard raw_ostream &CS) const { 271e1818af8STom Stellard CommentStream = &CS; 272549c89d2SSam Kolton bool IsSDWA = false; 273e1818af8STom Stellard 274ca64ef20SMatt Arsenault unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); 275ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 276161a158eSNikolay Haustov 277ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 278ac106addSNikolay Haustov do { 279824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 280ac106addSNikolay Haustov // but it is unknown yet, so try all we can 2811048fb18SSam Kolton 282c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 283c9bdcb75SSam Kolton // encodings 2841048fb18SSam Kolton if (Bytes.size() >= 8) { 2851048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 286245b5ba3SStanislav Mekhanoshin 287245b5ba3SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address); 288245b5ba3SStanislav Mekhanoshin if (Res && convertDPP8Inst(MI) == MCDisassembler::Success) 289245b5ba3SStanislav Mekhanoshin break; 290245b5ba3SStanislav Mekhanoshin 291245b5ba3SStanislav Mekhanoshin MI = MCInst(); // clear 292245b5ba3SStanislav Mekhanoshin 2931048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 2941048fb18SSam Kolton if (Res) break; 295c9bdcb75SSam Kolton 296c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 297549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 298363f47a2SSam Kolton 299363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 300549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 3010905870fSChangpeng Fang 3028f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); 3038f3da70eSStanislav Mekhanoshin if (Res) { IsSDWA = true; break; } 3048f3da70eSStanislav Mekhanoshin 3050905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 3060905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 3070084adc5SMatt Arsenault if (Res) 3080084adc5SMatt Arsenault break; 3090084adc5SMatt Arsenault } 3100084adc5SMatt Arsenault 3110084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 3120084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 3130084adc5SMatt Arsenault // table first so we print the correct name. 3140084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 3150084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 3160084adc5SMatt Arsenault if (Res) 3170084adc5SMatt Arsenault break; 3180905870fSChangpeng Fang } 3191048fb18SSam Kolton } 3201048fb18SSam Kolton 3211048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 3221048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 3231048fb18SSam Kolton 3241048fb18SSam Kolton // Try decode 32-bit instruction 325ac106addSNikolay Haustov if (Bytes.size() < 4) break; 3261048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 3275182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); 328ac106addSNikolay Haustov if (Res) break; 329e1818af8STom Stellard 330ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 331ac106addSNikolay Haustov if (Res) break; 332ac106addSNikolay Haustov 333a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 334a0342dc9SDmitry Preobrazhensky if (Res) break; 335a0342dc9SDmitry Preobrazhensky 3368f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); 3378f3da70eSStanislav Mekhanoshin if (Res) break; 3388f3da70eSStanislav Mekhanoshin 339ac106addSNikolay Haustov if (Bytes.size() < 4) break; 3401048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 3415182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); 342ac106addSNikolay Haustov if (Res) break; 343ac106addSNikolay Haustov 344ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 3451e32550dSDmitry Preobrazhensky if (Res) break; 3461e32550dSDmitry Preobrazhensky 3471e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 3488f3da70eSStanislav Mekhanoshin if (Res) break; 3498f3da70eSStanislav Mekhanoshin 3508f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); 351ac106addSNikolay Haustov } while (false); 352ac106addSNikolay Haustov 3538f3da70eSStanislav Mekhanoshin if (Res && (MaxInstBytesNum - Bytes.size()) == 12 && (!HasLiteral || 3548f3da70eSStanislav Mekhanoshin !(MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::VOP3))) { 3558f3da70eSStanislav Mekhanoshin MaxInstBytesNum = 8; 3568f3da70eSStanislav Mekhanoshin Bytes = Bytes_.slice(0, MaxInstBytesNum); 3578f3da70eSStanislav Mekhanoshin eatBytes<uint64_t>(Bytes); 3588f3da70eSStanislav Mekhanoshin } 3598f3da70eSStanislav Mekhanoshin 360678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 3618f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || 3628f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || 363603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 3648f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || 3658f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || 3668f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { 367678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 368549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 369678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 370678e111eSMatt Arsenault } 371678e111eSMatt Arsenault 372cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 373692560dcSStanislav Mekhanoshin int VAddr0Idx = 374692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 375692560dcSStanislav Mekhanoshin int RsrcIdx = 376692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 377692560dcSStanislav Mekhanoshin unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; 378692560dcSStanislav Mekhanoshin if (VAddr0Idx >= 0 && NSAArgs > 0) { 379692560dcSStanislav Mekhanoshin unsigned NSAWords = (NSAArgs + 3) / 4; 380692560dcSStanislav Mekhanoshin if (Bytes.size() < 4 * NSAWords) { 381692560dcSStanislav Mekhanoshin Res = MCDisassembler::Fail; 382692560dcSStanislav Mekhanoshin } else { 383692560dcSStanislav Mekhanoshin for (unsigned i = 0; i < NSAArgs; ++i) { 384692560dcSStanislav Mekhanoshin MI.insert(MI.begin() + VAddr0Idx + 1 + i, 385692560dcSStanislav Mekhanoshin decodeOperand_VGPR_32(Bytes[i])); 386692560dcSStanislav Mekhanoshin } 387692560dcSStanislav Mekhanoshin Bytes = Bytes.slice(4 * NSAWords); 388692560dcSStanislav Mekhanoshin } 389692560dcSStanislav Mekhanoshin } 390692560dcSStanislav Mekhanoshin 391692560dcSStanislav Mekhanoshin if (Res) 392cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 393cad7fa85SMatt Arsenault } 394cad7fa85SMatt Arsenault 395549c89d2SSam Kolton if (Res && IsSDWA) 396549c89d2SSam Kolton Res = convertSDWAInst(MI); 397549c89d2SSam Kolton 3988f3da70eSStanislav Mekhanoshin int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 3998f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 4008f3da70eSStanislav Mekhanoshin if (VDstIn_Idx != -1) { 4018f3da70eSStanislav Mekhanoshin int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, 4028f3da70eSStanislav Mekhanoshin MCOI::OperandConstraint::TIED_TO); 4038f3da70eSStanislav Mekhanoshin if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || 4048f3da70eSStanislav Mekhanoshin !MI.getOperand(VDstIn_Idx).isReg() || 4058f3da70eSStanislav Mekhanoshin MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { 4068f3da70eSStanislav Mekhanoshin if (MI.getNumOperands() > (unsigned)VDstIn_Idx) 4078f3da70eSStanislav Mekhanoshin MI.erase(&MI.getOperand(VDstIn_Idx)); 4088f3da70eSStanislav Mekhanoshin insertNamedMCOperand(MI, 4098f3da70eSStanislav Mekhanoshin MCOperand::createReg(MI.getOperand(Tied).getReg()), 4108f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 4118f3da70eSStanislav Mekhanoshin } 4128f3da70eSStanislav Mekhanoshin } 4138f3da70eSStanislav Mekhanoshin 4147116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 4157116e896STim Corringham // (unless there are fewer bytes left) 4167116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 4177116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 418ac106addSNikolay Haustov return Res; 419161a158eSNikolay Haustov } 420e1818af8STom Stellard 421549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 4228f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 4238f3da70eSStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 424549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 425549c89d2SSam Kolton // VOPC - insert clamp 426549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 427549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 428549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 429549c89d2SSam Kolton if (SDst != -1) { 430549c89d2SSam Kolton // VOPC - insert VCC register as sdst 431ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 432549c89d2SSam Kolton AMDGPU::OpName::sdst); 433549c89d2SSam Kolton } else { 434549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 435549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 436549c89d2SSam Kolton } 437549c89d2SSam Kolton } 438549c89d2SSam Kolton return MCDisassembler::Success; 439549c89d2SSam Kolton } 440549c89d2SSam Kolton 441245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const { 442245b5ba3SStanislav Mekhanoshin unsigned Opc = MI.getOpcode(); 443245b5ba3SStanislav Mekhanoshin unsigned DescNumOps = MCII->get(Opc).getNumOperands(); 444245b5ba3SStanislav Mekhanoshin 445245b5ba3SStanislav Mekhanoshin // Insert dummy unused src modifiers. 446245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 447245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1) 448245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 449245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src0_modifiers); 450245b5ba3SStanislav Mekhanoshin 451245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 452245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1) 453245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 454245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src1_modifiers); 455245b5ba3SStanislav Mekhanoshin 456245b5ba3SStanislav Mekhanoshin return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail; 457245b5ba3SStanislav Mekhanoshin } 458245b5ba3SStanislav Mekhanoshin 459692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about 460692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it 461692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so. 462cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 463da4a7c01SDmitry Preobrazhensky 4640b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4650b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 4660b4eb1eaSDmitry Preobrazhensky 467cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 468cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 469692560dcSStanislav Mekhanoshin int VAddr0Idx = 470692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 471cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 472cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 4730b4eb1eaSDmitry Preobrazhensky 4740a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4750a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 476f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 477f2674319SNicolai Haehnle AMDGPU::OpName::d16); 4780a1ff464SDmitry Preobrazhensky 4790b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 4800b4eb1eaSDmitry Preobrazhensky assert(DMaskIdx != -1); 4810a1ff464SDmitry Preobrazhensky assert(TFEIdx != -1); 4820b4eb1eaSDmitry Preobrazhensky 483692560dcSStanislav Mekhanoshin const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); 484da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 485f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 4860b4eb1eaSDmitry Preobrazhensky 487692560dcSStanislav Mekhanoshin bool IsNSA = false; 488692560dcSStanislav Mekhanoshin unsigned AddrSize = Info->VAddrDwords; 489cad7fa85SMatt Arsenault 490692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 491692560dcSStanislav Mekhanoshin unsigned DimIdx = 492692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); 493692560dcSStanislav Mekhanoshin const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 494692560dcSStanislav Mekhanoshin AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 495692560dcSStanislav Mekhanoshin const AMDGPU::MIMGDimInfo *Dim = 496692560dcSStanislav Mekhanoshin AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); 497692560dcSStanislav Mekhanoshin 498692560dcSStanislav Mekhanoshin AddrSize = BaseOpcode->NumExtraArgs + 499692560dcSStanislav Mekhanoshin (BaseOpcode->Gradients ? Dim->NumGradients : 0) + 500692560dcSStanislav Mekhanoshin (BaseOpcode->Coordinates ? Dim->NumCoords : 0) + 501692560dcSStanislav Mekhanoshin (BaseOpcode->LodOrClampOrMip ? 1 : 0); 502692560dcSStanislav Mekhanoshin IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; 503692560dcSStanislav Mekhanoshin if (!IsNSA) { 504692560dcSStanislav Mekhanoshin if (AddrSize > 8) 505692560dcSStanislav Mekhanoshin AddrSize = 16; 506692560dcSStanislav Mekhanoshin else if (AddrSize > 4) 507692560dcSStanislav Mekhanoshin AddrSize = 8; 508692560dcSStanislav Mekhanoshin } else { 509692560dcSStanislav Mekhanoshin if (AddrSize > Info->VAddrDwords) { 510692560dcSStanislav Mekhanoshin // The NSA encoding does not contain enough operands for the combination 511692560dcSStanislav Mekhanoshin // of base opcode / dimension. Should this be an error? 5120a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 513692560dcSStanislav Mekhanoshin } 514692560dcSStanislav Mekhanoshin } 515692560dcSStanislav Mekhanoshin } 516692560dcSStanislav Mekhanoshin 517692560dcSStanislav Mekhanoshin unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 518692560dcSStanislav Mekhanoshin unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); 5190a1ff464SDmitry Preobrazhensky 520f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 5210a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 5220a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 5230a1ff464SDmitry Preobrazhensky } 5240a1ff464SDmitry Preobrazhensky 5250a1ff464SDmitry Preobrazhensky // FIXME: Add tfe support 5260a1ff464SDmitry Preobrazhensky if (MI.getOperand(TFEIdx).getImm()) 527cad7fa85SMatt Arsenault return MCDisassembler::Success; 528cad7fa85SMatt Arsenault 529692560dcSStanislav Mekhanoshin if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) 530f2674319SNicolai Haehnle return MCDisassembler::Success; 531692560dcSStanislav Mekhanoshin 532692560dcSStanislav Mekhanoshin int NewOpcode = 533692560dcSStanislav Mekhanoshin AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); 5340ab200b6SNicolai Haehnle if (NewOpcode == -1) 5350ab200b6SNicolai Haehnle return MCDisassembler::Success; 5360b4eb1eaSDmitry Preobrazhensky 537692560dcSStanislav Mekhanoshin // Widen the register to the correct number of enabled channels. 538692560dcSStanislav Mekhanoshin unsigned NewVdata = AMDGPU::NoRegister; 539692560dcSStanislav Mekhanoshin if (DstSize != Info->VDataDwords) { 540692560dcSStanislav Mekhanoshin auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 541cad7fa85SMatt Arsenault 5420b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 543cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 5440b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 5450b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 5460b4eb1eaSDmitry Preobrazhensky 547692560dcSStanislav Mekhanoshin NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 548692560dcSStanislav Mekhanoshin &MRI.getRegClass(DataRCID)); 549cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 550cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 551cad7fa85SMatt Arsenault // components exceeds the register count. 552cad7fa85SMatt Arsenault return MCDisassembler::Success; 553cad7fa85SMatt Arsenault } 554692560dcSStanislav Mekhanoshin } 555692560dcSStanislav Mekhanoshin 556692560dcSStanislav Mekhanoshin unsigned NewVAddr0 = AMDGPU::NoRegister; 557692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && 558692560dcSStanislav Mekhanoshin AddrSize != Info->VAddrDwords) { 559692560dcSStanislav Mekhanoshin unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); 560692560dcSStanislav Mekhanoshin unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); 561692560dcSStanislav Mekhanoshin VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; 562692560dcSStanislav Mekhanoshin 563692560dcSStanislav Mekhanoshin auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; 564692560dcSStanislav Mekhanoshin NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, 565692560dcSStanislav Mekhanoshin &MRI.getRegClass(AddrRCID)); 566692560dcSStanislav Mekhanoshin if (NewVAddr0 == AMDGPU::NoRegister) 567692560dcSStanislav Mekhanoshin return MCDisassembler::Success; 568692560dcSStanislav Mekhanoshin } 569cad7fa85SMatt Arsenault 570cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 571692560dcSStanislav Mekhanoshin 572692560dcSStanislav Mekhanoshin if (NewVdata != AMDGPU::NoRegister) { 573cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 5740b4eb1eaSDmitry Preobrazhensky 575da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 5760b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 5770b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 5780b4eb1eaSDmitry Preobrazhensky } 579692560dcSStanislav Mekhanoshin } 580692560dcSStanislav Mekhanoshin 581692560dcSStanislav Mekhanoshin if (NewVAddr0 != AMDGPU::NoRegister) { 582692560dcSStanislav Mekhanoshin MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); 583692560dcSStanislav Mekhanoshin } else if (IsNSA) { 584692560dcSStanislav Mekhanoshin assert(AddrSize <= Info->VAddrDwords); 585692560dcSStanislav Mekhanoshin MI.erase(MI.begin() + VAddr0Idx + AddrSize, 586692560dcSStanislav Mekhanoshin MI.begin() + VAddr0Idx + Info->VAddrDwords); 587692560dcSStanislav Mekhanoshin } 5880b4eb1eaSDmitry Preobrazhensky 589cad7fa85SMatt Arsenault return MCDisassembler::Success; 590cad7fa85SMatt Arsenault } 591cad7fa85SMatt Arsenault 592ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 593ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 594ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 595e1818af8STom Stellard } 596e1818af8STom Stellard 597ac106addSNikolay Haustov inline 598ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 599ac106addSNikolay Haustov const Twine& ErrMsg) const { 600ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 601ac106addSNikolay Haustov 602ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 603ac106addSNikolay Haustov // return MCOperand::createError(V); 604ac106addSNikolay Haustov return MCOperand(); 605ac106addSNikolay Haustov } 606ac106addSNikolay Haustov 607ac106addSNikolay Haustov inline 608ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 609ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 610ac106addSNikolay Haustov } 611ac106addSNikolay Haustov 612ac106addSNikolay Haustov inline 613ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 614ac106addSNikolay Haustov unsigned Val) const { 615ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 616ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 617ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 618ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 619ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 620ac106addSNikolay Haustov } 621ac106addSNikolay Haustov 622ac106addSNikolay Haustov inline 623ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 624ac106addSNikolay Haustov unsigned Val) const { 625ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 626ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 627ac106addSNikolay Haustov int shift = 0; 628ac106addSNikolay Haustov switch (SRegClassID) { 629ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 630212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 631212a251cSArtem Tamazov break; 632ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 633212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 634212a251cSArtem Tamazov shift = 1; 635212a251cSArtem Tamazov break; 636212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 637212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 638ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 639ac106addSNikolay Haustov // this bundle? 64027134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 64127134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 642ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 643ac106addSNikolay Haustov // this bundle? 64427134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 64527134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 646212a251cSArtem Tamazov shift = 2; 647212a251cSArtem Tamazov break; 648ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 649ac106addSNikolay Haustov // this bundle? 650212a251cSArtem Tamazov default: 65192b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 652ac106addSNikolay Haustov } 65392b355b1SMatt Arsenault 65492b355b1SMatt Arsenault if (Val % (1 << shift)) { 655ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 656ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 65792b355b1SMatt Arsenault } 65892b355b1SMatt Arsenault 659ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 660ac106addSNikolay Haustov } 661ac106addSNikolay Haustov 662ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 663212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 664ac106addSNikolay Haustov } 665ac106addSNikolay Haustov 666ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 667212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 668ac106addSNikolay Haustov } 669ac106addSNikolay Haustov 67030fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 67130fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 67230fc5239SDmitry Preobrazhensky } 67330fc5239SDmitry Preobrazhensky 6744bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 6754bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 6764bd72361SMatt Arsenault } 6774bd72361SMatt Arsenault 6789be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 6799be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 6809be7b0d4SMatt Arsenault } 6819be7b0d4SMatt Arsenault 682ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 683cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 684cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 685cb540bc0SMatt Arsenault // high bit. 686cb540bc0SMatt Arsenault Val &= 255; 687cb540bc0SMatt Arsenault 688ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 689ac106addSNikolay Haustov } 690ac106addSNikolay Haustov 6916023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 6926023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 6936023d599SDmitry Preobrazhensky } 6946023d599SDmitry Preobrazhensky 6959e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const { 6969e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255); 6979e77d0c6SStanislav Mekhanoshin } 6989e77d0c6SStanislav Mekhanoshin 6999e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const { 7009e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255); 7019e77d0c6SStanislav Mekhanoshin } 7029e77d0c6SStanislav Mekhanoshin 7039e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const { 7049e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255); 7059e77d0c6SStanislav Mekhanoshin } 7069e77d0c6SStanislav Mekhanoshin 7079e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const { 7089e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255); 7099e77d0c6SStanislav Mekhanoshin } 7109e77d0c6SStanislav Mekhanoshin 7119e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const { 7129e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW32, Val); 7139e77d0c6SStanislav Mekhanoshin } 7149e77d0c6SStanislav Mekhanoshin 7159e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const { 7169e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW64, Val); 7179e77d0c6SStanislav Mekhanoshin } 7189e77d0c6SStanislav Mekhanoshin 719ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 720ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 721ac106addSNikolay Haustov } 722ac106addSNikolay Haustov 723ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 724ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 725ac106addSNikolay Haustov } 726ac106addSNikolay Haustov 727ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 728ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 729ac106addSNikolay Haustov } 730ac106addSNikolay Haustov 7319e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const { 7329e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_256RegClassID, Val); 7339e77d0c6SStanislav Mekhanoshin } 7349e77d0c6SStanislav Mekhanoshin 7359e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const { 7369e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_512RegClassID, Val); 7379e77d0c6SStanislav Mekhanoshin } 7389e77d0c6SStanislav Mekhanoshin 739ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 740ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 741ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 742ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 743212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 744ac106addSNikolay Haustov } 745ac106addSNikolay Haustov 746640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 747640c44b8SMatt Arsenault unsigned Val) const { 748640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 74938e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 75038e496b1SArtem Tamazov } 75138e496b1SArtem Tamazov 752ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 753ca7b0a17SMatt Arsenault unsigned Val) const { 754ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 755ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 756ca7b0a17SMatt Arsenault } 757ca7b0a17SMatt Arsenault 7586023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 7596023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 7606023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 7616023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 7626023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 7636023d599SDmitry Preobrazhensky } 7646023d599SDmitry Preobrazhensky 765ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 766640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 767640c44b8SMatt Arsenault } 768640c44b8SMatt Arsenault 769640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 770212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 771ac106addSNikolay Haustov } 772ac106addSNikolay Haustov 773ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 774212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 775ac106addSNikolay Haustov } 776ac106addSNikolay Haustov 777ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 77827134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 779ac106addSNikolay Haustov } 780ac106addSNikolay Haustov 781ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 78227134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 783ac106addSNikolay Haustov } 784ac106addSNikolay Haustov 785ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 786ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 787ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 788ac106addSNikolay Haustov // ToDo: deal with float/double constants 789ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 790ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 791ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 792ac106addSNikolay Haustov Twine(Bytes.size())); 793ce941c9cSDmitry Preobrazhensky } 794ce941c9cSDmitry Preobrazhensky HasLiteral = true; 795ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 796ce941c9cSDmitry Preobrazhensky } 797ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 798ac106addSNikolay Haustov } 799ac106addSNikolay Haustov 800ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 801212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 802c8fbf6ffSEugene Zelenko 803212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 804212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 805212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 806212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 807212a251cSArtem Tamazov // Cast prevents negative overflow. 808ac106addSNikolay Haustov } 809ac106addSNikolay Haustov 8104bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 8114bd72361SMatt Arsenault switch (Imm) { 8124bd72361SMatt Arsenault case 240: 8134bd72361SMatt Arsenault return FloatToBits(0.5f); 8144bd72361SMatt Arsenault case 241: 8154bd72361SMatt Arsenault return FloatToBits(-0.5f); 8164bd72361SMatt Arsenault case 242: 8174bd72361SMatt Arsenault return FloatToBits(1.0f); 8184bd72361SMatt Arsenault case 243: 8194bd72361SMatt Arsenault return FloatToBits(-1.0f); 8204bd72361SMatt Arsenault case 244: 8214bd72361SMatt Arsenault return FloatToBits(2.0f); 8224bd72361SMatt Arsenault case 245: 8234bd72361SMatt Arsenault return FloatToBits(-2.0f); 8244bd72361SMatt Arsenault case 246: 8254bd72361SMatt Arsenault return FloatToBits(4.0f); 8264bd72361SMatt Arsenault case 247: 8274bd72361SMatt Arsenault return FloatToBits(-4.0f); 8284bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8294bd72361SMatt Arsenault return 0x3e22f983; 8304bd72361SMatt Arsenault default: 8314bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8324bd72361SMatt Arsenault } 8334bd72361SMatt Arsenault } 8344bd72361SMatt Arsenault 8354bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 8364bd72361SMatt Arsenault switch (Imm) { 8374bd72361SMatt Arsenault case 240: 8384bd72361SMatt Arsenault return DoubleToBits(0.5); 8394bd72361SMatt Arsenault case 241: 8404bd72361SMatt Arsenault return DoubleToBits(-0.5); 8414bd72361SMatt Arsenault case 242: 8424bd72361SMatt Arsenault return DoubleToBits(1.0); 8434bd72361SMatt Arsenault case 243: 8444bd72361SMatt Arsenault return DoubleToBits(-1.0); 8454bd72361SMatt Arsenault case 244: 8464bd72361SMatt Arsenault return DoubleToBits(2.0); 8474bd72361SMatt Arsenault case 245: 8484bd72361SMatt Arsenault return DoubleToBits(-2.0); 8494bd72361SMatt Arsenault case 246: 8504bd72361SMatt Arsenault return DoubleToBits(4.0); 8514bd72361SMatt Arsenault case 247: 8524bd72361SMatt Arsenault return DoubleToBits(-4.0); 8534bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8544bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 8554bd72361SMatt Arsenault default: 8564bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8574bd72361SMatt Arsenault } 8584bd72361SMatt Arsenault } 8594bd72361SMatt Arsenault 8604bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 8614bd72361SMatt Arsenault switch (Imm) { 8624bd72361SMatt Arsenault case 240: 8634bd72361SMatt Arsenault return 0x3800; 8644bd72361SMatt Arsenault case 241: 8654bd72361SMatt Arsenault return 0xB800; 8664bd72361SMatt Arsenault case 242: 8674bd72361SMatt Arsenault return 0x3C00; 8684bd72361SMatt Arsenault case 243: 8694bd72361SMatt Arsenault return 0xBC00; 8704bd72361SMatt Arsenault case 244: 8714bd72361SMatt Arsenault return 0x4000; 8724bd72361SMatt Arsenault case 245: 8734bd72361SMatt Arsenault return 0xC000; 8744bd72361SMatt Arsenault case 246: 8754bd72361SMatt Arsenault return 0x4400; 8764bd72361SMatt Arsenault case 247: 8774bd72361SMatt Arsenault return 0xC400; 8784bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8794bd72361SMatt Arsenault return 0x3118; 8804bd72361SMatt Arsenault default: 8814bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8824bd72361SMatt Arsenault } 8834bd72361SMatt Arsenault } 8844bd72361SMatt Arsenault 8854bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 886212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 887212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 8884bd72361SMatt Arsenault 889e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 8904bd72361SMatt Arsenault switch (Width) { 8914bd72361SMatt Arsenault case OPW32: 8929e77d0c6SStanislav Mekhanoshin case OPW128: // splat constants 8939e77d0c6SStanislav Mekhanoshin case OPW512: 8949e77d0c6SStanislav Mekhanoshin case OPW1024: 8954bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 8964bd72361SMatt Arsenault case OPW64: 8974bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 8984bd72361SMatt Arsenault case OPW16: 8999be7b0d4SMatt Arsenault case OPWV216: 9004bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 9014bd72361SMatt Arsenault default: 9024bd72361SMatt Arsenault llvm_unreachable("implement me"); 903e1818af8STom Stellard } 904e1818af8STom Stellard } 905e1818af8STom Stellard 906212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 907e1818af8STom Stellard using namespace AMDGPU; 908c8fbf6ffSEugene Zelenko 909212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 910212a251cSArtem Tamazov switch (Width) { 911212a251cSArtem Tamazov default: // fall 9124bd72361SMatt Arsenault case OPW32: 9134bd72361SMatt Arsenault case OPW16: 9149be7b0d4SMatt Arsenault case OPWV216: 9154bd72361SMatt Arsenault return VGPR_32RegClassID; 916212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 917212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 918212a251cSArtem Tamazov } 919212a251cSArtem Tamazov } 920212a251cSArtem Tamazov 9219e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const { 9229e77d0c6SStanislav Mekhanoshin using namespace AMDGPU; 9239e77d0c6SStanislav Mekhanoshin 9249e77d0c6SStanislav Mekhanoshin assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 9259e77d0c6SStanislav Mekhanoshin switch (Width) { 9269e77d0c6SStanislav Mekhanoshin default: // fall 9279e77d0c6SStanislav Mekhanoshin case OPW32: 9289e77d0c6SStanislav Mekhanoshin case OPW16: 9299e77d0c6SStanislav Mekhanoshin case OPWV216: 9309e77d0c6SStanislav Mekhanoshin return AGPR_32RegClassID; 9319e77d0c6SStanislav Mekhanoshin case OPW64: return AReg_64RegClassID; 9329e77d0c6SStanislav Mekhanoshin case OPW128: return AReg_128RegClassID; 933*d625b4b0SJay Foad case OPW256: return AReg_256RegClassID; 9349e77d0c6SStanislav Mekhanoshin case OPW512: return AReg_512RegClassID; 9359e77d0c6SStanislav Mekhanoshin case OPW1024: return AReg_1024RegClassID; 9369e77d0c6SStanislav Mekhanoshin } 9379e77d0c6SStanislav Mekhanoshin } 9389e77d0c6SStanislav Mekhanoshin 9399e77d0c6SStanislav Mekhanoshin 940212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 941212a251cSArtem Tamazov using namespace AMDGPU; 942c8fbf6ffSEugene Zelenko 943212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 944212a251cSArtem Tamazov switch (Width) { 945212a251cSArtem Tamazov default: // fall 9464bd72361SMatt Arsenault case OPW32: 9474bd72361SMatt Arsenault case OPW16: 9489be7b0d4SMatt Arsenault case OPWV216: 9494bd72361SMatt Arsenault return SGPR_32RegClassID; 950212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 951212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 95227134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 95327134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 954212a251cSArtem Tamazov } 955212a251cSArtem Tamazov } 956212a251cSArtem Tamazov 957212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 958212a251cSArtem Tamazov using namespace AMDGPU; 959c8fbf6ffSEugene Zelenko 960212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 961212a251cSArtem Tamazov switch (Width) { 962212a251cSArtem Tamazov default: // fall 9634bd72361SMatt Arsenault case OPW32: 9644bd72361SMatt Arsenault case OPW16: 9659be7b0d4SMatt Arsenault case OPWV216: 9664bd72361SMatt Arsenault return TTMP_32RegClassID; 967212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 968212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 96927134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 97027134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 971212a251cSArtem Tamazov } 972212a251cSArtem Tamazov } 973212a251cSArtem Tamazov 974ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 975ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 976ac2b0264SDmitry Preobrazhensky 97733d806a5SStanislav Mekhanoshin unsigned TTmpMin = 97833d806a5SStanislav Mekhanoshin (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN; 97933d806a5SStanislav Mekhanoshin unsigned TTmpMax = 98033d806a5SStanislav Mekhanoshin (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX; 981ac2b0264SDmitry Preobrazhensky 982ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 983ac2b0264SDmitry Preobrazhensky } 984ac2b0264SDmitry Preobrazhensky 985212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 986212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 987c8fbf6ffSEugene Zelenko 9889e77d0c6SStanislav Mekhanoshin assert(Val < 1024); // enum10 9899e77d0c6SStanislav Mekhanoshin 9909e77d0c6SStanislav Mekhanoshin bool IsAGPR = Val & 512; 9919e77d0c6SStanislav Mekhanoshin Val &= 511; 992ac106addSNikolay Haustov 993212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 9949e77d0c6SStanislav Mekhanoshin return createRegOperand(IsAGPR ? getAgprClassId(Width) 9959e77d0c6SStanislav Mekhanoshin : getVgprClassId(Width), Val - VGPR_MIN); 996212a251cSArtem Tamazov } 997b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 998b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 999212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 1000212a251cSArtem Tamazov } 1001ac2b0264SDmitry Preobrazhensky 1002ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1003ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1004ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 1005212a251cSArtem Tamazov } 1006ac106addSNikolay Haustov 1007212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 1008ac106addSNikolay Haustov return decodeIntImmed(Val); 1009ac106addSNikolay Haustov 1010212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 10114bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 1012ac106addSNikolay Haustov 1013212a251cSArtem Tamazov if (Val == LITERAL_CONST) 1014ac106addSNikolay Haustov return decodeLiteralConstant(); 1015ac106addSNikolay Haustov 10164bd72361SMatt Arsenault switch (Width) { 10174bd72361SMatt Arsenault case OPW32: 10184bd72361SMatt Arsenault case OPW16: 10199be7b0d4SMatt Arsenault case OPWV216: 10204bd72361SMatt Arsenault return decodeSpecialReg32(Val); 10214bd72361SMatt Arsenault case OPW64: 10224bd72361SMatt Arsenault return decodeSpecialReg64(Val); 10234bd72361SMatt Arsenault default: 10244bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 10254bd72361SMatt Arsenault } 1026ac106addSNikolay Haustov } 1027ac106addSNikolay Haustov 102827134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 102927134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 103027134953SDmitry Preobrazhensky 103127134953SDmitry Preobrazhensky assert(Val < 128); 103227134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 103327134953SDmitry Preobrazhensky 103427134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 103527134953SDmitry Preobrazhensky assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 103627134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 103727134953SDmitry Preobrazhensky } 103827134953SDmitry Preobrazhensky 103927134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 104027134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 104127134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 104227134953SDmitry Preobrazhensky } 104327134953SDmitry Preobrazhensky 104427134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 104527134953SDmitry Preobrazhensky } 104627134953SDmitry Preobrazhensky 1047ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 1048ac106addSNikolay Haustov using namespace AMDGPU; 1049c8fbf6ffSEugene Zelenko 1050e1818af8STom Stellard switch (Val) { 1051ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 1052ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 10533afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 10543afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 1055ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 1056ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 1057137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA_LO); 1058137976faSDmitry Preobrazhensky case 109: return createRegOperand(TBA_HI); 1059137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA_LO); 1060137976faSDmitry Preobrazhensky case 111: return createRegOperand(TMA_HI); 1061ac106addSNikolay Haustov case 124: return createRegOperand(M0); 106233d806a5SStanislav Mekhanoshin case 125: return createRegOperand(SGPR_NULL); 1063ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 1064ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 1065a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 1066a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 1067a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 1068a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1069137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 10709111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 10719111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 10729111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1073942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 1074ac106addSNikolay Haustov default: break; 1075e1818af8STom Stellard } 1076ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1077e1818af8STom Stellard } 1078e1818af8STom Stellard 1079ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 1080161a158eSNikolay Haustov using namespace AMDGPU; 1081c8fbf6ffSEugene Zelenko 1082161a158eSNikolay Haustov switch (Val) { 1083ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 10843afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 1085ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 1086137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA); 1087137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA); 10889bd76367SDmitry Preobrazhensky case 125: return createRegOperand(SGPR_NULL); 1089ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 1090137976faSDmitry Preobrazhensky case 235: return createRegOperand(SRC_SHARED_BASE); 1091137976faSDmitry Preobrazhensky case 236: return createRegOperand(SRC_SHARED_LIMIT); 1092137976faSDmitry Preobrazhensky case 237: return createRegOperand(SRC_PRIVATE_BASE); 1093137976faSDmitry Preobrazhensky case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1094137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 10959111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 10969111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 10979111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1098ac106addSNikolay Haustov default: break; 1099161a158eSNikolay Haustov } 1100ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1101161a158eSNikolay Haustov } 1102161a158eSNikolay Haustov 1103549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 11046b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 1105363f47a2SSam Kolton using namespace AMDGPU::SDWA; 11066b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1107363f47a2SSam Kolton 110833d806a5SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 110933d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 1110da644c02SStanislav Mekhanoshin // XXX: cast to int is needed to avoid stupid warning: 1111a179d25bSSam Kolton // compare with unsigned is always true 1112da644c02SStanislav Mekhanoshin if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && 1113363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 1114363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 1115363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 1116363f47a2SSam Kolton } 1117363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 111833d806a5SStanislav Mekhanoshin Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 111933d806a5SStanislav Mekhanoshin : SDWA9EncValues::SRC_SGPR_MAX_SI)) { 1120363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 1121363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 1122363f47a2SSam Kolton } 1123ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 1124ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 1125ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 1126ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 1127ac2b0264SDmitry Preobrazhensky } 1128363f47a2SSam Kolton 11296b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 11306b65f7c3SDmitry Preobrazhensky 11316b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 11326b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 11336b65f7c3SDmitry Preobrazhensky 11346b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 11356b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 11366b65f7c3SDmitry Preobrazhensky 11376b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 1138549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 1139549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 1140549c89d2SSam Kolton } 1141549c89d2SSam Kolton llvm_unreachable("unsupported target"); 1142363f47a2SSam Kolton } 1143363f47a2SSam Kolton 1144549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 1145549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 1146363f47a2SSam Kolton } 1147363f47a2SSam Kolton 1148549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 1149549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 1150363f47a2SSam Kolton } 1151363f47a2SSam Kolton 1152549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 1153363f47a2SSam Kolton using namespace AMDGPU::SDWA; 1154363f47a2SSam Kolton 115533d806a5SStanislav Mekhanoshin assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 115633d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && 115733d806a5SStanislav Mekhanoshin "SDWAVopcDst should be present only on GFX9+"); 115833d806a5SStanislav Mekhanoshin 1159ab4f2ea7SStanislav Mekhanoshin bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64]; 1160ab4f2ea7SStanislav Mekhanoshin 1161363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 1162363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 1163ac2b0264SDmitry Preobrazhensky 1164ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1165ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1166434d5925SDmitry Preobrazhensky auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32); 1167434d5925SDmitry Preobrazhensky return createSRegOperand(TTmpClsId, TTmpIdx); 116833d806a5SStanislav Mekhanoshin } else if (Val > SGPR_MAX) { 1169ab4f2ea7SStanislav Mekhanoshin return IsWave64 ? decodeSpecialReg64(Val) 1170ab4f2ea7SStanislav Mekhanoshin : decodeSpecialReg32(Val); 1171363f47a2SSam Kolton } else { 1172ab4f2ea7SStanislav Mekhanoshin return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val); 1173363f47a2SSam Kolton } 1174363f47a2SSam Kolton } else { 1175ab4f2ea7SStanislav Mekhanoshin return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO); 1176363f47a2SSam Kolton } 1177363f47a2SSam Kolton } 1178363f47a2SSam Kolton 1179ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const { 1180ab4f2ea7SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ? 1181ab4f2ea7SStanislav Mekhanoshin decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val); 1182ab4f2ea7SStanislav Mekhanoshin } 1183ab4f2ea7SStanislav Mekhanoshin 1184ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 1185ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 1186ac2b0264SDmitry Preobrazhensky } 1187ac2b0264SDmitry Preobrazhensky 1188ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const { 1189ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; 1190ac2b0264SDmitry Preobrazhensky } 1191ac2b0264SDmitry Preobrazhensky 119233d806a5SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX10() const { 119333d806a5SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureGFX10]; 119433d806a5SStanislav Mekhanoshin } 119533d806a5SStanislav Mekhanoshin 11963381d7a2SSam Kolton //===----------------------------------------------------------------------===// 11973381d7a2SSam Kolton // AMDGPUSymbolizer 11983381d7a2SSam Kolton //===----------------------------------------------------------------------===// 11993381d7a2SSam Kolton 12003381d7a2SSam Kolton // Try to find symbol name for specified label 12013381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 12023381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 12033381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 12043381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 12053381d7a2SSam Kolton 12063381d7a2SSam Kolton if (!IsBranch) { 12073381d7a2SSam Kolton return false; 12083381d7a2SSam Kolton } 12093381d7a2SSam Kolton 12103381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 1211b1c3b22bSNicolai Haehnle if (!Symbols) 1212b1c3b22bSNicolai Haehnle return false; 1213b1c3b22bSNicolai Haehnle 12143381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 12153381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 121609d26b79Sdiggerlin return Val.Addr == static_cast<uint64_t>(Value) 121709d26b79Sdiggerlin && Val.Type == ELF::STT_NOTYPE; 12183381d7a2SSam Kolton }); 12193381d7a2SSam Kolton if (Result != Symbols->end()) { 122009d26b79Sdiggerlin auto *Sym = Ctx.getOrCreateSymbol(Result->Name); 12213381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 12223381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 12233381d7a2SSam Kolton return true; 12243381d7a2SSam Kolton } 12253381d7a2SSam Kolton return false; 12263381d7a2SSam Kolton } 12273381d7a2SSam Kolton 122892b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 122992b355b1SMatt Arsenault int64_t Value, 123092b355b1SMatt Arsenault uint64_t Address) { 123192b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 123292b355b1SMatt Arsenault } 123392b355b1SMatt Arsenault 12343381d7a2SSam Kolton //===----------------------------------------------------------------------===// 12353381d7a2SSam Kolton // Initialization 12363381d7a2SSam Kolton //===----------------------------------------------------------------------===// 12373381d7a2SSam Kolton 12383381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 12393381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 12403381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 12413381d7a2SSam Kolton void *DisInfo, 12423381d7a2SSam Kolton MCContext *Ctx, 12433381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 12443381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 12453381d7a2SSam Kolton } 12463381d7a2SSam Kolton 1247e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 1248e1818af8STom Stellard const MCSubtargetInfo &STI, 1249e1818af8STom Stellard MCContext &Ctx) { 1250cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 1251e1818af8STom Stellard } 1252e1818af8STom Stellard 12530dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() { 1254f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 1255f42454b9SMehdi Amini createAMDGPUDisassembler); 1256f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 1257f42454b9SMehdi Amini createAMDGPUSymbolizer); 1258e1818af8STom Stellard } 1259