1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20e1818af8STom Stellard #include "AMDGPU.h" 21e1818af8STom Stellard #include "AMDGPURegisterInfo.h" 22c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 23212a251cSArtem Tamazov #include "SIDefines.h" 248ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h" 25e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 26c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 29c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 30264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 31*ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h" 32ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 34c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 35e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 36e1818af8STom Stellard #include "llvm/MC/MCInst.h" 37e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 38ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 39c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 40c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 41e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 42c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 43c8fbf6ffSEugene Zelenko #include <algorithm> 44c8fbf6ffSEugene Zelenko #include <cassert> 45c8fbf6ffSEugene Zelenko #include <cstddef> 46c8fbf6ffSEugene Zelenko #include <cstdint> 47c8fbf6ffSEugene Zelenko #include <iterator> 48c8fbf6ffSEugene Zelenko #include <tuple> 49c8fbf6ffSEugene Zelenko #include <vector> 50e1818af8STom Stellard 51e1818af8STom Stellard using namespace llvm; 52e1818af8STom Stellard 53e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 54e1818af8STom Stellard 5533d806a5SStanislav Mekhanoshin #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ 5633d806a5SStanislav Mekhanoshin : AMDGPU::EncValues::SGPR_MAX_SI) 5733d806a5SStanislav Mekhanoshin 58c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 59e1818af8STom Stellard 60*ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, 61*ca64ef20SMatt Arsenault MCContext &Ctx, 62*ca64ef20SMatt Arsenault MCInstrInfo const *MCII) : 63*ca64ef20SMatt Arsenault MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), 64*ca64ef20SMatt Arsenault TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) {} 65*ca64ef20SMatt Arsenault 66ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 67ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 68ac106addSNikolay Haustov Inst.addOperand(Opnd); 69ac106addSNikolay Haustov return Opnd.isValid() ? 70ac106addSNikolay Haustov MCDisassembler::Success : 71ac106addSNikolay Haustov MCDisassembler::SoftFail; 72e1818af8STom Stellard } 73e1818af8STom Stellard 74549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 75549c89d2SSam Kolton uint16_t NameIdx) { 76549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 77549c89d2SSam Kolton if (OpIdx != -1) { 78549c89d2SSam Kolton auto I = MI.begin(); 79549c89d2SSam Kolton std::advance(I, OpIdx); 80549c89d2SSam Kolton MI.insert(I, Op); 81549c89d2SSam Kolton } 82549c89d2SSam Kolton return OpIdx; 83549c89d2SSam Kolton } 84549c89d2SSam Kolton 853381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 863381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 873381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 883381d7a2SSam Kolton 89efec1396SScott Linder // Our branches take a simm16, but we need two extra bits to account for the 90efec1396SScott Linder // factor of 4. 913381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 923381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 933381d7a2SSam Kolton 943381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 953381d7a2SSam Kolton return MCDisassembler::Success; 963381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 973381d7a2SSam Kolton } 983381d7a2SSam Kolton 99363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 100363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 101ac106addSNikolay Haustov unsigned Imm, \ 102ac106addSNikolay Haustov uint64_t /*Addr*/, \ 103ac106addSNikolay Haustov const void *Decoder) { \ 104ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 105363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 106e1818af8STom Stellard } 107e1818af8STom Stellard 108363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 109363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 110e1818af8STom Stellard 111363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 1126023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 113363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 114363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 11530fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 116e1818af8STom Stellard 117363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 118363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 119363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 120e1818af8STom Stellard 121363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 122363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 123ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 1246023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 125363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 126363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 127363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 128363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 129363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 130e1818af8STom Stellard 1314bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1324bd72361SMatt Arsenault unsigned Imm, 1334bd72361SMatt Arsenault uint64_t Addr, 1344bd72361SMatt Arsenault const void *Decoder) { 1354bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1364bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1374bd72361SMatt Arsenault } 1384bd72361SMatt Arsenault 1399be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1409be7b0d4SMatt Arsenault unsigned Imm, 1419be7b0d4SMatt Arsenault uint64_t Addr, 1429be7b0d4SMatt Arsenault const void *Decoder) { 1439be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1449be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1459be7b0d4SMatt Arsenault } 1469be7b0d4SMatt Arsenault 147549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 148549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 149363f47a2SSam Kolton 150549c89d2SSam Kolton DECODE_SDWA(Src32) 151549c89d2SSam Kolton DECODE_SDWA(Src16) 152549c89d2SSam Kolton DECODE_SDWA(VopcDst) 153363f47a2SSam Kolton 154e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 155e1818af8STom Stellard 156e1818af8STom Stellard //===----------------------------------------------------------------------===// 157e1818af8STom Stellard // 158e1818af8STom Stellard //===----------------------------------------------------------------------===// 159e1818af8STom Stellard 1601048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 1611048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 1621048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 1631048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 164ac106addSNikolay Haustov return Res; 165ac106addSNikolay Haustov } 166ac106addSNikolay Haustov 167ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 168ac106addSNikolay Haustov MCInst &MI, 169ac106addSNikolay Haustov uint64_t Inst, 170ac106addSNikolay Haustov uint64_t Address) const { 171ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 172ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 173ac106addSNikolay Haustov MCInst TmpInst; 174ce941c9cSDmitry Preobrazhensky HasLiteral = false; 175ac106addSNikolay Haustov const auto SavedBytes = Bytes; 176ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 177ac106addSNikolay Haustov MI = TmpInst; 178ac106addSNikolay Haustov return MCDisassembler::Success; 179ac106addSNikolay Haustov } 180ac106addSNikolay Haustov Bytes = SavedBytes; 181ac106addSNikolay Haustov return MCDisassembler::Fail; 182ac106addSNikolay Haustov } 183ac106addSNikolay Haustov 184e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 185ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 186e1818af8STom Stellard uint64_t Address, 187e1818af8STom Stellard raw_ostream &WS, 188e1818af8STom Stellard raw_ostream &CS) const { 189e1818af8STom Stellard CommentStream = &CS; 190549c89d2SSam Kolton bool IsSDWA = false; 191e1818af8STom Stellard 192e1818af8STom Stellard // ToDo: AMDGPUDisassembler supports only VI ISA. 1938f3da70eSStanislav Mekhanoshin if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10()) 194d122abeaSMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 195e1818af8STom Stellard 196*ca64ef20SMatt Arsenault unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); 197ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 198161a158eSNikolay Haustov 199ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 200ac106addSNikolay Haustov do { 201824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 202ac106addSNikolay Haustov // but it is unknown yet, so try all we can 2031048fb18SSam Kolton 204c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 205c9bdcb75SSam Kolton // encodings 2061048fb18SSam Kolton if (Bytes.size() >= 8) { 2071048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 2081048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 2091048fb18SSam Kolton if (Res) break; 210c9bdcb75SSam Kolton 211c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 212549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 213363f47a2SSam Kolton 214363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 215549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 2160905870fSChangpeng Fang 2178f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); 2188f3da70eSStanislav Mekhanoshin if (Res) { IsSDWA = true; break; } 2198f3da70eSStanislav Mekhanoshin 2208f3da70eSStanislav Mekhanoshin // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 2218f3da70eSStanislav Mekhanoshin // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 2228f3da70eSStanislav Mekhanoshin // table first so we print the correct name. 2238f3da70eSStanislav Mekhanoshin 2248f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 2258f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 2268f3da70eSStanislav Mekhanoshin if (Res) break; 2278f3da70eSStanislav Mekhanoshin } 2288f3da70eSStanislav Mekhanoshin 2290905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 2300905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 2310084adc5SMatt Arsenault if (Res) 2320084adc5SMatt Arsenault break; 2330084adc5SMatt Arsenault } 2340084adc5SMatt Arsenault 2350084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 2360084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 2370084adc5SMatt Arsenault // table first so we print the correct name. 2380084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 2390084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 2400084adc5SMatt Arsenault if (Res) 2410084adc5SMatt Arsenault break; 2420905870fSChangpeng Fang } 2431048fb18SSam Kolton } 2441048fb18SSam Kolton 2451048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 2461048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 2471048fb18SSam Kolton 2481048fb18SSam Kolton // Try decode 32-bit instruction 249ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2501048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 2515182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); 252ac106addSNikolay Haustov if (Res) break; 253e1818af8STom Stellard 254ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 255ac106addSNikolay Haustov if (Res) break; 256ac106addSNikolay Haustov 257a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 258a0342dc9SDmitry Preobrazhensky if (Res) break; 259a0342dc9SDmitry Preobrazhensky 2608f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); 2618f3da70eSStanislav Mekhanoshin if (Res) break; 2628f3da70eSStanislav Mekhanoshin 263ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2641048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 2655182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); 266ac106addSNikolay Haustov if (Res) break; 267ac106addSNikolay Haustov 268ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 2691e32550dSDmitry Preobrazhensky if (Res) break; 2701e32550dSDmitry Preobrazhensky 2711e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 2728f3da70eSStanislav Mekhanoshin if (Res) break; 2738f3da70eSStanislav Mekhanoshin 2748f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); 275ac106addSNikolay Haustov } while (false); 276ac106addSNikolay Haustov 2778f3da70eSStanislav Mekhanoshin if (Res && (MaxInstBytesNum - Bytes.size()) == 12 && (!HasLiteral || 2788f3da70eSStanislav Mekhanoshin !(MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::VOP3))) { 2798f3da70eSStanislav Mekhanoshin MaxInstBytesNum = 8; 2808f3da70eSStanislav Mekhanoshin Bytes = Bytes_.slice(0, MaxInstBytesNum); 2818f3da70eSStanislav Mekhanoshin eatBytes<uint64_t>(Bytes); 2828f3da70eSStanislav Mekhanoshin } 2838f3da70eSStanislav Mekhanoshin 284678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 2858f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || 2868f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || 287603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 2888f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || 2898f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || 2908f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { 291678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 292549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 293678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 294678e111eSMatt Arsenault } 295678e111eSMatt Arsenault 296cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 297692560dcSStanislav Mekhanoshin int VAddr0Idx = 298692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 299692560dcSStanislav Mekhanoshin int RsrcIdx = 300692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 301692560dcSStanislav Mekhanoshin unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; 302692560dcSStanislav Mekhanoshin if (VAddr0Idx >= 0 && NSAArgs > 0) { 303692560dcSStanislav Mekhanoshin unsigned NSAWords = (NSAArgs + 3) / 4; 304692560dcSStanislav Mekhanoshin if (Bytes.size() < 4 * NSAWords) { 305692560dcSStanislav Mekhanoshin Res = MCDisassembler::Fail; 306692560dcSStanislav Mekhanoshin } else { 307692560dcSStanislav Mekhanoshin for (unsigned i = 0; i < NSAArgs; ++i) { 308692560dcSStanislav Mekhanoshin MI.insert(MI.begin() + VAddr0Idx + 1 + i, 309692560dcSStanislav Mekhanoshin decodeOperand_VGPR_32(Bytes[i])); 310692560dcSStanislav Mekhanoshin } 311692560dcSStanislav Mekhanoshin Bytes = Bytes.slice(4 * NSAWords); 312692560dcSStanislav Mekhanoshin } 313692560dcSStanislav Mekhanoshin } 314692560dcSStanislav Mekhanoshin 315692560dcSStanislav Mekhanoshin if (Res) 316cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 317cad7fa85SMatt Arsenault } 318cad7fa85SMatt Arsenault 319549c89d2SSam Kolton if (Res && IsSDWA) 320549c89d2SSam Kolton Res = convertSDWAInst(MI); 321549c89d2SSam Kolton 3228f3da70eSStanislav Mekhanoshin int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 3238f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 3248f3da70eSStanislav Mekhanoshin if (VDstIn_Idx != -1) { 3258f3da70eSStanislav Mekhanoshin int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, 3268f3da70eSStanislav Mekhanoshin MCOI::OperandConstraint::TIED_TO); 3278f3da70eSStanislav Mekhanoshin if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || 3288f3da70eSStanislav Mekhanoshin !MI.getOperand(VDstIn_Idx).isReg() || 3298f3da70eSStanislav Mekhanoshin MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { 3308f3da70eSStanislav Mekhanoshin if (MI.getNumOperands() > (unsigned)VDstIn_Idx) 3318f3da70eSStanislav Mekhanoshin MI.erase(&MI.getOperand(VDstIn_Idx)); 3328f3da70eSStanislav Mekhanoshin insertNamedMCOperand(MI, 3338f3da70eSStanislav Mekhanoshin MCOperand::createReg(MI.getOperand(Tied).getReg()), 3348f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 3358f3da70eSStanislav Mekhanoshin } 3368f3da70eSStanislav Mekhanoshin } 3378f3da70eSStanislav Mekhanoshin 3387116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 3397116e896STim Corringham // (unless there are fewer bytes left) 3407116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 3417116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 342ac106addSNikolay Haustov return Res; 343161a158eSNikolay Haustov } 344e1818af8STom Stellard 345549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 3468f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 3478f3da70eSStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 348549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 349549c89d2SSam Kolton // VOPC - insert clamp 350549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 351549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 352549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 353549c89d2SSam Kolton if (SDst != -1) { 354549c89d2SSam Kolton // VOPC - insert VCC register as sdst 355ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 356549c89d2SSam Kolton AMDGPU::OpName::sdst); 357549c89d2SSam Kolton } else { 358549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 359549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 360549c89d2SSam Kolton } 361549c89d2SSam Kolton } 362549c89d2SSam Kolton return MCDisassembler::Success; 363549c89d2SSam Kolton } 364549c89d2SSam Kolton 365692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about 366692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it 367692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so. 368cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 369da4a7c01SDmitry Preobrazhensky 3700b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 3710b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 3720b4eb1eaSDmitry Preobrazhensky 373cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 374cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 375692560dcSStanislav Mekhanoshin int VAddr0Idx = 376692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 377cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 378cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 3790b4eb1eaSDmitry Preobrazhensky 3800a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 3810a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 382f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 383f2674319SNicolai Haehnle AMDGPU::OpName::d16); 3840a1ff464SDmitry Preobrazhensky 3850b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 3860b4eb1eaSDmitry Preobrazhensky assert(DMaskIdx != -1); 3870a1ff464SDmitry Preobrazhensky assert(TFEIdx != -1); 3880b4eb1eaSDmitry Preobrazhensky 389692560dcSStanislav Mekhanoshin const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); 390da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 391f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 3920b4eb1eaSDmitry Preobrazhensky 393692560dcSStanislav Mekhanoshin bool IsNSA = false; 394692560dcSStanislav Mekhanoshin unsigned AddrSize = Info->VAddrDwords; 395cad7fa85SMatt Arsenault 396692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 397692560dcSStanislav Mekhanoshin unsigned DimIdx = 398692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); 399692560dcSStanislav Mekhanoshin const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 400692560dcSStanislav Mekhanoshin AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 401692560dcSStanislav Mekhanoshin const AMDGPU::MIMGDimInfo *Dim = 402692560dcSStanislav Mekhanoshin AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); 403692560dcSStanislav Mekhanoshin 404692560dcSStanislav Mekhanoshin AddrSize = BaseOpcode->NumExtraArgs + 405692560dcSStanislav Mekhanoshin (BaseOpcode->Gradients ? Dim->NumGradients : 0) + 406692560dcSStanislav Mekhanoshin (BaseOpcode->Coordinates ? Dim->NumCoords : 0) + 407692560dcSStanislav Mekhanoshin (BaseOpcode->LodOrClampOrMip ? 1 : 0); 408692560dcSStanislav Mekhanoshin IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; 409692560dcSStanislav Mekhanoshin if (!IsNSA) { 410692560dcSStanislav Mekhanoshin if (AddrSize > 8) 411692560dcSStanislav Mekhanoshin AddrSize = 16; 412692560dcSStanislav Mekhanoshin else if (AddrSize > 4) 413692560dcSStanislav Mekhanoshin AddrSize = 8; 414692560dcSStanislav Mekhanoshin } else { 415692560dcSStanislav Mekhanoshin if (AddrSize > Info->VAddrDwords) { 416692560dcSStanislav Mekhanoshin // The NSA encoding does not contain enough operands for the combination 417692560dcSStanislav Mekhanoshin // of base opcode / dimension. Should this be an error? 4180a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 419692560dcSStanislav Mekhanoshin } 420692560dcSStanislav Mekhanoshin } 421692560dcSStanislav Mekhanoshin } 422692560dcSStanislav Mekhanoshin 423692560dcSStanislav Mekhanoshin unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 424692560dcSStanislav Mekhanoshin unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); 4250a1ff464SDmitry Preobrazhensky 426f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 4270a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 4280a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 4290a1ff464SDmitry Preobrazhensky } 4300a1ff464SDmitry Preobrazhensky 4310a1ff464SDmitry Preobrazhensky // FIXME: Add tfe support 4320a1ff464SDmitry Preobrazhensky if (MI.getOperand(TFEIdx).getImm()) 433cad7fa85SMatt Arsenault return MCDisassembler::Success; 434cad7fa85SMatt Arsenault 435692560dcSStanislav Mekhanoshin if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) 436f2674319SNicolai Haehnle return MCDisassembler::Success; 437692560dcSStanislav Mekhanoshin 438692560dcSStanislav Mekhanoshin int NewOpcode = 439692560dcSStanislav Mekhanoshin AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); 4400ab200b6SNicolai Haehnle if (NewOpcode == -1) 4410ab200b6SNicolai Haehnle return MCDisassembler::Success; 4420b4eb1eaSDmitry Preobrazhensky 443692560dcSStanislav Mekhanoshin // Widen the register to the correct number of enabled channels. 444692560dcSStanislav Mekhanoshin unsigned NewVdata = AMDGPU::NoRegister; 445692560dcSStanislav Mekhanoshin if (DstSize != Info->VDataDwords) { 446692560dcSStanislav Mekhanoshin auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 447cad7fa85SMatt Arsenault 4480b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 449cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 4500b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 4510b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 4520b4eb1eaSDmitry Preobrazhensky 453692560dcSStanislav Mekhanoshin NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 454692560dcSStanislav Mekhanoshin &MRI.getRegClass(DataRCID)); 455cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 456cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 457cad7fa85SMatt Arsenault // components exceeds the register count. 458cad7fa85SMatt Arsenault return MCDisassembler::Success; 459cad7fa85SMatt Arsenault } 460692560dcSStanislav Mekhanoshin } 461692560dcSStanislav Mekhanoshin 462692560dcSStanislav Mekhanoshin unsigned NewVAddr0 = AMDGPU::NoRegister; 463692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && 464692560dcSStanislav Mekhanoshin AddrSize != Info->VAddrDwords) { 465692560dcSStanislav Mekhanoshin unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); 466692560dcSStanislav Mekhanoshin unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); 467692560dcSStanislav Mekhanoshin VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; 468692560dcSStanislav Mekhanoshin 469692560dcSStanislav Mekhanoshin auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; 470692560dcSStanislav Mekhanoshin NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, 471692560dcSStanislav Mekhanoshin &MRI.getRegClass(AddrRCID)); 472692560dcSStanislav Mekhanoshin if (NewVAddr0 == AMDGPU::NoRegister) 473692560dcSStanislav Mekhanoshin return MCDisassembler::Success; 474692560dcSStanislav Mekhanoshin } 475cad7fa85SMatt Arsenault 476cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 477692560dcSStanislav Mekhanoshin 478692560dcSStanislav Mekhanoshin if (NewVdata != AMDGPU::NoRegister) { 479cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 4800b4eb1eaSDmitry Preobrazhensky 481da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 4820b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 4830b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 4840b4eb1eaSDmitry Preobrazhensky } 485692560dcSStanislav Mekhanoshin } 486692560dcSStanislav Mekhanoshin 487692560dcSStanislav Mekhanoshin if (NewVAddr0 != AMDGPU::NoRegister) { 488692560dcSStanislav Mekhanoshin MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); 489692560dcSStanislav Mekhanoshin } else if (IsNSA) { 490692560dcSStanislav Mekhanoshin assert(AddrSize <= Info->VAddrDwords); 491692560dcSStanislav Mekhanoshin MI.erase(MI.begin() + VAddr0Idx + AddrSize, 492692560dcSStanislav Mekhanoshin MI.begin() + VAddr0Idx + Info->VAddrDwords); 493692560dcSStanislav Mekhanoshin } 4940b4eb1eaSDmitry Preobrazhensky 495cad7fa85SMatt Arsenault return MCDisassembler::Success; 496cad7fa85SMatt Arsenault } 497cad7fa85SMatt Arsenault 498ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 499ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 500ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 501e1818af8STom Stellard } 502e1818af8STom Stellard 503ac106addSNikolay Haustov inline 504ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 505ac106addSNikolay Haustov const Twine& ErrMsg) const { 506ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 507ac106addSNikolay Haustov 508ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 509ac106addSNikolay Haustov // return MCOperand::createError(V); 510ac106addSNikolay Haustov return MCOperand(); 511ac106addSNikolay Haustov } 512ac106addSNikolay Haustov 513ac106addSNikolay Haustov inline 514ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 515ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 516ac106addSNikolay Haustov } 517ac106addSNikolay Haustov 518ac106addSNikolay Haustov inline 519ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 520ac106addSNikolay Haustov unsigned Val) const { 521ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 522ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 523ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 524ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 525ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 526ac106addSNikolay Haustov } 527ac106addSNikolay Haustov 528ac106addSNikolay Haustov inline 529ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 530ac106addSNikolay Haustov unsigned Val) const { 531ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 532ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 533ac106addSNikolay Haustov int shift = 0; 534ac106addSNikolay Haustov switch (SRegClassID) { 535ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 536212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 537212a251cSArtem Tamazov break; 538ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 539212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 540212a251cSArtem Tamazov shift = 1; 541212a251cSArtem Tamazov break; 542212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 543212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 544ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 545ac106addSNikolay Haustov // this bundle? 54627134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 54727134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 548ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 549ac106addSNikolay Haustov // this bundle? 55027134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 55127134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 552212a251cSArtem Tamazov shift = 2; 553212a251cSArtem Tamazov break; 554ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 555ac106addSNikolay Haustov // this bundle? 556212a251cSArtem Tamazov default: 55792b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 558ac106addSNikolay Haustov } 55992b355b1SMatt Arsenault 56092b355b1SMatt Arsenault if (Val % (1 << shift)) { 561ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 562ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 56392b355b1SMatt Arsenault } 56492b355b1SMatt Arsenault 565ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 566ac106addSNikolay Haustov } 567ac106addSNikolay Haustov 568ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 569212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 570ac106addSNikolay Haustov } 571ac106addSNikolay Haustov 572ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 573212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 574ac106addSNikolay Haustov } 575ac106addSNikolay Haustov 57630fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 57730fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 57830fc5239SDmitry Preobrazhensky } 57930fc5239SDmitry Preobrazhensky 5804bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 5814bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 5824bd72361SMatt Arsenault } 5834bd72361SMatt Arsenault 5849be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 5859be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 5869be7b0d4SMatt Arsenault } 5879be7b0d4SMatt Arsenault 588ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 589cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 590cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 591cb540bc0SMatt Arsenault // high bit. 592cb540bc0SMatt Arsenault Val &= 255; 593cb540bc0SMatt Arsenault 594ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 595ac106addSNikolay Haustov } 596ac106addSNikolay Haustov 5976023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 5986023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 5996023d599SDmitry Preobrazhensky } 6006023d599SDmitry Preobrazhensky 601ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 602ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 603ac106addSNikolay Haustov } 604ac106addSNikolay Haustov 605ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 606ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 607ac106addSNikolay Haustov } 608ac106addSNikolay Haustov 609ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 610ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 611ac106addSNikolay Haustov } 612ac106addSNikolay Haustov 613ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 614ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 615ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 616ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 617212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 618ac106addSNikolay Haustov } 619ac106addSNikolay Haustov 620640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 621640c44b8SMatt Arsenault unsigned Val) const { 622640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 62338e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 62438e496b1SArtem Tamazov } 62538e496b1SArtem Tamazov 626ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 627ca7b0a17SMatt Arsenault unsigned Val) const { 628ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 629ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 630ca7b0a17SMatt Arsenault } 631ca7b0a17SMatt Arsenault 6326023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 6336023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 6346023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 6356023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 6366023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 6376023d599SDmitry Preobrazhensky } 6386023d599SDmitry Preobrazhensky 639ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 640640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 641640c44b8SMatt Arsenault } 642640c44b8SMatt Arsenault 643640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 644212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 645ac106addSNikolay Haustov } 646ac106addSNikolay Haustov 647ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 648212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 649ac106addSNikolay Haustov } 650ac106addSNikolay Haustov 651ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 65227134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 653ac106addSNikolay Haustov } 654ac106addSNikolay Haustov 655ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 65627134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 657ac106addSNikolay Haustov } 658ac106addSNikolay Haustov 659ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 660ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 661ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 662ac106addSNikolay Haustov // ToDo: deal with float/double constants 663ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 664ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 665ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 666ac106addSNikolay Haustov Twine(Bytes.size())); 667ce941c9cSDmitry Preobrazhensky } 668ce941c9cSDmitry Preobrazhensky HasLiteral = true; 669ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 670ce941c9cSDmitry Preobrazhensky } 671ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 672ac106addSNikolay Haustov } 673ac106addSNikolay Haustov 674ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 675212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 676c8fbf6ffSEugene Zelenko 677212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 678212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 679212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 680212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 681212a251cSArtem Tamazov // Cast prevents negative overflow. 682ac106addSNikolay Haustov } 683ac106addSNikolay Haustov 6844bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 6854bd72361SMatt Arsenault switch (Imm) { 6864bd72361SMatt Arsenault case 240: 6874bd72361SMatt Arsenault return FloatToBits(0.5f); 6884bd72361SMatt Arsenault case 241: 6894bd72361SMatt Arsenault return FloatToBits(-0.5f); 6904bd72361SMatt Arsenault case 242: 6914bd72361SMatt Arsenault return FloatToBits(1.0f); 6924bd72361SMatt Arsenault case 243: 6934bd72361SMatt Arsenault return FloatToBits(-1.0f); 6944bd72361SMatt Arsenault case 244: 6954bd72361SMatt Arsenault return FloatToBits(2.0f); 6964bd72361SMatt Arsenault case 245: 6974bd72361SMatt Arsenault return FloatToBits(-2.0f); 6984bd72361SMatt Arsenault case 246: 6994bd72361SMatt Arsenault return FloatToBits(4.0f); 7004bd72361SMatt Arsenault case 247: 7014bd72361SMatt Arsenault return FloatToBits(-4.0f); 7024bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 7034bd72361SMatt Arsenault return 0x3e22f983; 7044bd72361SMatt Arsenault default: 7054bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 7064bd72361SMatt Arsenault } 7074bd72361SMatt Arsenault } 7084bd72361SMatt Arsenault 7094bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 7104bd72361SMatt Arsenault switch (Imm) { 7114bd72361SMatt Arsenault case 240: 7124bd72361SMatt Arsenault return DoubleToBits(0.5); 7134bd72361SMatt Arsenault case 241: 7144bd72361SMatt Arsenault return DoubleToBits(-0.5); 7154bd72361SMatt Arsenault case 242: 7164bd72361SMatt Arsenault return DoubleToBits(1.0); 7174bd72361SMatt Arsenault case 243: 7184bd72361SMatt Arsenault return DoubleToBits(-1.0); 7194bd72361SMatt Arsenault case 244: 7204bd72361SMatt Arsenault return DoubleToBits(2.0); 7214bd72361SMatt Arsenault case 245: 7224bd72361SMatt Arsenault return DoubleToBits(-2.0); 7234bd72361SMatt Arsenault case 246: 7244bd72361SMatt Arsenault return DoubleToBits(4.0); 7254bd72361SMatt Arsenault case 247: 7264bd72361SMatt Arsenault return DoubleToBits(-4.0); 7274bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 7284bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 7294bd72361SMatt Arsenault default: 7304bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 7314bd72361SMatt Arsenault } 7324bd72361SMatt Arsenault } 7334bd72361SMatt Arsenault 7344bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 7354bd72361SMatt Arsenault switch (Imm) { 7364bd72361SMatt Arsenault case 240: 7374bd72361SMatt Arsenault return 0x3800; 7384bd72361SMatt Arsenault case 241: 7394bd72361SMatt Arsenault return 0xB800; 7404bd72361SMatt Arsenault case 242: 7414bd72361SMatt Arsenault return 0x3C00; 7424bd72361SMatt Arsenault case 243: 7434bd72361SMatt Arsenault return 0xBC00; 7444bd72361SMatt Arsenault case 244: 7454bd72361SMatt Arsenault return 0x4000; 7464bd72361SMatt Arsenault case 245: 7474bd72361SMatt Arsenault return 0xC000; 7484bd72361SMatt Arsenault case 246: 7494bd72361SMatt Arsenault return 0x4400; 7504bd72361SMatt Arsenault case 247: 7514bd72361SMatt Arsenault return 0xC400; 7524bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 7534bd72361SMatt Arsenault return 0x3118; 7544bd72361SMatt Arsenault default: 7554bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 7564bd72361SMatt Arsenault } 7574bd72361SMatt Arsenault } 7584bd72361SMatt Arsenault 7594bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 760212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 761212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 7624bd72361SMatt Arsenault 763e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 7644bd72361SMatt Arsenault switch (Width) { 7654bd72361SMatt Arsenault case OPW32: 7664bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 7674bd72361SMatt Arsenault case OPW64: 7684bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 7694bd72361SMatt Arsenault case OPW16: 7709be7b0d4SMatt Arsenault case OPWV216: 7714bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 7724bd72361SMatt Arsenault default: 7734bd72361SMatt Arsenault llvm_unreachable("implement me"); 774e1818af8STom Stellard } 775e1818af8STom Stellard } 776e1818af8STom Stellard 777212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 778e1818af8STom Stellard using namespace AMDGPU; 779c8fbf6ffSEugene Zelenko 780212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 781212a251cSArtem Tamazov switch (Width) { 782212a251cSArtem Tamazov default: // fall 7834bd72361SMatt Arsenault case OPW32: 7844bd72361SMatt Arsenault case OPW16: 7859be7b0d4SMatt Arsenault case OPWV216: 7864bd72361SMatt Arsenault return VGPR_32RegClassID; 787212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 788212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 789212a251cSArtem Tamazov } 790212a251cSArtem Tamazov } 791212a251cSArtem Tamazov 792212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 793212a251cSArtem Tamazov using namespace AMDGPU; 794c8fbf6ffSEugene Zelenko 795212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 796212a251cSArtem Tamazov switch (Width) { 797212a251cSArtem Tamazov default: // fall 7984bd72361SMatt Arsenault case OPW32: 7994bd72361SMatt Arsenault case OPW16: 8009be7b0d4SMatt Arsenault case OPWV216: 8014bd72361SMatt Arsenault return SGPR_32RegClassID; 802212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 803212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 80427134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 80527134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 806212a251cSArtem Tamazov } 807212a251cSArtem Tamazov } 808212a251cSArtem Tamazov 809212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 810212a251cSArtem Tamazov using namespace AMDGPU; 811c8fbf6ffSEugene Zelenko 812212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 813212a251cSArtem Tamazov switch (Width) { 814212a251cSArtem Tamazov default: // fall 8154bd72361SMatt Arsenault case OPW32: 8164bd72361SMatt Arsenault case OPW16: 8179be7b0d4SMatt Arsenault case OPWV216: 8184bd72361SMatt Arsenault return TTMP_32RegClassID; 819212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 820212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 82127134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 82227134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 823212a251cSArtem Tamazov } 824212a251cSArtem Tamazov } 825212a251cSArtem Tamazov 826ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 827ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 828ac2b0264SDmitry Preobrazhensky 82933d806a5SStanislav Mekhanoshin unsigned TTmpMin = 83033d806a5SStanislav Mekhanoshin (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN; 83133d806a5SStanislav Mekhanoshin unsigned TTmpMax = 83233d806a5SStanislav Mekhanoshin (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX; 833ac2b0264SDmitry Preobrazhensky 834ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 835ac2b0264SDmitry Preobrazhensky } 836ac2b0264SDmitry Preobrazhensky 837212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 838212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 839c8fbf6ffSEugene Zelenko 840ac106addSNikolay Haustov assert(Val < 512); // enum9 841ac106addSNikolay Haustov 842212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 843212a251cSArtem Tamazov return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN); 844212a251cSArtem Tamazov } 845b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 846b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 847212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 848212a251cSArtem Tamazov } 849ac2b0264SDmitry Preobrazhensky 850ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 851ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 852ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 853212a251cSArtem Tamazov } 854ac106addSNikolay Haustov 855212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 856ac106addSNikolay Haustov return decodeIntImmed(Val); 857ac106addSNikolay Haustov 858212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 8594bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 860ac106addSNikolay Haustov 861212a251cSArtem Tamazov if (Val == LITERAL_CONST) 862ac106addSNikolay Haustov return decodeLiteralConstant(); 863ac106addSNikolay Haustov 8644bd72361SMatt Arsenault switch (Width) { 8654bd72361SMatt Arsenault case OPW32: 8664bd72361SMatt Arsenault case OPW16: 8679be7b0d4SMatt Arsenault case OPWV216: 8684bd72361SMatt Arsenault return decodeSpecialReg32(Val); 8694bd72361SMatt Arsenault case OPW64: 8704bd72361SMatt Arsenault return decodeSpecialReg64(Val); 8714bd72361SMatt Arsenault default: 8724bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 8734bd72361SMatt Arsenault } 874ac106addSNikolay Haustov } 875ac106addSNikolay Haustov 87627134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 87727134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 87827134953SDmitry Preobrazhensky 87927134953SDmitry Preobrazhensky assert(Val < 128); 88027134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 88127134953SDmitry Preobrazhensky 88227134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 88327134953SDmitry Preobrazhensky assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 88427134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 88527134953SDmitry Preobrazhensky } 88627134953SDmitry Preobrazhensky 88727134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 88827134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 88927134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 89027134953SDmitry Preobrazhensky } 89127134953SDmitry Preobrazhensky 89227134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 89327134953SDmitry Preobrazhensky } 89427134953SDmitry Preobrazhensky 895ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 896ac106addSNikolay Haustov using namespace AMDGPU; 897c8fbf6ffSEugene Zelenko 898e1818af8STom Stellard switch (Val) { 899ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 900ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 9013afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 9023afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 903ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 904ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 905137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA_LO); 906137976faSDmitry Preobrazhensky case 109: return createRegOperand(TBA_HI); 907137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA_LO); 908137976faSDmitry Preobrazhensky case 111: return createRegOperand(TMA_HI); 909ac106addSNikolay Haustov case 124: return createRegOperand(M0); 91033d806a5SStanislav Mekhanoshin case 125: return createRegOperand(SGPR_NULL); 911ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 912ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 913a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 914a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 915a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 916a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 917137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 918e1818af8STom Stellard // ToDo: no support for vccz register 919ac106addSNikolay Haustov case 251: break; 920e1818af8STom Stellard // ToDo: no support for execz register 921ac106addSNikolay Haustov case 252: break; 922ac106addSNikolay Haustov case 253: return createRegOperand(SCC); 923942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 924ac106addSNikolay Haustov default: break; 925e1818af8STom Stellard } 926ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 927e1818af8STom Stellard } 928e1818af8STom Stellard 929ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 930161a158eSNikolay Haustov using namespace AMDGPU; 931c8fbf6ffSEugene Zelenko 932161a158eSNikolay Haustov switch (Val) { 933ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 9343afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 935ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 936137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA); 937137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA); 938ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 939137976faSDmitry Preobrazhensky case 235: return createRegOperand(SRC_SHARED_BASE); 940137976faSDmitry Preobrazhensky case 236: return createRegOperand(SRC_SHARED_LIMIT); 941137976faSDmitry Preobrazhensky case 237: return createRegOperand(SRC_PRIVATE_BASE); 942137976faSDmitry Preobrazhensky case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 943137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 944ac106addSNikolay Haustov default: break; 945161a158eSNikolay Haustov } 946ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 947161a158eSNikolay Haustov } 948161a158eSNikolay Haustov 949549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 9506b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 951363f47a2SSam Kolton using namespace AMDGPU::SDWA; 9526b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 953363f47a2SSam Kolton 95433d806a5SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 95533d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 956da644c02SStanislav Mekhanoshin // XXX: cast to int is needed to avoid stupid warning: 957a179d25bSSam Kolton // compare with unsigned is always true 958da644c02SStanislav Mekhanoshin if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && 959363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 960363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 961363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 962363f47a2SSam Kolton } 963363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 96433d806a5SStanislav Mekhanoshin Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 96533d806a5SStanislav Mekhanoshin : SDWA9EncValues::SRC_SGPR_MAX_SI)) { 966363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 967363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 968363f47a2SSam Kolton } 969ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 970ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 971ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 972ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 973ac2b0264SDmitry Preobrazhensky } 974363f47a2SSam Kolton 9756b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 9766b65f7c3SDmitry Preobrazhensky 9776b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 9786b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 9796b65f7c3SDmitry Preobrazhensky 9806b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 9816b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 9826b65f7c3SDmitry Preobrazhensky 9836b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 984549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 985549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 986549c89d2SSam Kolton } 987549c89d2SSam Kolton llvm_unreachable("unsupported target"); 988363f47a2SSam Kolton } 989363f47a2SSam Kolton 990549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 991549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 992363f47a2SSam Kolton } 993363f47a2SSam Kolton 994549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 995549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 996363f47a2SSam Kolton } 997363f47a2SSam Kolton 998549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 999363f47a2SSam Kolton using namespace AMDGPU::SDWA; 1000363f47a2SSam Kolton 100133d806a5SStanislav Mekhanoshin assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 100233d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && 100333d806a5SStanislav Mekhanoshin "SDWAVopcDst should be present only on GFX9+"); 100433d806a5SStanislav Mekhanoshin 1005363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 1006363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 1007ac2b0264SDmitry Preobrazhensky 1008ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1009ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1010ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx); 101133d806a5SStanislav Mekhanoshin } else if (Val > SGPR_MAX) { 1012363f47a2SSam Kolton return decodeSpecialReg64(Val); 1013363f47a2SSam Kolton } else { 1014363f47a2SSam Kolton return createSRegOperand(getSgprClassId(OPW64), Val); 1015363f47a2SSam Kolton } 1016363f47a2SSam Kolton } else { 1017363f47a2SSam Kolton return createRegOperand(AMDGPU::VCC); 1018363f47a2SSam Kolton } 1019363f47a2SSam Kolton } 1020363f47a2SSam Kolton 1021ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 1022ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 1023ac2b0264SDmitry Preobrazhensky } 1024ac2b0264SDmitry Preobrazhensky 1025ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const { 1026ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; 1027ac2b0264SDmitry Preobrazhensky } 1028ac2b0264SDmitry Preobrazhensky 102933d806a5SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX10() const { 103033d806a5SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureGFX10]; 103133d806a5SStanislav Mekhanoshin } 103233d806a5SStanislav Mekhanoshin 10333381d7a2SSam Kolton //===----------------------------------------------------------------------===// 10343381d7a2SSam Kolton // AMDGPUSymbolizer 10353381d7a2SSam Kolton //===----------------------------------------------------------------------===// 10363381d7a2SSam Kolton 10373381d7a2SSam Kolton // Try to find symbol name for specified label 10383381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 10393381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 10403381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 10413381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 1042c8fbf6ffSEugene Zelenko using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>; 1043c8fbf6ffSEugene Zelenko using SectionSymbolsTy = std::vector<SymbolInfoTy>; 10443381d7a2SSam Kolton 10453381d7a2SSam Kolton if (!IsBranch) { 10463381d7a2SSam Kolton return false; 10473381d7a2SSam Kolton } 10483381d7a2SSam Kolton 10493381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 1050b1c3b22bSNicolai Haehnle if (!Symbols) 1051b1c3b22bSNicolai Haehnle return false; 1052b1c3b22bSNicolai Haehnle 10533381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 10543381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 10553381d7a2SSam Kolton return std::get<0>(Val) == static_cast<uint64_t>(Value) 10563381d7a2SSam Kolton && std::get<2>(Val) == ELF::STT_NOTYPE; 10573381d7a2SSam Kolton }); 10583381d7a2SSam Kolton if (Result != Symbols->end()) { 10593381d7a2SSam Kolton auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result)); 10603381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 10613381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 10623381d7a2SSam Kolton return true; 10633381d7a2SSam Kolton } 10643381d7a2SSam Kolton return false; 10653381d7a2SSam Kolton } 10663381d7a2SSam Kolton 106792b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 106892b355b1SMatt Arsenault int64_t Value, 106992b355b1SMatt Arsenault uint64_t Address) { 107092b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 107192b355b1SMatt Arsenault } 107292b355b1SMatt Arsenault 10733381d7a2SSam Kolton //===----------------------------------------------------------------------===// 10743381d7a2SSam Kolton // Initialization 10753381d7a2SSam Kolton //===----------------------------------------------------------------------===// 10763381d7a2SSam Kolton 10773381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 10783381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 10793381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 10803381d7a2SSam Kolton void *DisInfo, 10813381d7a2SSam Kolton MCContext *Ctx, 10823381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 10833381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 10843381d7a2SSam Kolton } 10853381d7a2SSam Kolton 1086e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 1087e1818af8STom Stellard const MCSubtargetInfo &STI, 1088e1818af8STom Stellard MCContext &Ctx) { 1089cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 1090e1818af8STom Stellard } 1091e1818af8STom Stellard 1092e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() { 1093f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 1094f42454b9SMehdi Amini createAMDGPUDisassembler); 1095f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 1096f42454b9SMehdi Amini createAMDGPUSymbolizer); 1097e1818af8STom Stellard } 1098