1e1818af8STom Stellard //===-- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA --------------===// 2e1818af8STom Stellard // 3e1818af8STom Stellard // The LLVM Compiler Infrastructure 4e1818af8STom Stellard // 5e1818af8STom Stellard // This file is distributed under the University of Illinois Open Source 6e1818af8STom Stellard // License. See LICENSE.TXT for details. 7e1818af8STom Stellard // 8e1818af8STom Stellard //===----------------------------------------------------------------------===// 9e1818af8STom Stellard // 10e1818af8STom Stellard //===----------------------------------------------------------------------===// 11e1818af8STom Stellard // 12e1818af8STom Stellard /// \file 13e1818af8STom Stellard /// 14e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 15e1818af8STom Stellard // 16e1818af8STom Stellard //===----------------------------------------------------------------------===// 17e1818af8STom Stellard 18e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 19e1818af8STom Stellard 20e1818af8STom Stellard #include "AMDGPUDisassembler.h" 21e1818af8STom Stellard #include "AMDGPU.h" 22e1818af8STom Stellard #include "AMDGPURegisterInfo.h" 23212a251cSArtem Tamazov #include "SIDefines.h" 24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 25e1818af8STom Stellard 26ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 27e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 28e1818af8STom Stellard #include "llvm/MC/MCInst.h" 29e1818af8STom Stellard #include "llvm/MC/MCInstrDesc.h" 30e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 31ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 32e1818af8STom Stellard #include "llvm/Support/Debug.h" 33e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 34e1818af8STom Stellard 35e1818af8STom Stellard 36e1818af8STom Stellard using namespace llvm; 37e1818af8STom Stellard 38e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 39e1818af8STom Stellard 40e1818af8STom Stellard typedef llvm::MCDisassembler::DecodeStatus DecodeStatus; 41e1818af8STom Stellard 42e1818af8STom Stellard 43ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 44ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 45ac106addSNikolay Haustov Inst.addOperand(Opnd); 46ac106addSNikolay Haustov return Opnd.isValid() ? 47ac106addSNikolay Haustov MCDisassembler::Success : 48ac106addSNikolay Haustov MCDisassembler::SoftFail; 49e1818af8STom Stellard } 50e1818af8STom Stellard 51ac106addSNikolay Haustov #define DECODE_OPERAND2(RegClass, DecName) \ 52ac106addSNikolay Haustov static DecodeStatus Decode##RegClass##RegisterClass(MCInst &Inst, \ 53ac106addSNikolay Haustov unsigned Imm, \ 54ac106addSNikolay Haustov uint64_t /*Addr*/, \ 55ac106addSNikolay Haustov const void *Decoder) { \ 56ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 57ac106addSNikolay Haustov return addOperand(Inst, DAsm->decodeOperand_##DecName(Imm)); \ 58e1818af8STom Stellard } 59e1818af8STom Stellard 60ac106addSNikolay Haustov #define DECODE_OPERAND(RegClass) DECODE_OPERAND2(RegClass, RegClass) 61e1818af8STom Stellard 62ac106addSNikolay Haustov DECODE_OPERAND(VGPR_32) 63ac106addSNikolay Haustov DECODE_OPERAND(VS_32) 64ac106addSNikolay Haustov DECODE_OPERAND(VS_64) 65e1818af8STom Stellard 66ac106addSNikolay Haustov DECODE_OPERAND(VReg_64) 67ac106addSNikolay Haustov DECODE_OPERAND(VReg_96) 68ac106addSNikolay Haustov DECODE_OPERAND(VReg_128) 69e1818af8STom Stellard 70ac106addSNikolay Haustov DECODE_OPERAND(SReg_32) 7138e496b1SArtem Tamazov DECODE_OPERAND(SReg_32_XM0) 72ac106addSNikolay Haustov DECODE_OPERAND(SReg_64) 73ac106addSNikolay Haustov DECODE_OPERAND(SReg_128) 74ac106addSNikolay Haustov DECODE_OPERAND(SReg_256) 75a4db224dSValery Pykhtin DECODE_OPERAND(SReg_512) 76e1818af8STom Stellard 77e1818af8STom Stellard #define GET_SUBTARGETINFO_ENUM 78e1818af8STom Stellard #include "AMDGPUGenSubtargetInfo.inc" 79e1818af8STom Stellard #undef GET_SUBTARGETINFO_ENUM 80e1818af8STom Stellard 81e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 82e1818af8STom Stellard 83e1818af8STom Stellard //===----------------------------------------------------------------------===// 84e1818af8STom Stellard // 85e1818af8STom Stellard //===----------------------------------------------------------------------===// 86e1818af8STom Stellard 871048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 881048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 891048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 901048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 91ac106addSNikolay Haustov return Res; 92ac106addSNikolay Haustov } 93ac106addSNikolay Haustov 94ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 95ac106addSNikolay Haustov MCInst &MI, 96ac106addSNikolay Haustov uint64_t Inst, 97ac106addSNikolay Haustov uint64_t Address) const { 98ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 99ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 100ac106addSNikolay Haustov MCInst TmpInst; 101ac106addSNikolay Haustov const auto SavedBytes = Bytes; 102ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 103ac106addSNikolay Haustov MI = TmpInst; 104ac106addSNikolay Haustov return MCDisassembler::Success; 105ac106addSNikolay Haustov } 106ac106addSNikolay Haustov Bytes = SavedBytes; 107ac106addSNikolay Haustov return MCDisassembler::Fail; 108ac106addSNikolay Haustov } 109ac106addSNikolay Haustov 110e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 111ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 112e1818af8STom Stellard uint64_t Address, 113e1818af8STom Stellard raw_ostream &WS, 114e1818af8STom Stellard raw_ostream &CS) const { 115e1818af8STom Stellard CommentStream = &CS; 116e1818af8STom Stellard 117e1818af8STom Stellard // ToDo: AMDGPUDisassembler supports only VI ISA. 118e1818af8STom Stellard assert(AMDGPU::isVI(STI) && "Can disassemble only VI ISA."); 119e1818af8STom Stellard 120ac106addSNikolay Haustov const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size()); 121ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 122161a158eSNikolay Haustov 123ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 124ac106addSNikolay Haustov do { 125824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 126ac106addSNikolay Haustov // but it is unknown yet, so try all we can 1271048fb18SSam Kolton 128*c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 129*c9bdcb75SSam Kolton // encodings 1301048fb18SSam Kolton if (Bytes.size() >= 8) { 1311048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 1321048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 1331048fb18SSam Kolton if (Res) break; 134*c9bdcb75SSam Kolton 135*c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 136*c9bdcb75SSam Kolton if (Res) break; 1371048fb18SSam Kolton } 1381048fb18SSam Kolton 1391048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 1401048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 1411048fb18SSam Kolton 1421048fb18SSam Kolton // Try decode 32-bit instruction 143ac106addSNikolay Haustov if (Bytes.size() < 4) break; 1441048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 145ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address); 146ac106addSNikolay Haustov if (Res) break; 147e1818af8STom Stellard 148ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 149ac106addSNikolay Haustov if (Res) break; 150ac106addSNikolay Haustov 151ac106addSNikolay Haustov if (Bytes.size() < 4) break; 1521048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 153ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address); 154ac106addSNikolay Haustov if (Res) break; 155ac106addSNikolay Haustov 156ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 157ac106addSNikolay Haustov } while (false); 158ac106addSNikolay Haustov 159ac106addSNikolay Haustov Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0; 160ac106addSNikolay Haustov return Res; 161161a158eSNikolay Haustov } 162e1818af8STom Stellard 163ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 164ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 165ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 166e1818af8STom Stellard } 167e1818af8STom Stellard 168ac106addSNikolay Haustov inline 169ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 170ac106addSNikolay Haustov const Twine& ErrMsg) const { 171ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 172ac106addSNikolay Haustov 173ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 174ac106addSNikolay Haustov // return MCOperand::createError(V); 175ac106addSNikolay Haustov return MCOperand(); 176ac106addSNikolay Haustov } 177ac106addSNikolay Haustov 178ac106addSNikolay Haustov inline 179ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 180ac106addSNikolay Haustov return MCOperand::createReg(RegId); 181ac106addSNikolay Haustov } 182ac106addSNikolay Haustov 183ac106addSNikolay Haustov inline 184ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 185ac106addSNikolay Haustov unsigned Val) const { 186ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 187ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 188ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 189ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 190ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 191ac106addSNikolay Haustov } 192ac106addSNikolay Haustov 193ac106addSNikolay Haustov inline 194ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 195ac106addSNikolay Haustov unsigned Val) const { 196ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 197ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 198ac106addSNikolay Haustov int shift = 0; 199ac106addSNikolay Haustov switch (SRegClassID) { 200ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 201212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 202212a251cSArtem Tamazov break; 203ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 204212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 205212a251cSArtem Tamazov shift = 1; 206212a251cSArtem Tamazov break; 207212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 208212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 209ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 210ac106addSNikolay Haustov // this bundle? 211ac106addSNikolay Haustov case AMDGPU::SReg_256RegClassID: 212ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 213ac106addSNikolay Haustov // this bundle? 214212a251cSArtem Tamazov case AMDGPU::SReg_512RegClassID: 215212a251cSArtem Tamazov shift = 2; 216212a251cSArtem Tamazov break; 217ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 218ac106addSNikolay Haustov // this bundle? 219212a251cSArtem Tamazov default: 220212a251cSArtem Tamazov assert(false); 221212a251cSArtem Tamazov break; 222ac106addSNikolay Haustov } 223ac106addSNikolay Haustov if (Val % (1 << shift)) 224ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 225ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 226ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 227ac106addSNikolay Haustov } 228ac106addSNikolay Haustov 229ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 230212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 231ac106addSNikolay Haustov } 232ac106addSNikolay Haustov 233ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 234212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 235ac106addSNikolay Haustov } 236ac106addSNikolay Haustov 237ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 238ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 239ac106addSNikolay Haustov } 240ac106addSNikolay Haustov 241ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 242ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 243ac106addSNikolay Haustov } 244ac106addSNikolay Haustov 245ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 246ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 247ac106addSNikolay Haustov } 248ac106addSNikolay Haustov 249ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 250ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 251ac106addSNikolay Haustov } 252ac106addSNikolay Haustov 253ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 254ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 255ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 256ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 257212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 258ac106addSNikolay Haustov } 259ac106addSNikolay Haustov 26038e496b1SArtem Tamazov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0(unsigned Val) const { 26138e496b1SArtem Tamazov // SReg_32_XM0 is SReg_32 without M0 26238e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 26338e496b1SArtem Tamazov } 26438e496b1SArtem Tamazov 265ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 266ac106addSNikolay Haustov // see decodeOperand_SReg_32 comment 267212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 268ac106addSNikolay Haustov } 269ac106addSNikolay Haustov 270ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 271212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 272ac106addSNikolay Haustov } 273ac106addSNikolay Haustov 274ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 275ac106addSNikolay Haustov return createSRegOperand(AMDGPU::SReg_256RegClassID, Val); 276ac106addSNikolay Haustov } 277ac106addSNikolay Haustov 278ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 279ac106addSNikolay Haustov return createSRegOperand(AMDGPU::SReg_512RegClassID, Val); 280ac106addSNikolay Haustov } 281ac106addSNikolay Haustov 282ac106addSNikolay Haustov 283ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 284ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 285ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 286ac106addSNikolay Haustov // ToDo: deal with float/double constants 287ac106addSNikolay Haustov if (Bytes.size() < 4) 288ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 289ac106addSNikolay Haustov Twine(Bytes.size())); 2901048fb18SSam Kolton return MCOperand::createImm(eatBytes<uint32_t>(Bytes)); 291ac106addSNikolay Haustov } 292ac106addSNikolay Haustov 293ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 294212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 295212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 296212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 297212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 298212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 299212a251cSArtem Tamazov // Cast prevents negative overflow. 300ac106addSNikolay Haustov } 301ac106addSNikolay Haustov 302ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeFPImmed(bool Is32, unsigned Imm) { 303212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 304212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 305e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 306e1818af8STom Stellard // ToDo: AMDGPUInstPrinter does not support 1/(2*PI). It consider 1/(2*PI) as 307e1818af8STom Stellard // literal constant. 308ac106addSNikolay Haustov float V = 0.0f; 309e1818af8STom Stellard switch (Imm) { 310ac106addSNikolay Haustov case 240: V = 0.5f; break; 311ac106addSNikolay Haustov case 241: V = -0.5f; break; 312ac106addSNikolay Haustov case 242: V = 1.0f; break; 313ac106addSNikolay Haustov case 243: V = -1.0f; break; 314ac106addSNikolay Haustov case 244: V = 2.0f; break; 315ac106addSNikolay Haustov case 245: V = -2.0f; break; 316ac106addSNikolay Haustov case 246: V = 4.0f; break; 317ac106addSNikolay Haustov case 247: V = -4.0f; break; 318ac106addSNikolay Haustov case 248: return MCOperand::createImm(Is32 ? // 1/(2*PI) 319ac106addSNikolay Haustov 0x3e22f983 : 320ac106addSNikolay Haustov 0x3fc45f306dc9c882); 321ac106addSNikolay Haustov default: break; 322e1818af8STom Stellard } 323ac106addSNikolay Haustov return MCOperand::createImm(Is32? FloatToBits(V) : DoubleToBits(V)); 324e1818af8STom Stellard } 325e1818af8STom Stellard 326212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 327e1818af8STom Stellard using namespace AMDGPU; 328212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 329212a251cSArtem Tamazov switch (Width) { 330212a251cSArtem Tamazov default: // fall 331212a251cSArtem Tamazov case OPW32: return VGPR_32RegClassID; 332212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 333212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 334212a251cSArtem Tamazov } 335212a251cSArtem Tamazov } 336212a251cSArtem Tamazov 337212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 338212a251cSArtem Tamazov using namespace AMDGPU; 339212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 340212a251cSArtem Tamazov switch (Width) { 341212a251cSArtem Tamazov default: // fall 342212a251cSArtem Tamazov case OPW32: return SGPR_32RegClassID; 343212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 344212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 345212a251cSArtem Tamazov } 346212a251cSArtem Tamazov } 347212a251cSArtem Tamazov 348212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 349212a251cSArtem Tamazov using namespace AMDGPU; 350212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 351212a251cSArtem Tamazov switch (Width) { 352212a251cSArtem Tamazov default: // fall 353212a251cSArtem Tamazov case OPW32: return TTMP_32RegClassID; 354212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 355212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 356212a251cSArtem Tamazov } 357212a251cSArtem Tamazov } 358212a251cSArtem Tamazov 359212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 360212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 361ac106addSNikolay Haustov assert(Val < 512); // enum9 362ac106addSNikolay Haustov 363212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 364212a251cSArtem Tamazov return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN); 365212a251cSArtem Tamazov } 366b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 367b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 368212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 369212a251cSArtem Tamazov } 370212a251cSArtem Tamazov if (TTMP_MIN <= Val && Val <= TTMP_MAX) { 371212a251cSArtem Tamazov return createSRegOperand(getTtmpClassId(Width), Val - TTMP_MIN); 372212a251cSArtem Tamazov } 373ac106addSNikolay Haustov 374212a251cSArtem Tamazov assert(Width == OPW32 || Width == OPW64); 375212a251cSArtem Tamazov const bool Is32 = (Width == OPW32); 376212a251cSArtem Tamazov 377212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 378ac106addSNikolay Haustov return decodeIntImmed(Val); 379ac106addSNikolay Haustov 380212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 381ac106addSNikolay Haustov return decodeFPImmed(Is32, Val); 382ac106addSNikolay Haustov 383212a251cSArtem Tamazov if (Val == LITERAL_CONST) 384ac106addSNikolay Haustov return decodeLiteralConstant(); 385ac106addSNikolay Haustov 386ac106addSNikolay Haustov return Is32 ? decodeSpecialReg32(Val) : decodeSpecialReg64(Val); 387ac106addSNikolay Haustov } 388ac106addSNikolay Haustov 389ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 390ac106addSNikolay Haustov using namespace AMDGPU; 391e1818af8STom Stellard switch (Val) { 392ac106addSNikolay Haustov case 102: return createRegOperand(getMCReg(FLAT_SCR_LO, STI)); 393ac106addSNikolay Haustov case 103: return createRegOperand(getMCReg(FLAT_SCR_HI, STI)); 394e1818af8STom Stellard // ToDo: no support for xnack_mask_lo/_hi register 395e1818af8STom Stellard case 104: 396ac106addSNikolay Haustov case 105: break; 397ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 398ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 399212a251cSArtem Tamazov case 108: return createRegOperand(TBA_LO); 400212a251cSArtem Tamazov case 109: return createRegOperand(TBA_HI); 401212a251cSArtem Tamazov case 110: return createRegOperand(TMA_LO); 402212a251cSArtem Tamazov case 111: return createRegOperand(TMA_HI); 403ac106addSNikolay Haustov case 124: return createRegOperand(M0); 404ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 405ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 406e1818af8STom Stellard // ToDo: no support for vccz register 407ac106addSNikolay Haustov case 251: break; 408e1818af8STom Stellard // ToDo: no support for execz register 409ac106addSNikolay Haustov case 252: break; 410ac106addSNikolay Haustov case 253: return createRegOperand(SCC); 411ac106addSNikolay Haustov default: break; 412e1818af8STom Stellard } 413ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 414e1818af8STom Stellard } 415e1818af8STom Stellard 416ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 417161a158eSNikolay Haustov using namespace AMDGPU; 418161a158eSNikolay Haustov switch (Val) { 419ac106addSNikolay Haustov case 102: return createRegOperand(getMCReg(FLAT_SCR, STI)); 420ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 421212a251cSArtem Tamazov case 108: return createRegOperand(TBA); 422212a251cSArtem Tamazov case 110: return createRegOperand(TMA); 423ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 424ac106addSNikolay Haustov default: break; 425161a158eSNikolay Haustov } 426ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 427161a158eSNikolay Haustov } 428161a158eSNikolay Haustov 429e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 430e1818af8STom Stellard const MCSubtargetInfo &STI, 431e1818af8STom Stellard MCContext &Ctx) { 432e1818af8STom Stellard return new AMDGPUDisassembler(STI, Ctx); 433e1818af8STom Stellard } 434e1818af8STom Stellard 435e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() { 436e1818af8STom Stellard TargetRegistry::RegisterMCDisassembler(TheGCNTarget, createAMDGPUDisassembler); 437e1818af8STom Stellard } 438