1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 218ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h" 22e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 236a87e9b0Sdfukalov #include "llvm-c/DisassemblerTypes.h" 24ef736a1cSserge-sans-paille #include "llvm/BinaryFormat/ELF.h" 25ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h" 26ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 27c644488aSSheng #include "llvm/MC/MCDecoderOps.h" 28c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 29b4b7e605SJoe Nash #include "llvm/MC/MCInstrDesc.h" 30ef736a1cSserge-sans-paille #include "llvm/MC/MCRegisterInfo.h" 31ef736a1cSserge-sans-paille #include "llvm/MC/MCSubtargetInfo.h" 32ef736a1cSserge-sans-paille #include "llvm/MC/TargetRegistry.h" 33528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h" 34e1818af8STom Stellard 35e1818af8STom Stellard using namespace llvm; 36e1818af8STom Stellard 37e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 38e1818af8STom Stellard 394f87d30aSJay Foad #define SGPR_MAX \ 404f87d30aSJay Foad (isGFX10Plus() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ 4133d806a5SStanislav Mekhanoshin : AMDGPU::EncValues::SGPR_MAX_SI) 4233d806a5SStanislav Mekhanoshin 43c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 44e1818af8STom Stellard 45ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, 46ca64ef20SMatt Arsenault MCContext &Ctx, 47ca64ef20SMatt Arsenault MCInstrInfo const *MCII) : 48ca64ef20SMatt Arsenault MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), 49418e23e3SMatt Arsenault TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) { 50418e23e3SMatt Arsenault 51418e23e3SMatt Arsenault // ToDo: AMDGPUDisassembler supports only VI ISA. 524f87d30aSJay Foad if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10Plus()) 53418e23e3SMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 54418e23e3SMatt Arsenault } 55ca64ef20SMatt Arsenault 56ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 57ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 58ac106addSNikolay Haustov Inst.addOperand(Opnd); 59ac106addSNikolay Haustov return Opnd.isValid() ? 60ac106addSNikolay Haustov MCDisassembler::Success : 61de56a890SStanislav Mekhanoshin MCDisassembler::Fail; 62e1818af8STom Stellard } 63e1818af8STom Stellard 64549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 65549c89d2SSam Kolton uint16_t NameIdx) { 66549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 67549c89d2SSam Kolton if (OpIdx != -1) { 68549c89d2SSam Kolton auto I = MI.begin(); 69549c89d2SSam Kolton std::advance(I, OpIdx); 70549c89d2SSam Kolton MI.insert(I, Op); 71549c89d2SSam Kolton } 72549c89d2SSam Kolton return OpIdx; 73549c89d2SSam Kolton } 74549c89d2SSam Kolton 753381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 764ae9745aSMaksim Panchenko uint64_t Addr, 774ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 783381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 793381d7a2SSam Kolton 80efec1396SScott Linder // Our branches take a simm16, but we need two extra bits to account for the 81efec1396SScott Linder // factor of 4. 823381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 833381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 843381d7a2SSam Kolton 853381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 863381d7a2SSam Kolton return MCDisassembler::Success; 873381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 883381d7a2SSam Kolton } 893381d7a2SSam Kolton 904ae9745aSMaksim Panchenko static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm, uint64_t Addr, 914ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 925998baccSDmitry Preobrazhensky auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 935998baccSDmitry Preobrazhensky int64_t Offset; 945998baccSDmitry Preobrazhensky if (DAsm->isVI()) { // VI supports 20-bit unsigned offsets. 955998baccSDmitry Preobrazhensky Offset = Imm & 0xFFFFF; 965998baccSDmitry Preobrazhensky } else { // GFX9+ supports 21-bit signed offsets. 975998baccSDmitry Preobrazhensky Offset = SignExtend64<21>(Imm); 985998baccSDmitry Preobrazhensky } 995998baccSDmitry Preobrazhensky return addOperand(Inst, MCOperand::createImm(Offset)); 1005998baccSDmitry Preobrazhensky } 1015998baccSDmitry Preobrazhensky 1024ae9745aSMaksim Panchenko static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, uint64_t Addr, 1034ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 1040846c125SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1050846c125SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeBoolReg(Val)); 1060846c125SStanislav Mekhanoshin } 1070846c125SStanislav Mekhanoshin 108363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 1094ae9745aSMaksim Panchenko static DecodeStatus StaticDecoderName(MCInst &Inst, unsigned Imm, \ 110ac106addSNikolay Haustov uint64_t /*Addr*/, \ 1114ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { \ 112ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler *>(Decoder); \ 113363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 114e1818af8STom Stellard } 115e1818af8STom Stellard 116363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 117363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 118e1818af8STom Stellard 119363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 1206023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 121363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 122363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 12330fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 124e1818af8STom Stellard 125363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 126363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 127363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 12891f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256) 12991f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512) 130a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_1024) 131e1818af8STom Stellard 132363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 133363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 134ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 1356023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 136363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 137363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 138363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 139363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 140363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 141e1818af8STom Stellard 14250d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32) 143a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_64) 14450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128) 145a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_256) 14650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512) 14750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024) 14850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32) 14950d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64) 1506e3e14f6SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_128) 1516e3e14f6SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_512) 15250d7f464SStanislav Mekhanoshin 1534ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, unsigned Imm, 1544bd72361SMatt Arsenault uint64_t Addr, 1554ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 1564bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1574bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1584bd72361SMatt Arsenault } 1594bd72361SMatt Arsenault 1604ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, unsigned Imm, 1619be7b0d4SMatt Arsenault uint64_t Addr, 1624ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 1639be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1649be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1659be7b0d4SMatt Arsenault } 1669be7b0d4SMatt Arsenault 1674ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VSrcV232(MCInst &Inst, unsigned Imm, 168a8d9d507SStanislav Mekhanoshin uint64_t Addr, 1694ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 170a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 171a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrcV232(Imm)); 172a8d9d507SStanislav Mekhanoshin } 173a8d9d507SStanislav Mekhanoshin 1744ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VS_16(MCInst &Inst, unsigned Imm, 1759e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1764ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 1779e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1789e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1799e77d0c6SStanislav Mekhanoshin } 1809e77d0c6SStanislav Mekhanoshin 1814ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VS_32(MCInst &Inst, unsigned Imm, 1829e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1834ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 1849e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1859e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm)); 1869e77d0c6SStanislav Mekhanoshin } 1879e77d0c6SStanislav Mekhanoshin 1884ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_64(MCInst &Inst, unsigned Imm, 189a8d9d507SStanislav Mekhanoshin uint64_t Addr, 1904ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 191a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 192a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm | 512)); 193a8d9d507SStanislav Mekhanoshin } 194a8d9d507SStanislav Mekhanoshin 1954ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, unsigned Imm, 19650d7f464SStanislav Mekhanoshin uint64_t Addr, 1974ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 19850d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 19950d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512)); 20050d7f464SStanislav Mekhanoshin } 20150d7f464SStanislav Mekhanoshin 2024ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_256(MCInst &Inst, unsigned Imm, 203a8d9d507SStanislav Mekhanoshin uint64_t Addr, 2044ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 205a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 206a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm | 512)); 207a8d9d507SStanislav Mekhanoshin } 208a8d9d507SStanislav Mekhanoshin 2094ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, unsigned Imm, 21050d7f464SStanislav Mekhanoshin uint64_t Addr, 2114ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 21250d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 21350d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512)); 21450d7f464SStanislav Mekhanoshin } 21550d7f464SStanislav Mekhanoshin 2164ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, unsigned Imm, 21750d7f464SStanislav Mekhanoshin uint64_t Addr, 2184ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 21950d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 22050d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512)); 22150d7f464SStanislav Mekhanoshin } 22250d7f464SStanislav Mekhanoshin 2234ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_64(MCInst &Inst, unsigned Imm, 224a8d9d507SStanislav Mekhanoshin uint64_t Addr, 2254ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 226a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 227a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm)); 228a8d9d507SStanislav Mekhanoshin } 229a8d9d507SStanislav Mekhanoshin 2304ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_128(MCInst &Inst, unsigned Imm, 231a8d9d507SStanislav Mekhanoshin uint64_t Addr, 2324ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 233a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 234a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm)); 235a8d9d507SStanislav Mekhanoshin } 236a8d9d507SStanislav Mekhanoshin 2374ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_256(MCInst &Inst, unsigned Imm, 238a8d9d507SStanislav Mekhanoshin uint64_t Addr, 2394ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 240a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 241a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm)); 242a8d9d507SStanislav Mekhanoshin } 243a8d9d507SStanislav Mekhanoshin 2444ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_512(MCInst &Inst, unsigned Imm, 245a8d9d507SStanislav Mekhanoshin uint64_t Addr, 2464ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 247a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 248a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm)); 249a8d9d507SStanislav Mekhanoshin } 250a8d9d507SStanislav Mekhanoshin 2514ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_1024(MCInst &Inst, unsigned Imm, 252a8d9d507SStanislav Mekhanoshin uint64_t Addr, 2534ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 254a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 255a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm)); 256a8d9d507SStanislav Mekhanoshin } 257a8d9d507SStanislav Mekhanoshin 258b4b7e605SJoe Nash static DecodeStatus decodeOperand_f32kimm(MCInst &Inst, unsigned Imm, 2594ae9745aSMaksim Panchenko uint64_t Addr, 2604ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 261b4b7e605SJoe Nash const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder); 262b4b7e605SJoe Nash return addOperand(Inst, DAsm->decodeMandatoryLiteralConstant(Imm)); 263b4b7e605SJoe Nash } 264b4b7e605SJoe Nash 265b4b7e605SJoe Nash static DecodeStatus decodeOperand_f16kimm(MCInst &Inst, unsigned Imm, 2664ae9745aSMaksim Panchenko uint64_t Addr, 2674ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 268b4b7e605SJoe Nash const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder); 269b4b7e605SJoe Nash return addOperand(Inst, DAsm->decodeMandatoryLiteralConstant(Imm)); 270b4b7e605SJoe Nash } 271b4b7e605SJoe Nash 2724ae9745aSMaksim Panchenko static DecodeStatus 2734ae9745aSMaksim Panchenko decodeOperand_VS_16_Deferred(MCInst &Inst, unsigned Imm, uint64_t Addr, 2744ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 275b4b7e605SJoe Nash const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder); 276b4b7e605SJoe Nash return addOperand( 277b4b7e605SJoe Nash Inst, DAsm->decodeSrcOp(llvm::AMDGPUDisassembler::OPW16, Imm, true)); 278b4b7e605SJoe Nash } 279b4b7e605SJoe Nash 2804ae9745aSMaksim Panchenko static DecodeStatus 2814ae9745aSMaksim Panchenko decodeOperand_VS_32_Deferred(MCInst &Inst, unsigned Imm, uint64_t Addr, 2824ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 283b4b7e605SJoe Nash const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder); 284b4b7e605SJoe Nash return addOperand( 285b4b7e605SJoe Nash Inst, DAsm->decodeSrcOp(llvm::AMDGPUDisassembler::OPW32, Imm, true)); 286b4b7e605SJoe Nash } 287b4b7e605SJoe Nash 288a8d9d507SStanislav Mekhanoshin static bool IsAGPROperand(const MCInst &Inst, int OpIdx, 289a8d9d507SStanislav Mekhanoshin const MCRegisterInfo *MRI) { 290a8d9d507SStanislav Mekhanoshin if (OpIdx < 0) 291a8d9d507SStanislav Mekhanoshin return false; 292a8d9d507SStanislav Mekhanoshin 293a8d9d507SStanislav Mekhanoshin const MCOperand &Op = Inst.getOperand(OpIdx); 294a8d9d507SStanislav Mekhanoshin if (!Op.isReg()) 295a8d9d507SStanislav Mekhanoshin return false; 296a8d9d507SStanislav Mekhanoshin 297a8d9d507SStanislav Mekhanoshin unsigned Sub = MRI->getSubReg(Op.getReg(), AMDGPU::sub0); 298a8d9d507SStanislav Mekhanoshin auto Reg = Sub ? Sub : Op.getReg(); 299a8d9d507SStanislav Mekhanoshin return Reg >= AMDGPU::AGPR0 && Reg <= AMDGPU::AGPR255; 300a8d9d507SStanislav Mekhanoshin } 301a8d9d507SStanislav Mekhanoshin 3024ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AVLdSt_Any(MCInst &Inst, unsigned Imm, 303a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OpWidthTy Opw, 3044ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 305a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 306a8d9d507SStanislav Mekhanoshin if (!DAsm->isGFX90A()) { 307a8d9d507SStanislav Mekhanoshin Imm &= 511; 308a8d9d507SStanislav Mekhanoshin } else { 309a8d9d507SStanislav Mekhanoshin // If atomic has both vdata and vdst their register classes are tied. 310a8d9d507SStanislav Mekhanoshin // The bit is decoded along with the vdst, first operand. We need to 311a8d9d507SStanislav Mekhanoshin // change register class to AGPR if vdst was AGPR. 312a8d9d507SStanislav Mekhanoshin // If a DS instruction has both data0 and data1 their register classes 313a8d9d507SStanislav Mekhanoshin // are also tied. 314a8d9d507SStanislav Mekhanoshin unsigned Opc = Inst.getOpcode(); 315a8d9d507SStanislav Mekhanoshin uint64_t TSFlags = DAsm->getMCII()->get(Opc).TSFlags; 316a8d9d507SStanislav Mekhanoshin uint16_t DataNameIdx = (TSFlags & SIInstrFlags::DS) ? AMDGPU::OpName::data0 317a8d9d507SStanislav Mekhanoshin : AMDGPU::OpName::vdata; 318a8d9d507SStanislav Mekhanoshin const MCRegisterInfo *MRI = DAsm->getContext().getRegisterInfo(); 319a8d9d507SStanislav Mekhanoshin int DataIdx = AMDGPU::getNamedOperandIdx(Opc, DataNameIdx); 320a8d9d507SStanislav Mekhanoshin if ((int)Inst.getNumOperands() == DataIdx) { 321a8d9d507SStanislav Mekhanoshin int DstIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst); 322a8d9d507SStanislav Mekhanoshin if (IsAGPROperand(Inst, DstIdx, MRI)) 323a8d9d507SStanislav Mekhanoshin Imm |= 512; 324a8d9d507SStanislav Mekhanoshin } 325a8d9d507SStanislav Mekhanoshin 326a8d9d507SStanislav Mekhanoshin if (TSFlags & SIInstrFlags::DS) { 327a8d9d507SStanislav Mekhanoshin int Data2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data1); 328a8d9d507SStanislav Mekhanoshin if ((int)Inst.getNumOperands() == Data2Idx && 329a8d9d507SStanislav Mekhanoshin IsAGPROperand(Inst, DataIdx, MRI)) 330a8d9d507SStanislav Mekhanoshin Imm |= 512; 331a8d9d507SStanislav Mekhanoshin } 332a8d9d507SStanislav Mekhanoshin } 333a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(Opw, Imm | 256)); 334a8d9d507SStanislav Mekhanoshin } 335a8d9d507SStanislav Mekhanoshin 3364ae9745aSMaksim Panchenko static DecodeStatus 3374ae9745aSMaksim Panchenko DecodeAVLdSt_32RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr, 3384ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 339a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 340a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW32, Decoder); 341a8d9d507SStanislav Mekhanoshin } 342a8d9d507SStanislav Mekhanoshin 3434ae9745aSMaksim Panchenko static DecodeStatus 3444ae9745aSMaksim Panchenko DecodeAVLdSt_64RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr, 3454ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 346a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 347a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW64, Decoder); 348a8d9d507SStanislav Mekhanoshin } 349a8d9d507SStanislav Mekhanoshin 3504ae9745aSMaksim Panchenko static DecodeStatus 3514ae9745aSMaksim Panchenko DecodeAVLdSt_96RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr, 3524ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 353a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 354a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW96, Decoder); 355a8d9d507SStanislav Mekhanoshin } 356a8d9d507SStanislav Mekhanoshin 3574ae9745aSMaksim Panchenko static DecodeStatus 3584ae9745aSMaksim Panchenko DecodeAVLdSt_128RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr, 3594ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 360a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 361a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW128, Decoder); 362a8d9d507SStanislav Mekhanoshin } 363a8d9d507SStanislav Mekhanoshin 3644ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, unsigned Imm, 3659e77d0c6SStanislav Mekhanoshin uint64_t Addr, 3664ae9745aSMaksim Panchenko const MCDisassembler *Decoder) { 3679e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 3689e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm)); 3699e77d0c6SStanislav Mekhanoshin } 3709e77d0c6SStanislav Mekhanoshin 371549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 372549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 373363f47a2SSam Kolton 374549c89d2SSam Kolton DECODE_SDWA(Src32) 375549c89d2SSam Kolton DECODE_SDWA(Src16) 376549c89d2SSam Kolton DECODE_SDWA(VopcDst) 377363f47a2SSam Kolton 378e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 379e1818af8STom Stellard 380e1818af8STom Stellard //===----------------------------------------------------------------------===// 381e1818af8STom Stellard // 382e1818af8STom Stellard //===----------------------------------------------------------------------===// 383e1818af8STom Stellard 3841048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 3851048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 3861048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 3871048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 388ac106addSNikolay Haustov return Res; 389ac106addSNikolay Haustov } 390ac106addSNikolay Haustov 391919236e6SJoe Nash // The disassembler is greedy, so we need to check FI operand value to 392919236e6SJoe Nash // not parse a dpp if the correct literal is not set. For dpp16 the 393919236e6SJoe Nash // autogenerated decoder checks the dpp literal 394245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) { 395245b5ba3SStanislav Mekhanoshin using namespace llvm::AMDGPU::DPP; 396245b5ba3SStanislav Mekhanoshin int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi); 397245b5ba3SStanislav Mekhanoshin assert(FiIdx != -1); 398245b5ba3SStanislav Mekhanoshin if ((unsigned)FiIdx >= MI.getNumOperands()) 399245b5ba3SStanislav Mekhanoshin return false; 400245b5ba3SStanislav Mekhanoshin unsigned Fi = MI.getOperand(FiIdx).getImm(); 401245b5ba3SStanislav Mekhanoshin return Fi == DPP8_FI_0 || Fi == DPP8_FI_1; 402245b5ba3SStanislav Mekhanoshin } 403245b5ba3SStanislav Mekhanoshin 404e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 405ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 406e1818af8STom Stellard uint64_t Address, 407e1818af8STom Stellard raw_ostream &CS) const { 408e1818af8STom Stellard CommentStream = &CS; 409549c89d2SSam Kolton bool IsSDWA = false; 410e1818af8STom Stellard 411ca64ef20SMatt Arsenault unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); 412ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 413161a158eSNikolay Haustov 414ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 415ac106addSNikolay Haustov do { 416824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 417ac106addSNikolay Haustov // but it is unknown yet, so try all we can 4181048fb18SSam Kolton 419c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 420c9bdcb75SSam Kolton // encodings 4211048fb18SSam Kolton if (Bytes.size() >= 8) { 4221048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 423245b5ba3SStanislav Mekhanoshin 4249ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 4259ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address); 4269ee272f1SStanislav Mekhanoshin if (Res) { 4279ee272f1SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8) 4289ee272f1SStanislav Mekhanoshin == -1) 4299ee272f1SStanislav Mekhanoshin break; 4309ee272f1SStanislav Mekhanoshin if (convertDPP8Inst(MI) == MCDisassembler::Success) 4319ee272f1SStanislav Mekhanoshin break; 4329ee272f1SStanislav Mekhanoshin MI = MCInst(); // clear 4339ee272f1SStanislav Mekhanoshin } 4349ee272f1SStanislav Mekhanoshin } 4359ee272f1SStanislav Mekhanoshin 436245b5ba3SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address); 437245b5ba3SStanislav Mekhanoshin if (Res && convertDPP8Inst(MI) == MCDisassembler::Success) 438245b5ba3SStanislav Mekhanoshin break; 439245b5ba3SStanislav Mekhanoshin 440245b5ba3SStanislav Mekhanoshin MI = MCInst(); // clear 441245b5ba3SStanislav Mekhanoshin 4421048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 4431048fb18SSam Kolton if (Res) break; 444c9bdcb75SSam Kolton 445c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 446549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 447363f47a2SSam Kolton 448363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 449549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 4500905870fSChangpeng Fang 4518f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); 4528f3da70eSStanislav Mekhanoshin if (Res) { IsSDWA = true; break; } 4538f3da70eSStanislav Mekhanoshin 4540905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 4550905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 4560084adc5SMatt Arsenault if (Res) 4570084adc5SMatt Arsenault break; 4580084adc5SMatt Arsenault } 4590084adc5SMatt Arsenault 4600084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 4610084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 4620084adc5SMatt Arsenault // table first so we print the correct name. 4630084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 4640084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 4650084adc5SMatt Arsenault if (Res) 4660084adc5SMatt Arsenault break; 4670905870fSChangpeng Fang } 4681048fb18SSam Kolton } 4691048fb18SSam Kolton 4701048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 4711048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 4721048fb18SSam Kolton 4731048fb18SSam Kolton // Try decode 32-bit instruction 474ac106addSNikolay Haustov if (Bytes.size() < 4) break; 4751048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 4765182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); 477ac106addSNikolay Haustov if (Res) break; 478e1818af8STom Stellard 479ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 480ac106addSNikolay Haustov if (Res) break; 481ac106addSNikolay Haustov 482a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 483a0342dc9SDmitry Preobrazhensky if (Res) break; 484a0342dc9SDmitry Preobrazhensky 485a8d9d507SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) { 486a8d9d507SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX90A32, MI, DW, Address); 487a8d9d507SStanislav Mekhanoshin if (Res) 488a8d9d507SStanislav Mekhanoshin break; 489a8d9d507SStanislav Mekhanoshin } 490a8d9d507SStanislav Mekhanoshin 4919ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 4929ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address); 4939ee272f1SStanislav Mekhanoshin if (Res) break; 4949ee272f1SStanislav Mekhanoshin } 4959ee272f1SStanislav Mekhanoshin 4968f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); 4978f3da70eSStanislav Mekhanoshin if (Res) break; 4988f3da70eSStanislav Mekhanoshin 499ac106addSNikolay Haustov if (Bytes.size() < 4) break; 5001048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 501a8d9d507SStanislav Mekhanoshin 502a8d9d507SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) { 503a8d9d507SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX90A64, MI, QW, Address); 504a8d9d507SStanislav Mekhanoshin if (Res) 505a8d9d507SStanislav Mekhanoshin break; 506a8d9d507SStanislav Mekhanoshin } 507a8d9d507SStanislav Mekhanoshin 5085182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); 509ac106addSNikolay Haustov if (Res) break; 510ac106addSNikolay Haustov 511ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 5121e32550dSDmitry Preobrazhensky if (Res) break; 5131e32550dSDmitry Preobrazhensky 5141e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 5158f3da70eSStanislav Mekhanoshin if (Res) break; 5168f3da70eSStanislav Mekhanoshin 5178f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); 518*c7025940SJoe Nash if (Res) break; 519*c7025940SJoe Nash 520*c7025940SJoe Nash Res = tryDecodeInst(DecoderTableGFX1164, MI, QW, Address); 521ac106addSNikolay Haustov } while (false); 522ac106addSNikolay Haustov 523678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 5248f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || 5258f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || 5267238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 || 5277238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 || 528603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 529a8d9d507SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F64_e64_gfx90a || 5308f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || 5318f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || 532edc37bacSJay Foad MI.getOpcode() == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 || 5338f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { 534678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 535549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 536678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 537678e111eSMatt Arsenault } 538678e111eSMatt Arsenault 539f738aee0SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 5403bffb1cdSStanislav Mekhanoshin (SIInstrFlags::MUBUF | SIInstrFlags::FLAT | SIInstrFlags::SMRD))) { 5413bffb1cdSStanislav Mekhanoshin int CPolPos = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 5423bffb1cdSStanislav Mekhanoshin AMDGPU::OpName::cpol); 5433bffb1cdSStanislav Mekhanoshin if (CPolPos != -1) { 5443bffb1cdSStanislav Mekhanoshin unsigned CPol = 5453bffb1cdSStanislav Mekhanoshin (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::IsAtomicRet) ? 5463bffb1cdSStanislav Mekhanoshin AMDGPU::CPol::GLC : 0; 5473bffb1cdSStanislav Mekhanoshin if (MI.getNumOperands() <= (unsigned)CPolPos) { 5483bffb1cdSStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(CPol), 5493bffb1cdSStanislav Mekhanoshin AMDGPU::OpName::cpol); 5503bffb1cdSStanislav Mekhanoshin } else if (CPol) { 5513bffb1cdSStanislav Mekhanoshin MI.getOperand(CPolPos).setImm(MI.getOperand(CPolPos).getImm() | CPol); 5523bffb1cdSStanislav Mekhanoshin } 5533bffb1cdSStanislav Mekhanoshin } 554f738aee0SStanislav Mekhanoshin } 555f738aee0SStanislav Mekhanoshin 556a8d9d507SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 557a8d9d507SStanislav Mekhanoshin (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF)) && 558a8d9d507SStanislav Mekhanoshin (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts])) { 559a8d9d507SStanislav Mekhanoshin // GFX90A lost TFE, its place is occupied by ACC. 560a8d9d507SStanislav Mekhanoshin int TFEOpIdx = 561a8d9d507SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::tfe); 562a8d9d507SStanislav Mekhanoshin if (TFEOpIdx != -1) { 563a8d9d507SStanislav Mekhanoshin auto TFEIter = MI.begin(); 564a8d9d507SStanislav Mekhanoshin std::advance(TFEIter, TFEOpIdx); 565a8d9d507SStanislav Mekhanoshin MI.insert(TFEIter, MCOperand::createImm(0)); 566a8d9d507SStanislav Mekhanoshin } 567a8d9d507SStanislav Mekhanoshin } 568a8d9d507SStanislav Mekhanoshin 569a8d9d507SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 570a8d9d507SStanislav Mekhanoshin (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF))) { 571a8d9d507SStanislav Mekhanoshin int SWZOpIdx = 572a8d9d507SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::swz); 573a8d9d507SStanislav Mekhanoshin if (SWZOpIdx != -1) { 574a8d9d507SStanislav Mekhanoshin auto SWZIter = MI.begin(); 575a8d9d507SStanislav Mekhanoshin std::advance(SWZIter, SWZOpIdx); 576a8d9d507SStanislav Mekhanoshin MI.insert(SWZIter, MCOperand::createImm(0)); 577a8d9d507SStanislav Mekhanoshin } 578a8d9d507SStanislav Mekhanoshin } 579a8d9d507SStanislav Mekhanoshin 580cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 581692560dcSStanislav Mekhanoshin int VAddr0Idx = 582692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 583692560dcSStanislav Mekhanoshin int RsrcIdx = 584692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 585692560dcSStanislav Mekhanoshin unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; 586692560dcSStanislav Mekhanoshin if (VAddr0Idx >= 0 && NSAArgs > 0) { 587692560dcSStanislav Mekhanoshin unsigned NSAWords = (NSAArgs + 3) / 4; 588692560dcSStanislav Mekhanoshin if (Bytes.size() < 4 * NSAWords) { 589692560dcSStanislav Mekhanoshin Res = MCDisassembler::Fail; 590692560dcSStanislav Mekhanoshin } else { 591692560dcSStanislav Mekhanoshin for (unsigned i = 0; i < NSAArgs; ++i) { 592692560dcSStanislav Mekhanoshin MI.insert(MI.begin() + VAddr0Idx + 1 + i, 593692560dcSStanislav Mekhanoshin decodeOperand_VGPR_32(Bytes[i])); 594692560dcSStanislav Mekhanoshin } 595692560dcSStanislav Mekhanoshin Bytes = Bytes.slice(4 * NSAWords); 596692560dcSStanislav Mekhanoshin } 597692560dcSStanislav Mekhanoshin } 598692560dcSStanislav Mekhanoshin 599692560dcSStanislav Mekhanoshin if (Res) 600cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 601cad7fa85SMatt Arsenault } 602cad7fa85SMatt Arsenault 603549c89d2SSam Kolton if (Res && IsSDWA) 604549c89d2SSam Kolton Res = convertSDWAInst(MI); 605549c89d2SSam Kolton 6068f3da70eSStanislav Mekhanoshin int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6078f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 6088f3da70eSStanislav Mekhanoshin if (VDstIn_Idx != -1) { 6098f3da70eSStanislav Mekhanoshin int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, 6108f3da70eSStanislav Mekhanoshin MCOI::OperandConstraint::TIED_TO); 6118f3da70eSStanislav Mekhanoshin if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || 6128f3da70eSStanislav Mekhanoshin !MI.getOperand(VDstIn_Idx).isReg() || 6138f3da70eSStanislav Mekhanoshin MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { 6148f3da70eSStanislav Mekhanoshin if (MI.getNumOperands() > (unsigned)VDstIn_Idx) 6158f3da70eSStanislav Mekhanoshin MI.erase(&MI.getOperand(VDstIn_Idx)); 6168f3da70eSStanislav Mekhanoshin insertNamedMCOperand(MI, 6178f3da70eSStanislav Mekhanoshin MCOperand::createReg(MI.getOperand(Tied).getReg()), 6188f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 6198f3da70eSStanislav Mekhanoshin } 6208f3da70eSStanislav Mekhanoshin } 6218f3da70eSStanislav Mekhanoshin 622b4b7e605SJoe Nash int ImmLitIdx = 623b4b7e605SJoe Nash AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::imm); 624b4b7e605SJoe Nash if (Res && ImmLitIdx != -1) 625b4b7e605SJoe Nash Res = convertFMAanyK(MI, ImmLitIdx); 626b4b7e605SJoe Nash 6277116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 6287116e896STim Corringham // (unless there are fewer bytes left) 6297116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 6307116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 631ac106addSNikolay Haustov return Res; 632161a158eSNikolay Haustov } 633e1818af8STom Stellard 634549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 6358f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 6368f3da70eSStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 637549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 638549c89d2SSam Kolton // VOPC - insert clamp 639549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 640549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 641549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 642549c89d2SSam Kolton if (SDst != -1) { 643549c89d2SSam Kolton // VOPC - insert VCC register as sdst 644ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 645549c89d2SSam Kolton AMDGPU::OpName::sdst); 646549c89d2SSam Kolton } else { 647549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 648549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 649549c89d2SSam Kolton } 650549c89d2SSam Kolton } 651549c89d2SSam Kolton return MCDisassembler::Success; 652549c89d2SSam Kolton } 653549c89d2SSam Kolton 654919236e6SJoe Nash // We must check FI == literal to reject not genuine dpp8 insts, and we must 655919236e6SJoe Nash // first add optional MI operands to check FI 656245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const { 657245b5ba3SStanislav Mekhanoshin unsigned Opc = MI.getOpcode(); 658245b5ba3SStanislav Mekhanoshin unsigned DescNumOps = MCII->get(Opc).getNumOperands(); 659245b5ba3SStanislav Mekhanoshin 660245b5ba3SStanislav Mekhanoshin // Insert dummy unused src modifiers. 661245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 662245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1) 663245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 664245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src0_modifiers); 665245b5ba3SStanislav Mekhanoshin 666245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 667245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1) 668245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 669245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src1_modifiers); 670245b5ba3SStanislav Mekhanoshin 671245b5ba3SStanislav Mekhanoshin return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail; 672245b5ba3SStanislav Mekhanoshin } 673245b5ba3SStanislav Mekhanoshin 674692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about 675692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it 676692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so. 677cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 678da4a7c01SDmitry Preobrazhensky 6790b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6800b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 6810b4eb1eaSDmitry Preobrazhensky 682cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 683cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 684692560dcSStanislav Mekhanoshin int VAddr0Idx = 685692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 686cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 687cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 6880b4eb1eaSDmitry Preobrazhensky 6890a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6900a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 691f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 692f2674319SNicolai Haehnle AMDGPU::OpName::d16); 6930a1ff464SDmitry Preobrazhensky 69499c790dcSCarl Ritson const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); 69599c790dcSCarl Ritson const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 69699c790dcSCarl Ritson AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 69799c790dcSCarl Ritson 6980b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 69999c790dcSCarl Ritson if (BaseOpcode->BVH) { 70099c790dcSCarl Ritson // Add A16 operand for intersect_ray instructions 70191f503c3SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) { 70291f503c3SStanislav Mekhanoshin addOperand(MI, MCOperand::createImm(1)); 70391f503c3SStanislav Mekhanoshin } 70491f503c3SStanislav Mekhanoshin return MCDisassembler::Success; 70591f503c3SStanislav Mekhanoshin } 7060b4eb1eaSDmitry Preobrazhensky 707da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 708f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 709692560dcSStanislav Mekhanoshin bool IsNSA = false; 710692560dcSStanislav Mekhanoshin unsigned AddrSize = Info->VAddrDwords; 711cad7fa85SMatt Arsenault 712692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 713692560dcSStanislav Mekhanoshin unsigned DimIdx = 714692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); 71572d570caSDavid Stuttard int A16Idx = 71672d570caSDavid Stuttard AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16); 717692560dcSStanislav Mekhanoshin const AMDGPU::MIMGDimInfo *Dim = 718692560dcSStanislav Mekhanoshin AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); 71972d570caSDavid Stuttard const bool IsA16 = (A16Idx != -1 && MI.getOperand(A16Idx).getImm()); 720692560dcSStanislav Mekhanoshin 72172d570caSDavid Stuttard AddrSize = 72272d570caSDavid Stuttard AMDGPU::getAddrSizeMIMGOp(BaseOpcode, Dim, IsA16, AMDGPU::hasG16(STI)); 72372d570caSDavid Stuttard 724692560dcSStanislav Mekhanoshin IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; 725692560dcSStanislav Mekhanoshin if (!IsNSA) { 726692560dcSStanislav Mekhanoshin if (AddrSize > 8) 727692560dcSStanislav Mekhanoshin AddrSize = 16; 728692560dcSStanislav Mekhanoshin } else { 729692560dcSStanislav Mekhanoshin if (AddrSize > Info->VAddrDwords) { 730692560dcSStanislav Mekhanoshin // The NSA encoding does not contain enough operands for the combination 731692560dcSStanislav Mekhanoshin // of base opcode / dimension. Should this be an error? 7320a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 733692560dcSStanislav Mekhanoshin } 734692560dcSStanislav Mekhanoshin } 735692560dcSStanislav Mekhanoshin } 736692560dcSStanislav Mekhanoshin 737692560dcSStanislav Mekhanoshin unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 738692560dcSStanislav Mekhanoshin unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); 7390a1ff464SDmitry Preobrazhensky 740f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 7410a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 7420a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 7430a1ff464SDmitry Preobrazhensky } 7440a1ff464SDmitry Preobrazhensky 745a8d9d507SStanislav Mekhanoshin if (TFEIdx != -1 && MI.getOperand(TFEIdx).getImm()) 7464ab704d6SPetar Avramovic DstSize += 1; 747cad7fa85SMatt Arsenault 748692560dcSStanislav Mekhanoshin if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) 749f2674319SNicolai Haehnle return MCDisassembler::Success; 750692560dcSStanislav Mekhanoshin 751692560dcSStanislav Mekhanoshin int NewOpcode = 752692560dcSStanislav Mekhanoshin AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); 7530ab200b6SNicolai Haehnle if (NewOpcode == -1) 7540ab200b6SNicolai Haehnle return MCDisassembler::Success; 7550b4eb1eaSDmitry Preobrazhensky 756692560dcSStanislav Mekhanoshin // Widen the register to the correct number of enabled channels. 757692560dcSStanislav Mekhanoshin unsigned NewVdata = AMDGPU::NoRegister; 758692560dcSStanislav Mekhanoshin if (DstSize != Info->VDataDwords) { 759692560dcSStanislav Mekhanoshin auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 760cad7fa85SMatt Arsenault 7610b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 762cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 7630b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 7640b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 7650b4eb1eaSDmitry Preobrazhensky 766692560dcSStanislav Mekhanoshin NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 767692560dcSStanislav Mekhanoshin &MRI.getRegClass(DataRCID)); 768cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 769cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 770cad7fa85SMatt Arsenault // components exceeds the register count. 771cad7fa85SMatt Arsenault return MCDisassembler::Success; 772cad7fa85SMatt Arsenault } 773692560dcSStanislav Mekhanoshin } 774692560dcSStanislav Mekhanoshin 775692560dcSStanislav Mekhanoshin unsigned NewVAddr0 = AMDGPU::NoRegister; 776692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && 777692560dcSStanislav Mekhanoshin AddrSize != Info->VAddrDwords) { 778692560dcSStanislav Mekhanoshin unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); 779692560dcSStanislav Mekhanoshin unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); 780692560dcSStanislav Mekhanoshin VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; 781692560dcSStanislav Mekhanoshin 782692560dcSStanislav Mekhanoshin auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; 783692560dcSStanislav Mekhanoshin NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, 784692560dcSStanislav Mekhanoshin &MRI.getRegClass(AddrRCID)); 785692560dcSStanislav Mekhanoshin if (NewVAddr0 == AMDGPU::NoRegister) 786692560dcSStanislav Mekhanoshin return MCDisassembler::Success; 787692560dcSStanislav Mekhanoshin } 788cad7fa85SMatt Arsenault 789cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 790692560dcSStanislav Mekhanoshin 791692560dcSStanislav Mekhanoshin if (NewVdata != AMDGPU::NoRegister) { 792cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 7930b4eb1eaSDmitry Preobrazhensky 794da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 7950b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 7960b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 7970b4eb1eaSDmitry Preobrazhensky } 798692560dcSStanislav Mekhanoshin } 799692560dcSStanislav Mekhanoshin 800692560dcSStanislav Mekhanoshin if (NewVAddr0 != AMDGPU::NoRegister) { 801692560dcSStanislav Mekhanoshin MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); 802692560dcSStanislav Mekhanoshin } else if (IsNSA) { 803692560dcSStanislav Mekhanoshin assert(AddrSize <= Info->VAddrDwords); 804692560dcSStanislav Mekhanoshin MI.erase(MI.begin() + VAddr0Idx + AddrSize, 805692560dcSStanislav Mekhanoshin MI.begin() + VAddr0Idx + Info->VAddrDwords); 806692560dcSStanislav Mekhanoshin } 8070b4eb1eaSDmitry Preobrazhensky 808cad7fa85SMatt Arsenault return MCDisassembler::Success; 809cad7fa85SMatt Arsenault } 810cad7fa85SMatt Arsenault 811b4b7e605SJoe Nash DecodeStatus AMDGPUDisassembler::convertFMAanyK(MCInst &MI, 812b4b7e605SJoe Nash int ImmLitIdx) const { 813b4b7e605SJoe Nash assert(HasLiteral && "Should have decoded a literal"); 814b4b7e605SJoe Nash const MCInstrDesc &Desc = MCII->get(MI.getOpcode()); 815b4b7e605SJoe Nash unsigned DescNumOps = Desc.getNumOperands(); 816b4b7e605SJoe Nash assert(DescNumOps == MI.getNumOperands()); 817b4b7e605SJoe Nash for (unsigned I = 0; I < DescNumOps; ++I) { 818b4b7e605SJoe Nash auto &Op = MI.getOperand(I); 819b4b7e605SJoe Nash auto OpType = Desc.OpInfo[I].OperandType; 820b4b7e605SJoe Nash bool IsDeferredOp = (OpType == AMDGPU::OPERAND_REG_IMM_FP32_DEFERRED || 821b4b7e605SJoe Nash OpType == AMDGPU::OPERAND_REG_IMM_FP16_DEFERRED); 822b4b7e605SJoe Nash if (Op.isImm() && Op.getImm() == AMDGPU::EncValues::LITERAL_CONST && 823b4b7e605SJoe Nash IsDeferredOp) 824b4b7e605SJoe Nash Op.setImm(Literal); 825b4b7e605SJoe Nash } 826b4b7e605SJoe Nash return MCDisassembler::Success; 827b4b7e605SJoe Nash } 828b4b7e605SJoe Nash 829ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 830ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 831ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 832e1818af8STom Stellard } 833e1818af8STom Stellard 834ac106addSNikolay Haustov inline 835ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 836ac106addSNikolay Haustov const Twine& ErrMsg) const { 837ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 838ac106addSNikolay Haustov 839ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 840ac106addSNikolay Haustov // return MCOperand::createError(V); 841ac106addSNikolay Haustov return MCOperand(); 842ac106addSNikolay Haustov } 843ac106addSNikolay Haustov 844ac106addSNikolay Haustov inline 845ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 846ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 847ac106addSNikolay Haustov } 848ac106addSNikolay Haustov 849ac106addSNikolay Haustov inline 850ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 851ac106addSNikolay Haustov unsigned Val) const { 852ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 853ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 854ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 855ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 856ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 857ac106addSNikolay Haustov } 858ac106addSNikolay Haustov 859ac106addSNikolay Haustov inline 860ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 861ac106addSNikolay Haustov unsigned Val) const { 862ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 863ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 864ac106addSNikolay Haustov int shift = 0; 865ac106addSNikolay Haustov switch (SRegClassID) { 866ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 867212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 868212a251cSArtem Tamazov break; 869ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 870212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 871212a251cSArtem Tamazov shift = 1; 872212a251cSArtem Tamazov break; 873212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 874212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 875ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 876ac106addSNikolay Haustov // this bundle? 87727134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 87827134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 879ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 880ac106addSNikolay Haustov // this bundle? 88127134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 88227134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 883212a251cSArtem Tamazov shift = 2; 884212a251cSArtem Tamazov break; 885ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 886ac106addSNikolay Haustov // this bundle? 887212a251cSArtem Tamazov default: 88892b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 889ac106addSNikolay Haustov } 89092b355b1SMatt Arsenault 89192b355b1SMatt Arsenault if (Val % (1 << shift)) { 892ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 893ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 89492b355b1SMatt Arsenault } 89592b355b1SMatt Arsenault 896ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 897ac106addSNikolay Haustov } 898ac106addSNikolay Haustov 899ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 900212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 901ac106addSNikolay Haustov } 902ac106addSNikolay Haustov 903ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 904212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 905ac106addSNikolay Haustov } 906ac106addSNikolay Haustov 90730fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 90830fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 90930fc5239SDmitry Preobrazhensky } 91030fc5239SDmitry Preobrazhensky 9114bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 9124bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 9134bd72361SMatt Arsenault } 9144bd72361SMatt Arsenault 9159be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 9169be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 9179be7b0d4SMatt Arsenault } 9189be7b0d4SMatt Arsenault 919a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VSrcV232(unsigned Val) const { 920a8d9d507SStanislav Mekhanoshin return decodeSrcOp(OPWV232, Val); 921a8d9d507SStanislav Mekhanoshin } 922a8d9d507SStanislav Mekhanoshin 923ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 924cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 925cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 926cb540bc0SMatt Arsenault // high bit. 927cb540bc0SMatt Arsenault Val &= 255; 928cb540bc0SMatt Arsenault 929ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 930ac106addSNikolay Haustov } 931ac106addSNikolay Haustov 9326023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 9336023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 9346023d599SDmitry Preobrazhensky } 9356023d599SDmitry Preobrazhensky 9369e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const { 9379e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255); 9389e77d0c6SStanislav Mekhanoshin } 9399e77d0c6SStanislav Mekhanoshin 940a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_64(unsigned Val) const { 941a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_64RegClassID, Val & 255); 942a8d9d507SStanislav Mekhanoshin } 943a8d9d507SStanislav Mekhanoshin 9449e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const { 9459e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255); 9469e77d0c6SStanislav Mekhanoshin } 9479e77d0c6SStanislav Mekhanoshin 948a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_256(unsigned Val) const { 949a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_256RegClassID, Val & 255); 950a8d9d507SStanislav Mekhanoshin } 951a8d9d507SStanislav Mekhanoshin 9529e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const { 9539e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255); 9549e77d0c6SStanislav Mekhanoshin } 9559e77d0c6SStanislav Mekhanoshin 9569e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const { 9579e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255); 9589e77d0c6SStanislav Mekhanoshin } 9599e77d0c6SStanislav Mekhanoshin 9609e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const { 9619e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW32, Val); 9629e77d0c6SStanislav Mekhanoshin } 9639e77d0c6SStanislav Mekhanoshin 9649e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const { 9659e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW64, Val); 9669e77d0c6SStanislav Mekhanoshin } 9679e77d0c6SStanislav Mekhanoshin 9686e3e14f6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_128(unsigned Val) const { 9696e3e14f6SStanislav Mekhanoshin return decodeSrcOp(OPW128, Val); 9706e3e14f6SStanislav Mekhanoshin } 9716e3e14f6SStanislav Mekhanoshin 9726e3e14f6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_512(unsigned Val) const { 9736e3e14f6SStanislav Mekhanoshin return decodeSrcOp(OPW512, Val); 9746e3e14f6SStanislav Mekhanoshin } 9756e3e14f6SStanislav Mekhanoshin 976ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 977ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 978ac106addSNikolay Haustov } 979ac106addSNikolay Haustov 980ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 981ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 982ac106addSNikolay Haustov } 983ac106addSNikolay Haustov 984ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 985ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 986ac106addSNikolay Haustov } 987ac106addSNikolay Haustov 9889e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const { 9899e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_256RegClassID, Val); 9909e77d0c6SStanislav Mekhanoshin } 9919e77d0c6SStanislav Mekhanoshin 9929e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const { 9939e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_512RegClassID, Val); 9949e77d0c6SStanislav Mekhanoshin } 9959e77d0c6SStanislav Mekhanoshin 996a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_1024(unsigned Val) const { 997a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_1024RegClassID, Val); 998a8d9d507SStanislav Mekhanoshin } 999a8d9d507SStanislav Mekhanoshin 1000ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 1001ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 1002ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 1003ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 1004212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 1005ac106addSNikolay Haustov } 1006ac106addSNikolay Haustov 1007640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 1008640c44b8SMatt Arsenault unsigned Val) const { 1009640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 101038e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 101138e496b1SArtem Tamazov } 101238e496b1SArtem Tamazov 1013ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 1014ca7b0a17SMatt Arsenault unsigned Val) const { 1015ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 1016ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 1017ca7b0a17SMatt Arsenault } 1018ca7b0a17SMatt Arsenault 10196023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 10206023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 10216023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 10226023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 10236023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 10246023d599SDmitry Preobrazhensky } 10256023d599SDmitry Preobrazhensky 1026ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 1027640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 1028640c44b8SMatt Arsenault } 1029640c44b8SMatt Arsenault 1030640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 1031212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 1032ac106addSNikolay Haustov } 1033ac106addSNikolay Haustov 1034ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 1035212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 1036ac106addSNikolay Haustov } 1037ac106addSNikolay Haustov 1038ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 103927134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 1040ac106addSNikolay Haustov } 1041ac106addSNikolay Haustov 1042ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 104327134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 1044ac106addSNikolay Haustov } 1045ac106addSNikolay Haustov 1046b4b7e605SJoe Nash // Decode Literals for insts which always have a literal in the encoding 1047b4b7e605SJoe Nash MCOperand 1048b4b7e605SJoe Nash AMDGPUDisassembler::decodeMandatoryLiteralConstant(unsigned Val) const { 1049b4b7e605SJoe Nash if (HasLiteral) { 1050b4b7e605SJoe Nash if (Literal != Val) 1051b4b7e605SJoe Nash return errOperand(Val, "More than one unique literal is illegal"); 1052b4b7e605SJoe Nash } 1053b4b7e605SJoe Nash HasLiteral = true; 1054b4b7e605SJoe Nash Literal = Val; 1055b4b7e605SJoe Nash return MCOperand::createImm(Literal); 1056b4b7e605SJoe Nash } 1057b4b7e605SJoe Nash 1058ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 1059ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 1060ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 1061ac106addSNikolay Haustov // ToDo: deal with float/double constants 1062ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 1063ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 1064ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 1065ac106addSNikolay Haustov Twine(Bytes.size())); 1066ce941c9cSDmitry Preobrazhensky } 1067ce941c9cSDmitry Preobrazhensky HasLiteral = true; 1068ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 1069ce941c9cSDmitry Preobrazhensky } 1070ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 1071ac106addSNikolay Haustov } 1072ac106addSNikolay Haustov 1073ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 1074212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1075c8fbf6ffSEugene Zelenko 1076212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 1077212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 1078212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 1079212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 1080212a251cSArtem Tamazov // Cast prevents negative overflow. 1081ac106addSNikolay Haustov } 1082ac106addSNikolay Haustov 10834bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 10844bd72361SMatt Arsenault switch (Imm) { 10854bd72361SMatt Arsenault case 240: 10864bd72361SMatt Arsenault return FloatToBits(0.5f); 10874bd72361SMatt Arsenault case 241: 10884bd72361SMatt Arsenault return FloatToBits(-0.5f); 10894bd72361SMatt Arsenault case 242: 10904bd72361SMatt Arsenault return FloatToBits(1.0f); 10914bd72361SMatt Arsenault case 243: 10924bd72361SMatt Arsenault return FloatToBits(-1.0f); 10934bd72361SMatt Arsenault case 244: 10944bd72361SMatt Arsenault return FloatToBits(2.0f); 10954bd72361SMatt Arsenault case 245: 10964bd72361SMatt Arsenault return FloatToBits(-2.0f); 10974bd72361SMatt Arsenault case 246: 10984bd72361SMatt Arsenault return FloatToBits(4.0f); 10994bd72361SMatt Arsenault case 247: 11004bd72361SMatt Arsenault return FloatToBits(-4.0f); 11014bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 11024bd72361SMatt Arsenault return 0x3e22f983; 11034bd72361SMatt Arsenault default: 11044bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 11054bd72361SMatt Arsenault } 11064bd72361SMatt Arsenault } 11074bd72361SMatt Arsenault 11084bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 11094bd72361SMatt Arsenault switch (Imm) { 11104bd72361SMatt Arsenault case 240: 11114bd72361SMatt Arsenault return DoubleToBits(0.5); 11124bd72361SMatt Arsenault case 241: 11134bd72361SMatt Arsenault return DoubleToBits(-0.5); 11144bd72361SMatt Arsenault case 242: 11154bd72361SMatt Arsenault return DoubleToBits(1.0); 11164bd72361SMatt Arsenault case 243: 11174bd72361SMatt Arsenault return DoubleToBits(-1.0); 11184bd72361SMatt Arsenault case 244: 11194bd72361SMatt Arsenault return DoubleToBits(2.0); 11204bd72361SMatt Arsenault case 245: 11214bd72361SMatt Arsenault return DoubleToBits(-2.0); 11224bd72361SMatt Arsenault case 246: 11234bd72361SMatt Arsenault return DoubleToBits(4.0); 11244bd72361SMatt Arsenault case 247: 11254bd72361SMatt Arsenault return DoubleToBits(-4.0); 11264bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 11274bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 11284bd72361SMatt Arsenault default: 11294bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 11304bd72361SMatt Arsenault } 11314bd72361SMatt Arsenault } 11324bd72361SMatt Arsenault 11334bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 11344bd72361SMatt Arsenault switch (Imm) { 11354bd72361SMatt Arsenault case 240: 11364bd72361SMatt Arsenault return 0x3800; 11374bd72361SMatt Arsenault case 241: 11384bd72361SMatt Arsenault return 0xB800; 11394bd72361SMatt Arsenault case 242: 11404bd72361SMatt Arsenault return 0x3C00; 11414bd72361SMatt Arsenault case 243: 11424bd72361SMatt Arsenault return 0xBC00; 11434bd72361SMatt Arsenault case 244: 11444bd72361SMatt Arsenault return 0x4000; 11454bd72361SMatt Arsenault case 245: 11464bd72361SMatt Arsenault return 0xC000; 11474bd72361SMatt Arsenault case 246: 11484bd72361SMatt Arsenault return 0x4400; 11494bd72361SMatt Arsenault case 247: 11504bd72361SMatt Arsenault return 0xC400; 11514bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 11524bd72361SMatt Arsenault return 0x3118; 11534bd72361SMatt Arsenault default: 11544bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 11554bd72361SMatt Arsenault } 11564bd72361SMatt Arsenault } 11574bd72361SMatt Arsenault 11584bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 1159212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 1160212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 11614bd72361SMatt Arsenault 1162e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 11634bd72361SMatt Arsenault switch (Width) { 11644bd72361SMatt Arsenault case OPW32: 11659e77d0c6SStanislav Mekhanoshin case OPW128: // splat constants 11669e77d0c6SStanislav Mekhanoshin case OPW512: 11679e77d0c6SStanislav Mekhanoshin case OPW1024: 1168a8d9d507SStanislav Mekhanoshin case OPWV232: 11694bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 11704bd72361SMatt Arsenault case OPW64: 1171a8d9d507SStanislav Mekhanoshin case OPW256: 11724bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 11734bd72361SMatt Arsenault case OPW16: 11749be7b0d4SMatt Arsenault case OPWV216: 11754bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 11764bd72361SMatt Arsenault default: 11774bd72361SMatt Arsenault llvm_unreachable("implement me"); 1178e1818af8STom Stellard } 1179e1818af8STom Stellard } 1180e1818af8STom Stellard 1181212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 1182e1818af8STom Stellard using namespace AMDGPU; 1183c8fbf6ffSEugene Zelenko 1184212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1185212a251cSArtem Tamazov switch (Width) { 1186212a251cSArtem Tamazov default: // fall 11874bd72361SMatt Arsenault case OPW32: 11884bd72361SMatt Arsenault case OPW16: 11899be7b0d4SMatt Arsenault case OPWV216: 11904bd72361SMatt Arsenault return VGPR_32RegClassID; 1191a8d9d507SStanislav Mekhanoshin case OPW64: 1192a8d9d507SStanislav Mekhanoshin case OPWV232: return VReg_64RegClassID; 1193a8d9d507SStanislav Mekhanoshin case OPW96: return VReg_96RegClassID; 1194212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 1195a8d9d507SStanislav Mekhanoshin case OPW160: return VReg_160RegClassID; 1196a8d9d507SStanislav Mekhanoshin case OPW256: return VReg_256RegClassID; 1197a8d9d507SStanislav Mekhanoshin case OPW512: return VReg_512RegClassID; 1198a8d9d507SStanislav Mekhanoshin case OPW1024: return VReg_1024RegClassID; 1199212a251cSArtem Tamazov } 1200212a251cSArtem Tamazov } 1201212a251cSArtem Tamazov 12029e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const { 12039e77d0c6SStanislav Mekhanoshin using namespace AMDGPU; 12049e77d0c6SStanislav Mekhanoshin 12059e77d0c6SStanislav Mekhanoshin assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 12069e77d0c6SStanislav Mekhanoshin switch (Width) { 12079e77d0c6SStanislav Mekhanoshin default: // fall 12089e77d0c6SStanislav Mekhanoshin case OPW32: 12099e77d0c6SStanislav Mekhanoshin case OPW16: 12109e77d0c6SStanislav Mekhanoshin case OPWV216: 12119e77d0c6SStanislav Mekhanoshin return AGPR_32RegClassID; 1212a8d9d507SStanislav Mekhanoshin case OPW64: 1213a8d9d507SStanislav Mekhanoshin case OPWV232: return AReg_64RegClassID; 1214a8d9d507SStanislav Mekhanoshin case OPW96: return AReg_96RegClassID; 12159e77d0c6SStanislav Mekhanoshin case OPW128: return AReg_128RegClassID; 1216a8d9d507SStanislav Mekhanoshin case OPW160: return AReg_160RegClassID; 1217d625b4b0SJay Foad case OPW256: return AReg_256RegClassID; 12189e77d0c6SStanislav Mekhanoshin case OPW512: return AReg_512RegClassID; 12199e77d0c6SStanislav Mekhanoshin case OPW1024: return AReg_1024RegClassID; 12209e77d0c6SStanislav Mekhanoshin } 12219e77d0c6SStanislav Mekhanoshin } 12229e77d0c6SStanislav Mekhanoshin 12239e77d0c6SStanislav Mekhanoshin 1224212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 1225212a251cSArtem Tamazov using namespace AMDGPU; 1226c8fbf6ffSEugene Zelenko 1227212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1228212a251cSArtem Tamazov switch (Width) { 1229212a251cSArtem Tamazov default: // fall 12304bd72361SMatt Arsenault case OPW32: 12314bd72361SMatt Arsenault case OPW16: 12329be7b0d4SMatt Arsenault case OPWV216: 12334bd72361SMatt Arsenault return SGPR_32RegClassID; 1234a8d9d507SStanislav Mekhanoshin case OPW64: 1235a8d9d507SStanislav Mekhanoshin case OPWV232: return SGPR_64RegClassID; 1236a8d9d507SStanislav Mekhanoshin case OPW96: return SGPR_96RegClassID; 1237212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 1238a8d9d507SStanislav Mekhanoshin case OPW160: return SGPR_160RegClassID; 123927134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 124027134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 1241212a251cSArtem Tamazov } 1242212a251cSArtem Tamazov } 1243212a251cSArtem Tamazov 1244212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 1245212a251cSArtem Tamazov using namespace AMDGPU; 1246c8fbf6ffSEugene Zelenko 1247212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1248212a251cSArtem Tamazov switch (Width) { 1249212a251cSArtem Tamazov default: // fall 12504bd72361SMatt Arsenault case OPW32: 12514bd72361SMatt Arsenault case OPW16: 12529be7b0d4SMatt Arsenault case OPWV216: 12534bd72361SMatt Arsenault return TTMP_32RegClassID; 1254a8d9d507SStanislav Mekhanoshin case OPW64: 1255a8d9d507SStanislav Mekhanoshin case OPWV232: return TTMP_64RegClassID; 1256212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 125727134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 125827134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 1259212a251cSArtem Tamazov } 1260212a251cSArtem Tamazov } 1261212a251cSArtem Tamazov 1262ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 1263ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1264ac2b0264SDmitry Preobrazhensky 126518cb7441SJay Foad unsigned TTmpMin = isGFX9Plus() ? TTMP_GFX9PLUS_MIN : TTMP_VI_MIN; 126618cb7441SJay Foad unsigned TTmpMax = isGFX9Plus() ? TTMP_GFX9PLUS_MAX : TTMP_VI_MAX; 1267ac2b0264SDmitry Preobrazhensky 1268ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 1269ac2b0264SDmitry Preobrazhensky } 1270ac2b0264SDmitry Preobrazhensky 1271b4b7e605SJoe Nash MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val, 1272b4b7e605SJoe Nash bool MandatoryLiteral) const { 1273212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1274c8fbf6ffSEugene Zelenko 12759e77d0c6SStanislav Mekhanoshin assert(Val < 1024); // enum10 12769e77d0c6SStanislav Mekhanoshin 12779e77d0c6SStanislav Mekhanoshin bool IsAGPR = Val & 512; 12789e77d0c6SStanislav Mekhanoshin Val &= 511; 1279ac106addSNikolay Haustov 1280212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 12819e77d0c6SStanislav Mekhanoshin return createRegOperand(IsAGPR ? getAgprClassId(Width) 12829e77d0c6SStanislav Mekhanoshin : getVgprClassId(Width), Val - VGPR_MIN); 1283212a251cSArtem Tamazov } 1284b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 128549231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 128649231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 1287212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 1288212a251cSArtem Tamazov } 1289ac2b0264SDmitry Preobrazhensky 1290ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1291ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1292ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 1293212a251cSArtem Tamazov } 1294ac106addSNikolay Haustov 1295212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 1296ac106addSNikolay Haustov return decodeIntImmed(Val); 1297ac106addSNikolay Haustov 1298212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 12994bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 1300ac106addSNikolay Haustov 1301b4b7e605SJoe Nash if (Val == LITERAL_CONST) { 1302b4b7e605SJoe Nash if (MandatoryLiteral) 1303b4b7e605SJoe Nash // Keep a sentinel value for deferred setting 1304b4b7e605SJoe Nash return MCOperand::createImm(LITERAL_CONST); 1305b4b7e605SJoe Nash else 1306ac106addSNikolay Haustov return decodeLiteralConstant(); 1307b4b7e605SJoe Nash } 1308ac106addSNikolay Haustov 13094bd72361SMatt Arsenault switch (Width) { 13104bd72361SMatt Arsenault case OPW32: 13114bd72361SMatt Arsenault case OPW16: 13129be7b0d4SMatt Arsenault case OPWV216: 13134bd72361SMatt Arsenault return decodeSpecialReg32(Val); 13144bd72361SMatt Arsenault case OPW64: 1315a8d9d507SStanislav Mekhanoshin case OPWV232: 13164bd72361SMatt Arsenault return decodeSpecialReg64(Val); 13174bd72361SMatt Arsenault default: 13184bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 13194bd72361SMatt Arsenault } 1320ac106addSNikolay Haustov } 1321ac106addSNikolay Haustov 132227134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 132327134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 132427134953SDmitry Preobrazhensky 132527134953SDmitry Preobrazhensky assert(Val < 128); 132627134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 132727134953SDmitry Preobrazhensky 132827134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 132949231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 133049231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 133127134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 133227134953SDmitry Preobrazhensky } 133327134953SDmitry Preobrazhensky 133427134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 133527134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 133627134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 133727134953SDmitry Preobrazhensky } 133827134953SDmitry Preobrazhensky 133927134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 134027134953SDmitry Preobrazhensky } 134127134953SDmitry Preobrazhensky 1342ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 1343ac106addSNikolay Haustov using namespace AMDGPU; 1344c8fbf6ffSEugene Zelenko 1345e1818af8STom Stellard switch (Val) { 1346ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 1347ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 13483afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 13493afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 1350ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 1351ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 1352137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA_LO); 1353137976faSDmitry Preobrazhensky case 109: return createRegOperand(TBA_HI); 1354137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA_LO); 1355137976faSDmitry Preobrazhensky case 111: return createRegOperand(TMA_HI); 1356*c7025940SJoe Nash case 124: 1357*c7025940SJoe Nash return isGFX11Plus() ? createRegOperand(SGPR_NULL) : createRegOperand(M0); 1358*c7025940SJoe Nash case 125: 1359*c7025940SJoe Nash return isGFX11Plus() ? createRegOperand(M0) : createRegOperand(SGPR_NULL); 1360ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 1361ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 1362a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 1363a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 1364a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 1365a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1366137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 13679111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 13689111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 13699111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1370942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 1371ac106addSNikolay Haustov default: break; 1372e1818af8STom Stellard } 1373ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1374e1818af8STom Stellard } 1375e1818af8STom Stellard 1376ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 1377161a158eSNikolay Haustov using namespace AMDGPU; 1378c8fbf6ffSEugene Zelenko 1379161a158eSNikolay Haustov switch (Val) { 1380ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 13813afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 1382ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 1383137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA); 1384137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA); 1385*c7025940SJoe Nash case 124: 1386*c7025940SJoe Nash if (isGFX11Plus()) 1387*c7025940SJoe Nash return createRegOperand(SGPR_NULL); 1388*c7025940SJoe Nash break; 1389*c7025940SJoe Nash case 125: 1390*c7025940SJoe Nash if (!isGFX11Plus()) 1391*c7025940SJoe Nash return createRegOperand(SGPR_NULL); 1392*c7025940SJoe Nash break; 1393ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 1394137976faSDmitry Preobrazhensky case 235: return createRegOperand(SRC_SHARED_BASE); 1395137976faSDmitry Preobrazhensky case 236: return createRegOperand(SRC_SHARED_LIMIT); 1396137976faSDmitry Preobrazhensky case 237: return createRegOperand(SRC_PRIVATE_BASE); 1397137976faSDmitry Preobrazhensky case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1398137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 13999111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 14009111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 14019111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1402ac106addSNikolay Haustov default: break; 1403161a158eSNikolay Haustov } 1404ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1405161a158eSNikolay Haustov } 1406161a158eSNikolay Haustov 1407549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 14086b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 1409363f47a2SSam Kolton using namespace AMDGPU::SDWA; 14106b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1411363f47a2SSam Kolton 141233d806a5SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 141333d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 1414da644c02SStanislav Mekhanoshin // XXX: cast to int is needed to avoid stupid warning: 1415a179d25bSSam Kolton // compare with unsigned is always true 1416da644c02SStanislav Mekhanoshin if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && 1417363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 1418363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 1419363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 1420363f47a2SSam Kolton } 1421363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 14224f87d30aSJay Foad Val <= (isGFX10Plus() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 142333d806a5SStanislav Mekhanoshin : SDWA9EncValues::SRC_SGPR_MAX_SI)) { 1424363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 1425363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 1426363f47a2SSam Kolton } 1427ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 1428ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 1429ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 1430ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 1431ac2b0264SDmitry Preobrazhensky } 1432363f47a2SSam Kolton 14336b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 14346b65f7c3SDmitry Preobrazhensky 14356b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 14366b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 14376b65f7c3SDmitry Preobrazhensky 14386b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 14396b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 14406b65f7c3SDmitry Preobrazhensky 14416b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 1442549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 1443549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 1444549c89d2SSam Kolton } 1445549c89d2SSam Kolton llvm_unreachable("unsupported target"); 1446363f47a2SSam Kolton } 1447363f47a2SSam Kolton 1448549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 1449549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 1450363f47a2SSam Kolton } 1451363f47a2SSam Kolton 1452549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 1453549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 1454363f47a2SSam Kolton } 1455363f47a2SSam Kolton 1456549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 1457363f47a2SSam Kolton using namespace AMDGPU::SDWA; 1458363f47a2SSam Kolton 145933d806a5SStanislav Mekhanoshin assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 146033d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && 146133d806a5SStanislav Mekhanoshin "SDWAVopcDst should be present only on GFX9+"); 146233d806a5SStanislav Mekhanoshin 1463ab4f2ea7SStanislav Mekhanoshin bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64]; 1464ab4f2ea7SStanislav Mekhanoshin 1465363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 1466363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 1467ac2b0264SDmitry Preobrazhensky 1468ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1469ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1470434d5925SDmitry Preobrazhensky auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32); 1471434d5925SDmitry Preobrazhensky return createSRegOperand(TTmpClsId, TTmpIdx); 147233d806a5SStanislav Mekhanoshin } else if (Val > SGPR_MAX) { 1473ab4f2ea7SStanislav Mekhanoshin return IsWave64 ? decodeSpecialReg64(Val) 1474ab4f2ea7SStanislav Mekhanoshin : decodeSpecialReg32(Val); 1475363f47a2SSam Kolton } else { 1476ab4f2ea7SStanislav Mekhanoshin return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val); 1477363f47a2SSam Kolton } 1478363f47a2SSam Kolton } else { 1479ab4f2ea7SStanislav Mekhanoshin return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO); 1480363f47a2SSam Kolton } 1481363f47a2SSam Kolton } 1482363f47a2SSam Kolton 1483ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const { 1484ab4f2ea7SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ? 1485ab4f2ea7SStanislav Mekhanoshin decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val); 1486ab4f2ea7SStanislav Mekhanoshin } 1487ab4f2ea7SStanislav Mekhanoshin 1488ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 1489ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 1490ac2b0264SDmitry Preobrazhensky } 1491ac2b0264SDmitry Preobrazhensky 14924f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9() const { return AMDGPU::isGFX9(STI); } 1493ac2b0264SDmitry Preobrazhensky 1494a8d9d507SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX90A() const { 1495a8d9d507SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]; 1496a8d9d507SStanislav Mekhanoshin } 1497a8d9d507SStanislav Mekhanoshin 14984f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9Plus() const { return AMDGPU::isGFX9Plus(STI); } 14994f87d30aSJay Foad 15004f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10() const { return AMDGPU::isGFX10(STI); } 15014f87d30aSJay Foad 15024f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10Plus() const { 15034f87d30aSJay Foad return AMDGPU::isGFX10Plus(STI); 150433d806a5SStanislav Mekhanoshin } 150533d806a5SStanislav Mekhanoshin 1506*c7025940SJoe Nash bool AMDGPUDisassembler::isGFX11() const { 1507*c7025940SJoe Nash return STI.getFeatureBits()[AMDGPU::FeatureGFX11]; 1508*c7025940SJoe Nash } 1509*c7025940SJoe Nash 1510*c7025940SJoe Nash bool AMDGPUDisassembler::isGFX11Plus() const { 1511*c7025940SJoe Nash return AMDGPU::isGFX11Plus(STI); 1512*c7025940SJoe Nash } 1513*c7025940SJoe Nash 1514*c7025940SJoe Nash 15156fb02596SStanislav Mekhanoshin bool AMDGPUDisassembler::hasArchitectedFlatScratch() const { 15166fb02596SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureArchitectedFlatScratch]; 15176fb02596SStanislav Mekhanoshin } 15186fb02596SStanislav Mekhanoshin 15193381d7a2SSam Kolton //===----------------------------------------------------------------------===// 1520528057c1SRonak Chauhan // AMDGPU specific symbol handling 1521528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 1522528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1523528057c1SRonak Chauhan do { \ 1524528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1525528057c1SRonak Chauhan << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1526528057c1SRonak Chauhan } while (0) 1527528057c1SRonak Chauhan 1528528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1529528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1( 1530528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1531528057c1SRonak Chauhan using namespace amdhsa; 1532528057c1SRonak Chauhan StringRef Indent = "\t"; 1533528057c1SRonak Chauhan 1534528057c1SRonak Chauhan // We cannot accurately backward compute #VGPRs used from 1535528057c1SRonak Chauhan // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same 1536528057c1SRonak Chauhan // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we 1537528057c1SRonak Chauhan // simply calculate the inverse of what the assembler does. 1538528057c1SRonak Chauhan 1539528057c1SRonak Chauhan uint32_t GranulatedWorkitemVGPRCount = 1540528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >> 1541528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT; 1542528057c1SRonak Chauhan 1543528057c1SRonak Chauhan uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) * 1544528057c1SRonak Chauhan AMDGPU::IsaInfo::getVGPREncodingGranule(&STI); 1545528057c1SRonak Chauhan 1546528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n'; 1547528057c1SRonak Chauhan 1548528057c1SRonak Chauhan // We cannot backward compute values used to calculate 1549528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following 1550528057c1SRonak Chauhan // directives can't be computed: 1551528057c1SRonak Chauhan // .amdhsa_reserve_vcc 1552528057c1SRonak Chauhan // .amdhsa_reserve_flat_scratch 1553528057c1SRonak Chauhan // .amdhsa_reserve_xnack_mask 1554528057c1SRonak Chauhan // They take their respective default values if not specified in the assembly. 1555528057c1SRonak Chauhan // 1556528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1557528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK) 1558528057c1SRonak Chauhan // 1559528057c1SRonak Chauhan // We compute the inverse as though all directives apart from NEXT_FREE_SGPR 1560528057c1SRonak Chauhan // are set to 0. So while disassembling we consider that: 1561528057c1SRonak Chauhan // 1562528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1563528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + 0 + 0 + 0) 1564528057c1SRonak Chauhan // 1565528057c1SRonak Chauhan // The disassembler cannot recover the original values of those 3 directives. 1566528057c1SRonak Chauhan 1567528057c1SRonak Chauhan uint32_t GranulatedWavefrontSGPRCount = 1568528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >> 1569528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT; 1570528057c1SRonak Chauhan 15714f87d30aSJay Foad if (isGFX10Plus() && GranulatedWavefrontSGPRCount) 1572528057c1SRonak Chauhan return MCDisassembler::Fail; 1573528057c1SRonak Chauhan 1574528057c1SRonak Chauhan uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) * 1575528057c1SRonak Chauhan AMDGPU::IsaInfo::getSGPREncodingGranule(&STI); 1576528057c1SRonak Chauhan 1577528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n'; 15786fb02596SStanislav Mekhanoshin if (!hasArchitectedFlatScratch()) 1579528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n'; 1580528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n'; 1581528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n"; 1582528057c1SRonak Chauhan 1583528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY) 1584528057c1SRonak Chauhan return MCDisassembler::Fail; 1585528057c1SRonak Chauhan 1586528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_32", 1587528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32); 1588528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64", 1589528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64); 1590528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32", 1591528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32); 1592528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64", 1593528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64); 1594528057c1SRonak Chauhan 1595528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV) 1596528057c1SRonak Chauhan return MCDisassembler::Fail; 1597528057c1SRonak Chauhan 1598528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP); 1599528057c1SRonak Chauhan 1600528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE) 1601528057c1SRonak Chauhan return MCDisassembler::Fail; 1602528057c1SRonak Chauhan 1603528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE); 1604528057c1SRonak Chauhan 1605528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY) 1606528057c1SRonak Chauhan return MCDisassembler::Fail; 1607528057c1SRonak Chauhan 1608528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER) 1609528057c1SRonak Chauhan return MCDisassembler::Fail; 1610528057c1SRonak Chauhan 1611528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL); 1612528057c1SRonak Chauhan 1613528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0) 1614528057c1SRonak Chauhan return MCDisassembler::Fail; 1615528057c1SRonak Chauhan 16164f87d30aSJay Foad if (isGFX10Plus()) { 1617528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode", 1618528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_WGP_MODE); 1619528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED); 1620528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS); 1621528057c1SRonak Chauhan } 1622528057c1SRonak Chauhan return MCDisassembler::Success; 1623528057c1SRonak Chauhan } 1624528057c1SRonak Chauhan 1625528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1626528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2( 1627528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1628528057c1SRonak Chauhan using namespace amdhsa; 1629528057c1SRonak Chauhan StringRef Indent = "\t"; 16306fb02596SStanislav Mekhanoshin if (hasArchitectedFlatScratch()) 16316fb02596SStanislav Mekhanoshin PRINT_DIRECTIVE(".amdhsa_enable_private_segment", 16326fb02596SStanislav Mekhanoshin COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT); 16336fb02596SStanislav Mekhanoshin else 16346fb02596SStanislav Mekhanoshin PRINT_DIRECTIVE(".amdhsa_system_sgpr_private_segment_wavefront_offset", 1635d5ea8f70STony COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT); 1636528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x", 1637528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X); 1638528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y", 1639528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y); 1640528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z", 1641528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z); 1642528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info", 1643528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO); 1644528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id", 1645528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID); 1646528057c1SRonak Chauhan 1647528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH) 1648528057c1SRonak Chauhan return MCDisassembler::Fail; 1649528057c1SRonak Chauhan 1650528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY) 1651528057c1SRonak Chauhan return MCDisassembler::Fail; 1652528057c1SRonak Chauhan 1653528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE) 1654528057c1SRonak Chauhan return MCDisassembler::Fail; 1655528057c1SRonak Chauhan 1656528057c1SRonak Chauhan PRINT_DIRECTIVE( 1657528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_invalid_op", 1658528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION); 1659528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src", 1660528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE); 1661528057c1SRonak Chauhan PRINT_DIRECTIVE( 1662528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_div_zero", 1663528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO); 1664528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow", 1665528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW); 1666528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow", 1667528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW); 1668528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact", 1669528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT); 1670528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero", 1671528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO); 1672528057c1SRonak Chauhan 1673528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0) 1674528057c1SRonak Chauhan return MCDisassembler::Fail; 1675528057c1SRonak Chauhan 1676528057c1SRonak Chauhan return MCDisassembler::Success; 1677528057c1SRonak Chauhan } 1678528057c1SRonak Chauhan 1679528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1680528057c1SRonak Chauhan 1681528057c1SRonak Chauhan MCDisassembler::DecodeStatus 1682528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective( 1683528057c1SRonak Chauhan DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes, 1684528057c1SRonak Chauhan raw_string_ostream &KdStream) const { 1685528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1686528057c1SRonak Chauhan do { \ 1687528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1688528057c1SRonak Chauhan << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1689528057c1SRonak Chauhan } while (0) 1690528057c1SRonak Chauhan 1691528057c1SRonak Chauhan uint16_t TwoByteBuffer = 0; 1692528057c1SRonak Chauhan uint32_t FourByteBuffer = 0; 1693528057c1SRonak Chauhan 1694528057c1SRonak Chauhan StringRef ReservedBytes; 1695528057c1SRonak Chauhan StringRef Indent = "\t"; 1696528057c1SRonak Chauhan 1697528057c1SRonak Chauhan assert(Bytes.size() == 64); 1698528057c1SRonak Chauhan DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8); 1699528057c1SRonak Chauhan 1700528057c1SRonak Chauhan switch (Cursor.tell()) { 1701528057c1SRonak Chauhan case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET: 1702528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1703528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer 1704528057c1SRonak Chauhan << '\n'; 1705528057c1SRonak Chauhan return MCDisassembler::Success; 1706528057c1SRonak Chauhan 1707528057c1SRonak Chauhan case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET: 1708528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1709528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_private_segment_fixed_size " 1710528057c1SRonak Chauhan << FourByteBuffer << '\n'; 1711528057c1SRonak Chauhan return MCDisassembler::Success; 1712528057c1SRonak Chauhan 1713f4ace637SKonstantin Zhuravlyov case amdhsa::KERNARG_SIZE_OFFSET: 1714f4ace637SKonstantin Zhuravlyov FourByteBuffer = DE.getU32(Cursor); 1715f4ace637SKonstantin Zhuravlyov KdStream << Indent << ".amdhsa_kernarg_size " 1716f4ace637SKonstantin Zhuravlyov << FourByteBuffer << '\n'; 1717f4ace637SKonstantin Zhuravlyov return MCDisassembler::Success; 1718f4ace637SKonstantin Zhuravlyov 1719528057c1SRonak Chauhan case amdhsa::RESERVED0_OFFSET: 1720f4ace637SKonstantin Zhuravlyov // 4 reserved bytes, must be 0. 1721f4ace637SKonstantin Zhuravlyov ReservedBytes = DE.getBytes(Cursor, 4); 1722f4ace637SKonstantin Zhuravlyov for (int I = 0; I < 4; ++I) { 1723f4ace637SKonstantin Zhuravlyov if (ReservedBytes[I] != 0) { 1724528057c1SRonak Chauhan return MCDisassembler::Fail; 1725528057c1SRonak Chauhan } 1726f4ace637SKonstantin Zhuravlyov } 1727528057c1SRonak Chauhan return MCDisassembler::Success; 1728528057c1SRonak Chauhan 1729528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET: 1730528057c1SRonak Chauhan // KERNEL_CODE_ENTRY_BYTE_OFFSET 1731528057c1SRonak Chauhan // So far no directive controls this for Code Object V3, so simply skip for 1732528057c1SRonak Chauhan // disassembly. 1733528057c1SRonak Chauhan DE.skip(Cursor, 8); 1734528057c1SRonak Chauhan return MCDisassembler::Success; 1735528057c1SRonak Chauhan 1736528057c1SRonak Chauhan case amdhsa::RESERVED1_OFFSET: 1737528057c1SRonak Chauhan // 20 reserved bytes, must be 0. 1738528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 20); 1739528057c1SRonak Chauhan for (int I = 0; I < 20; ++I) { 1740528057c1SRonak Chauhan if (ReservedBytes[I] != 0) { 1741528057c1SRonak Chauhan return MCDisassembler::Fail; 1742528057c1SRonak Chauhan } 1743528057c1SRonak Chauhan } 1744528057c1SRonak Chauhan return MCDisassembler::Success; 1745528057c1SRonak Chauhan 1746528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC3_OFFSET: 1747528057c1SRonak Chauhan // COMPUTE_PGM_RSRC3 1748528057c1SRonak Chauhan // - Only set for GFX10, GFX6-9 have this to be 0. 1749528057c1SRonak Chauhan // - Currently no directives directly control this. 1750528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 17514f87d30aSJay Foad if (!isGFX10Plus() && FourByteBuffer) { 1752528057c1SRonak Chauhan return MCDisassembler::Fail; 1753528057c1SRonak Chauhan } 1754528057c1SRonak Chauhan return MCDisassembler::Success; 1755528057c1SRonak Chauhan 1756528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC1_OFFSET: 1757528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1758528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) == 1759528057c1SRonak Chauhan MCDisassembler::Fail) { 1760528057c1SRonak Chauhan return MCDisassembler::Fail; 1761528057c1SRonak Chauhan } 1762528057c1SRonak Chauhan return MCDisassembler::Success; 1763528057c1SRonak Chauhan 1764528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC2_OFFSET: 1765528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1766528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) == 1767528057c1SRonak Chauhan MCDisassembler::Fail) { 1768528057c1SRonak Chauhan return MCDisassembler::Fail; 1769528057c1SRonak Chauhan } 1770528057c1SRonak Chauhan return MCDisassembler::Success; 1771528057c1SRonak Chauhan 1772528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET: 1773528057c1SRonak Chauhan using namespace amdhsa; 1774528057c1SRonak Chauhan TwoByteBuffer = DE.getU16(Cursor); 1775528057c1SRonak Chauhan 17766fb02596SStanislav Mekhanoshin if (!hasArchitectedFlatScratch()) 1777528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer", 1778528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER); 1779528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr", 1780528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR); 1781528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr", 1782528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR); 1783528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr", 1784528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR); 1785528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id", 1786528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID); 17876fb02596SStanislav Mekhanoshin if (!hasArchitectedFlatScratch()) 1788528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init", 1789528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT); 1790528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size", 1791528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE); 1792528057c1SRonak Chauhan 1793528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0) 1794528057c1SRonak Chauhan return MCDisassembler::Fail; 1795528057c1SRonak Chauhan 1796528057c1SRonak Chauhan // Reserved for GFX9 1797528057c1SRonak Chauhan if (isGFX9() && 1798528057c1SRonak Chauhan (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) { 1799528057c1SRonak Chauhan return MCDisassembler::Fail; 18004f87d30aSJay Foad } else if (isGFX10Plus()) { 1801528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_wavefront_size32", 1802528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32); 1803528057c1SRonak Chauhan } 1804528057c1SRonak Chauhan 1805528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1) 1806528057c1SRonak Chauhan return MCDisassembler::Fail; 1807528057c1SRonak Chauhan 1808528057c1SRonak Chauhan return MCDisassembler::Success; 1809528057c1SRonak Chauhan 1810528057c1SRonak Chauhan case amdhsa::RESERVED2_OFFSET: 1811528057c1SRonak Chauhan // 6 bytes from here are reserved, must be 0. 1812528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 6); 1813528057c1SRonak Chauhan for (int I = 0; I < 6; ++I) { 1814528057c1SRonak Chauhan if (ReservedBytes[I] != 0) 1815528057c1SRonak Chauhan return MCDisassembler::Fail; 1816528057c1SRonak Chauhan } 1817528057c1SRonak Chauhan return MCDisassembler::Success; 1818528057c1SRonak Chauhan 1819528057c1SRonak Chauhan default: 1820528057c1SRonak Chauhan llvm_unreachable("Unhandled index. Case statements cover everything."); 1821528057c1SRonak Chauhan return MCDisassembler::Fail; 1822528057c1SRonak Chauhan } 1823528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1824528057c1SRonak Chauhan } 1825528057c1SRonak Chauhan 1826528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor( 1827528057c1SRonak Chauhan StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const { 1828528057c1SRonak Chauhan // CP microcode requires the kernel descriptor to be 64 aligned. 1829528057c1SRonak Chauhan if (Bytes.size() != 64 || KdAddress % 64 != 0) 1830528057c1SRonak Chauhan return MCDisassembler::Fail; 1831528057c1SRonak Chauhan 1832528057c1SRonak Chauhan std::string Kd; 1833528057c1SRonak Chauhan raw_string_ostream KdStream(Kd); 1834528057c1SRonak Chauhan KdStream << ".amdhsa_kernel " << KdName << '\n'; 1835528057c1SRonak Chauhan 1836528057c1SRonak Chauhan DataExtractor::Cursor C(0); 1837528057c1SRonak Chauhan while (C && C.tell() < Bytes.size()) { 1838528057c1SRonak Chauhan MCDisassembler::DecodeStatus Status = 1839528057c1SRonak Chauhan decodeKernelDescriptorDirective(C, Bytes, KdStream); 1840528057c1SRonak Chauhan 1841528057c1SRonak Chauhan cantFail(C.takeError()); 1842528057c1SRonak Chauhan 1843528057c1SRonak Chauhan if (Status == MCDisassembler::Fail) 1844528057c1SRonak Chauhan return MCDisassembler::Fail; 1845528057c1SRonak Chauhan } 1846528057c1SRonak Chauhan KdStream << ".end_amdhsa_kernel\n"; 1847528057c1SRonak Chauhan outs() << KdStream.str(); 1848528057c1SRonak Chauhan return MCDisassembler::Success; 1849528057c1SRonak Chauhan } 1850528057c1SRonak Chauhan 1851528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus> 1852528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size, 1853528057c1SRonak Chauhan ArrayRef<uint8_t> Bytes, uint64_t Address, 1854528057c1SRonak Chauhan raw_ostream &CStream) const { 1855528057c1SRonak Chauhan // Right now only kernel descriptor needs to be handled. 1856528057c1SRonak Chauhan // We ignore all other symbols for target specific handling. 1857528057c1SRonak Chauhan // TODO: 1858528057c1SRonak Chauhan // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code 1859528057c1SRonak Chauhan // Object V2 and V3 when symbols are marked protected. 1860528057c1SRonak Chauhan 1861528057c1SRonak Chauhan // amd_kernel_code_t for Code Object V2. 1862528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) { 1863528057c1SRonak Chauhan Size = 256; 1864528057c1SRonak Chauhan return MCDisassembler::Fail; 1865528057c1SRonak Chauhan } 1866528057c1SRonak Chauhan 1867528057c1SRonak Chauhan // Code Object V3 kernel descriptors. 1868528057c1SRonak Chauhan StringRef Name = Symbol.Name; 1869528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) { 1870528057c1SRonak Chauhan Size = 64; // Size = 64 regardless of success or failure. 1871528057c1SRonak Chauhan return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address); 1872528057c1SRonak Chauhan } 1873528057c1SRonak Chauhan return None; 1874528057c1SRonak Chauhan } 1875528057c1SRonak Chauhan 1876528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 18773381d7a2SSam Kolton // AMDGPUSymbolizer 18783381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18793381d7a2SSam Kolton 18803381d7a2SSam Kolton // Try to find symbol name for specified label 18813381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 18823381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 18833381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 18843381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 18853381d7a2SSam Kolton 18863381d7a2SSam Kolton if (!IsBranch) { 18873381d7a2SSam Kolton return false; 18883381d7a2SSam Kolton } 18893381d7a2SSam Kolton 18903381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 1891b1c3b22bSNicolai Haehnle if (!Symbols) 1892b1c3b22bSNicolai Haehnle return false; 1893b1c3b22bSNicolai Haehnle 1894b934160aSKazu Hirata auto Result = llvm::find_if(*Symbols, [Value](const SymbolInfoTy &Val) { 1895b934160aSKazu Hirata return Val.Addr == static_cast<uint64_t>(Value) && 1896b934160aSKazu Hirata Val.Type == ELF::STT_NOTYPE; 18973381d7a2SSam Kolton }); 18983381d7a2SSam Kolton if (Result != Symbols->end()) { 189909d26b79Sdiggerlin auto *Sym = Ctx.getOrCreateSymbol(Result->Name); 19003381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 19013381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 19023381d7a2SSam Kolton return true; 19033381d7a2SSam Kolton } 19048710eff6STim Renouf // Add to list of referenced addresses, so caller can synthesize a label. 19058710eff6STim Renouf ReferencedAddresses.push_back(static_cast<uint64_t>(Value)); 19063381d7a2SSam Kolton return false; 19073381d7a2SSam Kolton } 19083381d7a2SSam Kolton 190992b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 191092b355b1SMatt Arsenault int64_t Value, 191192b355b1SMatt Arsenault uint64_t Address) { 191292b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 191392b355b1SMatt Arsenault } 191492b355b1SMatt Arsenault 19153381d7a2SSam Kolton //===----------------------------------------------------------------------===// 19163381d7a2SSam Kolton // Initialization 19173381d7a2SSam Kolton //===----------------------------------------------------------------------===// 19183381d7a2SSam Kolton 19193381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 19203381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 19213381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 19223381d7a2SSam Kolton void *DisInfo, 19233381d7a2SSam Kolton MCContext *Ctx, 19243381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 19253381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 19263381d7a2SSam Kolton } 19273381d7a2SSam Kolton 1928e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 1929e1818af8STom Stellard const MCSubtargetInfo &STI, 1930e1818af8STom Stellard MCContext &Ctx) { 1931cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 1932e1818af8STom Stellard } 1933e1818af8STom Stellard 19340dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() { 1935f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 1936f42454b9SMehdi Amini createAMDGPUDisassembler); 1937f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 1938f42454b9SMehdi Amini createAMDGPUSymbolizer); 1939e1818af8STom Stellard } 1940