1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 218ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h" 22e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 236a87e9b0Sdfukalov #include "llvm-c/DisassemblerTypes.h" 24ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h" 25ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 26c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 27e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 28528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h" 29e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 30e1818af8STom Stellard 31e1818af8STom Stellard using namespace llvm; 32e1818af8STom Stellard 33e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 34e1818af8STom Stellard 354f87d30aSJay Foad #define SGPR_MAX \ 364f87d30aSJay Foad (isGFX10Plus() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ 3733d806a5SStanislav Mekhanoshin : AMDGPU::EncValues::SGPR_MAX_SI) 3833d806a5SStanislav Mekhanoshin 39c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 40e1818af8STom Stellard 41ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, 42ca64ef20SMatt Arsenault MCContext &Ctx, 43ca64ef20SMatt Arsenault MCInstrInfo const *MCII) : 44ca64ef20SMatt Arsenault MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), 45418e23e3SMatt Arsenault TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) { 46418e23e3SMatt Arsenault 47418e23e3SMatt Arsenault // ToDo: AMDGPUDisassembler supports only VI ISA. 484f87d30aSJay Foad if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10Plus()) 49418e23e3SMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 50418e23e3SMatt Arsenault } 51ca64ef20SMatt Arsenault 52ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 53ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 54ac106addSNikolay Haustov Inst.addOperand(Opnd); 55ac106addSNikolay Haustov return Opnd.isValid() ? 56ac106addSNikolay Haustov MCDisassembler::Success : 57de56a890SStanislav Mekhanoshin MCDisassembler::Fail; 58e1818af8STom Stellard } 59e1818af8STom Stellard 60549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 61549c89d2SSam Kolton uint16_t NameIdx) { 62549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 63549c89d2SSam Kolton if (OpIdx != -1) { 64549c89d2SSam Kolton auto I = MI.begin(); 65549c89d2SSam Kolton std::advance(I, OpIdx); 66549c89d2SSam Kolton MI.insert(I, Op); 67549c89d2SSam Kolton } 68549c89d2SSam Kolton return OpIdx; 69549c89d2SSam Kolton } 70549c89d2SSam Kolton 713381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 723381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 733381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 743381d7a2SSam Kolton 75efec1396SScott Linder // Our branches take a simm16, but we need two extra bits to account for the 76efec1396SScott Linder // factor of 4. 773381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 783381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 793381d7a2SSam Kolton 803381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 813381d7a2SSam Kolton return MCDisassembler::Success; 823381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 833381d7a2SSam Kolton } 843381d7a2SSam Kolton 855998baccSDmitry Preobrazhensky static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm, 865998baccSDmitry Preobrazhensky uint64_t Addr, const void *Decoder) { 875998baccSDmitry Preobrazhensky auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 885998baccSDmitry Preobrazhensky int64_t Offset; 895998baccSDmitry Preobrazhensky if (DAsm->isVI()) { // VI supports 20-bit unsigned offsets. 905998baccSDmitry Preobrazhensky Offset = Imm & 0xFFFFF; 915998baccSDmitry Preobrazhensky } else { // GFX9+ supports 21-bit signed offsets. 925998baccSDmitry Preobrazhensky Offset = SignExtend64<21>(Imm); 935998baccSDmitry Preobrazhensky } 945998baccSDmitry Preobrazhensky return addOperand(Inst, MCOperand::createImm(Offset)); 955998baccSDmitry Preobrazhensky } 965998baccSDmitry Preobrazhensky 970846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, 980846c125SStanislav Mekhanoshin uint64_t Addr, const void *Decoder) { 990846c125SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1000846c125SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeBoolReg(Val)); 1010846c125SStanislav Mekhanoshin } 1020846c125SStanislav Mekhanoshin 103363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 104363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 105ac106addSNikolay Haustov unsigned Imm, \ 106ac106addSNikolay Haustov uint64_t /*Addr*/, \ 107ac106addSNikolay Haustov const void *Decoder) { \ 108ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 109363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 110e1818af8STom Stellard } 111e1818af8STom Stellard 112363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 113363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 114e1818af8STom Stellard 115363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 1166023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 117363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 118363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 11930fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 120e1818af8STom Stellard 121363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 122363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 123363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 12491f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256) 12591f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512) 126*a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_1024) 127e1818af8STom Stellard 128363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 129363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 130ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 1316023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 132363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 133363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 134363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 135363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 136363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 137e1818af8STom Stellard 13850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32) 139*a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_64) 14050d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128) 141*a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_256) 14250d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512) 14350d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024) 14450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32) 14550d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64) 14650d7f464SStanislav Mekhanoshin 1474bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1484bd72361SMatt Arsenault unsigned Imm, 1494bd72361SMatt Arsenault uint64_t Addr, 1504bd72361SMatt Arsenault const void *Decoder) { 1514bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1524bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1534bd72361SMatt Arsenault } 1544bd72361SMatt Arsenault 1559be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1569be7b0d4SMatt Arsenault unsigned Imm, 1579be7b0d4SMatt Arsenault uint64_t Addr, 1589be7b0d4SMatt Arsenault const void *Decoder) { 1599be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1609be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1619be7b0d4SMatt Arsenault } 1629be7b0d4SMatt Arsenault 163*a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VSrcV232(MCInst &Inst, 164*a8d9d507SStanislav Mekhanoshin unsigned Imm, 165*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 166*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 167*a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 168*a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrcV232(Imm)); 169*a8d9d507SStanislav Mekhanoshin } 170*a8d9d507SStanislav Mekhanoshin 1719e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst, 1729e77d0c6SStanislav Mekhanoshin unsigned Imm, 1739e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1749e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1759e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1769e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1779e77d0c6SStanislav Mekhanoshin } 1789e77d0c6SStanislav Mekhanoshin 1799e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst, 1809e77d0c6SStanislav Mekhanoshin unsigned Imm, 1819e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1829e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1839e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1849e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm)); 1859e77d0c6SStanislav Mekhanoshin } 1869e77d0c6SStanislav Mekhanoshin 187*a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_64(MCInst &Inst, 188*a8d9d507SStanislav Mekhanoshin unsigned Imm, 189*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 190*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 191*a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 192*a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm | 512)); 193*a8d9d507SStanislav Mekhanoshin } 194*a8d9d507SStanislav Mekhanoshin 19550d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, 19650d7f464SStanislav Mekhanoshin unsigned Imm, 19750d7f464SStanislav Mekhanoshin uint64_t Addr, 19850d7f464SStanislav Mekhanoshin const void *Decoder) { 19950d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 20050d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512)); 20150d7f464SStanislav Mekhanoshin } 20250d7f464SStanislav Mekhanoshin 203*a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_256(MCInst &Inst, 204*a8d9d507SStanislav Mekhanoshin unsigned Imm, 205*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 206*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 207*a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 208*a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm | 512)); 209*a8d9d507SStanislav Mekhanoshin } 210*a8d9d507SStanislav Mekhanoshin 21150d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, 21250d7f464SStanislav Mekhanoshin unsigned Imm, 21350d7f464SStanislav Mekhanoshin uint64_t Addr, 21450d7f464SStanislav Mekhanoshin const void *Decoder) { 21550d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 21650d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512)); 21750d7f464SStanislav Mekhanoshin } 21850d7f464SStanislav Mekhanoshin 21950d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, 22050d7f464SStanislav Mekhanoshin unsigned Imm, 22150d7f464SStanislav Mekhanoshin uint64_t Addr, 22250d7f464SStanislav Mekhanoshin const void *Decoder) { 22350d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 22450d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512)); 22550d7f464SStanislav Mekhanoshin } 22650d7f464SStanislav Mekhanoshin 227*a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_64(MCInst &Inst, 228*a8d9d507SStanislav Mekhanoshin unsigned Imm, 229*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 230*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 231*a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 232*a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm)); 233*a8d9d507SStanislav Mekhanoshin } 234*a8d9d507SStanislav Mekhanoshin 235*a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_128(MCInst &Inst, 236*a8d9d507SStanislav Mekhanoshin unsigned Imm, 237*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 238*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 239*a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 240*a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm)); 241*a8d9d507SStanislav Mekhanoshin } 242*a8d9d507SStanislav Mekhanoshin 243*a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_256(MCInst &Inst, 244*a8d9d507SStanislav Mekhanoshin unsigned Imm, 245*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 246*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 247*a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 248*a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm)); 249*a8d9d507SStanislav Mekhanoshin } 250*a8d9d507SStanislav Mekhanoshin 251*a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_512(MCInst &Inst, 252*a8d9d507SStanislav Mekhanoshin unsigned Imm, 253*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 254*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 255*a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 256*a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm)); 257*a8d9d507SStanislav Mekhanoshin } 258*a8d9d507SStanislav Mekhanoshin 259*a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_1024(MCInst &Inst, 260*a8d9d507SStanislav Mekhanoshin unsigned Imm, 261*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 262*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 263*a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 264*a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm)); 265*a8d9d507SStanislav Mekhanoshin } 266*a8d9d507SStanislav Mekhanoshin 267*a8d9d507SStanislav Mekhanoshin static bool IsAGPROperand(const MCInst &Inst, int OpIdx, 268*a8d9d507SStanislav Mekhanoshin const MCRegisterInfo *MRI) { 269*a8d9d507SStanislav Mekhanoshin if (OpIdx < 0) 270*a8d9d507SStanislav Mekhanoshin return false; 271*a8d9d507SStanislav Mekhanoshin 272*a8d9d507SStanislav Mekhanoshin const MCOperand &Op = Inst.getOperand(OpIdx); 273*a8d9d507SStanislav Mekhanoshin if (!Op.isReg()) 274*a8d9d507SStanislav Mekhanoshin return false; 275*a8d9d507SStanislav Mekhanoshin 276*a8d9d507SStanislav Mekhanoshin unsigned Sub = MRI->getSubReg(Op.getReg(), AMDGPU::sub0); 277*a8d9d507SStanislav Mekhanoshin auto Reg = Sub ? Sub : Op.getReg(); 278*a8d9d507SStanislav Mekhanoshin return Reg >= AMDGPU::AGPR0 && Reg <= AMDGPU::AGPR255; 279*a8d9d507SStanislav Mekhanoshin } 280*a8d9d507SStanislav Mekhanoshin 281*a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_AVLdSt_Any(MCInst &Inst, 282*a8d9d507SStanislav Mekhanoshin unsigned Imm, 283*a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OpWidthTy Opw, 284*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 285*a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 286*a8d9d507SStanislav Mekhanoshin if (!DAsm->isGFX90A()) { 287*a8d9d507SStanislav Mekhanoshin Imm &= 511; 288*a8d9d507SStanislav Mekhanoshin } else { 289*a8d9d507SStanislav Mekhanoshin // If atomic has both vdata and vdst their register classes are tied. 290*a8d9d507SStanislav Mekhanoshin // The bit is decoded along with the vdst, first operand. We need to 291*a8d9d507SStanislav Mekhanoshin // change register class to AGPR if vdst was AGPR. 292*a8d9d507SStanislav Mekhanoshin // If a DS instruction has both data0 and data1 their register classes 293*a8d9d507SStanislav Mekhanoshin // are also tied. 294*a8d9d507SStanislav Mekhanoshin unsigned Opc = Inst.getOpcode(); 295*a8d9d507SStanislav Mekhanoshin uint64_t TSFlags = DAsm->getMCII()->get(Opc).TSFlags; 296*a8d9d507SStanislav Mekhanoshin uint16_t DataNameIdx = (TSFlags & SIInstrFlags::DS) ? AMDGPU::OpName::data0 297*a8d9d507SStanislav Mekhanoshin : AMDGPU::OpName::vdata; 298*a8d9d507SStanislav Mekhanoshin const MCRegisterInfo *MRI = DAsm->getContext().getRegisterInfo(); 299*a8d9d507SStanislav Mekhanoshin int DataIdx = AMDGPU::getNamedOperandIdx(Opc, DataNameIdx); 300*a8d9d507SStanislav Mekhanoshin if ((int)Inst.getNumOperands() == DataIdx) { 301*a8d9d507SStanislav Mekhanoshin int DstIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst); 302*a8d9d507SStanislav Mekhanoshin if (IsAGPROperand(Inst, DstIdx, MRI)) 303*a8d9d507SStanislav Mekhanoshin Imm |= 512; 304*a8d9d507SStanislav Mekhanoshin } 305*a8d9d507SStanislav Mekhanoshin 306*a8d9d507SStanislav Mekhanoshin if (TSFlags & SIInstrFlags::DS) { 307*a8d9d507SStanislav Mekhanoshin int Data2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data1); 308*a8d9d507SStanislav Mekhanoshin if ((int)Inst.getNumOperands() == Data2Idx && 309*a8d9d507SStanislav Mekhanoshin IsAGPROperand(Inst, DataIdx, MRI)) 310*a8d9d507SStanislav Mekhanoshin Imm |= 512; 311*a8d9d507SStanislav Mekhanoshin } 312*a8d9d507SStanislav Mekhanoshin } 313*a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(Opw, Imm | 256)); 314*a8d9d507SStanislav Mekhanoshin } 315*a8d9d507SStanislav Mekhanoshin 316*a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_32RegisterClass(MCInst &Inst, 317*a8d9d507SStanislav Mekhanoshin unsigned Imm, 318*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 319*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 320*a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 321*a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW32, Decoder); 322*a8d9d507SStanislav Mekhanoshin } 323*a8d9d507SStanislav Mekhanoshin 324*a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_64RegisterClass(MCInst &Inst, 325*a8d9d507SStanislav Mekhanoshin unsigned Imm, 326*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 327*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 328*a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 329*a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW64, Decoder); 330*a8d9d507SStanislav Mekhanoshin } 331*a8d9d507SStanislav Mekhanoshin 332*a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_96RegisterClass(MCInst &Inst, 333*a8d9d507SStanislav Mekhanoshin unsigned Imm, 334*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 335*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 336*a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 337*a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW96, Decoder); 338*a8d9d507SStanislav Mekhanoshin } 339*a8d9d507SStanislav Mekhanoshin 340*a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_128RegisterClass(MCInst &Inst, 341*a8d9d507SStanislav Mekhanoshin unsigned Imm, 342*a8d9d507SStanislav Mekhanoshin uint64_t Addr, 343*a8d9d507SStanislav Mekhanoshin const void *Decoder) { 344*a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 345*a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW128, Decoder); 346*a8d9d507SStanislav Mekhanoshin } 347*a8d9d507SStanislav Mekhanoshin 3489e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, 3499e77d0c6SStanislav Mekhanoshin unsigned Imm, 3509e77d0c6SStanislav Mekhanoshin uint64_t Addr, 3519e77d0c6SStanislav Mekhanoshin const void *Decoder) { 3529e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 3539e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm)); 3549e77d0c6SStanislav Mekhanoshin } 3559e77d0c6SStanislav Mekhanoshin 35650d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst, 35750d7f464SStanislav Mekhanoshin unsigned Imm, 35850d7f464SStanislav Mekhanoshin uint64_t Addr, 35950d7f464SStanislav Mekhanoshin const void *Decoder) { 36050d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 36150d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm)); 36250d7f464SStanislav Mekhanoshin } 36350d7f464SStanislav Mekhanoshin 364549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 365549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 366363f47a2SSam Kolton 367549c89d2SSam Kolton DECODE_SDWA(Src32) 368549c89d2SSam Kolton DECODE_SDWA(Src16) 369549c89d2SSam Kolton DECODE_SDWA(VopcDst) 370363f47a2SSam Kolton 371e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 372e1818af8STom Stellard 373e1818af8STom Stellard //===----------------------------------------------------------------------===// 374e1818af8STom Stellard // 375e1818af8STom Stellard //===----------------------------------------------------------------------===// 376e1818af8STom Stellard 3771048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 3781048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 3791048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 3801048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 381ac106addSNikolay Haustov return Res; 382ac106addSNikolay Haustov } 383ac106addSNikolay Haustov 384ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 385ac106addSNikolay Haustov MCInst &MI, 386ac106addSNikolay Haustov uint64_t Inst, 387ac106addSNikolay Haustov uint64_t Address) const { 388ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 389ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 390ac106addSNikolay Haustov MCInst TmpInst; 391ce941c9cSDmitry Preobrazhensky HasLiteral = false; 392ac106addSNikolay Haustov const auto SavedBytes = Bytes; 393ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 394ac106addSNikolay Haustov MI = TmpInst; 395ac106addSNikolay Haustov return MCDisassembler::Success; 396ac106addSNikolay Haustov } 397ac106addSNikolay Haustov Bytes = SavedBytes; 398ac106addSNikolay Haustov return MCDisassembler::Fail; 399ac106addSNikolay Haustov } 400ac106addSNikolay Haustov 401245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) { 402245b5ba3SStanislav Mekhanoshin using namespace llvm::AMDGPU::DPP; 403245b5ba3SStanislav Mekhanoshin int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi); 404245b5ba3SStanislav Mekhanoshin assert(FiIdx != -1); 405245b5ba3SStanislav Mekhanoshin if ((unsigned)FiIdx >= MI.getNumOperands()) 406245b5ba3SStanislav Mekhanoshin return false; 407245b5ba3SStanislav Mekhanoshin unsigned Fi = MI.getOperand(FiIdx).getImm(); 408245b5ba3SStanislav Mekhanoshin return Fi == DPP8_FI_0 || Fi == DPP8_FI_1; 409245b5ba3SStanislav Mekhanoshin } 410245b5ba3SStanislav Mekhanoshin 411e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 412ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 413e1818af8STom Stellard uint64_t Address, 414e1818af8STom Stellard raw_ostream &CS) const { 415e1818af8STom Stellard CommentStream = &CS; 416549c89d2SSam Kolton bool IsSDWA = false; 417e1818af8STom Stellard 418ca64ef20SMatt Arsenault unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); 419ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 420161a158eSNikolay Haustov 421ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 422ac106addSNikolay Haustov do { 423824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 424ac106addSNikolay Haustov // but it is unknown yet, so try all we can 4251048fb18SSam Kolton 426c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 427c9bdcb75SSam Kolton // encodings 4281048fb18SSam Kolton if (Bytes.size() >= 8) { 4291048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 430245b5ba3SStanislav Mekhanoshin 4319ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 4329ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address); 4339ee272f1SStanislav Mekhanoshin if (Res) { 4349ee272f1SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8) 4359ee272f1SStanislav Mekhanoshin == -1) 4369ee272f1SStanislav Mekhanoshin break; 4379ee272f1SStanislav Mekhanoshin if (convertDPP8Inst(MI) == MCDisassembler::Success) 4389ee272f1SStanislav Mekhanoshin break; 4399ee272f1SStanislav Mekhanoshin MI = MCInst(); // clear 4409ee272f1SStanislav Mekhanoshin } 4419ee272f1SStanislav Mekhanoshin } 4429ee272f1SStanislav Mekhanoshin 443245b5ba3SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address); 444245b5ba3SStanislav Mekhanoshin if (Res && convertDPP8Inst(MI) == MCDisassembler::Success) 445245b5ba3SStanislav Mekhanoshin break; 446245b5ba3SStanislav Mekhanoshin 447245b5ba3SStanislav Mekhanoshin MI = MCInst(); // clear 448245b5ba3SStanislav Mekhanoshin 4491048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 4501048fb18SSam Kolton if (Res) break; 451c9bdcb75SSam Kolton 452c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 453549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 454363f47a2SSam Kolton 455363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 456549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 4570905870fSChangpeng Fang 4588f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); 4598f3da70eSStanislav Mekhanoshin if (Res) { IsSDWA = true; break; } 4608f3da70eSStanislav Mekhanoshin 4610905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 4620905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 4630084adc5SMatt Arsenault if (Res) 4640084adc5SMatt Arsenault break; 4650084adc5SMatt Arsenault } 4660084adc5SMatt Arsenault 4670084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 4680084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 4690084adc5SMatt Arsenault // table first so we print the correct name. 4700084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 4710084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 4720084adc5SMatt Arsenault if (Res) 4730084adc5SMatt Arsenault break; 4740905870fSChangpeng Fang } 4751048fb18SSam Kolton } 4761048fb18SSam Kolton 4771048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 4781048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 4791048fb18SSam Kolton 4801048fb18SSam Kolton // Try decode 32-bit instruction 481ac106addSNikolay Haustov if (Bytes.size() < 4) break; 4821048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 4835182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); 484ac106addSNikolay Haustov if (Res) break; 485e1818af8STom Stellard 486ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 487ac106addSNikolay Haustov if (Res) break; 488ac106addSNikolay Haustov 489a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 490a0342dc9SDmitry Preobrazhensky if (Res) break; 491a0342dc9SDmitry Preobrazhensky 492*a8d9d507SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) { 493*a8d9d507SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX90A32, MI, DW, Address); 494*a8d9d507SStanislav Mekhanoshin if (Res) 495*a8d9d507SStanislav Mekhanoshin break; 496*a8d9d507SStanislav Mekhanoshin } 497*a8d9d507SStanislav Mekhanoshin 4989ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 4999ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address); 5009ee272f1SStanislav Mekhanoshin if (Res) break; 5019ee272f1SStanislav Mekhanoshin } 5029ee272f1SStanislav Mekhanoshin 5038f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); 5048f3da70eSStanislav Mekhanoshin if (Res) break; 5058f3da70eSStanislav Mekhanoshin 506ac106addSNikolay Haustov if (Bytes.size() < 4) break; 5071048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 508*a8d9d507SStanislav Mekhanoshin 509*a8d9d507SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) { 510*a8d9d507SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX90A64, MI, QW, Address); 511*a8d9d507SStanislav Mekhanoshin if (Res) 512*a8d9d507SStanislav Mekhanoshin break; 513*a8d9d507SStanislav Mekhanoshin } 514*a8d9d507SStanislav Mekhanoshin 5155182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); 516ac106addSNikolay Haustov if (Res) break; 517ac106addSNikolay Haustov 518ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 5191e32550dSDmitry Preobrazhensky if (Res) break; 5201e32550dSDmitry Preobrazhensky 5211e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 5228f3da70eSStanislav Mekhanoshin if (Res) break; 5238f3da70eSStanislav Mekhanoshin 5248f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); 525ac106addSNikolay Haustov } while (false); 526ac106addSNikolay Haustov 527678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 5288f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || 5298f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || 5307238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 || 5317238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 || 532603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 533*a8d9d507SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F64_e64_gfx90a || 5348f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || 5358f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || 536edc37bacSJay Foad MI.getOpcode() == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 || 5378f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { 538678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 539549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 540678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 541678e111eSMatt Arsenault } 542678e111eSMatt Arsenault 543f738aee0SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 544f738aee0SStanislav Mekhanoshin (SIInstrFlags::MUBUF | SIInstrFlags::FLAT)) && 545f738aee0SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::glc1) != -1) { 546f738aee0SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(1), AMDGPU::OpName::glc1); 547f738aee0SStanislav Mekhanoshin } 548f738aee0SStanislav Mekhanoshin 549*a8d9d507SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 550*a8d9d507SStanislav Mekhanoshin (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF)) && 551*a8d9d507SStanislav Mekhanoshin (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts])) { 552*a8d9d507SStanislav Mekhanoshin // GFX90A lost TFE, its place is occupied by ACC. 553*a8d9d507SStanislav Mekhanoshin int TFEOpIdx = 554*a8d9d507SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::tfe); 555*a8d9d507SStanislav Mekhanoshin if (TFEOpIdx != -1) { 556*a8d9d507SStanislav Mekhanoshin auto TFEIter = MI.begin(); 557*a8d9d507SStanislav Mekhanoshin std::advance(TFEIter, TFEOpIdx); 558*a8d9d507SStanislav Mekhanoshin MI.insert(TFEIter, MCOperand::createImm(0)); 559*a8d9d507SStanislav Mekhanoshin } 560*a8d9d507SStanislav Mekhanoshin } 561*a8d9d507SStanislav Mekhanoshin 562*a8d9d507SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 563*a8d9d507SStanislav Mekhanoshin (SIInstrFlags::FLAT | 564*a8d9d507SStanislav Mekhanoshin SIInstrFlags::MTBUF | SIInstrFlags::MUBUF))) { 565*a8d9d507SStanislav Mekhanoshin if (!isGFX10()) { 566*a8d9d507SStanislav Mekhanoshin int DLCOpIdx = 567*a8d9d507SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dlc); 568*a8d9d507SStanislav Mekhanoshin if (DLCOpIdx != -1) { 569*a8d9d507SStanislav Mekhanoshin auto DLCIter = MI.begin(); 570*a8d9d507SStanislav Mekhanoshin std::advance(DLCIter, DLCOpIdx); 571*a8d9d507SStanislav Mekhanoshin MI.insert(DLCIter, MCOperand::createImm(0)); 572*a8d9d507SStanislav Mekhanoshin } 573*a8d9d507SStanislav Mekhanoshin } 574*a8d9d507SStanislav Mekhanoshin } 575*a8d9d507SStanislav Mekhanoshin 576*a8d9d507SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 577*a8d9d507SStanislav Mekhanoshin (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF))) { 578*a8d9d507SStanislav Mekhanoshin int SWZOpIdx = 579*a8d9d507SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::swz); 580*a8d9d507SStanislav Mekhanoshin if (SWZOpIdx != -1) { 581*a8d9d507SStanislav Mekhanoshin auto SWZIter = MI.begin(); 582*a8d9d507SStanislav Mekhanoshin std::advance(SWZIter, SWZOpIdx); 583*a8d9d507SStanislav Mekhanoshin MI.insert(SWZIter, MCOperand::createImm(0)); 584*a8d9d507SStanislav Mekhanoshin } 585*a8d9d507SStanislav Mekhanoshin } 586*a8d9d507SStanislav Mekhanoshin 587cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 588692560dcSStanislav Mekhanoshin int VAddr0Idx = 589692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 590692560dcSStanislav Mekhanoshin int RsrcIdx = 591692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 592692560dcSStanislav Mekhanoshin unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; 593692560dcSStanislav Mekhanoshin if (VAddr0Idx >= 0 && NSAArgs > 0) { 594692560dcSStanislav Mekhanoshin unsigned NSAWords = (NSAArgs + 3) / 4; 595692560dcSStanislav Mekhanoshin if (Bytes.size() < 4 * NSAWords) { 596692560dcSStanislav Mekhanoshin Res = MCDisassembler::Fail; 597692560dcSStanislav Mekhanoshin } else { 598692560dcSStanislav Mekhanoshin for (unsigned i = 0; i < NSAArgs; ++i) { 599692560dcSStanislav Mekhanoshin MI.insert(MI.begin() + VAddr0Idx + 1 + i, 600692560dcSStanislav Mekhanoshin decodeOperand_VGPR_32(Bytes[i])); 601692560dcSStanislav Mekhanoshin } 602692560dcSStanislav Mekhanoshin Bytes = Bytes.slice(4 * NSAWords); 603692560dcSStanislav Mekhanoshin } 604692560dcSStanislav Mekhanoshin } 605692560dcSStanislav Mekhanoshin 606692560dcSStanislav Mekhanoshin if (Res) 607cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 608cad7fa85SMatt Arsenault } 609cad7fa85SMatt Arsenault 610549c89d2SSam Kolton if (Res && IsSDWA) 611549c89d2SSam Kolton Res = convertSDWAInst(MI); 612549c89d2SSam Kolton 6138f3da70eSStanislav Mekhanoshin int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6148f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 6158f3da70eSStanislav Mekhanoshin if (VDstIn_Idx != -1) { 6168f3da70eSStanislav Mekhanoshin int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, 6178f3da70eSStanislav Mekhanoshin MCOI::OperandConstraint::TIED_TO); 6188f3da70eSStanislav Mekhanoshin if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || 6198f3da70eSStanislav Mekhanoshin !MI.getOperand(VDstIn_Idx).isReg() || 6208f3da70eSStanislav Mekhanoshin MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { 6218f3da70eSStanislav Mekhanoshin if (MI.getNumOperands() > (unsigned)VDstIn_Idx) 6228f3da70eSStanislav Mekhanoshin MI.erase(&MI.getOperand(VDstIn_Idx)); 6238f3da70eSStanislav Mekhanoshin insertNamedMCOperand(MI, 6248f3da70eSStanislav Mekhanoshin MCOperand::createReg(MI.getOperand(Tied).getReg()), 6258f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 6268f3da70eSStanislav Mekhanoshin } 6278f3da70eSStanislav Mekhanoshin } 6288f3da70eSStanislav Mekhanoshin 6297116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 6307116e896STim Corringham // (unless there are fewer bytes left) 6317116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 6327116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 633ac106addSNikolay Haustov return Res; 634161a158eSNikolay Haustov } 635e1818af8STom Stellard 636549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 6378f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 6388f3da70eSStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 639549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 640549c89d2SSam Kolton // VOPC - insert clamp 641549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 642549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 643549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 644549c89d2SSam Kolton if (SDst != -1) { 645549c89d2SSam Kolton // VOPC - insert VCC register as sdst 646ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 647549c89d2SSam Kolton AMDGPU::OpName::sdst); 648549c89d2SSam Kolton } else { 649549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 650549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 651549c89d2SSam Kolton } 652549c89d2SSam Kolton } 653549c89d2SSam Kolton return MCDisassembler::Success; 654549c89d2SSam Kolton } 655549c89d2SSam Kolton 656245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const { 657245b5ba3SStanislav Mekhanoshin unsigned Opc = MI.getOpcode(); 658245b5ba3SStanislav Mekhanoshin unsigned DescNumOps = MCII->get(Opc).getNumOperands(); 659245b5ba3SStanislav Mekhanoshin 660245b5ba3SStanislav Mekhanoshin // Insert dummy unused src modifiers. 661245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 662245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1) 663245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 664245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src0_modifiers); 665245b5ba3SStanislav Mekhanoshin 666245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 667245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1) 668245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 669245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src1_modifiers); 670245b5ba3SStanislav Mekhanoshin 671245b5ba3SStanislav Mekhanoshin return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail; 672245b5ba3SStanislav Mekhanoshin } 673245b5ba3SStanislav Mekhanoshin 674692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about 675692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it 676692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so. 677cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 678da4a7c01SDmitry Preobrazhensky 6790b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6800b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 6810b4eb1eaSDmitry Preobrazhensky 682cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 683cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 684692560dcSStanislav Mekhanoshin int VAddr0Idx = 685692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 686cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 687cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 6880b4eb1eaSDmitry Preobrazhensky 6890a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6900a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 691f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 692f2674319SNicolai Haehnle AMDGPU::OpName::d16); 6930a1ff464SDmitry Preobrazhensky 6940b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 69591f503c3SStanislav Mekhanoshin if (DMaskIdx == -1 || TFEIdx == -1) {// intersect_ray 69691f503c3SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) { 69791f503c3SStanislav Mekhanoshin assert(MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_sa || 69891f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_nsa || 69991f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_sa || 70091f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_nsa); 70191f503c3SStanislav Mekhanoshin addOperand(MI, MCOperand::createImm(1)); 70291f503c3SStanislav Mekhanoshin } 70391f503c3SStanislav Mekhanoshin return MCDisassembler::Success; 70491f503c3SStanislav Mekhanoshin } 7050b4eb1eaSDmitry Preobrazhensky 706692560dcSStanislav Mekhanoshin const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); 707da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 708f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 7090b4eb1eaSDmitry Preobrazhensky 710692560dcSStanislav Mekhanoshin bool IsNSA = false; 711692560dcSStanislav Mekhanoshin unsigned AddrSize = Info->VAddrDwords; 712cad7fa85SMatt Arsenault 713692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 714692560dcSStanislav Mekhanoshin unsigned DimIdx = 715692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); 716692560dcSStanislav Mekhanoshin const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 717692560dcSStanislav Mekhanoshin AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 718692560dcSStanislav Mekhanoshin const AMDGPU::MIMGDimInfo *Dim = 719692560dcSStanislav Mekhanoshin AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); 720692560dcSStanislav Mekhanoshin 721692560dcSStanislav Mekhanoshin AddrSize = BaseOpcode->NumExtraArgs + 722692560dcSStanislav Mekhanoshin (BaseOpcode->Gradients ? Dim->NumGradients : 0) + 723692560dcSStanislav Mekhanoshin (BaseOpcode->Coordinates ? Dim->NumCoords : 0) + 724692560dcSStanislav Mekhanoshin (BaseOpcode->LodOrClampOrMip ? 1 : 0); 725692560dcSStanislav Mekhanoshin IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; 726692560dcSStanislav Mekhanoshin if (!IsNSA) { 727692560dcSStanislav Mekhanoshin if (AddrSize > 8) 728692560dcSStanislav Mekhanoshin AddrSize = 16; 729692560dcSStanislav Mekhanoshin else if (AddrSize > 4) 730692560dcSStanislav Mekhanoshin AddrSize = 8; 731692560dcSStanislav Mekhanoshin } else { 732692560dcSStanislav Mekhanoshin if (AddrSize > Info->VAddrDwords) { 733692560dcSStanislav Mekhanoshin // The NSA encoding does not contain enough operands for the combination 734692560dcSStanislav Mekhanoshin // of base opcode / dimension. Should this be an error? 7350a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 736692560dcSStanislav Mekhanoshin } 737692560dcSStanislav Mekhanoshin } 738692560dcSStanislav Mekhanoshin } 739692560dcSStanislav Mekhanoshin 740692560dcSStanislav Mekhanoshin unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 741692560dcSStanislav Mekhanoshin unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); 7420a1ff464SDmitry Preobrazhensky 743f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 7440a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 7450a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 7460a1ff464SDmitry Preobrazhensky } 7470a1ff464SDmitry Preobrazhensky 748*a8d9d507SStanislav Mekhanoshin if (TFEIdx != -1 && MI.getOperand(TFEIdx).getImm()) 7494ab704d6SPetar Avramovic DstSize += 1; 750cad7fa85SMatt Arsenault 751692560dcSStanislav Mekhanoshin if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) 752f2674319SNicolai Haehnle return MCDisassembler::Success; 753692560dcSStanislav Mekhanoshin 754692560dcSStanislav Mekhanoshin int NewOpcode = 755692560dcSStanislav Mekhanoshin AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); 7560ab200b6SNicolai Haehnle if (NewOpcode == -1) 7570ab200b6SNicolai Haehnle return MCDisassembler::Success; 7580b4eb1eaSDmitry Preobrazhensky 759692560dcSStanislav Mekhanoshin // Widen the register to the correct number of enabled channels. 760692560dcSStanislav Mekhanoshin unsigned NewVdata = AMDGPU::NoRegister; 761692560dcSStanislav Mekhanoshin if (DstSize != Info->VDataDwords) { 762692560dcSStanislav Mekhanoshin auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 763cad7fa85SMatt Arsenault 7640b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 765cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 7660b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 7670b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 7680b4eb1eaSDmitry Preobrazhensky 769692560dcSStanislav Mekhanoshin NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 770692560dcSStanislav Mekhanoshin &MRI.getRegClass(DataRCID)); 771cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 772cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 773cad7fa85SMatt Arsenault // components exceeds the register count. 774cad7fa85SMatt Arsenault return MCDisassembler::Success; 775cad7fa85SMatt Arsenault } 776692560dcSStanislav Mekhanoshin } 777692560dcSStanislav Mekhanoshin 778692560dcSStanislav Mekhanoshin unsigned NewVAddr0 = AMDGPU::NoRegister; 779692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && 780692560dcSStanislav Mekhanoshin AddrSize != Info->VAddrDwords) { 781692560dcSStanislav Mekhanoshin unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); 782692560dcSStanislav Mekhanoshin unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); 783692560dcSStanislav Mekhanoshin VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; 784692560dcSStanislav Mekhanoshin 785692560dcSStanislav Mekhanoshin auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; 786692560dcSStanislav Mekhanoshin NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, 787692560dcSStanislav Mekhanoshin &MRI.getRegClass(AddrRCID)); 788692560dcSStanislav Mekhanoshin if (NewVAddr0 == AMDGPU::NoRegister) 789692560dcSStanislav Mekhanoshin return MCDisassembler::Success; 790692560dcSStanislav Mekhanoshin } 791cad7fa85SMatt Arsenault 792cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 793692560dcSStanislav Mekhanoshin 794692560dcSStanislav Mekhanoshin if (NewVdata != AMDGPU::NoRegister) { 795cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 7960b4eb1eaSDmitry Preobrazhensky 797da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 7980b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 7990b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 8000b4eb1eaSDmitry Preobrazhensky } 801692560dcSStanislav Mekhanoshin } 802692560dcSStanislav Mekhanoshin 803692560dcSStanislav Mekhanoshin if (NewVAddr0 != AMDGPU::NoRegister) { 804692560dcSStanislav Mekhanoshin MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); 805692560dcSStanislav Mekhanoshin } else if (IsNSA) { 806692560dcSStanislav Mekhanoshin assert(AddrSize <= Info->VAddrDwords); 807692560dcSStanislav Mekhanoshin MI.erase(MI.begin() + VAddr0Idx + AddrSize, 808692560dcSStanislav Mekhanoshin MI.begin() + VAddr0Idx + Info->VAddrDwords); 809692560dcSStanislav Mekhanoshin } 8100b4eb1eaSDmitry Preobrazhensky 811cad7fa85SMatt Arsenault return MCDisassembler::Success; 812cad7fa85SMatt Arsenault } 813cad7fa85SMatt Arsenault 814ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 815ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 816ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 817e1818af8STom Stellard } 818e1818af8STom Stellard 819ac106addSNikolay Haustov inline 820ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 821ac106addSNikolay Haustov const Twine& ErrMsg) const { 822ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 823ac106addSNikolay Haustov 824ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 825ac106addSNikolay Haustov // return MCOperand::createError(V); 826ac106addSNikolay Haustov return MCOperand(); 827ac106addSNikolay Haustov } 828ac106addSNikolay Haustov 829ac106addSNikolay Haustov inline 830ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 831ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 832ac106addSNikolay Haustov } 833ac106addSNikolay Haustov 834ac106addSNikolay Haustov inline 835ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 836ac106addSNikolay Haustov unsigned Val) const { 837ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 838ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 839ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 840ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 841ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 842ac106addSNikolay Haustov } 843ac106addSNikolay Haustov 844ac106addSNikolay Haustov inline 845ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 846ac106addSNikolay Haustov unsigned Val) const { 847ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 848ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 849ac106addSNikolay Haustov int shift = 0; 850ac106addSNikolay Haustov switch (SRegClassID) { 851ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 852212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 853212a251cSArtem Tamazov break; 854ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 855212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 856212a251cSArtem Tamazov shift = 1; 857212a251cSArtem Tamazov break; 858212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 859212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 860ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 861ac106addSNikolay Haustov // this bundle? 86227134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 86327134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 864ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 865ac106addSNikolay Haustov // this bundle? 86627134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 86727134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 868212a251cSArtem Tamazov shift = 2; 869212a251cSArtem Tamazov break; 870ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 871ac106addSNikolay Haustov // this bundle? 872212a251cSArtem Tamazov default: 87392b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 874ac106addSNikolay Haustov } 87592b355b1SMatt Arsenault 87692b355b1SMatt Arsenault if (Val % (1 << shift)) { 877ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 878ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 87992b355b1SMatt Arsenault } 88092b355b1SMatt Arsenault 881ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 882ac106addSNikolay Haustov } 883ac106addSNikolay Haustov 884ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 885212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 886ac106addSNikolay Haustov } 887ac106addSNikolay Haustov 888ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 889212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 890ac106addSNikolay Haustov } 891ac106addSNikolay Haustov 89230fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 89330fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 89430fc5239SDmitry Preobrazhensky } 89530fc5239SDmitry Preobrazhensky 8964bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 8974bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 8984bd72361SMatt Arsenault } 8994bd72361SMatt Arsenault 9009be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 9019be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 9029be7b0d4SMatt Arsenault } 9039be7b0d4SMatt Arsenault 904*a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VSrcV232(unsigned Val) const { 905*a8d9d507SStanislav Mekhanoshin return decodeSrcOp(OPWV232, Val); 906*a8d9d507SStanislav Mekhanoshin } 907*a8d9d507SStanislav Mekhanoshin 908ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 909cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 910cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 911cb540bc0SMatt Arsenault // high bit. 912cb540bc0SMatt Arsenault Val &= 255; 913cb540bc0SMatt Arsenault 914ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 915ac106addSNikolay Haustov } 916ac106addSNikolay Haustov 9176023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 9186023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 9196023d599SDmitry Preobrazhensky } 9206023d599SDmitry Preobrazhensky 9219e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const { 9229e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255); 9239e77d0c6SStanislav Mekhanoshin } 9249e77d0c6SStanislav Mekhanoshin 925*a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_64(unsigned Val) const { 926*a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_64RegClassID, Val & 255); 927*a8d9d507SStanislav Mekhanoshin } 928*a8d9d507SStanislav Mekhanoshin 9299e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const { 9309e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255); 9319e77d0c6SStanislav Mekhanoshin } 9329e77d0c6SStanislav Mekhanoshin 933*a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_256(unsigned Val) const { 934*a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_256RegClassID, Val & 255); 935*a8d9d507SStanislav Mekhanoshin } 936*a8d9d507SStanislav Mekhanoshin 9379e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const { 9389e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255); 9399e77d0c6SStanislav Mekhanoshin } 9409e77d0c6SStanislav Mekhanoshin 9419e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const { 9429e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255); 9439e77d0c6SStanislav Mekhanoshin } 9449e77d0c6SStanislav Mekhanoshin 9459e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const { 9469e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW32, Val); 9479e77d0c6SStanislav Mekhanoshin } 9489e77d0c6SStanislav Mekhanoshin 9499e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const { 9509e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW64, Val); 9519e77d0c6SStanislav Mekhanoshin } 9529e77d0c6SStanislav Mekhanoshin 953ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 954ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 955ac106addSNikolay Haustov } 956ac106addSNikolay Haustov 957ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 958ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 959ac106addSNikolay Haustov } 960ac106addSNikolay Haustov 961ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 962ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 963ac106addSNikolay Haustov } 964ac106addSNikolay Haustov 9659e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const { 9669e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_256RegClassID, Val); 9679e77d0c6SStanislav Mekhanoshin } 9689e77d0c6SStanislav Mekhanoshin 9699e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const { 9709e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_512RegClassID, Val); 9719e77d0c6SStanislav Mekhanoshin } 9729e77d0c6SStanislav Mekhanoshin 973*a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_1024(unsigned Val) const { 974*a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_1024RegClassID, Val); 975*a8d9d507SStanislav Mekhanoshin } 976*a8d9d507SStanislav Mekhanoshin 977ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 978ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 979ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 980ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 981212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 982ac106addSNikolay Haustov } 983ac106addSNikolay Haustov 984640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 985640c44b8SMatt Arsenault unsigned Val) const { 986640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 98738e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 98838e496b1SArtem Tamazov } 98938e496b1SArtem Tamazov 990ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 991ca7b0a17SMatt Arsenault unsigned Val) const { 992ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 993ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 994ca7b0a17SMatt Arsenault } 995ca7b0a17SMatt Arsenault 9966023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 9976023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 9986023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 9996023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 10006023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 10016023d599SDmitry Preobrazhensky } 10026023d599SDmitry Preobrazhensky 1003ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 1004640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 1005640c44b8SMatt Arsenault } 1006640c44b8SMatt Arsenault 1007640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 1008212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 1009ac106addSNikolay Haustov } 1010ac106addSNikolay Haustov 1011ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 1012212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 1013ac106addSNikolay Haustov } 1014ac106addSNikolay Haustov 1015ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 101627134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 1017ac106addSNikolay Haustov } 1018ac106addSNikolay Haustov 1019ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 102027134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 1021ac106addSNikolay Haustov } 1022ac106addSNikolay Haustov 1023ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 1024ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 1025ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 1026ac106addSNikolay Haustov // ToDo: deal with float/double constants 1027ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 1028ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 1029ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 1030ac106addSNikolay Haustov Twine(Bytes.size())); 1031ce941c9cSDmitry Preobrazhensky } 1032ce941c9cSDmitry Preobrazhensky HasLiteral = true; 1033ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 1034ce941c9cSDmitry Preobrazhensky } 1035ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 1036ac106addSNikolay Haustov } 1037ac106addSNikolay Haustov 1038ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 1039212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1040c8fbf6ffSEugene Zelenko 1041212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 1042212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 1043212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 1044212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 1045212a251cSArtem Tamazov // Cast prevents negative overflow. 1046ac106addSNikolay Haustov } 1047ac106addSNikolay Haustov 10484bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 10494bd72361SMatt Arsenault switch (Imm) { 10504bd72361SMatt Arsenault case 240: 10514bd72361SMatt Arsenault return FloatToBits(0.5f); 10524bd72361SMatt Arsenault case 241: 10534bd72361SMatt Arsenault return FloatToBits(-0.5f); 10544bd72361SMatt Arsenault case 242: 10554bd72361SMatt Arsenault return FloatToBits(1.0f); 10564bd72361SMatt Arsenault case 243: 10574bd72361SMatt Arsenault return FloatToBits(-1.0f); 10584bd72361SMatt Arsenault case 244: 10594bd72361SMatt Arsenault return FloatToBits(2.0f); 10604bd72361SMatt Arsenault case 245: 10614bd72361SMatt Arsenault return FloatToBits(-2.0f); 10624bd72361SMatt Arsenault case 246: 10634bd72361SMatt Arsenault return FloatToBits(4.0f); 10644bd72361SMatt Arsenault case 247: 10654bd72361SMatt Arsenault return FloatToBits(-4.0f); 10664bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 10674bd72361SMatt Arsenault return 0x3e22f983; 10684bd72361SMatt Arsenault default: 10694bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 10704bd72361SMatt Arsenault } 10714bd72361SMatt Arsenault } 10724bd72361SMatt Arsenault 10734bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 10744bd72361SMatt Arsenault switch (Imm) { 10754bd72361SMatt Arsenault case 240: 10764bd72361SMatt Arsenault return DoubleToBits(0.5); 10774bd72361SMatt Arsenault case 241: 10784bd72361SMatt Arsenault return DoubleToBits(-0.5); 10794bd72361SMatt Arsenault case 242: 10804bd72361SMatt Arsenault return DoubleToBits(1.0); 10814bd72361SMatt Arsenault case 243: 10824bd72361SMatt Arsenault return DoubleToBits(-1.0); 10834bd72361SMatt Arsenault case 244: 10844bd72361SMatt Arsenault return DoubleToBits(2.0); 10854bd72361SMatt Arsenault case 245: 10864bd72361SMatt Arsenault return DoubleToBits(-2.0); 10874bd72361SMatt Arsenault case 246: 10884bd72361SMatt Arsenault return DoubleToBits(4.0); 10894bd72361SMatt Arsenault case 247: 10904bd72361SMatt Arsenault return DoubleToBits(-4.0); 10914bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 10924bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 10934bd72361SMatt Arsenault default: 10944bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 10954bd72361SMatt Arsenault } 10964bd72361SMatt Arsenault } 10974bd72361SMatt Arsenault 10984bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 10994bd72361SMatt Arsenault switch (Imm) { 11004bd72361SMatt Arsenault case 240: 11014bd72361SMatt Arsenault return 0x3800; 11024bd72361SMatt Arsenault case 241: 11034bd72361SMatt Arsenault return 0xB800; 11044bd72361SMatt Arsenault case 242: 11054bd72361SMatt Arsenault return 0x3C00; 11064bd72361SMatt Arsenault case 243: 11074bd72361SMatt Arsenault return 0xBC00; 11084bd72361SMatt Arsenault case 244: 11094bd72361SMatt Arsenault return 0x4000; 11104bd72361SMatt Arsenault case 245: 11114bd72361SMatt Arsenault return 0xC000; 11124bd72361SMatt Arsenault case 246: 11134bd72361SMatt Arsenault return 0x4400; 11144bd72361SMatt Arsenault case 247: 11154bd72361SMatt Arsenault return 0xC400; 11164bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 11174bd72361SMatt Arsenault return 0x3118; 11184bd72361SMatt Arsenault default: 11194bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 11204bd72361SMatt Arsenault } 11214bd72361SMatt Arsenault } 11224bd72361SMatt Arsenault 11234bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 1124212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 1125212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 11264bd72361SMatt Arsenault 1127e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 11284bd72361SMatt Arsenault switch (Width) { 11294bd72361SMatt Arsenault case OPW32: 11309e77d0c6SStanislav Mekhanoshin case OPW128: // splat constants 11319e77d0c6SStanislav Mekhanoshin case OPW512: 11329e77d0c6SStanislav Mekhanoshin case OPW1024: 1133*a8d9d507SStanislav Mekhanoshin case OPWV232: 11344bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 11354bd72361SMatt Arsenault case OPW64: 1136*a8d9d507SStanislav Mekhanoshin case OPW256: 11374bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 11384bd72361SMatt Arsenault case OPW16: 11399be7b0d4SMatt Arsenault case OPWV216: 11404bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 11414bd72361SMatt Arsenault default: 11424bd72361SMatt Arsenault llvm_unreachable("implement me"); 1143e1818af8STom Stellard } 1144e1818af8STom Stellard } 1145e1818af8STom Stellard 1146212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 1147e1818af8STom Stellard using namespace AMDGPU; 1148c8fbf6ffSEugene Zelenko 1149212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1150212a251cSArtem Tamazov switch (Width) { 1151212a251cSArtem Tamazov default: // fall 11524bd72361SMatt Arsenault case OPW32: 11534bd72361SMatt Arsenault case OPW16: 11549be7b0d4SMatt Arsenault case OPWV216: 11554bd72361SMatt Arsenault return VGPR_32RegClassID; 1156*a8d9d507SStanislav Mekhanoshin case OPW64: 1157*a8d9d507SStanislav Mekhanoshin case OPWV232: return VReg_64RegClassID; 1158*a8d9d507SStanislav Mekhanoshin case OPW96: return VReg_96RegClassID; 1159212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 1160*a8d9d507SStanislav Mekhanoshin case OPW160: return VReg_160RegClassID; 1161*a8d9d507SStanislav Mekhanoshin case OPW256: return VReg_256RegClassID; 1162*a8d9d507SStanislav Mekhanoshin case OPW512: return VReg_512RegClassID; 1163*a8d9d507SStanislav Mekhanoshin case OPW1024: return VReg_1024RegClassID; 1164212a251cSArtem Tamazov } 1165212a251cSArtem Tamazov } 1166212a251cSArtem Tamazov 11679e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const { 11689e77d0c6SStanislav Mekhanoshin using namespace AMDGPU; 11699e77d0c6SStanislav Mekhanoshin 11709e77d0c6SStanislav Mekhanoshin assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 11719e77d0c6SStanislav Mekhanoshin switch (Width) { 11729e77d0c6SStanislav Mekhanoshin default: // fall 11739e77d0c6SStanislav Mekhanoshin case OPW32: 11749e77d0c6SStanislav Mekhanoshin case OPW16: 11759e77d0c6SStanislav Mekhanoshin case OPWV216: 11769e77d0c6SStanislav Mekhanoshin return AGPR_32RegClassID; 1177*a8d9d507SStanislav Mekhanoshin case OPW64: 1178*a8d9d507SStanislav Mekhanoshin case OPWV232: return AReg_64RegClassID; 1179*a8d9d507SStanislav Mekhanoshin case OPW96: return AReg_96RegClassID; 11809e77d0c6SStanislav Mekhanoshin case OPW128: return AReg_128RegClassID; 1181*a8d9d507SStanislav Mekhanoshin case OPW160: return AReg_160RegClassID; 1182d625b4b0SJay Foad case OPW256: return AReg_256RegClassID; 11839e77d0c6SStanislav Mekhanoshin case OPW512: return AReg_512RegClassID; 11849e77d0c6SStanislav Mekhanoshin case OPW1024: return AReg_1024RegClassID; 11859e77d0c6SStanislav Mekhanoshin } 11869e77d0c6SStanislav Mekhanoshin } 11879e77d0c6SStanislav Mekhanoshin 11889e77d0c6SStanislav Mekhanoshin 1189212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 1190212a251cSArtem Tamazov using namespace AMDGPU; 1191c8fbf6ffSEugene Zelenko 1192212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1193212a251cSArtem Tamazov switch (Width) { 1194212a251cSArtem Tamazov default: // fall 11954bd72361SMatt Arsenault case OPW32: 11964bd72361SMatt Arsenault case OPW16: 11979be7b0d4SMatt Arsenault case OPWV216: 11984bd72361SMatt Arsenault return SGPR_32RegClassID; 1199*a8d9d507SStanislav Mekhanoshin case OPW64: 1200*a8d9d507SStanislav Mekhanoshin case OPWV232: return SGPR_64RegClassID; 1201*a8d9d507SStanislav Mekhanoshin case OPW96: return SGPR_96RegClassID; 1202212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 1203*a8d9d507SStanislav Mekhanoshin case OPW160: return SGPR_160RegClassID; 120427134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 120527134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 1206212a251cSArtem Tamazov } 1207212a251cSArtem Tamazov } 1208212a251cSArtem Tamazov 1209212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 1210212a251cSArtem Tamazov using namespace AMDGPU; 1211c8fbf6ffSEugene Zelenko 1212212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1213212a251cSArtem Tamazov switch (Width) { 1214212a251cSArtem Tamazov default: // fall 12154bd72361SMatt Arsenault case OPW32: 12164bd72361SMatt Arsenault case OPW16: 12179be7b0d4SMatt Arsenault case OPWV216: 12184bd72361SMatt Arsenault return TTMP_32RegClassID; 1219*a8d9d507SStanislav Mekhanoshin case OPW64: 1220*a8d9d507SStanislav Mekhanoshin case OPWV232: return TTMP_64RegClassID; 1221212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 122227134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 122327134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 1224212a251cSArtem Tamazov } 1225212a251cSArtem Tamazov } 1226212a251cSArtem Tamazov 1227ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 1228ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1229ac2b0264SDmitry Preobrazhensky 123018cb7441SJay Foad unsigned TTmpMin = isGFX9Plus() ? TTMP_GFX9PLUS_MIN : TTMP_VI_MIN; 123118cb7441SJay Foad unsigned TTmpMax = isGFX9Plus() ? TTMP_GFX9PLUS_MAX : TTMP_VI_MAX; 1232ac2b0264SDmitry Preobrazhensky 1233ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 1234ac2b0264SDmitry Preobrazhensky } 1235ac2b0264SDmitry Preobrazhensky 1236212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 1237212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1238c8fbf6ffSEugene Zelenko 12399e77d0c6SStanislav Mekhanoshin assert(Val < 1024); // enum10 12409e77d0c6SStanislav Mekhanoshin 12419e77d0c6SStanislav Mekhanoshin bool IsAGPR = Val & 512; 12429e77d0c6SStanislav Mekhanoshin Val &= 511; 1243ac106addSNikolay Haustov 1244212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 12459e77d0c6SStanislav Mekhanoshin return createRegOperand(IsAGPR ? getAgprClassId(Width) 12469e77d0c6SStanislav Mekhanoshin : getVgprClassId(Width), Val - VGPR_MIN); 1247212a251cSArtem Tamazov } 1248b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 124949231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 125049231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 1251212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 1252212a251cSArtem Tamazov } 1253ac2b0264SDmitry Preobrazhensky 1254ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1255ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1256ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 1257212a251cSArtem Tamazov } 1258ac106addSNikolay Haustov 1259212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 1260ac106addSNikolay Haustov return decodeIntImmed(Val); 1261ac106addSNikolay Haustov 1262212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 12634bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 1264ac106addSNikolay Haustov 1265212a251cSArtem Tamazov if (Val == LITERAL_CONST) 1266ac106addSNikolay Haustov return decodeLiteralConstant(); 1267ac106addSNikolay Haustov 12684bd72361SMatt Arsenault switch (Width) { 12694bd72361SMatt Arsenault case OPW32: 12704bd72361SMatt Arsenault case OPW16: 12719be7b0d4SMatt Arsenault case OPWV216: 12724bd72361SMatt Arsenault return decodeSpecialReg32(Val); 12734bd72361SMatt Arsenault case OPW64: 1274*a8d9d507SStanislav Mekhanoshin case OPWV232: 12754bd72361SMatt Arsenault return decodeSpecialReg64(Val); 12764bd72361SMatt Arsenault default: 12774bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 12784bd72361SMatt Arsenault } 1279ac106addSNikolay Haustov } 1280ac106addSNikolay Haustov 128127134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 128227134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 128327134953SDmitry Preobrazhensky 128427134953SDmitry Preobrazhensky assert(Val < 128); 128527134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 128627134953SDmitry Preobrazhensky 128727134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 128849231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 128949231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 129027134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 129127134953SDmitry Preobrazhensky } 129227134953SDmitry Preobrazhensky 129327134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 129427134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 129527134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 129627134953SDmitry Preobrazhensky } 129727134953SDmitry Preobrazhensky 129827134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 129927134953SDmitry Preobrazhensky } 130027134953SDmitry Preobrazhensky 1301ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 1302ac106addSNikolay Haustov using namespace AMDGPU; 1303c8fbf6ffSEugene Zelenko 1304e1818af8STom Stellard switch (Val) { 1305ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 1306ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 13073afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 13083afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 1309ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 1310ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 1311137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA_LO); 1312137976faSDmitry Preobrazhensky case 109: return createRegOperand(TBA_HI); 1313137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA_LO); 1314137976faSDmitry Preobrazhensky case 111: return createRegOperand(TMA_HI); 1315ac106addSNikolay Haustov case 124: return createRegOperand(M0); 131633d806a5SStanislav Mekhanoshin case 125: return createRegOperand(SGPR_NULL); 1317ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 1318ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 1319a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 1320a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 1321a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 1322a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1323137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 13249111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 13259111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 13269111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1327942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 1328ac106addSNikolay Haustov default: break; 1329e1818af8STom Stellard } 1330ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1331e1818af8STom Stellard } 1332e1818af8STom Stellard 1333ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 1334161a158eSNikolay Haustov using namespace AMDGPU; 1335c8fbf6ffSEugene Zelenko 1336161a158eSNikolay Haustov switch (Val) { 1337ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 13383afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 1339ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 1340137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA); 1341137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA); 13429bd76367SDmitry Preobrazhensky case 125: return createRegOperand(SGPR_NULL); 1343ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 1344137976faSDmitry Preobrazhensky case 235: return createRegOperand(SRC_SHARED_BASE); 1345137976faSDmitry Preobrazhensky case 236: return createRegOperand(SRC_SHARED_LIMIT); 1346137976faSDmitry Preobrazhensky case 237: return createRegOperand(SRC_PRIVATE_BASE); 1347137976faSDmitry Preobrazhensky case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1348137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 13499111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 13509111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 13519111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1352ac106addSNikolay Haustov default: break; 1353161a158eSNikolay Haustov } 1354ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1355161a158eSNikolay Haustov } 1356161a158eSNikolay Haustov 1357549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 13586b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 1359363f47a2SSam Kolton using namespace AMDGPU::SDWA; 13606b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1361363f47a2SSam Kolton 136233d806a5SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 136333d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 1364da644c02SStanislav Mekhanoshin // XXX: cast to int is needed to avoid stupid warning: 1365a179d25bSSam Kolton // compare with unsigned is always true 1366da644c02SStanislav Mekhanoshin if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && 1367363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 1368363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 1369363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 1370363f47a2SSam Kolton } 1371363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 13724f87d30aSJay Foad Val <= (isGFX10Plus() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 137333d806a5SStanislav Mekhanoshin : SDWA9EncValues::SRC_SGPR_MAX_SI)) { 1374363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 1375363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 1376363f47a2SSam Kolton } 1377ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 1378ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 1379ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 1380ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 1381ac2b0264SDmitry Preobrazhensky } 1382363f47a2SSam Kolton 13836b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 13846b65f7c3SDmitry Preobrazhensky 13856b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 13866b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 13876b65f7c3SDmitry Preobrazhensky 13886b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 13896b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 13906b65f7c3SDmitry Preobrazhensky 13916b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 1392549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 1393549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 1394549c89d2SSam Kolton } 1395549c89d2SSam Kolton llvm_unreachable("unsupported target"); 1396363f47a2SSam Kolton } 1397363f47a2SSam Kolton 1398549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 1399549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 1400363f47a2SSam Kolton } 1401363f47a2SSam Kolton 1402549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 1403549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 1404363f47a2SSam Kolton } 1405363f47a2SSam Kolton 1406549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 1407363f47a2SSam Kolton using namespace AMDGPU::SDWA; 1408363f47a2SSam Kolton 140933d806a5SStanislav Mekhanoshin assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 141033d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && 141133d806a5SStanislav Mekhanoshin "SDWAVopcDst should be present only on GFX9+"); 141233d806a5SStanislav Mekhanoshin 1413ab4f2ea7SStanislav Mekhanoshin bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64]; 1414ab4f2ea7SStanislav Mekhanoshin 1415363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 1416363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 1417ac2b0264SDmitry Preobrazhensky 1418ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1419ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1420434d5925SDmitry Preobrazhensky auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32); 1421434d5925SDmitry Preobrazhensky return createSRegOperand(TTmpClsId, TTmpIdx); 142233d806a5SStanislav Mekhanoshin } else if (Val > SGPR_MAX) { 1423ab4f2ea7SStanislav Mekhanoshin return IsWave64 ? decodeSpecialReg64(Val) 1424ab4f2ea7SStanislav Mekhanoshin : decodeSpecialReg32(Val); 1425363f47a2SSam Kolton } else { 1426ab4f2ea7SStanislav Mekhanoshin return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val); 1427363f47a2SSam Kolton } 1428363f47a2SSam Kolton } else { 1429ab4f2ea7SStanislav Mekhanoshin return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO); 1430363f47a2SSam Kolton } 1431363f47a2SSam Kolton } 1432363f47a2SSam Kolton 1433ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const { 1434ab4f2ea7SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ? 1435ab4f2ea7SStanislav Mekhanoshin decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val); 1436ab4f2ea7SStanislav Mekhanoshin } 1437ab4f2ea7SStanislav Mekhanoshin 1438ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 1439ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 1440ac2b0264SDmitry Preobrazhensky } 1441ac2b0264SDmitry Preobrazhensky 14424f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9() const { return AMDGPU::isGFX9(STI); } 1443ac2b0264SDmitry Preobrazhensky 1444*a8d9d507SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX90A() const { 1445*a8d9d507SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]; 1446*a8d9d507SStanislav Mekhanoshin } 1447*a8d9d507SStanislav Mekhanoshin 14484f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9Plus() const { return AMDGPU::isGFX9Plus(STI); } 14494f87d30aSJay Foad 14504f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10() const { return AMDGPU::isGFX10(STI); } 14514f87d30aSJay Foad 14524f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10Plus() const { 14534f87d30aSJay Foad return AMDGPU::isGFX10Plus(STI); 145433d806a5SStanislav Mekhanoshin } 145533d806a5SStanislav Mekhanoshin 14563381d7a2SSam Kolton //===----------------------------------------------------------------------===// 1457528057c1SRonak Chauhan // AMDGPU specific symbol handling 1458528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 1459528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1460528057c1SRonak Chauhan do { \ 1461528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1462528057c1SRonak Chauhan << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1463528057c1SRonak Chauhan } while (0) 1464528057c1SRonak Chauhan 1465528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1466528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1( 1467528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1468528057c1SRonak Chauhan using namespace amdhsa; 1469528057c1SRonak Chauhan StringRef Indent = "\t"; 1470528057c1SRonak Chauhan 1471528057c1SRonak Chauhan // We cannot accurately backward compute #VGPRs used from 1472528057c1SRonak Chauhan // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same 1473528057c1SRonak Chauhan // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we 1474528057c1SRonak Chauhan // simply calculate the inverse of what the assembler does. 1475528057c1SRonak Chauhan 1476528057c1SRonak Chauhan uint32_t GranulatedWorkitemVGPRCount = 1477528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >> 1478528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT; 1479528057c1SRonak Chauhan 1480528057c1SRonak Chauhan uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) * 1481528057c1SRonak Chauhan AMDGPU::IsaInfo::getVGPREncodingGranule(&STI); 1482528057c1SRonak Chauhan 1483528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n'; 1484528057c1SRonak Chauhan 1485528057c1SRonak Chauhan // We cannot backward compute values used to calculate 1486528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following 1487528057c1SRonak Chauhan // directives can't be computed: 1488528057c1SRonak Chauhan // .amdhsa_reserve_vcc 1489528057c1SRonak Chauhan // .amdhsa_reserve_flat_scratch 1490528057c1SRonak Chauhan // .amdhsa_reserve_xnack_mask 1491528057c1SRonak Chauhan // They take their respective default values if not specified in the assembly. 1492528057c1SRonak Chauhan // 1493528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1494528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK) 1495528057c1SRonak Chauhan // 1496528057c1SRonak Chauhan // We compute the inverse as though all directives apart from NEXT_FREE_SGPR 1497528057c1SRonak Chauhan // are set to 0. So while disassembling we consider that: 1498528057c1SRonak Chauhan // 1499528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1500528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + 0 + 0 + 0) 1501528057c1SRonak Chauhan // 1502528057c1SRonak Chauhan // The disassembler cannot recover the original values of those 3 directives. 1503528057c1SRonak Chauhan 1504528057c1SRonak Chauhan uint32_t GranulatedWavefrontSGPRCount = 1505528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >> 1506528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT; 1507528057c1SRonak Chauhan 15084f87d30aSJay Foad if (isGFX10Plus() && GranulatedWavefrontSGPRCount) 1509528057c1SRonak Chauhan return MCDisassembler::Fail; 1510528057c1SRonak Chauhan 1511528057c1SRonak Chauhan uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) * 1512528057c1SRonak Chauhan AMDGPU::IsaInfo::getSGPREncodingGranule(&STI); 1513528057c1SRonak Chauhan 1514528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n'; 1515528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n'; 1516528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n'; 1517528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n"; 1518528057c1SRonak Chauhan 1519528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY) 1520528057c1SRonak Chauhan return MCDisassembler::Fail; 1521528057c1SRonak Chauhan 1522528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_32", 1523528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32); 1524528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64", 1525528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64); 1526528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32", 1527528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32); 1528528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64", 1529528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64); 1530528057c1SRonak Chauhan 1531528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV) 1532528057c1SRonak Chauhan return MCDisassembler::Fail; 1533528057c1SRonak Chauhan 1534528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP); 1535528057c1SRonak Chauhan 1536528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE) 1537528057c1SRonak Chauhan return MCDisassembler::Fail; 1538528057c1SRonak Chauhan 1539528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE); 1540528057c1SRonak Chauhan 1541528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY) 1542528057c1SRonak Chauhan return MCDisassembler::Fail; 1543528057c1SRonak Chauhan 1544528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER) 1545528057c1SRonak Chauhan return MCDisassembler::Fail; 1546528057c1SRonak Chauhan 1547528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL); 1548528057c1SRonak Chauhan 1549528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0) 1550528057c1SRonak Chauhan return MCDisassembler::Fail; 1551528057c1SRonak Chauhan 15524f87d30aSJay Foad if (isGFX10Plus()) { 1553528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode", 1554528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_WGP_MODE); 1555528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED); 1556528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS); 1557528057c1SRonak Chauhan } 1558528057c1SRonak Chauhan return MCDisassembler::Success; 1559528057c1SRonak Chauhan } 1560528057c1SRonak Chauhan 1561528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1562528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2( 1563528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1564528057c1SRonak Chauhan using namespace amdhsa; 1565528057c1SRonak Chauhan StringRef Indent = "\t"; 1566528057c1SRonak Chauhan PRINT_DIRECTIVE( 1567528057c1SRonak Chauhan ".amdhsa_system_sgpr_private_segment_wavefront_offset", 1568d5ea8f70STony COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT); 1569528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x", 1570528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X); 1571528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y", 1572528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y); 1573528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z", 1574528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z); 1575528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info", 1576528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO); 1577528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id", 1578528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID); 1579528057c1SRonak Chauhan 1580528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH) 1581528057c1SRonak Chauhan return MCDisassembler::Fail; 1582528057c1SRonak Chauhan 1583528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY) 1584528057c1SRonak Chauhan return MCDisassembler::Fail; 1585528057c1SRonak Chauhan 1586528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE) 1587528057c1SRonak Chauhan return MCDisassembler::Fail; 1588528057c1SRonak Chauhan 1589528057c1SRonak Chauhan PRINT_DIRECTIVE( 1590528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_invalid_op", 1591528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION); 1592528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src", 1593528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE); 1594528057c1SRonak Chauhan PRINT_DIRECTIVE( 1595528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_div_zero", 1596528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO); 1597528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow", 1598528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW); 1599528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow", 1600528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW); 1601528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact", 1602528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT); 1603528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero", 1604528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO); 1605528057c1SRonak Chauhan 1606528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0) 1607528057c1SRonak Chauhan return MCDisassembler::Fail; 1608528057c1SRonak Chauhan 1609528057c1SRonak Chauhan return MCDisassembler::Success; 1610528057c1SRonak Chauhan } 1611528057c1SRonak Chauhan 1612528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1613528057c1SRonak Chauhan 1614528057c1SRonak Chauhan MCDisassembler::DecodeStatus 1615528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective( 1616528057c1SRonak Chauhan DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes, 1617528057c1SRonak Chauhan raw_string_ostream &KdStream) const { 1618528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1619528057c1SRonak Chauhan do { \ 1620528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1621528057c1SRonak Chauhan << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1622528057c1SRonak Chauhan } while (0) 1623528057c1SRonak Chauhan 1624528057c1SRonak Chauhan uint16_t TwoByteBuffer = 0; 1625528057c1SRonak Chauhan uint32_t FourByteBuffer = 0; 1626528057c1SRonak Chauhan uint64_t EightByteBuffer = 0; 1627528057c1SRonak Chauhan 1628528057c1SRonak Chauhan StringRef ReservedBytes; 1629528057c1SRonak Chauhan StringRef Indent = "\t"; 1630528057c1SRonak Chauhan 1631528057c1SRonak Chauhan assert(Bytes.size() == 64); 1632528057c1SRonak Chauhan DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8); 1633528057c1SRonak Chauhan 1634528057c1SRonak Chauhan switch (Cursor.tell()) { 1635528057c1SRonak Chauhan case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET: 1636528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1637528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer 1638528057c1SRonak Chauhan << '\n'; 1639528057c1SRonak Chauhan return MCDisassembler::Success; 1640528057c1SRonak Chauhan 1641528057c1SRonak Chauhan case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET: 1642528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1643528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_private_segment_fixed_size " 1644528057c1SRonak Chauhan << FourByteBuffer << '\n'; 1645528057c1SRonak Chauhan return MCDisassembler::Success; 1646528057c1SRonak Chauhan 1647528057c1SRonak Chauhan case amdhsa::RESERVED0_OFFSET: 1648528057c1SRonak Chauhan // 8 reserved bytes, must be 0. 1649528057c1SRonak Chauhan EightByteBuffer = DE.getU64(Cursor); 1650528057c1SRonak Chauhan if (EightByteBuffer) { 1651528057c1SRonak Chauhan return MCDisassembler::Fail; 1652528057c1SRonak Chauhan } 1653528057c1SRonak Chauhan return MCDisassembler::Success; 1654528057c1SRonak Chauhan 1655528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET: 1656528057c1SRonak Chauhan // KERNEL_CODE_ENTRY_BYTE_OFFSET 1657528057c1SRonak Chauhan // So far no directive controls this for Code Object V3, so simply skip for 1658528057c1SRonak Chauhan // disassembly. 1659528057c1SRonak Chauhan DE.skip(Cursor, 8); 1660528057c1SRonak Chauhan return MCDisassembler::Success; 1661528057c1SRonak Chauhan 1662528057c1SRonak Chauhan case amdhsa::RESERVED1_OFFSET: 1663528057c1SRonak Chauhan // 20 reserved bytes, must be 0. 1664528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 20); 1665528057c1SRonak Chauhan for (int I = 0; I < 20; ++I) { 1666528057c1SRonak Chauhan if (ReservedBytes[I] != 0) { 1667528057c1SRonak Chauhan return MCDisassembler::Fail; 1668528057c1SRonak Chauhan } 1669528057c1SRonak Chauhan } 1670528057c1SRonak Chauhan return MCDisassembler::Success; 1671528057c1SRonak Chauhan 1672528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC3_OFFSET: 1673528057c1SRonak Chauhan // COMPUTE_PGM_RSRC3 1674528057c1SRonak Chauhan // - Only set for GFX10, GFX6-9 have this to be 0. 1675528057c1SRonak Chauhan // - Currently no directives directly control this. 1676528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 16774f87d30aSJay Foad if (!isGFX10Plus() && FourByteBuffer) { 1678528057c1SRonak Chauhan return MCDisassembler::Fail; 1679528057c1SRonak Chauhan } 1680528057c1SRonak Chauhan return MCDisassembler::Success; 1681528057c1SRonak Chauhan 1682528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC1_OFFSET: 1683528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1684528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) == 1685528057c1SRonak Chauhan MCDisassembler::Fail) { 1686528057c1SRonak Chauhan return MCDisassembler::Fail; 1687528057c1SRonak Chauhan } 1688528057c1SRonak Chauhan return MCDisassembler::Success; 1689528057c1SRonak Chauhan 1690528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC2_OFFSET: 1691528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1692528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) == 1693528057c1SRonak Chauhan MCDisassembler::Fail) { 1694528057c1SRonak Chauhan return MCDisassembler::Fail; 1695528057c1SRonak Chauhan } 1696528057c1SRonak Chauhan return MCDisassembler::Success; 1697528057c1SRonak Chauhan 1698528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET: 1699528057c1SRonak Chauhan using namespace amdhsa; 1700528057c1SRonak Chauhan TwoByteBuffer = DE.getU16(Cursor); 1701528057c1SRonak Chauhan 1702528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer", 1703528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER); 1704528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr", 1705528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR); 1706528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr", 1707528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR); 1708528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr", 1709528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR); 1710528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id", 1711528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID); 1712528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init", 1713528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT); 1714528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size", 1715528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE); 1716528057c1SRonak Chauhan 1717528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0) 1718528057c1SRonak Chauhan return MCDisassembler::Fail; 1719528057c1SRonak Chauhan 1720528057c1SRonak Chauhan // Reserved for GFX9 1721528057c1SRonak Chauhan if (isGFX9() && 1722528057c1SRonak Chauhan (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) { 1723528057c1SRonak Chauhan return MCDisassembler::Fail; 17244f87d30aSJay Foad } else if (isGFX10Plus()) { 1725528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_wavefront_size32", 1726528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32); 1727528057c1SRonak Chauhan } 1728528057c1SRonak Chauhan 1729528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1) 1730528057c1SRonak Chauhan return MCDisassembler::Fail; 1731528057c1SRonak Chauhan 1732528057c1SRonak Chauhan return MCDisassembler::Success; 1733528057c1SRonak Chauhan 1734528057c1SRonak Chauhan case amdhsa::RESERVED2_OFFSET: 1735528057c1SRonak Chauhan // 6 bytes from here are reserved, must be 0. 1736528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 6); 1737528057c1SRonak Chauhan for (int I = 0; I < 6; ++I) { 1738528057c1SRonak Chauhan if (ReservedBytes[I] != 0) 1739528057c1SRonak Chauhan return MCDisassembler::Fail; 1740528057c1SRonak Chauhan } 1741528057c1SRonak Chauhan return MCDisassembler::Success; 1742528057c1SRonak Chauhan 1743528057c1SRonak Chauhan default: 1744528057c1SRonak Chauhan llvm_unreachable("Unhandled index. Case statements cover everything."); 1745528057c1SRonak Chauhan return MCDisassembler::Fail; 1746528057c1SRonak Chauhan } 1747528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1748528057c1SRonak Chauhan } 1749528057c1SRonak Chauhan 1750528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor( 1751528057c1SRonak Chauhan StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const { 1752528057c1SRonak Chauhan // CP microcode requires the kernel descriptor to be 64 aligned. 1753528057c1SRonak Chauhan if (Bytes.size() != 64 || KdAddress % 64 != 0) 1754528057c1SRonak Chauhan return MCDisassembler::Fail; 1755528057c1SRonak Chauhan 1756528057c1SRonak Chauhan std::string Kd; 1757528057c1SRonak Chauhan raw_string_ostream KdStream(Kd); 1758528057c1SRonak Chauhan KdStream << ".amdhsa_kernel " << KdName << '\n'; 1759528057c1SRonak Chauhan 1760528057c1SRonak Chauhan DataExtractor::Cursor C(0); 1761528057c1SRonak Chauhan while (C && C.tell() < Bytes.size()) { 1762528057c1SRonak Chauhan MCDisassembler::DecodeStatus Status = 1763528057c1SRonak Chauhan decodeKernelDescriptorDirective(C, Bytes, KdStream); 1764528057c1SRonak Chauhan 1765528057c1SRonak Chauhan cantFail(C.takeError()); 1766528057c1SRonak Chauhan 1767528057c1SRonak Chauhan if (Status == MCDisassembler::Fail) 1768528057c1SRonak Chauhan return MCDisassembler::Fail; 1769528057c1SRonak Chauhan } 1770528057c1SRonak Chauhan KdStream << ".end_amdhsa_kernel\n"; 1771528057c1SRonak Chauhan outs() << KdStream.str(); 1772528057c1SRonak Chauhan return MCDisassembler::Success; 1773528057c1SRonak Chauhan } 1774528057c1SRonak Chauhan 1775528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus> 1776528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size, 1777528057c1SRonak Chauhan ArrayRef<uint8_t> Bytes, uint64_t Address, 1778528057c1SRonak Chauhan raw_ostream &CStream) const { 1779528057c1SRonak Chauhan // Right now only kernel descriptor needs to be handled. 1780528057c1SRonak Chauhan // We ignore all other symbols for target specific handling. 1781528057c1SRonak Chauhan // TODO: 1782528057c1SRonak Chauhan // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code 1783528057c1SRonak Chauhan // Object V2 and V3 when symbols are marked protected. 1784528057c1SRonak Chauhan 1785528057c1SRonak Chauhan // amd_kernel_code_t for Code Object V2. 1786528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) { 1787528057c1SRonak Chauhan Size = 256; 1788528057c1SRonak Chauhan return MCDisassembler::Fail; 1789528057c1SRonak Chauhan } 1790528057c1SRonak Chauhan 1791528057c1SRonak Chauhan // Code Object V3 kernel descriptors. 1792528057c1SRonak Chauhan StringRef Name = Symbol.Name; 1793528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) { 1794528057c1SRonak Chauhan Size = 64; // Size = 64 regardless of success or failure. 1795528057c1SRonak Chauhan return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address); 1796528057c1SRonak Chauhan } 1797528057c1SRonak Chauhan return None; 1798528057c1SRonak Chauhan } 1799528057c1SRonak Chauhan 1800528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 18013381d7a2SSam Kolton // AMDGPUSymbolizer 18023381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18033381d7a2SSam Kolton 18043381d7a2SSam Kolton // Try to find symbol name for specified label 18053381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 18063381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 18073381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 18083381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 18093381d7a2SSam Kolton 18103381d7a2SSam Kolton if (!IsBranch) { 18113381d7a2SSam Kolton return false; 18123381d7a2SSam Kolton } 18133381d7a2SSam Kolton 18143381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 1815b1c3b22bSNicolai Haehnle if (!Symbols) 1816b1c3b22bSNicolai Haehnle return false; 1817b1c3b22bSNicolai Haehnle 1818b934160aSKazu Hirata auto Result = llvm::find_if(*Symbols, [Value](const SymbolInfoTy &Val) { 1819b934160aSKazu Hirata return Val.Addr == static_cast<uint64_t>(Value) && 1820b934160aSKazu Hirata Val.Type == ELF::STT_NOTYPE; 18213381d7a2SSam Kolton }); 18223381d7a2SSam Kolton if (Result != Symbols->end()) { 182309d26b79Sdiggerlin auto *Sym = Ctx.getOrCreateSymbol(Result->Name); 18243381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 18253381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 18263381d7a2SSam Kolton return true; 18273381d7a2SSam Kolton } 18283381d7a2SSam Kolton return false; 18293381d7a2SSam Kolton } 18303381d7a2SSam Kolton 183192b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 183292b355b1SMatt Arsenault int64_t Value, 183392b355b1SMatt Arsenault uint64_t Address) { 183492b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 183592b355b1SMatt Arsenault } 183692b355b1SMatt Arsenault 18373381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18383381d7a2SSam Kolton // Initialization 18393381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18403381d7a2SSam Kolton 18413381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 18423381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 18433381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 18443381d7a2SSam Kolton void *DisInfo, 18453381d7a2SSam Kolton MCContext *Ctx, 18463381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 18473381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 18483381d7a2SSam Kolton } 18493381d7a2SSam Kolton 1850e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 1851e1818af8STom Stellard const MCSubtargetInfo &STI, 1852e1818af8STom Stellard MCContext &Ctx) { 1853cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 1854e1818af8STom Stellard } 1855e1818af8STom Stellard 18560dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() { 1857f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 1858f42454b9SMehdi Amini createAMDGPUDisassembler); 1859f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 1860f42454b9SMehdi Amini createAMDGPUSymbolizer); 1861e1818af8STom Stellard } 1862