1e1818af8STom Stellard //===-- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA --------------===//
2e1818af8STom Stellard //
3e1818af8STom Stellard //                     The LLVM Compiler Infrastructure
4e1818af8STom Stellard //
5e1818af8STom Stellard // This file is distributed under the University of Illinois Open Source
6e1818af8STom Stellard // License. See LICENSE.TXT for details.
7e1818af8STom Stellard //
8e1818af8STom Stellard //===----------------------------------------------------------------------===//
9e1818af8STom Stellard //
10e1818af8STom Stellard //===----------------------------------------------------------------------===//
11e1818af8STom Stellard //
12e1818af8STom Stellard /// \file
13e1818af8STom Stellard ///
14e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
15e1818af8STom Stellard //
16e1818af8STom Stellard //===----------------------------------------------------------------------===//
17e1818af8STom Stellard 
18e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
19e1818af8STom Stellard 
20e1818af8STom Stellard #include "AMDGPUDisassembler.h"
21e1818af8STom Stellard #include "AMDGPU.h"
22e1818af8STom Stellard #include "AMDGPURegisterInfo.h"
236bda14b3SChandler Carruth #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
24212a251cSArtem Tamazov #include "SIDefines.h"
25e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
26e1818af8STom Stellard 
27264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h"
28ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
29e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h"
30e1818af8STom Stellard #include "llvm/MC/MCInst.h"
31e1818af8STom Stellard #include "llvm/MC/MCInstrDesc.h"
32e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h"
336bda14b3SChandler Carruth #include "llvm/Support/Debug.h"
34ac106addSNikolay Haustov #include "llvm/Support/Endian.h"
35e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h"
36e1818af8STom Stellard 
37e1818af8STom Stellard using namespace llvm;
38e1818af8STom Stellard 
39e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
40e1818af8STom Stellard 
41e1818af8STom Stellard typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
42e1818af8STom Stellard 
43e1818af8STom Stellard 
44ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
45ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
46ac106addSNikolay Haustov   Inst.addOperand(Opnd);
47ac106addSNikolay Haustov   return Opnd.isValid() ?
48ac106addSNikolay Haustov     MCDisassembler::Success :
49ac106addSNikolay Haustov     MCDisassembler::SoftFail;
50e1818af8STom Stellard }
51e1818af8STom Stellard 
52549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
53549c89d2SSam Kolton                                 uint16_t NameIdx) {
54549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
55549c89d2SSam Kolton   if (OpIdx != -1) {
56549c89d2SSam Kolton     auto I = MI.begin();
57549c89d2SSam Kolton     std::advance(I, OpIdx);
58549c89d2SSam Kolton     MI.insert(I, Op);
59549c89d2SSam Kolton   }
60549c89d2SSam Kolton   return OpIdx;
61549c89d2SSam Kolton }
62549c89d2SSam Kolton 
633381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
643381d7a2SSam Kolton                                        uint64_t Addr, const void *Decoder) {
653381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
663381d7a2SSam Kolton 
673381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
683381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
693381d7a2SSam Kolton 
703381d7a2SSam Kolton   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
713381d7a2SSam Kolton     return MCDisassembler::Success;
723381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
733381d7a2SSam Kolton }
743381d7a2SSam Kolton 
75363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \
76363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \
77ac106addSNikolay Haustov                                        unsigned Imm, \
78ac106addSNikolay Haustov                                        uint64_t /*Addr*/, \
79ac106addSNikolay Haustov                                        const void *Decoder) { \
80ac106addSNikolay Haustov   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
81363f47a2SSam Kolton   return addOperand(Inst, DAsm->DecoderName(Imm)); \
82e1818af8STom Stellard }
83e1818af8STom Stellard 
84363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
85363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
86e1818af8STom Stellard 
87363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
88363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
89363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
90e1818af8STom Stellard 
91363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
92363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
93363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
94e1818af8STom Stellard 
95363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
96363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
97363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
98363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
99363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
100363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
101363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
102e1818af8STom Stellard 
1034bd72361SMatt Arsenault 
1044bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
1054bd72361SMatt Arsenault                                          unsigned Imm,
1064bd72361SMatt Arsenault                                          uint64_t Addr,
1074bd72361SMatt Arsenault                                          const void *Decoder) {
1084bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1094bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1104bd72361SMatt Arsenault }
1114bd72361SMatt Arsenault 
1129be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
1139be7b0d4SMatt Arsenault                                          unsigned Imm,
1149be7b0d4SMatt Arsenault                                          uint64_t Addr,
1159be7b0d4SMatt Arsenault                                          const void *Decoder) {
1169be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1179be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1189be7b0d4SMatt Arsenault }
1199be7b0d4SMatt Arsenault 
120549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
121549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
122363f47a2SSam Kolton 
123549c89d2SSam Kolton DECODE_SDWA(Src32)
124549c89d2SSam Kolton DECODE_SDWA(Src16)
125549c89d2SSam Kolton DECODE_SDWA(VopcDst)
126363f47a2SSam Kolton 
127e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
128e1818af8STom Stellard 
129e1818af8STom Stellard //===----------------------------------------------------------------------===//
130e1818af8STom Stellard //
131e1818af8STom Stellard //===----------------------------------------------------------------------===//
132e1818af8STom Stellard 
1331048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
1341048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
1351048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
1361048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
137ac106addSNikolay Haustov   return Res;
138ac106addSNikolay Haustov }
139ac106addSNikolay Haustov 
140ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
141ac106addSNikolay Haustov                                                MCInst &MI,
142ac106addSNikolay Haustov                                                uint64_t Inst,
143ac106addSNikolay Haustov                                                uint64_t Address) const {
144ac106addSNikolay Haustov   assert(MI.getOpcode() == 0);
145ac106addSNikolay Haustov   assert(MI.getNumOperands() == 0);
146ac106addSNikolay Haustov   MCInst TmpInst;
147ce941c9cSDmitry Preobrazhensky   HasLiteral = false;
148ac106addSNikolay Haustov   const auto SavedBytes = Bytes;
149ac106addSNikolay Haustov   if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
150ac106addSNikolay Haustov     MI = TmpInst;
151ac106addSNikolay Haustov     return MCDisassembler::Success;
152ac106addSNikolay Haustov   }
153ac106addSNikolay Haustov   Bytes = SavedBytes;
154ac106addSNikolay Haustov   return MCDisassembler::Fail;
155ac106addSNikolay Haustov }
156ac106addSNikolay Haustov 
157e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
158ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
159e1818af8STom Stellard                                                 uint64_t Address,
160e1818af8STom Stellard                                                 raw_ostream &WS,
161e1818af8STom Stellard                                                 raw_ostream &CS) const {
162e1818af8STom Stellard   CommentStream = &CS;
163549c89d2SSam Kolton   bool IsSDWA = false;
164e1818af8STom Stellard 
165e1818af8STom Stellard   // ToDo: AMDGPUDisassembler supports only VI ISA.
166d122abeaSMatt Arsenault   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding])
167d122abeaSMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
168e1818af8STom Stellard 
169ac106addSNikolay Haustov   const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size());
170ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
171161a158eSNikolay Haustov 
172ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
173ac106addSNikolay Haustov   do {
174824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
175ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
1761048fb18SSam Kolton 
177c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
178c9bdcb75SSam Kolton     // encodings
1791048fb18SSam Kolton     if (Bytes.size() >= 8) {
1801048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
1811048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
1821048fb18SSam Kolton       if (Res) break;
183c9bdcb75SSam Kolton 
184c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
185549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
186363f47a2SSam Kolton 
187363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
188549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
1891048fb18SSam Kolton     }
1901048fb18SSam Kolton 
1911048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
1921048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
1931048fb18SSam Kolton 
1941048fb18SSam Kolton     // Try decode 32-bit instruction
195ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
1961048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
197ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address);
198ac106addSNikolay Haustov     if (Res) break;
199e1818af8STom Stellard 
200ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
201ac106addSNikolay Haustov     if (Res) break;
202ac106addSNikolay Haustov 
203ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
2041048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
205ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address);
206ac106addSNikolay Haustov     if (Res) break;
207ac106addSNikolay Haustov 
208ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
209ac106addSNikolay Haustov   } while (false);
210ac106addSNikolay Haustov 
211678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
212678e111eSMatt Arsenault               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
213678e111eSMatt Arsenault               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) {
214678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
215549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
216678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
217678e111eSMatt Arsenault   }
218678e111eSMatt Arsenault 
219549c89d2SSam Kolton   if (Res && IsSDWA)
220549c89d2SSam Kolton     Res = convertSDWAInst(MI);
221549c89d2SSam Kolton 
222ac106addSNikolay Haustov   Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0;
223ac106addSNikolay Haustov   return Res;
224161a158eSNikolay Haustov }
225e1818af8STom Stellard 
226549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
227549c89d2SSam Kolton   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
228549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
229549c89d2SSam Kolton       // VOPC - insert clamp
230549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
231549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
232549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
233549c89d2SSam Kolton     if (SDst != -1) {
234549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
235549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createReg(AMDGPU::VCC),
236549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
237549c89d2SSam Kolton     } else {
238549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
239549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
240549c89d2SSam Kolton     }
241549c89d2SSam Kolton   }
242549c89d2SSam Kolton   return MCDisassembler::Success;
243549c89d2SSam Kolton }
244549c89d2SSam Kolton 
245ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
246ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
247ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
248e1818af8STom Stellard }
249e1818af8STom Stellard 
250ac106addSNikolay Haustov inline
251ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
252ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
253ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
254ac106addSNikolay Haustov 
255ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
256ac106addSNikolay Haustov   // return MCOperand::createError(V);
257ac106addSNikolay Haustov   return MCOperand();
258ac106addSNikolay Haustov }
259ac106addSNikolay Haustov 
260ac106addSNikolay Haustov inline
261ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
262ac106addSNikolay Haustov   return MCOperand::createReg(RegId);
263ac106addSNikolay Haustov }
264ac106addSNikolay Haustov 
265ac106addSNikolay Haustov inline
266ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
267ac106addSNikolay Haustov                                                unsigned Val) const {
268ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
269ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
270ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
271ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
272ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
273ac106addSNikolay Haustov }
274ac106addSNikolay Haustov 
275ac106addSNikolay Haustov inline
276ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
277ac106addSNikolay Haustov                                                 unsigned Val) const {
278ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
279ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
280ac106addSNikolay Haustov   int shift = 0;
281ac106addSNikolay Haustov   switch (SRegClassID) {
282ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
283212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
284212a251cSArtem Tamazov     break;
285ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
286212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
287212a251cSArtem Tamazov     shift = 1;
288212a251cSArtem Tamazov     break;
289212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
290212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
291ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
292ac106addSNikolay Haustov   // this bundle?
293ac106addSNikolay Haustov   case AMDGPU::SReg_256RegClassID:
294ac106addSNikolay Haustov   // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
295ac106addSNikolay Haustov   // this bundle?
296212a251cSArtem Tamazov   case AMDGPU::SReg_512RegClassID:
297212a251cSArtem Tamazov     shift = 2;
298212a251cSArtem Tamazov     break;
299ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
300ac106addSNikolay Haustov   // this bundle?
301212a251cSArtem Tamazov   default:
30292b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
303ac106addSNikolay Haustov   }
30492b355b1SMatt Arsenault 
30592b355b1SMatt Arsenault   if (Val % (1 << shift)) {
306ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
307ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
30892b355b1SMatt Arsenault   }
30992b355b1SMatt Arsenault 
310ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
311ac106addSNikolay Haustov }
312ac106addSNikolay Haustov 
313ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
314212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
315ac106addSNikolay Haustov }
316ac106addSNikolay Haustov 
317ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
318212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
319ac106addSNikolay Haustov }
320ac106addSNikolay Haustov 
3214bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
3224bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
3234bd72361SMatt Arsenault }
3244bd72361SMatt Arsenault 
3259be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
3269be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
3279be7b0d4SMatt Arsenault }
3289be7b0d4SMatt Arsenault 
329ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
330cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
331cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
332cb540bc0SMatt Arsenault   // high bit.
333cb540bc0SMatt Arsenault   Val &= 255;
334cb540bc0SMatt Arsenault 
335ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
336ac106addSNikolay Haustov }
337ac106addSNikolay Haustov 
338ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
339ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
340ac106addSNikolay Haustov }
341ac106addSNikolay Haustov 
342ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
343ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
344ac106addSNikolay Haustov }
345ac106addSNikolay Haustov 
346ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
347ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
348ac106addSNikolay Haustov }
349ac106addSNikolay Haustov 
350ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
351ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
352ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
353ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
354212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
355ac106addSNikolay Haustov }
356ac106addSNikolay Haustov 
357640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
358640c44b8SMatt Arsenault   unsigned Val) const {
359640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
36038e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
36138e496b1SArtem Tamazov }
36238e496b1SArtem Tamazov 
363ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
364640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
365640c44b8SMatt Arsenault }
366640c44b8SMatt Arsenault 
367640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
368212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
369ac106addSNikolay Haustov }
370ac106addSNikolay Haustov 
371ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
372212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
373ac106addSNikolay Haustov }
374ac106addSNikolay Haustov 
375ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
376ac106addSNikolay Haustov   return createSRegOperand(AMDGPU::SReg_256RegClassID, Val);
377ac106addSNikolay Haustov }
378ac106addSNikolay Haustov 
379ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
380ac106addSNikolay Haustov   return createSRegOperand(AMDGPU::SReg_512RegClassID, Val);
381ac106addSNikolay Haustov }
382ac106addSNikolay Haustov 
383ac106addSNikolay Haustov 
384ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
385ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
386ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
387ac106addSNikolay Haustov   // ToDo: deal with float/double constants
388ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
389ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
390ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
391ac106addSNikolay Haustov                         Twine(Bytes.size()));
392ce941c9cSDmitry Preobrazhensky     }
393ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
394ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
395ce941c9cSDmitry Preobrazhensky   }
396ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
397ac106addSNikolay Haustov }
398ac106addSNikolay Haustov 
399ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
400212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
401212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
402212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
403212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
404212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
405212a251cSArtem Tamazov       // Cast prevents negative overflow.
406ac106addSNikolay Haustov }
407ac106addSNikolay Haustov 
4084bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
4094bd72361SMatt Arsenault   switch (Imm) {
4104bd72361SMatt Arsenault   case 240:
4114bd72361SMatt Arsenault     return FloatToBits(0.5f);
4124bd72361SMatt Arsenault   case 241:
4134bd72361SMatt Arsenault     return FloatToBits(-0.5f);
4144bd72361SMatt Arsenault   case 242:
4154bd72361SMatt Arsenault     return FloatToBits(1.0f);
4164bd72361SMatt Arsenault   case 243:
4174bd72361SMatt Arsenault     return FloatToBits(-1.0f);
4184bd72361SMatt Arsenault   case 244:
4194bd72361SMatt Arsenault     return FloatToBits(2.0f);
4204bd72361SMatt Arsenault   case 245:
4214bd72361SMatt Arsenault     return FloatToBits(-2.0f);
4224bd72361SMatt Arsenault   case 246:
4234bd72361SMatt Arsenault     return FloatToBits(4.0f);
4244bd72361SMatt Arsenault   case 247:
4254bd72361SMatt Arsenault     return FloatToBits(-4.0f);
4264bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
4274bd72361SMatt Arsenault     return 0x3e22f983;
4284bd72361SMatt Arsenault   default:
4294bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
4304bd72361SMatt Arsenault   }
4314bd72361SMatt Arsenault }
4324bd72361SMatt Arsenault 
4334bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
4344bd72361SMatt Arsenault   switch (Imm) {
4354bd72361SMatt Arsenault   case 240:
4364bd72361SMatt Arsenault     return DoubleToBits(0.5);
4374bd72361SMatt Arsenault   case 241:
4384bd72361SMatt Arsenault     return DoubleToBits(-0.5);
4394bd72361SMatt Arsenault   case 242:
4404bd72361SMatt Arsenault     return DoubleToBits(1.0);
4414bd72361SMatt Arsenault   case 243:
4424bd72361SMatt Arsenault     return DoubleToBits(-1.0);
4434bd72361SMatt Arsenault   case 244:
4444bd72361SMatt Arsenault     return DoubleToBits(2.0);
4454bd72361SMatt Arsenault   case 245:
4464bd72361SMatt Arsenault     return DoubleToBits(-2.0);
4474bd72361SMatt Arsenault   case 246:
4484bd72361SMatt Arsenault     return DoubleToBits(4.0);
4494bd72361SMatt Arsenault   case 247:
4504bd72361SMatt Arsenault     return DoubleToBits(-4.0);
4514bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
4524bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
4534bd72361SMatt Arsenault   default:
4544bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
4554bd72361SMatt Arsenault   }
4564bd72361SMatt Arsenault }
4574bd72361SMatt Arsenault 
4584bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
4594bd72361SMatt Arsenault   switch (Imm) {
4604bd72361SMatt Arsenault   case 240:
4614bd72361SMatt Arsenault     return 0x3800;
4624bd72361SMatt Arsenault   case 241:
4634bd72361SMatt Arsenault     return 0xB800;
4644bd72361SMatt Arsenault   case 242:
4654bd72361SMatt Arsenault     return 0x3C00;
4664bd72361SMatt Arsenault   case 243:
4674bd72361SMatt Arsenault     return 0xBC00;
4684bd72361SMatt Arsenault   case 244:
4694bd72361SMatt Arsenault     return 0x4000;
4704bd72361SMatt Arsenault   case 245:
4714bd72361SMatt Arsenault     return 0xC000;
4724bd72361SMatt Arsenault   case 246:
4734bd72361SMatt Arsenault     return 0x4400;
4744bd72361SMatt Arsenault   case 247:
4754bd72361SMatt Arsenault     return 0xC400;
4764bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
4774bd72361SMatt Arsenault     return 0x3118;
4784bd72361SMatt Arsenault   default:
4794bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
4804bd72361SMatt Arsenault   }
4814bd72361SMatt Arsenault }
4824bd72361SMatt Arsenault 
4834bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
484212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
485212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
4864bd72361SMatt Arsenault 
487e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
4884bd72361SMatt Arsenault   switch (Width) {
4894bd72361SMatt Arsenault   case OPW32:
4904bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
4914bd72361SMatt Arsenault   case OPW64:
4924bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
4934bd72361SMatt Arsenault   case OPW16:
4949be7b0d4SMatt Arsenault   case OPWV216:
4954bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
4964bd72361SMatt Arsenault   default:
4974bd72361SMatt Arsenault     llvm_unreachable("implement me");
498e1818af8STom Stellard   }
499e1818af8STom Stellard }
500e1818af8STom Stellard 
501212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
502e1818af8STom Stellard   using namespace AMDGPU;
503212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
504212a251cSArtem Tamazov   switch (Width) {
505212a251cSArtem Tamazov   default: // fall
5064bd72361SMatt Arsenault   case OPW32:
5074bd72361SMatt Arsenault   case OPW16:
5089be7b0d4SMatt Arsenault   case OPWV216:
5094bd72361SMatt Arsenault     return VGPR_32RegClassID;
510212a251cSArtem Tamazov   case OPW64: return VReg_64RegClassID;
511212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
512212a251cSArtem Tamazov   }
513212a251cSArtem Tamazov }
514212a251cSArtem Tamazov 
515212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
516212a251cSArtem Tamazov   using namespace AMDGPU;
517212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
518212a251cSArtem Tamazov   switch (Width) {
519212a251cSArtem Tamazov   default: // fall
5204bd72361SMatt Arsenault   case OPW32:
5214bd72361SMatt Arsenault   case OPW16:
5229be7b0d4SMatt Arsenault   case OPWV216:
5234bd72361SMatt Arsenault     return SGPR_32RegClassID;
524212a251cSArtem Tamazov   case OPW64: return SGPR_64RegClassID;
525212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
526212a251cSArtem Tamazov   }
527212a251cSArtem Tamazov }
528212a251cSArtem Tamazov 
529212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
530212a251cSArtem Tamazov   using namespace AMDGPU;
531212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
532212a251cSArtem Tamazov   switch (Width) {
533212a251cSArtem Tamazov   default: // fall
5344bd72361SMatt Arsenault   case OPW32:
5354bd72361SMatt Arsenault   case OPW16:
5369be7b0d4SMatt Arsenault   case OPWV216:
5374bd72361SMatt Arsenault     return TTMP_32RegClassID;
538212a251cSArtem Tamazov   case OPW64: return TTMP_64RegClassID;
539212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
540212a251cSArtem Tamazov   }
541212a251cSArtem Tamazov }
542212a251cSArtem Tamazov 
543212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
544212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
545ac106addSNikolay Haustov   assert(Val < 512); // enum9
546ac106addSNikolay Haustov 
547212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
548212a251cSArtem Tamazov     return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
549212a251cSArtem Tamazov   }
550b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
551b49c3361SArtem Tamazov     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
552212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
553212a251cSArtem Tamazov   }
554212a251cSArtem Tamazov   if (TTMP_MIN <= Val && Val <= TTMP_MAX) {
555212a251cSArtem Tamazov     return createSRegOperand(getTtmpClassId(Width), Val - TTMP_MIN);
556212a251cSArtem Tamazov   }
557ac106addSNikolay Haustov 
558212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
559ac106addSNikolay Haustov     return decodeIntImmed(Val);
560ac106addSNikolay Haustov 
561212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
5624bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
563ac106addSNikolay Haustov 
564212a251cSArtem Tamazov   if (Val == LITERAL_CONST)
565ac106addSNikolay Haustov     return decodeLiteralConstant();
566ac106addSNikolay Haustov 
5674bd72361SMatt Arsenault   switch (Width) {
5684bd72361SMatt Arsenault   case OPW32:
5694bd72361SMatt Arsenault   case OPW16:
5709be7b0d4SMatt Arsenault   case OPWV216:
5714bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
5724bd72361SMatt Arsenault   case OPW64:
5734bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
5744bd72361SMatt Arsenault   default:
5754bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
5764bd72361SMatt Arsenault   }
577ac106addSNikolay Haustov }
578ac106addSNikolay Haustov 
579ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
580ac106addSNikolay Haustov   using namespace AMDGPU;
581e1818af8STom Stellard   switch (Val) {
582ac106addSNikolay Haustov   case 102: return createRegOperand(getMCReg(FLAT_SCR_LO, STI));
583ac106addSNikolay Haustov   case 103: return createRegOperand(getMCReg(FLAT_SCR_HI, STI));
584e1818af8STom Stellard     // ToDo: no support for xnack_mask_lo/_hi register
585e1818af8STom Stellard   case 104:
586ac106addSNikolay Haustov   case 105: break;
587ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
588ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
589212a251cSArtem Tamazov   case 108: return createRegOperand(TBA_LO);
590212a251cSArtem Tamazov   case 109: return createRegOperand(TBA_HI);
591212a251cSArtem Tamazov   case 110: return createRegOperand(TMA_LO);
592212a251cSArtem Tamazov   case 111: return createRegOperand(TMA_HI);
593ac106addSNikolay Haustov   case 124: return createRegOperand(M0);
594ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
595ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
596a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
597a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
598a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
599a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
600a3b3b489SMatt Arsenault     // TODO: SRC_POPS_EXITING_WAVE_ID
601e1818af8STom Stellard     // ToDo: no support for vccz register
602ac106addSNikolay Haustov   case 251: break;
603e1818af8STom Stellard     // ToDo: no support for execz register
604ac106addSNikolay Haustov   case 252: break;
605ac106addSNikolay Haustov   case 253: return createRegOperand(SCC);
606ac106addSNikolay Haustov   default: break;
607e1818af8STom Stellard   }
608ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
609e1818af8STom Stellard }
610e1818af8STom Stellard 
611ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
612161a158eSNikolay Haustov   using namespace AMDGPU;
613161a158eSNikolay Haustov   switch (Val) {
614ac106addSNikolay Haustov   case 102: return createRegOperand(getMCReg(FLAT_SCR, STI));
615ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
616212a251cSArtem Tamazov   case 108: return createRegOperand(TBA);
617212a251cSArtem Tamazov   case 110: return createRegOperand(TMA);
618ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
619ac106addSNikolay Haustov   default: break;
620161a158eSNikolay Haustov   }
621ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
622161a158eSNikolay Haustov }
623161a158eSNikolay Haustov 
624549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
625363f47a2SSam Kolton                                             unsigned Val) const {
626363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
627363f47a2SSam Kolton 
628549c89d2SSam Kolton   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
629*a179d25bSSam Kolton     // XXX: static_cast<int> is needed to avoid stupid warning:
630*a179d25bSSam Kolton     // compare with unsigned is always true
631*a179d25bSSam Kolton     if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) &&
632363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
633363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
634363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
635363f47a2SSam Kolton     }
636363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
637363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_SGPR_MAX) {
638363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
639363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
640363f47a2SSam Kolton     }
641363f47a2SSam Kolton 
642363f47a2SSam Kolton     return decodeSpecialReg32(Val - SDWA9EncValues::SRC_SGPR_MIN);
643549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
644549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
645549c89d2SSam Kolton   }
646549c89d2SSam Kolton   llvm_unreachable("unsupported target");
647363f47a2SSam Kolton }
648363f47a2SSam Kolton 
649549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
650549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
651363f47a2SSam Kolton }
652363f47a2SSam Kolton 
653549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
654549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
655363f47a2SSam Kolton }
656363f47a2SSam Kolton 
657363f47a2SSam Kolton 
658549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
659363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
660363f47a2SSam Kolton 
661549c89d2SSam Kolton   assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] &&
662549c89d2SSam Kolton          "SDWAVopcDst should be present only on GFX9");
663363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
664363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
665363f47a2SSam Kolton     if (Val > AMDGPU::EncValues::SGPR_MAX) {
666363f47a2SSam Kolton       return decodeSpecialReg64(Val);
667363f47a2SSam Kolton     } else {
668363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(OPW64), Val);
669363f47a2SSam Kolton     }
670363f47a2SSam Kolton   } else {
671363f47a2SSam Kolton     return createRegOperand(AMDGPU::VCC);
672363f47a2SSam Kolton   }
673363f47a2SSam Kolton }
674363f47a2SSam Kolton 
6753381d7a2SSam Kolton //===----------------------------------------------------------------------===//
6763381d7a2SSam Kolton // AMDGPUSymbolizer
6773381d7a2SSam Kolton //===----------------------------------------------------------------------===//
6783381d7a2SSam Kolton 
6793381d7a2SSam Kolton // Try to find symbol name for specified label
6803381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
6813381d7a2SSam Kolton                                 raw_ostream &/*cStream*/, int64_t Value,
6823381d7a2SSam Kolton                                 uint64_t /*Address*/, bool IsBranch,
6833381d7a2SSam Kolton                                 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
6843381d7a2SSam Kolton   typedef std::tuple<uint64_t, StringRef, uint8_t> SymbolInfoTy;
6853381d7a2SSam Kolton   typedef std::vector<SymbolInfoTy> SectionSymbolsTy;
6863381d7a2SSam Kolton 
6873381d7a2SSam Kolton   if (!IsBranch) {
6883381d7a2SSam Kolton     return false;
6893381d7a2SSam Kolton   }
6903381d7a2SSam Kolton 
6913381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
6923381d7a2SSam Kolton   auto Result = std::find_if(Symbols->begin(), Symbols->end(),
6933381d7a2SSam Kolton                              [Value](const SymbolInfoTy& Val) {
6943381d7a2SSam Kolton                                 return std::get<0>(Val) == static_cast<uint64_t>(Value)
6953381d7a2SSam Kolton                                     && std::get<2>(Val) == ELF::STT_NOTYPE;
6963381d7a2SSam Kolton                              });
6973381d7a2SSam Kolton   if (Result != Symbols->end()) {
6983381d7a2SSam Kolton     auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
6993381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
7003381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
7013381d7a2SSam Kolton     return true;
7023381d7a2SSam Kolton   }
7033381d7a2SSam Kolton   return false;
7043381d7a2SSam Kolton }
7053381d7a2SSam Kolton 
70692b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
70792b355b1SMatt Arsenault                                                        int64_t Value,
70892b355b1SMatt Arsenault                                                        uint64_t Address) {
70992b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
71092b355b1SMatt Arsenault }
71192b355b1SMatt Arsenault 
7123381d7a2SSam Kolton //===----------------------------------------------------------------------===//
7133381d7a2SSam Kolton // Initialization
7143381d7a2SSam Kolton //===----------------------------------------------------------------------===//
7153381d7a2SSam Kolton 
7163381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
7173381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
7183381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
7193381d7a2SSam Kolton                               void *DisInfo,
7203381d7a2SSam Kolton                               MCContext *Ctx,
7213381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
7223381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
7233381d7a2SSam Kolton }
7243381d7a2SSam Kolton 
725e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
726e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
727e1818af8STom Stellard                                                 MCContext &Ctx) {
728e1818af8STom Stellard   return new AMDGPUDisassembler(STI, Ctx);
729e1818af8STom Stellard }
730e1818af8STom Stellard 
731e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() {
732f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
733f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
734f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
735f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
736e1818af8STom Stellard }
737