1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 3e1818af8STom Stellard // The LLVM Compiler Infrastructure 4e1818af8STom Stellard // 5e1818af8STom Stellard // This file is distributed under the University of Illinois Open Source 6e1818af8STom Stellard // License. See LICENSE.TXT for details. 7e1818af8STom Stellard // 8e1818af8STom Stellard //===----------------------------------------------------------------------===// 9e1818af8STom Stellard // 10e1818af8STom Stellard //===----------------------------------------------------------------------===// 11e1818af8STom Stellard // 12e1818af8STom Stellard /// \file 13e1818af8STom Stellard /// 14e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 15e1818af8STom Stellard // 16e1818af8STom Stellard //===----------------------------------------------------------------------===// 17e1818af8STom Stellard 18e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 19e1818af8STom Stellard 20c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 21e1818af8STom Stellard #include "AMDGPU.h" 22e1818af8STom Stellard #include "AMDGPURegisterInfo.h" 23212a251cSArtem Tamazov #include "SIDefines.h" 24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 30ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 31c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 33e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 34e1818af8STom Stellard #include "llvm/MC/MCInst.h" 35e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 36ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 37c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 38c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 39e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 40c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 41c8fbf6ffSEugene Zelenko #include <algorithm> 42c8fbf6ffSEugene Zelenko #include <cassert> 43c8fbf6ffSEugene Zelenko #include <cstddef> 44c8fbf6ffSEugene Zelenko #include <cstdint> 45c8fbf6ffSEugene Zelenko #include <iterator> 46c8fbf6ffSEugene Zelenko #include <tuple> 47c8fbf6ffSEugene Zelenko #include <vector> 48e1818af8STom Stellard 49e1818af8STom Stellard using namespace llvm; 50e1818af8STom Stellard 51e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 52e1818af8STom Stellard 53c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 54e1818af8STom Stellard 55ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 56ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 57ac106addSNikolay Haustov Inst.addOperand(Opnd); 58ac106addSNikolay Haustov return Opnd.isValid() ? 59ac106addSNikolay Haustov MCDisassembler::Success : 60ac106addSNikolay Haustov MCDisassembler::SoftFail; 61e1818af8STom Stellard } 62e1818af8STom Stellard 63549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 64549c89d2SSam Kolton uint16_t NameIdx) { 65549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 66549c89d2SSam Kolton if (OpIdx != -1) { 67549c89d2SSam Kolton auto I = MI.begin(); 68549c89d2SSam Kolton std::advance(I, OpIdx); 69549c89d2SSam Kolton MI.insert(I, Op); 70549c89d2SSam Kolton } 71549c89d2SSam Kolton return OpIdx; 72549c89d2SSam Kolton } 73549c89d2SSam Kolton 743381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 753381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 763381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 773381d7a2SSam Kolton 783381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 793381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 803381d7a2SSam Kolton 813381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 823381d7a2SSam Kolton return MCDisassembler::Success; 833381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 843381d7a2SSam Kolton } 853381d7a2SSam Kolton 86363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 87363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 88ac106addSNikolay Haustov unsigned Imm, \ 89ac106addSNikolay Haustov uint64_t /*Addr*/, \ 90ac106addSNikolay Haustov const void *Decoder) { \ 91ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 92363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 93e1818af8STom Stellard } 94e1818af8STom Stellard 95363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 96363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 97e1818af8STom Stellard 98363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 99363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 100363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 10130fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 102e1818af8STom Stellard 103363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 104363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 105363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 106e1818af8STom Stellard 107363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 108363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 109ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 110363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 111363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 112363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 113363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 114363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 115e1818af8STom Stellard 1164bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1174bd72361SMatt Arsenault unsigned Imm, 1184bd72361SMatt Arsenault uint64_t Addr, 1194bd72361SMatt Arsenault const void *Decoder) { 1204bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1214bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1224bd72361SMatt Arsenault } 1234bd72361SMatt Arsenault 1249be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1259be7b0d4SMatt Arsenault unsigned Imm, 1269be7b0d4SMatt Arsenault uint64_t Addr, 1279be7b0d4SMatt Arsenault const void *Decoder) { 1289be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1299be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1309be7b0d4SMatt Arsenault } 1319be7b0d4SMatt Arsenault 132549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 133549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 134363f47a2SSam Kolton 135549c89d2SSam Kolton DECODE_SDWA(Src32) 136549c89d2SSam Kolton DECODE_SDWA(Src16) 137549c89d2SSam Kolton DECODE_SDWA(VopcDst) 138363f47a2SSam Kolton 139e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 140e1818af8STom Stellard 141e1818af8STom Stellard //===----------------------------------------------------------------------===// 142e1818af8STom Stellard // 143e1818af8STom Stellard //===----------------------------------------------------------------------===// 144e1818af8STom Stellard 1451048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 1461048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 1471048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 1481048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 149ac106addSNikolay Haustov return Res; 150ac106addSNikolay Haustov } 151ac106addSNikolay Haustov 152ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 153ac106addSNikolay Haustov MCInst &MI, 154ac106addSNikolay Haustov uint64_t Inst, 155ac106addSNikolay Haustov uint64_t Address) const { 156ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 157ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 158ac106addSNikolay Haustov MCInst TmpInst; 159ce941c9cSDmitry Preobrazhensky HasLiteral = false; 160ac106addSNikolay Haustov const auto SavedBytes = Bytes; 161ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 162ac106addSNikolay Haustov MI = TmpInst; 163ac106addSNikolay Haustov return MCDisassembler::Success; 164ac106addSNikolay Haustov } 165ac106addSNikolay Haustov Bytes = SavedBytes; 166ac106addSNikolay Haustov return MCDisassembler::Fail; 167ac106addSNikolay Haustov } 168ac106addSNikolay Haustov 169e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 170ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 171e1818af8STom Stellard uint64_t Address, 172e1818af8STom Stellard raw_ostream &WS, 173e1818af8STom Stellard raw_ostream &CS) const { 174e1818af8STom Stellard CommentStream = &CS; 175549c89d2SSam Kolton bool IsSDWA = false; 176e1818af8STom Stellard 177e1818af8STom Stellard // ToDo: AMDGPUDisassembler supports only VI ISA. 178d122abeaSMatt Arsenault if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding]) 179d122abeaSMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 180e1818af8STom Stellard 181ac106addSNikolay Haustov const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size()); 182ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 183161a158eSNikolay Haustov 184ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 185ac106addSNikolay Haustov do { 186824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 187ac106addSNikolay Haustov // but it is unknown yet, so try all we can 1881048fb18SSam Kolton 189c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 190c9bdcb75SSam Kolton // encodings 1911048fb18SSam Kolton if (Bytes.size() >= 8) { 1921048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 1931048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 1941048fb18SSam Kolton if (Res) break; 195c9bdcb75SSam Kolton 196c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 197549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 198363f47a2SSam Kolton 199363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 200549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 2011048fb18SSam Kolton } 2021048fb18SSam Kolton 2031048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 2041048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 2051048fb18SSam Kolton 2061048fb18SSam Kolton // Try decode 32-bit instruction 207ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2081048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 209ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address); 210ac106addSNikolay Haustov if (Res) break; 211e1818af8STom Stellard 212ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 213ac106addSNikolay Haustov if (Res) break; 214ac106addSNikolay Haustov 215*a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 216*a0342dc9SDmitry Preobrazhensky if (Res) break; 217*a0342dc9SDmitry Preobrazhensky 218ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2191048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 220ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address); 221ac106addSNikolay Haustov if (Res) break; 222ac106addSNikolay Haustov 223ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 2241e32550dSDmitry Preobrazhensky if (Res) break; 2251e32550dSDmitry Preobrazhensky 2261e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 227ac106addSNikolay Haustov } while (false); 228ac106addSNikolay Haustov 229678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 230678e111eSMatt Arsenault MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si || 231678e111eSMatt Arsenault MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) { 232678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 233549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 234678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 235678e111eSMatt Arsenault } 236678e111eSMatt Arsenault 237549c89d2SSam Kolton if (Res && IsSDWA) 238549c89d2SSam Kolton Res = convertSDWAInst(MI); 239549c89d2SSam Kolton 240ac106addSNikolay Haustov Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0; 241ac106addSNikolay Haustov return Res; 242161a158eSNikolay Haustov } 243e1818af8STom Stellard 244549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 245549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 246549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 247549c89d2SSam Kolton // VOPC - insert clamp 248549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 249549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 250549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 251549c89d2SSam Kolton if (SDst != -1) { 252549c89d2SSam Kolton // VOPC - insert VCC register as sdst 253549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createReg(AMDGPU::VCC), 254549c89d2SSam Kolton AMDGPU::OpName::sdst); 255549c89d2SSam Kolton } else { 256549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 257549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 258549c89d2SSam Kolton } 259549c89d2SSam Kolton } 260549c89d2SSam Kolton return MCDisassembler::Success; 261549c89d2SSam Kolton } 262549c89d2SSam Kolton 263ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 264ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 265ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 266e1818af8STom Stellard } 267e1818af8STom Stellard 268ac106addSNikolay Haustov inline 269ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 270ac106addSNikolay Haustov const Twine& ErrMsg) const { 271ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 272ac106addSNikolay Haustov 273ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 274ac106addSNikolay Haustov // return MCOperand::createError(V); 275ac106addSNikolay Haustov return MCOperand(); 276ac106addSNikolay Haustov } 277ac106addSNikolay Haustov 278ac106addSNikolay Haustov inline 279ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 280ac106addSNikolay Haustov return MCOperand::createReg(RegId); 281ac106addSNikolay Haustov } 282ac106addSNikolay Haustov 283ac106addSNikolay Haustov inline 284ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 285ac106addSNikolay Haustov unsigned Val) const { 286ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 287ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 288ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 289ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 290ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 291ac106addSNikolay Haustov } 292ac106addSNikolay Haustov 293ac106addSNikolay Haustov inline 294ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 295ac106addSNikolay Haustov unsigned Val) const { 296ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 297ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 298ac106addSNikolay Haustov int shift = 0; 299ac106addSNikolay Haustov switch (SRegClassID) { 300ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 301212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 302212a251cSArtem Tamazov break; 303ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 304212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 305212a251cSArtem Tamazov shift = 1; 306212a251cSArtem Tamazov break; 307212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 308212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 309ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 310ac106addSNikolay Haustov // this bundle? 311ac106addSNikolay Haustov case AMDGPU::SReg_256RegClassID: 312ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 313ac106addSNikolay Haustov // this bundle? 314212a251cSArtem Tamazov case AMDGPU::SReg_512RegClassID: 315212a251cSArtem Tamazov shift = 2; 316212a251cSArtem Tamazov break; 317ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 318ac106addSNikolay Haustov // this bundle? 319212a251cSArtem Tamazov default: 32092b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 321ac106addSNikolay Haustov } 32292b355b1SMatt Arsenault 32392b355b1SMatt Arsenault if (Val % (1 << shift)) { 324ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 325ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 32692b355b1SMatt Arsenault } 32792b355b1SMatt Arsenault 328ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 329ac106addSNikolay Haustov } 330ac106addSNikolay Haustov 331ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 332212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 333ac106addSNikolay Haustov } 334ac106addSNikolay Haustov 335ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 336212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 337ac106addSNikolay Haustov } 338ac106addSNikolay Haustov 33930fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 34030fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 34130fc5239SDmitry Preobrazhensky } 34230fc5239SDmitry Preobrazhensky 3434bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 3444bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 3454bd72361SMatt Arsenault } 3464bd72361SMatt Arsenault 3479be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 3489be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 3499be7b0d4SMatt Arsenault } 3509be7b0d4SMatt Arsenault 351ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 352cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 353cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 354cb540bc0SMatt Arsenault // high bit. 355cb540bc0SMatt Arsenault Val &= 255; 356cb540bc0SMatt Arsenault 357ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 358ac106addSNikolay Haustov } 359ac106addSNikolay Haustov 360ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 361ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 362ac106addSNikolay Haustov } 363ac106addSNikolay Haustov 364ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 365ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 366ac106addSNikolay Haustov } 367ac106addSNikolay Haustov 368ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 369ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 370ac106addSNikolay Haustov } 371ac106addSNikolay Haustov 372ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 373ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 374ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 375ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 376212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 377ac106addSNikolay Haustov } 378ac106addSNikolay Haustov 379640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 380640c44b8SMatt Arsenault unsigned Val) const { 381640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 38238e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 38338e496b1SArtem Tamazov } 38438e496b1SArtem Tamazov 385ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 386ca7b0a17SMatt Arsenault unsigned Val) const { 387ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 388ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 389ca7b0a17SMatt Arsenault } 390ca7b0a17SMatt Arsenault 391ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 392640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 393640c44b8SMatt Arsenault } 394640c44b8SMatt Arsenault 395640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 396212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 397ac106addSNikolay Haustov } 398ac106addSNikolay Haustov 399ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 400212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 401ac106addSNikolay Haustov } 402ac106addSNikolay Haustov 403ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 404ac106addSNikolay Haustov return createSRegOperand(AMDGPU::SReg_256RegClassID, Val); 405ac106addSNikolay Haustov } 406ac106addSNikolay Haustov 407ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 408ac106addSNikolay Haustov return createSRegOperand(AMDGPU::SReg_512RegClassID, Val); 409ac106addSNikolay Haustov } 410ac106addSNikolay Haustov 411ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 412ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 413ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 414ac106addSNikolay Haustov // ToDo: deal with float/double constants 415ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 416ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 417ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 418ac106addSNikolay Haustov Twine(Bytes.size())); 419ce941c9cSDmitry Preobrazhensky } 420ce941c9cSDmitry Preobrazhensky HasLiteral = true; 421ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 422ce941c9cSDmitry Preobrazhensky } 423ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 424ac106addSNikolay Haustov } 425ac106addSNikolay Haustov 426ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 427212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 428c8fbf6ffSEugene Zelenko 429212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 430212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 431212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 432212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 433212a251cSArtem Tamazov // Cast prevents negative overflow. 434ac106addSNikolay Haustov } 435ac106addSNikolay Haustov 4364bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 4374bd72361SMatt Arsenault switch (Imm) { 4384bd72361SMatt Arsenault case 240: 4394bd72361SMatt Arsenault return FloatToBits(0.5f); 4404bd72361SMatt Arsenault case 241: 4414bd72361SMatt Arsenault return FloatToBits(-0.5f); 4424bd72361SMatt Arsenault case 242: 4434bd72361SMatt Arsenault return FloatToBits(1.0f); 4444bd72361SMatt Arsenault case 243: 4454bd72361SMatt Arsenault return FloatToBits(-1.0f); 4464bd72361SMatt Arsenault case 244: 4474bd72361SMatt Arsenault return FloatToBits(2.0f); 4484bd72361SMatt Arsenault case 245: 4494bd72361SMatt Arsenault return FloatToBits(-2.0f); 4504bd72361SMatt Arsenault case 246: 4514bd72361SMatt Arsenault return FloatToBits(4.0f); 4524bd72361SMatt Arsenault case 247: 4534bd72361SMatt Arsenault return FloatToBits(-4.0f); 4544bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 4554bd72361SMatt Arsenault return 0x3e22f983; 4564bd72361SMatt Arsenault default: 4574bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 4584bd72361SMatt Arsenault } 4594bd72361SMatt Arsenault } 4604bd72361SMatt Arsenault 4614bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 4624bd72361SMatt Arsenault switch (Imm) { 4634bd72361SMatt Arsenault case 240: 4644bd72361SMatt Arsenault return DoubleToBits(0.5); 4654bd72361SMatt Arsenault case 241: 4664bd72361SMatt Arsenault return DoubleToBits(-0.5); 4674bd72361SMatt Arsenault case 242: 4684bd72361SMatt Arsenault return DoubleToBits(1.0); 4694bd72361SMatt Arsenault case 243: 4704bd72361SMatt Arsenault return DoubleToBits(-1.0); 4714bd72361SMatt Arsenault case 244: 4724bd72361SMatt Arsenault return DoubleToBits(2.0); 4734bd72361SMatt Arsenault case 245: 4744bd72361SMatt Arsenault return DoubleToBits(-2.0); 4754bd72361SMatt Arsenault case 246: 4764bd72361SMatt Arsenault return DoubleToBits(4.0); 4774bd72361SMatt Arsenault case 247: 4784bd72361SMatt Arsenault return DoubleToBits(-4.0); 4794bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 4804bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 4814bd72361SMatt Arsenault default: 4824bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 4834bd72361SMatt Arsenault } 4844bd72361SMatt Arsenault } 4854bd72361SMatt Arsenault 4864bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 4874bd72361SMatt Arsenault switch (Imm) { 4884bd72361SMatt Arsenault case 240: 4894bd72361SMatt Arsenault return 0x3800; 4904bd72361SMatt Arsenault case 241: 4914bd72361SMatt Arsenault return 0xB800; 4924bd72361SMatt Arsenault case 242: 4934bd72361SMatt Arsenault return 0x3C00; 4944bd72361SMatt Arsenault case 243: 4954bd72361SMatt Arsenault return 0xBC00; 4964bd72361SMatt Arsenault case 244: 4974bd72361SMatt Arsenault return 0x4000; 4984bd72361SMatt Arsenault case 245: 4994bd72361SMatt Arsenault return 0xC000; 5004bd72361SMatt Arsenault case 246: 5014bd72361SMatt Arsenault return 0x4400; 5024bd72361SMatt Arsenault case 247: 5034bd72361SMatt Arsenault return 0xC400; 5044bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5054bd72361SMatt Arsenault return 0x3118; 5064bd72361SMatt Arsenault default: 5074bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5084bd72361SMatt Arsenault } 5094bd72361SMatt Arsenault } 5104bd72361SMatt Arsenault 5114bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 512212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 513212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 5144bd72361SMatt Arsenault 515e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 5164bd72361SMatt Arsenault switch (Width) { 5174bd72361SMatt Arsenault case OPW32: 5184bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 5194bd72361SMatt Arsenault case OPW64: 5204bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 5214bd72361SMatt Arsenault case OPW16: 5229be7b0d4SMatt Arsenault case OPWV216: 5234bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 5244bd72361SMatt Arsenault default: 5254bd72361SMatt Arsenault llvm_unreachable("implement me"); 526e1818af8STom Stellard } 527e1818af8STom Stellard } 528e1818af8STom Stellard 529212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 530e1818af8STom Stellard using namespace AMDGPU; 531c8fbf6ffSEugene Zelenko 532212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 533212a251cSArtem Tamazov switch (Width) { 534212a251cSArtem Tamazov default: // fall 5354bd72361SMatt Arsenault case OPW32: 5364bd72361SMatt Arsenault case OPW16: 5379be7b0d4SMatt Arsenault case OPWV216: 5384bd72361SMatt Arsenault return VGPR_32RegClassID; 539212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 540212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 541212a251cSArtem Tamazov } 542212a251cSArtem Tamazov } 543212a251cSArtem Tamazov 544212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 545212a251cSArtem Tamazov using namespace AMDGPU; 546c8fbf6ffSEugene Zelenko 547212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 548212a251cSArtem Tamazov switch (Width) { 549212a251cSArtem Tamazov default: // fall 5504bd72361SMatt Arsenault case OPW32: 5514bd72361SMatt Arsenault case OPW16: 5529be7b0d4SMatt Arsenault case OPWV216: 5534bd72361SMatt Arsenault return SGPR_32RegClassID; 554212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 555212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 556212a251cSArtem Tamazov } 557212a251cSArtem Tamazov } 558212a251cSArtem Tamazov 559212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 560212a251cSArtem Tamazov using namespace AMDGPU; 561c8fbf6ffSEugene Zelenko 562212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 563212a251cSArtem Tamazov switch (Width) { 564212a251cSArtem Tamazov default: // fall 5654bd72361SMatt Arsenault case OPW32: 5664bd72361SMatt Arsenault case OPW16: 5679be7b0d4SMatt Arsenault case OPWV216: 5684bd72361SMatt Arsenault return TTMP_32RegClassID; 569212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 570212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 571212a251cSArtem Tamazov } 572212a251cSArtem Tamazov } 573212a251cSArtem Tamazov 574212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 575212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 576c8fbf6ffSEugene Zelenko 577ac106addSNikolay Haustov assert(Val < 512); // enum9 578ac106addSNikolay Haustov 579212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 580212a251cSArtem Tamazov return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN); 581212a251cSArtem Tamazov } 582b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 583b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 584212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 585212a251cSArtem Tamazov } 586212a251cSArtem Tamazov if (TTMP_MIN <= Val && Val <= TTMP_MAX) { 587212a251cSArtem Tamazov return createSRegOperand(getTtmpClassId(Width), Val - TTMP_MIN); 588212a251cSArtem Tamazov } 589ac106addSNikolay Haustov 590212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 591ac106addSNikolay Haustov return decodeIntImmed(Val); 592ac106addSNikolay Haustov 593212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 5944bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 595ac106addSNikolay Haustov 596212a251cSArtem Tamazov if (Val == LITERAL_CONST) 597ac106addSNikolay Haustov return decodeLiteralConstant(); 598ac106addSNikolay Haustov 5994bd72361SMatt Arsenault switch (Width) { 6004bd72361SMatt Arsenault case OPW32: 6014bd72361SMatt Arsenault case OPW16: 6029be7b0d4SMatt Arsenault case OPWV216: 6034bd72361SMatt Arsenault return decodeSpecialReg32(Val); 6044bd72361SMatt Arsenault case OPW64: 6054bd72361SMatt Arsenault return decodeSpecialReg64(Val); 6064bd72361SMatt Arsenault default: 6074bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 6084bd72361SMatt Arsenault } 609ac106addSNikolay Haustov } 610ac106addSNikolay Haustov 611ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 612ac106addSNikolay Haustov using namespace AMDGPU; 613c8fbf6ffSEugene Zelenko 614e1818af8STom Stellard switch (Val) { 615ac106addSNikolay Haustov case 102: return createRegOperand(getMCReg(FLAT_SCR_LO, STI)); 616ac106addSNikolay Haustov case 103: return createRegOperand(getMCReg(FLAT_SCR_HI, STI)); 617e1818af8STom Stellard // ToDo: no support for xnack_mask_lo/_hi register 618e1818af8STom Stellard case 104: 619ac106addSNikolay Haustov case 105: break; 620ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 621ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 622212a251cSArtem Tamazov case 108: return createRegOperand(TBA_LO); 623212a251cSArtem Tamazov case 109: return createRegOperand(TBA_HI); 624212a251cSArtem Tamazov case 110: return createRegOperand(TMA_LO); 625212a251cSArtem Tamazov case 111: return createRegOperand(TMA_HI); 626ac106addSNikolay Haustov case 124: return createRegOperand(M0); 627ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 628ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 629a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 630a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 631a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 632a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 633a3b3b489SMatt Arsenault // TODO: SRC_POPS_EXITING_WAVE_ID 634e1818af8STom Stellard // ToDo: no support for vccz register 635ac106addSNikolay Haustov case 251: break; 636e1818af8STom Stellard // ToDo: no support for execz register 637ac106addSNikolay Haustov case 252: break; 638ac106addSNikolay Haustov case 253: return createRegOperand(SCC); 639ac106addSNikolay Haustov default: break; 640e1818af8STom Stellard } 641ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 642e1818af8STom Stellard } 643e1818af8STom Stellard 644ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 645161a158eSNikolay Haustov using namespace AMDGPU; 646c8fbf6ffSEugene Zelenko 647161a158eSNikolay Haustov switch (Val) { 648ac106addSNikolay Haustov case 102: return createRegOperand(getMCReg(FLAT_SCR, STI)); 649ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 650212a251cSArtem Tamazov case 108: return createRegOperand(TBA); 651212a251cSArtem Tamazov case 110: return createRegOperand(TMA); 652ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 653ac106addSNikolay Haustov default: break; 654161a158eSNikolay Haustov } 655ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 656161a158eSNikolay Haustov } 657161a158eSNikolay Haustov 658549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 659363f47a2SSam Kolton unsigned Val) const { 660363f47a2SSam Kolton using namespace AMDGPU::SDWA; 661363f47a2SSam Kolton 662549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 663a179d25bSSam Kolton // XXX: static_cast<int> is needed to avoid stupid warning: 664a179d25bSSam Kolton // compare with unsigned is always true 665a179d25bSSam Kolton if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) && 666363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 667363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 668363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 669363f47a2SSam Kolton } 670363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 671363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_SGPR_MAX) { 672363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 673363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 674363f47a2SSam Kolton } 675363f47a2SSam Kolton 676363f47a2SSam Kolton return decodeSpecialReg32(Val - SDWA9EncValues::SRC_SGPR_MIN); 677549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 678549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 679549c89d2SSam Kolton } 680549c89d2SSam Kolton llvm_unreachable("unsupported target"); 681363f47a2SSam Kolton } 682363f47a2SSam Kolton 683549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 684549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 685363f47a2SSam Kolton } 686363f47a2SSam Kolton 687549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 688549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 689363f47a2SSam Kolton } 690363f47a2SSam Kolton 691549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 692363f47a2SSam Kolton using namespace AMDGPU::SDWA; 693363f47a2SSam Kolton 694549c89d2SSam Kolton assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] && 695549c89d2SSam Kolton "SDWAVopcDst should be present only on GFX9"); 696363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 697363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 698363f47a2SSam Kolton if (Val > AMDGPU::EncValues::SGPR_MAX) { 699363f47a2SSam Kolton return decodeSpecialReg64(Val); 700363f47a2SSam Kolton } else { 701363f47a2SSam Kolton return createSRegOperand(getSgprClassId(OPW64), Val); 702363f47a2SSam Kolton } 703363f47a2SSam Kolton } else { 704363f47a2SSam Kolton return createRegOperand(AMDGPU::VCC); 705363f47a2SSam Kolton } 706363f47a2SSam Kolton } 707363f47a2SSam Kolton 7083381d7a2SSam Kolton //===----------------------------------------------------------------------===// 7093381d7a2SSam Kolton // AMDGPUSymbolizer 7103381d7a2SSam Kolton //===----------------------------------------------------------------------===// 7113381d7a2SSam Kolton 7123381d7a2SSam Kolton // Try to find symbol name for specified label 7133381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 7143381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 7153381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 7163381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 717c8fbf6ffSEugene Zelenko using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>; 718c8fbf6ffSEugene Zelenko using SectionSymbolsTy = std::vector<SymbolInfoTy>; 7193381d7a2SSam Kolton 7203381d7a2SSam Kolton if (!IsBranch) { 7213381d7a2SSam Kolton return false; 7223381d7a2SSam Kolton } 7233381d7a2SSam Kolton 7243381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 7253381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 7263381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 7273381d7a2SSam Kolton return std::get<0>(Val) == static_cast<uint64_t>(Value) 7283381d7a2SSam Kolton && std::get<2>(Val) == ELF::STT_NOTYPE; 7293381d7a2SSam Kolton }); 7303381d7a2SSam Kolton if (Result != Symbols->end()) { 7313381d7a2SSam Kolton auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result)); 7323381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 7333381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 7343381d7a2SSam Kolton return true; 7353381d7a2SSam Kolton } 7363381d7a2SSam Kolton return false; 7373381d7a2SSam Kolton } 7383381d7a2SSam Kolton 73992b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 74092b355b1SMatt Arsenault int64_t Value, 74192b355b1SMatt Arsenault uint64_t Address) { 74292b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 74392b355b1SMatt Arsenault } 74492b355b1SMatt Arsenault 7453381d7a2SSam Kolton //===----------------------------------------------------------------------===// 7463381d7a2SSam Kolton // Initialization 7473381d7a2SSam Kolton //===----------------------------------------------------------------------===// 7483381d7a2SSam Kolton 7493381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 7503381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 7513381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 7523381d7a2SSam Kolton void *DisInfo, 7533381d7a2SSam Kolton MCContext *Ctx, 7543381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 7553381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 7563381d7a2SSam Kolton } 7573381d7a2SSam Kolton 758e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 759e1818af8STom Stellard const MCSubtargetInfo &STI, 760e1818af8STom Stellard MCContext &Ctx) { 761e1818af8STom Stellard return new AMDGPUDisassembler(STI, Ctx); 762e1818af8STom Stellard } 763e1818af8STom Stellard 764e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() { 765f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 766f42454b9SMehdi Amini createAMDGPUDisassembler); 767f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 768f42454b9SMehdi Amini createAMDGPUSymbolizer); 769e1818af8STom Stellard } 770