1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
2e1818af8STom Stellard //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6e1818af8STom Stellard //
7e1818af8STom Stellard //===----------------------------------------------------------------------===//
8e1818af8STom Stellard //
9e1818af8STom Stellard //===----------------------------------------------------------------------===//
10e1818af8STom Stellard //
11e1818af8STom Stellard /// \file
12e1818af8STom Stellard ///
13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
14e1818af8STom Stellard //
15e1818af8STom Stellard //===----------------------------------------------------------------------===//
16e1818af8STom Stellard 
17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
18e1818af8STom Stellard 
19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h"
20e1818af8STom Stellard #include "AMDGPU.h"
21c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
22212a251cSArtem Tamazov #include "SIDefines.h"
238ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h"
24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h"
26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h"
27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h"
28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h"
29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h"
30ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h"
31ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h"
33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h"
34e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h"
35e1818af8STom Stellard #include "llvm/MC/MCInst.h"
36e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h"
37ac106addSNikolay Haustov #include "llvm/Support/Endian.h"
38c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h"
39c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h"
40e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h"
41c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h"
42c8fbf6ffSEugene Zelenko #include <algorithm>
43c8fbf6ffSEugene Zelenko #include <cassert>
44c8fbf6ffSEugene Zelenko #include <cstddef>
45c8fbf6ffSEugene Zelenko #include <cstdint>
46c8fbf6ffSEugene Zelenko #include <iterator>
47c8fbf6ffSEugene Zelenko #include <tuple>
48c8fbf6ffSEugene Zelenko #include <vector>
49e1818af8STom Stellard 
50e1818af8STom Stellard using namespace llvm;
51e1818af8STom Stellard 
52e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
53e1818af8STom Stellard 
5433d806a5SStanislav Mekhanoshin #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \
5533d806a5SStanislav Mekhanoshin                             : AMDGPU::EncValues::SGPR_MAX_SI)
5633d806a5SStanislav Mekhanoshin 
57c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
58e1818af8STom Stellard 
59ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI,
60ca64ef20SMatt Arsenault                                        MCContext &Ctx,
61ca64ef20SMatt Arsenault                                        MCInstrInfo const *MCII) :
62ca64ef20SMatt Arsenault   MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()),
63418e23e3SMatt Arsenault   TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) {
64418e23e3SMatt Arsenault 
65418e23e3SMatt Arsenault   // ToDo: AMDGPUDisassembler supports only VI ISA.
66418e23e3SMatt Arsenault   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10())
67418e23e3SMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
68418e23e3SMatt Arsenault }
69ca64ef20SMatt Arsenault 
70ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
71ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
72ac106addSNikolay Haustov   Inst.addOperand(Opnd);
73ac106addSNikolay Haustov   return Opnd.isValid() ?
74ac106addSNikolay Haustov     MCDisassembler::Success :
75de56a890SStanislav Mekhanoshin     MCDisassembler::Fail;
76e1818af8STom Stellard }
77e1818af8STom Stellard 
78549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
79549c89d2SSam Kolton                                 uint16_t NameIdx) {
80549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
81549c89d2SSam Kolton   if (OpIdx != -1) {
82549c89d2SSam Kolton     auto I = MI.begin();
83549c89d2SSam Kolton     std::advance(I, OpIdx);
84549c89d2SSam Kolton     MI.insert(I, Op);
85549c89d2SSam Kolton   }
86549c89d2SSam Kolton   return OpIdx;
87549c89d2SSam Kolton }
88549c89d2SSam Kolton 
893381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
903381d7a2SSam Kolton                                        uint64_t Addr, const void *Decoder) {
913381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
923381d7a2SSam Kolton 
93efec1396SScott Linder   // Our branches take a simm16, but we need two extra bits to account for the
94efec1396SScott Linder   // factor of 4.
953381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
963381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
973381d7a2SSam Kolton 
983381d7a2SSam Kolton   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
993381d7a2SSam Kolton     return MCDisassembler::Success;
1003381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
1013381d7a2SSam Kolton }
1023381d7a2SSam Kolton 
1035998baccSDmitry Preobrazhensky static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm,
1045998baccSDmitry Preobrazhensky                                      uint64_t Addr, const void *Decoder) {
1055998baccSDmitry Preobrazhensky   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1065998baccSDmitry Preobrazhensky   int64_t Offset;
1075998baccSDmitry Preobrazhensky   if (DAsm->isVI()) {         // VI supports 20-bit unsigned offsets.
1085998baccSDmitry Preobrazhensky     Offset = Imm & 0xFFFFF;
1095998baccSDmitry Preobrazhensky   } else {                    // GFX9+ supports 21-bit signed offsets.
1105998baccSDmitry Preobrazhensky     Offset = SignExtend64<21>(Imm);
1115998baccSDmitry Preobrazhensky   }
1125998baccSDmitry Preobrazhensky   return addOperand(Inst, MCOperand::createImm(Offset));
1135998baccSDmitry Preobrazhensky }
1145998baccSDmitry Preobrazhensky 
1150846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val,
1160846c125SStanislav Mekhanoshin                                   uint64_t Addr, const void *Decoder) {
1170846c125SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1180846c125SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeBoolReg(Val));
1190846c125SStanislav Mekhanoshin }
1200846c125SStanislav Mekhanoshin 
121363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \
122363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \
123ac106addSNikolay Haustov                                        unsigned Imm, \
124ac106addSNikolay Haustov                                        uint64_t /*Addr*/, \
125ac106addSNikolay Haustov                                        const void *Decoder) { \
126ac106addSNikolay Haustov   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
127363f47a2SSam Kolton   return addOperand(Inst, DAsm->DecoderName(Imm)); \
128e1818af8STom Stellard }
129e1818af8STom Stellard 
130363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
131363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
132e1818af8STom Stellard 
133363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
1346023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32)
135363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
136363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
13730fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128)
138e1818af8STom Stellard 
139363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
140363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
141363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
142e1818af8STom Stellard 
143363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
144363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
145ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
1466023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32)
147363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
148363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
149363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
150363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
151363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
152e1818af8STom Stellard 
15350d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32)
15450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128)
15550d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512)
15650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024)
15750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32)
15850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64)
15950d7f464SStanislav Mekhanoshin 
1604bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
1614bd72361SMatt Arsenault                                          unsigned Imm,
1624bd72361SMatt Arsenault                                          uint64_t Addr,
1634bd72361SMatt Arsenault                                          const void *Decoder) {
1644bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1654bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1664bd72361SMatt Arsenault }
1674bd72361SMatt Arsenault 
1689be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
1699be7b0d4SMatt Arsenault                                          unsigned Imm,
1709be7b0d4SMatt Arsenault                                          uint64_t Addr,
1719be7b0d4SMatt Arsenault                                          const void *Decoder) {
1729be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1739be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1749be7b0d4SMatt Arsenault }
1759be7b0d4SMatt Arsenault 
1769e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst,
1779e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1789e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1799e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1809e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1819e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1829e77d0c6SStanislav Mekhanoshin }
1839e77d0c6SStanislav Mekhanoshin 
1849e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst,
1859e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1869e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1879e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1889e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1899e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm));
1909e77d0c6SStanislav Mekhanoshin }
1919e77d0c6SStanislav Mekhanoshin 
19250d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst,
19350d7f464SStanislav Mekhanoshin                                            unsigned Imm,
19450d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
19550d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
19650d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
19750d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512));
19850d7f464SStanislav Mekhanoshin }
19950d7f464SStanislav Mekhanoshin 
20050d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst,
20150d7f464SStanislav Mekhanoshin                                            unsigned Imm,
20250d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
20350d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
20450d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
20550d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512));
20650d7f464SStanislav Mekhanoshin }
20750d7f464SStanislav Mekhanoshin 
20850d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst,
20950d7f464SStanislav Mekhanoshin                                             unsigned Imm,
21050d7f464SStanislav Mekhanoshin                                             uint64_t Addr,
21150d7f464SStanislav Mekhanoshin                                             const void *Decoder) {
21250d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
21350d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512));
21450d7f464SStanislav Mekhanoshin }
21550d7f464SStanislav Mekhanoshin 
2169e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst,
2179e77d0c6SStanislav Mekhanoshin                                           unsigned Imm,
2189e77d0c6SStanislav Mekhanoshin                                           uint64_t Addr,
2199e77d0c6SStanislav Mekhanoshin                                           const void *Decoder) {
2209e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
2219e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm));
2229e77d0c6SStanislav Mekhanoshin }
2239e77d0c6SStanislav Mekhanoshin 
22450d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst,
22550d7f464SStanislav Mekhanoshin                                          unsigned Imm,
22650d7f464SStanislav Mekhanoshin                                          uint64_t Addr,
22750d7f464SStanislav Mekhanoshin                                          const void *Decoder) {
22850d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
22950d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm));
23050d7f464SStanislav Mekhanoshin }
23150d7f464SStanislav Mekhanoshin 
232549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
233549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
234363f47a2SSam Kolton 
235549c89d2SSam Kolton DECODE_SDWA(Src32)
236549c89d2SSam Kolton DECODE_SDWA(Src16)
237549c89d2SSam Kolton DECODE_SDWA(VopcDst)
238363f47a2SSam Kolton 
239e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
240e1818af8STom Stellard 
241e1818af8STom Stellard //===----------------------------------------------------------------------===//
242e1818af8STom Stellard //
243e1818af8STom Stellard //===----------------------------------------------------------------------===//
244e1818af8STom Stellard 
2451048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
2461048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
2471048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
2481048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
249ac106addSNikolay Haustov   return Res;
250ac106addSNikolay Haustov }
251ac106addSNikolay Haustov 
252ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
253ac106addSNikolay Haustov                                                MCInst &MI,
254ac106addSNikolay Haustov                                                uint64_t Inst,
255ac106addSNikolay Haustov                                                uint64_t Address) const {
256ac106addSNikolay Haustov   assert(MI.getOpcode() == 0);
257ac106addSNikolay Haustov   assert(MI.getNumOperands() == 0);
258ac106addSNikolay Haustov   MCInst TmpInst;
259ce941c9cSDmitry Preobrazhensky   HasLiteral = false;
260ac106addSNikolay Haustov   const auto SavedBytes = Bytes;
261ac106addSNikolay Haustov   if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
262ac106addSNikolay Haustov     MI = TmpInst;
263ac106addSNikolay Haustov     return MCDisassembler::Success;
264ac106addSNikolay Haustov   }
265ac106addSNikolay Haustov   Bytes = SavedBytes;
266ac106addSNikolay Haustov   return MCDisassembler::Fail;
267ac106addSNikolay Haustov }
268ac106addSNikolay Haustov 
269245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) {
270245b5ba3SStanislav Mekhanoshin   using namespace llvm::AMDGPU::DPP;
271245b5ba3SStanislav Mekhanoshin   int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi);
272245b5ba3SStanislav Mekhanoshin   assert(FiIdx != -1);
273245b5ba3SStanislav Mekhanoshin   if ((unsigned)FiIdx >= MI.getNumOperands())
274245b5ba3SStanislav Mekhanoshin     return false;
275245b5ba3SStanislav Mekhanoshin   unsigned Fi = MI.getOperand(FiIdx).getImm();
276245b5ba3SStanislav Mekhanoshin   return Fi == DPP8_FI_0 || Fi == DPP8_FI_1;
277245b5ba3SStanislav Mekhanoshin }
278245b5ba3SStanislav Mekhanoshin 
279e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
280ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
281e1818af8STom Stellard                                                 uint64_t Address,
282e1818af8STom Stellard                                                 raw_ostream &CS) const {
283e1818af8STom Stellard   CommentStream = &CS;
284549c89d2SSam Kolton   bool IsSDWA = false;
285e1818af8STom Stellard 
286ca64ef20SMatt Arsenault   unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size());
287ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
288161a158eSNikolay Haustov 
289ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
290ac106addSNikolay Haustov   do {
291824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
292ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
2931048fb18SSam Kolton 
294c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
295c9bdcb75SSam Kolton     // encodings
2961048fb18SSam Kolton     if (Bytes.size() >= 8) {
2971048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
298245b5ba3SStanislav Mekhanoshin 
299*9ee272f1SStanislav Mekhanoshin       if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
300*9ee272f1SStanislav Mekhanoshin         Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address);
301*9ee272f1SStanislav Mekhanoshin         if (Res) {
302*9ee272f1SStanislav Mekhanoshin           if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8)
303*9ee272f1SStanislav Mekhanoshin               == -1)
304*9ee272f1SStanislav Mekhanoshin             break;
305*9ee272f1SStanislav Mekhanoshin           if (convertDPP8Inst(MI) == MCDisassembler::Success)
306*9ee272f1SStanislav Mekhanoshin             break;
307*9ee272f1SStanislav Mekhanoshin           MI = MCInst(); // clear
308*9ee272f1SStanislav Mekhanoshin         }
309*9ee272f1SStanislav Mekhanoshin       }
310*9ee272f1SStanislav Mekhanoshin 
311245b5ba3SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address);
312245b5ba3SStanislav Mekhanoshin       if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
313245b5ba3SStanislav Mekhanoshin         break;
314245b5ba3SStanislav Mekhanoshin 
315245b5ba3SStanislav Mekhanoshin       MI = MCInst(); // clear
316245b5ba3SStanislav Mekhanoshin 
3171048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
3181048fb18SSam Kolton       if (Res) break;
319c9bdcb75SSam Kolton 
320c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
321549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
322363f47a2SSam Kolton 
323363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
324549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
3250905870fSChangpeng Fang 
3268f3da70eSStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address);
3278f3da70eSStanislav Mekhanoshin       if (Res) { IsSDWA = true;  break; }
3288f3da70eSStanislav Mekhanoshin 
3290905870fSChangpeng Fang       if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
3300905870fSChangpeng Fang         Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
3310084adc5SMatt Arsenault         if (Res)
3320084adc5SMatt Arsenault           break;
3330084adc5SMatt Arsenault       }
3340084adc5SMatt Arsenault 
3350084adc5SMatt Arsenault       // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
3360084adc5SMatt Arsenault       // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
3370084adc5SMatt Arsenault       // table first so we print the correct name.
3380084adc5SMatt Arsenault       if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
3390084adc5SMatt Arsenault         Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
3400084adc5SMatt Arsenault         if (Res)
3410084adc5SMatt Arsenault           break;
3420905870fSChangpeng Fang       }
3431048fb18SSam Kolton     }
3441048fb18SSam Kolton 
3451048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
3461048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
3471048fb18SSam Kolton 
3481048fb18SSam Kolton     // Try decode 32-bit instruction
349ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3501048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
3515182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address);
352ac106addSNikolay Haustov     if (Res) break;
353e1818af8STom Stellard 
354ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
355ac106addSNikolay Haustov     if (Res) break;
356ac106addSNikolay Haustov 
357a0342dc9SDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
358a0342dc9SDmitry Preobrazhensky     if (Res) break;
359a0342dc9SDmitry Preobrazhensky 
360*9ee272f1SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
361*9ee272f1SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address);
362*9ee272f1SStanislav Mekhanoshin       if (Res) break;
363*9ee272f1SStanislav Mekhanoshin     }
364*9ee272f1SStanislav Mekhanoshin 
3658f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address);
3668f3da70eSStanislav Mekhanoshin     if (Res) break;
3678f3da70eSStanislav Mekhanoshin 
368ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3691048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
3705182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address);
371ac106addSNikolay Haustov     if (Res) break;
372ac106addSNikolay Haustov 
373ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
3741e32550dSDmitry Preobrazhensky     if (Res) break;
3751e32550dSDmitry Preobrazhensky 
3761e32550dSDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
3778f3da70eSStanislav Mekhanoshin     if (Res) break;
3788f3da70eSStanislav Mekhanoshin 
3798f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address);
380ac106addSNikolay Haustov   } while (false);
381ac106addSNikolay Haustov 
382678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
3838f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
3848f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 ||
385603a43fcSKonstantin Zhuravlyov               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ||
3868f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi ||
3878f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 ||
3888f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) {
389678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
390549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
391678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
392678e111eSMatt Arsenault   }
393678e111eSMatt Arsenault 
394cad7fa85SMatt Arsenault   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
395692560dcSStanislav Mekhanoshin     int VAddr0Idx =
396692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
397692560dcSStanislav Mekhanoshin     int RsrcIdx =
398692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
399692560dcSStanislav Mekhanoshin     unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1;
400692560dcSStanislav Mekhanoshin     if (VAddr0Idx >= 0 && NSAArgs > 0) {
401692560dcSStanislav Mekhanoshin       unsigned NSAWords = (NSAArgs + 3) / 4;
402692560dcSStanislav Mekhanoshin       if (Bytes.size() < 4 * NSAWords) {
403692560dcSStanislav Mekhanoshin         Res = MCDisassembler::Fail;
404692560dcSStanislav Mekhanoshin       } else {
405692560dcSStanislav Mekhanoshin         for (unsigned i = 0; i < NSAArgs; ++i) {
406692560dcSStanislav Mekhanoshin           MI.insert(MI.begin() + VAddr0Idx + 1 + i,
407692560dcSStanislav Mekhanoshin                     decodeOperand_VGPR_32(Bytes[i]));
408692560dcSStanislav Mekhanoshin         }
409692560dcSStanislav Mekhanoshin         Bytes = Bytes.slice(4 * NSAWords);
410692560dcSStanislav Mekhanoshin       }
411692560dcSStanislav Mekhanoshin     }
412692560dcSStanislav Mekhanoshin 
413692560dcSStanislav Mekhanoshin     if (Res)
414cad7fa85SMatt Arsenault       Res = convertMIMGInst(MI);
415cad7fa85SMatt Arsenault   }
416cad7fa85SMatt Arsenault 
417549c89d2SSam Kolton   if (Res && IsSDWA)
418549c89d2SSam Kolton     Res = convertSDWAInst(MI);
419549c89d2SSam Kolton 
4208f3da70eSStanislav Mekhanoshin   int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4218f3da70eSStanislav Mekhanoshin                                               AMDGPU::OpName::vdst_in);
4228f3da70eSStanislav Mekhanoshin   if (VDstIn_Idx != -1) {
4238f3da70eSStanislav Mekhanoshin     int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx,
4248f3da70eSStanislav Mekhanoshin                            MCOI::OperandConstraint::TIED_TO);
4258f3da70eSStanislav Mekhanoshin     if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx ||
4268f3da70eSStanislav Mekhanoshin          !MI.getOperand(VDstIn_Idx).isReg() ||
4278f3da70eSStanislav Mekhanoshin          MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) {
4288f3da70eSStanislav Mekhanoshin       if (MI.getNumOperands() > (unsigned)VDstIn_Idx)
4298f3da70eSStanislav Mekhanoshin         MI.erase(&MI.getOperand(VDstIn_Idx));
4308f3da70eSStanislav Mekhanoshin       insertNamedMCOperand(MI,
4318f3da70eSStanislav Mekhanoshin         MCOperand::createReg(MI.getOperand(Tied).getReg()),
4328f3da70eSStanislav Mekhanoshin         AMDGPU::OpName::vdst_in);
4338f3da70eSStanislav Mekhanoshin     }
4348f3da70eSStanislav Mekhanoshin   }
4358f3da70eSStanislav Mekhanoshin 
4367116e896STim Corringham   // if the opcode was not recognized we'll assume a Size of 4 bytes
4377116e896STim Corringham   // (unless there are fewer bytes left)
4387116e896STim Corringham   Size = Res ? (MaxInstBytesNum - Bytes.size())
4397116e896STim Corringham              : std::min((size_t)4, Bytes_.size());
440ac106addSNikolay Haustov   return Res;
441161a158eSNikolay Haustov }
442e1818af8STom Stellard 
443549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
4448f3da70eSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
4458f3da70eSStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
446549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
447549c89d2SSam Kolton       // VOPC - insert clamp
448549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
449549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
450549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
451549c89d2SSam Kolton     if (SDst != -1) {
452549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
453ac2b0264SDmitry Preobrazhensky       insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
454549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
455549c89d2SSam Kolton     } else {
456549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
457549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
458549c89d2SSam Kolton     }
459549c89d2SSam Kolton   }
460549c89d2SSam Kolton   return MCDisassembler::Success;
461549c89d2SSam Kolton }
462549c89d2SSam Kolton 
463245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const {
464245b5ba3SStanislav Mekhanoshin   unsigned Opc = MI.getOpcode();
465245b5ba3SStanislav Mekhanoshin   unsigned DescNumOps = MCII->get(Opc).getNumOperands();
466245b5ba3SStanislav Mekhanoshin 
467245b5ba3SStanislav Mekhanoshin   // Insert dummy unused src modifiers.
468245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
469245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1)
470245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
471245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src0_modifiers);
472245b5ba3SStanislav Mekhanoshin 
473245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
474245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1)
475245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
476245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src1_modifiers);
477245b5ba3SStanislav Mekhanoshin 
478245b5ba3SStanislav Mekhanoshin   return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail;
479245b5ba3SStanislav Mekhanoshin }
480245b5ba3SStanislav Mekhanoshin 
481692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about
482692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it
483692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so.
484cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
485da4a7c01SDmitry Preobrazhensky 
4860b4eb1eaSDmitry Preobrazhensky   int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4870b4eb1eaSDmitry Preobrazhensky                                            AMDGPU::OpName::vdst);
4880b4eb1eaSDmitry Preobrazhensky 
489cad7fa85SMatt Arsenault   int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
490cad7fa85SMatt Arsenault                                             AMDGPU::OpName::vdata);
491692560dcSStanislav Mekhanoshin   int VAddr0Idx =
492692560dcSStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
493cad7fa85SMatt Arsenault   int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
494cad7fa85SMatt Arsenault                                             AMDGPU::OpName::dmask);
4950b4eb1eaSDmitry Preobrazhensky 
4960a1ff464SDmitry Preobrazhensky   int TFEIdx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4970a1ff464SDmitry Preobrazhensky                                             AMDGPU::OpName::tfe);
498f2674319SNicolai Haehnle   int D16Idx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
499f2674319SNicolai Haehnle                                             AMDGPU::OpName::d16);
5000a1ff464SDmitry Preobrazhensky 
5010b4eb1eaSDmitry Preobrazhensky   assert(VDataIdx != -1);
5020b4eb1eaSDmitry Preobrazhensky   assert(DMaskIdx != -1);
5030a1ff464SDmitry Preobrazhensky   assert(TFEIdx != -1);
5040b4eb1eaSDmitry Preobrazhensky 
505692560dcSStanislav Mekhanoshin   const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode());
506da4a7c01SDmitry Preobrazhensky   bool IsAtomic = (VDstIdx != -1);
507f2674319SNicolai Haehnle   bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4;
5080b4eb1eaSDmitry Preobrazhensky 
509692560dcSStanislav Mekhanoshin   bool IsNSA = false;
510692560dcSStanislav Mekhanoshin   unsigned AddrSize = Info->VAddrDwords;
511cad7fa85SMatt Arsenault 
512692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
513692560dcSStanislav Mekhanoshin     unsigned DimIdx =
514692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim);
515692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
516692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode);
517692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGDimInfo *Dim =
518692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm());
519692560dcSStanislav Mekhanoshin 
520692560dcSStanislav Mekhanoshin     AddrSize = BaseOpcode->NumExtraArgs +
521692560dcSStanislav Mekhanoshin                (BaseOpcode->Gradients ? Dim->NumGradients : 0) +
522692560dcSStanislav Mekhanoshin                (BaseOpcode->Coordinates ? Dim->NumCoords : 0) +
523692560dcSStanislav Mekhanoshin                (BaseOpcode->LodOrClampOrMip ? 1 : 0);
524692560dcSStanislav Mekhanoshin     IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA;
525692560dcSStanislav Mekhanoshin     if (!IsNSA) {
526692560dcSStanislav Mekhanoshin       if (AddrSize > 8)
527692560dcSStanislav Mekhanoshin         AddrSize = 16;
528692560dcSStanislav Mekhanoshin       else if (AddrSize > 4)
529692560dcSStanislav Mekhanoshin         AddrSize = 8;
530692560dcSStanislav Mekhanoshin     } else {
531692560dcSStanislav Mekhanoshin       if (AddrSize > Info->VAddrDwords) {
532692560dcSStanislav Mekhanoshin         // The NSA encoding does not contain enough operands for the combination
533692560dcSStanislav Mekhanoshin         // of base opcode / dimension. Should this be an error?
5340a1ff464SDmitry Preobrazhensky         return MCDisassembler::Success;
535692560dcSStanislav Mekhanoshin       }
536692560dcSStanislav Mekhanoshin     }
537692560dcSStanislav Mekhanoshin   }
538692560dcSStanislav Mekhanoshin 
539692560dcSStanislav Mekhanoshin   unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
540692560dcSStanislav Mekhanoshin   unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u);
5410a1ff464SDmitry Preobrazhensky 
542f2674319SNicolai Haehnle   bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm();
5430a1ff464SDmitry Preobrazhensky   if (D16 && AMDGPU::hasPackedD16(STI)) {
5440a1ff464SDmitry Preobrazhensky     DstSize = (DstSize + 1) / 2;
5450a1ff464SDmitry Preobrazhensky   }
5460a1ff464SDmitry Preobrazhensky 
5470a1ff464SDmitry Preobrazhensky   // FIXME: Add tfe support
5480a1ff464SDmitry Preobrazhensky   if (MI.getOperand(TFEIdx).getImm())
549cad7fa85SMatt Arsenault     return MCDisassembler::Success;
550cad7fa85SMatt Arsenault 
551692560dcSStanislav Mekhanoshin   if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords)
552f2674319SNicolai Haehnle     return MCDisassembler::Success;
553692560dcSStanislav Mekhanoshin 
554692560dcSStanislav Mekhanoshin   int NewOpcode =
555692560dcSStanislav Mekhanoshin       AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize);
5560ab200b6SNicolai Haehnle   if (NewOpcode == -1)
5570ab200b6SNicolai Haehnle     return MCDisassembler::Success;
5580b4eb1eaSDmitry Preobrazhensky 
559692560dcSStanislav Mekhanoshin   // Widen the register to the correct number of enabled channels.
560692560dcSStanislav Mekhanoshin   unsigned NewVdata = AMDGPU::NoRegister;
561692560dcSStanislav Mekhanoshin   if (DstSize != Info->VDataDwords) {
562692560dcSStanislav Mekhanoshin     auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
563cad7fa85SMatt Arsenault 
5640b4eb1eaSDmitry Preobrazhensky     // Get first subregister of VData
565cad7fa85SMatt Arsenault     unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
5660b4eb1eaSDmitry Preobrazhensky     unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
5670b4eb1eaSDmitry Preobrazhensky     Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
5680b4eb1eaSDmitry Preobrazhensky 
569692560dcSStanislav Mekhanoshin     NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
570692560dcSStanislav Mekhanoshin                                        &MRI.getRegClass(DataRCID));
571cad7fa85SMatt Arsenault     if (NewVdata == AMDGPU::NoRegister) {
572cad7fa85SMatt Arsenault       // It's possible to encode this such that the low register + enabled
573cad7fa85SMatt Arsenault       // components exceeds the register count.
574cad7fa85SMatt Arsenault       return MCDisassembler::Success;
575cad7fa85SMatt Arsenault     }
576692560dcSStanislav Mekhanoshin   }
577692560dcSStanislav Mekhanoshin 
578692560dcSStanislav Mekhanoshin   unsigned NewVAddr0 = AMDGPU::NoRegister;
579692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA &&
580692560dcSStanislav Mekhanoshin       AddrSize != Info->VAddrDwords) {
581692560dcSStanislav Mekhanoshin     unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg();
582692560dcSStanislav Mekhanoshin     unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0);
583692560dcSStanislav Mekhanoshin     VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0;
584692560dcSStanislav Mekhanoshin 
585692560dcSStanislav Mekhanoshin     auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass;
586692560dcSStanislav Mekhanoshin     NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0,
587692560dcSStanislav Mekhanoshin                                         &MRI.getRegClass(AddrRCID));
588692560dcSStanislav Mekhanoshin     if (NewVAddr0 == AMDGPU::NoRegister)
589692560dcSStanislav Mekhanoshin       return MCDisassembler::Success;
590692560dcSStanislav Mekhanoshin   }
591cad7fa85SMatt Arsenault 
592cad7fa85SMatt Arsenault   MI.setOpcode(NewOpcode);
593692560dcSStanislav Mekhanoshin 
594692560dcSStanislav Mekhanoshin   if (NewVdata != AMDGPU::NoRegister) {
595cad7fa85SMatt Arsenault     MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
5960b4eb1eaSDmitry Preobrazhensky 
597da4a7c01SDmitry Preobrazhensky     if (IsAtomic) {
5980b4eb1eaSDmitry Preobrazhensky       // Atomic operations have an additional operand (a copy of data)
5990b4eb1eaSDmitry Preobrazhensky       MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
6000b4eb1eaSDmitry Preobrazhensky     }
601692560dcSStanislav Mekhanoshin   }
602692560dcSStanislav Mekhanoshin 
603692560dcSStanislav Mekhanoshin   if (NewVAddr0 != AMDGPU::NoRegister) {
604692560dcSStanislav Mekhanoshin     MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0);
605692560dcSStanislav Mekhanoshin   } else if (IsNSA) {
606692560dcSStanislav Mekhanoshin     assert(AddrSize <= Info->VAddrDwords);
607692560dcSStanislav Mekhanoshin     MI.erase(MI.begin() + VAddr0Idx + AddrSize,
608692560dcSStanislav Mekhanoshin              MI.begin() + VAddr0Idx + Info->VAddrDwords);
609692560dcSStanislav Mekhanoshin   }
6100b4eb1eaSDmitry Preobrazhensky 
611cad7fa85SMatt Arsenault   return MCDisassembler::Success;
612cad7fa85SMatt Arsenault }
613cad7fa85SMatt Arsenault 
614ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
615ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
616ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
617e1818af8STom Stellard }
618e1818af8STom Stellard 
619ac106addSNikolay Haustov inline
620ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
621ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
622ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
623ac106addSNikolay Haustov 
624ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
625ac106addSNikolay Haustov   // return MCOperand::createError(V);
626ac106addSNikolay Haustov   return MCOperand();
627ac106addSNikolay Haustov }
628ac106addSNikolay Haustov 
629ac106addSNikolay Haustov inline
630ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
631ac2b0264SDmitry Preobrazhensky   return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
632ac106addSNikolay Haustov }
633ac106addSNikolay Haustov 
634ac106addSNikolay Haustov inline
635ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
636ac106addSNikolay Haustov                                                unsigned Val) const {
637ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
638ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
639ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
640ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
641ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
642ac106addSNikolay Haustov }
643ac106addSNikolay Haustov 
644ac106addSNikolay Haustov inline
645ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
646ac106addSNikolay Haustov                                                 unsigned Val) const {
647ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
648ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
649ac106addSNikolay Haustov   int shift = 0;
650ac106addSNikolay Haustov   switch (SRegClassID) {
651ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
652212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
653212a251cSArtem Tamazov     break;
654ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
655212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
656212a251cSArtem Tamazov     shift = 1;
657212a251cSArtem Tamazov     break;
658212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
659212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
660ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
661ac106addSNikolay Haustov   // this bundle?
66227134953SDmitry Preobrazhensky   case AMDGPU::SGPR_256RegClassID:
66327134953SDmitry Preobrazhensky   case AMDGPU::TTMP_256RegClassID:
664ac106addSNikolay Haustov     // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
665ac106addSNikolay Haustov   // this bundle?
66627134953SDmitry Preobrazhensky   case AMDGPU::SGPR_512RegClassID:
66727134953SDmitry Preobrazhensky   case AMDGPU::TTMP_512RegClassID:
668212a251cSArtem Tamazov     shift = 2;
669212a251cSArtem Tamazov     break;
670ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
671ac106addSNikolay Haustov   // this bundle?
672212a251cSArtem Tamazov   default:
67392b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
674ac106addSNikolay Haustov   }
67592b355b1SMatt Arsenault 
67692b355b1SMatt Arsenault   if (Val % (1 << shift)) {
677ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
678ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
67992b355b1SMatt Arsenault   }
68092b355b1SMatt Arsenault 
681ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
682ac106addSNikolay Haustov }
683ac106addSNikolay Haustov 
684ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
685212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
686ac106addSNikolay Haustov }
687ac106addSNikolay Haustov 
688ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
689212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
690ac106addSNikolay Haustov }
691ac106addSNikolay Haustov 
69230fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
69330fc5239SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val);
69430fc5239SDmitry Preobrazhensky }
69530fc5239SDmitry Preobrazhensky 
6964bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
6974bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
6984bd72361SMatt Arsenault }
6994bd72361SMatt Arsenault 
7009be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
7019be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
7029be7b0d4SMatt Arsenault }
7039be7b0d4SMatt Arsenault 
704ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
705cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
706cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
707cb540bc0SMatt Arsenault   // high bit.
708cb540bc0SMatt Arsenault   Val &= 255;
709cb540bc0SMatt Arsenault 
710ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
711ac106addSNikolay Haustov }
712ac106addSNikolay Haustov 
7136023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const {
7146023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
7156023d599SDmitry Preobrazhensky }
7166023d599SDmitry Preobrazhensky 
7179e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const {
7189e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255);
7199e77d0c6SStanislav Mekhanoshin }
7209e77d0c6SStanislav Mekhanoshin 
7219e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const {
7229e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255);
7239e77d0c6SStanislav Mekhanoshin }
7249e77d0c6SStanislav Mekhanoshin 
7259e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const {
7269e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255);
7279e77d0c6SStanislav Mekhanoshin }
7289e77d0c6SStanislav Mekhanoshin 
7299e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const {
7309e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255);
7319e77d0c6SStanislav Mekhanoshin }
7329e77d0c6SStanislav Mekhanoshin 
7339e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const {
7349e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW32, Val);
7359e77d0c6SStanislav Mekhanoshin }
7369e77d0c6SStanislav Mekhanoshin 
7379e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const {
7389e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW64, Val);
7399e77d0c6SStanislav Mekhanoshin }
7409e77d0c6SStanislav Mekhanoshin 
741ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
742ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
743ac106addSNikolay Haustov }
744ac106addSNikolay Haustov 
745ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
746ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
747ac106addSNikolay Haustov }
748ac106addSNikolay Haustov 
749ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
750ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
751ac106addSNikolay Haustov }
752ac106addSNikolay Haustov 
7539e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const {
7549e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_256RegClassID, Val);
7559e77d0c6SStanislav Mekhanoshin }
7569e77d0c6SStanislav Mekhanoshin 
7579e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const {
7589e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_512RegClassID, Val);
7599e77d0c6SStanislav Mekhanoshin }
7609e77d0c6SStanislav Mekhanoshin 
761ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
762ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
763ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
764ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
765212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
766ac106addSNikolay Haustov }
767ac106addSNikolay Haustov 
768640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
769640c44b8SMatt Arsenault   unsigned Val) const {
770640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
77138e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
77238e496b1SArtem Tamazov }
77338e496b1SArtem Tamazov 
774ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
775ca7b0a17SMatt Arsenault   unsigned Val) const {
776ca7b0a17SMatt Arsenault   // SReg_32_XM0 is SReg_32 without EXEC_HI
777ca7b0a17SMatt Arsenault   return decodeOperand_SReg_32(Val);
778ca7b0a17SMatt Arsenault }
779ca7b0a17SMatt Arsenault 
7806023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const {
7816023d599SDmitry Preobrazhensky   // table-gen generated disassembler doesn't care about operand types
7826023d599SDmitry Preobrazhensky   // leaving only registry class so SSrc_32 operand turns into SReg_32
7836023d599SDmitry Preobrazhensky   // and therefore we accept immediates and literals here as well
7846023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
7856023d599SDmitry Preobrazhensky }
7866023d599SDmitry Preobrazhensky 
787ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
788640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
789640c44b8SMatt Arsenault }
790640c44b8SMatt Arsenault 
791640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
792212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
793ac106addSNikolay Haustov }
794ac106addSNikolay Haustov 
795ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
796212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
797ac106addSNikolay Haustov }
798ac106addSNikolay Haustov 
799ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
80027134953SDmitry Preobrazhensky   return decodeDstOp(OPW256, Val);
801ac106addSNikolay Haustov }
802ac106addSNikolay Haustov 
803ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
80427134953SDmitry Preobrazhensky   return decodeDstOp(OPW512, Val);
805ac106addSNikolay Haustov }
806ac106addSNikolay Haustov 
807ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
808ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
809ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
810ac106addSNikolay Haustov   // ToDo: deal with float/double constants
811ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
812ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
813ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
814ac106addSNikolay Haustov                         Twine(Bytes.size()));
815ce941c9cSDmitry Preobrazhensky     }
816ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
817ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
818ce941c9cSDmitry Preobrazhensky   }
819ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
820ac106addSNikolay Haustov }
821ac106addSNikolay Haustov 
822ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
823212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
824c8fbf6ffSEugene Zelenko 
825212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
826212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
827212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
828212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
829212a251cSArtem Tamazov       // Cast prevents negative overflow.
830ac106addSNikolay Haustov }
831ac106addSNikolay Haustov 
8324bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
8334bd72361SMatt Arsenault   switch (Imm) {
8344bd72361SMatt Arsenault   case 240:
8354bd72361SMatt Arsenault     return FloatToBits(0.5f);
8364bd72361SMatt Arsenault   case 241:
8374bd72361SMatt Arsenault     return FloatToBits(-0.5f);
8384bd72361SMatt Arsenault   case 242:
8394bd72361SMatt Arsenault     return FloatToBits(1.0f);
8404bd72361SMatt Arsenault   case 243:
8414bd72361SMatt Arsenault     return FloatToBits(-1.0f);
8424bd72361SMatt Arsenault   case 244:
8434bd72361SMatt Arsenault     return FloatToBits(2.0f);
8444bd72361SMatt Arsenault   case 245:
8454bd72361SMatt Arsenault     return FloatToBits(-2.0f);
8464bd72361SMatt Arsenault   case 246:
8474bd72361SMatt Arsenault     return FloatToBits(4.0f);
8484bd72361SMatt Arsenault   case 247:
8494bd72361SMatt Arsenault     return FloatToBits(-4.0f);
8504bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8514bd72361SMatt Arsenault     return 0x3e22f983;
8524bd72361SMatt Arsenault   default:
8534bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8544bd72361SMatt Arsenault   }
8554bd72361SMatt Arsenault }
8564bd72361SMatt Arsenault 
8574bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
8584bd72361SMatt Arsenault   switch (Imm) {
8594bd72361SMatt Arsenault   case 240:
8604bd72361SMatt Arsenault     return DoubleToBits(0.5);
8614bd72361SMatt Arsenault   case 241:
8624bd72361SMatt Arsenault     return DoubleToBits(-0.5);
8634bd72361SMatt Arsenault   case 242:
8644bd72361SMatt Arsenault     return DoubleToBits(1.0);
8654bd72361SMatt Arsenault   case 243:
8664bd72361SMatt Arsenault     return DoubleToBits(-1.0);
8674bd72361SMatt Arsenault   case 244:
8684bd72361SMatt Arsenault     return DoubleToBits(2.0);
8694bd72361SMatt Arsenault   case 245:
8704bd72361SMatt Arsenault     return DoubleToBits(-2.0);
8714bd72361SMatt Arsenault   case 246:
8724bd72361SMatt Arsenault     return DoubleToBits(4.0);
8734bd72361SMatt Arsenault   case 247:
8744bd72361SMatt Arsenault     return DoubleToBits(-4.0);
8754bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8764bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
8774bd72361SMatt Arsenault   default:
8784bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8794bd72361SMatt Arsenault   }
8804bd72361SMatt Arsenault }
8814bd72361SMatt Arsenault 
8824bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
8834bd72361SMatt Arsenault   switch (Imm) {
8844bd72361SMatt Arsenault   case 240:
8854bd72361SMatt Arsenault     return 0x3800;
8864bd72361SMatt Arsenault   case 241:
8874bd72361SMatt Arsenault     return 0xB800;
8884bd72361SMatt Arsenault   case 242:
8894bd72361SMatt Arsenault     return 0x3C00;
8904bd72361SMatt Arsenault   case 243:
8914bd72361SMatt Arsenault     return 0xBC00;
8924bd72361SMatt Arsenault   case 244:
8934bd72361SMatt Arsenault     return 0x4000;
8944bd72361SMatt Arsenault   case 245:
8954bd72361SMatt Arsenault     return 0xC000;
8964bd72361SMatt Arsenault   case 246:
8974bd72361SMatt Arsenault     return 0x4400;
8984bd72361SMatt Arsenault   case 247:
8994bd72361SMatt Arsenault     return 0xC400;
9004bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
9014bd72361SMatt Arsenault     return 0x3118;
9024bd72361SMatt Arsenault   default:
9034bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
9044bd72361SMatt Arsenault   }
9054bd72361SMatt Arsenault }
9064bd72361SMatt Arsenault 
9074bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
908212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
909212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
9104bd72361SMatt Arsenault 
911e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
9124bd72361SMatt Arsenault   switch (Width) {
9134bd72361SMatt Arsenault   case OPW32:
9149e77d0c6SStanislav Mekhanoshin   case OPW128: // splat constants
9159e77d0c6SStanislav Mekhanoshin   case OPW512:
9169e77d0c6SStanislav Mekhanoshin   case OPW1024:
9174bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
9184bd72361SMatt Arsenault   case OPW64:
9194bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
9204bd72361SMatt Arsenault   case OPW16:
9219be7b0d4SMatt Arsenault   case OPWV216:
9224bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
9234bd72361SMatt Arsenault   default:
9244bd72361SMatt Arsenault     llvm_unreachable("implement me");
925e1818af8STom Stellard   }
926e1818af8STom Stellard }
927e1818af8STom Stellard 
928212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
929e1818af8STom Stellard   using namespace AMDGPU;
930c8fbf6ffSEugene Zelenko 
931212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
932212a251cSArtem Tamazov   switch (Width) {
933212a251cSArtem Tamazov   default: // fall
9344bd72361SMatt Arsenault   case OPW32:
9354bd72361SMatt Arsenault   case OPW16:
9369be7b0d4SMatt Arsenault   case OPWV216:
9374bd72361SMatt Arsenault     return VGPR_32RegClassID;
938212a251cSArtem Tamazov   case OPW64: return VReg_64RegClassID;
939212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
940212a251cSArtem Tamazov   }
941212a251cSArtem Tamazov }
942212a251cSArtem Tamazov 
9439e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const {
9449e77d0c6SStanislav Mekhanoshin   using namespace AMDGPU;
9459e77d0c6SStanislav Mekhanoshin 
9469e77d0c6SStanislav Mekhanoshin   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
9479e77d0c6SStanislav Mekhanoshin   switch (Width) {
9489e77d0c6SStanislav Mekhanoshin   default: // fall
9499e77d0c6SStanislav Mekhanoshin   case OPW32:
9509e77d0c6SStanislav Mekhanoshin   case OPW16:
9519e77d0c6SStanislav Mekhanoshin   case OPWV216:
9529e77d0c6SStanislav Mekhanoshin     return AGPR_32RegClassID;
9539e77d0c6SStanislav Mekhanoshin   case OPW64: return AReg_64RegClassID;
9549e77d0c6SStanislav Mekhanoshin   case OPW128: return AReg_128RegClassID;
955d625b4b0SJay Foad   case OPW256: return AReg_256RegClassID;
9569e77d0c6SStanislav Mekhanoshin   case OPW512: return AReg_512RegClassID;
9579e77d0c6SStanislav Mekhanoshin   case OPW1024: return AReg_1024RegClassID;
9589e77d0c6SStanislav Mekhanoshin   }
9599e77d0c6SStanislav Mekhanoshin }
9609e77d0c6SStanislav Mekhanoshin 
9619e77d0c6SStanislav Mekhanoshin 
962212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
963212a251cSArtem Tamazov   using namespace AMDGPU;
964c8fbf6ffSEugene Zelenko 
965212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
966212a251cSArtem Tamazov   switch (Width) {
967212a251cSArtem Tamazov   default: // fall
9684bd72361SMatt Arsenault   case OPW32:
9694bd72361SMatt Arsenault   case OPW16:
9709be7b0d4SMatt Arsenault   case OPWV216:
9714bd72361SMatt Arsenault     return SGPR_32RegClassID;
972212a251cSArtem Tamazov   case OPW64: return SGPR_64RegClassID;
973212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
97427134953SDmitry Preobrazhensky   case OPW256: return SGPR_256RegClassID;
97527134953SDmitry Preobrazhensky   case OPW512: return SGPR_512RegClassID;
976212a251cSArtem Tamazov   }
977212a251cSArtem Tamazov }
978212a251cSArtem Tamazov 
979212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
980212a251cSArtem Tamazov   using namespace AMDGPU;
981c8fbf6ffSEugene Zelenko 
982212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
983212a251cSArtem Tamazov   switch (Width) {
984212a251cSArtem Tamazov   default: // fall
9854bd72361SMatt Arsenault   case OPW32:
9864bd72361SMatt Arsenault   case OPW16:
9879be7b0d4SMatt Arsenault   case OPWV216:
9884bd72361SMatt Arsenault     return TTMP_32RegClassID;
989212a251cSArtem Tamazov   case OPW64: return TTMP_64RegClassID;
990212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
99127134953SDmitry Preobrazhensky   case OPW256: return TTMP_256RegClassID;
99227134953SDmitry Preobrazhensky   case OPW512: return TTMP_512RegClassID;
993212a251cSArtem Tamazov   }
994212a251cSArtem Tamazov }
995212a251cSArtem Tamazov 
996ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
997ac2b0264SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
998ac2b0264SDmitry Preobrazhensky 
99933d806a5SStanislav Mekhanoshin   unsigned TTmpMin =
100033d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN;
100133d806a5SStanislav Mekhanoshin   unsigned TTmpMax =
100233d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX;
1003ac2b0264SDmitry Preobrazhensky 
1004ac2b0264SDmitry Preobrazhensky   return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
1005ac2b0264SDmitry Preobrazhensky }
1006ac2b0264SDmitry Preobrazhensky 
1007212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
1008212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
1009c8fbf6ffSEugene Zelenko 
10109e77d0c6SStanislav Mekhanoshin   assert(Val < 1024); // enum10
10119e77d0c6SStanislav Mekhanoshin 
10129e77d0c6SStanislav Mekhanoshin   bool IsAGPR = Val & 512;
10139e77d0c6SStanislav Mekhanoshin   Val &= 511;
1014ac106addSNikolay Haustov 
1015212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
10169e77d0c6SStanislav Mekhanoshin     return createRegOperand(IsAGPR ? getAgprClassId(Width)
10179e77d0c6SStanislav Mekhanoshin                                    : getVgprClassId(Width), Val - VGPR_MIN);
1018212a251cSArtem Tamazov   }
1019b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
1020b49c3361SArtem Tamazov     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
1021212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
1022212a251cSArtem Tamazov   }
1023ac2b0264SDmitry Preobrazhensky 
1024ac2b0264SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
1025ac2b0264SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
1026ac2b0264SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
1027212a251cSArtem Tamazov   }
1028ac106addSNikolay Haustov 
1029212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
1030ac106addSNikolay Haustov     return decodeIntImmed(Val);
1031ac106addSNikolay Haustov 
1032212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
10334bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
1034ac106addSNikolay Haustov 
1035212a251cSArtem Tamazov   if (Val == LITERAL_CONST)
1036ac106addSNikolay Haustov     return decodeLiteralConstant();
1037ac106addSNikolay Haustov 
10384bd72361SMatt Arsenault   switch (Width) {
10394bd72361SMatt Arsenault   case OPW32:
10404bd72361SMatt Arsenault   case OPW16:
10419be7b0d4SMatt Arsenault   case OPWV216:
10424bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
10434bd72361SMatt Arsenault   case OPW64:
10444bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
10454bd72361SMatt Arsenault   default:
10464bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
10474bd72361SMatt Arsenault   }
1048ac106addSNikolay Haustov }
1049ac106addSNikolay Haustov 
105027134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
105127134953SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
105227134953SDmitry Preobrazhensky 
105327134953SDmitry Preobrazhensky   assert(Val < 128);
105427134953SDmitry Preobrazhensky   assert(Width == OPW256 || Width == OPW512);
105527134953SDmitry Preobrazhensky 
105627134953SDmitry Preobrazhensky   if (Val <= SGPR_MAX) {
105727134953SDmitry Preobrazhensky     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
105827134953SDmitry Preobrazhensky     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
105927134953SDmitry Preobrazhensky   }
106027134953SDmitry Preobrazhensky 
106127134953SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
106227134953SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
106327134953SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
106427134953SDmitry Preobrazhensky   }
106527134953SDmitry Preobrazhensky 
106627134953SDmitry Preobrazhensky   llvm_unreachable("unknown dst register");
106727134953SDmitry Preobrazhensky }
106827134953SDmitry Preobrazhensky 
1069ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
1070ac106addSNikolay Haustov   using namespace AMDGPU;
1071c8fbf6ffSEugene Zelenko 
1072e1818af8STom Stellard   switch (Val) {
1073ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR_LO);
1074ac2b0264SDmitry Preobrazhensky   case 103: return createRegOperand(FLAT_SCR_HI);
10753afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK_LO);
10763afbd825SDmitry Preobrazhensky   case 105: return createRegOperand(XNACK_MASK_HI);
1077ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
1078ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
1079137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA_LO);
1080137976faSDmitry Preobrazhensky   case 109: return createRegOperand(TBA_HI);
1081137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA_LO);
1082137976faSDmitry Preobrazhensky   case 111: return createRegOperand(TMA_HI);
1083ac106addSNikolay Haustov   case 124: return createRegOperand(M0);
108433d806a5SStanislav Mekhanoshin   case 125: return createRegOperand(SGPR_NULL);
1085ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
1086ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
1087a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
1088a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1089a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1090a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1091137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
10929111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
10939111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
10949111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1095942c273dSDmitry Preobrazhensky   case 254: return createRegOperand(LDS_DIRECT);
1096ac106addSNikolay Haustov   default: break;
1097e1818af8STom Stellard   }
1098ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1099e1818af8STom Stellard }
1100e1818af8STom Stellard 
1101ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
1102161a158eSNikolay Haustov   using namespace AMDGPU;
1103c8fbf6ffSEugene Zelenko 
1104161a158eSNikolay Haustov   switch (Val) {
1105ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR);
11063afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK);
1107ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
1108137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA);
1109137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA);
11109bd76367SDmitry Preobrazhensky   case 125: return createRegOperand(SGPR_NULL);
1111ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
1112137976faSDmitry Preobrazhensky   case 235: return createRegOperand(SRC_SHARED_BASE);
1113137976faSDmitry Preobrazhensky   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1114137976faSDmitry Preobrazhensky   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1115137976faSDmitry Preobrazhensky   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1116137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
11179111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
11189111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
11199111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1120ac106addSNikolay Haustov   default: break;
1121161a158eSNikolay Haustov   }
1122ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1123161a158eSNikolay Haustov }
1124161a158eSNikolay Haustov 
1125549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
11266b65f7c3SDmitry Preobrazhensky                                             const unsigned Val) const {
1127363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
11286b65f7c3SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1129363f47a2SSam Kolton 
113033d806a5SStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
113133d806a5SStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
1132da644c02SStanislav Mekhanoshin     // XXX: cast to int is needed to avoid stupid warning:
1133a179d25bSSam Kolton     // compare with unsigned is always true
1134da644c02SStanislav Mekhanoshin     if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) &&
1135363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
1136363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
1137363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
1138363f47a2SSam Kolton     }
1139363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
114033d806a5SStanislav Mekhanoshin         Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10
114133d806a5SStanislav Mekhanoshin                           : SDWA9EncValues::SRC_SGPR_MAX_SI)) {
1142363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
1143363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
1144363f47a2SSam Kolton     }
1145ac2b0264SDmitry Preobrazhensky     if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
1146ac2b0264SDmitry Preobrazhensky         Val <= SDWA9EncValues::SRC_TTMP_MAX) {
1147ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(Width),
1148ac2b0264SDmitry Preobrazhensky                                Val - SDWA9EncValues::SRC_TTMP_MIN);
1149ac2b0264SDmitry Preobrazhensky     }
1150363f47a2SSam Kolton 
11516b65f7c3SDmitry Preobrazhensky     const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
11526b65f7c3SDmitry Preobrazhensky 
11536b65f7c3SDmitry Preobrazhensky     if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
11546b65f7c3SDmitry Preobrazhensky       return decodeIntImmed(SVal);
11556b65f7c3SDmitry Preobrazhensky 
11566b65f7c3SDmitry Preobrazhensky     if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
11576b65f7c3SDmitry Preobrazhensky       return decodeFPImmed(Width, SVal);
11586b65f7c3SDmitry Preobrazhensky 
11596b65f7c3SDmitry Preobrazhensky     return decodeSpecialReg32(SVal);
1160549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
1161549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
1162549c89d2SSam Kolton   }
1163549c89d2SSam Kolton   llvm_unreachable("unsupported target");
1164363f47a2SSam Kolton }
1165363f47a2SSam Kolton 
1166549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
1167549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
1168363f47a2SSam Kolton }
1169363f47a2SSam Kolton 
1170549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
1171549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
1172363f47a2SSam Kolton }
1173363f47a2SSam Kolton 
1174549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
1175363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
1176363f47a2SSam Kolton 
117733d806a5SStanislav Mekhanoshin   assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
117833d806a5SStanislav Mekhanoshin           STI.getFeatureBits()[AMDGPU::FeatureGFX10]) &&
117933d806a5SStanislav Mekhanoshin          "SDWAVopcDst should be present only on GFX9+");
118033d806a5SStanislav Mekhanoshin 
1181ab4f2ea7SStanislav Mekhanoshin   bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64];
1182ab4f2ea7SStanislav Mekhanoshin 
1183363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
1184363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
1185ac2b0264SDmitry Preobrazhensky 
1186ac2b0264SDmitry Preobrazhensky     int TTmpIdx = getTTmpIdx(Val);
1187ac2b0264SDmitry Preobrazhensky     if (TTmpIdx >= 0) {
1188434d5925SDmitry Preobrazhensky       auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32);
1189434d5925SDmitry Preobrazhensky       return createSRegOperand(TTmpClsId, TTmpIdx);
119033d806a5SStanislav Mekhanoshin     } else if (Val > SGPR_MAX) {
1191ab4f2ea7SStanislav Mekhanoshin       return IsWave64 ? decodeSpecialReg64(Val)
1192ab4f2ea7SStanislav Mekhanoshin                       : decodeSpecialReg32(Val);
1193363f47a2SSam Kolton     } else {
1194ab4f2ea7SStanislav Mekhanoshin       return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val);
1195363f47a2SSam Kolton     }
1196363f47a2SSam Kolton   } else {
1197ab4f2ea7SStanislav Mekhanoshin     return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO);
1198363f47a2SSam Kolton   }
1199363f47a2SSam Kolton }
1200363f47a2SSam Kolton 
1201ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const {
1202ab4f2ea7SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ?
1203ab4f2ea7SStanislav Mekhanoshin     decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val);
1204ab4f2ea7SStanislav Mekhanoshin }
1205ab4f2ea7SStanislav Mekhanoshin 
1206ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const {
1207ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
1208ac2b0264SDmitry Preobrazhensky }
1209ac2b0264SDmitry Preobrazhensky 
1210ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const {
1211ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
1212ac2b0264SDmitry Preobrazhensky }
1213ac2b0264SDmitry Preobrazhensky 
121433d806a5SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX10() const {
121533d806a5SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureGFX10];
121633d806a5SStanislav Mekhanoshin }
121733d806a5SStanislav Mekhanoshin 
12183381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12193381d7a2SSam Kolton // AMDGPUSymbolizer
12203381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12213381d7a2SSam Kolton 
12223381d7a2SSam Kolton // Try to find symbol name for specified label
12233381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
12243381d7a2SSam Kolton                                 raw_ostream &/*cStream*/, int64_t Value,
12253381d7a2SSam Kolton                                 uint64_t /*Address*/, bool IsBranch,
12263381d7a2SSam Kolton                                 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
12273381d7a2SSam Kolton 
12283381d7a2SSam Kolton   if (!IsBranch) {
12293381d7a2SSam Kolton     return false;
12303381d7a2SSam Kolton   }
12313381d7a2SSam Kolton 
12323381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
1233b1c3b22bSNicolai Haehnle   if (!Symbols)
1234b1c3b22bSNicolai Haehnle     return false;
1235b1c3b22bSNicolai Haehnle 
12363381d7a2SSam Kolton   auto Result = std::find_if(Symbols->begin(), Symbols->end(),
12373381d7a2SSam Kolton                              [Value](const SymbolInfoTy& Val) {
123809d26b79Sdiggerlin                                 return Val.Addr == static_cast<uint64_t>(Value)
123909d26b79Sdiggerlin                                     && Val.Type == ELF::STT_NOTYPE;
12403381d7a2SSam Kolton                              });
12413381d7a2SSam Kolton   if (Result != Symbols->end()) {
124209d26b79Sdiggerlin     auto *Sym = Ctx.getOrCreateSymbol(Result->Name);
12433381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
12443381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
12453381d7a2SSam Kolton     return true;
12463381d7a2SSam Kolton   }
12473381d7a2SSam Kolton   return false;
12483381d7a2SSam Kolton }
12493381d7a2SSam Kolton 
125092b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
125192b355b1SMatt Arsenault                                                        int64_t Value,
125292b355b1SMatt Arsenault                                                        uint64_t Address) {
125392b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
125492b355b1SMatt Arsenault }
125592b355b1SMatt Arsenault 
12563381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12573381d7a2SSam Kolton // Initialization
12583381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12593381d7a2SSam Kolton 
12603381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
12613381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
12623381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
12633381d7a2SSam Kolton                               void *DisInfo,
12643381d7a2SSam Kolton                               MCContext *Ctx,
12653381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
12663381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
12673381d7a2SSam Kolton }
12683381d7a2SSam Kolton 
1269e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
1270e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
1271e1818af8STom Stellard                                                 MCContext &Ctx) {
1272cad7fa85SMatt Arsenault   return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
1273e1818af8STom Stellard }
1274e1818af8STom Stellard 
12750dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() {
1276f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
1277f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
1278f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
1279f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
1280e1818af8STom Stellard }
1281