1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20e1818af8STom Stellard #include "AMDGPU.h" 21e1818af8STom Stellard #include "AMDGPURegisterInfo.h" 22c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 23212a251cSArtem Tamazov #include "SIDefines.h" 248ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h" 25e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 26c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 29c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 30264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 31ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h" 32ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 34c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 35e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 36e1818af8STom Stellard #include "llvm/MC/MCInst.h" 37e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 38ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 39c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 40c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 41e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 42c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 43c8fbf6ffSEugene Zelenko #include <algorithm> 44c8fbf6ffSEugene Zelenko #include <cassert> 45c8fbf6ffSEugene Zelenko #include <cstddef> 46c8fbf6ffSEugene Zelenko #include <cstdint> 47c8fbf6ffSEugene Zelenko #include <iterator> 48c8fbf6ffSEugene Zelenko #include <tuple> 49c8fbf6ffSEugene Zelenko #include <vector> 50e1818af8STom Stellard 51e1818af8STom Stellard using namespace llvm; 52e1818af8STom Stellard 53e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 54e1818af8STom Stellard 5533d806a5SStanislav Mekhanoshin #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ 5633d806a5SStanislav Mekhanoshin : AMDGPU::EncValues::SGPR_MAX_SI) 5733d806a5SStanislav Mekhanoshin 58c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 59e1818af8STom Stellard 60ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, 61ca64ef20SMatt Arsenault MCContext &Ctx, 62ca64ef20SMatt Arsenault MCInstrInfo const *MCII) : 63ca64ef20SMatt Arsenault MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), 64418e23e3SMatt Arsenault TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) { 65418e23e3SMatt Arsenault 66418e23e3SMatt Arsenault // ToDo: AMDGPUDisassembler supports only VI ISA. 67418e23e3SMatt Arsenault if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10()) 68418e23e3SMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 69418e23e3SMatt Arsenault } 70ca64ef20SMatt Arsenault 71ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 72ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 73ac106addSNikolay Haustov Inst.addOperand(Opnd); 74ac106addSNikolay Haustov return Opnd.isValid() ? 75ac106addSNikolay Haustov MCDisassembler::Success : 76ac106addSNikolay Haustov MCDisassembler::SoftFail; 77e1818af8STom Stellard } 78e1818af8STom Stellard 79549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 80549c89d2SSam Kolton uint16_t NameIdx) { 81549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 82549c89d2SSam Kolton if (OpIdx != -1) { 83549c89d2SSam Kolton auto I = MI.begin(); 84549c89d2SSam Kolton std::advance(I, OpIdx); 85549c89d2SSam Kolton MI.insert(I, Op); 86549c89d2SSam Kolton } 87549c89d2SSam Kolton return OpIdx; 88549c89d2SSam Kolton } 89549c89d2SSam Kolton 903381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 913381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 923381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 933381d7a2SSam Kolton 94efec1396SScott Linder // Our branches take a simm16, but we need two extra bits to account for the 95efec1396SScott Linder // factor of 4. 963381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 973381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 983381d7a2SSam Kolton 993381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 1003381d7a2SSam Kolton return MCDisassembler::Success; 1013381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 1023381d7a2SSam Kolton } 1033381d7a2SSam Kolton 1040846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, 1050846c125SStanislav Mekhanoshin uint64_t Addr, const void *Decoder) { 1060846c125SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1070846c125SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeBoolReg(Val)); 1080846c125SStanislav Mekhanoshin } 1090846c125SStanislav Mekhanoshin 110363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 111363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 112ac106addSNikolay Haustov unsigned Imm, \ 113ac106addSNikolay Haustov uint64_t /*Addr*/, \ 114ac106addSNikolay Haustov const void *Decoder) { \ 115ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 116363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 117e1818af8STom Stellard } 118e1818af8STom Stellard 119363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 120363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 121e1818af8STom Stellard 122363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 1236023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 124363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 125363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 12630fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 127e1818af8STom Stellard 128363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 129363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 130363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 131e1818af8STom Stellard 132363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 133363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 134ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 1356023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 136363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 137363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 138363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 139363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 140363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 141e1818af8STom Stellard 14250d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32) 14350d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128) 14450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512) 14550d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024) 14650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32) 14750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64) 14850d7f464SStanislav Mekhanoshin 1494bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1504bd72361SMatt Arsenault unsigned Imm, 1514bd72361SMatt Arsenault uint64_t Addr, 1524bd72361SMatt Arsenault const void *Decoder) { 1534bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1544bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1554bd72361SMatt Arsenault } 1564bd72361SMatt Arsenault 1579be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1589be7b0d4SMatt Arsenault unsigned Imm, 1599be7b0d4SMatt Arsenault uint64_t Addr, 1609be7b0d4SMatt Arsenault const void *Decoder) { 1619be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1629be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1639be7b0d4SMatt Arsenault } 1649be7b0d4SMatt Arsenault 1659e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst, 1669e77d0c6SStanislav Mekhanoshin unsigned Imm, 1679e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1689e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1699e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1709e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1719e77d0c6SStanislav Mekhanoshin } 1729e77d0c6SStanislav Mekhanoshin 1739e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst, 1749e77d0c6SStanislav Mekhanoshin unsigned Imm, 1759e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1769e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1779e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1789e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm)); 1799e77d0c6SStanislav Mekhanoshin } 1809e77d0c6SStanislav Mekhanoshin 18150d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, 18250d7f464SStanislav Mekhanoshin unsigned Imm, 18350d7f464SStanislav Mekhanoshin uint64_t Addr, 18450d7f464SStanislav Mekhanoshin const void *Decoder) { 18550d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 18650d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512)); 18750d7f464SStanislav Mekhanoshin } 18850d7f464SStanislav Mekhanoshin 18950d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, 19050d7f464SStanislav Mekhanoshin unsigned Imm, 19150d7f464SStanislav Mekhanoshin uint64_t Addr, 19250d7f464SStanislav Mekhanoshin const void *Decoder) { 19350d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 19450d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512)); 19550d7f464SStanislav Mekhanoshin } 19650d7f464SStanislav Mekhanoshin 19750d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, 19850d7f464SStanislav Mekhanoshin unsigned Imm, 19950d7f464SStanislav Mekhanoshin uint64_t Addr, 20050d7f464SStanislav Mekhanoshin const void *Decoder) { 20150d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 20250d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512)); 20350d7f464SStanislav Mekhanoshin } 20450d7f464SStanislav Mekhanoshin 2059e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, 2069e77d0c6SStanislav Mekhanoshin unsigned Imm, 2079e77d0c6SStanislav Mekhanoshin uint64_t Addr, 2089e77d0c6SStanislav Mekhanoshin const void *Decoder) { 2099e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 2109e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm)); 2119e77d0c6SStanislav Mekhanoshin } 2129e77d0c6SStanislav Mekhanoshin 21350d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst, 21450d7f464SStanislav Mekhanoshin unsigned Imm, 21550d7f464SStanislav Mekhanoshin uint64_t Addr, 21650d7f464SStanislav Mekhanoshin const void *Decoder) { 21750d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 21850d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm)); 21950d7f464SStanislav Mekhanoshin } 22050d7f464SStanislav Mekhanoshin 221549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 222549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 223363f47a2SSam Kolton 224549c89d2SSam Kolton DECODE_SDWA(Src32) 225549c89d2SSam Kolton DECODE_SDWA(Src16) 226549c89d2SSam Kolton DECODE_SDWA(VopcDst) 227363f47a2SSam Kolton 228e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 229e1818af8STom Stellard 230e1818af8STom Stellard //===----------------------------------------------------------------------===// 231e1818af8STom Stellard // 232e1818af8STom Stellard //===----------------------------------------------------------------------===// 233e1818af8STom Stellard 2341048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 2351048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 2361048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 2371048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 238ac106addSNikolay Haustov return Res; 239ac106addSNikolay Haustov } 240ac106addSNikolay Haustov 241ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 242ac106addSNikolay Haustov MCInst &MI, 243ac106addSNikolay Haustov uint64_t Inst, 244ac106addSNikolay Haustov uint64_t Address) const { 245ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 246ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 247ac106addSNikolay Haustov MCInst TmpInst; 248ce941c9cSDmitry Preobrazhensky HasLiteral = false; 249ac106addSNikolay Haustov const auto SavedBytes = Bytes; 250ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 251ac106addSNikolay Haustov MI = TmpInst; 252ac106addSNikolay Haustov return MCDisassembler::Success; 253ac106addSNikolay Haustov } 254ac106addSNikolay Haustov Bytes = SavedBytes; 255ac106addSNikolay Haustov return MCDisassembler::Fail; 256ac106addSNikolay Haustov } 257ac106addSNikolay Haustov 258245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) { 259245b5ba3SStanislav Mekhanoshin using namespace llvm::AMDGPU::DPP; 260245b5ba3SStanislav Mekhanoshin int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi); 261245b5ba3SStanislav Mekhanoshin assert(FiIdx != -1); 262245b5ba3SStanislav Mekhanoshin if ((unsigned)FiIdx >= MI.getNumOperands()) 263245b5ba3SStanislav Mekhanoshin return false; 264245b5ba3SStanislav Mekhanoshin unsigned Fi = MI.getOperand(FiIdx).getImm(); 265245b5ba3SStanislav Mekhanoshin return Fi == DPP8_FI_0 || Fi == DPP8_FI_1; 266245b5ba3SStanislav Mekhanoshin } 267245b5ba3SStanislav Mekhanoshin 268e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 269ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 270e1818af8STom Stellard uint64_t Address, 271e1818af8STom Stellard raw_ostream &WS, 272e1818af8STom Stellard raw_ostream &CS) const { 273e1818af8STom Stellard CommentStream = &CS; 274549c89d2SSam Kolton bool IsSDWA = false; 275e1818af8STom Stellard 276ca64ef20SMatt Arsenault unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); 277ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 278161a158eSNikolay Haustov 279ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 280ac106addSNikolay Haustov do { 281824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 282ac106addSNikolay Haustov // but it is unknown yet, so try all we can 2831048fb18SSam Kolton 284c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 285c9bdcb75SSam Kolton // encodings 2861048fb18SSam Kolton if (Bytes.size() >= 8) { 2871048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 288245b5ba3SStanislav Mekhanoshin 289245b5ba3SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address); 290245b5ba3SStanislav Mekhanoshin if (Res && convertDPP8Inst(MI) == MCDisassembler::Success) 291245b5ba3SStanislav Mekhanoshin break; 292245b5ba3SStanislav Mekhanoshin 293245b5ba3SStanislav Mekhanoshin MI = MCInst(); // clear 294245b5ba3SStanislav Mekhanoshin 2951048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 2961048fb18SSam Kolton if (Res) break; 297c9bdcb75SSam Kolton 298c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 299549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 300363f47a2SSam Kolton 301363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 302549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 3030905870fSChangpeng Fang 3048f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); 3058f3da70eSStanislav Mekhanoshin if (Res) { IsSDWA = true; break; } 3068f3da70eSStanislav Mekhanoshin 3078f3da70eSStanislav Mekhanoshin // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 3088f3da70eSStanislav Mekhanoshin // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 3098f3da70eSStanislav Mekhanoshin // table first so we print the correct name. 3108f3da70eSStanislav Mekhanoshin 3118f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 3128f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 3138f3da70eSStanislav Mekhanoshin if (Res) break; 3148f3da70eSStanislav Mekhanoshin } 3158f3da70eSStanislav Mekhanoshin 3160905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 3170905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 3180084adc5SMatt Arsenault if (Res) 3190084adc5SMatt Arsenault break; 3200084adc5SMatt Arsenault } 3210084adc5SMatt Arsenault 3220084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 3230084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 3240084adc5SMatt Arsenault // table first so we print the correct name. 3250084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 3260084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 3270084adc5SMatt Arsenault if (Res) 3280084adc5SMatt Arsenault break; 3290905870fSChangpeng Fang } 3301048fb18SSam Kolton } 3311048fb18SSam Kolton 3321048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 3331048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 3341048fb18SSam Kolton 3351048fb18SSam Kolton // Try decode 32-bit instruction 336ac106addSNikolay Haustov if (Bytes.size() < 4) break; 3371048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 3385182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); 339ac106addSNikolay Haustov if (Res) break; 340e1818af8STom Stellard 341ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 342ac106addSNikolay Haustov if (Res) break; 343ac106addSNikolay Haustov 344a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 345a0342dc9SDmitry Preobrazhensky if (Res) break; 346a0342dc9SDmitry Preobrazhensky 3478f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); 3488f3da70eSStanislav Mekhanoshin if (Res) break; 3498f3da70eSStanislav Mekhanoshin 350ac106addSNikolay Haustov if (Bytes.size() < 4) break; 3511048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 3525182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); 353ac106addSNikolay Haustov if (Res) break; 354ac106addSNikolay Haustov 355ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 3561e32550dSDmitry Preobrazhensky if (Res) break; 3571e32550dSDmitry Preobrazhensky 3581e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 3598f3da70eSStanislav Mekhanoshin if (Res) break; 3608f3da70eSStanislav Mekhanoshin 3618f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); 362ac106addSNikolay Haustov } while (false); 363ac106addSNikolay Haustov 3648f3da70eSStanislav Mekhanoshin if (Res && (MaxInstBytesNum - Bytes.size()) == 12 && (!HasLiteral || 3658f3da70eSStanislav Mekhanoshin !(MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::VOP3))) { 3668f3da70eSStanislav Mekhanoshin MaxInstBytesNum = 8; 3678f3da70eSStanislav Mekhanoshin Bytes = Bytes_.slice(0, MaxInstBytesNum); 3688f3da70eSStanislav Mekhanoshin eatBytes<uint64_t>(Bytes); 3698f3da70eSStanislav Mekhanoshin } 3708f3da70eSStanislav Mekhanoshin 371678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 3728f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || 3738f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || 374603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 3758f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || 3768f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || 3778f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { 378678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 379549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 380678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 381678e111eSMatt Arsenault } 382678e111eSMatt Arsenault 383cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 384692560dcSStanislav Mekhanoshin int VAddr0Idx = 385692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 386692560dcSStanislav Mekhanoshin int RsrcIdx = 387692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 388692560dcSStanislav Mekhanoshin unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; 389692560dcSStanislav Mekhanoshin if (VAddr0Idx >= 0 && NSAArgs > 0) { 390692560dcSStanislav Mekhanoshin unsigned NSAWords = (NSAArgs + 3) / 4; 391692560dcSStanislav Mekhanoshin if (Bytes.size() < 4 * NSAWords) { 392692560dcSStanislav Mekhanoshin Res = MCDisassembler::Fail; 393692560dcSStanislav Mekhanoshin } else { 394692560dcSStanislav Mekhanoshin for (unsigned i = 0; i < NSAArgs; ++i) { 395692560dcSStanislav Mekhanoshin MI.insert(MI.begin() + VAddr0Idx + 1 + i, 396692560dcSStanislav Mekhanoshin decodeOperand_VGPR_32(Bytes[i])); 397692560dcSStanislav Mekhanoshin } 398692560dcSStanislav Mekhanoshin Bytes = Bytes.slice(4 * NSAWords); 399692560dcSStanislav Mekhanoshin } 400692560dcSStanislav Mekhanoshin } 401692560dcSStanislav Mekhanoshin 402692560dcSStanislav Mekhanoshin if (Res) 403cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 404cad7fa85SMatt Arsenault } 405cad7fa85SMatt Arsenault 406549c89d2SSam Kolton if (Res && IsSDWA) 407549c89d2SSam Kolton Res = convertSDWAInst(MI); 408549c89d2SSam Kolton 4098f3da70eSStanislav Mekhanoshin int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4108f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 4118f3da70eSStanislav Mekhanoshin if (VDstIn_Idx != -1) { 4128f3da70eSStanislav Mekhanoshin int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, 4138f3da70eSStanislav Mekhanoshin MCOI::OperandConstraint::TIED_TO); 4148f3da70eSStanislav Mekhanoshin if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || 4158f3da70eSStanislav Mekhanoshin !MI.getOperand(VDstIn_Idx).isReg() || 4168f3da70eSStanislav Mekhanoshin MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { 4178f3da70eSStanislav Mekhanoshin if (MI.getNumOperands() > (unsigned)VDstIn_Idx) 4188f3da70eSStanislav Mekhanoshin MI.erase(&MI.getOperand(VDstIn_Idx)); 4198f3da70eSStanislav Mekhanoshin insertNamedMCOperand(MI, 4208f3da70eSStanislav Mekhanoshin MCOperand::createReg(MI.getOperand(Tied).getReg()), 4218f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 4228f3da70eSStanislav Mekhanoshin } 4238f3da70eSStanislav Mekhanoshin } 4248f3da70eSStanislav Mekhanoshin 4257116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 4267116e896STim Corringham // (unless there are fewer bytes left) 4277116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 4287116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 429ac106addSNikolay Haustov return Res; 430161a158eSNikolay Haustov } 431e1818af8STom Stellard 432549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 4338f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 4348f3da70eSStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 435549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 436549c89d2SSam Kolton // VOPC - insert clamp 437549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 438549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 439549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 440549c89d2SSam Kolton if (SDst != -1) { 441549c89d2SSam Kolton // VOPC - insert VCC register as sdst 442ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 443549c89d2SSam Kolton AMDGPU::OpName::sdst); 444549c89d2SSam Kolton } else { 445549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 446549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 447549c89d2SSam Kolton } 448549c89d2SSam Kolton } 449549c89d2SSam Kolton return MCDisassembler::Success; 450549c89d2SSam Kolton } 451549c89d2SSam Kolton 452245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const { 453245b5ba3SStanislav Mekhanoshin unsigned Opc = MI.getOpcode(); 454245b5ba3SStanislav Mekhanoshin unsigned DescNumOps = MCII->get(Opc).getNumOperands(); 455245b5ba3SStanislav Mekhanoshin 456245b5ba3SStanislav Mekhanoshin // Insert dummy unused src modifiers. 457245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 458245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1) 459245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 460245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src0_modifiers); 461245b5ba3SStanislav Mekhanoshin 462245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 463245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1) 464245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 465245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src1_modifiers); 466245b5ba3SStanislav Mekhanoshin 467245b5ba3SStanislav Mekhanoshin return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail; 468245b5ba3SStanislav Mekhanoshin } 469245b5ba3SStanislav Mekhanoshin 470692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about 471692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it 472692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so. 473cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 474da4a7c01SDmitry Preobrazhensky 4750b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4760b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 4770b4eb1eaSDmitry Preobrazhensky 478cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 479cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 480692560dcSStanislav Mekhanoshin int VAddr0Idx = 481692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 482cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 483cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 4840b4eb1eaSDmitry Preobrazhensky 4850a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4860a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 487f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 488f2674319SNicolai Haehnle AMDGPU::OpName::d16); 4890a1ff464SDmitry Preobrazhensky 4900b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 4910b4eb1eaSDmitry Preobrazhensky assert(DMaskIdx != -1); 4920a1ff464SDmitry Preobrazhensky assert(TFEIdx != -1); 4930b4eb1eaSDmitry Preobrazhensky 494692560dcSStanislav Mekhanoshin const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); 495da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 496f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 4970b4eb1eaSDmitry Preobrazhensky 498692560dcSStanislav Mekhanoshin bool IsNSA = false; 499692560dcSStanislav Mekhanoshin unsigned AddrSize = Info->VAddrDwords; 500cad7fa85SMatt Arsenault 501692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 502692560dcSStanislav Mekhanoshin unsigned DimIdx = 503692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); 504692560dcSStanislav Mekhanoshin const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 505692560dcSStanislav Mekhanoshin AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 506692560dcSStanislav Mekhanoshin const AMDGPU::MIMGDimInfo *Dim = 507692560dcSStanislav Mekhanoshin AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); 508692560dcSStanislav Mekhanoshin 509692560dcSStanislav Mekhanoshin AddrSize = BaseOpcode->NumExtraArgs + 510692560dcSStanislav Mekhanoshin (BaseOpcode->Gradients ? Dim->NumGradients : 0) + 511692560dcSStanislav Mekhanoshin (BaseOpcode->Coordinates ? Dim->NumCoords : 0) + 512692560dcSStanislav Mekhanoshin (BaseOpcode->LodOrClampOrMip ? 1 : 0); 513692560dcSStanislav Mekhanoshin IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; 514692560dcSStanislav Mekhanoshin if (!IsNSA) { 515692560dcSStanislav Mekhanoshin if (AddrSize > 8) 516692560dcSStanislav Mekhanoshin AddrSize = 16; 517692560dcSStanislav Mekhanoshin else if (AddrSize > 4) 518692560dcSStanislav Mekhanoshin AddrSize = 8; 519692560dcSStanislav Mekhanoshin } else { 520692560dcSStanislav Mekhanoshin if (AddrSize > Info->VAddrDwords) { 521692560dcSStanislav Mekhanoshin // The NSA encoding does not contain enough operands for the combination 522692560dcSStanislav Mekhanoshin // of base opcode / dimension. Should this be an error? 5230a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 524692560dcSStanislav Mekhanoshin } 525692560dcSStanislav Mekhanoshin } 526692560dcSStanislav Mekhanoshin } 527692560dcSStanislav Mekhanoshin 528692560dcSStanislav Mekhanoshin unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 529692560dcSStanislav Mekhanoshin unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); 5300a1ff464SDmitry Preobrazhensky 531f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 5320a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 5330a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 5340a1ff464SDmitry Preobrazhensky } 5350a1ff464SDmitry Preobrazhensky 5360a1ff464SDmitry Preobrazhensky // FIXME: Add tfe support 5370a1ff464SDmitry Preobrazhensky if (MI.getOperand(TFEIdx).getImm()) 538cad7fa85SMatt Arsenault return MCDisassembler::Success; 539cad7fa85SMatt Arsenault 540692560dcSStanislav Mekhanoshin if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) 541f2674319SNicolai Haehnle return MCDisassembler::Success; 542692560dcSStanislav Mekhanoshin 543692560dcSStanislav Mekhanoshin int NewOpcode = 544692560dcSStanislav Mekhanoshin AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); 5450ab200b6SNicolai Haehnle if (NewOpcode == -1) 5460ab200b6SNicolai Haehnle return MCDisassembler::Success; 5470b4eb1eaSDmitry Preobrazhensky 548692560dcSStanislav Mekhanoshin // Widen the register to the correct number of enabled channels. 549692560dcSStanislav Mekhanoshin unsigned NewVdata = AMDGPU::NoRegister; 550692560dcSStanislav Mekhanoshin if (DstSize != Info->VDataDwords) { 551692560dcSStanislav Mekhanoshin auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 552cad7fa85SMatt Arsenault 5530b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 554cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 5550b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 5560b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 5570b4eb1eaSDmitry Preobrazhensky 558692560dcSStanislav Mekhanoshin NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 559692560dcSStanislav Mekhanoshin &MRI.getRegClass(DataRCID)); 560cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 561cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 562cad7fa85SMatt Arsenault // components exceeds the register count. 563cad7fa85SMatt Arsenault return MCDisassembler::Success; 564cad7fa85SMatt Arsenault } 565692560dcSStanislav Mekhanoshin } 566692560dcSStanislav Mekhanoshin 567692560dcSStanislav Mekhanoshin unsigned NewVAddr0 = AMDGPU::NoRegister; 568692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && 569692560dcSStanislav Mekhanoshin AddrSize != Info->VAddrDwords) { 570692560dcSStanislav Mekhanoshin unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); 571692560dcSStanislav Mekhanoshin unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); 572692560dcSStanislav Mekhanoshin VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; 573692560dcSStanislav Mekhanoshin 574692560dcSStanislav Mekhanoshin auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; 575692560dcSStanislav Mekhanoshin NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, 576692560dcSStanislav Mekhanoshin &MRI.getRegClass(AddrRCID)); 577692560dcSStanislav Mekhanoshin if (NewVAddr0 == AMDGPU::NoRegister) 578692560dcSStanislav Mekhanoshin return MCDisassembler::Success; 579692560dcSStanislav Mekhanoshin } 580cad7fa85SMatt Arsenault 581cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 582692560dcSStanislav Mekhanoshin 583692560dcSStanislav Mekhanoshin if (NewVdata != AMDGPU::NoRegister) { 584cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 5850b4eb1eaSDmitry Preobrazhensky 586da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 5870b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 5880b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 5890b4eb1eaSDmitry Preobrazhensky } 590692560dcSStanislav Mekhanoshin } 591692560dcSStanislav Mekhanoshin 592692560dcSStanislav Mekhanoshin if (NewVAddr0 != AMDGPU::NoRegister) { 593692560dcSStanislav Mekhanoshin MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); 594692560dcSStanislav Mekhanoshin } else if (IsNSA) { 595692560dcSStanislav Mekhanoshin assert(AddrSize <= Info->VAddrDwords); 596692560dcSStanislav Mekhanoshin MI.erase(MI.begin() + VAddr0Idx + AddrSize, 597692560dcSStanislav Mekhanoshin MI.begin() + VAddr0Idx + Info->VAddrDwords); 598692560dcSStanislav Mekhanoshin } 5990b4eb1eaSDmitry Preobrazhensky 600cad7fa85SMatt Arsenault return MCDisassembler::Success; 601cad7fa85SMatt Arsenault } 602cad7fa85SMatt Arsenault 603ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 604ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 605ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 606e1818af8STom Stellard } 607e1818af8STom Stellard 608ac106addSNikolay Haustov inline 609ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 610ac106addSNikolay Haustov const Twine& ErrMsg) const { 611ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 612ac106addSNikolay Haustov 613ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 614ac106addSNikolay Haustov // return MCOperand::createError(V); 615ac106addSNikolay Haustov return MCOperand(); 616ac106addSNikolay Haustov } 617ac106addSNikolay Haustov 618ac106addSNikolay Haustov inline 619ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 620ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 621ac106addSNikolay Haustov } 622ac106addSNikolay Haustov 623ac106addSNikolay Haustov inline 624ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 625ac106addSNikolay Haustov unsigned Val) const { 626ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 627ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 628ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 629ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 630ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 631ac106addSNikolay Haustov } 632ac106addSNikolay Haustov 633ac106addSNikolay Haustov inline 634ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 635ac106addSNikolay Haustov unsigned Val) const { 636ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 637ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 638ac106addSNikolay Haustov int shift = 0; 639ac106addSNikolay Haustov switch (SRegClassID) { 640ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 641212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 642212a251cSArtem Tamazov break; 643ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 644212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 645212a251cSArtem Tamazov shift = 1; 646212a251cSArtem Tamazov break; 647212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 648212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 649ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 650ac106addSNikolay Haustov // this bundle? 65127134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 65227134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 653ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 654ac106addSNikolay Haustov // this bundle? 65527134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 65627134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 657212a251cSArtem Tamazov shift = 2; 658212a251cSArtem Tamazov break; 659ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 660ac106addSNikolay Haustov // this bundle? 661212a251cSArtem Tamazov default: 66292b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 663ac106addSNikolay Haustov } 66492b355b1SMatt Arsenault 66592b355b1SMatt Arsenault if (Val % (1 << shift)) { 666ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 667ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 66892b355b1SMatt Arsenault } 66992b355b1SMatt Arsenault 670ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 671ac106addSNikolay Haustov } 672ac106addSNikolay Haustov 673ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 674212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 675ac106addSNikolay Haustov } 676ac106addSNikolay Haustov 677ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 678212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 679ac106addSNikolay Haustov } 680ac106addSNikolay Haustov 68130fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 68230fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 68330fc5239SDmitry Preobrazhensky } 68430fc5239SDmitry Preobrazhensky 6854bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 6864bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 6874bd72361SMatt Arsenault } 6884bd72361SMatt Arsenault 6899be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 6909be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 6919be7b0d4SMatt Arsenault } 6929be7b0d4SMatt Arsenault 693ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 694cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 695cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 696cb540bc0SMatt Arsenault // high bit. 697cb540bc0SMatt Arsenault Val &= 255; 698cb540bc0SMatt Arsenault 699ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 700ac106addSNikolay Haustov } 701ac106addSNikolay Haustov 7026023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 7036023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 7046023d599SDmitry Preobrazhensky } 7056023d599SDmitry Preobrazhensky 7069e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const { 7079e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255); 7089e77d0c6SStanislav Mekhanoshin } 7099e77d0c6SStanislav Mekhanoshin 7109e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const { 7119e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255); 7129e77d0c6SStanislav Mekhanoshin } 7139e77d0c6SStanislav Mekhanoshin 7149e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const { 7159e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255); 7169e77d0c6SStanislav Mekhanoshin } 7179e77d0c6SStanislav Mekhanoshin 7189e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const { 7199e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255); 7209e77d0c6SStanislav Mekhanoshin } 7219e77d0c6SStanislav Mekhanoshin 7229e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const { 7239e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW32, Val); 7249e77d0c6SStanislav Mekhanoshin } 7259e77d0c6SStanislav Mekhanoshin 7269e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const { 7279e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW64, Val); 7289e77d0c6SStanislav Mekhanoshin } 7299e77d0c6SStanislav Mekhanoshin 730ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 731ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 732ac106addSNikolay Haustov } 733ac106addSNikolay Haustov 734ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 735ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 736ac106addSNikolay Haustov } 737ac106addSNikolay Haustov 738ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 739ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 740ac106addSNikolay Haustov } 741ac106addSNikolay Haustov 7429e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const { 7439e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_256RegClassID, Val); 7449e77d0c6SStanislav Mekhanoshin } 7459e77d0c6SStanislav Mekhanoshin 7469e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const { 7479e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_512RegClassID, Val); 7489e77d0c6SStanislav Mekhanoshin } 7499e77d0c6SStanislav Mekhanoshin 750ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 751ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 752ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 753ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 754212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 755ac106addSNikolay Haustov } 756ac106addSNikolay Haustov 757640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 758640c44b8SMatt Arsenault unsigned Val) const { 759640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 76038e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 76138e496b1SArtem Tamazov } 76238e496b1SArtem Tamazov 763ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 764ca7b0a17SMatt Arsenault unsigned Val) const { 765ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 766ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 767ca7b0a17SMatt Arsenault } 768ca7b0a17SMatt Arsenault 7696023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 7706023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 7716023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 7726023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 7736023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 7746023d599SDmitry Preobrazhensky } 7756023d599SDmitry Preobrazhensky 776ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 777640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 778640c44b8SMatt Arsenault } 779640c44b8SMatt Arsenault 780640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 781212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 782ac106addSNikolay Haustov } 783ac106addSNikolay Haustov 784ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 785212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 786ac106addSNikolay Haustov } 787ac106addSNikolay Haustov 788ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 78927134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 790ac106addSNikolay Haustov } 791ac106addSNikolay Haustov 792ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 79327134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 794ac106addSNikolay Haustov } 795ac106addSNikolay Haustov 796ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 797ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 798ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 799ac106addSNikolay Haustov // ToDo: deal with float/double constants 800ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 801ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 802ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 803ac106addSNikolay Haustov Twine(Bytes.size())); 804ce941c9cSDmitry Preobrazhensky } 805ce941c9cSDmitry Preobrazhensky HasLiteral = true; 806ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 807ce941c9cSDmitry Preobrazhensky } 808ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 809ac106addSNikolay Haustov } 810ac106addSNikolay Haustov 811ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 812212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 813c8fbf6ffSEugene Zelenko 814212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 815212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 816212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 817212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 818212a251cSArtem Tamazov // Cast prevents negative overflow. 819ac106addSNikolay Haustov } 820ac106addSNikolay Haustov 8214bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 8224bd72361SMatt Arsenault switch (Imm) { 8234bd72361SMatt Arsenault case 240: 8244bd72361SMatt Arsenault return FloatToBits(0.5f); 8254bd72361SMatt Arsenault case 241: 8264bd72361SMatt Arsenault return FloatToBits(-0.5f); 8274bd72361SMatt Arsenault case 242: 8284bd72361SMatt Arsenault return FloatToBits(1.0f); 8294bd72361SMatt Arsenault case 243: 8304bd72361SMatt Arsenault return FloatToBits(-1.0f); 8314bd72361SMatt Arsenault case 244: 8324bd72361SMatt Arsenault return FloatToBits(2.0f); 8334bd72361SMatt Arsenault case 245: 8344bd72361SMatt Arsenault return FloatToBits(-2.0f); 8354bd72361SMatt Arsenault case 246: 8364bd72361SMatt Arsenault return FloatToBits(4.0f); 8374bd72361SMatt Arsenault case 247: 8384bd72361SMatt Arsenault return FloatToBits(-4.0f); 8394bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8404bd72361SMatt Arsenault return 0x3e22f983; 8414bd72361SMatt Arsenault default: 8424bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8434bd72361SMatt Arsenault } 8444bd72361SMatt Arsenault } 8454bd72361SMatt Arsenault 8464bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 8474bd72361SMatt Arsenault switch (Imm) { 8484bd72361SMatt Arsenault case 240: 8494bd72361SMatt Arsenault return DoubleToBits(0.5); 8504bd72361SMatt Arsenault case 241: 8514bd72361SMatt Arsenault return DoubleToBits(-0.5); 8524bd72361SMatt Arsenault case 242: 8534bd72361SMatt Arsenault return DoubleToBits(1.0); 8544bd72361SMatt Arsenault case 243: 8554bd72361SMatt Arsenault return DoubleToBits(-1.0); 8564bd72361SMatt Arsenault case 244: 8574bd72361SMatt Arsenault return DoubleToBits(2.0); 8584bd72361SMatt Arsenault case 245: 8594bd72361SMatt Arsenault return DoubleToBits(-2.0); 8604bd72361SMatt Arsenault case 246: 8614bd72361SMatt Arsenault return DoubleToBits(4.0); 8624bd72361SMatt Arsenault case 247: 8634bd72361SMatt Arsenault return DoubleToBits(-4.0); 8644bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8654bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 8664bd72361SMatt Arsenault default: 8674bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8684bd72361SMatt Arsenault } 8694bd72361SMatt Arsenault } 8704bd72361SMatt Arsenault 8714bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 8724bd72361SMatt Arsenault switch (Imm) { 8734bd72361SMatt Arsenault case 240: 8744bd72361SMatt Arsenault return 0x3800; 8754bd72361SMatt Arsenault case 241: 8764bd72361SMatt Arsenault return 0xB800; 8774bd72361SMatt Arsenault case 242: 8784bd72361SMatt Arsenault return 0x3C00; 8794bd72361SMatt Arsenault case 243: 8804bd72361SMatt Arsenault return 0xBC00; 8814bd72361SMatt Arsenault case 244: 8824bd72361SMatt Arsenault return 0x4000; 8834bd72361SMatt Arsenault case 245: 8844bd72361SMatt Arsenault return 0xC000; 8854bd72361SMatt Arsenault case 246: 8864bd72361SMatt Arsenault return 0x4400; 8874bd72361SMatt Arsenault case 247: 8884bd72361SMatt Arsenault return 0xC400; 8894bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8904bd72361SMatt Arsenault return 0x3118; 8914bd72361SMatt Arsenault default: 8924bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8934bd72361SMatt Arsenault } 8944bd72361SMatt Arsenault } 8954bd72361SMatt Arsenault 8964bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 897212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 898212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 8994bd72361SMatt Arsenault 900e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 9014bd72361SMatt Arsenault switch (Width) { 9024bd72361SMatt Arsenault case OPW32: 9039e77d0c6SStanislav Mekhanoshin case OPW128: // splat constants 9049e77d0c6SStanislav Mekhanoshin case OPW512: 9059e77d0c6SStanislav Mekhanoshin case OPW1024: 9064bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 9074bd72361SMatt Arsenault case OPW64: 9084bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 9094bd72361SMatt Arsenault case OPW16: 9109be7b0d4SMatt Arsenault case OPWV216: 9114bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 9124bd72361SMatt Arsenault default: 9134bd72361SMatt Arsenault llvm_unreachable("implement me"); 914e1818af8STom Stellard } 915e1818af8STom Stellard } 916e1818af8STom Stellard 917212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 918e1818af8STom Stellard using namespace AMDGPU; 919c8fbf6ffSEugene Zelenko 920212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 921212a251cSArtem Tamazov switch (Width) { 922212a251cSArtem Tamazov default: // fall 9234bd72361SMatt Arsenault case OPW32: 9244bd72361SMatt Arsenault case OPW16: 9259be7b0d4SMatt Arsenault case OPWV216: 9264bd72361SMatt Arsenault return VGPR_32RegClassID; 927212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 928212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 929212a251cSArtem Tamazov } 930212a251cSArtem Tamazov } 931212a251cSArtem Tamazov 9329e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const { 9339e77d0c6SStanislav Mekhanoshin using namespace AMDGPU; 9349e77d0c6SStanislav Mekhanoshin 9359e77d0c6SStanislav Mekhanoshin assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 9369e77d0c6SStanislav Mekhanoshin switch (Width) { 9379e77d0c6SStanislav Mekhanoshin default: // fall 9389e77d0c6SStanislav Mekhanoshin case OPW32: 9399e77d0c6SStanislav Mekhanoshin case OPW16: 9409e77d0c6SStanislav Mekhanoshin case OPWV216: 9419e77d0c6SStanislav Mekhanoshin return AGPR_32RegClassID; 9429e77d0c6SStanislav Mekhanoshin case OPW64: return AReg_64RegClassID; 9439e77d0c6SStanislav Mekhanoshin case OPW128: return AReg_128RegClassID; 9449e77d0c6SStanislav Mekhanoshin case OPW512: return AReg_512RegClassID; 9459e77d0c6SStanislav Mekhanoshin case OPW1024: return AReg_1024RegClassID; 9469e77d0c6SStanislav Mekhanoshin } 9479e77d0c6SStanislav Mekhanoshin } 9489e77d0c6SStanislav Mekhanoshin 9499e77d0c6SStanislav Mekhanoshin 950212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 951212a251cSArtem Tamazov using namespace AMDGPU; 952c8fbf6ffSEugene Zelenko 953212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 954212a251cSArtem Tamazov switch (Width) { 955212a251cSArtem Tamazov default: // fall 9564bd72361SMatt Arsenault case OPW32: 9574bd72361SMatt Arsenault case OPW16: 9589be7b0d4SMatt Arsenault case OPWV216: 9594bd72361SMatt Arsenault return SGPR_32RegClassID; 960212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 961212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 96227134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 96327134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 964212a251cSArtem Tamazov } 965212a251cSArtem Tamazov } 966212a251cSArtem Tamazov 967212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 968212a251cSArtem Tamazov using namespace AMDGPU; 969c8fbf6ffSEugene Zelenko 970212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 971212a251cSArtem Tamazov switch (Width) { 972212a251cSArtem Tamazov default: // fall 9734bd72361SMatt Arsenault case OPW32: 9744bd72361SMatt Arsenault case OPW16: 9759be7b0d4SMatt Arsenault case OPWV216: 9764bd72361SMatt Arsenault return TTMP_32RegClassID; 977212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 978212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 97927134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 98027134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 981212a251cSArtem Tamazov } 982212a251cSArtem Tamazov } 983212a251cSArtem Tamazov 984ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 985ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 986ac2b0264SDmitry Preobrazhensky 98733d806a5SStanislav Mekhanoshin unsigned TTmpMin = 98833d806a5SStanislav Mekhanoshin (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN; 98933d806a5SStanislav Mekhanoshin unsigned TTmpMax = 99033d806a5SStanislav Mekhanoshin (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX; 991ac2b0264SDmitry Preobrazhensky 992ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 993ac2b0264SDmitry Preobrazhensky } 994ac2b0264SDmitry Preobrazhensky 995212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 996212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 997c8fbf6ffSEugene Zelenko 9989e77d0c6SStanislav Mekhanoshin assert(Val < 1024); // enum10 9999e77d0c6SStanislav Mekhanoshin 10009e77d0c6SStanislav Mekhanoshin bool IsAGPR = Val & 512; 10019e77d0c6SStanislav Mekhanoshin Val &= 511; 1002ac106addSNikolay Haustov 1003212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 10049e77d0c6SStanislav Mekhanoshin return createRegOperand(IsAGPR ? getAgprClassId(Width) 10059e77d0c6SStanislav Mekhanoshin : getVgprClassId(Width), Val - VGPR_MIN); 1006212a251cSArtem Tamazov } 1007b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 1008b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 1009212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 1010212a251cSArtem Tamazov } 1011ac2b0264SDmitry Preobrazhensky 1012ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1013ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1014ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 1015212a251cSArtem Tamazov } 1016ac106addSNikolay Haustov 1017212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 1018ac106addSNikolay Haustov return decodeIntImmed(Val); 1019ac106addSNikolay Haustov 1020212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 10214bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 1022ac106addSNikolay Haustov 1023212a251cSArtem Tamazov if (Val == LITERAL_CONST) 1024ac106addSNikolay Haustov return decodeLiteralConstant(); 1025ac106addSNikolay Haustov 10264bd72361SMatt Arsenault switch (Width) { 10274bd72361SMatt Arsenault case OPW32: 10284bd72361SMatt Arsenault case OPW16: 10299be7b0d4SMatt Arsenault case OPWV216: 10304bd72361SMatt Arsenault return decodeSpecialReg32(Val); 10314bd72361SMatt Arsenault case OPW64: 10324bd72361SMatt Arsenault return decodeSpecialReg64(Val); 10334bd72361SMatt Arsenault default: 10344bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 10354bd72361SMatt Arsenault } 1036ac106addSNikolay Haustov } 1037ac106addSNikolay Haustov 103827134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 103927134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 104027134953SDmitry Preobrazhensky 104127134953SDmitry Preobrazhensky assert(Val < 128); 104227134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 104327134953SDmitry Preobrazhensky 104427134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 104527134953SDmitry Preobrazhensky assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 104627134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 104727134953SDmitry Preobrazhensky } 104827134953SDmitry Preobrazhensky 104927134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 105027134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 105127134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 105227134953SDmitry Preobrazhensky } 105327134953SDmitry Preobrazhensky 105427134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 105527134953SDmitry Preobrazhensky } 105627134953SDmitry Preobrazhensky 1057ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 1058ac106addSNikolay Haustov using namespace AMDGPU; 1059c8fbf6ffSEugene Zelenko 1060e1818af8STom Stellard switch (Val) { 1061ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 1062ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 10633afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 10643afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 1065ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 1066ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 1067137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA_LO); 1068137976faSDmitry Preobrazhensky case 109: return createRegOperand(TBA_HI); 1069137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA_LO); 1070137976faSDmitry Preobrazhensky case 111: return createRegOperand(TMA_HI); 1071ac106addSNikolay Haustov case 124: return createRegOperand(M0); 107233d806a5SStanislav Mekhanoshin case 125: return createRegOperand(SGPR_NULL); 1073ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 1074ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 1075a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 1076a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 1077a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 1078a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1079137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 10809111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 10819111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 10829111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1083942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 1084ac106addSNikolay Haustov default: break; 1085e1818af8STom Stellard } 1086ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1087e1818af8STom Stellard } 1088e1818af8STom Stellard 1089ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 1090161a158eSNikolay Haustov using namespace AMDGPU; 1091c8fbf6ffSEugene Zelenko 1092161a158eSNikolay Haustov switch (Val) { 1093ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 10943afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 1095ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 1096137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA); 1097137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA); 1098*9bd76367SDmitry Preobrazhensky case 125: return createRegOperand(SGPR_NULL); 1099ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 1100137976faSDmitry Preobrazhensky case 235: return createRegOperand(SRC_SHARED_BASE); 1101137976faSDmitry Preobrazhensky case 236: return createRegOperand(SRC_SHARED_LIMIT); 1102137976faSDmitry Preobrazhensky case 237: return createRegOperand(SRC_PRIVATE_BASE); 1103137976faSDmitry Preobrazhensky case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1104137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 11059111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 11069111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 11079111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1108ac106addSNikolay Haustov default: break; 1109161a158eSNikolay Haustov } 1110ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1111161a158eSNikolay Haustov } 1112161a158eSNikolay Haustov 1113549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 11146b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 1115363f47a2SSam Kolton using namespace AMDGPU::SDWA; 11166b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1117363f47a2SSam Kolton 111833d806a5SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 111933d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 1120da644c02SStanislav Mekhanoshin // XXX: cast to int is needed to avoid stupid warning: 1121a179d25bSSam Kolton // compare with unsigned is always true 1122da644c02SStanislav Mekhanoshin if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && 1123363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 1124363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 1125363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 1126363f47a2SSam Kolton } 1127363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 112833d806a5SStanislav Mekhanoshin Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 112933d806a5SStanislav Mekhanoshin : SDWA9EncValues::SRC_SGPR_MAX_SI)) { 1130363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 1131363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 1132363f47a2SSam Kolton } 1133ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 1134ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 1135ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 1136ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 1137ac2b0264SDmitry Preobrazhensky } 1138363f47a2SSam Kolton 11396b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 11406b65f7c3SDmitry Preobrazhensky 11416b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 11426b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 11436b65f7c3SDmitry Preobrazhensky 11446b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 11456b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 11466b65f7c3SDmitry Preobrazhensky 11476b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 1148549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 1149549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 1150549c89d2SSam Kolton } 1151549c89d2SSam Kolton llvm_unreachable("unsupported target"); 1152363f47a2SSam Kolton } 1153363f47a2SSam Kolton 1154549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 1155549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 1156363f47a2SSam Kolton } 1157363f47a2SSam Kolton 1158549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 1159549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 1160363f47a2SSam Kolton } 1161363f47a2SSam Kolton 1162549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 1163363f47a2SSam Kolton using namespace AMDGPU::SDWA; 1164363f47a2SSam Kolton 116533d806a5SStanislav Mekhanoshin assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 116633d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && 116733d806a5SStanislav Mekhanoshin "SDWAVopcDst should be present only on GFX9+"); 116833d806a5SStanislav Mekhanoshin 1169ab4f2ea7SStanislav Mekhanoshin bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64]; 1170ab4f2ea7SStanislav Mekhanoshin 1171363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 1172363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 1173ac2b0264SDmitry Preobrazhensky 1174ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1175ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1176ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx); 117733d806a5SStanislav Mekhanoshin } else if (Val > SGPR_MAX) { 1178ab4f2ea7SStanislav Mekhanoshin return IsWave64 ? decodeSpecialReg64(Val) 1179ab4f2ea7SStanislav Mekhanoshin : decodeSpecialReg32(Val); 1180363f47a2SSam Kolton } else { 1181ab4f2ea7SStanislav Mekhanoshin return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val); 1182363f47a2SSam Kolton } 1183363f47a2SSam Kolton } else { 1184ab4f2ea7SStanislav Mekhanoshin return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO); 1185363f47a2SSam Kolton } 1186363f47a2SSam Kolton } 1187363f47a2SSam Kolton 1188ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const { 1189ab4f2ea7SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ? 1190ab4f2ea7SStanislav Mekhanoshin decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val); 1191ab4f2ea7SStanislav Mekhanoshin } 1192ab4f2ea7SStanislav Mekhanoshin 1193ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 1194ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 1195ac2b0264SDmitry Preobrazhensky } 1196ac2b0264SDmitry Preobrazhensky 1197ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const { 1198ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; 1199ac2b0264SDmitry Preobrazhensky } 1200ac2b0264SDmitry Preobrazhensky 120133d806a5SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX10() const { 120233d806a5SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureGFX10]; 120333d806a5SStanislav Mekhanoshin } 120433d806a5SStanislav Mekhanoshin 12053381d7a2SSam Kolton //===----------------------------------------------------------------------===// 12063381d7a2SSam Kolton // AMDGPUSymbolizer 12073381d7a2SSam Kolton //===----------------------------------------------------------------------===// 12083381d7a2SSam Kolton 12093381d7a2SSam Kolton // Try to find symbol name for specified label 12103381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 12113381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 12123381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 12133381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 1214c8fbf6ffSEugene Zelenko using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>; 1215c8fbf6ffSEugene Zelenko using SectionSymbolsTy = std::vector<SymbolInfoTy>; 12163381d7a2SSam Kolton 12173381d7a2SSam Kolton if (!IsBranch) { 12183381d7a2SSam Kolton return false; 12193381d7a2SSam Kolton } 12203381d7a2SSam Kolton 12213381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 1222b1c3b22bSNicolai Haehnle if (!Symbols) 1223b1c3b22bSNicolai Haehnle return false; 1224b1c3b22bSNicolai Haehnle 12253381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 12263381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 12273381d7a2SSam Kolton return std::get<0>(Val) == static_cast<uint64_t>(Value) 12283381d7a2SSam Kolton && std::get<2>(Val) == ELF::STT_NOTYPE; 12293381d7a2SSam Kolton }); 12303381d7a2SSam Kolton if (Result != Symbols->end()) { 12313381d7a2SSam Kolton auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result)); 12323381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 12333381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 12343381d7a2SSam Kolton return true; 12353381d7a2SSam Kolton } 12363381d7a2SSam Kolton return false; 12373381d7a2SSam Kolton } 12383381d7a2SSam Kolton 123992b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 124092b355b1SMatt Arsenault int64_t Value, 124192b355b1SMatt Arsenault uint64_t Address) { 124292b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 124392b355b1SMatt Arsenault } 124492b355b1SMatt Arsenault 12453381d7a2SSam Kolton //===----------------------------------------------------------------------===// 12463381d7a2SSam Kolton // Initialization 12473381d7a2SSam Kolton //===----------------------------------------------------------------------===// 12483381d7a2SSam Kolton 12493381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 12503381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 12513381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 12523381d7a2SSam Kolton void *DisInfo, 12533381d7a2SSam Kolton MCContext *Ctx, 12543381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 12553381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 12563381d7a2SSam Kolton } 12573381d7a2SSam Kolton 1258e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 1259e1818af8STom Stellard const MCSubtargetInfo &STI, 1260e1818af8STom Stellard MCContext &Ctx) { 1261cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 1262e1818af8STom Stellard } 1263e1818af8STom Stellard 12644b0b2619STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() { 1265f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 1266f42454b9SMehdi Amini createAMDGPUDisassembler); 1267f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 1268f42454b9SMehdi Amini createAMDGPUSymbolizer); 1269e1818af8STom Stellard } 1270