1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
2e1818af8STom Stellard //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6e1818af8STom Stellard //
7e1818af8STom Stellard //===----------------------------------------------------------------------===//
8e1818af8STom Stellard //
9e1818af8STom Stellard //===----------------------------------------------------------------------===//
10e1818af8STom Stellard //
11e1818af8STom Stellard /// \file
12e1818af8STom Stellard ///
13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
14e1818af8STom Stellard //
15e1818af8STom Stellard //===----------------------------------------------------------------------===//
16e1818af8STom Stellard 
17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
18e1818af8STom Stellard 
19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h"
20e1818af8STom Stellard #include "AMDGPU.h"
21c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
22212a251cSArtem Tamazov #include "SIDefines.h"
238ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h"
24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h"
26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h"
27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h"
28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h"
29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h"
30ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h"
31ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h"
33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h"
34e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h"
35e1818af8STom Stellard #include "llvm/MC/MCInst.h"
36e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h"
37ac106addSNikolay Haustov #include "llvm/Support/Endian.h"
38c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h"
39c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h"
40e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h"
41c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h"
42c8fbf6ffSEugene Zelenko #include <algorithm>
43c8fbf6ffSEugene Zelenko #include <cassert>
44c8fbf6ffSEugene Zelenko #include <cstddef>
45c8fbf6ffSEugene Zelenko #include <cstdint>
46c8fbf6ffSEugene Zelenko #include <iterator>
47c8fbf6ffSEugene Zelenko #include <tuple>
48c8fbf6ffSEugene Zelenko #include <vector>
49e1818af8STom Stellard 
50e1818af8STom Stellard using namespace llvm;
51e1818af8STom Stellard 
52e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
53e1818af8STom Stellard 
5433d806a5SStanislav Mekhanoshin #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \
5533d806a5SStanislav Mekhanoshin                             : AMDGPU::EncValues::SGPR_MAX_SI)
5633d806a5SStanislav Mekhanoshin 
57c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
58e1818af8STom Stellard 
59ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI,
60ca64ef20SMatt Arsenault                                        MCContext &Ctx,
61ca64ef20SMatt Arsenault                                        MCInstrInfo const *MCII) :
62ca64ef20SMatt Arsenault   MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()),
63418e23e3SMatt Arsenault   TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) {
64418e23e3SMatt Arsenault 
65418e23e3SMatt Arsenault   // ToDo: AMDGPUDisassembler supports only VI ISA.
66418e23e3SMatt Arsenault   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10())
67418e23e3SMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
68418e23e3SMatt Arsenault }
69ca64ef20SMatt Arsenault 
70ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
71ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
72ac106addSNikolay Haustov   Inst.addOperand(Opnd);
73ac106addSNikolay Haustov   return Opnd.isValid() ?
74ac106addSNikolay Haustov     MCDisassembler::Success :
75de56a890SStanislav Mekhanoshin     MCDisassembler::Fail;
76e1818af8STom Stellard }
77e1818af8STom Stellard 
78549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
79549c89d2SSam Kolton                                 uint16_t NameIdx) {
80549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
81549c89d2SSam Kolton   if (OpIdx != -1) {
82549c89d2SSam Kolton     auto I = MI.begin();
83549c89d2SSam Kolton     std::advance(I, OpIdx);
84549c89d2SSam Kolton     MI.insert(I, Op);
85549c89d2SSam Kolton   }
86549c89d2SSam Kolton   return OpIdx;
87549c89d2SSam Kolton }
88549c89d2SSam Kolton 
893381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
903381d7a2SSam Kolton                                        uint64_t Addr, const void *Decoder) {
913381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
923381d7a2SSam Kolton 
93efec1396SScott Linder   // Our branches take a simm16, but we need two extra bits to account for the
94efec1396SScott Linder   // factor of 4.
953381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
963381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
973381d7a2SSam Kolton 
983381d7a2SSam Kolton   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
993381d7a2SSam Kolton     return MCDisassembler::Success;
1003381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
1013381d7a2SSam Kolton }
1023381d7a2SSam Kolton 
1035998baccSDmitry Preobrazhensky static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm,
1045998baccSDmitry Preobrazhensky                                      uint64_t Addr, const void *Decoder) {
1055998baccSDmitry Preobrazhensky   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1065998baccSDmitry Preobrazhensky   int64_t Offset;
1075998baccSDmitry Preobrazhensky   if (DAsm->isVI()) {         // VI supports 20-bit unsigned offsets.
1085998baccSDmitry Preobrazhensky     Offset = Imm & 0xFFFFF;
1095998baccSDmitry Preobrazhensky   } else {                    // GFX9+ supports 21-bit signed offsets.
1105998baccSDmitry Preobrazhensky     Offset = SignExtend64<21>(Imm);
1115998baccSDmitry Preobrazhensky   }
1125998baccSDmitry Preobrazhensky   return addOperand(Inst, MCOperand::createImm(Offset));
1135998baccSDmitry Preobrazhensky }
1145998baccSDmitry Preobrazhensky 
1150846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val,
1160846c125SStanislav Mekhanoshin                                   uint64_t Addr, const void *Decoder) {
1170846c125SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1180846c125SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeBoolReg(Val));
1190846c125SStanislav Mekhanoshin }
1200846c125SStanislav Mekhanoshin 
121363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \
122363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \
123ac106addSNikolay Haustov                                        unsigned Imm, \
124ac106addSNikolay Haustov                                        uint64_t /*Addr*/, \
125ac106addSNikolay Haustov                                        const void *Decoder) { \
126ac106addSNikolay Haustov   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
127363f47a2SSam Kolton   return addOperand(Inst, DAsm->DecoderName(Imm)); \
128e1818af8STom Stellard }
129e1818af8STom Stellard 
130363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
131363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
132e1818af8STom Stellard 
133363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
1346023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32)
135363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
136363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
13730fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128)
138e1818af8STom Stellard 
139363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
140363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
141363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
142*91f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256)
143*91f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512)
144e1818af8STom Stellard 
145363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
146363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
147ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
1486023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32)
149363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
150363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
151363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
152363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
153363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
154e1818af8STom Stellard 
15550d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32)
15650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128)
15750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512)
15850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024)
15950d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32)
16050d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64)
16150d7f464SStanislav Mekhanoshin 
1624bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
1634bd72361SMatt Arsenault                                          unsigned Imm,
1644bd72361SMatt Arsenault                                          uint64_t Addr,
1654bd72361SMatt Arsenault                                          const void *Decoder) {
1664bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1674bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1684bd72361SMatt Arsenault }
1694bd72361SMatt Arsenault 
1709be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
1719be7b0d4SMatt Arsenault                                          unsigned Imm,
1729be7b0d4SMatt Arsenault                                          uint64_t Addr,
1739be7b0d4SMatt Arsenault                                          const void *Decoder) {
1749be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1759be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1769be7b0d4SMatt Arsenault }
1779be7b0d4SMatt Arsenault 
1789e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst,
1799e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1809e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1819e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1829e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1839e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1849e77d0c6SStanislav Mekhanoshin }
1859e77d0c6SStanislav Mekhanoshin 
1869e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst,
1879e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1889e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1899e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1909e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1919e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm));
1929e77d0c6SStanislav Mekhanoshin }
1939e77d0c6SStanislav Mekhanoshin 
19450d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst,
19550d7f464SStanislav Mekhanoshin                                            unsigned Imm,
19650d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
19750d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
19850d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
19950d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512));
20050d7f464SStanislav Mekhanoshin }
20150d7f464SStanislav Mekhanoshin 
20250d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst,
20350d7f464SStanislav Mekhanoshin                                            unsigned Imm,
20450d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
20550d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
20650d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
20750d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512));
20850d7f464SStanislav Mekhanoshin }
20950d7f464SStanislav Mekhanoshin 
21050d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst,
21150d7f464SStanislav Mekhanoshin                                             unsigned Imm,
21250d7f464SStanislav Mekhanoshin                                             uint64_t Addr,
21350d7f464SStanislav Mekhanoshin                                             const void *Decoder) {
21450d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
21550d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512));
21650d7f464SStanislav Mekhanoshin }
21750d7f464SStanislav Mekhanoshin 
2189e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst,
2199e77d0c6SStanislav Mekhanoshin                                           unsigned Imm,
2209e77d0c6SStanislav Mekhanoshin                                           uint64_t Addr,
2219e77d0c6SStanislav Mekhanoshin                                           const void *Decoder) {
2229e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
2239e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm));
2249e77d0c6SStanislav Mekhanoshin }
2259e77d0c6SStanislav Mekhanoshin 
22650d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst,
22750d7f464SStanislav Mekhanoshin                                          unsigned Imm,
22850d7f464SStanislav Mekhanoshin                                          uint64_t Addr,
22950d7f464SStanislav Mekhanoshin                                          const void *Decoder) {
23050d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
23150d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm));
23250d7f464SStanislav Mekhanoshin }
23350d7f464SStanislav Mekhanoshin 
234549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
235549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
236363f47a2SSam Kolton 
237549c89d2SSam Kolton DECODE_SDWA(Src32)
238549c89d2SSam Kolton DECODE_SDWA(Src16)
239549c89d2SSam Kolton DECODE_SDWA(VopcDst)
240363f47a2SSam Kolton 
241e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
242e1818af8STom Stellard 
243e1818af8STom Stellard //===----------------------------------------------------------------------===//
244e1818af8STom Stellard //
245e1818af8STom Stellard //===----------------------------------------------------------------------===//
246e1818af8STom Stellard 
2471048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
2481048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
2491048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
2501048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
251ac106addSNikolay Haustov   return Res;
252ac106addSNikolay Haustov }
253ac106addSNikolay Haustov 
254ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
255ac106addSNikolay Haustov                                                MCInst &MI,
256ac106addSNikolay Haustov                                                uint64_t Inst,
257ac106addSNikolay Haustov                                                uint64_t Address) const {
258ac106addSNikolay Haustov   assert(MI.getOpcode() == 0);
259ac106addSNikolay Haustov   assert(MI.getNumOperands() == 0);
260ac106addSNikolay Haustov   MCInst TmpInst;
261ce941c9cSDmitry Preobrazhensky   HasLiteral = false;
262ac106addSNikolay Haustov   const auto SavedBytes = Bytes;
263ac106addSNikolay Haustov   if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
264ac106addSNikolay Haustov     MI = TmpInst;
265ac106addSNikolay Haustov     return MCDisassembler::Success;
266ac106addSNikolay Haustov   }
267ac106addSNikolay Haustov   Bytes = SavedBytes;
268ac106addSNikolay Haustov   return MCDisassembler::Fail;
269ac106addSNikolay Haustov }
270ac106addSNikolay Haustov 
271245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) {
272245b5ba3SStanislav Mekhanoshin   using namespace llvm::AMDGPU::DPP;
273245b5ba3SStanislav Mekhanoshin   int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi);
274245b5ba3SStanislav Mekhanoshin   assert(FiIdx != -1);
275245b5ba3SStanislav Mekhanoshin   if ((unsigned)FiIdx >= MI.getNumOperands())
276245b5ba3SStanislav Mekhanoshin     return false;
277245b5ba3SStanislav Mekhanoshin   unsigned Fi = MI.getOperand(FiIdx).getImm();
278245b5ba3SStanislav Mekhanoshin   return Fi == DPP8_FI_0 || Fi == DPP8_FI_1;
279245b5ba3SStanislav Mekhanoshin }
280245b5ba3SStanislav Mekhanoshin 
281e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
282ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
283e1818af8STom Stellard                                                 uint64_t Address,
284e1818af8STom Stellard                                                 raw_ostream &CS) const {
285e1818af8STom Stellard   CommentStream = &CS;
286549c89d2SSam Kolton   bool IsSDWA = false;
287e1818af8STom Stellard 
288ca64ef20SMatt Arsenault   unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size());
289ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
290161a158eSNikolay Haustov 
291ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
292ac106addSNikolay Haustov   do {
293824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
294ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
2951048fb18SSam Kolton 
296c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
297c9bdcb75SSam Kolton     // encodings
2981048fb18SSam Kolton     if (Bytes.size() >= 8) {
2991048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
300245b5ba3SStanislav Mekhanoshin 
3019ee272f1SStanislav Mekhanoshin       if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
3029ee272f1SStanislav Mekhanoshin         Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address);
3039ee272f1SStanislav Mekhanoshin         if (Res) {
3049ee272f1SStanislav Mekhanoshin           if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8)
3059ee272f1SStanislav Mekhanoshin               == -1)
3069ee272f1SStanislav Mekhanoshin             break;
3079ee272f1SStanislav Mekhanoshin           if (convertDPP8Inst(MI) == MCDisassembler::Success)
3089ee272f1SStanislav Mekhanoshin             break;
3099ee272f1SStanislav Mekhanoshin           MI = MCInst(); // clear
3109ee272f1SStanislav Mekhanoshin         }
3119ee272f1SStanislav Mekhanoshin       }
3129ee272f1SStanislav Mekhanoshin 
313245b5ba3SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address);
314245b5ba3SStanislav Mekhanoshin       if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
315245b5ba3SStanislav Mekhanoshin         break;
316245b5ba3SStanislav Mekhanoshin 
317245b5ba3SStanislav Mekhanoshin       MI = MCInst(); // clear
318245b5ba3SStanislav Mekhanoshin 
3191048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
3201048fb18SSam Kolton       if (Res) break;
321c9bdcb75SSam Kolton 
322c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
323549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
324363f47a2SSam Kolton 
325363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
326549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
3270905870fSChangpeng Fang 
3288f3da70eSStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address);
3298f3da70eSStanislav Mekhanoshin       if (Res) { IsSDWA = true;  break; }
3308f3da70eSStanislav Mekhanoshin 
3310905870fSChangpeng Fang       if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
3320905870fSChangpeng Fang         Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
3330084adc5SMatt Arsenault         if (Res)
3340084adc5SMatt Arsenault           break;
3350084adc5SMatt Arsenault       }
3360084adc5SMatt Arsenault 
3370084adc5SMatt Arsenault       // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
3380084adc5SMatt Arsenault       // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
3390084adc5SMatt Arsenault       // table first so we print the correct name.
3400084adc5SMatt Arsenault       if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
3410084adc5SMatt Arsenault         Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
3420084adc5SMatt Arsenault         if (Res)
3430084adc5SMatt Arsenault           break;
3440905870fSChangpeng Fang       }
3451048fb18SSam Kolton     }
3461048fb18SSam Kolton 
3471048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
3481048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
3491048fb18SSam Kolton 
3501048fb18SSam Kolton     // Try decode 32-bit instruction
351ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3521048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
3535182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address);
354ac106addSNikolay Haustov     if (Res) break;
355e1818af8STom Stellard 
356ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
357ac106addSNikolay Haustov     if (Res) break;
358ac106addSNikolay Haustov 
359a0342dc9SDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
360a0342dc9SDmitry Preobrazhensky     if (Res) break;
361a0342dc9SDmitry Preobrazhensky 
3629ee272f1SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
3639ee272f1SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address);
3649ee272f1SStanislav Mekhanoshin       if (Res) break;
3659ee272f1SStanislav Mekhanoshin     }
3669ee272f1SStanislav Mekhanoshin 
3678f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address);
3688f3da70eSStanislav Mekhanoshin     if (Res) break;
3698f3da70eSStanislav Mekhanoshin 
370ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3711048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
3725182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address);
373ac106addSNikolay Haustov     if (Res) break;
374ac106addSNikolay Haustov 
375ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
3761e32550dSDmitry Preobrazhensky     if (Res) break;
3771e32550dSDmitry Preobrazhensky 
3781e32550dSDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
3798f3da70eSStanislav Mekhanoshin     if (Res) break;
3808f3da70eSStanislav Mekhanoshin 
3818f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address);
382ac106addSNikolay Haustov   } while (false);
383ac106addSNikolay Haustov 
384678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
3858f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
3868f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 ||
387603a43fcSKonstantin Zhuravlyov               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ||
3888f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi ||
3898f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 ||
3908f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) {
391678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
392549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
393678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
394678e111eSMatt Arsenault   }
395678e111eSMatt Arsenault 
396cad7fa85SMatt Arsenault   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
397692560dcSStanislav Mekhanoshin     int VAddr0Idx =
398692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
399692560dcSStanislav Mekhanoshin     int RsrcIdx =
400692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
401692560dcSStanislav Mekhanoshin     unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1;
402692560dcSStanislav Mekhanoshin     if (VAddr0Idx >= 0 && NSAArgs > 0) {
403692560dcSStanislav Mekhanoshin       unsigned NSAWords = (NSAArgs + 3) / 4;
404692560dcSStanislav Mekhanoshin       if (Bytes.size() < 4 * NSAWords) {
405692560dcSStanislav Mekhanoshin         Res = MCDisassembler::Fail;
406692560dcSStanislav Mekhanoshin       } else {
407692560dcSStanislav Mekhanoshin         for (unsigned i = 0; i < NSAArgs; ++i) {
408692560dcSStanislav Mekhanoshin           MI.insert(MI.begin() + VAddr0Idx + 1 + i,
409692560dcSStanislav Mekhanoshin                     decodeOperand_VGPR_32(Bytes[i]));
410692560dcSStanislav Mekhanoshin         }
411692560dcSStanislav Mekhanoshin         Bytes = Bytes.slice(4 * NSAWords);
412692560dcSStanislav Mekhanoshin       }
413692560dcSStanislav Mekhanoshin     }
414692560dcSStanislav Mekhanoshin 
415692560dcSStanislav Mekhanoshin     if (Res)
416cad7fa85SMatt Arsenault       Res = convertMIMGInst(MI);
417cad7fa85SMatt Arsenault   }
418cad7fa85SMatt Arsenault 
419549c89d2SSam Kolton   if (Res && IsSDWA)
420549c89d2SSam Kolton     Res = convertSDWAInst(MI);
421549c89d2SSam Kolton 
4228f3da70eSStanislav Mekhanoshin   int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4238f3da70eSStanislav Mekhanoshin                                               AMDGPU::OpName::vdst_in);
4248f3da70eSStanislav Mekhanoshin   if (VDstIn_Idx != -1) {
4258f3da70eSStanislav Mekhanoshin     int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx,
4268f3da70eSStanislav Mekhanoshin                            MCOI::OperandConstraint::TIED_TO);
4278f3da70eSStanislav Mekhanoshin     if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx ||
4288f3da70eSStanislav Mekhanoshin          !MI.getOperand(VDstIn_Idx).isReg() ||
4298f3da70eSStanislav Mekhanoshin          MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) {
4308f3da70eSStanislav Mekhanoshin       if (MI.getNumOperands() > (unsigned)VDstIn_Idx)
4318f3da70eSStanislav Mekhanoshin         MI.erase(&MI.getOperand(VDstIn_Idx));
4328f3da70eSStanislav Mekhanoshin       insertNamedMCOperand(MI,
4338f3da70eSStanislav Mekhanoshin         MCOperand::createReg(MI.getOperand(Tied).getReg()),
4348f3da70eSStanislav Mekhanoshin         AMDGPU::OpName::vdst_in);
4358f3da70eSStanislav Mekhanoshin     }
4368f3da70eSStanislav Mekhanoshin   }
4378f3da70eSStanislav Mekhanoshin 
4387116e896STim Corringham   // if the opcode was not recognized we'll assume a Size of 4 bytes
4397116e896STim Corringham   // (unless there are fewer bytes left)
4407116e896STim Corringham   Size = Res ? (MaxInstBytesNum - Bytes.size())
4417116e896STim Corringham              : std::min((size_t)4, Bytes_.size());
442ac106addSNikolay Haustov   return Res;
443161a158eSNikolay Haustov }
444e1818af8STom Stellard 
445549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
4468f3da70eSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
4478f3da70eSStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
448549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
449549c89d2SSam Kolton       // VOPC - insert clamp
450549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
451549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
452549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
453549c89d2SSam Kolton     if (SDst != -1) {
454549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
455ac2b0264SDmitry Preobrazhensky       insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
456549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
457549c89d2SSam Kolton     } else {
458549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
459549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
460549c89d2SSam Kolton     }
461549c89d2SSam Kolton   }
462549c89d2SSam Kolton   return MCDisassembler::Success;
463549c89d2SSam Kolton }
464549c89d2SSam Kolton 
465245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const {
466245b5ba3SStanislav Mekhanoshin   unsigned Opc = MI.getOpcode();
467245b5ba3SStanislav Mekhanoshin   unsigned DescNumOps = MCII->get(Opc).getNumOperands();
468245b5ba3SStanislav Mekhanoshin 
469245b5ba3SStanislav Mekhanoshin   // Insert dummy unused src modifiers.
470245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
471245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1)
472245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
473245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src0_modifiers);
474245b5ba3SStanislav Mekhanoshin 
475245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
476245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1)
477245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
478245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src1_modifiers);
479245b5ba3SStanislav Mekhanoshin 
480245b5ba3SStanislav Mekhanoshin   return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail;
481245b5ba3SStanislav Mekhanoshin }
482245b5ba3SStanislav Mekhanoshin 
483692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about
484692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it
485692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so.
486cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
487da4a7c01SDmitry Preobrazhensky 
4880b4eb1eaSDmitry Preobrazhensky   int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4890b4eb1eaSDmitry Preobrazhensky                                            AMDGPU::OpName::vdst);
4900b4eb1eaSDmitry Preobrazhensky 
491cad7fa85SMatt Arsenault   int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
492cad7fa85SMatt Arsenault                                             AMDGPU::OpName::vdata);
493692560dcSStanislav Mekhanoshin   int VAddr0Idx =
494692560dcSStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
495cad7fa85SMatt Arsenault   int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
496cad7fa85SMatt Arsenault                                             AMDGPU::OpName::dmask);
4970b4eb1eaSDmitry Preobrazhensky 
4980a1ff464SDmitry Preobrazhensky   int TFEIdx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4990a1ff464SDmitry Preobrazhensky                                             AMDGPU::OpName::tfe);
500f2674319SNicolai Haehnle   int D16Idx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
501f2674319SNicolai Haehnle                                             AMDGPU::OpName::d16);
5020a1ff464SDmitry Preobrazhensky 
5030b4eb1eaSDmitry Preobrazhensky   assert(VDataIdx != -1);
504*91f503c3SStanislav Mekhanoshin   if (DMaskIdx == -1 || TFEIdx == -1) {// intersect_ray
505*91f503c3SStanislav Mekhanoshin     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) {
506*91f503c3SStanislav Mekhanoshin       assert(MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_sa ||
507*91f503c3SStanislav Mekhanoshin              MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_nsa ||
508*91f503c3SStanislav Mekhanoshin              MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_sa ||
509*91f503c3SStanislav Mekhanoshin              MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_nsa);
510*91f503c3SStanislav Mekhanoshin       addOperand(MI, MCOperand::createImm(1));
511*91f503c3SStanislav Mekhanoshin     }
512*91f503c3SStanislav Mekhanoshin     return MCDisassembler::Success;
513*91f503c3SStanislav Mekhanoshin   }
5140b4eb1eaSDmitry Preobrazhensky 
515692560dcSStanislav Mekhanoshin   const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode());
516da4a7c01SDmitry Preobrazhensky   bool IsAtomic = (VDstIdx != -1);
517f2674319SNicolai Haehnle   bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4;
5180b4eb1eaSDmitry Preobrazhensky 
519692560dcSStanislav Mekhanoshin   bool IsNSA = false;
520692560dcSStanislav Mekhanoshin   unsigned AddrSize = Info->VAddrDwords;
521cad7fa85SMatt Arsenault 
522692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
523692560dcSStanislav Mekhanoshin     unsigned DimIdx =
524692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim);
525692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
526692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode);
527692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGDimInfo *Dim =
528692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm());
529692560dcSStanislav Mekhanoshin 
530692560dcSStanislav Mekhanoshin     AddrSize = BaseOpcode->NumExtraArgs +
531692560dcSStanislav Mekhanoshin                (BaseOpcode->Gradients ? Dim->NumGradients : 0) +
532692560dcSStanislav Mekhanoshin                (BaseOpcode->Coordinates ? Dim->NumCoords : 0) +
533692560dcSStanislav Mekhanoshin                (BaseOpcode->LodOrClampOrMip ? 1 : 0);
534692560dcSStanislav Mekhanoshin     IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA;
535692560dcSStanislav Mekhanoshin     if (!IsNSA) {
536692560dcSStanislav Mekhanoshin       if (AddrSize > 8)
537692560dcSStanislav Mekhanoshin         AddrSize = 16;
538692560dcSStanislav Mekhanoshin       else if (AddrSize > 4)
539692560dcSStanislav Mekhanoshin         AddrSize = 8;
540692560dcSStanislav Mekhanoshin     } else {
541692560dcSStanislav Mekhanoshin       if (AddrSize > Info->VAddrDwords) {
542692560dcSStanislav Mekhanoshin         // The NSA encoding does not contain enough operands for the combination
543692560dcSStanislav Mekhanoshin         // of base opcode / dimension. Should this be an error?
5440a1ff464SDmitry Preobrazhensky         return MCDisassembler::Success;
545692560dcSStanislav Mekhanoshin       }
546692560dcSStanislav Mekhanoshin     }
547692560dcSStanislav Mekhanoshin   }
548692560dcSStanislav Mekhanoshin 
549692560dcSStanislav Mekhanoshin   unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
550692560dcSStanislav Mekhanoshin   unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u);
5510a1ff464SDmitry Preobrazhensky 
552f2674319SNicolai Haehnle   bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm();
5530a1ff464SDmitry Preobrazhensky   if (D16 && AMDGPU::hasPackedD16(STI)) {
5540a1ff464SDmitry Preobrazhensky     DstSize = (DstSize + 1) / 2;
5550a1ff464SDmitry Preobrazhensky   }
5560a1ff464SDmitry Preobrazhensky 
5570a1ff464SDmitry Preobrazhensky   // FIXME: Add tfe support
5580a1ff464SDmitry Preobrazhensky   if (MI.getOperand(TFEIdx).getImm())
559cad7fa85SMatt Arsenault     return MCDisassembler::Success;
560cad7fa85SMatt Arsenault 
561692560dcSStanislav Mekhanoshin   if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords)
562f2674319SNicolai Haehnle     return MCDisassembler::Success;
563692560dcSStanislav Mekhanoshin 
564692560dcSStanislav Mekhanoshin   int NewOpcode =
565692560dcSStanislav Mekhanoshin       AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize);
5660ab200b6SNicolai Haehnle   if (NewOpcode == -1)
5670ab200b6SNicolai Haehnle     return MCDisassembler::Success;
5680b4eb1eaSDmitry Preobrazhensky 
569692560dcSStanislav Mekhanoshin   // Widen the register to the correct number of enabled channels.
570692560dcSStanislav Mekhanoshin   unsigned NewVdata = AMDGPU::NoRegister;
571692560dcSStanislav Mekhanoshin   if (DstSize != Info->VDataDwords) {
572692560dcSStanislav Mekhanoshin     auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
573cad7fa85SMatt Arsenault 
5740b4eb1eaSDmitry Preobrazhensky     // Get first subregister of VData
575cad7fa85SMatt Arsenault     unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
5760b4eb1eaSDmitry Preobrazhensky     unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
5770b4eb1eaSDmitry Preobrazhensky     Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
5780b4eb1eaSDmitry Preobrazhensky 
579692560dcSStanislav Mekhanoshin     NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
580692560dcSStanislav Mekhanoshin                                        &MRI.getRegClass(DataRCID));
581cad7fa85SMatt Arsenault     if (NewVdata == AMDGPU::NoRegister) {
582cad7fa85SMatt Arsenault       // It's possible to encode this such that the low register + enabled
583cad7fa85SMatt Arsenault       // components exceeds the register count.
584cad7fa85SMatt Arsenault       return MCDisassembler::Success;
585cad7fa85SMatt Arsenault     }
586692560dcSStanislav Mekhanoshin   }
587692560dcSStanislav Mekhanoshin 
588692560dcSStanislav Mekhanoshin   unsigned NewVAddr0 = AMDGPU::NoRegister;
589692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA &&
590692560dcSStanislav Mekhanoshin       AddrSize != Info->VAddrDwords) {
591692560dcSStanislav Mekhanoshin     unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg();
592692560dcSStanislav Mekhanoshin     unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0);
593692560dcSStanislav Mekhanoshin     VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0;
594692560dcSStanislav Mekhanoshin 
595692560dcSStanislav Mekhanoshin     auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass;
596692560dcSStanislav Mekhanoshin     NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0,
597692560dcSStanislav Mekhanoshin                                         &MRI.getRegClass(AddrRCID));
598692560dcSStanislav Mekhanoshin     if (NewVAddr0 == AMDGPU::NoRegister)
599692560dcSStanislav Mekhanoshin       return MCDisassembler::Success;
600692560dcSStanislav Mekhanoshin   }
601cad7fa85SMatt Arsenault 
602cad7fa85SMatt Arsenault   MI.setOpcode(NewOpcode);
603692560dcSStanislav Mekhanoshin 
604692560dcSStanislav Mekhanoshin   if (NewVdata != AMDGPU::NoRegister) {
605cad7fa85SMatt Arsenault     MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
6060b4eb1eaSDmitry Preobrazhensky 
607da4a7c01SDmitry Preobrazhensky     if (IsAtomic) {
6080b4eb1eaSDmitry Preobrazhensky       // Atomic operations have an additional operand (a copy of data)
6090b4eb1eaSDmitry Preobrazhensky       MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
6100b4eb1eaSDmitry Preobrazhensky     }
611692560dcSStanislav Mekhanoshin   }
612692560dcSStanislav Mekhanoshin 
613692560dcSStanislav Mekhanoshin   if (NewVAddr0 != AMDGPU::NoRegister) {
614692560dcSStanislav Mekhanoshin     MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0);
615692560dcSStanislav Mekhanoshin   } else if (IsNSA) {
616692560dcSStanislav Mekhanoshin     assert(AddrSize <= Info->VAddrDwords);
617692560dcSStanislav Mekhanoshin     MI.erase(MI.begin() + VAddr0Idx + AddrSize,
618692560dcSStanislav Mekhanoshin              MI.begin() + VAddr0Idx + Info->VAddrDwords);
619692560dcSStanislav Mekhanoshin   }
6200b4eb1eaSDmitry Preobrazhensky 
621cad7fa85SMatt Arsenault   return MCDisassembler::Success;
622cad7fa85SMatt Arsenault }
623cad7fa85SMatt Arsenault 
624ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
625ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
626ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
627e1818af8STom Stellard }
628e1818af8STom Stellard 
629ac106addSNikolay Haustov inline
630ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
631ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
632ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
633ac106addSNikolay Haustov 
634ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
635ac106addSNikolay Haustov   // return MCOperand::createError(V);
636ac106addSNikolay Haustov   return MCOperand();
637ac106addSNikolay Haustov }
638ac106addSNikolay Haustov 
639ac106addSNikolay Haustov inline
640ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
641ac2b0264SDmitry Preobrazhensky   return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
642ac106addSNikolay Haustov }
643ac106addSNikolay Haustov 
644ac106addSNikolay Haustov inline
645ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
646ac106addSNikolay Haustov                                                unsigned Val) const {
647ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
648ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
649ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
650ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
651ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
652ac106addSNikolay Haustov }
653ac106addSNikolay Haustov 
654ac106addSNikolay Haustov inline
655ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
656ac106addSNikolay Haustov                                                 unsigned Val) const {
657ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
658ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
659ac106addSNikolay Haustov   int shift = 0;
660ac106addSNikolay Haustov   switch (SRegClassID) {
661ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
662212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
663212a251cSArtem Tamazov     break;
664ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
665212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
666212a251cSArtem Tamazov     shift = 1;
667212a251cSArtem Tamazov     break;
668212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
669212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
670ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
671ac106addSNikolay Haustov   // this bundle?
67227134953SDmitry Preobrazhensky   case AMDGPU::SGPR_256RegClassID:
67327134953SDmitry Preobrazhensky   case AMDGPU::TTMP_256RegClassID:
674ac106addSNikolay Haustov     // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
675ac106addSNikolay Haustov   // this bundle?
67627134953SDmitry Preobrazhensky   case AMDGPU::SGPR_512RegClassID:
67727134953SDmitry Preobrazhensky   case AMDGPU::TTMP_512RegClassID:
678212a251cSArtem Tamazov     shift = 2;
679212a251cSArtem Tamazov     break;
680ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
681ac106addSNikolay Haustov   // this bundle?
682212a251cSArtem Tamazov   default:
68392b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
684ac106addSNikolay Haustov   }
68592b355b1SMatt Arsenault 
68692b355b1SMatt Arsenault   if (Val % (1 << shift)) {
687ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
688ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
68992b355b1SMatt Arsenault   }
69092b355b1SMatt Arsenault 
691ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
692ac106addSNikolay Haustov }
693ac106addSNikolay Haustov 
694ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
695212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
696ac106addSNikolay Haustov }
697ac106addSNikolay Haustov 
698ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
699212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
700ac106addSNikolay Haustov }
701ac106addSNikolay Haustov 
70230fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
70330fc5239SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val);
70430fc5239SDmitry Preobrazhensky }
70530fc5239SDmitry Preobrazhensky 
7064bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
7074bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
7084bd72361SMatt Arsenault }
7094bd72361SMatt Arsenault 
7109be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
7119be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
7129be7b0d4SMatt Arsenault }
7139be7b0d4SMatt Arsenault 
714ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
715cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
716cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
717cb540bc0SMatt Arsenault   // high bit.
718cb540bc0SMatt Arsenault   Val &= 255;
719cb540bc0SMatt Arsenault 
720ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
721ac106addSNikolay Haustov }
722ac106addSNikolay Haustov 
7236023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const {
7246023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
7256023d599SDmitry Preobrazhensky }
7266023d599SDmitry Preobrazhensky 
7279e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const {
7289e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255);
7299e77d0c6SStanislav Mekhanoshin }
7309e77d0c6SStanislav Mekhanoshin 
7319e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const {
7329e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255);
7339e77d0c6SStanislav Mekhanoshin }
7349e77d0c6SStanislav Mekhanoshin 
7359e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const {
7369e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255);
7379e77d0c6SStanislav Mekhanoshin }
7389e77d0c6SStanislav Mekhanoshin 
7399e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const {
7409e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255);
7419e77d0c6SStanislav Mekhanoshin }
7429e77d0c6SStanislav Mekhanoshin 
7439e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const {
7449e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW32, Val);
7459e77d0c6SStanislav Mekhanoshin }
7469e77d0c6SStanislav Mekhanoshin 
7479e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const {
7489e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW64, Val);
7499e77d0c6SStanislav Mekhanoshin }
7509e77d0c6SStanislav Mekhanoshin 
751ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
752ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
753ac106addSNikolay Haustov }
754ac106addSNikolay Haustov 
755ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
756ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
757ac106addSNikolay Haustov }
758ac106addSNikolay Haustov 
759ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
760ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
761ac106addSNikolay Haustov }
762ac106addSNikolay Haustov 
7639e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const {
7649e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_256RegClassID, Val);
7659e77d0c6SStanislav Mekhanoshin }
7669e77d0c6SStanislav Mekhanoshin 
7679e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const {
7689e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_512RegClassID, Val);
7699e77d0c6SStanislav Mekhanoshin }
7709e77d0c6SStanislav Mekhanoshin 
771ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
772ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
773ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
774ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
775212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
776ac106addSNikolay Haustov }
777ac106addSNikolay Haustov 
778640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
779640c44b8SMatt Arsenault   unsigned Val) const {
780640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
78138e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
78238e496b1SArtem Tamazov }
78338e496b1SArtem Tamazov 
784ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
785ca7b0a17SMatt Arsenault   unsigned Val) const {
786ca7b0a17SMatt Arsenault   // SReg_32_XM0 is SReg_32 without EXEC_HI
787ca7b0a17SMatt Arsenault   return decodeOperand_SReg_32(Val);
788ca7b0a17SMatt Arsenault }
789ca7b0a17SMatt Arsenault 
7906023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const {
7916023d599SDmitry Preobrazhensky   // table-gen generated disassembler doesn't care about operand types
7926023d599SDmitry Preobrazhensky   // leaving only registry class so SSrc_32 operand turns into SReg_32
7936023d599SDmitry Preobrazhensky   // and therefore we accept immediates and literals here as well
7946023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
7956023d599SDmitry Preobrazhensky }
7966023d599SDmitry Preobrazhensky 
797ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
798640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
799640c44b8SMatt Arsenault }
800640c44b8SMatt Arsenault 
801640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
802212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
803ac106addSNikolay Haustov }
804ac106addSNikolay Haustov 
805ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
806212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
807ac106addSNikolay Haustov }
808ac106addSNikolay Haustov 
809ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
81027134953SDmitry Preobrazhensky   return decodeDstOp(OPW256, Val);
811ac106addSNikolay Haustov }
812ac106addSNikolay Haustov 
813ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
81427134953SDmitry Preobrazhensky   return decodeDstOp(OPW512, Val);
815ac106addSNikolay Haustov }
816ac106addSNikolay Haustov 
817ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
818ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
819ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
820ac106addSNikolay Haustov   // ToDo: deal with float/double constants
821ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
822ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
823ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
824ac106addSNikolay Haustov                         Twine(Bytes.size()));
825ce941c9cSDmitry Preobrazhensky     }
826ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
827ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
828ce941c9cSDmitry Preobrazhensky   }
829ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
830ac106addSNikolay Haustov }
831ac106addSNikolay Haustov 
832ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
833212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
834c8fbf6ffSEugene Zelenko 
835212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
836212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
837212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
838212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
839212a251cSArtem Tamazov       // Cast prevents negative overflow.
840ac106addSNikolay Haustov }
841ac106addSNikolay Haustov 
8424bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
8434bd72361SMatt Arsenault   switch (Imm) {
8444bd72361SMatt Arsenault   case 240:
8454bd72361SMatt Arsenault     return FloatToBits(0.5f);
8464bd72361SMatt Arsenault   case 241:
8474bd72361SMatt Arsenault     return FloatToBits(-0.5f);
8484bd72361SMatt Arsenault   case 242:
8494bd72361SMatt Arsenault     return FloatToBits(1.0f);
8504bd72361SMatt Arsenault   case 243:
8514bd72361SMatt Arsenault     return FloatToBits(-1.0f);
8524bd72361SMatt Arsenault   case 244:
8534bd72361SMatt Arsenault     return FloatToBits(2.0f);
8544bd72361SMatt Arsenault   case 245:
8554bd72361SMatt Arsenault     return FloatToBits(-2.0f);
8564bd72361SMatt Arsenault   case 246:
8574bd72361SMatt Arsenault     return FloatToBits(4.0f);
8584bd72361SMatt Arsenault   case 247:
8594bd72361SMatt Arsenault     return FloatToBits(-4.0f);
8604bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8614bd72361SMatt Arsenault     return 0x3e22f983;
8624bd72361SMatt Arsenault   default:
8634bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8644bd72361SMatt Arsenault   }
8654bd72361SMatt Arsenault }
8664bd72361SMatt Arsenault 
8674bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
8684bd72361SMatt Arsenault   switch (Imm) {
8694bd72361SMatt Arsenault   case 240:
8704bd72361SMatt Arsenault     return DoubleToBits(0.5);
8714bd72361SMatt Arsenault   case 241:
8724bd72361SMatt Arsenault     return DoubleToBits(-0.5);
8734bd72361SMatt Arsenault   case 242:
8744bd72361SMatt Arsenault     return DoubleToBits(1.0);
8754bd72361SMatt Arsenault   case 243:
8764bd72361SMatt Arsenault     return DoubleToBits(-1.0);
8774bd72361SMatt Arsenault   case 244:
8784bd72361SMatt Arsenault     return DoubleToBits(2.0);
8794bd72361SMatt Arsenault   case 245:
8804bd72361SMatt Arsenault     return DoubleToBits(-2.0);
8814bd72361SMatt Arsenault   case 246:
8824bd72361SMatt Arsenault     return DoubleToBits(4.0);
8834bd72361SMatt Arsenault   case 247:
8844bd72361SMatt Arsenault     return DoubleToBits(-4.0);
8854bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8864bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
8874bd72361SMatt Arsenault   default:
8884bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8894bd72361SMatt Arsenault   }
8904bd72361SMatt Arsenault }
8914bd72361SMatt Arsenault 
8924bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
8934bd72361SMatt Arsenault   switch (Imm) {
8944bd72361SMatt Arsenault   case 240:
8954bd72361SMatt Arsenault     return 0x3800;
8964bd72361SMatt Arsenault   case 241:
8974bd72361SMatt Arsenault     return 0xB800;
8984bd72361SMatt Arsenault   case 242:
8994bd72361SMatt Arsenault     return 0x3C00;
9004bd72361SMatt Arsenault   case 243:
9014bd72361SMatt Arsenault     return 0xBC00;
9024bd72361SMatt Arsenault   case 244:
9034bd72361SMatt Arsenault     return 0x4000;
9044bd72361SMatt Arsenault   case 245:
9054bd72361SMatt Arsenault     return 0xC000;
9064bd72361SMatt Arsenault   case 246:
9074bd72361SMatt Arsenault     return 0x4400;
9084bd72361SMatt Arsenault   case 247:
9094bd72361SMatt Arsenault     return 0xC400;
9104bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
9114bd72361SMatt Arsenault     return 0x3118;
9124bd72361SMatt Arsenault   default:
9134bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
9144bd72361SMatt Arsenault   }
9154bd72361SMatt Arsenault }
9164bd72361SMatt Arsenault 
9174bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
918212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
919212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
9204bd72361SMatt Arsenault 
921e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
9224bd72361SMatt Arsenault   switch (Width) {
9234bd72361SMatt Arsenault   case OPW32:
9249e77d0c6SStanislav Mekhanoshin   case OPW128: // splat constants
9259e77d0c6SStanislav Mekhanoshin   case OPW512:
9269e77d0c6SStanislav Mekhanoshin   case OPW1024:
9274bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
9284bd72361SMatt Arsenault   case OPW64:
9294bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
9304bd72361SMatt Arsenault   case OPW16:
9319be7b0d4SMatt Arsenault   case OPWV216:
9324bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
9334bd72361SMatt Arsenault   default:
9344bd72361SMatt Arsenault     llvm_unreachable("implement me");
935e1818af8STom Stellard   }
936e1818af8STom Stellard }
937e1818af8STom Stellard 
938212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
939e1818af8STom Stellard   using namespace AMDGPU;
940c8fbf6ffSEugene Zelenko 
941212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
942212a251cSArtem Tamazov   switch (Width) {
943212a251cSArtem Tamazov   default: // fall
9444bd72361SMatt Arsenault   case OPW32:
9454bd72361SMatt Arsenault   case OPW16:
9469be7b0d4SMatt Arsenault   case OPWV216:
9474bd72361SMatt Arsenault     return VGPR_32RegClassID;
948212a251cSArtem Tamazov   case OPW64: return VReg_64RegClassID;
949212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
950212a251cSArtem Tamazov   }
951212a251cSArtem Tamazov }
952212a251cSArtem Tamazov 
9539e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const {
9549e77d0c6SStanislav Mekhanoshin   using namespace AMDGPU;
9559e77d0c6SStanislav Mekhanoshin 
9569e77d0c6SStanislav Mekhanoshin   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
9579e77d0c6SStanislav Mekhanoshin   switch (Width) {
9589e77d0c6SStanislav Mekhanoshin   default: // fall
9599e77d0c6SStanislav Mekhanoshin   case OPW32:
9609e77d0c6SStanislav Mekhanoshin   case OPW16:
9619e77d0c6SStanislav Mekhanoshin   case OPWV216:
9629e77d0c6SStanislav Mekhanoshin     return AGPR_32RegClassID;
9639e77d0c6SStanislav Mekhanoshin   case OPW64: return AReg_64RegClassID;
9649e77d0c6SStanislav Mekhanoshin   case OPW128: return AReg_128RegClassID;
965d625b4b0SJay Foad   case OPW256: return AReg_256RegClassID;
9669e77d0c6SStanislav Mekhanoshin   case OPW512: return AReg_512RegClassID;
9679e77d0c6SStanislav Mekhanoshin   case OPW1024: return AReg_1024RegClassID;
9689e77d0c6SStanislav Mekhanoshin   }
9699e77d0c6SStanislav Mekhanoshin }
9709e77d0c6SStanislav Mekhanoshin 
9719e77d0c6SStanislav Mekhanoshin 
972212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
973212a251cSArtem Tamazov   using namespace AMDGPU;
974c8fbf6ffSEugene Zelenko 
975212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
976212a251cSArtem Tamazov   switch (Width) {
977212a251cSArtem Tamazov   default: // fall
9784bd72361SMatt Arsenault   case OPW32:
9794bd72361SMatt Arsenault   case OPW16:
9809be7b0d4SMatt Arsenault   case OPWV216:
9814bd72361SMatt Arsenault     return SGPR_32RegClassID;
982212a251cSArtem Tamazov   case OPW64: return SGPR_64RegClassID;
983212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
98427134953SDmitry Preobrazhensky   case OPW256: return SGPR_256RegClassID;
98527134953SDmitry Preobrazhensky   case OPW512: return SGPR_512RegClassID;
986212a251cSArtem Tamazov   }
987212a251cSArtem Tamazov }
988212a251cSArtem Tamazov 
989212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
990212a251cSArtem Tamazov   using namespace AMDGPU;
991c8fbf6ffSEugene Zelenko 
992212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
993212a251cSArtem Tamazov   switch (Width) {
994212a251cSArtem Tamazov   default: // fall
9954bd72361SMatt Arsenault   case OPW32:
9964bd72361SMatt Arsenault   case OPW16:
9979be7b0d4SMatt Arsenault   case OPWV216:
9984bd72361SMatt Arsenault     return TTMP_32RegClassID;
999212a251cSArtem Tamazov   case OPW64: return TTMP_64RegClassID;
1000212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
100127134953SDmitry Preobrazhensky   case OPW256: return TTMP_256RegClassID;
100227134953SDmitry Preobrazhensky   case OPW512: return TTMP_512RegClassID;
1003212a251cSArtem Tamazov   }
1004212a251cSArtem Tamazov }
1005212a251cSArtem Tamazov 
1006ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
1007ac2b0264SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1008ac2b0264SDmitry Preobrazhensky 
100933d806a5SStanislav Mekhanoshin   unsigned TTmpMin =
101033d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN;
101133d806a5SStanislav Mekhanoshin   unsigned TTmpMax =
101233d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX;
1013ac2b0264SDmitry Preobrazhensky 
1014ac2b0264SDmitry Preobrazhensky   return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
1015ac2b0264SDmitry Preobrazhensky }
1016ac2b0264SDmitry Preobrazhensky 
1017212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
1018212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
1019c8fbf6ffSEugene Zelenko 
10209e77d0c6SStanislav Mekhanoshin   assert(Val < 1024); // enum10
10219e77d0c6SStanislav Mekhanoshin 
10229e77d0c6SStanislav Mekhanoshin   bool IsAGPR = Val & 512;
10239e77d0c6SStanislav Mekhanoshin   Val &= 511;
1024ac106addSNikolay Haustov 
1025212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
10269e77d0c6SStanislav Mekhanoshin     return createRegOperand(IsAGPR ? getAgprClassId(Width)
10279e77d0c6SStanislav Mekhanoshin                                    : getVgprClassId(Width), Val - VGPR_MIN);
1028212a251cSArtem Tamazov   }
1029b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
1030b49c3361SArtem Tamazov     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
1031212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
1032212a251cSArtem Tamazov   }
1033ac2b0264SDmitry Preobrazhensky 
1034ac2b0264SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
1035ac2b0264SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
1036ac2b0264SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
1037212a251cSArtem Tamazov   }
1038ac106addSNikolay Haustov 
1039212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
1040ac106addSNikolay Haustov     return decodeIntImmed(Val);
1041ac106addSNikolay Haustov 
1042212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
10434bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
1044ac106addSNikolay Haustov 
1045212a251cSArtem Tamazov   if (Val == LITERAL_CONST)
1046ac106addSNikolay Haustov     return decodeLiteralConstant();
1047ac106addSNikolay Haustov 
10484bd72361SMatt Arsenault   switch (Width) {
10494bd72361SMatt Arsenault   case OPW32:
10504bd72361SMatt Arsenault   case OPW16:
10519be7b0d4SMatt Arsenault   case OPWV216:
10524bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
10534bd72361SMatt Arsenault   case OPW64:
10544bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
10554bd72361SMatt Arsenault   default:
10564bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
10574bd72361SMatt Arsenault   }
1058ac106addSNikolay Haustov }
1059ac106addSNikolay Haustov 
106027134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
106127134953SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
106227134953SDmitry Preobrazhensky 
106327134953SDmitry Preobrazhensky   assert(Val < 128);
106427134953SDmitry Preobrazhensky   assert(Width == OPW256 || Width == OPW512);
106527134953SDmitry Preobrazhensky 
106627134953SDmitry Preobrazhensky   if (Val <= SGPR_MAX) {
106727134953SDmitry Preobrazhensky     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
106827134953SDmitry Preobrazhensky     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
106927134953SDmitry Preobrazhensky   }
107027134953SDmitry Preobrazhensky 
107127134953SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
107227134953SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
107327134953SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
107427134953SDmitry Preobrazhensky   }
107527134953SDmitry Preobrazhensky 
107627134953SDmitry Preobrazhensky   llvm_unreachable("unknown dst register");
107727134953SDmitry Preobrazhensky }
107827134953SDmitry Preobrazhensky 
1079ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
1080ac106addSNikolay Haustov   using namespace AMDGPU;
1081c8fbf6ffSEugene Zelenko 
1082e1818af8STom Stellard   switch (Val) {
1083ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR_LO);
1084ac2b0264SDmitry Preobrazhensky   case 103: return createRegOperand(FLAT_SCR_HI);
10853afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK_LO);
10863afbd825SDmitry Preobrazhensky   case 105: return createRegOperand(XNACK_MASK_HI);
1087ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
1088ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
1089137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA_LO);
1090137976faSDmitry Preobrazhensky   case 109: return createRegOperand(TBA_HI);
1091137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA_LO);
1092137976faSDmitry Preobrazhensky   case 111: return createRegOperand(TMA_HI);
1093ac106addSNikolay Haustov   case 124: return createRegOperand(M0);
109433d806a5SStanislav Mekhanoshin   case 125: return createRegOperand(SGPR_NULL);
1095ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
1096ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
1097a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
1098a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1099a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1100a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1101137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
11029111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
11039111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
11049111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1105942c273dSDmitry Preobrazhensky   case 254: return createRegOperand(LDS_DIRECT);
1106ac106addSNikolay Haustov   default: break;
1107e1818af8STom Stellard   }
1108ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1109e1818af8STom Stellard }
1110e1818af8STom Stellard 
1111ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
1112161a158eSNikolay Haustov   using namespace AMDGPU;
1113c8fbf6ffSEugene Zelenko 
1114161a158eSNikolay Haustov   switch (Val) {
1115ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR);
11163afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK);
1117ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
1118137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA);
1119137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA);
11209bd76367SDmitry Preobrazhensky   case 125: return createRegOperand(SGPR_NULL);
1121ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
1122137976faSDmitry Preobrazhensky   case 235: return createRegOperand(SRC_SHARED_BASE);
1123137976faSDmitry Preobrazhensky   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1124137976faSDmitry Preobrazhensky   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1125137976faSDmitry Preobrazhensky   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1126137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
11279111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
11289111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
11299111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1130ac106addSNikolay Haustov   default: break;
1131161a158eSNikolay Haustov   }
1132ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1133161a158eSNikolay Haustov }
1134161a158eSNikolay Haustov 
1135549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
11366b65f7c3SDmitry Preobrazhensky                                             const unsigned Val) const {
1137363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
11386b65f7c3SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1139363f47a2SSam Kolton 
114033d806a5SStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
114133d806a5SStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
1142da644c02SStanislav Mekhanoshin     // XXX: cast to int is needed to avoid stupid warning:
1143a179d25bSSam Kolton     // compare with unsigned is always true
1144da644c02SStanislav Mekhanoshin     if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) &&
1145363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
1146363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
1147363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
1148363f47a2SSam Kolton     }
1149363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
115033d806a5SStanislav Mekhanoshin         Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10
115133d806a5SStanislav Mekhanoshin                           : SDWA9EncValues::SRC_SGPR_MAX_SI)) {
1152363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
1153363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
1154363f47a2SSam Kolton     }
1155ac2b0264SDmitry Preobrazhensky     if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
1156ac2b0264SDmitry Preobrazhensky         Val <= SDWA9EncValues::SRC_TTMP_MAX) {
1157ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(Width),
1158ac2b0264SDmitry Preobrazhensky                                Val - SDWA9EncValues::SRC_TTMP_MIN);
1159ac2b0264SDmitry Preobrazhensky     }
1160363f47a2SSam Kolton 
11616b65f7c3SDmitry Preobrazhensky     const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
11626b65f7c3SDmitry Preobrazhensky 
11636b65f7c3SDmitry Preobrazhensky     if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
11646b65f7c3SDmitry Preobrazhensky       return decodeIntImmed(SVal);
11656b65f7c3SDmitry Preobrazhensky 
11666b65f7c3SDmitry Preobrazhensky     if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
11676b65f7c3SDmitry Preobrazhensky       return decodeFPImmed(Width, SVal);
11686b65f7c3SDmitry Preobrazhensky 
11696b65f7c3SDmitry Preobrazhensky     return decodeSpecialReg32(SVal);
1170549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
1171549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
1172549c89d2SSam Kolton   }
1173549c89d2SSam Kolton   llvm_unreachable("unsupported target");
1174363f47a2SSam Kolton }
1175363f47a2SSam Kolton 
1176549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
1177549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
1178363f47a2SSam Kolton }
1179363f47a2SSam Kolton 
1180549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
1181549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
1182363f47a2SSam Kolton }
1183363f47a2SSam Kolton 
1184549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
1185363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
1186363f47a2SSam Kolton 
118733d806a5SStanislav Mekhanoshin   assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
118833d806a5SStanislav Mekhanoshin           STI.getFeatureBits()[AMDGPU::FeatureGFX10]) &&
118933d806a5SStanislav Mekhanoshin          "SDWAVopcDst should be present only on GFX9+");
119033d806a5SStanislav Mekhanoshin 
1191ab4f2ea7SStanislav Mekhanoshin   bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64];
1192ab4f2ea7SStanislav Mekhanoshin 
1193363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
1194363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
1195ac2b0264SDmitry Preobrazhensky 
1196ac2b0264SDmitry Preobrazhensky     int TTmpIdx = getTTmpIdx(Val);
1197ac2b0264SDmitry Preobrazhensky     if (TTmpIdx >= 0) {
1198434d5925SDmitry Preobrazhensky       auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32);
1199434d5925SDmitry Preobrazhensky       return createSRegOperand(TTmpClsId, TTmpIdx);
120033d806a5SStanislav Mekhanoshin     } else if (Val > SGPR_MAX) {
1201ab4f2ea7SStanislav Mekhanoshin       return IsWave64 ? decodeSpecialReg64(Val)
1202ab4f2ea7SStanislav Mekhanoshin                       : decodeSpecialReg32(Val);
1203363f47a2SSam Kolton     } else {
1204ab4f2ea7SStanislav Mekhanoshin       return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val);
1205363f47a2SSam Kolton     }
1206363f47a2SSam Kolton   } else {
1207ab4f2ea7SStanislav Mekhanoshin     return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO);
1208363f47a2SSam Kolton   }
1209363f47a2SSam Kolton }
1210363f47a2SSam Kolton 
1211ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const {
1212ab4f2ea7SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ?
1213ab4f2ea7SStanislav Mekhanoshin     decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val);
1214ab4f2ea7SStanislav Mekhanoshin }
1215ab4f2ea7SStanislav Mekhanoshin 
1216ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const {
1217ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
1218ac2b0264SDmitry Preobrazhensky }
1219ac2b0264SDmitry Preobrazhensky 
1220ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const {
1221ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
1222ac2b0264SDmitry Preobrazhensky }
1223ac2b0264SDmitry Preobrazhensky 
122433d806a5SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX10() const {
122533d806a5SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureGFX10];
122633d806a5SStanislav Mekhanoshin }
122733d806a5SStanislav Mekhanoshin 
12283381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12293381d7a2SSam Kolton // AMDGPUSymbolizer
12303381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12313381d7a2SSam Kolton 
12323381d7a2SSam Kolton // Try to find symbol name for specified label
12333381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
12343381d7a2SSam Kolton                                 raw_ostream &/*cStream*/, int64_t Value,
12353381d7a2SSam Kolton                                 uint64_t /*Address*/, bool IsBranch,
12363381d7a2SSam Kolton                                 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
12373381d7a2SSam Kolton 
12383381d7a2SSam Kolton   if (!IsBranch) {
12393381d7a2SSam Kolton     return false;
12403381d7a2SSam Kolton   }
12413381d7a2SSam Kolton 
12423381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
1243b1c3b22bSNicolai Haehnle   if (!Symbols)
1244b1c3b22bSNicolai Haehnle     return false;
1245b1c3b22bSNicolai Haehnle 
12463381d7a2SSam Kolton   auto Result = std::find_if(Symbols->begin(), Symbols->end(),
12473381d7a2SSam Kolton                              [Value](const SymbolInfoTy& Val) {
124809d26b79Sdiggerlin                                 return Val.Addr == static_cast<uint64_t>(Value)
124909d26b79Sdiggerlin                                     && Val.Type == ELF::STT_NOTYPE;
12503381d7a2SSam Kolton                              });
12513381d7a2SSam Kolton   if (Result != Symbols->end()) {
125209d26b79Sdiggerlin     auto *Sym = Ctx.getOrCreateSymbol(Result->Name);
12533381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
12543381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
12553381d7a2SSam Kolton     return true;
12563381d7a2SSam Kolton   }
12573381d7a2SSam Kolton   return false;
12583381d7a2SSam Kolton }
12593381d7a2SSam Kolton 
126092b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
126192b355b1SMatt Arsenault                                                        int64_t Value,
126292b355b1SMatt Arsenault                                                        uint64_t Address) {
126392b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
126492b355b1SMatt Arsenault }
126592b355b1SMatt Arsenault 
12663381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12673381d7a2SSam Kolton // Initialization
12683381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12693381d7a2SSam Kolton 
12703381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
12713381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
12723381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
12733381d7a2SSam Kolton                               void *DisInfo,
12743381d7a2SSam Kolton                               MCContext *Ctx,
12753381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
12763381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
12773381d7a2SSam Kolton }
12783381d7a2SSam Kolton 
1279e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
1280e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
1281e1818af8STom Stellard                                                 MCContext &Ctx) {
1282cad7fa85SMatt Arsenault   return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
1283e1818af8STom Stellard }
1284e1818af8STom Stellard 
12850dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() {
1286f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
1287f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
1288f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
1289f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
1290e1818af8STom Stellard }
1291