1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 218ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h" 22e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 236a87e9b0Sdfukalov #include "llvm-c/DisassemblerTypes.h" 24ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h" 25ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 26c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 27e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 28*89b57061SReid Kleckner #include "llvm/MC/TargetRegistry.h" 29528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h" 30e1818af8STom Stellard 31e1818af8STom Stellard using namespace llvm; 32e1818af8STom Stellard 33e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 34e1818af8STom Stellard 354f87d30aSJay Foad #define SGPR_MAX \ 364f87d30aSJay Foad (isGFX10Plus() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ 3733d806a5SStanislav Mekhanoshin : AMDGPU::EncValues::SGPR_MAX_SI) 3833d806a5SStanislav Mekhanoshin 39c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 40e1818af8STom Stellard 41ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, 42ca64ef20SMatt Arsenault MCContext &Ctx, 43ca64ef20SMatt Arsenault MCInstrInfo const *MCII) : 44ca64ef20SMatt Arsenault MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), 45418e23e3SMatt Arsenault TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) { 46418e23e3SMatt Arsenault 47418e23e3SMatt Arsenault // ToDo: AMDGPUDisassembler supports only VI ISA. 484f87d30aSJay Foad if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10Plus()) 49418e23e3SMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 50418e23e3SMatt Arsenault } 51ca64ef20SMatt Arsenault 52ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 53ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 54ac106addSNikolay Haustov Inst.addOperand(Opnd); 55ac106addSNikolay Haustov return Opnd.isValid() ? 56ac106addSNikolay Haustov MCDisassembler::Success : 57de56a890SStanislav Mekhanoshin MCDisassembler::Fail; 58e1818af8STom Stellard } 59e1818af8STom Stellard 60549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 61549c89d2SSam Kolton uint16_t NameIdx) { 62549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 63549c89d2SSam Kolton if (OpIdx != -1) { 64549c89d2SSam Kolton auto I = MI.begin(); 65549c89d2SSam Kolton std::advance(I, OpIdx); 66549c89d2SSam Kolton MI.insert(I, Op); 67549c89d2SSam Kolton } 68549c89d2SSam Kolton return OpIdx; 69549c89d2SSam Kolton } 70549c89d2SSam Kolton 713381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 723381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 733381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 743381d7a2SSam Kolton 75efec1396SScott Linder // Our branches take a simm16, but we need two extra bits to account for the 76efec1396SScott Linder // factor of 4. 773381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 783381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 793381d7a2SSam Kolton 803381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 813381d7a2SSam Kolton return MCDisassembler::Success; 823381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 833381d7a2SSam Kolton } 843381d7a2SSam Kolton 855998baccSDmitry Preobrazhensky static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm, 865998baccSDmitry Preobrazhensky uint64_t Addr, const void *Decoder) { 875998baccSDmitry Preobrazhensky auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 885998baccSDmitry Preobrazhensky int64_t Offset; 895998baccSDmitry Preobrazhensky if (DAsm->isVI()) { // VI supports 20-bit unsigned offsets. 905998baccSDmitry Preobrazhensky Offset = Imm & 0xFFFFF; 915998baccSDmitry Preobrazhensky } else { // GFX9+ supports 21-bit signed offsets. 925998baccSDmitry Preobrazhensky Offset = SignExtend64<21>(Imm); 935998baccSDmitry Preobrazhensky } 945998baccSDmitry Preobrazhensky return addOperand(Inst, MCOperand::createImm(Offset)); 955998baccSDmitry Preobrazhensky } 965998baccSDmitry Preobrazhensky 970846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, 980846c125SStanislav Mekhanoshin uint64_t Addr, const void *Decoder) { 990846c125SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1000846c125SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeBoolReg(Val)); 1010846c125SStanislav Mekhanoshin } 1020846c125SStanislav Mekhanoshin 103363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 104363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 105ac106addSNikolay Haustov unsigned Imm, \ 106ac106addSNikolay Haustov uint64_t /*Addr*/, \ 107ac106addSNikolay Haustov const void *Decoder) { \ 108ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 109363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 110e1818af8STom Stellard } 111e1818af8STom Stellard 112363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 113363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 114e1818af8STom Stellard 115363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 1166023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 117363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 118363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 11930fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 120e1818af8STom Stellard 121363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 122363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 123363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 12491f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256) 12591f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512) 126a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_1024) 127e1818af8STom Stellard 128363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 129363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 130ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 1316023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 132363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 133363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 134363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 135363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 136363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 137e1818af8STom Stellard 13850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32) 139a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_64) 14050d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128) 141a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_256) 14250d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512) 14350d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024) 14450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32) 14550d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64) 14650d7f464SStanislav Mekhanoshin 1474bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1484bd72361SMatt Arsenault unsigned Imm, 1494bd72361SMatt Arsenault uint64_t Addr, 1504bd72361SMatt Arsenault const void *Decoder) { 1514bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1524bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1534bd72361SMatt Arsenault } 1544bd72361SMatt Arsenault 1559be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1569be7b0d4SMatt Arsenault unsigned Imm, 1579be7b0d4SMatt Arsenault uint64_t Addr, 1589be7b0d4SMatt Arsenault const void *Decoder) { 1599be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1609be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1619be7b0d4SMatt Arsenault } 1629be7b0d4SMatt Arsenault 163a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VSrcV232(MCInst &Inst, 164a8d9d507SStanislav Mekhanoshin unsigned Imm, 165a8d9d507SStanislav Mekhanoshin uint64_t Addr, 166a8d9d507SStanislav Mekhanoshin const void *Decoder) { 167a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 168a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrcV232(Imm)); 169a8d9d507SStanislav Mekhanoshin } 170a8d9d507SStanislav Mekhanoshin 1719e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst, 1729e77d0c6SStanislav Mekhanoshin unsigned Imm, 1739e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1749e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1759e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1769e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1779e77d0c6SStanislav Mekhanoshin } 1789e77d0c6SStanislav Mekhanoshin 1799e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst, 1809e77d0c6SStanislav Mekhanoshin unsigned Imm, 1819e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1829e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1839e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1849e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm)); 1859e77d0c6SStanislav Mekhanoshin } 1869e77d0c6SStanislav Mekhanoshin 187a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_64(MCInst &Inst, 188a8d9d507SStanislav Mekhanoshin unsigned Imm, 189a8d9d507SStanislav Mekhanoshin uint64_t Addr, 190a8d9d507SStanislav Mekhanoshin const void *Decoder) { 191a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 192a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm | 512)); 193a8d9d507SStanislav Mekhanoshin } 194a8d9d507SStanislav Mekhanoshin 19550d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, 19650d7f464SStanislav Mekhanoshin unsigned Imm, 19750d7f464SStanislav Mekhanoshin uint64_t Addr, 19850d7f464SStanislav Mekhanoshin const void *Decoder) { 19950d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 20050d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512)); 20150d7f464SStanislav Mekhanoshin } 20250d7f464SStanislav Mekhanoshin 203a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_256(MCInst &Inst, 204a8d9d507SStanislav Mekhanoshin unsigned Imm, 205a8d9d507SStanislav Mekhanoshin uint64_t Addr, 206a8d9d507SStanislav Mekhanoshin const void *Decoder) { 207a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 208a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm | 512)); 209a8d9d507SStanislav Mekhanoshin } 210a8d9d507SStanislav Mekhanoshin 21150d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, 21250d7f464SStanislav Mekhanoshin unsigned Imm, 21350d7f464SStanislav Mekhanoshin uint64_t Addr, 21450d7f464SStanislav Mekhanoshin const void *Decoder) { 21550d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 21650d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512)); 21750d7f464SStanislav Mekhanoshin } 21850d7f464SStanislav Mekhanoshin 21950d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, 22050d7f464SStanislav Mekhanoshin unsigned Imm, 22150d7f464SStanislav Mekhanoshin uint64_t Addr, 22250d7f464SStanislav Mekhanoshin const void *Decoder) { 22350d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 22450d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512)); 22550d7f464SStanislav Mekhanoshin } 22650d7f464SStanislav Mekhanoshin 227a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_64(MCInst &Inst, 228a8d9d507SStanislav Mekhanoshin unsigned Imm, 229a8d9d507SStanislav Mekhanoshin uint64_t Addr, 230a8d9d507SStanislav Mekhanoshin const void *Decoder) { 231a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 232a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm)); 233a8d9d507SStanislav Mekhanoshin } 234a8d9d507SStanislav Mekhanoshin 235a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_128(MCInst &Inst, 236a8d9d507SStanislav Mekhanoshin unsigned Imm, 237a8d9d507SStanislav Mekhanoshin uint64_t Addr, 238a8d9d507SStanislav Mekhanoshin const void *Decoder) { 239a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 240a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm)); 241a8d9d507SStanislav Mekhanoshin } 242a8d9d507SStanislav Mekhanoshin 243a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_256(MCInst &Inst, 244a8d9d507SStanislav Mekhanoshin unsigned Imm, 245a8d9d507SStanislav Mekhanoshin uint64_t Addr, 246a8d9d507SStanislav Mekhanoshin const void *Decoder) { 247a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 248a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm)); 249a8d9d507SStanislav Mekhanoshin } 250a8d9d507SStanislav Mekhanoshin 251a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_512(MCInst &Inst, 252a8d9d507SStanislav Mekhanoshin unsigned Imm, 253a8d9d507SStanislav Mekhanoshin uint64_t Addr, 254a8d9d507SStanislav Mekhanoshin const void *Decoder) { 255a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 256a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm)); 257a8d9d507SStanislav Mekhanoshin } 258a8d9d507SStanislav Mekhanoshin 259a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_1024(MCInst &Inst, 260a8d9d507SStanislav Mekhanoshin unsigned Imm, 261a8d9d507SStanislav Mekhanoshin uint64_t Addr, 262a8d9d507SStanislav Mekhanoshin const void *Decoder) { 263a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 264a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm)); 265a8d9d507SStanislav Mekhanoshin } 266a8d9d507SStanislav Mekhanoshin 267a8d9d507SStanislav Mekhanoshin static bool IsAGPROperand(const MCInst &Inst, int OpIdx, 268a8d9d507SStanislav Mekhanoshin const MCRegisterInfo *MRI) { 269a8d9d507SStanislav Mekhanoshin if (OpIdx < 0) 270a8d9d507SStanislav Mekhanoshin return false; 271a8d9d507SStanislav Mekhanoshin 272a8d9d507SStanislav Mekhanoshin const MCOperand &Op = Inst.getOperand(OpIdx); 273a8d9d507SStanislav Mekhanoshin if (!Op.isReg()) 274a8d9d507SStanislav Mekhanoshin return false; 275a8d9d507SStanislav Mekhanoshin 276a8d9d507SStanislav Mekhanoshin unsigned Sub = MRI->getSubReg(Op.getReg(), AMDGPU::sub0); 277a8d9d507SStanislav Mekhanoshin auto Reg = Sub ? Sub : Op.getReg(); 278a8d9d507SStanislav Mekhanoshin return Reg >= AMDGPU::AGPR0 && Reg <= AMDGPU::AGPR255; 279a8d9d507SStanislav Mekhanoshin } 280a8d9d507SStanislav Mekhanoshin 281a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_AVLdSt_Any(MCInst &Inst, 282a8d9d507SStanislav Mekhanoshin unsigned Imm, 283a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OpWidthTy Opw, 284a8d9d507SStanislav Mekhanoshin const void *Decoder) { 285a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 286a8d9d507SStanislav Mekhanoshin if (!DAsm->isGFX90A()) { 287a8d9d507SStanislav Mekhanoshin Imm &= 511; 288a8d9d507SStanislav Mekhanoshin } else { 289a8d9d507SStanislav Mekhanoshin // If atomic has both vdata and vdst their register classes are tied. 290a8d9d507SStanislav Mekhanoshin // The bit is decoded along with the vdst, first operand. We need to 291a8d9d507SStanislav Mekhanoshin // change register class to AGPR if vdst was AGPR. 292a8d9d507SStanislav Mekhanoshin // If a DS instruction has both data0 and data1 their register classes 293a8d9d507SStanislav Mekhanoshin // are also tied. 294a8d9d507SStanislav Mekhanoshin unsigned Opc = Inst.getOpcode(); 295a8d9d507SStanislav Mekhanoshin uint64_t TSFlags = DAsm->getMCII()->get(Opc).TSFlags; 296a8d9d507SStanislav Mekhanoshin uint16_t DataNameIdx = (TSFlags & SIInstrFlags::DS) ? AMDGPU::OpName::data0 297a8d9d507SStanislav Mekhanoshin : AMDGPU::OpName::vdata; 298a8d9d507SStanislav Mekhanoshin const MCRegisterInfo *MRI = DAsm->getContext().getRegisterInfo(); 299a8d9d507SStanislav Mekhanoshin int DataIdx = AMDGPU::getNamedOperandIdx(Opc, DataNameIdx); 300a8d9d507SStanislav Mekhanoshin if ((int)Inst.getNumOperands() == DataIdx) { 301a8d9d507SStanislav Mekhanoshin int DstIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst); 302a8d9d507SStanislav Mekhanoshin if (IsAGPROperand(Inst, DstIdx, MRI)) 303a8d9d507SStanislav Mekhanoshin Imm |= 512; 304a8d9d507SStanislav Mekhanoshin } 305a8d9d507SStanislav Mekhanoshin 306a8d9d507SStanislav Mekhanoshin if (TSFlags & SIInstrFlags::DS) { 307a8d9d507SStanislav Mekhanoshin int Data2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data1); 308a8d9d507SStanislav Mekhanoshin if ((int)Inst.getNumOperands() == Data2Idx && 309a8d9d507SStanislav Mekhanoshin IsAGPROperand(Inst, DataIdx, MRI)) 310a8d9d507SStanislav Mekhanoshin Imm |= 512; 311a8d9d507SStanislav Mekhanoshin } 312a8d9d507SStanislav Mekhanoshin } 313a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(Opw, Imm | 256)); 314a8d9d507SStanislav Mekhanoshin } 315a8d9d507SStanislav Mekhanoshin 316a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_32RegisterClass(MCInst &Inst, 317a8d9d507SStanislav Mekhanoshin unsigned Imm, 318a8d9d507SStanislav Mekhanoshin uint64_t Addr, 319a8d9d507SStanislav Mekhanoshin const void *Decoder) { 320a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 321a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW32, Decoder); 322a8d9d507SStanislav Mekhanoshin } 323a8d9d507SStanislav Mekhanoshin 324a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_64RegisterClass(MCInst &Inst, 325a8d9d507SStanislav Mekhanoshin unsigned Imm, 326a8d9d507SStanislav Mekhanoshin uint64_t Addr, 327a8d9d507SStanislav Mekhanoshin const void *Decoder) { 328a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 329a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW64, Decoder); 330a8d9d507SStanislav Mekhanoshin } 331a8d9d507SStanislav Mekhanoshin 332a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_96RegisterClass(MCInst &Inst, 333a8d9d507SStanislav Mekhanoshin unsigned Imm, 334a8d9d507SStanislav Mekhanoshin uint64_t Addr, 335a8d9d507SStanislav Mekhanoshin const void *Decoder) { 336a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 337a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW96, Decoder); 338a8d9d507SStanislav Mekhanoshin } 339a8d9d507SStanislav Mekhanoshin 340a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_128RegisterClass(MCInst &Inst, 341a8d9d507SStanislav Mekhanoshin unsigned Imm, 342a8d9d507SStanislav Mekhanoshin uint64_t Addr, 343a8d9d507SStanislav Mekhanoshin const void *Decoder) { 344a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 345a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW128, Decoder); 346a8d9d507SStanislav Mekhanoshin } 347a8d9d507SStanislav Mekhanoshin 3489e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, 3499e77d0c6SStanislav Mekhanoshin unsigned Imm, 3509e77d0c6SStanislav Mekhanoshin uint64_t Addr, 3519e77d0c6SStanislav Mekhanoshin const void *Decoder) { 3529e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 3539e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm)); 3549e77d0c6SStanislav Mekhanoshin } 3559e77d0c6SStanislav Mekhanoshin 35650d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst, 35750d7f464SStanislav Mekhanoshin unsigned Imm, 35850d7f464SStanislav Mekhanoshin uint64_t Addr, 35950d7f464SStanislav Mekhanoshin const void *Decoder) { 36050d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 36150d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm)); 36250d7f464SStanislav Mekhanoshin } 36350d7f464SStanislav Mekhanoshin 364549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 365549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 366363f47a2SSam Kolton 367549c89d2SSam Kolton DECODE_SDWA(Src32) 368549c89d2SSam Kolton DECODE_SDWA(Src16) 369549c89d2SSam Kolton DECODE_SDWA(VopcDst) 370363f47a2SSam Kolton 371e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 372e1818af8STom Stellard 373e1818af8STom Stellard //===----------------------------------------------------------------------===// 374e1818af8STom Stellard // 375e1818af8STom Stellard //===----------------------------------------------------------------------===// 376e1818af8STom Stellard 3771048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 3781048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 3791048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 3801048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 381ac106addSNikolay Haustov return Res; 382ac106addSNikolay Haustov } 383ac106addSNikolay Haustov 384ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 385ac106addSNikolay Haustov MCInst &MI, 386ac106addSNikolay Haustov uint64_t Inst, 387ac106addSNikolay Haustov uint64_t Address) const { 388ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 389ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 390ac106addSNikolay Haustov MCInst TmpInst; 391ce941c9cSDmitry Preobrazhensky HasLiteral = false; 392ac106addSNikolay Haustov const auto SavedBytes = Bytes; 393ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 394ac106addSNikolay Haustov MI = TmpInst; 395ac106addSNikolay Haustov return MCDisassembler::Success; 396ac106addSNikolay Haustov } 397ac106addSNikolay Haustov Bytes = SavedBytes; 398ac106addSNikolay Haustov return MCDisassembler::Fail; 399ac106addSNikolay Haustov } 400ac106addSNikolay Haustov 401919236e6SJoe Nash // The disassembler is greedy, so we need to check FI operand value to 402919236e6SJoe Nash // not parse a dpp if the correct literal is not set. For dpp16 the 403919236e6SJoe Nash // autogenerated decoder checks the dpp literal 404245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) { 405245b5ba3SStanislav Mekhanoshin using namespace llvm::AMDGPU::DPP; 406245b5ba3SStanislav Mekhanoshin int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi); 407245b5ba3SStanislav Mekhanoshin assert(FiIdx != -1); 408245b5ba3SStanislav Mekhanoshin if ((unsigned)FiIdx >= MI.getNumOperands()) 409245b5ba3SStanislav Mekhanoshin return false; 410245b5ba3SStanislav Mekhanoshin unsigned Fi = MI.getOperand(FiIdx).getImm(); 411245b5ba3SStanislav Mekhanoshin return Fi == DPP8_FI_0 || Fi == DPP8_FI_1; 412245b5ba3SStanislav Mekhanoshin } 413245b5ba3SStanislav Mekhanoshin 414e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 415ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 416e1818af8STom Stellard uint64_t Address, 417e1818af8STom Stellard raw_ostream &CS) const { 418e1818af8STom Stellard CommentStream = &CS; 419549c89d2SSam Kolton bool IsSDWA = false; 420e1818af8STom Stellard 421ca64ef20SMatt Arsenault unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); 422ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 423161a158eSNikolay Haustov 424ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 425ac106addSNikolay Haustov do { 426824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 427ac106addSNikolay Haustov // but it is unknown yet, so try all we can 4281048fb18SSam Kolton 429c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 430c9bdcb75SSam Kolton // encodings 4311048fb18SSam Kolton if (Bytes.size() >= 8) { 4321048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 433245b5ba3SStanislav Mekhanoshin 4349ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 4359ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address); 4369ee272f1SStanislav Mekhanoshin if (Res) { 4379ee272f1SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8) 4389ee272f1SStanislav Mekhanoshin == -1) 4399ee272f1SStanislav Mekhanoshin break; 4409ee272f1SStanislav Mekhanoshin if (convertDPP8Inst(MI) == MCDisassembler::Success) 4419ee272f1SStanislav Mekhanoshin break; 4429ee272f1SStanislav Mekhanoshin MI = MCInst(); // clear 4439ee272f1SStanislav Mekhanoshin } 4449ee272f1SStanislav Mekhanoshin } 4459ee272f1SStanislav Mekhanoshin 446245b5ba3SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address); 447245b5ba3SStanislav Mekhanoshin if (Res && convertDPP8Inst(MI) == MCDisassembler::Success) 448245b5ba3SStanislav Mekhanoshin break; 449245b5ba3SStanislav Mekhanoshin 450245b5ba3SStanislav Mekhanoshin MI = MCInst(); // clear 451245b5ba3SStanislav Mekhanoshin 4521048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 4531048fb18SSam Kolton if (Res) break; 454c9bdcb75SSam Kolton 455c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 456549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 457363f47a2SSam Kolton 458363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 459549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 4600905870fSChangpeng Fang 4618f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); 4628f3da70eSStanislav Mekhanoshin if (Res) { IsSDWA = true; break; } 4638f3da70eSStanislav Mekhanoshin 4640905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 4650905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 4660084adc5SMatt Arsenault if (Res) 4670084adc5SMatt Arsenault break; 4680084adc5SMatt Arsenault } 4690084adc5SMatt Arsenault 4700084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 4710084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 4720084adc5SMatt Arsenault // table first so we print the correct name. 4730084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 4740084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 4750084adc5SMatt Arsenault if (Res) 4760084adc5SMatt Arsenault break; 4770905870fSChangpeng Fang } 4781048fb18SSam Kolton } 4791048fb18SSam Kolton 4801048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 4811048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 4821048fb18SSam Kolton 4831048fb18SSam Kolton // Try decode 32-bit instruction 484ac106addSNikolay Haustov if (Bytes.size() < 4) break; 4851048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 4865182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); 487ac106addSNikolay Haustov if (Res) break; 488e1818af8STom Stellard 489ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 490ac106addSNikolay Haustov if (Res) break; 491ac106addSNikolay Haustov 492a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 493a0342dc9SDmitry Preobrazhensky if (Res) break; 494a0342dc9SDmitry Preobrazhensky 495a8d9d507SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) { 496a8d9d507SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX90A32, MI, DW, Address); 497a8d9d507SStanislav Mekhanoshin if (Res) 498a8d9d507SStanislav Mekhanoshin break; 499a8d9d507SStanislav Mekhanoshin } 500a8d9d507SStanislav Mekhanoshin 5019ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 5029ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address); 5039ee272f1SStanislav Mekhanoshin if (Res) break; 5049ee272f1SStanislav Mekhanoshin } 5059ee272f1SStanislav Mekhanoshin 5068f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); 5078f3da70eSStanislav Mekhanoshin if (Res) break; 5088f3da70eSStanislav Mekhanoshin 509ac106addSNikolay Haustov if (Bytes.size() < 4) break; 5101048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 511a8d9d507SStanislav Mekhanoshin 512a8d9d507SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) { 513a8d9d507SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX90A64, MI, QW, Address); 514a8d9d507SStanislav Mekhanoshin if (Res) 515a8d9d507SStanislav Mekhanoshin break; 516a8d9d507SStanislav Mekhanoshin } 517a8d9d507SStanislav Mekhanoshin 5185182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); 519ac106addSNikolay Haustov if (Res) break; 520ac106addSNikolay Haustov 521ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 5221e32550dSDmitry Preobrazhensky if (Res) break; 5231e32550dSDmitry Preobrazhensky 5241e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 5258f3da70eSStanislav Mekhanoshin if (Res) break; 5268f3da70eSStanislav Mekhanoshin 5278f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); 528ac106addSNikolay Haustov } while (false); 529ac106addSNikolay Haustov 530678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 5318f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || 5328f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || 5337238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 || 5347238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 || 535603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 536a8d9d507SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F64_e64_gfx90a || 5378f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || 5388f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || 539edc37bacSJay Foad MI.getOpcode() == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 || 5408f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { 541678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 542549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 543678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 544678e111eSMatt Arsenault } 545678e111eSMatt Arsenault 546f738aee0SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 5473bffb1cdSStanislav Mekhanoshin (SIInstrFlags::MUBUF | SIInstrFlags::FLAT | SIInstrFlags::SMRD))) { 5483bffb1cdSStanislav Mekhanoshin int CPolPos = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 5493bffb1cdSStanislav Mekhanoshin AMDGPU::OpName::cpol); 5503bffb1cdSStanislav Mekhanoshin if (CPolPos != -1) { 5513bffb1cdSStanislav Mekhanoshin unsigned CPol = 5523bffb1cdSStanislav Mekhanoshin (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::IsAtomicRet) ? 5533bffb1cdSStanislav Mekhanoshin AMDGPU::CPol::GLC : 0; 5543bffb1cdSStanislav Mekhanoshin if (MI.getNumOperands() <= (unsigned)CPolPos) { 5553bffb1cdSStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(CPol), 5563bffb1cdSStanislav Mekhanoshin AMDGPU::OpName::cpol); 5573bffb1cdSStanislav Mekhanoshin } else if (CPol) { 5583bffb1cdSStanislav Mekhanoshin MI.getOperand(CPolPos).setImm(MI.getOperand(CPolPos).getImm() | CPol); 5593bffb1cdSStanislav Mekhanoshin } 5603bffb1cdSStanislav Mekhanoshin } 561f738aee0SStanislav Mekhanoshin } 562f738aee0SStanislav Mekhanoshin 563a8d9d507SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 564a8d9d507SStanislav Mekhanoshin (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF)) && 565a8d9d507SStanislav Mekhanoshin (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts])) { 566a8d9d507SStanislav Mekhanoshin // GFX90A lost TFE, its place is occupied by ACC. 567a8d9d507SStanislav Mekhanoshin int TFEOpIdx = 568a8d9d507SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::tfe); 569a8d9d507SStanislav Mekhanoshin if (TFEOpIdx != -1) { 570a8d9d507SStanislav Mekhanoshin auto TFEIter = MI.begin(); 571a8d9d507SStanislav Mekhanoshin std::advance(TFEIter, TFEOpIdx); 572a8d9d507SStanislav Mekhanoshin MI.insert(TFEIter, MCOperand::createImm(0)); 573a8d9d507SStanislav Mekhanoshin } 574a8d9d507SStanislav Mekhanoshin } 575a8d9d507SStanislav Mekhanoshin 576a8d9d507SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 577a8d9d507SStanislav Mekhanoshin (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF))) { 578a8d9d507SStanislav Mekhanoshin int SWZOpIdx = 579a8d9d507SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::swz); 580a8d9d507SStanislav Mekhanoshin if (SWZOpIdx != -1) { 581a8d9d507SStanislav Mekhanoshin auto SWZIter = MI.begin(); 582a8d9d507SStanislav Mekhanoshin std::advance(SWZIter, SWZOpIdx); 583a8d9d507SStanislav Mekhanoshin MI.insert(SWZIter, MCOperand::createImm(0)); 584a8d9d507SStanislav Mekhanoshin } 585a8d9d507SStanislav Mekhanoshin } 586a8d9d507SStanislav Mekhanoshin 587cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 588692560dcSStanislav Mekhanoshin int VAddr0Idx = 589692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 590692560dcSStanislav Mekhanoshin int RsrcIdx = 591692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 592692560dcSStanislav Mekhanoshin unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; 593692560dcSStanislav Mekhanoshin if (VAddr0Idx >= 0 && NSAArgs > 0) { 594692560dcSStanislav Mekhanoshin unsigned NSAWords = (NSAArgs + 3) / 4; 595692560dcSStanislav Mekhanoshin if (Bytes.size() < 4 * NSAWords) { 596692560dcSStanislav Mekhanoshin Res = MCDisassembler::Fail; 597692560dcSStanislav Mekhanoshin } else { 598692560dcSStanislav Mekhanoshin for (unsigned i = 0; i < NSAArgs; ++i) { 599692560dcSStanislav Mekhanoshin MI.insert(MI.begin() + VAddr0Idx + 1 + i, 600692560dcSStanislav Mekhanoshin decodeOperand_VGPR_32(Bytes[i])); 601692560dcSStanislav Mekhanoshin } 602692560dcSStanislav Mekhanoshin Bytes = Bytes.slice(4 * NSAWords); 603692560dcSStanislav Mekhanoshin } 604692560dcSStanislav Mekhanoshin } 605692560dcSStanislav Mekhanoshin 606692560dcSStanislav Mekhanoshin if (Res) 607cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 608cad7fa85SMatt Arsenault } 609cad7fa85SMatt Arsenault 610549c89d2SSam Kolton if (Res && IsSDWA) 611549c89d2SSam Kolton Res = convertSDWAInst(MI); 612549c89d2SSam Kolton 6138f3da70eSStanislav Mekhanoshin int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6148f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 6158f3da70eSStanislav Mekhanoshin if (VDstIn_Idx != -1) { 6168f3da70eSStanislav Mekhanoshin int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, 6178f3da70eSStanislav Mekhanoshin MCOI::OperandConstraint::TIED_TO); 6188f3da70eSStanislav Mekhanoshin if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || 6198f3da70eSStanislav Mekhanoshin !MI.getOperand(VDstIn_Idx).isReg() || 6208f3da70eSStanislav Mekhanoshin MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { 6218f3da70eSStanislav Mekhanoshin if (MI.getNumOperands() > (unsigned)VDstIn_Idx) 6228f3da70eSStanislav Mekhanoshin MI.erase(&MI.getOperand(VDstIn_Idx)); 6238f3da70eSStanislav Mekhanoshin insertNamedMCOperand(MI, 6248f3da70eSStanislav Mekhanoshin MCOperand::createReg(MI.getOperand(Tied).getReg()), 6258f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 6268f3da70eSStanislav Mekhanoshin } 6278f3da70eSStanislav Mekhanoshin } 6288f3da70eSStanislav Mekhanoshin 6297116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 6307116e896STim Corringham // (unless there are fewer bytes left) 6317116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 6327116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 633ac106addSNikolay Haustov return Res; 634161a158eSNikolay Haustov } 635e1818af8STom Stellard 636549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 6378f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 6388f3da70eSStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 639549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 640549c89d2SSam Kolton // VOPC - insert clamp 641549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 642549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 643549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 644549c89d2SSam Kolton if (SDst != -1) { 645549c89d2SSam Kolton // VOPC - insert VCC register as sdst 646ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 647549c89d2SSam Kolton AMDGPU::OpName::sdst); 648549c89d2SSam Kolton } else { 649549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 650549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 651549c89d2SSam Kolton } 652549c89d2SSam Kolton } 653549c89d2SSam Kolton return MCDisassembler::Success; 654549c89d2SSam Kolton } 655549c89d2SSam Kolton 656919236e6SJoe Nash // We must check FI == literal to reject not genuine dpp8 insts, and we must 657919236e6SJoe Nash // first add optional MI operands to check FI 658245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const { 659245b5ba3SStanislav Mekhanoshin unsigned Opc = MI.getOpcode(); 660245b5ba3SStanislav Mekhanoshin unsigned DescNumOps = MCII->get(Opc).getNumOperands(); 661245b5ba3SStanislav Mekhanoshin 662245b5ba3SStanislav Mekhanoshin // Insert dummy unused src modifiers. 663245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 664245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1) 665245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 666245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src0_modifiers); 667245b5ba3SStanislav Mekhanoshin 668245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 669245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1) 670245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 671245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src1_modifiers); 672245b5ba3SStanislav Mekhanoshin 673245b5ba3SStanislav Mekhanoshin return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail; 674245b5ba3SStanislav Mekhanoshin } 675245b5ba3SStanislav Mekhanoshin 676692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about 677692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it 678692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so. 679cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 680da4a7c01SDmitry Preobrazhensky 6810b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6820b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 6830b4eb1eaSDmitry Preobrazhensky 684cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 685cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 686692560dcSStanislav Mekhanoshin int VAddr0Idx = 687692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 688cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 689cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 6900b4eb1eaSDmitry Preobrazhensky 6910a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6920a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 693f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 694f2674319SNicolai Haehnle AMDGPU::OpName::d16); 6950a1ff464SDmitry Preobrazhensky 69699c790dcSCarl Ritson const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); 69799c790dcSCarl Ritson const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 69899c790dcSCarl Ritson AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 69999c790dcSCarl Ritson 7000b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 70199c790dcSCarl Ritson if (BaseOpcode->BVH) { 70299c790dcSCarl Ritson // Add A16 operand for intersect_ray instructions 70391f503c3SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) { 70491f503c3SStanislav Mekhanoshin addOperand(MI, MCOperand::createImm(1)); 70591f503c3SStanislav Mekhanoshin } 70691f503c3SStanislav Mekhanoshin return MCDisassembler::Success; 70791f503c3SStanislav Mekhanoshin } 7080b4eb1eaSDmitry Preobrazhensky 709da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 710f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 711692560dcSStanislav Mekhanoshin bool IsNSA = false; 712692560dcSStanislav Mekhanoshin unsigned AddrSize = Info->VAddrDwords; 713cad7fa85SMatt Arsenault 714692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 715692560dcSStanislav Mekhanoshin unsigned DimIdx = 716692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); 71772d570caSDavid Stuttard int A16Idx = 71872d570caSDavid Stuttard AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16); 719692560dcSStanislav Mekhanoshin const AMDGPU::MIMGDimInfo *Dim = 720692560dcSStanislav Mekhanoshin AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); 72172d570caSDavid Stuttard const bool IsA16 = (A16Idx != -1 && MI.getOperand(A16Idx).getImm()); 722692560dcSStanislav Mekhanoshin 72372d570caSDavid Stuttard AddrSize = 72472d570caSDavid Stuttard AMDGPU::getAddrSizeMIMGOp(BaseOpcode, Dim, IsA16, AMDGPU::hasG16(STI)); 72572d570caSDavid Stuttard 726692560dcSStanislav Mekhanoshin IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; 727692560dcSStanislav Mekhanoshin if (!IsNSA) { 728692560dcSStanislav Mekhanoshin if (AddrSize > 8) 729692560dcSStanislav Mekhanoshin AddrSize = 16; 730692560dcSStanislav Mekhanoshin } else { 731692560dcSStanislav Mekhanoshin if (AddrSize > Info->VAddrDwords) { 732692560dcSStanislav Mekhanoshin // The NSA encoding does not contain enough operands for the combination 733692560dcSStanislav Mekhanoshin // of base opcode / dimension. Should this be an error? 7340a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 735692560dcSStanislav Mekhanoshin } 736692560dcSStanislav Mekhanoshin } 737692560dcSStanislav Mekhanoshin } 738692560dcSStanislav Mekhanoshin 739692560dcSStanislav Mekhanoshin unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 740692560dcSStanislav Mekhanoshin unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); 7410a1ff464SDmitry Preobrazhensky 742f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 7430a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 7440a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 7450a1ff464SDmitry Preobrazhensky } 7460a1ff464SDmitry Preobrazhensky 747a8d9d507SStanislav Mekhanoshin if (TFEIdx != -1 && MI.getOperand(TFEIdx).getImm()) 7484ab704d6SPetar Avramovic DstSize += 1; 749cad7fa85SMatt Arsenault 750692560dcSStanislav Mekhanoshin if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) 751f2674319SNicolai Haehnle return MCDisassembler::Success; 752692560dcSStanislav Mekhanoshin 753692560dcSStanislav Mekhanoshin int NewOpcode = 754692560dcSStanislav Mekhanoshin AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); 7550ab200b6SNicolai Haehnle if (NewOpcode == -1) 7560ab200b6SNicolai Haehnle return MCDisassembler::Success; 7570b4eb1eaSDmitry Preobrazhensky 758692560dcSStanislav Mekhanoshin // Widen the register to the correct number of enabled channels. 759692560dcSStanislav Mekhanoshin unsigned NewVdata = AMDGPU::NoRegister; 760692560dcSStanislav Mekhanoshin if (DstSize != Info->VDataDwords) { 761692560dcSStanislav Mekhanoshin auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 762cad7fa85SMatt Arsenault 7630b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 764cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 7650b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 7660b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 7670b4eb1eaSDmitry Preobrazhensky 768692560dcSStanislav Mekhanoshin NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 769692560dcSStanislav Mekhanoshin &MRI.getRegClass(DataRCID)); 770cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 771cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 772cad7fa85SMatt Arsenault // components exceeds the register count. 773cad7fa85SMatt Arsenault return MCDisassembler::Success; 774cad7fa85SMatt Arsenault } 775692560dcSStanislav Mekhanoshin } 776692560dcSStanislav Mekhanoshin 777692560dcSStanislav Mekhanoshin unsigned NewVAddr0 = AMDGPU::NoRegister; 778692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && 779692560dcSStanislav Mekhanoshin AddrSize != Info->VAddrDwords) { 780692560dcSStanislav Mekhanoshin unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); 781692560dcSStanislav Mekhanoshin unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); 782692560dcSStanislav Mekhanoshin VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; 783692560dcSStanislav Mekhanoshin 784692560dcSStanislav Mekhanoshin auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; 785692560dcSStanislav Mekhanoshin NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, 786692560dcSStanislav Mekhanoshin &MRI.getRegClass(AddrRCID)); 787692560dcSStanislav Mekhanoshin if (NewVAddr0 == AMDGPU::NoRegister) 788692560dcSStanislav Mekhanoshin return MCDisassembler::Success; 789692560dcSStanislav Mekhanoshin } 790cad7fa85SMatt Arsenault 791cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 792692560dcSStanislav Mekhanoshin 793692560dcSStanislav Mekhanoshin if (NewVdata != AMDGPU::NoRegister) { 794cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 7950b4eb1eaSDmitry Preobrazhensky 796da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 7970b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 7980b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 7990b4eb1eaSDmitry Preobrazhensky } 800692560dcSStanislav Mekhanoshin } 801692560dcSStanislav Mekhanoshin 802692560dcSStanislav Mekhanoshin if (NewVAddr0 != AMDGPU::NoRegister) { 803692560dcSStanislav Mekhanoshin MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); 804692560dcSStanislav Mekhanoshin } else if (IsNSA) { 805692560dcSStanislav Mekhanoshin assert(AddrSize <= Info->VAddrDwords); 806692560dcSStanislav Mekhanoshin MI.erase(MI.begin() + VAddr0Idx + AddrSize, 807692560dcSStanislav Mekhanoshin MI.begin() + VAddr0Idx + Info->VAddrDwords); 808692560dcSStanislav Mekhanoshin } 8090b4eb1eaSDmitry Preobrazhensky 810cad7fa85SMatt Arsenault return MCDisassembler::Success; 811cad7fa85SMatt Arsenault } 812cad7fa85SMatt Arsenault 813ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 814ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 815ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 816e1818af8STom Stellard } 817e1818af8STom Stellard 818ac106addSNikolay Haustov inline 819ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 820ac106addSNikolay Haustov const Twine& ErrMsg) const { 821ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 822ac106addSNikolay Haustov 823ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 824ac106addSNikolay Haustov // return MCOperand::createError(V); 825ac106addSNikolay Haustov return MCOperand(); 826ac106addSNikolay Haustov } 827ac106addSNikolay Haustov 828ac106addSNikolay Haustov inline 829ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 830ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 831ac106addSNikolay Haustov } 832ac106addSNikolay Haustov 833ac106addSNikolay Haustov inline 834ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 835ac106addSNikolay Haustov unsigned Val) const { 836ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 837ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 838ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 839ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 840ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 841ac106addSNikolay Haustov } 842ac106addSNikolay Haustov 843ac106addSNikolay Haustov inline 844ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 845ac106addSNikolay Haustov unsigned Val) const { 846ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 847ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 848ac106addSNikolay Haustov int shift = 0; 849ac106addSNikolay Haustov switch (SRegClassID) { 850ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 851212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 852212a251cSArtem Tamazov break; 853ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 854212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 855212a251cSArtem Tamazov shift = 1; 856212a251cSArtem Tamazov break; 857212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 858212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 859ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 860ac106addSNikolay Haustov // this bundle? 86127134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 86227134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 863ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 864ac106addSNikolay Haustov // this bundle? 86527134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 86627134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 867212a251cSArtem Tamazov shift = 2; 868212a251cSArtem Tamazov break; 869ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 870ac106addSNikolay Haustov // this bundle? 871212a251cSArtem Tamazov default: 87292b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 873ac106addSNikolay Haustov } 87492b355b1SMatt Arsenault 87592b355b1SMatt Arsenault if (Val % (1 << shift)) { 876ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 877ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 87892b355b1SMatt Arsenault } 87992b355b1SMatt Arsenault 880ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 881ac106addSNikolay Haustov } 882ac106addSNikolay Haustov 883ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 884212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 885ac106addSNikolay Haustov } 886ac106addSNikolay Haustov 887ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 888212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 889ac106addSNikolay Haustov } 890ac106addSNikolay Haustov 89130fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 89230fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 89330fc5239SDmitry Preobrazhensky } 89430fc5239SDmitry Preobrazhensky 8954bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 8964bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 8974bd72361SMatt Arsenault } 8984bd72361SMatt Arsenault 8999be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 9009be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 9019be7b0d4SMatt Arsenault } 9029be7b0d4SMatt Arsenault 903a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VSrcV232(unsigned Val) const { 904a8d9d507SStanislav Mekhanoshin return decodeSrcOp(OPWV232, Val); 905a8d9d507SStanislav Mekhanoshin } 906a8d9d507SStanislav Mekhanoshin 907ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 908cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 909cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 910cb540bc0SMatt Arsenault // high bit. 911cb540bc0SMatt Arsenault Val &= 255; 912cb540bc0SMatt Arsenault 913ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 914ac106addSNikolay Haustov } 915ac106addSNikolay Haustov 9166023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 9176023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 9186023d599SDmitry Preobrazhensky } 9196023d599SDmitry Preobrazhensky 9209e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const { 9219e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255); 9229e77d0c6SStanislav Mekhanoshin } 9239e77d0c6SStanislav Mekhanoshin 924a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_64(unsigned Val) const { 925a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_64RegClassID, Val & 255); 926a8d9d507SStanislav Mekhanoshin } 927a8d9d507SStanislav Mekhanoshin 9289e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const { 9299e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255); 9309e77d0c6SStanislav Mekhanoshin } 9319e77d0c6SStanislav Mekhanoshin 932a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_256(unsigned Val) const { 933a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_256RegClassID, Val & 255); 934a8d9d507SStanislav Mekhanoshin } 935a8d9d507SStanislav Mekhanoshin 9369e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const { 9379e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255); 9389e77d0c6SStanislav Mekhanoshin } 9399e77d0c6SStanislav Mekhanoshin 9409e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const { 9419e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255); 9429e77d0c6SStanislav Mekhanoshin } 9439e77d0c6SStanislav Mekhanoshin 9449e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const { 9459e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW32, Val); 9469e77d0c6SStanislav Mekhanoshin } 9479e77d0c6SStanislav Mekhanoshin 9489e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const { 9499e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW64, Val); 9509e77d0c6SStanislav Mekhanoshin } 9519e77d0c6SStanislav Mekhanoshin 952ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 953ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 954ac106addSNikolay Haustov } 955ac106addSNikolay Haustov 956ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 957ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 958ac106addSNikolay Haustov } 959ac106addSNikolay Haustov 960ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 961ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 962ac106addSNikolay Haustov } 963ac106addSNikolay Haustov 9649e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const { 9659e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_256RegClassID, Val); 9669e77d0c6SStanislav Mekhanoshin } 9679e77d0c6SStanislav Mekhanoshin 9689e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const { 9699e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_512RegClassID, Val); 9709e77d0c6SStanislav Mekhanoshin } 9719e77d0c6SStanislav Mekhanoshin 972a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_1024(unsigned Val) const { 973a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_1024RegClassID, Val); 974a8d9d507SStanislav Mekhanoshin } 975a8d9d507SStanislav Mekhanoshin 976ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 977ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 978ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 979ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 980212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 981ac106addSNikolay Haustov } 982ac106addSNikolay Haustov 983640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 984640c44b8SMatt Arsenault unsigned Val) const { 985640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 98638e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 98738e496b1SArtem Tamazov } 98838e496b1SArtem Tamazov 989ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 990ca7b0a17SMatt Arsenault unsigned Val) const { 991ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 992ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 993ca7b0a17SMatt Arsenault } 994ca7b0a17SMatt Arsenault 9956023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 9966023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 9976023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 9986023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 9996023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 10006023d599SDmitry Preobrazhensky } 10016023d599SDmitry Preobrazhensky 1002ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 1003640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 1004640c44b8SMatt Arsenault } 1005640c44b8SMatt Arsenault 1006640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 1007212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 1008ac106addSNikolay Haustov } 1009ac106addSNikolay Haustov 1010ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 1011212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 1012ac106addSNikolay Haustov } 1013ac106addSNikolay Haustov 1014ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 101527134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 1016ac106addSNikolay Haustov } 1017ac106addSNikolay Haustov 1018ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 101927134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 1020ac106addSNikolay Haustov } 1021ac106addSNikolay Haustov 1022ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 1023ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 1024ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 1025ac106addSNikolay Haustov // ToDo: deal with float/double constants 1026ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 1027ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 1028ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 1029ac106addSNikolay Haustov Twine(Bytes.size())); 1030ce941c9cSDmitry Preobrazhensky } 1031ce941c9cSDmitry Preobrazhensky HasLiteral = true; 1032ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 1033ce941c9cSDmitry Preobrazhensky } 1034ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 1035ac106addSNikolay Haustov } 1036ac106addSNikolay Haustov 1037ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 1038212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1039c8fbf6ffSEugene Zelenko 1040212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 1041212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 1042212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 1043212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 1044212a251cSArtem Tamazov // Cast prevents negative overflow. 1045ac106addSNikolay Haustov } 1046ac106addSNikolay Haustov 10474bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 10484bd72361SMatt Arsenault switch (Imm) { 10494bd72361SMatt Arsenault case 240: 10504bd72361SMatt Arsenault return FloatToBits(0.5f); 10514bd72361SMatt Arsenault case 241: 10524bd72361SMatt Arsenault return FloatToBits(-0.5f); 10534bd72361SMatt Arsenault case 242: 10544bd72361SMatt Arsenault return FloatToBits(1.0f); 10554bd72361SMatt Arsenault case 243: 10564bd72361SMatt Arsenault return FloatToBits(-1.0f); 10574bd72361SMatt Arsenault case 244: 10584bd72361SMatt Arsenault return FloatToBits(2.0f); 10594bd72361SMatt Arsenault case 245: 10604bd72361SMatt Arsenault return FloatToBits(-2.0f); 10614bd72361SMatt Arsenault case 246: 10624bd72361SMatt Arsenault return FloatToBits(4.0f); 10634bd72361SMatt Arsenault case 247: 10644bd72361SMatt Arsenault return FloatToBits(-4.0f); 10654bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 10664bd72361SMatt Arsenault return 0x3e22f983; 10674bd72361SMatt Arsenault default: 10684bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 10694bd72361SMatt Arsenault } 10704bd72361SMatt Arsenault } 10714bd72361SMatt Arsenault 10724bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 10734bd72361SMatt Arsenault switch (Imm) { 10744bd72361SMatt Arsenault case 240: 10754bd72361SMatt Arsenault return DoubleToBits(0.5); 10764bd72361SMatt Arsenault case 241: 10774bd72361SMatt Arsenault return DoubleToBits(-0.5); 10784bd72361SMatt Arsenault case 242: 10794bd72361SMatt Arsenault return DoubleToBits(1.0); 10804bd72361SMatt Arsenault case 243: 10814bd72361SMatt Arsenault return DoubleToBits(-1.0); 10824bd72361SMatt Arsenault case 244: 10834bd72361SMatt Arsenault return DoubleToBits(2.0); 10844bd72361SMatt Arsenault case 245: 10854bd72361SMatt Arsenault return DoubleToBits(-2.0); 10864bd72361SMatt Arsenault case 246: 10874bd72361SMatt Arsenault return DoubleToBits(4.0); 10884bd72361SMatt Arsenault case 247: 10894bd72361SMatt Arsenault return DoubleToBits(-4.0); 10904bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 10914bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 10924bd72361SMatt Arsenault default: 10934bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 10944bd72361SMatt Arsenault } 10954bd72361SMatt Arsenault } 10964bd72361SMatt Arsenault 10974bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 10984bd72361SMatt Arsenault switch (Imm) { 10994bd72361SMatt Arsenault case 240: 11004bd72361SMatt Arsenault return 0x3800; 11014bd72361SMatt Arsenault case 241: 11024bd72361SMatt Arsenault return 0xB800; 11034bd72361SMatt Arsenault case 242: 11044bd72361SMatt Arsenault return 0x3C00; 11054bd72361SMatt Arsenault case 243: 11064bd72361SMatt Arsenault return 0xBC00; 11074bd72361SMatt Arsenault case 244: 11084bd72361SMatt Arsenault return 0x4000; 11094bd72361SMatt Arsenault case 245: 11104bd72361SMatt Arsenault return 0xC000; 11114bd72361SMatt Arsenault case 246: 11124bd72361SMatt Arsenault return 0x4400; 11134bd72361SMatt Arsenault case 247: 11144bd72361SMatt Arsenault return 0xC400; 11154bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 11164bd72361SMatt Arsenault return 0x3118; 11174bd72361SMatt Arsenault default: 11184bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 11194bd72361SMatt Arsenault } 11204bd72361SMatt Arsenault } 11214bd72361SMatt Arsenault 11224bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 1123212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 1124212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 11254bd72361SMatt Arsenault 1126e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 11274bd72361SMatt Arsenault switch (Width) { 11284bd72361SMatt Arsenault case OPW32: 11299e77d0c6SStanislav Mekhanoshin case OPW128: // splat constants 11309e77d0c6SStanislav Mekhanoshin case OPW512: 11319e77d0c6SStanislav Mekhanoshin case OPW1024: 1132a8d9d507SStanislav Mekhanoshin case OPWV232: 11334bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 11344bd72361SMatt Arsenault case OPW64: 1135a8d9d507SStanislav Mekhanoshin case OPW256: 11364bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 11374bd72361SMatt Arsenault case OPW16: 11389be7b0d4SMatt Arsenault case OPWV216: 11394bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 11404bd72361SMatt Arsenault default: 11414bd72361SMatt Arsenault llvm_unreachable("implement me"); 1142e1818af8STom Stellard } 1143e1818af8STom Stellard } 1144e1818af8STom Stellard 1145212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 1146e1818af8STom Stellard using namespace AMDGPU; 1147c8fbf6ffSEugene Zelenko 1148212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1149212a251cSArtem Tamazov switch (Width) { 1150212a251cSArtem Tamazov default: // fall 11514bd72361SMatt Arsenault case OPW32: 11524bd72361SMatt Arsenault case OPW16: 11539be7b0d4SMatt Arsenault case OPWV216: 11544bd72361SMatt Arsenault return VGPR_32RegClassID; 1155a8d9d507SStanislav Mekhanoshin case OPW64: 1156a8d9d507SStanislav Mekhanoshin case OPWV232: return VReg_64RegClassID; 1157a8d9d507SStanislav Mekhanoshin case OPW96: return VReg_96RegClassID; 1158212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 1159a8d9d507SStanislav Mekhanoshin case OPW160: return VReg_160RegClassID; 1160a8d9d507SStanislav Mekhanoshin case OPW256: return VReg_256RegClassID; 1161a8d9d507SStanislav Mekhanoshin case OPW512: return VReg_512RegClassID; 1162a8d9d507SStanislav Mekhanoshin case OPW1024: return VReg_1024RegClassID; 1163212a251cSArtem Tamazov } 1164212a251cSArtem Tamazov } 1165212a251cSArtem Tamazov 11669e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const { 11679e77d0c6SStanislav Mekhanoshin using namespace AMDGPU; 11689e77d0c6SStanislav Mekhanoshin 11699e77d0c6SStanislav Mekhanoshin assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 11709e77d0c6SStanislav Mekhanoshin switch (Width) { 11719e77d0c6SStanislav Mekhanoshin default: // fall 11729e77d0c6SStanislav Mekhanoshin case OPW32: 11739e77d0c6SStanislav Mekhanoshin case OPW16: 11749e77d0c6SStanislav Mekhanoshin case OPWV216: 11759e77d0c6SStanislav Mekhanoshin return AGPR_32RegClassID; 1176a8d9d507SStanislav Mekhanoshin case OPW64: 1177a8d9d507SStanislav Mekhanoshin case OPWV232: return AReg_64RegClassID; 1178a8d9d507SStanislav Mekhanoshin case OPW96: return AReg_96RegClassID; 11799e77d0c6SStanislav Mekhanoshin case OPW128: return AReg_128RegClassID; 1180a8d9d507SStanislav Mekhanoshin case OPW160: return AReg_160RegClassID; 1181d625b4b0SJay Foad case OPW256: return AReg_256RegClassID; 11829e77d0c6SStanislav Mekhanoshin case OPW512: return AReg_512RegClassID; 11839e77d0c6SStanislav Mekhanoshin case OPW1024: return AReg_1024RegClassID; 11849e77d0c6SStanislav Mekhanoshin } 11859e77d0c6SStanislav Mekhanoshin } 11869e77d0c6SStanislav Mekhanoshin 11879e77d0c6SStanislav Mekhanoshin 1188212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 1189212a251cSArtem Tamazov using namespace AMDGPU; 1190c8fbf6ffSEugene Zelenko 1191212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1192212a251cSArtem Tamazov switch (Width) { 1193212a251cSArtem Tamazov default: // fall 11944bd72361SMatt Arsenault case OPW32: 11954bd72361SMatt Arsenault case OPW16: 11969be7b0d4SMatt Arsenault case OPWV216: 11974bd72361SMatt Arsenault return SGPR_32RegClassID; 1198a8d9d507SStanislav Mekhanoshin case OPW64: 1199a8d9d507SStanislav Mekhanoshin case OPWV232: return SGPR_64RegClassID; 1200a8d9d507SStanislav Mekhanoshin case OPW96: return SGPR_96RegClassID; 1201212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 1202a8d9d507SStanislav Mekhanoshin case OPW160: return SGPR_160RegClassID; 120327134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 120427134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 1205212a251cSArtem Tamazov } 1206212a251cSArtem Tamazov } 1207212a251cSArtem Tamazov 1208212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 1209212a251cSArtem Tamazov using namespace AMDGPU; 1210c8fbf6ffSEugene Zelenko 1211212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1212212a251cSArtem Tamazov switch (Width) { 1213212a251cSArtem Tamazov default: // fall 12144bd72361SMatt Arsenault case OPW32: 12154bd72361SMatt Arsenault case OPW16: 12169be7b0d4SMatt Arsenault case OPWV216: 12174bd72361SMatt Arsenault return TTMP_32RegClassID; 1218a8d9d507SStanislav Mekhanoshin case OPW64: 1219a8d9d507SStanislav Mekhanoshin case OPWV232: return TTMP_64RegClassID; 1220212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 122127134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 122227134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 1223212a251cSArtem Tamazov } 1224212a251cSArtem Tamazov } 1225212a251cSArtem Tamazov 1226ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 1227ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1228ac2b0264SDmitry Preobrazhensky 122918cb7441SJay Foad unsigned TTmpMin = isGFX9Plus() ? TTMP_GFX9PLUS_MIN : TTMP_VI_MIN; 123018cb7441SJay Foad unsigned TTmpMax = isGFX9Plus() ? TTMP_GFX9PLUS_MAX : TTMP_VI_MAX; 1231ac2b0264SDmitry Preobrazhensky 1232ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 1233ac2b0264SDmitry Preobrazhensky } 1234ac2b0264SDmitry Preobrazhensky 1235212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 1236212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1237c8fbf6ffSEugene Zelenko 12389e77d0c6SStanislav Mekhanoshin assert(Val < 1024); // enum10 12399e77d0c6SStanislav Mekhanoshin 12409e77d0c6SStanislav Mekhanoshin bool IsAGPR = Val & 512; 12419e77d0c6SStanislav Mekhanoshin Val &= 511; 1242ac106addSNikolay Haustov 1243212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 12449e77d0c6SStanislav Mekhanoshin return createRegOperand(IsAGPR ? getAgprClassId(Width) 12459e77d0c6SStanislav Mekhanoshin : getVgprClassId(Width), Val - VGPR_MIN); 1246212a251cSArtem Tamazov } 1247b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 124849231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 124949231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 1250212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 1251212a251cSArtem Tamazov } 1252ac2b0264SDmitry Preobrazhensky 1253ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1254ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1255ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 1256212a251cSArtem Tamazov } 1257ac106addSNikolay Haustov 1258212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 1259ac106addSNikolay Haustov return decodeIntImmed(Val); 1260ac106addSNikolay Haustov 1261212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 12624bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 1263ac106addSNikolay Haustov 1264212a251cSArtem Tamazov if (Val == LITERAL_CONST) 1265ac106addSNikolay Haustov return decodeLiteralConstant(); 1266ac106addSNikolay Haustov 12674bd72361SMatt Arsenault switch (Width) { 12684bd72361SMatt Arsenault case OPW32: 12694bd72361SMatt Arsenault case OPW16: 12709be7b0d4SMatt Arsenault case OPWV216: 12714bd72361SMatt Arsenault return decodeSpecialReg32(Val); 12724bd72361SMatt Arsenault case OPW64: 1273a8d9d507SStanislav Mekhanoshin case OPWV232: 12744bd72361SMatt Arsenault return decodeSpecialReg64(Val); 12754bd72361SMatt Arsenault default: 12764bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 12774bd72361SMatt Arsenault } 1278ac106addSNikolay Haustov } 1279ac106addSNikolay Haustov 128027134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 128127134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 128227134953SDmitry Preobrazhensky 128327134953SDmitry Preobrazhensky assert(Val < 128); 128427134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 128527134953SDmitry Preobrazhensky 128627134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 128749231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 128849231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 128927134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 129027134953SDmitry Preobrazhensky } 129127134953SDmitry Preobrazhensky 129227134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 129327134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 129427134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 129527134953SDmitry Preobrazhensky } 129627134953SDmitry Preobrazhensky 129727134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 129827134953SDmitry Preobrazhensky } 129927134953SDmitry Preobrazhensky 1300ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 1301ac106addSNikolay Haustov using namespace AMDGPU; 1302c8fbf6ffSEugene Zelenko 1303e1818af8STom Stellard switch (Val) { 1304ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 1305ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 13063afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 13073afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 1308ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 1309ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 1310137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA_LO); 1311137976faSDmitry Preobrazhensky case 109: return createRegOperand(TBA_HI); 1312137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA_LO); 1313137976faSDmitry Preobrazhensky case 111: return createRegOperand(TMA_HI); 1314ac106addSNikolay Haustov case 124: return createRegOperand(M0); 131533d806a5SStanislav Mekhanoshin case 125: return createRegOperand(SGPR_NULL); 1316ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 1317ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 1318a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 1319a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 1320a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 1321a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1322137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 13239111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 13249111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 13259111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1326942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 1327ac106addSNikolay Haustov default: break; 1328e1818af8STom Stellard } 1329ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1330e1818af8STom Stellard } 1331e1818af8STom Stellard 1332ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 1333161a158eSNikolay Haustov using namespace AMDGPU; 1334c8fbf6ffSEugene Zelenko 1335161a158eSNikolay Haustov switch (Val) { 1336ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 13373afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 1338ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 1339137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA); 1340137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA); 13419bd76367SDmitry Preobrazhensky case 125: return createRegOperand(SGPR_NULL); 1342ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 1343137976faSDmitry Preobrazhensky case 235: return createRegOperand(SRC_SHARED_BASE); 1344137976faSDmitry Preobrazhensky case 236: return createRegOperand(SRC_SHARED_LIMIT); 1345137976faSDmitry Preobrazhensky case 237: return createRegOperand(SRC_PRIVATE_BASE); 1346137976faSDmitry Preobrazhensky case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1347137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 13489111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 13499111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 13509111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1351ac106addSNikolay Haustov default: break; 1352161a158eSNikolay Haustov } 1353ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1354161a158eSNikolay Haustov } 1355161a158eSNikolay Haustov 1356549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 13576b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 1358363f47a2SSam Kolton using namespace AMDGPU::SDWA; 13596b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1360363f47a2SSam Kolton 136133d806a5SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 136233d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 1363da644c02SStanislav Mekhanoshin // XXX: cast to int is needed to avoid stupid warning: 1364a179d25bSSam Kolton // compare with unsigned is always true 1365da644c02SStanislav Mekhanoshin if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && 1366363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 1367363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 1368363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 1369363f47a2SSam Kolton } 1370363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 13714f87d30aSJay Foad Val <= (isGFX10Plus() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 137233d806a5SStanislav Mekhanoshin : SDWA9EncValues::SRC_SGPR_MAX_SI)) { 1373363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 1374363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 1375363f47a2SSam Kolton } 1376ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 1377ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 1378ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 1379ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 1380ac2b0264SDmitry Preobrazhensky } 1381363f47a2SSam Kolton 13826b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 13836b65f7c3SDmitry Preobrazhensky 13846b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 13856b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 13866b65f7c3SDmitry Preobrazhensky 13876b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 13886b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 13896b65f7c3SDmitry Preobrazhensky 13906b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 1391549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 1392549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 1393549c89d2SSam Kolton } 1394549c89d2SSam Kolton llvm_unreachable("unsupported target"); 1395363f47a2SSam Kolton } 1396363f47a2SSam Kolton 1397549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 1398549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 1399363f47a2SSam Kolton } 1400363f47a2SSam Kolton 1401549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 1402549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 1403363f47a2SSam Kolton } 1404363f47a2SSam Kolton 1405549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 1406363f47a2SSam Kolton using namespace AMDGPU::SDWA; 1407363f47a2SSam Kolton 140833d806a5SStanislav Mekhanoshin assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 140933d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && 141033d806a5SStanislav Mekhanoshin "SDWAVopcDst should be present only on GFX9+"); 141133d806a5SStanislav Mekhanoshin 1412ab4f2ea7SStanislav Mekhanoshin bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64]; 1413ab4f2ea7SStanislav Mekhanoshin 1414363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 1415363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 1416ac2b0264SDmitry Preobrazhensky 1417ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1418ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1419434d5925SDmitry Preobrazhensky auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32); 1420434d5925SDmitry Preobrazhensky return createSRegOperand(TTmpClsId, TTmpIdx); 142133d806a5SStanislav Mekhanoshin } else if (Val > SGPR_MAX) { 1422ab4f2ea7SStanislav Mekhanoshin return IsWave64 ? decodeSpecialReg64(Val) 1423ab4f2ea7SStanislav Mekhanoshin : decodeSpecialReg32(Val); 1424363f47a2SSam Kolton } else { 1425ab4f2ea7SStanislav Mekhanoshin return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val); 1426363f47a2SSam Kolton } 1427363f47a2SSam Kolton } else { 1428ab4f2ea7SStanislav Mekhanoshin return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO); 1429363f47a2SSam Kolton } 1430363f47a2SSam Kolton } 1431363f47a2SSam Kolton 1432ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const { 1433ab4f2ea7SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ? 1434ab4f2ea7SStanislav Mekhanoshin decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val); 1435ab4f2ea7SStanislav Mekhanoshin } 1436ab4f2ea7SStanislav Mekhanoshin 1437ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 1438ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 1439ac2b0264SDmitry Preobrazhensky } 1440ac2b0264SDmitry Preobrazhensky 14414f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9() const { return AMDGPU::isGFX9(STI); } 1442ac2b0264SDmitry Preobrazhensky 1443a8d9d507SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX90A() const { 1444a8d9d507SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]; 1445a8d9d507SStanislav Mekhanoshin } 1446a8d9d507SStanislav Mekhanoshin 14474f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9Plus() const { return AMDGPU::isGFX9Plus(STI); } 14484f87d30aSJay Foad 14494f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10() const { return AMDGPU::isGFX10(STI); } 14504f87d30aSJay Foad 14514f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10Plus() const { 14524f87d30aSJay Foad return AMDGPU::isGFX10Plus(STI); 145333d806a5SStanislav Mekhanoshin } 145433d806a5SStanislav Mekhanoshin 14556fb02596SStanislav Mekhanoshin bool AMDGPUDisassembler::hasArchitectedFlatScratch() const { 14566fb02596SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureArchitectedFlatScratch]; 14576fb02596SStanislav Mekhanoshin } 14586fb02596SStanislav Mekhanoshin 14593381d7a2SSam Kolton //===----------------------------------------------------------------------===// 1460528057c1SRonak Chauhan // AMDGPU specific symbol handling 1461528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 1462528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1463528057c1SRonak Chauhan do { \ 1464528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1465528057c1SRonak Chauhan << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1466528057c1SRonak Chauhan } while (0) 1467528057c1SRonak Chauhan 1468528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1469528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1( 1470528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1471528057c1SRonak Chauhan using namespace amdhsa; 1472528057c1SRonak Chauhan StringRef Indent = "\t"; 1473528057c1SRonak Chauhan 1474528057c1SRonak Chauhan // We cannot accurately backward compute #VGPRs used from 1475528057c1SRonak Chauhan // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same 1476528057c1SRonak Chauhan // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we 1477528057c1SRonak Chauhan // simply calculate the inverse of what the assembler does. 1478528057c1SRonak Chauhan 1479528057c1SRonak Chauhan uint32_t GranulatedWorkitemVGPRCount = 1480528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >> 1481528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT; 1482528057c1SRonak Chauhan 1483528057c1SRonak Chauhan uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) * 1484528057c1SRonak Chauhan AMDGPU::IsaInfo::getVGPREncodingGranule(&STI); 1485528057c1SRonak Chauhan 1486528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n'; 1487528057c1SRonak Chauhan 1488528057c1SRonak Chauhan // We cannot backward compute values used to calculate 1489528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following 1490528057c1SRonak Chauhan // directives can't be computed: 1491528057c1SRonak Chauhan // .amdhsa_reserve_vcc 1492528057c1SRonak Chauhan // .amdhsa_reserve_flat_scratch 1493528057c1SRonak Chauhan // .amdhsa_reserve_xnack_mask 1494528057c1SRonak Chauhan // They take their respective default values if not specified in the assembly. 1495528057c1SRonak Chauhan // 1496528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1497528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK) 1498528057c1SRonak Chauhan // 1499528057c1SRonak Chauhan // We compute the inverse as though all directives apart from NEXT_FREE_SGPR 1500528057c1SRonak Chauhan // are set to 0. So while disassembling we consider that: 1501528057c1SRonak Chauhan // 1502528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1503528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + 0 + 0 + 0) 1504528057c1SRonak Chauhan // 1505528057c1SRonak Chauhan // The disassembler cannot recover the original values of those 3 directives. 1506528057c1SRonak Chauhan 1507528057c1SRonak Chauhan uint32_t GranulatedWavefrontSGPRCount = 1508528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >> 1509528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT; 1510528057c1SRonak Chauhan 15114f87d30aSJay Foad if (isGFX10Plus() && GranulatedWavefrontSGPRCount) 1512528057c1SRonak Chauhan return MCDisassembler::Fail; 1513528057c1SRonak Chauhan 1514528057c1SRonak Chauhan uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) * 1515528057c1SRonak Chauhan AMDGPU::IsaInfo::getSGPREncodingGranule(&STI); 1516528057c1SRonak Chauhan 1517528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n'; 15186fb02596SStanislav Mekhanoshin if (!hasArchitectedFlatScratch()) 1519528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n'; 1520528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n'; 1521528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n"; 1522528057c1SRonak Chauhan 1523528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY) 1524528057c1SRonak Chauhan return MCDisassembler::Fail; 1525528057c1SRonak Chauhan 1526528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_32", 1527528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32); 1528528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64", 1529528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64); 1530528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32", 1531528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32); 1532528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64", 1533528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64); 1534528057c1SRonak Chauhan 1535528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV) 1536528057c1SRonak Chauhan return MCDisassembler::Fail; 1537528057c1SRonak Chauhan 1538528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP); 1539528057c1SRonak Chauhan 1540528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE) 1541528057c1SRonak Chauhan return MCDisassembler::Fail; 1542528057c1SRonak Chauhan 1543528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE); 1544528057c1SRonak Chauhan 1545528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY) 1546528057c1SRonak Chauhan return MCDisassembler::Fail; 1547528057c1SRonak Chauhan 1548528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER) 1549528057c1SRonak Chauhan return MCDisassembler::Fail; 1550528057c1SRonak Chauhan 1551528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL); 1552528057c1SRonak Chauhan 1553528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0) 1554528057c1SRonak Chauhan return MCDisassembler::Fail; 1555528057c1SRonak Chauhan 15564f87d30aSJay Foad if (isGFX10Plus()) { 1557528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode", 1558528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_WGP_MODE); 1559528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED); 1560528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS); 1561528057c1SRonak Chauhan } 1562528057c1SRonak Chauhan return MCDisassembler::Success; 1563528057c1SRonak Chauhan } 1564528057c1SRonak Chauhan 1565528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1566528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2( 1567528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1568528057c1SRonak Chauhan using namespace amdhsa; 1569528057c1SRonak Chauhan StringRef Indent = "\t"; 15706fb02596SStanislav Mekhanoshin if (hasArchitectedFlatScratch()) 15716fb02596SStanislav Mekhanoshin PRINT_DIRECTIVE(".amdhsa_enable_private_segment", 15726fb02596SStanislav Mekhanoshin COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT); 15736fb02596SStanislav Mekhanoshin else 15746fb02596SStanislav Mekhanoshin PRINT_DIRECTIVE(".amdhsa_system_sgpr_private_segment_wavefront_offset", 1575d5ea8f70STony COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT); 1576528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x", 1577528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X); 1578528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y", 1579528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y); 1580528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z", 1581528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z); 1582528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info", 1583528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO); 1584528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id", 1585528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID); 1586528057c1SRonak Chauhan 1587528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH) 1588528057c1SRonak Chauhan return MCDisassembler::Fail; 1589528057c1SRonak Chauhan 1590528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY) 1591528057c1SRonak Chauhan return MCDisassembler::Fail; 1592528057c1SRonak Chauhan 1593528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE) 1594528057c1SRonak Chauhan return MCDisassembler::Fail; 1595528057c1SRonak Chauhan 1596528057c1SRonak Chauhan PRINT_DIRECTIVE( 1597528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_invalid_op", 1598528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION); 1599528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src", 1600528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE); 1601528057c1SRonak Chauhan PRINT_DIRECTIVE( 1602528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_div_zero", 1603528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO); 1604528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow", 1605528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW); 1606528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow", 1607528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW); 1608528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact", 1609528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT); 1610528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero", 1611528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO); 1612528057c1SRonak Chauhan 1613528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0) 1614528057c1SRonak Chauhan return MCDisassembler::Fail; 1615528057c1SRonak Chauhan 1616528057c1SRonak Chauhan return MCDisassembler::Success; 1617528057c1SRonak Chauhan } 1618528057c1SRonak Chauhan 1619528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1620528057c1SRonak Chauhan 1621528057c1SRonak Chauhan MCDisassembler::DecodeStatus 1622528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective( 1623528057c1SRonak Chauhan DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes, 1624528057c1SRonak Chauhan raw_string_ostream &KdStream) const { 1625528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1626528057c1SRonak Chauhan do { \ 1627528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1628528057c1SRonak Chauhan << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1629528057c1SRonak Chauhan } while (0) 1630528057c1SRonak Chauhan 1631528057c1SRonak Chauhan uint16_t TwoByteBuffer = 0; 1632528057c1SRonak Chauhan uint32_t FourByteBuffer = 0; 1633528057c1SRonak Chauhan 1634528057c1SRonak Chauhan StringRef ReservedBytes; 1635528057c1SRonak Chauhan StringRef Indent = "\t"; 1636528057c1SRonak Chauhan 1637528057c1SRonak Chauhan assert(Bytes.size() == 64); 1638528057c1SRonak Chauhan DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8); 1639528057c1SRonak Chauhan 1640528057c1SRonak Chauhan switch (Cursor.tell()) { 1641528057c1SRonak Chauhan case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET: 1642528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1643528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer 1644528057c1SRonak Chauhan << '\n'; 1645528057c1SRonak Chauhan return MCDisassembler::Success; 1646528057c1SRonak Chauhan 1647528057c1SRonak Chauhan case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET: 1648528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1649528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_private_segment_fixed_size " 1650528057c1SRonak Chauhan << FourByteBuffer << '\n'; 1651528057c1SRonak Chauhan return MCDisassembler::Success; 1652528057c1SRonak Chauhan 1653f4ace637SKonstantin Zhuravlyov case amdhsa::KERNARG_SIZE_OFFSET: 1654f4ace637SKonstantin Zhuravlyov FourByteBuffer = DE.getU32(Cursor); 1655f4ace637SKonstantin Zhuravlyov KdStream << Indent << ".amdhsa_kernarg_size " 1656f4ace637SKonstantin Zhuravlyov << FourByteBuffer << '\n'; 1657f4ace637SKonstantin Zhuravlyov return MCDisassembler::Success; 1658f4ace637SKonstantin Zhuravlyov 1659528057c1SRonak Chauhan case amdhsa::RESERVED0_OFFSET: 1660f4ace637SKonstantin Zhuravlyov // 4 reserved bytes, must be 0. 1661f4ace637SKonstantin Zhuravlyov ReservedBytes = DE.getBytes(Cursor, 4); 1662f4ace637SKonstantin Zhuravlyov for (int I = 0; I < 4; ++I) { 1663f4ace637SKonstantin Zhuravlyov if (ReservedBytes[I] != 0) { 1664528057c1SRonak Chauhan return MCDisassembler::Fail; 1665528057c1SRonak Chauhan } 1666f4ace637SKonstantin Zhuravlyov } 1667528057c1SRonak Chauhan return MCDisassembler::Success; 1668528057c1SRonak Chauhan 1669528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET: 1670528057c1SRonak Chauhan // KERNEL_CODE_ENTRY_BYTE_OFFSET 1671528057c1SRonak Chauhan // So far no directive controls this for Code Object V3, so simply skip for 1672528057c1SRonak Chauhan // disassembly. 1673528057c1SRonak Chauhan DE.skip(Cursor, 8); 1674528057c1SRonak Chauhan return MCDisassembler::Success; 1675528057c1SRonak Chauhan 1676528057c1SRonak Chauhan case amdhsa::RESERVED1_OFFSET: 1677528057c1SRonak Chauhan // 20 reserved bytes, must be 0. 1678528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 20); 1679528057c1SRonak Chauhan for (int I = 0; I < 20; ++I) { 1680528057c1SRonak Chauhan if (ReservedBytes[I] != 0) { 1681528057c1SRonak Chauhan return MCDisassembler::Fail; 1682528057c1SRonak Chauhan } 1683528057c1SRonak Chauhan } 1684528057c1SRonak Chauhan return MCDisassembler::Success; 1685528057c1SRonak Chauhan 1686528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC3_OFFSET: 1687528057c1SRonak Chauhan // COMPUTE_PGM_RSRC3 1688528057c1SRonak Chauhan // - Only set for GFX10, GFX6-9 have this to be 0. 1689528057c1SRonak Chauhan // - Currently no directives directly control this. 1690528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 16914f87d30aSJay Foad if (!isGFX10Plus() && FourByteBuffer) { 1692528057c1SRonak Chauhan return MCDisassembler::Fail; 1693528057c1SRonak Chauhan } 1694528057c1SRonak Chauhan return MCDisassembler::Success; 1695528057c1SRonak Chauhan 1696528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC1_OFFSET: 1697528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1698528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) == 1699528057c1SRonak Chauhan MCDisassembler::Fail) { 1700528057c1SRonak Chauhan return MCDisassembler::Fail; 1701528057c1SRonak Chauhan } 1702528057c1SRonak Chauhan return MCDisassembler::Success; 1703528057c1SRonak Chauhan 1704528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC2_OFFSET: 1705528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1706528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) == 1707528057c1SRonak Chauhan MCDisassembler::Fail) { 1708528057c1SRonak Chauhan return MCDisassembler::Fail; 1709528057c1SRonak Chauhan } 1710528057c1SRonak Chauhan return MCDisassembler::Success; 1711528057c1SRonak Chauhan 1712528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET: 1713528057c1SRonak Chauhan using namespace amdhsa; 1714528057c1SRonak Chauhan TwoByteBuffer = DE.getU16(Cursor); 1715528057c1SRonak Chauhan 17166fb02596SStanislav Mekhanoshin if (!hasArchitectedFlatScratch()) 1717528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer", 1718528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER); 1719528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr", 1720528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR); 1721528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr", 1722528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR); 1723528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr", 1724528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR); 1725528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id", 1726528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID); 17276fb02596SStanislav Mekhanoshin if (!hasArchitectedFlatScratch()) 1728528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init", 1729528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT); 1730528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size", 1731528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE); 1732528057c1SRonak Chauhan 1733528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0) 1734528057c1SRonak Chauhan return MCDisassembler::Fail; 1735528057c1SRonak Chauhan 1736528057c1SRonak Chauhan // Reserved for GFX9 1737528057c1SRonak Chauhan if (isGFX9() && 1738528057c1SRonak Chauhan (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) { 1739528057c1SRonak Chauhan return MCDisassembler::Fail; 17404f87d30aSJay Foad } else if (isGFX10Plus()) { 1741528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_wavefront_size32", 1742528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32); 1743528057c1SRonak Chauhan } 1744528057c1SRonak Chauhan 1745528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1) 1746528057c1SRonak Chauhan return MCDisassembler::Fail; 1747528057c1SRonak Chauhan 1748528057c1SRonak Chauhan return MCDisassembler::Success; 1749528057c1SRonak Chauhan 1750528057c1SRonak Chauhan case amdhsa::RESERVED2_OFFSET: 1751528057c1SRonak Chauhan // 6 bytes from here are reserved, must be 0. 1752528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 6); 1753528057c1SRonak Chauhan for (int I = 0; I < 6; ++I) { 1754528057c1SRonak Chauhan if (ReservedBytes[I] != 0) 1755528057c1SRonak Chauhan return MCDisassembler::Fail; 1756528057c1SRonak Chauhan } 1757528057c1SRonak Chauhan return MCDisassembler::Success; 1758528057c1SRonak Chauhan 1759528057c1SRonak Chauhan default: 1760528057c1SRonak Chauhan llvm_unreachable("Unhandled index. Case statements cover everything."); 1761528057c1SRonak Chauhan return MCDisassembler::Fail; 1762528057c1SRonak Chauhan } 1763528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1764528057c1SRonak Chauhan } 1765528057c1SRonak Chauhan 1766528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor( 1767528057c1SRonak Chauhan StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const { 1768528057c1SRonak Chauhan // CP microcode requires the kernel descriptor to be 64 aligned. 1769528057c1SRonak Chauhan if (Bytes.size() != 64 || KdAddress % 64 != 0) 1770528057c1SRonak Chauhan return MCDisassembler::Fail; 1771528057c1SRonak Chauhan 1772528057c1SRonak Chauhan std::string Kd; 1773528057c1SRonak Chauhan raw_string_ostream KdStream(Kd); 1774528057c1SRonak Chauhan KdStream << ".amdhsa_kernel " << KdName << '\n'; 1775528057c1SRonak Chauhan 1776528057c1SRonak Chauhan DataExtractor::Cursor C(0); 1777528057c1SRonak Chauhan while (C && C.tell() < Bytes.size()) { 1778528057c1SRonak Chauhan MCDisassembler::DecodeStatus Status = 1779528057c1SRonak Chauhan decodeKernelDescriptorDirective(C, Bytes, KdStream); 1780528057c1SRonak Chauhan 1781528057c1SRonak Chauhan cantFail(C.takeError()); 1782528057c1SRonak Chauhan 1783528057c1SRonak Chauhan if (Status == MCDisassembler::Fail) 1784528057c1SRonak Chauhan return MCDisassembler::Fail; 1785528057c1SRonak Chauhan } 1786528057c1SRonak Chauhan KdStream << ".end_amdhsa_kernel\n"; 1787528057c1SRonak Chauhan outs() << KdStream.str(); 1788528057c1SRonak Chauhan return MCDisassembler::Success; 1789528057c1SRonak Chauhan } 1790528057c1SRonak Chauhan 1791528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus> 1792528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size, 1793528057c1SRonak Chauhan ArrayRef<uint8_t> Bytes, uint64_t Address, 1794528057c1SRonak Chauhan raw_ostream &CStream) const { 1795528057c1SRonak Chauhan // Right now only kernel descriptor needs to be handled. 1796528057c1SRonak Chauhan // We ignore all other symbols for target specific handling. 1797528057c1SRonak Chauhan // TODO: 1798528057c1SRonak Chauhan // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code 1799528057c1SRonak Chauhan // Object V2 and V3 when symbols are marked protected. 1800528057c1SRonak Chauhan 1801528057c1SRonak Chauhan // amd_kernel_code_t for Code Object V2. 1802528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) { 1803528057c1SRonak Chauhan Size = 256; 1804528057c1SRonak Chauhan return MCDisassembler::Fail; 1805528057c1SRonak Chauhan } 1806528057c1SRonak Chauhan 1807528057c1SRonak Chauhan // Code Object V3 kernel descriptors. 1808528057c1SRonak Chauhan StringRef Name = Symbol.Name; 1809528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) { 1810528057c1SRonak Chauhan Size = 64; // Size = 64 regardless of success or failure. 1811528057c1SRonak Chauhan return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address); 1812528057c1SRonak Chauhan } 1813528057c1SRonak Chauhan return None; 1814528057c1SRonak Chauhan } 1815528057c1SRonak Chauhan 1816528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 18173381d7a2SSam Kolton // AMDGPUSymbolizer 18183381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18193381d7a2SSam Kolton 18203381d7a2SSam Kolton // Try to find symbol name for specified label 18213381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 18223381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 18233381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 18243381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 18253381d7a2SSam Kolton 18263381d7a2SSam Kolton if (!IsBranch) { 18273381d7a2SSam Kolton return false; 18283381d7a2SSam Kolton } 18293381d7a2SSam Kolton 18303381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 1831b1c3b22bSNicolai Haehnle if (!Symbols) 1832b1c3b22bSNicolai Haehnle return false; 1833b1c3b22bSNicolai Haehnle 1834b934160aSKazu Hirata auto Result = llvm::find_if(*Symbols, [Value](const SymbolInfoTy &Val) { 1835b934160aSKazu Hirata return Val.Addr == static_cast<uint64_t>(Value) && 1836b934160aSKazu Hirata Val.Type == ELF::STT_NOTYPE; 18373381d7a2SSam Kolton }); 18383381d7a2SSam Kolton if (Result != Symbols->end()) { 183909d26b79Sdiggerlin auto *Sym = Ctx.getOrCreateSymbol(Result->Name); 18403381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 18413381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 18423381d7a2SSam Kolton return true; 18433381d7a2SSam Kolton } 18448710eff6STim Renouf // Add to list of referenced addresses, so caller can synthesize a label. 18458710eff6STim Renouf ReferencedAddresses.push_back(static_cast<uint64_t>(Value)); 18463381d7a2SSam Kolton return false; 18473381d7a2SSam Kolton } 18483381d7a2SSam Kolton 184992b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 185092b355b1SMatt Arsenault int64_t Value, 185192b355b1SMatt Arsenault uint64_t Address) { 185292b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 185392b355b1SMatt Arsenault } 185492b355b1SMatt Arsenault 18553381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18563381d7a2SSam Kolton // Initialization 18573381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18583381d7a2SSam Kolton 18593381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 18603381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 18613381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 18623381d7a2SSam Kolton void *DisInfo, 18633381d7a2SSam Kolton MCContext *Ctx, 18643381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 18653381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 18663381d7a2SSam Kolton } 18673381d7a2SSam Kolton 1868e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 1869e1818af8STom Stellard const MCSubtargetInfo &STI, 1870e1818af8STom Stellard MCContext &Ctx) { 1871cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 1872e1818af8STom Stellard } 1873e1818af8STom Stellard 18740dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() { 1875f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 1876f42454b9SMehdi Amini createAMDGPUDisassembler); 1877f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 1878f42454b9SMehdi Amini createAMDGPUSymbolizer); 1879e1818af8STom Stellard } 1880