1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
2e1818af8STom Stellard //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6e1818af8STom Stellard //
7e1818af8STom Stellard //===----------------------------------------------------------------------===//
8e1818af8STom Stellard //
9e1818af8STom Stellard //===----------------------------------------------------------------------===//
10e1818af8STom Stellard //
11e1818af8STom Stellard /// \file
12e1818af8STom Stellard ///
13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
14e1818af8STom Stellard //
15e1818af8STom Stellard //===----------------------------------------------------------------------===//
16e1818af8STom Stellard 
17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
18e1818af8STom Stellard 
19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h"
20e1818af8STom Stellard #include "AMDGPU.h"
21c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
22212a251cSArtem Tamazov #include "SIDefines.h"
238ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h"
24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h"
26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h"
27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h"
28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h"
29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h"
30ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h"
31ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h"
33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h"
34e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h"
35e1818af8STom Stellard #include "llvm/MC/MCInst.h"
36e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h"
37528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h"
38ac106addSNikolay Haustov #include "llvm/Support/Endian.h"
39c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h"
40c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h"
41e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h"
42c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h"
43c8fbf6ffSEugene Zelenko #include <algorithm>
44c8fbf6ffSEugene Zelenko #include <cassert>
45c8fbf6ffSEugene Zelenko #include <cstddef>
46c8fbf6ffSEugene Zelenko #include <cstdint>
47c8fbf6ffSEugene Zelenko #include <iterator>
48c8fbf6ffSEugene Zelenko #include <tuple>
49c8fbf6ffSEugene Zelenko #include <vector>
50e1818af8STom Stellard 
51e1818af8STom Stellard using namespace llvm;
52e1818af8STom Stellard 
53e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
54e1818af8STom Stellard 
5533d806a5SStanislav Mekhanoshin #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \
5633d806a5SStanislav Mekhanoshin                             : AMDGPU::EncValues::SGPR_MAX_SI)
5733d806a5SStanislav Mekhanoshin 
58c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
59e1818af8STom Stellard 
60ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI,
61ca64ef20SMatt Arsenault                                        MCContext &Ctx,
62ca64ef20SMatt Arsenault                                        MCInstrInfo const *MCII) :
63ca64ef20SMatt Arsenault   MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()),
64418e23e3SMatt Arsenault   TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) {
65418e23e3SMatt Arsenault 
66418e23e3SMatt Arsenault   // ToDo: AMDGPUDisassembler supports only VI ISA.
67418e23e3SMatt Arsenault   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10())
68418e23e3SMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
69418e23e3SMatt Arsenault }
70ca64ef20SMatt Arsenault 
71ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
72ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
73ac106addSNikolay Haustov   Inst.addOperand(Opnd);
74ac106addSNikolay Haustov   return Opnd.isValid() ?
75ac106addSNikolay Haustov     MCDisassembler::Success :
76de56a890SStanislav Mekhanoshin     MCDisassembler::Fail;
77e1818af8STom Stellard }
78e1818af8STom Stellard 
79549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
80549c89d2SSam Kolton                                 uint16_t NameIdx) {
81549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
82549c89d2SSam Kolton   if (OpIdx != -1) {
83549c89d2SSam Kolton     auto I = MI.begin();
84549c89d2SSam Kolton     std::advance(I, OpIdx);
85549c89d2SSam Kolton     MI.insert(I, Op);
86549c89d2SSam Kolton   }
87549c89d2SSam Kolton   return OpIdx;
88549c89d2SSam Kolton }
89549c89d2SSam Kolton 
903381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
913381d7a2SSam Kolton                                        uint64_t Addr, const void *Decoder) {
923381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
933381d7a2SSam Kolton 
94efec1396SScott Linder   // Our branches take a simm16, but we need two extra bits to account for the
95efec1396SScott Linder   // factor of 4.
963381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
973381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
983381d7a2SSam Kolton 
993381d7a2SSam Kolton   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
1003381d7a2SSam Kolton     return MCDisassembler::Success;
1013381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
1023381d7a2SSam Kolton }
1033381d7a2SSam Kolton 
1045998baccSDmitry Preobrazhensky static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm,
1055998baccSDmitry Preobrazhensky                                      uint64_t Addr, const void *Decoder) {
1065998baccSDmitry Preobrazhensky   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1075998baccSDmitry Preobrazhensky   int64_t Offset;
1085998baccSDmitry Preobrazhensky   if (DAsm->isVI()) {         // VI supports 20-bit unsigned offsets.
1095998baccSDmitry Preobrazhensky     Offset = Imm & 0xFFFFF;
1105998baccSDmitry Preobrazhensky   } else {                    // GFX9+ supports 21-bit signed offsets.
1115998baccSDmitry Preobrazhensky     Offset = SignExtend64<21>(Imm);
1125998baccSDmitry Preobrazhensky   }
1135998baccSDmitry Preobrazhensky   return addOperand(Inst, MCOperand::createImm(Offset));
1145998baccSDmitry Preobrazhensky }
1155998baccSDmitry Preobrazhensky 
1160846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val,
1170846c125SStanislav Mekhanoshin                                   uint64_t Addr, const void *Decoder) {
1180846c125SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1190846c125SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeBoolReg(Val));
1200846c125SStanislav Mekhanoshin }
1210846c125SStanislav Mekhanoshin 
122363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \
123363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \
124ac106addSNikolay Haustov                                        unsigned Imm, \
125ac106addSNikolay Haustov                                        uint64_t /*Addr*/, \
126ac106addSNikolay Haustov                                        const void *Decoder) { \
127ac106addSNikolay Haustov   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
128363f47a2SSam Kolton   return addOperand(Inst, DAsm->DecoderName(Imm)); \
129e1818af8STom Stellard }
130e1818af8STom Stellard 
131363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
132363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
133e1818af8STom Stellard 
134363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
1356023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32)
136363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
137363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
13830fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128)
139e1818af8STom Stellard 
140363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
141363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
142363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
14391f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256)
14491f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512)
145e1818af8STom Stellard 
146363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
147363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
148ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
1496023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32)
150363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
151363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
152363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
153363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
154363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
155e1818af8STom Stellard 
15650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32)
15750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128)
15850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512)
15950d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024)
16050d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32)
16150d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64)
16250d7f464SStanislav Mekhanoshin 
1634bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
1644bd72361SMatt Arsenault                                          unsigned Imm,
1654bd72361SMatt Arsenault                                          uint64_t Addr,
1664bd72361SMatt Arsenault                                          const void *Decoder) {
1674bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1684bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1694bd72361SMatt Arsenault }
1704bd72361SMatt Arsenault 
1719be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
1729be7b0d4SMatt Arsenault                                          unsigned Imm,
1739be7b0d4SMatt Arsenault                                          uint64_t Addr,
1749be7b0d4SMatt Arsenault                                          const void *Decoder) {
1759be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1769be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1779be7b0d4SMatt Arsenault }
1789be7b0d4SMatt Arsenault 
1799e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst,
1809e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1819e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1829e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1839e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1849e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1859e77d0c6SStanislav Mekhanoshin }
1869e77d0c6SStanislav Mekhanoshin 
1879e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst,
1889e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1899e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1909e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1919e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1929e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm));
1939e77d0c6SStanislav Mekhanoshin }
1949e77d0c6SStanislav Mekhanoshin 
19550d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst,
19650d7f464SStanislav Mekhanoshin                                            unsigned Imm,
19750d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
19850d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
19950d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
20050d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512));
20150d7f464SStanislav Mekhanoshin }
20250d7f464SStanislav Mekhanoshin 
20350d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst,
20450d7f464SStanislav Mekhanoshin                                            unsigned Imm,
20550d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
20650d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
20750d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
20850d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512));
20950d7f464SStanislav Mekhanoshin }
21050d7f464SStanislav Mekhanoshin 
21150d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst,
21250d7f464SStanislav Mekhanoshin                                             unsigned Imm,
21350d7f464SStanislav Mekhanoshin                                             uint64_t Addr,
21450d7f464SStanislav Mekhanoshin                                             const void *Decoder) {
21550d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
21650d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512));
21750d7f464SStanislav Mekhanoshin }
21850d7f464SStanislav Mekhanoshin 
2199e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst,
2209e77d0c6SStanislav Mekhanoshin                                           unsigned Imm,
2219e77d0c6SStanislav Mekhanoshin                                           uint64_t Addr,
2229e77d0c6SStanislav Mekhanoshin                                           const void *Decoder) {
2239e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
2249e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm));
2259e77d0c6SStanislav Mekhanoshin }
2269e77d0c6SStanislav Mekhanoshin 
22750d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst,
22850d7f464SStanislav Mekhanoshin                                          unsigned Imm,
22950d7f464SStanislav Mekhanoshin                                          uint64_t Addr,
23050d7f464SStanislav Mekhanoshin                                          const void *Decoder) {
23150d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
23250d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm));
23350d7f464SStanislav Mekhanoshin }
23450d7f464SStanislav Mekhanoshin 
235549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
236549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
237363f47a2SSam Kolton 
238549c89d2SSam Kolton DECODE_SDWA(Src32)
239549c89d2SSam Kolton DECODE_SDWA(Src16)
240549c89d2SSam Kolton DECODE_SDWA(VopcDst)
241363f47a2SSam Kolton 
242e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
243e1818af8STom Stellard 
244e1818af8STom Stellard //===----------------------------------------------------------------------===//
245e1818af8STom Stellard //
246e1818af8STom Stellard //===----------------------------------------------------------------------===//
247e1818af8STom Stellard 
2481048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
2491048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
2501048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
2511048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
252ac106addSNikolay Haustov   return Res;
253ac106addSNikolay Haustov }
254ac106addSNikolay Haustov 
255ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
256ac106addSNikolay Haustov                                                MCInst &MI,
257ac106addSNikolay Haustov                                                uint64_t Inst,
258ac106addSNikolay Haustov                                                uint64_t Address) const {
259ac106addSNikolay Haustov   assert(MI.getOpcode() == 0);
260ac106addSNikolay Haustov   assert(MI.getNumOperands() == 0);
261ac106addSNikolay Haustov   MCInst TmpInst;
262ce941c9cSDmitry Preobrazhensky   HasLiteral = false;
263ac106addSNikolay Haustov   const auto SavedBytes = Bytes;
264ac106addSNikolay Haustov   if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
265ac106addSNikolay Haustov     MI = TmpInst;
266ac106addSNikolay Haustov     return MCDisassembler::Success;
267ac106addSNikolay Haustov   }
268ac106addSNikolay Haustov   Bytes = SavedBytes;
269ac106addSNikolay Haustov   return MCDisassembler::Fail;
270ac106addSNikolay Haustov }
271ac106addSNikolay Haustov 
272245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) {
273245b5ba3SStanislav Mekhanoshin   using namespace llvm::AMDGPU::DPP;
274245b5ba3SStanislav Mekhanoshin   int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi);
275245b5ba3SStanislav Mekhanoshin   assert(FiIdx != -1);
276245b5ba3SStanislav Mekhanoshin   if ((unsigned)FiIdx >= MI.getNumOperands())
277245b5ba3SStanislav Mekhanoshin     return false;
278245b5ba3SStanislav Mekhanoshin   unsigned Fi = MI.getOperand(FiIdx).getImm();
279245b5ba3SStanislav Mekhanoshin   return Fi == DPP8_FI_0 || Fi == DPP8_FI_1;
280245b5ba3SStanislav Mekhanoshin }
281245b5ba3SStanislav Mekhanoshin 
282e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
283ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
284e1818af8STom Stellard                                                 uint64_t Address,
285e1818af8STom Stellard                                                 raw_ostream &CS) const {
286e1818af8STom Stellard   CommentStream = &CS;
287549c89d2SSam Kolton   bool IsSDWA = false;
288e1818af8STom Stellard 
289ca64ef20SMatt Arsenault   unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size());
290ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
291161a158eSNikolay Haustov 
292ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
293ac106addSNikolay Haustov   do {
294824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
295ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
2961048fb18SSam Kolton 
297c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
298c9bdcb75SSam Kolton     // encodings
2991048fb18SSam Kolton     if (Bytes.size() >= 8) {
3001048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
301245b5ba3SStanislav Mekhanoshin 
3029ee272f1SStanislav Mekhanoshin       if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
3039ee272f1SStanislav Mekhanoshin         Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address);
3049ee272f1SStanislav Mekhanoshin         if (Res) {
3059ee272f1SStanislav Mekhanoshin           if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8)
3069ee272f1SStanislav Mekhanoshin               == -1)
3079ee272f1SStanislav Mekhanoshin             break;
3089ee272f1SStanislav Mekhanoshin           if (convertDPP8Inst(MI) == MCDisassembler::Success)
3099ee272f1SStanislav Mekhanoshin             break;
3109ee272f1SStanislav Mekhanoshin           MI = MCInst(); // clear
3119ee272f1SStanislav Mekhanoshin         }
3129ee272f1SStanislav Mekhanoshin       }
3139ee272f1SStanislav Mekhanoshin 
314245b5ba3SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address);
315245b5ba3SStanislav Mekhanoshin       if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
316245b5ba3SStanislav Mekhanoshin         break;
317245b5ba3SStanislav Mekhanoshin 
318245b5ba3SStanislav Mekhanoshin       MI = MCInst(); // clear
319245b5ba3SStanislav Mekhanoshin 
3201048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
3211048fb18SSam Kolton       if (Res) break;
322c9bdcb75SSam Kolton 
323c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
324549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
325363f47a2SSam Kolton 
326363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
327549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
3280905870fSChangpeng Fang 
3298f3da70eSStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address);
3308f3da70eSStanislav Mekhanoshin       if (Res) { IsSDWA = true;  break; }
3318f3da70eSStanislav Mekhanoshin 
3320905870fSChangpeng Fang       if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
3330905870fSChangpeng Fang         Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
3340084adc5SMatt Arsenault         if (Res)
3350084adc5SMatt Arsenault           break;
3360084adc5SMatt Arsenault       }
3370084adc5SMatt Arsenault 
3380084adc5SMatt Arsenault       // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
3390084adc5SMatt Arsenault       // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
3400084adc5SMatt Arsenault       // table first so we print the correct name.
3410084adc5SMatt Arsenault       if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
3420084adc5SMatt Arsenault         Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
3430084adc5SMatt Arsenault         if (Res)
3440084adc5SMatt Arsenault           break;
3450905870fSChangpeng Fang       }
3461048fb18SSam Kolton     }
3471048fb18SSam Kolton 
3481048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
3491048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
3501048fb18SSam Kolton 
3511048fb18SSam Kolton     // Try decode 32-bit instruction
352ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3531048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
3545182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address);
355ac106addSNikolay Haustov     if (Res) break;
356e1818af8STom Stellard 
357ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
358ac106addSNikolay Haustov     if (Res) break;
359ac106addSNikolay Haustov 
360a0342dc9SDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
361a0342dc9SDmitry Preobrazhensky     if (Res) break;
362a0342dc9SDmitry Preobrazhensky 
3639ee272f1SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
3649ee272f1SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address);
3659ee272f1SStanislav Mekhanoshin       if (Res) break;
3669ee272f1SStanislav Mekhanoshin     }
3679ee272f1SStanislav Mekhanoshin 
3688f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address);
3698f3da70eSStanislav Mekhanoshin     if (Res) break;
3708f3da70eSStanislav Mekhanoshin 
371ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3721048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
3735182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address);
374ac106addSNikolay Haustov     if (Res) break;
375ac106addSNikolay Haustov 
376ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
3771e32550dSDmitry Preobrazhensky     if (Res) break;
3781e32550dSDmitry Preobrazhensky 
3791e32550dSDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
3808f3da70eSStanislav Mekhanoshin     if (Res) break;
3818f3da70eSStanislav Mekhanoshin 
3828f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address);
383ac106addSNikolay Haustov   } while (false);
384ac106addSNikolay Haustov 
385678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
3868f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
3878f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 ||
388*7238faa4SJay Foad               MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 ||
389*7238faa4SJay Foad               MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 ||
390603a43fcSKonstantin Zhuravlyov               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ||
3918f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi ||
3928f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 ||
3938f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) {
394678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
395549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
396678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
397678e111eSMatt Arsenault   }
398678e111eSMatt Arsenault 
399cad7fa85SMatt Arsenault   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
400692560dcSStanislav Mekhanoshin     int VAddr0Idx =
401692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
402692560dcSStanislav Mekhanoshin     int RsrcIdx =
403692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
404692560dcSStanislav Mekhanoshin     unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1;
405692560dcSStanislav Mekhanoshin     if (VAddr0Idx >= 0 && NSAArgs > 0) {
406692560dcSStanislav Mekhanoshin       unsigned NSAWords = (NSAArgs + 3) / 4;
407692560dcSStanislav Mekhanoshin       if (Bytes.size() < 4 * NSAWords) {
408692560dcSStanislav Mekhanoshin         Res = MCDisassembler::Fail;
409692560dcSStanislav Mekhanoshin       } else {
410692560dcSStanislav Mekhanoshin         for (unsigned i = 0; i < NSAArgs; ++i) {
411692560dcSStanislav Mekhanoshin           MI.insert(MI.begin() + VAddr0Idx + 1 + i,
412692560dcSStanislav Mekhanoshin                     decodeOperand_VGPR_32(Bytes[i]));
413692560dcSStanislav Mekhanoshin         }
414692560dcSStanislav Mekhanoshin         Bytes = Bytes.slice(4 * NSAWords);
415692560dcSStanislav Mekhanoshin       }
416692560dcSStanislav Mekhanoshin     }
417692560dcSStanislav Mekhanoshin 
418692560dcSStanislav Mekhanoshin     if (Res)
419cad7fa85SMatt Arsenault       Res = convertMIMGInst(MI);
420cad7fa85SMatt Arsenault   }
421cad7fa85SMatt Arsenault 
422549c89d2SSam Kolton   if (Res && IsSDWA)
423549c89d2SSam Kolton     Res = convertSDWAInst(MI);
424549c89d2SSam Kolton 
4258f3da70eSStanislav Mekhanoshin   int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4268f3da70eSStanislav Mekhanoshin                                               AMDGPU::OpName::vdst_in);
4278f3da70eSStanislav Mekhanoshin   if (VDstIn_Idx != -1) {
4288f3da70eSStanislav Mekhanoshin     int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx,
4298f3da70eSStanislav Mekhanoshin                            MCOI::OperandConstraint::TIED_TO);
4308f3da70eSStanislav Mekhanoshin     if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx ||
4318f3da70eSStanislav Mekhanoshin          !MI.getOperand(VDstIn_Idx).isReg() ||
4328f3da70eSStanislav Mekhanoshin          MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) {
4338f3da70eSStanislav Mekhanoshin       if (MI.getNumOperands() > (unsigned)VDstIn_Idx)
4348f3da70eSStanislav Mekhanoshin         MI.erase(&MI.getOperand(VDstIn_Idx));
4358f3da70eSStanislav Mekhanoshin       insertNamedMCOperand(MI,
4368f3da70eSStanislav Mekhanoshin         MCOperand::createReg(MI.getOperand(Tied).getReg()),
4378f3da70eSStanislav Mekhanoshin         AMDGPU::OpName::vdst_in);
4388f3da70eSStanislav Mekhanoshin     }
4398f3da70eSStanislav Mekhanoshin   }
4408f3da70eSStanislav Mekhanoshin 
4417116e896STim Corringham   // if the opcode was not recognized we'll assume a Size of 4 bytes
4427116e896STim Corringham   // (unless there are fewer bytes left)
4437116e896STim Corringham   Size = Res ? (MaxInstBytesNum - Bytes.size())
4447116e896STim Corringham              : std::min((size_t)4, Bytes_.size());
445ac106addSNikolay Haustov   return Res;
446161a158eSNikolay Haustov }
447e1818af8STom Stellard 
448549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
4498f3da70eSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
4508f3da70eSStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
451549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
452549c89d2SSam Kolton       // VOPC - insert clamp
453549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
454549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
455549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
456549c89d2SSam Kolton     if (SDst != -1) {
457549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
458ac2b0264SDmitry Preobrazhensky       insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
459549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
460549c89d2SSam Kolton     } else {
461549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
462549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
463549c89d2SSam Kolton     }
464549c89d2SSam Kolton   }
465549c89d2SSam Kolton   return MCDisassembler::Success;
466549c89d2SSam Kolton }
467549c89d2SSam Kolton 
468245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const {
469245b5ba3SStanislav Mekhanoshin   unsigned Opc = MI.getOpcode();
470245b5ba3SStanislav Mekhanoshin   unsigned DescNumOps = MCII->get(Opc).getNumOperands();
471245b5ba3SStanislav Mekhanoshin 
472245b5ba3SStanislav Mekhanoshin   // Insert dummy unused src modifiers.
473245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
474245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1)
475245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
476245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src0_modifiers);
477245b5ba3SStanislav Mekhanoshin 
478245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
479245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1)
480245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
481245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src1_modifiers);
482245b5ba3SStanislav Mekhanoshin 
483245b5ba3SStanislav Mekhanoshin   return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail;
484245b5ba3SStanislav Mekhanoshin }
485245b5ba3SStanislav Mekhanoshin 
486692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about
487692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it
488692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so.
489cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
490da4a7c01SDmitry Preobrazhensky 
4910b4eb1eaSDmitry Preobrazhensky   int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4920b4eb1eaSDmitry Preobrazhensky                                            AMDGPU::OpName::vdst);
4930b4eb1eaSDmitry Preobrazhensky 
494cad7fa85SMatt Arsenault   int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
495cad7fa85SMatt Arsenault                                             AMDGPU::OpName::vdata);
496692560dcSStanislav Mekhanoshin   int VAddr0Idx =
497692560dcSStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
498cad7fa85SMatt Arsenault   int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
499cad7fa85SMatt Arsenault                                             AMDGPU::OpName::dmask);
5000b4eb1eaSDmitry Preobrazhensky 
5010a1ff464SDmitry Preobrazhensky   int TFEIdx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
5020a1ff464SDmitry Preobrazhensky                                             AMDGPU::OpName::tfe);
503f2674319SNicolai Haehnle   int D16Idx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
504f2674319SNicolai Haehnle                                             AMDGPU::OpName::d16);
5050a1ff464SDmitry Preobrazhensky 
5060b4eb1eaSDmitry Preobrazhensky   assert(VDataIdx != -1);
50791f503c3SStanislav Mekhanoshin   if (DMaskIdx == -1 || TFEIdx == -1) {// intersect_ray
50891f503c3SStanislav Mekhanoshin     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) {
50991f503c3SStanislav Mekhanoshin       assert(MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_sa ||
51091f503c3SStanislav Mekhanoshin              MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_nsa ||
51191f503c3SStanislav Mekhanoshin              MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_sa ||
51291f503c3SStanislav Mekhanoshin              MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_nsa);
51391f503c3SStanislav Mekhanoshin       addOperand(MI, MCOperand::createImm(1));
51491f503c3SStanislav Mekhanoshin     }
51591f503c3SStanislav Mekhanoshin     return MCDisassembler::Success;
51691f503c3SStanislav Mekhanoshin   }
5170b4eb1eaSDmitry Preobrazhensky 
518692560dcSStanislav Mekhanoshin   const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode());
519da4a7c01SDmitry Preobrazhensky   bool IsAtomic = (VDstIdx != -1);
520f2674319SNicolai Haehnle   bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4;
5210b4eb1eaSDmitry Preobrazhensky 
522692560dcSStanislav Mekhanoshin   bool IsNSA = false;
523692560dcSStanislav Mekhanoshin   unsigned AddrSize = Info->VAddrDwords;
524cad7fa85SMatt Arsenault 
525692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
526692560dcSStanislav Mekhanoshin     unsigned DimIdx =
527692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim);
528692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
529692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode);
530692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGDimInfo *Dim =
531692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm());
532692560dcSStanislav Mekhanoshin 
533692560dcSStanislav Mekhanoshin     AddrSize = BaseOpcode->NumExtraArgs +
534692560dcSStanislav Mekhanoshin                (BaseOpcode->Gradients ? Dim->NumGradients : 0) +
535692560dcSStanislav Mekhanoshin                (BaseOpcode->Coordinates ? Dim->NumCoords : 0) +
536692560dcSStanislav Mekhanoshin                (BaseOpcode->LodOrClampOrMip ? 1 : 0);
537692560dcSStanislav Mekhanoshin     IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA;
538692560dcSStanislav Mekhanoshin     if (!IsNSA) {
539692560dcSStanislav Mekhanoshin       if (AddrSize > 8)
540692560dcSStanislav Mekhanoshin         AddrSize = 16;
541692560dcSStanislav Mekhanoshin       else if (AddrSize > 4)
542692560dcSStanislav Mekhanoshin         AddrSize = 8;
543692560dcSStanislav Mekhanoshin     } else {
544692560dcSStanislav Mekhanoshin       if (AddrSize > Info->VAddrDwords) {
545692560dcSStanislav Mekhanoshin         // The NSA encoding does not contain enough operands for the combination
546692560dcSStanislav Mekhanoshin         // of base opcode / dimension. Should this be an error?
5470a1ff464SDmitry Preobrazhensky         return MCDisassembler::Success;
548692560dcSStanislav Mekhanoshin       }
549692560dcSStanislav Mekhanoshin     }
550692560dcSStanislav Mekhanoshin   }
551692560dcSStanislav Mekhanoshin 
552692560dcSStanislav Mekhanoshin   unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
553692560dcSStanislav Mekhanoshin   unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u);
5540a1ff464SDmitry Preobrazhensky 
555f2674319SNicolai Haehnle   bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm();
5560a1ff464SDmitry Preobrazhensky   if (D16 && AMDGPU::hasPackedD16(STI)) {
5570a1ff464SDmitry Preobrazhensky     DstSize = (DstSize + 1) / 2;
5580a1ff464SDmitry Preobrazhensky   }
5590a1ff464SDmitry Preobrazhensky 
5600a1ff464SDmitry Preobrazhensky   // FIXME: Add tfe support
5610a1ff464SDmitry Preobrazhensky   if (MI.getOperand(TFEIdx).getImm())
562cad7fa85SMatt Arsenault     return MCDisassembler::Success;
563cad7fa85SMatt Arsenault 
564692560dcSStanislav Mekhanoshin   if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords)
565f2674319SNicolai Haehnle     return MCDisassembler::Success;
566692560dcSStanislav Mekhanoshin 
567692560dcSStanislav Mekhanoshin   int NewOpcode =
568692560dcSStanislav Mekhanoshin       AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize);
5690ab200b6SNicolai Haehnle   if (NewOpcode == -1)
5700ab200b6SNicolai Haehnle     return MCDisassembler::Success;
5710b4eb1eaSDmitry Preobrazhensky 
572692560dcSStanislav Mekhanoshin   // Widen the register to the correct number of enabled channels.
573692560dcSStanislav Mekhanoshin   unsigned NewVdata = AMDGPU::NoRegister;
574692560dcSStanislav Mekhanoshin   if (DstSize != Info->VDataDwords) {
575692560dcSStanislav Mekhanoshin     auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
576cad7fa85SMatt Arsenault 
5770b4eb1eaSDmitry Preobrazhensky     // Get first subregister of VData
578cad7fa85SMatt Arsenault     unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
5790b4eb1eaSDmitry Preobrazhensky     unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
5800b4eb1eaSDmitry Preobrazhensky     Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
5810b4eb1eaSDmitry Preobrazhensky 
582692560dcSStanislav Mekhanoshin     NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
583692560dcSStanislav Mekhanoshin                                        &MRI.getRegClass(DataRCID));
584cad7fa85SMatt Arsenault     if (NewVdata == AMDGPU::NoRegister) {
585cad7fa85SMatt Arsenault       // It's possible to encode this such that the low register + enabled
586cad7fa85SMatt Arsenault       // components exceeds the register count.
587cad7fa85SMatt Arsenault       return MCDisassembler::Success;
588cad7fa85SMatt Arsenault     }
589692560dcSStanislav Mekhanoshin   }
590692560dcSStanislav Mekhanoshin 
591692560dcSStanislav Mekhanoshin   unsigned NewVAddr0 = AMDGPU::NoRegister;
592692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA &&
593692560dcSStanislav Mekhanoshin       AddrSize != Info->VAddrDwords) {
594692560dcSStanislav Mekhanoshin     unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg();
595692560dcSStanislav Mekhanoshin     unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0);
596692560dcSStanislav Mekhanoshin     VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0;
597692560dcSStanislav Mekhanoshin 
598692560dcSStanislav Mekhanoshin     auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass;
599692560dcSStanislav Mekhanoshin     NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0,
600692560dcSStanislav Mekhanoshin                                         &MRI.getRegClass(AddrRCID));
601692560dcSStanislav Mekhanoshin     if (NewVAddr0 == AMDGPU::NoRegister)
602692560dcSStanislav Mekhanoshin       return MCDisassembler::Success;
603692560dcSStanislav Mekhanoshin   }
604cad7fa85SMatt Arsenault 
605cad7fa85SMatt Arsenault   MI.setOpcode(NewOpcode);
606692560dcSStanislav Mekhanoshin 
607692560dcSStanislav Mekhanoshin   if (NewVdata != AMDGPU::NoRegister) {
608cad7fa85SMatt Arsenault     MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
6090b4eb1eaSDmitry Preobrazhensky 
610da4a7c01SDmitry Preobrazhensky     if (IsAtomic) {
6110b4eb1eaSDmitry Preobrazhensky       // Atomic operations have an additional operand (a copy of data)
6120b4eb1eaSDmitry Preobrazhensky       MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
6130b4eb1eaSDmitry Preobrazhensky     }
614692560dcSStanislav Mekhanoshin   }
615692560dcSStanislav Mekhanoshin 
616692560dcSStanislav Mekhanoshin   if (NewVAddr0 != AMDGPU::NoRegister) {
617692560dcSStanislav Mekhanoshin     MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0);
618692560dcSStanislav Mekhanoshin   } else if (IsNSA) {
619692560dcSStanislav Mekhanoshin     assert(AddrSize <= Info->VAddrDwords);
620692560dcSStanislav Mekhanoshin     MI.erase(MI.begin() + VAddr0Idx + AddrSize,
621692560dcSStanislav Mekhanoshin              MI.begin() + VAddr0Idx + Info->VAddrDwords);
622692560dcSStanislav Mekhanoshin   }
6230b4eb1eaSDmitry Preobrazhensky 
624cad7fa85SMatt Arsenault   return MCDisassembler::Success;
625cad7fa85SMatt Arsenault }
626cad7fa85SMatt Arsenault 
627ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
628ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
629ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
630e1818af8STom Stellard }
631e1818af8STom Stellard 
632ac106addSNikolay Haustov inline
633ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
634ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
635ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
636ac106addSNikolay Haustov 
637ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
638ac106addSNikolay Haustov   // return MCOperand::createError(V);
639ac106addSNikolay Haustov   return MCOperand();
640ac106addSNikolay Haustov }
641ac106addSNikolay Haustov 
642ac106addSNikolay Haustov inline
643ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
644ac2b0264SDmitry Preobrazhensky   return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
645ac106addSNikolay Haustov }
646ac106addSNikolay Haustov 
647ac106addSNikolay Haustov inline
648ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
649ac106addSNikolay Haustov                                                unsigned Val) const {
650ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
651ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
652ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
653ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
654ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
655ac106addSNikolay Haustov }
656ac106addSNikolay Haustov 
657ac106addSNikolay Haustov inline
658ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
659ac106addSNikolay Haustov                                                 unsigned Val) const {
660ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
661ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
662ac106addSNikolay Haustov   int shift = 0;
663ac106addSNikolay Haustov   switch (SRegClassID) {
664ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
665212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
666212a251cSArtem Tamazov     break;
667ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
668212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
669212a251cSArtem Tamazov     shift = 1;
670212a251cSArtem Tamazov     break;
671212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
672212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
673ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
674ac106addSNikolay Haustov   // this bundle?
67527134953SDmitry Preobrazhensky   case AMDGPU::SGPR_256RegClassID:
67627134953SDmitry Preobrazhensky   case AMDGPU::TTMP_256RegClassID:
677ac106addSNikolay Haustov     // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
678ac106addSNikolay Haustov   // this bundle?
67927134953SDmitry Preobrazhensky   case AMDGPU::SGPR_512RegClassID:
68027134953SDmitry Preobrazhensky   case AMDGPU::TTMP_512RegClassID:
681212a251cSArtem Tamazov     shift = 2;
682212a251cSArtem Tamazov     break;
683ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
684ac106addSNikolay Haustov   // this bundle?
685212a251cSArtem Tamazov   default:
68692b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
687ac106addSNikolay Haustov   }
68892b355b1SMatt Arsenault 
68992b355b1SMatt Arsenault   if (Val % (1 << shift)) {
690ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
691ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
69292b355b1SMatt Arsenault   }
69392b355b1SMatt Arsenault 
694ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
695ac106addSNikolay Haustov }
696ac106addSNikolay Haustov 
697ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
698212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
699ac106addSNikolay Haustov }
700ac106addSNikolay Haustov 
701ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
702212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
703ac106addSNikolay Haustov }
704ac106addSNikolay Haustov 
70530fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
70630fc5239SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val);
70730fc5239SDmitry Preobrazhensky }
70830fc5239SDmitry Preobrazhensky 
7094bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
7104bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
7114bd72361SMatt Arsenault }
7124bd72361SMatt Arsenault 
7139be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
7149be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
7159be7b0d4SMatt Arsenault }
7169be7b0d4SMatt Arsenault 
717ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
718cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
719cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
720cb540bc0SMatt Arsenault   // high bit.
721cb540bc0SMatt Arsenault   Val &= 255;
722cb540bc0SMatt Arsenault 
723ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
724ac106addSNikolay Haustov }
725ac106addSNikolay Haustov 
7266023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const {
7276023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
7286023d599SDmitry Preobrazhensky }
7296023d599SDmitry Preobrazhensky 
7309e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const {
7319e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255);
7329e77d0c6SStanislav Mekhanoshin }
7339e77d0c6SStanislav Mekhanoshin 
7349e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const {
7359e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255);
7369e77d0c6SStanislav Mekhanoshin }
7379e77d0c6SStanislav Mekhanoshin 
7389e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const {
7399e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255);
7409e77d0c6SStanislav Mekhanoshin }
7419e77d0c6SStanislav Mekhanoshin 
7429e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const {
7439e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255);
7449e77d0c6SStanislav Mekhanoshin }
7459e77d0c6SStanislav Mekhanoshin 
7469e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const {
7479e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW32, Val);
7489e77d0c6SStanislav Mekhanoshin }
7499e77d0c6SStanislav Mekhanoshin 
7509e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const {
7519e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW64, Val);
7529e77d0c6SStanislav Mekhanoshin }
7539e77d0c6SStanislav Mekhanoshin 
754ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
755ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
756ac106addSNikolay Haustov }
757ac106addSNikolay Haustov 
758ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
759ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
760ac106addSNikolay Haustov }
761ac106addSNikolay Haustov 
762ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
763ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
764ac106addSNikolay Haustov }
765ac106addSNikolay Haustov 
7669e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const {
7679e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_256RegClassID, Val);
7689e77d0c6SStanislav Mekhanoshin }
7699e77d0c6SStanislav Mekhanoshin 
7709e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const {
7719e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_512RegClassID, Val);
7729e77d0c6SStanislav Mekhanoshin }
7739e77d0c6SStanislav Mekhanoshin 
774ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
775ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
776ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
777ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
778212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
779ac106addSNikolay Haustov }
780ac106addSNikolay Haustov 
781640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
782640c44b8SMatt Arsenault   unsigned Val) const {
783640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
78438e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
78538e496b1SArtem Tamazov }
78638e496b1SArtem Tamazov 
787ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
788ca7b0a17SMatt Arsenault   unsigned Val) const {
789ca7b0a17SMatt Arsenault   // SReg_32_XM0 is SReg_32 without EXEC_HI
790ca7b0a17SMatt Arsenault   return decodeOperand_SReg_32(Val);
791ca7b0a17SMatt Arsenault }
792ca7b0a17SMatt Arsenault 
7936023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const {
7946023d599SDmitry Preobrazhensky   // table-gen generated disassembler doesn't care about operand types
7956023d599SDmitry Preobrazhensky   // leaving only registry class so SSrc_32 operand turns into SReg_32
7966023d599SDmitry Preobrazhensky   // and therefore we accept immediates and literals here as well
7976023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
7986023d599SDmitry Preobrazhensky }
7996023d599SDmitry Preobrazhensky 
800ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
801640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
802640c44b8SMatt Arsenault }
803640c44b8SMatt Arsenault 
804640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
805212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
806ac106addSNikolay Haustov }
807ac106addSNikolay Haustov 
808ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
809212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
810ac106addSNikolay Haustov }
811ac106addSNikolay Haustov 
812ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
81327134953SDmitry Preobrazhensky   return decodeDstOp(OPW256, Val);
814ac106addSNikolay Haustov }
815ac106addSNikolay Haustov 
816ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
81727134953SDmitry Preobrazhensky   return decodeDstOp(OPW512, Val);
818ac106addSNikolay Haustov }
819ac106addSNikolay Haustov 
820ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
821ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
822ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
823ac106addSNikolay Haustov   // ToDo: deal with float/double constants
824ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
825ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
826ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
827ac106addSNikolay Haustov                         Twine(Bytes.size()));
828ce941c9cSDmitry Preobrazhensky     }
829ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
830ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
831ce941c9cSDmitry Preobrazhensky   }
832ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
833ac106addSNikolay Haustov }
834ac106addSNikolay Haustov 
835ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
836212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
837c8fbf6ffSEugene Zelenko 
838212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
839212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
840212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
841212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
842212a251cSArtem Tamazov       // Cast prevents negative overflow.
843ac106addSNikolay Haustov }
844ac106addSNikolay Haustov 
8454bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
8464bd72361SMatt Arsenault   switch (Imm) {
8474bd72361SMatt Arsenault   case 240:
8484bd72361SMatt Arsenault     return FloatToBits(0.5f);
8494bd72361SMatt Arsenault   case 241:
8504bd72361SMatt Arsenault     return FloatToBits(-0.5f);
8514bd72361SMatt Arsenault   case 242:
8524bd72361SMatt Arsenault     return FloatToBits(1.0f);
8534bd72361SMatt Arsenault   case 243:
8544bd72361SMatt Arsenault     return FloatToBits(-1.0f);
8554bd72361SMatt Arsenault   case 244:
8564bd72361SMatt Arsenault     return FloatToBits(2.0f);
8574bd72361SMatt Arsenault   case 245:
8584bd72361SMatt Arsenault     return FloatToBits(-2.0f);
8594bd72361SMatt Arsenault   case 246:
8604bd72361SMatt Arsenault     return FloatToBits(4.0f);
8614bd72361SMatt Arsenault   case 247:
8624bd72361SMatt Arsenault     return FloatToBits(-4.0f);
8634bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8644bd72361SMatt Arsenault     return 0x3e22f983;
8654bd72361SMatt Arsenault   default:
8664bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8674bd72361SMatt Arsenault   }
8684bd72361SMatt Arsenault }
8694bd72361SMatt Arsenault 
8704bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
8714bd72361SMatt Arsenault   switch (Imm) {
8724bd72361SMatt Arsenault   case 240:
8734bd72361SMatt Arsenault     return DoubleToBits(0.5);
8744bd72361SMatt Arsenault   case 241:
8754bd72361SMatt Arsenault     return DoubleToBits(-0.5);
8764bd72361SMatt Arsenault   case 242:
8774bd72361SMatt Arsenault     return DoubleToBits(1.0);
8784bd72361SMatt Arsenault   case 243:
8794bd72361SMatt Arsenault     return DoubleToBits(-1.0);
8804bd72361SMatt Arsenault   case 244:
8814bd72361SMatt Arsenault     return DoubleToBits(2.0);
8824bd72361SMatt Arsenault   case 245:
8834bd72361SMatt Arsenault     return DoubleToBits(-2.0);
8844bd72361SMatt Arsenault   case 246:
8854bd72361SMatt Arsenault     return DoubleToBits(4.0);
8864bd72361SMatt Arsenault   case 247:
8874bd72361SMatt Arsenault     return DoubleToBits(-4.0);
8884bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8894bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
8904bd72361SMatt Arsenault   default:
8914bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8924bd72361SMatt Arsenault   }
8934bd72361SMatt Arsenault }
8944bd72361SMatt Arsenault 
8954bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
8964bd72361SMatt Arsenault   switch (Imm) {
8974bd72361SMatt Arsenault   case 240:
8984bd72361SMatt Arsenault     return 0x3800;
8994bd72361SMatt Arsenault   case 241:
9004bd72361SMatt Arsenault     return 0xB800;
9014bd72361SMatt Arsenault   case 242:
9024bd72361SMatt Arsenault     return 0x3C00;
9034bd72361SMatt Arsenault   case 243:
9044bd72361SMatt Arsenault     return 0xBC00;
9054bd72361SMatt Arsenault   case 244:
9064bd72361SMatt Arsenault     return 0x4000;
9074bd72361SMatt Arsenault   case 245:
9084bd72361SMatt Arsenault     return 0xC000;
9094bd72361SMatt Arsenault   case 246:
9104bd72361SMatt Arsenault     return 0x4400;
9114bd72361SMatt Arsenault   case 247:
9124bd72361SMatt Arsenault     return 0xC400;
9134bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
9144bd72361SMatt Arsenault     return 0x3118;
9154bd72361SMatt Arsenault   default:
9164bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
9174bd72361SMatt Arsenault   }
9184bd72361SMatt Arsenault }
9194bd72361SMatt Arsenault 
9204bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
921212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
922212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
9234bd72361SMatt Arsenault 
924e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
9254bd72361SMatt Arsenault   switch (Width) {
9264bd72361SMatt Arsenault   case OPW32:
9279e77d0c6SStanislav Mekhanoshin   case OPW128: // splat constants
9289e77d0c6SStanislav Mekhanoshin   case OPW512:
9299e77d0c6SStanislav Mekhanoshin   case OPW1024:
9304bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
9314bd72361SMatt Arsenault   case OPW64:
9324bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
9334bd72361SMatt Arsenault   case OPW16:
9349be7b0d4SMatt Arsenault   case OPWV216:
9354bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
9364bd72361SMatt Arsenault   default:
9374bd72361SMatt Arsenault     llvm_unreachable("implement me");
938e1818af8STom Stellard   }
939e1818af8STom Stellard }
940e1818af8STom Stellard 
941212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
942e1818af8STom Stellard   using namespace AMDGPU;
943c8fbf6ffSEugene Zelenko 
944212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
945212a251cSArtem Tamazov   switch (Width) {
946212a251cSArtem Tamazov   default: // fall
9474bd72361SMatt Arsenault   case OPW32:
9484bd72361SMatt Arsenault   case OPW16:
9499be7b0d4SMatt Arsenault   case OPWV216:
9504bd72361SMatt Arsenault     return VGPR_32RegClassID;
951212a251cSArtem Tamazov   case OPW64: return VReg_64RegClassID;
952212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
953212a251cSArtem Tamazov   }
954212a251cSArtem Tamazov }
955212a251cSArtem Tamazov 
9569e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const {
9579e77d0c6SStanislav Mekhanoshin   using namespace AMDGPU;
9589e77d0c6SStanislav Mekhanoshin 
9599e77d0c6SStanislav Mekhanoshin   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
9609e77d0c6SStanislav Mekhanoshin   switch (Width) {
9619e77d0c6SStanislav Mekhanoshin   default: // fall
9629e77d0c6SStanislav Mekhanoshin   case OPW32:
9639e77d0c6SStanislav Mekhanoshin   case OPW16:
9649e77d0c6SStanislav Mekhanoshin   case OPWV216:
9659e77d0c6SStanislav Mekhanoshin     return AGPR_32RegClassID;
9669e77d0c6SStanislav Mekhanoshin   case OPW64: return AReg_64RegClassID;
9679e77d0c6SStanislav Mekhanoshin   case OPW128: return AReg_128RegClassID;
968d625b4b0SJay Foad   case OPW256: return AReg_256RegClassID;
9699e77d0c6SStanislav Mekhanoshin   case OPW512: return AReg_512RegClassID;
9709e77d0c6SStanislav Mekhanoshin   case OPW1024: return AReg_1024RegClassID;
9719e77d0c6SStanislav Mekhanoshin   }
9729e77d0c6SStanislav Mekhanoshin }
9739e77d0c6SStanislav Mekhanoshin 
9749e77d0c6SStanislav Mekhanoshin 
975212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
976212a251cSArtem Tamazov   using namespace AMDGPU;
977c8fbf6ffSEugene Zelenko 
978212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
979212a251cSArtem Tamazov   switch (Width) {
980212a251cSArtem Tamazov   default: // fall
9814bd72361SMatt Arsenault   case OPW32:
9824bd72361SMatt Arsenault   case OPW16:
9839be7b0d4SMatt Arsenault   case OPWV216:
9844bd72361SMatt Arsenault     return SGPR_32RegClassID;
985212a251cSArtem Tamazov   case OPW64: return SGPR_64RegClassID;
986212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
98727134953SDmitry Preobrazhensky   case OPW256: return SGPR_256RegClassID;
98827134953SDmitry Preobrazhensky   case OPW512: return SGPR_512RegClassID;
989212a251cSArtem Tamazov   }
990212a251cSArtem Tamazov }
991212a251cSArtem Tamazov 
992212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
993212a251cSArtem Tamazov   using namespace AMDGPU;
994c8fbf6ffSEugene Zelenko 
995212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
996212a251cSArtem Tamazov   switch (Width) {
997212a251cSArtem Tamazov   default: // fall
9984bd72361SMatt Arsenault   case OPW32:
9994bd72361SMatt Arsenault   case OPW16:
10009be7b0d4SMatt Arsenault   case OPWV216:
10014bd72361SMatt Arsenault     return TTMP_32RegClassID;
1002212a251cSArtem Tamazov   case OPW64: return TTMP_64RegClassID;
1003212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
100427134953SDmitry Preobrazhensky   case OPW256: return TTMP_256RegClassID;
100527134953SDmitry Preobrazhensky   case OPW512: return TTMP_512RegClassID;
1006212a251cSArtem Tamazov   }
1007212a251cSArtem Tamazov }
1008212a251cSArtem Tamazov 
1009ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
1010ac2b0264SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1011ac2b0264SDmitry Preobrazhensky 
101233d806a5SStanislav Mekhanoshin   unsigned TTmpMin =
101333d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN;
101433d806a5SStanislav Mekhanoshin   unsigned TTmpMax =
101533d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX;
1016ac2b0264SDmitry Preobrazhensky 
1017ac2b0264SDmitry Preobrazhensky   return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
1018ac2b0264SDmitry Preobrazhensky }
1019ac2b0264SDmitry Preobrazhensky 
1020212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
1021212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
1022c8fbf6ffSEugene Zelenko 
10239e77d0c6SStanislav Mekhanoshin   assert(Val < 1024); // enum10
10249e77d0c6SStanislav Mekhanoshin 
10259e77d0c6SStanislav Mekhanoshin   bool IsAGPR = Val & 512;
10269e77d0c6SStanislav Mekhanoshin   Val &= 511;
1027ac106addSNikolay Haustov 
1028212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
10299e77d0c6SStanislav Mekhanoshin     return createRegOperand(IsAGPR ? getAgprClassId(Width)
10309e77d0c6SStanislav Mekhanoshin                                    : getVgprClassId(Width), Val - VGPR_MIN);
1031212a251cSArtem Tamazov   }
1032b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
1033b49c3361SArtem Tamazov     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
1034212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
1035212a251cSArtem Tamazov   }
1036ac2b0264SDmitry Preobrazhensky 
1037ac2b0264SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
1038ac2b0264SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
1039ac2b0264SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
1040212a251cSArtem Tamazov   }
1041ac106addSNikolay Haustov 
1042212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
1043ac106addSNikolay Haustov     return decodeIntImmed(Val);
1044ac106addSNikolay Haustov 
1045212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
10464bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
1047ac106addSNikolay Haustov 
1048212a251cSArtem Tamazov   if (Val == LITERAL_CONST)
1049ac106addSNikolay Haustov     return decodeLiteralConstant();
1050ac106addSNikolay Haustov 
10514bd72361SMatt Arsenault   switch (Width) {
10524bd72361SMatt Arsenault   case OPW32:
10534bd72361SMatt Arsenault   case OPW16:
10549be7b0d4SMatt Arsenault   case OPWV216:
10554bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
10564bd72361SMatt Arsenault   case OPW64:
10574bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
10584bd72361SMatt Arsenault   default:
10594bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
10604bd72361SMatt Arsenault   }
1061ac106addSNikolay Haustov }
1062ac106addSNikolay Haustov 
106327134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
106427134953SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
106527134953SDmitry Preobrazhensky 
106627134953SDmitry Preobrazhensky   assert(Val < 128);
106727134953SDmitry Preobrazhensky   assert(Width == OPW256 || Width == OPW512);
106827134953SDmitry Preobrazhensky 
106927134953SDmitry Preobrazhensky   if (Val <= SGPR_MAX) {
107027134953SDmitry Preobrazhensky     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
107127134953SDmitry Preobrazhensky     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
107227134953SDmitry Preobrazhensky   }
107327134953SDmitry Preobrazhensky 
107427134953SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
107527134953SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
107627134953SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
107727134953SDmitry Preobrazhensky   }
107827134953SDmitry Preobrazhensky 
107927134953SDmitry Preobrazhensky   llvm_unreachable("unknown dst register");
108027134953SDmitry Preobrazhensky }
108127134953SDmitry Preobrazhensky 
1082ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
1083ac106addSNikolay Haustov   using namespace AMDGPU;
1084c8fbf6ffSEugene Zelenko 
1085e1818af8STom Stellard   switch (Val) {
1086ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR_LO);
1087ac2b0264SDmitry Preobrazhensky   case 103: return createRegOperand(FLAT_SCR_HI);
10883afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK_LO);
10893afbd825SDmitry Preobrazhensky   case 105: return createRegOperand(XNACK_MASK_HI);
1090ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
1091ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
1092137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA_LO);
1093137976faSDmitry Preobrazhensky   case 109: return createRegOperand(TBA_HI);
1094137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA_LO);
1095137976faSDmitry Preobrazhensky   case 111: return createRegOperand(TMA_HI);
1096ac106addSNikolay Haustov   case 124: return createRegOperand(M0);
109733d806a5SStanislav Mekhanoshin   case 125: return createRegOperand(SGPR_NULL);
1098ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
1099ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
1100a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
1101a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1102a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1103a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1104137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
11059111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
11069111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
11079111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1108942c273dSDmitry Preobrazhensky   case 254: return createRegOperand(LDS_DIRECT);
1109ac106addSNikolay Haustov   default: break;
1110e1818af8STom Stellard   }
1111ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1112e1818af8STom Stellard }
1113e1818af8STom Stellard 
1114ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
1115161a158eSNikolay Haustov   using namespace AMDGPU;
1116c8fbf6ffSEugene Zelenko 
1117161a158eSNikolay Haustov   switch (Val) {
1118ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR);
11193afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK);
1120ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
1121137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA);
1122137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA);
11239bd76367SDmitry Preobrazhensky   case 125: return createRegOperand(SGPR_NULL);
1124ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
1125137976faSDmitry Preobrazhensky   case 235: return createRegOperand(SRC_SHARED_BASE);
1126137976faSDmitry Preobrazhensky   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1127137976faSDmitry Preobrazhensky   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1128137976faSDmitry Preobrazhensky   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1129137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
11309111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
11319111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
11329111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1133ac106addSNikolay Haustov   default: break;
1134161a158eSNikolay Haustov   }
1135ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1136161a158eSNikolay Haustov }
1137161a158eSNikolay Haustov 
1138549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
11396b65f7c3SDmitry Preobrazhensky                                             const unsigned Val) const {
1140363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
11416b65f7c3SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1142363f47a2SSam Kolton 
114333d806a5SStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
114433d806a5SStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
1145da644c02SStanislav Mekhanoshin     // XXX: cast to int is needed to avoid stupid warning:
1146a179d25bSSam Kolton     // compare with unsigned is always true
1147da644c02SStanislav Mekhanoshin     if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) &&
1148363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
1149363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
1150363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
1151363f47a2SSam Kolton     }
1152363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
115333d806a5SStanislav Mekhanoshin         Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10
115433d806a5SStanislav Mekhanoshin                           : SDWA9EncValues::SRC_SGPR_MAX_SI)) {
1155363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
1156363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
1157363f47a2SSam Kolton     }
1158ac2b0264SDmitry Preobrazhensky     if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
1159ac2b0264SDmitry Preobrazhensky         Val <= SDWA9EncValues::SRC_TTMP_MAX) {
1160ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(Width),
1161ac2b0264SDmitry Preobrazhensky                                Val - SDWA9EncValues::SRC_TTMP_MIN);
1162ac2b0264SDmitry Preobrazhensky     }
1163363f47a2SSam Kolton 
11646b65f7c3SDmitry Preobrazhensky     const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
11656b65f7c3SDmitry Preobrazhensky 
11666b65f7c3SDmitry Preobrazhensky     if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
11676b65f7c3SDmitry Preobrazhensky       return decodeIntImmed(SVal);
11686b65f7c3SDmitry Preobrazhensky 
11696b65f7c3SDmitry Preobrazhensky     if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
11706b65f7c3SDmitry Preobrazhensky       return decodeFPImmed(Width, SVal);
11716b65f7c3SDmitry Preobrazhensky 
11726b65f7c3SDmitry Preobrazhensky     return decodeSpecialReg32(SVal);
1173549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
1174549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
1175549c89d2SSam Kolton   }
1176549c89d2SSam Kolton   llvm_unreachable("unsupported target");
1177363f47a2SSam Kolton }
1178363f47a2SSam Kolton 
1179549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
1180549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
1181363f47a2SSam Kolton }
1182363f47a2SSam Kolton 
1183549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
1184549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
1185363f47a2SSam Kolton }
1186363f47a2SSam Kolton 
1187549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
1188363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
1189363f47a2SSam Kolton 
119033d806a5SStanislav Mekhanoshin   assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
119133d806a5SStanislav Mekhanoshin           STI.getFeatureBits()[AMDGPU::FeatureGFX10]) &&
119233d806a5SStanislav Mekhanoshin          "SDWAVopcDst should be present only on GFX9+");
119333d806a5SStanislav Mekhanoshin 
1194ab4f2ea7SStanislav Mekhanoshin   bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64];
1195ab4f2ea7SStanislav Mekhanoshin 
1196363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
1197363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
1198ac2b0264SDmitry Preobrazhensky 
1199ac2b0264SDmitry Preobrazhensky     int TTmpIdx = getTTmpIdx(Val);
1200ac2b0264SDmitry Preobrazhensky     if (TTmpIdx >= 0) {
1201434d5925SDmitry Preobrazhensky       auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32);
1202434d5925SDmitry Preobrazhensky       return createSRegOperand(TTmpClsId, TTmpIdx);
120333d806a5SStanislav Mekhanoshin     } else if (Val > SGPR_MAX) {
1204ab4f2ea7SStanislav Mekhanoshin       return IsWave64 ? decodeSpecialReg64(Val)
1205ab4f2ea7SStanislav Mekhanoshin                       : decodeSpecialReg32(Val);
1206363f47a2SSam Kolton     } else {
1207ab4f2ea7SStanislav Mekhanoshin       return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val);
1208363f47a2SSam Kolton     }
1209363f47a2SSam Kolton   } else {
1210ab4f2ea7SStanislav Mekhanoshin     return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO);
1211363f47a2SSam Kolton   }
1212363f47a2SSam Kolton }
1213363f47a2SSam Kolton 
1214ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const {
1215ab4f2ea7SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ?
1216ab4f2ea7SStanislav Mekhanoshin     decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val);
1217ab4f2ea7SStanislav Mekhanoshin }
1218ab4f2ea7SStanislav Mekhanoshin 
1219ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const {
1220ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
1221ac2b0264SDmitry Preobrazhensky }
1222ac2b0264SDmitry Preobrazhensky 
1223ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const {
1224ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
1225ac2b0264SDmitry Preobrazhensky }
1226ac2b0264SDmitry Preobrazhensky 
122733d806a5SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX10() const {
122833d806a5SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureGFX10];
122933d806a5SStanislav Mekhanoshin }
123033d806a5SStanislav Mekhanoshin 
12313381d7a2SSam Kolton //===----------------------------------------------------------------------===//
1232528057c1SRonak Chauhan // AMDGPU specific symbol handling
1233528057c1SRonak Chauhan //===----------------------------------------------------------------------===//
1234528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK)                                       \
1235528057c1SRonak Chauhan   do {                                                                         \
1236528057c1SRonak Chauhan     KdStream << Indent << DIRECTIVE " "                                        \
1237528057c1SRonak Chauhan              << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n';           \
1238528057c1SRonak Chauhan   } while (0)
1239528057c1SRonak Chauhan 
1240528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming)
1241528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1(
1242528057c1SRonak Chauhan     uint32_t FourByteBuffer, raw_string_ostream &KdStream) const {
1243528057c1SRonak Chauhan   using namespace amdhsa;
1244528057c1SRonak Chauhan   StringRef Indent = "\t";
1245528057c1SRonak Chauhan 
1246528057c1SRonak Chauhan   // We cannot accurately backward compute #VGPRs used from
1247528057c1SRonak Chauhan   // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same
1248528057c1SRonak Chauhan   // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we
1249528057c1SRonak Chauhan   // simply calculate the inverse of what the assembler does.
1250528057c1SRonak Chauhan 
1251528057c1SRonak Chauhan   uint32_t GranulatedWorkitemVGPRCount =
1252528057c1SRonak Chauhan       (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >>
1253528057c1SRonak Chauhan       COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT;
1254528057c1SRonak Chauhan 
1255528057c1SRonak Chauhan   uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) *
1256528057c1SRonak Chauhan                           AMDGPU::IsaInfo::getVGPREncodingGranule(&STI);
1257528057c1SRonak Chauhan 
1258528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n';
1259528057c1SRonak Chauhan 
1260528057c1SRonak Chauhan   // We cannot backward compute values used to calculate
1261528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following
1262528057c1SRonak Chauhan   // directives can't be computed:
1263528057c1SRonak Chauhan   // .amdhsa_reserve_vcc
1264528057c1SRonak Chauhan   // .amdhsa_reserve_flat_scratch
1265528057c1SRonak Chauhan   // .amdhsa_reserve_xnack_mask
1266528057c1SRonak Chauhan   // They take their respective default values if not specified in the assembly.
1267528057c1SRonak Chauhan   //
1268528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT
1269528057c1SRonak Chauhan   //    = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK)
1270528057c1SRonak Chauhan   //
1271528057c1SRonak Chauhan   // We compute the inverse as though all directives apart from NEXT_FREE_SGPR
1272528057c1SRonak Chauhan   // are set to 0. So while disassembling we consider that:
1273528057c1SRonak Chauhan   //
1274528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT
1275528057c1SRonak Chauhan   //    = f(NEXT_FREE_SGPR + 0 + 0 + 0)
1276528057c1SRonak Chauhan   //
1277528057c1SRonak Chauhan   // The disassembler cannot recover the original values of those 3 directives.
1278528057c1SRonak Chauhan 
1279528057c1SRonak Chauhan   uint32_t GranulatedWavefrontSGPRCount =
1280528057c1SRonak Chauhan       (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >>
1281528057c1SRonak Chauhan       COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT;
1282528057c1SRonak Chauhan 
1283528057c1SRonak Chauhan   if (isGFX10() && GranulatedWavefrontSGPRCount)
1284528057c1SRonak Chauhan     return MCDisassembler::Fail;
1285528057c1SRonak Chauhan 
1286528057c1SRonak Chauhan   uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) *
1287528057c1SRonak Chauhan                           AMDGPU::IsaInfo::getSGPREncodingGranule(&STI);
1288528057c1SRonak Chauhan 
1289528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n';
1290528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n';
1291528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n';
1292528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n";
1293528057c1SRonak Chauhan 
1294528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY)
1295528057c1SRonak Chauhan     return MCDisassembler::Fail;
1296528057c1SRonak Chauhan 
1297528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_round_mode_32",
1298528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32);
1299528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64",
1300528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64);
1301528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32",
1302528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32);
1303528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64",
1304528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64);
1305528057c1SRonak Chauhan 
1306528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV)
1307528057c1SRonak Chauhan     return MCDisassembler::Fail;
1308528057c1SRonak Chauhan 
1309528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP);
1310528057c1SRonak Chauhan 
1311528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE)
1312528057c1SRonak Chauhan     return MCDisassembler::Fail;
1313528057c1SRonak Chauhan 
1314528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE);
1315528057c1SRonak Chauhan 
1316528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY)
1317528057c1SRonak Chauhan     return MCDisassembler::Fail;
1318528057c1SRonak Chauhan 
1319528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER)
1320528057c1SRonak Chauhan     return MCDisassembler::Fail;
1321528057c1SRonak Chauhan 
1322528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL);
1323528057c1SRonak Chauhan 
1324528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0)
1325528057c1SRonak Chauhan     return MCDisassembler::Fail;
1326528057c1SRonak Chauhan 
1327528057c1SRonak Chauhan   if (isGFX10()) {
1328528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode",
1329528057c1SRonak Chauhan                     COMPUTE_PGM_RSRC1_WGP_MODE);
1330528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED);
1331528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS);
1332528057c1SRonak Chauhan   }
1333528057c1SRonak Chauhan   return MCDisassembler::Success;
1334528057c1SRonak Chauhan }
1335528057c1SRonak Chauhan 
1336528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming)
1337528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2(
1338528057c1SRonak Chauhan     uint32_t FourByteBuffer, raw_string_ostream &KdStream) const {
1339528057c1SRonak Chauhan   using namespace amdhsa;
1340528057c1SRonak Chauhan   StringRef Indent = "\t";
1341528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1342528057c1SRonak Chauhan       ".amdhsa_system_sgpr_private_segment_wavefront_offset",
1343528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_SGPR_PRIVATE_SEGMENT_WAVEFRONT_OFFSET);
1344528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x",
1345528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X);
1346528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y",
1347528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y);
1348528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z",
1349528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z);
1350528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info",
1351528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO);
1352528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id",
1353528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID);
1354528057c1SRonak Chauhan 
1355528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH)
1356528057c1SRonak Chauhan     return MCDisassembler::Fail;
1357528057c1SRonak Chauhan 
1358528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY)
1359528057c1SRonak Chauhan     return MCDisassembler::Fail;
1360528057c1SRonak Chauhan 
1361528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE)
1362528057c1SRonak Chauhan     return MCDisassembler::Fail;
1363528057c1SRonak Chauhan 
1364528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1365528057c1SRonak Chauhan       ".amdhsa_exception_fp_ieee_invalid_op",
1366528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION);
1367528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src",
1368528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE);
1369528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1370528057c1SRonak Chauhan       ".amdhsa_exception_fp_ieee_div_zero",
1371528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO);
1372528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow",
1373528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW);
1374528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow",
1375528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW);
1376528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact",
1377528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT);
1378528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero",
1379528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO);
1380528057c1SRonak Chauhan 
1381528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0)
1382528057c1SRonak Chauhan     return MCDisassembler::Fail;
1383528057c1SRonak Chauhan 
1384528057c1SRonak Chauhan   return MCDisassembler::Success;
1385528057c1SRonak Chauhan }
1386528057c1SRonak Chauhan 
1387528057c1SRonak Chauhan #undef PRINT_DIRECTIVE
1388528057c1SRonak Chauhan 
1389528057c1SRonak Chauhan MCDisassembler::DecodeStatus
1390528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective(
1391528057c1SRonak Chauhan     DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes,
1392528057c1SRonak Chauhan     raw_string_ostream &KdStream) const {
1393528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK)                                       \
1394528057c1SRonak Chauhan   do {                                                                         \
1395528057c1SRonak Chauhan     KdStream << Indent << DIRECTIVE " "                                        \
1396528057c1SRonak Chauhan              << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n';            \
1397528057c1SRonak Chauhan   } while (0)
1398528057c1SRonak Chauhan 
1399528057c1SRonak Chauhan   uint16_t TwoByteBuffer = 0;
1400528057c1SRonak Chauhan   uint32_t FourByteBuffer = 0;
1401528057c1SRonak Chauhan   uint64_t EightByteBuffer = 0;
1402528057c1SRonak Chauhan 
1403528057c1SRonak Chauhan   StringRef ReservedBytes;
1404528057c1SRonak Chauhan   StringRef Indent = "\t";
1405528057c1SRonak Chauhan 
1406528057c1SRonak Chauhan   assert(Bytes.size() == 64);
1407528057c1SRonak Chauhan   DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8);
1408528057c1SRonak Chauhan 
1409528057c1SRonak Chauhan   switch (Cursor.tell()) {
1410528057c1SRonak Chauhan   case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET:
1411528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1412528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer
1413528057c1SRonak Chauhan              << '\n';
1414528057c1SRonak Chauhan     return MCDisassembler::Success;
1415528057c1SRonak Chauhan 
1416528057c1SRonak Chauhan   case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET:
1417528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1418528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_private_segment_fixed_size "
1419528057c1SRonak Chauhan              << FourByteBuffer << '\n';
1420528057c1SRonak Chauhan     return MCDisassembler::Success;
1421528057c1SRonak Chauhan 
1422528057c1SRonak Chauhan   case amdhsa::RESERVED0_OFFSET:
1423528057c1SRonak Chauhan     // 8 reserved bytes, must be 0.
1424528057c1SRonak Chauhan     EightByteBuffer = DE.getU64(Cursor);
1425528057c1SRonak Chauhan     if (EightByteBuffer) {
1426528057c1SRonak Chauhan       return MCDisassembler::Fail;
1427528057c1SRonak Chauhan     }
1428528057c1SRonak Chauhan     return MCDisassembler::Success;
1429528057c1SRonak Chauhan 
1430528057c1SRonak Chauhan   case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET:
1431528057c1SRonak Chauhan     // KERNEL_CODE_ENTRY_BYTE_OFFSET
1432528057c1SRonak Chauhan     // So far no directive controls this for Code Object V3, so simply skip for
1433528057c1SRonak Chauhan     // disassembly.
1434528057c1SRonak Chauhan     DE.skip(Cursor, 8);
1435528057c1SRonak Chauhan     return MCDisassembler::Success;
1436528057c1SRonak Chauhan 
1437528057c1SRonak Chauhan   case amdhsa::RESERVED1_OFFSET:
1438528057c1SRonak Chauhan     // 20 reserved bytes, must be 0.
1439528057c1SRonak Chauhan     ReservedBytes = DE.getBytes(Cursor, 20);
1440528057c1SRonak Chauhan     for (int I = 0; I < 20; ++I) {
1441528057c1SRonak Chauhan       if (ReservedBytes[I] != 0) {
1442528057c1SRonak Chauhan         return MCDisassembler::Fail;
1443528057c1SRonak Chauhan       }
1444528057c1SRonak Chauhan     }
1445528057c1SRonak Chauhan     return MCDisassembler::Success;
1446528057c1SRonak Chauhan 
1447528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC3_OFFSET:
1448528057c1SRonak Chauhan     // COMPUTE_PGM_RSRC3
1449528057c1SRonak Chauhan     //  - Only set for GFX10, GFX6-9 have this to be 0.
1450528057c1SRonak Chauhan     //  - Currently no directives directly control this.
1451528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1452528057c1SRonak Chauhan     if (!isGFX10() && FourByteBuffer) {
1453528057c1SRonak Chauhan       return MCDisassembler::Fail;
1454528057c1SRonak Chauhan     }
1455528057c1SRonak Chauhan     return MCDisassembler::Success;
1456528057c1SRonak Chauhan 
1457528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC1_OFFSET:
1458528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1459528057c1SRonak Chauhan     if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) ==
1460528057c1SRonak Chauhan         MCDisassembler::Fail) {
1461528057c1SRonak Chauhan       return MCDisassembler::Fail;
1462528057c1SRonak Chauhan     }
1463528057c1SRonak Chauhan     return MCDisassembler::Success;
1464528057c1SRonak Chauhan 
1465528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC2_OFFSET:
1466528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1467528057c1SRonak Chauhan     if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) ==
1468528057c1SRonak Chauhan         MCDisassembler::Fail) {
1469528057c1SRonak Chauhan       return MCDisassembler::Fail;
1470528057c1SRonak Chauhan     }
1471528057c1SRonak Chauhan     return MCDisassembler::Success;
1472528057c1SRonak Chauhan 
1473528057c1SRonak Chauhan   case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET:
1474528057c1SRonak Chauhan     using namespace amdhsa;
1475528057c1SRonak Chauhan     TwoByteBuffer = DE.getU16(Cursor);
1476528057c1SRonak Chauhan 
1477528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer",
1478528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER);
1479528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr",
1480528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR);
1481528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr",
1482528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR);
1483528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr",
1484528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR);
1485528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id",
1486528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID);
1487528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init",
1488528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT);
1489528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size",
1490528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE);
1491528057c1SRonak Chauhan 
1492528057c1SRonak Chauhan     if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0)
1493528057c1SRonak Chauhan       return MCDisassembler::Fail;
1494528057c1SRonak Chauhan 
1495528057c1SRonak Chauhan     // Reserved for GFX9
1496528057c1SRonak Chauhan     if (isGFX9() &&
1497528057c1SRonak Chauhan         (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) {
1498528057c1SRonak Chauhan       return MCDisassembler::Fail;
1499528057c1SRonak Chauhan     } else if (isGFX10()) {
1500528057c1SRonak Chauhan       PRINT_DIRECTIVE(".amdhsa_wavefront_size32",
1501528057c1SRonak Chauhan                       KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32);
1502528057c1SRonak Chauhan     }
1503528057c1SRonak Chauhan 
1504528057c1SRonak Chauhan     if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1)
1505528057c1SRonak Chauhan       return MCDisassembler::Fail;
1506528057c1SRonak Chauhan 
1507528057c1SRonak Chauhan     return MCDisassembler::Success;
1508528057c1SRonak Chauhan 
1509528057c1SRonak Chauhan   case amdhsa::RESERVED2_OFFSET:
1510528057c1SRonak Chauhan     // 6 bytes from here are reserved, must be 0.
1511528057c1SRonak Chauhan     ReservedBytes = DE.getBytes(Cursor, 6);
1512528057c1SRonak Chauhan     for (int I = 0; I < 6; ++I) {
1513528057c1SRonak Chauhan       if (ReservedBytes[I] != 0)
1514528057c1SRonak Chauhan         return MCDisassembler::Fail;
1515528057c1SRonak Chauhan     }
1516528057c1SRonak Chauhan     return MCDisassembler::Success;
1517528057c1SRonak Chauhan 
1518528057c1SRonak Chauhan   default:
1519528057c1SRonak Chauhan     llvm_unreachable("Unhandled index. Case statements cover everything.");
1520528057c1SRonak Chauhan     return MCDisassembler::Fail;
1521528057c1SRonak Chauhan   }
1522528057c1SRonak Chauhan #undef PRINT_DIRECTIVE
1523528057c1SRonak Chauhan }
1524528057c1SRonak Chauhan 
1525528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor(
1526528057c1SRonak Chauhan     StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const {
1527528057c1SRonak Chauhan   // CP microcode requires the kernel descriptor to be 64 aligned.
1528528057c1SRonak Chauhan   if (Bytes.size() != 64 || KdAddress % 64 != 0)
1529528057c1SRonak Chauhan     return MCDisassembler::Fail;
1530528057c1SRonak Chauhan 
1531528057c1SRonak Chauhan   std::string Kd;
1532528057c1SRonak Chauhan   raw_string_ostream KdStream(Kd);
1533528057c1SRonak Chauhan   KdStream << ".amdhsa_kernel " << KdName << '\n';
1534528057c1SRonak Chauhan 
1535528057c1SRonak Chauhan   DataExtractor::Cursor C(0);
1536528057c1SRonak Chauhan   while (C && C.tell() < Bytes.size()) {
1537528057c1SRonak Chauhan     MCDisassembler::DecodeStatus Status =
1538528057c1SRonak Chauhan         decodeKernelDescriptorDirective(C, Bytes, KdStream);
1539528057c1SRonak Chauhan 
1540528057c1SRonak Chauhan     cantFail(C.takeError());
1541528057c1SRonak Chauhan 
1542528057c1SRonak Chauhan     if (Status == MCDisassembler::Fail)
1543528057c1SRonak Chauhan       return MCDisassembler::Fail;
1544528057c1SRonak Chauhan   }
1545528057c1SRonak Chauhan   KdStream << ".end_amdhsa_kernel\n";
1546528057c1SRonak Chauhan   outs() << KdStream.str();
1547528057c1SRonak Chauhan   return MCDisassembler::Success;
1548528057c1SRonak Chauhan }
1549528057c1SRonak Chauhan 
1550528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus>
1551528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size,
1552528057c1SRonak Chauhan                                   ArrayRef<uint8_t> Bytes, uint64_t Address,
1553528057c1SRonak Chauhan                                   raw_ostream &CStream) const {
1554528057c1SRonak Chauhan   // Right now only kernel descriptor needs to be handled.
1555528057c1SRonak Chauhan   // We ignore all other symbols for target specific handling.
1556528057c1SRonak Chauhan   // TODO:
1557528057c1SRonak Chauhan   // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code
1558528057c1SRonak Chauhan   // Object V2 and V3 when symbols are marked protected.
1559528057c1SRonak Chauhan 
1560528057c1SRonak Chauhan   // amd_kernel_code_t for Code Object V2.
1561528057c1SRonak Chauhan   if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) {
1562528057c1SRonak Chauhan     Size = 256;
1563528057c1SRonak Chauhan     return MCDisassembler::Fail;
1564528057c1SRonak Chauhan   }
1565528057c1SRonak Chauhan 
1566528057c1SRonak Chauhan   // Code Object V3 kernel descriptors.
1567528057c1SRonak Chauhan   StringRef Name = Symbol.Name;
1568528057c1SRonak Chauhan   if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) {
1569528057c1SRonak Chauhan     Size = 64; // Size = 64 regardless of success or failure.
1570528057c1SRonak Chauhan     return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address);
1571528057c1SRonak Chauhan   }
1572528057c1SRonak Chauhan   return None;
1573528057c1SRonak Chauhan }
1574528057c1SRonak Chauhan 
1575528057c1SRonak Chauhan //===----------------------------------------------------------------------===//
15763381d7a2SSam Kolton // AMDGPUSymbolizer
15773381d7a2SSam Kolton //===----------------------------------------------------------------------===//
15783381d7a2SSam Kolton 
15793381d7a2SSam Kolton // Try to find symbol name for specified label
15803381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
15813381d7a2SSam Kolton                                 raw_ostream &/*cStream*/, int64_t Value,
15823381d7a2SSam Kolton                                 uint64_t /*Address*/, bool IsBranch,
15833381d7a2SSam Kolton                                 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
15843381d7a2SSam Kolton 
15853381d7a2SSam Kolton   if (!IsBranch) {
15863381d7a2SSam Kolton     return false;
15873381d7a2SSam Kolton   }
15883381d7a2SSam Kolton 
15893381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
1590b1c3b22bSNicolai Haehnle   if (!Symbols)
1591b1c3b22bSNicolai Haehnle     return false;
1592b1c3b22bSNicolai Haehnle 
15933381d7a2SSam Kolton   auto Result = std::find_if(Symbols->begin(), Symbols->end(),
15943381d7a2SSam Kolton                              [Value](const SymbolInfoTy& Val) {
159509d26b79Sdiggerlin                                 return Val.Addr == static_cast<uint64_t>(Value)
159609d26b79Sdiggerlin                                     && Val.Type == ELF::STT_NOTYPE;
15973381d7a2SSam Kolton                              });
15983381d7a2SSam Kolton   if (Result != Symbols->end()) {
159909d26b79Sdiggerlin     auto *Sym = Ctx.getOrCreateSymbol(Result->Name);
16003381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
16013381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
16023381d7a2SSam Kolton     return true;
16033381d7a2SSam Kolton   }
16043381d7a2SSam Kolton   return false;
16053381d7a2SSam Kolton }
16063381d7a2SSam Kolton 
160792b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
160892b355b1SMatt Arsenault                                                        int64_t Value,
160992b355b1SMatt Arsenault                                                        uint64_t Address) {
161092b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
161192b355b1SMatt Arsenault }
161292b355b1SMatt Arsenault 
16133381d7a2SSam Kolton //===----------------------------------------------------------------------===//
16143381d7a2SSam Kolton // Initialization
16153381d7a2SSam Kolton //===----------------------------------------------------------------------===//
16163381d7a2SSam Kolton 
16173381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
16183381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
16193381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
16203381d7a2SSam Kolton                               void *DisInfo,
16213381d7a2SSam Kolton                               MCContext *Ctx,
16223381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
16233381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
16243381d7a2SSam Kolton }
16253381d7a2SSam Kolton 
1626e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
1627e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
1628e1818af8STom Stellard                                                 MCContext &Ctx) {
1629cad7fa85SMatt Arsenault   return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
1630e1818af8STom Stellard }
1631e1818af8STom Stellard 
16320dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() {
1633f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
1634f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
1635f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
1636f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
1637e1818af8STom Stellard }
1638