1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 3e1818af8STom Stellard // The LLVM Compiler Infrastructure 4e1818af8STom Stellard // 5e1818af8STom Stellard // This file is distributed under the University of Illinois Open Source 6e1818af8STom Stellard // License. See LICENSE.TXT for details. 7e1818af8STom Stellard // 8e1818af8STom Stellard //===----------------------------------------------------------------------===// 9e1818af8STom Stellard // 10e1818af8STom Stellard //===----------------------------------------------------------------------===// 11e1818af8STom Stellard // 12e1818af8STom Stellard /// \file 13e1818af8STom Stellard /// 14e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 15e1818af8STom Stellard // 16e1818af8STom Stellard //===----------------------------------------------------------------------===// 17e1818af8STom Stellard 18e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 19e1818af8STom Stellard 20c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 21e1818af8STom Stellard #include "AMDGPU.h" 22e1818af8STom Stellard #include "AMDGPURegisterInfo.h" 23212a251cSArtem Tamazov #include "SIDefines.h" 24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 30ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 31c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 33e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 34e1818af8STom Stellard #include "llvm/MC/MCInst.h" 35e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 36ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 37c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 38c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 39e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 40c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 41c8fbf6ffSEugene Zelenko #include <algorithm> 42c8fbf6ffSEugene Zelenko #include <cassert> 43c8fbf6ffSEugene Zelenko #include <cstddef> 44c8fbf6ffSEugene Zelenko #include <cstdint> 45c8fbf6ffSEugene Zelenko #include <iterator> 46c8fbf6ffSEugene Zelenko #include <tuple> 47c8fbf6ffSEugene Zelenko #include <vector> 48e1818af8STom Stellard 49e1818af8STom Stellard using namespace llvm; 50e1818af8STom Stellard 51e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 52e1818af8STom Stellard 53c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 54e1818af8STom Stellard 55ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 56ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 57ac106addSNikolay Haustov Inst.addOperand(Opnd); 58ac106addSNikolay Haustov return Opnd.isValid() ? 59ac106addSNikolay Haustov MCDisassembler::Success : 60ac106addSNikolay Haustov MCDisassembler::SoftFail; 61e1818af8STom Stellard } 62e1818af8STom Stellard 63549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 64549c89d2SSam Kolton uint16_t NameIdx) { 65549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 66549c89d2SSam Kolton if (OpIdx != -1) { 67549c89d2SSam Kolton auto I = MI.begin(); 68549c89d2SSam Kolton std::advance(I, OpIdx); 69549c89d2SSam Kolton MI.insert(I, Op); 70549c89d2SSam Kolton } 71549c89d2SSam Kolton return OpIdx; 72549c89d2SSam Kolton } 73549c89d2SSam Kolton 743381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 753381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 763381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 773381d7a2SSam Kolton 783381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 793381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 803381d7a2SSam Kolton 813381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 823381d7a2SSam Kolton return MCDisassembler::Success; 833381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 843381d7a2SSam Kolton } 853381d7a2SSam Kolton 86363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 87363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 88ac106addSNikolay Haustov unsigned Imm, \ 89ac106addSNikolay Haustov uint64_t /*Addr*/, \ 90ac106addSNikolay Haustov const void *Decoder) { \ 91ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 92363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 93e1818af8STom Stellard } 94e1818af8STom Stellard 95363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 96363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 97e1818af8STom Stellard 98363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 99363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 100363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 10130fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 102e1818af8STom Stellard 103363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 104363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 105363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 106e1818af8STom Stellard 107363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 108363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 109ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 110363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 111363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 112363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 113363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 114363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 115e1818af8STom Stellard 1164bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1174bd72361SMatt Arsenault unsigned Imm, 1184bd72361SMatt Arsenault uint64_t Addr, 1194bd72361SMatt Arsenault const void *Decoder) { 1204bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1214bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1224bd72361SMatt Arsenault } 1234bd72361SMatt Arsenault 1249be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1259be7b0d4SMatt Arsenault unsigned Imm, 1269be7b0d4SMatt Arsenault uint64_t Addr, 1279be7b0d4SMatt Arsenault const void *Decoder) { 1289be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1299be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1309be7b0d4SMatt Arsenault } 1319be7b0d4SMatt Arsenault 132549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 133549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 134363f47a2SSam Kolton 135549c89d2SSam Kolton DECODE_SDWA(Src32) 136549c89d2SSam Kolton DECODE_SDWA(Src16) 137549c89d2SSam Kolton DECODE_SDWA(VopcDst) 138363f47a2SSam Kolton 139e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 140e1818af8STom Stellard 141e1818af8STom Stellard //===----------------------------------------------------------------------===// 142e1818af8STom Stellard // 143e1818af8STom Stellard //===----------------------------------------------------------------------===// 144e1818af8STom Stellard 1451048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 1461048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 1471048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 1481048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 149ac106addSNikolay Haustov return Res; 150ac106addSNikolay Haustov } 151ac106addSNikolay Haustov 152ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 153ac106addSNikolay Haustov MCInst &MI, 154ac106addSNikolay Haustov uint64_t Inst, 155ac106addSNikolay Haustov uint64_t Address) const { 156ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 157ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 158ac106addSNikolay Haustov MCInst TmpInst; 159ce941c9cSDmitry Preobrazhensky HasLiteral = false; 160ac106addSNikolay Haustov const auto SavedBytes = Bytes; 161ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 162ac106addSNikolay Haustov MI = TmpInst; 163ac106addSNikolay Haustov return MCDisassembler::Success; 164ac106addSNikolay Haustov } 165ac106addSNikolay Haustov Bytes = SavedBytes; 166ac106addSNikolay Haustov return MCDisassembler::Fail; 167ac106addSNikolay Haustov } 168ac106addSNikolay Haustov 169e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 170ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 171e1818af8STom Stellard uint64_t Address, 172e1818af8STom Stellard raw_ostream &WS, 173e1818af8STom Stellard raw_ostream &CS) const { 174e1818af8STom Stellard CommentStream = &CS; 175549c89d2SSam Kolton bool IsSDWA = false; 176e1818af8STom Stellard 177e1818af8STom Stellard // ToDo: AMDGPUDisassembler supports only VI ISA. 178d122abeaSMatt Arsenault if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding]) 179d122abeaSMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 180e1818af8STom Stellard 181ac106addSNikolay Haustov const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size()); 182ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 183161a158eSNikolay Haustov 184ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 185ac106addSNikolay Haustov do { 186824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 187ac106addSNikolay Haustov // but it is unknown yet, so try all we can 1881048fb18SSam Kolton 189c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 190c9bdcb75SSam Kolton // encodings 1911048fb18SSam Kolton if (Bytes.size() >= 8) { 1921048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 1931048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 1941048fb18SSam Kolton if (Res) break; 195c9bdcb75SSam Kolton 196c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 197549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 198363f47a2SSam Kolton 199363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 200549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 2010905870fSChangpeng Fang 2020905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 2030905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 2040084adc5SMatt Arsenault if (Res) 2050084adc5SMatt Arsenault break; 2060084adc5SMatt Arsenault } 2070084adc5SMatt Arsenault 2080084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 2090084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 2100084adc5SMatt Arsenault // table first so we print the correct name. 2110084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 2120084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 2130084adc5SMatt Arsenault if (Res) 2140084adc5SMatt Arsenault break; 2150905870fSChangpeng Fang } 2161048fb18SSam Kolton } 2171048fb18SSam Kolton 2181048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 2191048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 2201048fb18SSam Kolton 2211048fb18SSam Kolton // Try decode 32-bit instruction 222ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2231048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 224ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address); 225ac106addSNikolay Haustov if (Res) break; 226e1818af8STom Stellard 227ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 228ac106addSNikolay Haustov if (Res) break; 229ac106addSNikolay Haustov 230a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 231a0342dc9SDmitry Preobrazhensky if (Res) break; 232a0342dc9SDmitry Preobrazhensky 233ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2341048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 235ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address); 236ac106addSNikolay Haustov if (Res) break; 237ac106addSNikolay Haustov 238ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 2391e32550dSDmitry Preobrazhensky if (Res) break; 2401e32550dSDmitry Preobrazhensky 2411e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 242ac106addSNikolay Haustov } while (false); 243ac106addSNikolay Haustov 244678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 245678e111eSMatt Arsenault MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si || 246*603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 247*603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi)) { 248678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 249549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 250678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 251678e111eSMatt Arsenault } 252678e111eSMatt Arsenault 253cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 254cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 255cad7fa85SMatt Arsenault } 256cad7fa85SMatt Arsenault 257549c89d2SSam Kolton if (Res && IsSDWA) 258549c89d2SSam Kolton Res = convertSDWAInst(MI); 259549c89d2SSam Kolton 2607116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 2617116e896STim Corringham // (unless there are fewer bytes left) 2627116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 2637116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 264ac106addSNikolay Haustov return Res; 265161a158eSNikolay Haustov } 266e1818af8STom Stellard 267549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 268549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 269549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 270549c89d2SSam Kolton // VOPC - insert clamp 271549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 272549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 273549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 274549c89d2SSam Kolton if (SDst != -1) { 275549c89d2SSam Kolton // VOPC - insert VCC register as sdst 276ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 277549c89d2SSam Kolton AMDGPU::OpName::sdst); 278549c89d2SSam Kolton } else { 279549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 280549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 281549c89d2SSam Kolton } 282549c89d2SSam Kolton } 283549c89d2SSam Kolton return MCDisassembler::Success; 284549c89d2SSam Kolton } 285549c89d2SSam Kolton 2860a1ff464SDmitry Preobrazhensky // Note that MIMG format provides no information about VADDR size. 2870a1ff464SDmitry Preobrazhensky // Consequently, decoded instructions always show address 2880a1ff464SDmitry Preobrazhensky // as if it has 1 dword, which could be not really so. 289cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 290da4a7c01SDmitry Preobrazhensky 291da4a7c01SDmitry Preobrazhensky if (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4) { 292da4a7c01SDmitry Preobrazhensky return MCDisassembler::Success; 293da4a7c01SDmitry Preobrazhensky } 294da4a7c01SDmitry Preobrazhensky 2950b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 2960b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 2970b4eb1eaSDmitry Preobrazhensky 298cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 299cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 300cad7fa85SMatt Arsenault 301cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 302cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 3030b4eb1eaSDmitry Preobrazhensky 3040a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 3050a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 3060a1ff464SDmitry Preobrazhensky 3070b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 3080b4eb1eaSDmitry Preobrazhensky assert(DMaskIdx != -1); 3090a1ff464SDmitry Preobrazhensky assert(TFEIdx != -1); 3100b4eb1eaSDmitry Preobrazhensky 311da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 3120b4eb1eaSDmitry Preobrazhensky 313cad7fa85SMatt Arsenault unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 314cad7fa85SMatt Arsenault if (DMask == 0) 315cad7fa85SMatt Arsenault return MCDisassembler::Success; 316cad7fa85SMatt Arsenault 3170a1ff464SDmitry Preobrazhensky unsigned DstSize = countPopulation(DMask); 3180a1ff464SDmitry Preobrazhensky if (DstSize == 1) 3190a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 3200a1ff464SDmitry Preobrazhensky 3210a1ff464SDmitry Preobrazhensky bool D16 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::D16; 3220a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 3230a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 3240a1ff464SDmitry Preobrazhensky } 3250a1ff464SDmitry Preobrazhensky 3260a1ff464SDmitry Preobrazhensky // FIXME: Add tfe support 3270a1ff464SDmitry Preobrazhensky if (MI.getOperand(TFEIdx).getImm()) 328cad7fa85SMatt Arsenault return MCDisassembler::Success; 329cad7fa85SMatt Arsenault 3300b4eb1eaSDmitry Preobrazhensky int NewOpcode = -1; 3310b4eb1eaSDmitry Preobrazhensky 332da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 3330b4eb1eaSDmitry Preobrazhensky if (DMask == 0x1 || DMask == 0x3 || DMask == 0xF) { 3340a1ff464SDmitry Preobrazhensky NewOpcode = AMDGPU::getMaskedMIMGAtomicOp(*MCII, MI.getOpcode(), DstSize); 3350b4eb1eaSDmitry Preobrazhensky } 3360b4eb1eaSDmitry Preobrazhensky if (NewOpcode == -1) return MCDisassembler::Success; 3370b4eb1eaSDmitry Preobrazhensky } else { 3380a1ff464SDmitry Preobrazhensky NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), DstSize); 339cad7fa85SMatt Arsenault assert(NewOpcode != -1 && "could not find matching mimg channel instruction"); 3400b4eb1eaSDmitry Preobrazhensky } 3410b4eb1eaSDmitry Preobrazhensky 342cad7fa85SMatt Arsenault auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 343cad7fa85SMatt Arsenault 3440b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 345cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 3460b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 3470b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 3480b4eb1eaSDmitry Preobrazhensky 3490b4eb1eaSDmitry Preobrazhensky // Widen the register to the correct number of enabled channels. 350cad7fa85SMatt Arsenault auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 351cad7fa85SMatt Arsenault &MRI.getRegClass(RCID)); 352cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 353cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 354cad7fa85SMatt Arsenault // components exceeds the register count. 355cad7fa85SMatt Arsenault return MCDisassembler::Success; 356cad7fa85SMatt Arsenault } 357cad7fa85SMatt Arsenault 358cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 359cad7fa85SMatt Arsenault // vaddr will be always appear as a single VGPR. This will look different than 360cad7fa85SMatt Arsenault // how it is usually emitted because the number of register components is not 361cad7fa85SMatt Arsenault // in the instruction encoding. 362cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 3630b4eb1eaSDmitry Preobrazhensky 364da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 3650b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 3660b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 3670b4eb1eaSDmitry Preobrazhensky } 3680b4eb1eaSDmitry Preobrazhensky 369cad7fa85SMatt Arsenault return MCDisassembler::Success; 370cad7fa85SMatt Arsenault } 371cad7fa85SMatt Arsenault 372ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 373ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 374ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 375e1818af8STom Stellard } 376e1818af8STom Stellard 377ac106addSNikolay Haustov inline 378ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 379ac106addSNikolay Haustov const Twine& ErrMsg) const { 380ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 381ac106addSNikolay Haustov 382ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 383ac106addSNikolay Haustov // return MCOperand::createError(V); 384ac106addSNikolay Haustov return MCOperand(); 385ac106addSNikolay Haustov } 386ac106addSNikolay Haustov 387ac106addSNikolay Haustov inline 388ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 389ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 390ac106addSNikolay Haustov } 391ac106addSNikolay Haustov 392ac106addSNikolay Haustov inline 393ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 394ac106addSNikolay Haustov unsigned Val) const { 395ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 396ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 397ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 398ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 399ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 400ac106addSNikolay Haustov } 401ac106addSNikolay Haustov 402ac106addSNikolay Haustov inline 403ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 404ac106addSNikolay Haustov unsigned Val) const { 405ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 406ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 407ac106addSNikolay Haustov int shift = 0; 408ac106addSNikolay Haustov switch (SRegClassID) { 409ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 410212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 411212a251cSArtem Tamazov break; 412ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 413212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 414212a251cSArtem Tamazov shift = 1; 415212a251cSArtem Tamazov break; 416212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 417212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 418ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 419ac106addSNikolay Haustov // this bundle? 42027134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 42127134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 422ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 423ac106addSNikolay Haustov // this bundle? 42427134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 42527134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 426212a251cSArtem Tamazov shift = 2; 427212a251cSArtem Tamazov break; 428ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 429ac106addSNikolay Haustov // this bundle? 430212a251cSArtem Tamazov default: 43192b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 432ac106addSNikolay Haustov } 43392b355b1SMatt Arsenault 43492b355b1SMatt Arsenault if (Val % (1 << shift)) { 435ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 436ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 43792b355b1SMatt Arsenault } 43892b355b1SMatt Arsenault 439ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 440ac106addSNikolay Haustov } 441ac106addSNikolay Haustov 442ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 443212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 444ac106addSNikolay Haustov } 445ac106addSNikolay Haustov 446ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 447212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 448ac106addSNikolay Haustov } 449ac106addSNikolay Haustov 45030fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 45130fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 45230fc5239SDmitry Preobrazhensky } 45330fc5239SDmitry Preobrazhensky 4544bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 4554bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 4564bd72361SMatt Arsenault } 4574bd72361SMatt Arsenault 4589be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 4599be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 4609be7b0d4SMatt Arsenault } 4619be7b0d4SMatt Arsenault 462ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 463cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 464cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 465cb540bc0SMatt Arsenault // high bit. 466cb540bc0SMatt Arsenault Val &= 255; 467cb540bc0SMatt Arsenault 468ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 469ac106addSNikolay Haustov } 470ac106addSNikolay Haustov 471ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 472ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 473ac106addSNikolay Haustov } 474ac106addSNikolay Haustov 475ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 476ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 477ac106addSNikolay Haustov } 478ac106addSNikolay Haustov 479ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 480ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 481ac106addSNikolay Haustov } 482ac106addSNikolay Haustov 483ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 484ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 485ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 486ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 487212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 488ac106addSNikolay Haustov } 489ac106addSNikolay Haustov 490640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 491640c44b8SMatt Arsenault unsigned Val) const { 492640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 49338e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 49438e496b1SArtem Tamazov } 49538e496b1SArtem Tamazov 496ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 497ca7b0a17SMatt Arsenault unsigned Val) const { 498ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 499ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 500ca7b0a17SMatt Arsenault } 501ca7b0a17SMatt Arsenault 502ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 503640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 504640c44b8SMatt Arsenault } 505640c44b8SMatt Arsenault 506640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 507212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 508ac106addSNikolay Haustov } 509ac106addSNikolay Haustov 510ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 511212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 512ac106addSNikolay Haustov } 513ac106addSNikolay Haustov 514ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 51527134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 516ac106addSNikolay Haustov } 517ac106addSNikolay Haustov 518ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 51927134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 520ac106addSNikolay Haustov } 521ac106addSNikolay Haustov 522ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 523ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 524ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 525ac106addSNikolay Haustov // ToDo: deal with float/double constants 526ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 527ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 528ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 529ac106addSNikolay Haustov Twine(Bytes.size())); 530ce941c9cSDmitry Preobrazhensky } 531ce941c9cSDmitry Preobrazhensky HasLiteral = true; 532ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 533ce941c9cSDmitry Preobrazhensky } 534ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 535ac106addSNikolay Haustov } 536ac106addSNikolay Haustov 537ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 538212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 539c8fbf6ffSEugene Zelenko 540212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 541212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 542212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 543212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 544212a251cSArtem Tamazov // Cast prevents negative overflow. 545ac106addSNikolay Haustov } 546ac106addSNikolay Haustov 5474bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 5484bd72361SMatt Arsenault switch (Imm) { 5494bd72361SMatt Arsenault case 240: 5504bd72361SMatt Arsenault return FloatToBits(0.5f); 5514bd72361SMatt Arsenault case 241: 5524bd72361SMatt Arsenault return FloatToBits(-0.5f); 5534bd72361SMatt Arsenault case 242: 5544bd72361SMatt Arsenault return FloatToBits(1.0f); 5554bd72361SMatt Arsenault case 243: 5564bd72361SMatt Arsenault return FloatToBits(-1.0f); 5574bd72361SMatt Arsenault case 244: 5584bd72361SMatt Arsenault return FloatToBits(2.0f); 5594bd72361SMatt Arsenault case 245: 5604bd72361SMatt Arsenault return FloatToBits(-2.0f); 5614bd72361SMatt Arsenault case 246: 5624bd72361SMatt Arsenault return FloatToBits(4.0f); 5634bd72361SMatt Arsenault case 247: 5644bd72361SMatt Arsenault return FloatToBits(-4.0f); 5654bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5664bd72361SMatt Arsenault return 0x3e22f983; 5674bd72361SMatt Arsenault default: 5684bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5694bd72361SMatt Arsenault } 5704bd72361SMatt Arsenault } 5714bd72361SMatt Arsenault 5724bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 5734bd72361SMatt Arsenault switch (Imm) { 5744bd72361SMatt Arsenault case 240: 5754bd72361SMatt Arsenault return DoubleToBits(0.5); 5764bd72361SMatt Arsenault case 241: 5774bd72361SMatt Arsenault return DoubleToBits(-0.5); 5784bd72361SMatt Arsenault case 242: 5794bd72361SMatt Arsenault return DoubleToBits(1.0); 5804bd72361SMatt Arsenault case 243: 5814bd72361SMatt Arsenault return DoubleToBits(-1.0); 5824bd72361SMatt Arsenault case 244: 5834bd72361SMatt Arsenault return DoubleToBits(2.0); 5844bd72361SMatt Arsenault case 245: 5854bd72361SMatt Arsenault return DoubleToBits(-2.0); 5864bd72361SMatt Arsenault case 246: 5874bd72361SMatt Arsenault return DoubleToBits(4.0); 5884bd72361SMatt Arsenault case 247: 5894bd72361SMatt Arsenault return DoubleToBits(-4.0); 5904bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5914bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 5924bd72361SMatt Arsenault default: 5934bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5944bd72361SMatt Arsenault } 5954bd72361SMatt Arsenault } 5964bd72361SMatt Arsenault 5974bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 5984bd72361SMatt Arsenault switch (Imm) { 5994bd72361SMatt Arsenault case 240: 6004bd72361SMatt Arsenault return 0x3800; 6014bd72361SMatt Arsenault case 241: 6024bd72361SMatt Arsenault return 0xB800; 6034bd72361SMatt Arsenault case 242: 6044bd72361SMatt Arsenault return 0x3C00; 6054bd72361SMatt Arsenault case 243: 6064bd72361SMatt Arsenault return 0xBC00; 6074bd72361SMatt Arsenault case 244: 6084bd72361SMatt Arsenault return 0x4000; 6094bd72361SMatt Arsenault case 245: 6104bd72361SMatt Arsenault return 0xC000; 6114bd72361SMatt Arsenault case 246: 6124bd72361SMatt Arsenault return 0x4400; 6134bd72361SMatt Arsenault case 247: 6144bd72361SMatt Arsenault return 0xC400; 6154bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 6164bd72361SMatt Arsenault return 0x3118; 6174bd72361SMatt Arsenault default: 6184bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 6194bd72361SMatt Arsenault } 6204bd72361SMatt Arsenault } 6214bd72361SMatt Arsenault 6224bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 623212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 624212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 6254bd72361SMatt Arsenault 626e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 6274bd72361SMatt Arsenault switch (Width) { 6284bd72361SMatt Arsenault case OPW32: 6294bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 6304bd72361SMatt Arsenault case OPW64: 6314bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 6324bd72361SMatt Arsenault case OPW16: 6339be7b0d4SMatt Arsenault case OPWV216: 6344bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 6354bd72361SMatt Arsenault default: 6364bd72361SMatt Arsenault llvm_unreachable("implement me"); 637e1818af8STom Stellard } 638e1818af8STom Stellard } 639e1818af8STom Stellard 640212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 641e1818af8STom Stellard using namespace AMDGPU; 642c8fbf6ffSEugene Zelenko 643212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 644212a251cSArtem Tamazov switch (Width) { 645212a251cSArtem Tamazov default: // fall 6464bd72361SMatt Arsenault case OPW32: 6474bd72361SMatt Arsenault case OPW16: 6489be7b0d4SMatt Arsenault case OPWV216: 6494bd72361SMatt Arsenault return VGPR_32RegClassID; 650212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 651212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 652212a251cSArtem Tamazov } 653212a251cSArtem Tamazov } 654212a251cSArtem Tamazov 655212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 656212a251cSArtem Tamazov using namespace AMDGPU; 657c8fbf6ffSEugene Zelenko 658212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 659212a251cSArtem Tamazov switch (Width) { 660212a251cSArtem Tamazov default: // fall 6614bd72361SMatt Arsenault case OPW32: 6624bd72361SMatt Arsenault case OPW16: 6639be7b0d4SMatt Arsenault case OPWV216: 6644bd72361SMatt Arsenault return SGPR_32RegClassID; 665212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 666212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 66727134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 66827134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 669212a251cSArtem Tamazov } 670212a251cSArtem Tamazov } 671212a251cSArtem Tamazov 672212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 673212a251cSArtem Tamazov using namespace AMDGPU; 674c8fbf6ffSEugene Zelenko 675212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 676212a251cSArtem Tamazov switch (Width) { 677212a251cSArtem Tamazov default: // fall 6784bd72361SMatt Arsenault case OPW32: 6794bd72361SMatt Arsenault case OPW16: 6809be7b0d4SMatt Arsenault case OPWV216: 6814bd72361SMatt Arsenault return TTMP_32RegClassID; 682212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 683212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 68427134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 68527134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 686212a251cSArtem Tamazov } 687212a251cSArtem Tamazov } 688212a251cSArtem Tamazov 689ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 690ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 691ac2b0264SDmitry Preobrazhensky 692ac2b0264SDmitry Preobrazhensky unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN; 693ac2b0264SDmitry Preobrazhensky unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX; 694ac2b0264SDmitry Preobrazhensky 695ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 696ac2b0264SDmitry Preobrazhensky } 697ac2b0264SDmitry Preobrazhensky 698212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 699212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 700c8fbf6ffSEugene Zelenko 701ac106addSNikolay Haustov assert(Val < 512); // enum9 702ac106addSNikolay Haustov 703212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 704212a251cSArtem Tamazov return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN); 705212a251cSArtem Tamazov } 706b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 707b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 708212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 709212a251cSArtem Tamazov } 710ac2b0264SDmitry Preobrazhensky 711ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 712ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 713ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 714212a251cSArtem Tamazov } 715ac106addSNikolay Haustov 716212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 717ac106addSNikolay Haustov return decodeIntImmed(Val); 718ac106addSNikolay Haustov 719212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 7204bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 721ac106addSNikolay Haustov 722212a251cSArtem Tamazov if (Val == LITERAL_CONST) 723ac106addSNikolay Haustov return decodeLiteralConstant(); 724ac106addSNikolay Haustov 7254bd72361SMatt Arsenault switch (Width) { 7264bd72361SMatt Arsenault case OPW32: 7274bd72361SMatt Arsenault case OPW16: 7289be7b0d4SMatt Arsenault case OPWV216: 7294bd72361SMatt Arsenault return decodeSpecialReg32(Val); 7304bd72361SMatt Arsenault case OPW64: 7314bd72361SMatt Arsenault return decodeSpecialReg64(Val); 7324bd72361SMatt Arsenault default: 7334bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 7344bd72361SMatt Arsenault } 735ac106addSNikolay Haustov } 736ac106addSNikolay Haustov 73727134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 73827134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 73927134953SDmitry Preobrazhensky 74027134953SDmitry Preobrazhensky assert(Val < 128); 74127134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 74227134953SDmitry Preobrazhensky 74327134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 74427134953SDmitry Preobrazhensky assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 74527134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 74627134953SDmitry Preobrazhensky } 74727134953SDmitry Preobrazhensky 74827134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 74927134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 75027134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 75127134953SDmitry Preobrazhensky } 75227134953SDmitry Preobrazhensky 75327134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 75427134953SDmitry Preobrazhensky } 75527134953SDmitry Preobrazhensky 756ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 757ac106addSNikolay Haustov using namespace AMDGPU; 758c8fbf6ffSEugene Zelenko 759e1818af8STom Stellard switch (Val) { 760ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 761ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 7623afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 7633afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 764ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 765ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 766ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA_LO); 767ac2b0264SDmitry Preobrazhensky case 109: assert(!isGFX9()); return createRegOperand(TBA_HI); 768ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA_LO); 769ac2b0264SDmitry Preobrazhensky case 111: assert(!isGFX9()); return createRegOperand(TMA_HI); 770ac106addSNikolay Haustov case 124: return createRegOperand(M0); 771ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 772ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 773a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 774a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 775a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 776a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 777a3b3b489SMatt Arsenault // TODO: SRC_POPS_EXITING_WAVE_ID 778e1818af8STom Stellard // ToDo: no support for vccz register 779ac106addSNikolay Haustov case 251: break; 780e1818af8STom Stellard // ToDo: no support for execz register 781ac106addSNikolay Haustov case 252: break; 782ac106addSNikolay Haustov case 253: return createRegOperand(SCC); 783ac106addSNikolay Haustov default: break; 784e1818af8STom Stellard } 785ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 786e1818af8STom Stellard } 787e1818af8STom Stellard 788ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 789161a158eSNikolay Haustov using namespace AMDGPU; 790c8fbf6ffSEugene Zelenko 791161a158eSNikolay Haustov switch (Val) { 792ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 7933afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 794ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 795ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA); 796ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA); 797ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 798ac106addSNikolay Haustov default: break; 799161a158eSNikolay Haustov } 800ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 801161a158eSNikolay Haustov } 802161a158eSNikolay Haustov 803549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 8046b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 805363f47a2SSam Kolton using namespace AMDGPU::SDWA; 8066b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 807363f47a2SSam Kolton 808549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 809a179d25bSSam Kolton // XXX: static_cast<int> is needed to avoid stupid warning: 810a179d25bSSam Kolton // compare with unsigned is always true 811a179d25bSSam Kolton if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) && 812363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 813363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 814363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 815363f47a2SSam Kolton } 816363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 817363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_SGPR_MAX) { 818363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 819363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 820363f47a2SSam Kolton } 821ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 822ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 823ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 824ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 825ac2b0264SDmitry Preobrazhensky } 826363f47a2SSam Kolton 8276b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 8286b65f7c3SDmitry Preobrazhensky 8296b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 8306b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 8316b65f7c3SDmitry Preobrazhensky 8326b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 8336b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 8346b65f7c3SDmitry Preobrazhensky 8356b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 836549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 837549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 838549c89d2SSam Kolton } 839549c89d2SSam Kolton llvm_unreachable("unsupported target"); 840363f47a2SSam Kolton } 841363f47a2SSam Kolton 842549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 843549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 844363f47a2SSam Kolton } 845363f47a2SSam Kolton 846549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 847549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 848363f47a2SSam Kolton } 849363f47a2SSam Kolton 850549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 851363f47a2SSam Kolton using namespace AMDGPU::SDWA; 852363f47a2SSam Kolton 853549c89d2SSam Kolton assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] && 854549c89d2SSam Kolton "SDWAVopcDst should be present only on GFX9"); 855363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 856363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 857ac2b0264SDmitry Preobrazhensky 858ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 859ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 860ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx); 861ac2b0264SDmitry Preobrazhensky } else if (Val > AMDGPU::EncValues::SGPR_MAX) { 862363f47a2SSam Kolton return decodeSpecialReg64(Val); 863363f47a2SSam Kolton } else { 864363f47a2SSam Kolton return createSRegOperand(getSgprClassId(OPW64), Val); 865363f47a2SSam Kolton } 866363f47a2SSam Kolton } else { 867363f47a2SSam Kolton return createRegOperand(AMDGPU::VCC); 868363f47a2SSam Kolton } 869363f47a2SSam Kolton } 870363f47a2SSam Kolton 871ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 872ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 873ac2b0264SDmitry Preobrazhensky } 874ac2b0264SDmitry Preobrazhensky 875ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const { 876ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; 877ac2b0264SDmitry Preobrazhensky } 878ac2b0264SDmitry Preobrazhensky 8793381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8803381d7a2SSam Kolton // AMDGPUSymbolizer 8813381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8823381d7a2SSam Kolton 8833381d7a2SSam Kolton // Try to find symbol name for specified label 8843381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 8853381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 8863381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 8873381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 888c8fbf6ffSEugene Zelenko using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>; 889c8fbf6ffSEugene Zelenko using SectionSymbolsTy = std::vector<SymbolInfoTy>; 8903381d7a2SSam Kolton 8913381d7a2SSam Kolton if (!IsBranch) { 8923381d7a2SSam Kolton return false; 8933381d7a2SSam Kolton } 8943381d7a2SSam Kolton 8953381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 896b1c3b22bSNicolai Haehnle if (!Symbols) 897b1c3b22bSNicolai Haehnle return false; 898b1c3b22bSNicolai Haehnle 8993381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 9003381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 9013381d7a2SSam Kolton return std::get<0>(Val) == static_cast<uint64_t>(Value) 9023381d7a2SSam Kolton && std::get<2>(Val) == ELF::STT_NOTYPE; 9033381d7a2SSam Kolton }); 9043381d7a2SSam Kolton if (Result != Symbols->end()) { 9053381d7a2SSam Kolton auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result)); 9063381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 9073381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 9083381d7a2SSam Kolton return true; 9093381d7a2SSam Kolton } 9103381d7a2SSam Kolton return false; 9113381d7a2SSam Kolton } 9123381d7a2SSam Kolton 91392b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 91492b355b1SMatt Arsenault int64_t Value, 91592b355b1SMatt Arsenault uint64_t Address) { 91692b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 91792b355b1SMatt Arsenault } 91892b355b1SMatt Arsenault 9193381d7a2SSam Kolton //===----------------------------------------------------------------------===// 9203381d7a2SSam Kolton // Initialization 9213381d7a2SSam Kolton //===----------------------------------------------------------------------===// 9223381d7a2SSam Kolton 9233381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 9243381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 9253381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 9263381d7a2SSam Kolton void *DisInfo, 9273381d7a2SSam Kolton MCContext *Ctx, 9283381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 9293381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 9303381d7a2SSam Kolton } 9313381d7a2SSam Kolton 932e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 933e1818af8STom Stellard const MCSubtargetInfo &STI, 934e1818af8STom Stellard MCContext &Ctx) { 935cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 936e1818af8STom Stellard } 937e1818af8STom Stellard 938e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() { 939f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 940f42454b9SMehdi Amini createAMDGPUDisassembler); 941f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 942f42454b9SMehdi Amini createAMDGPUSymbolizer); 943e1818af8STom Stellard } 944