1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20e1818af8STom Stellard #include "AMDGPU.h" 21e1818af8STom Stellard #include "AMDGPURegisterInfo.h" 22c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 23212a251cSArtem Tamazov #include "SIDefines.h" 2444b30b45STom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 25e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 26c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 29c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 30264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 31ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 34e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 35e1818af8STom Stellard #include "llvm/MC/MCInst.h" 36e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 37ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 38c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 39c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 40e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 41c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 42c8fbf6ffSEugene Zelenko #include <algorithm> 43c8fbf6ffSEugene Zelenko #include <cassert> 44c8fbf6ffSEugene Zelenko #include <cstddef> 45c8fbf6ffSEugene Zelenko #include <cstdint> 46c8fbf6ffSEugene Zelenko #include <iterator> 47c8fbf6ffSEugene Zelenko #include <tuple> 48c8fbf6ffSEugene Zelenko #include <vector> 49e1818af8STom Stellard 50e1818af8STom Stellard using namespace llvm; 51e1818af8STom Stellard 52e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 53e1818af8STom Stellard 54c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 55e1818af8STom Stellard 56ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 57ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 58ac106addSNikolay Haustov Inst.addOperand(Opnd); 59ac106addSNikolay Haustov return Opnd.isValid() ? 60ac106addSNikolay Haustov MCDisassembler::Success : 61ac106addSNikolay Haustov MCDisassembler::SoftFail; 62e1818af8STom Stellard } 63e1818af8STom Stellard 64549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 65549c89d2SSam Kolton uint16_t NameIdx) { 66549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 67549c89d2SSam Kolton if (OpIdx != -1) { 68549c89d2SSam Kolton auto I = MI.begin(); 69549c89d2SSam Kolton std::advance(I, OpIdx); 70549c89d2SSam Kolton MI.insert(I, Op); 71549c89d2SSam Kolton } 72549c89d2SSam Kolton return OpIdx; 73549c89d2SSam Kolton } 74549c89d2SSam Kolton 753381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 763381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 773381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 783381d7a2SSam Kolton 793381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 803381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 813381d7a2SSam Kolton 823381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 833381d7a2SSam Kolton return MCDisassembler::Success; 843381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 853381d7a2SSam Kolton } 863381d7a2SSam Kolton 87363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 88363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 89ac106addSNikolay Haustov unsigned Imm, \ 90ac106addSNikolay Haustov uint64_t /*Addr*/, \ 91ac106addSNikolay Haustov const void *Decoder) { \ 92ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 93363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 94e1818af8STom Stellard } 95e1818af8STom Stellard 96363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 97363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 98e1818af8STom Stellard 99363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 100*6023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 101363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 102363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 10330fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 104e1818af8STom Stellard 105363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 106363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 107363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 108e1818af8STom Stellard 109363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 110363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 111ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 112*6023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 113363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 114363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 115363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 116363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 117363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 118e1818af8STom Stellard 1194bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1204bd72361SMatt Arsenault unsigned Imm, 1214bd72361SMatt Arsenault uint64_t Addr, 1224bd72361SMatt Arsenault const void *Decoder) { 1234bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1244bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1254bd72361SMatt Arsenault } 1264bd72361SMatt Arsenault 1279be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1289be7b0d4SMatt Arsenault unsigned Imm, 1299be7b0d4SMatt Arsenault uint64_t Addr, 1309be7b0d4SMatt Arsenault const void *Decoder) { 1319be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1329be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1339be7b0d4SMatt Arsenault } 1349be7b0d4SMatt Arsenault 135549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 136549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 137363f47a2SSam Kolton 138549c89d2SSam Kolton DECODE_SDWA(Src32) 139549c89d2SSam Kolton DECODE_SDWA(Src16) 140549c89d2SSam Kolton DECODE_SDWA(VopcDst) 141363f47a2SSam Kolton 142e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 143e1818af8STom Stellard 144e1818af8STom Stellard //===----------------------------------------------------------------------===// 145e1818af8STom Stellard // 146e1818af8STom Stellard //===----------------------------------------------------------------------===// 147e1818af8STom Stellard 1481048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 1491048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 1501048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 1511048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 152ac106addSNikolay Haustov return Res; 153ac106addSNikolay Haustov } 154ac106addSNikolay Haustov 155ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 156ac106addSNikolay Haustov MCInst &MI, 157ac106addSNikolay Haustov uint64_t Inst, 158ac106addSNikolay Haustov uint64_t Address) const { 159ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 160ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 161ac106addSNikolay Haustov MCInst TmpInst; 162ce941c9cSDmitry Preobrazhensky HasLiteral = false; 163ac106addSNikolay Haustov const auto SavedBytes = Bytes; 164ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 165ac106addSNikolay Haustov MI = TmpInst; 166ac106addSNikolay Haustov return MCDisassembler::Success; 167ac106addSNikolay Haustov } 168ac106addSNikolay Haustov Bytes = SavedBytes; 169ac106addSNikolay Haustov return MCDisassembler::Fail; 170ac106addSNikolay Haustov } 171ac106addSNikolay Haustov 172e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 173ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 174e1818af8STom Stellard uint64_t Address, 175e1818af8STom Stellard raw_ostream &WS, 176e1818af8STom Stellard raw_ostream &CS) const { 177e1818af8STom Stellard CommentStream = &CS; 178549c89d2SSam Kolton bool IsSDWA = false; 179e1818af8STom Stellard 180e1818af8STom Stellard // ToDo: AMDGPUDisassembler supports only VI ISA. 181d122abeaSMatt Arsenault if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding]) 182d122abeaSMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 183e1818af8STom Stellard 184ac106addSNikolay Haustov const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size()); 185ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 186161a158eSNikolay Haustov 187ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 188ac106addSNikolay Haustov do { 189824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 190ac106addSNikolay Haustov // but it is unknown yet, so try all we can 1911048fb18SSam Kolton 192c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 193c9bdcb75SSam Kolton // encodings 1941048fb18SSam Kolton if (Bytes.size() >= 8) { 1951048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 1961048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 1971048fb18SSam Kolton if (Res) break; 198c9bdcb75SSam Kolton 199c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 200549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 201363f47a2SSam Kolton 202363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 203549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 2040905870fSChangpeng Fang 2050905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 2060905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 2070084adc5SMatt Arsenault if (Res) 2080084adc5SMatt Arsenault break; 2090084adc5SMatt Arsenault } 2100084adc5SMatt Arsenault 2110084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 2120084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 2130084adc5SMatt Arsenault // table first so we print the correct name. 2140084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 2150084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 2160084adc5SMatt Arsenault if (Res) 2170084adc5SMatt Arsenault break; 2180905870fSChangpeng Fang } 2191048fb18SSam Kolton } 2201048fb18SSam Kolton 2211048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 2221048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 2231048fb18SSam Kolton 2241048fb18SSam Kolton // Try decode 32-bit instruction 225ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2261048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 227ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address); 228ac106addSNikolay Haustov if (Res) break; 229e1818af8STom Stellard 230ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 231ac106addSNikolay Haustov if (Res) break; 232ac106addSNikolay Haustov 233a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 234a0342dc9SDmitry Preobrazhensky if (Res) break; 235a0342dc9SDmitry Preobrazhensky 236ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2371048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 238ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address); 239ac106addSNikolay Haustov if (Res) break; 240ac106addSNikolay Haustov 241ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 2421e32550dSDmitry Preobrazhensky if (Res) break; 2431e32550dSDmitry Preobrazhensky 2441e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 245ac106addSNikolay Haustov } while (false); 246ac106addSNikolay Haustov 247678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 248678e111eSMatt Arsenault MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si || 249603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 250603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi)) { 251678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 252549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 253678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 254678e111eSMatt Arsenault } 255678e111eSMatt Arsenault 256cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 257cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 258cad7fa85SMatt Arsenault } 259cad7fa85SMatt Arsenault 260549c89d2SSam Kolton if (Res && IsSDWA) 261549c89d2SSam Kolton Res = convertSDWAInst(MI); 262549c89d2SSam Kolton 2637116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 2647116e896STim Corringham // (unless there are fewer bytes left) 2657116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 2667116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 267ac106addSNikolay Haustov return Res; 268161a158eSNikolay Haustov } 269e1818af8STom Stellard 270549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 271549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 272549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 273549c89d2SSam Kolton // VOPC - insert clamp 274549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 275549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 276549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 277549c89d2SSam Kolton if (SDst != -1) { 278549c89d2SSam Kolton // VOPC - insert VCC register as sdst 279ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 280549c89d2SSam Kolton AMDGPU::OpName::sdst); 281549c89d2SSam Kolton } else { 282549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 283549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 284549c89d2SSam Kolton } 285549c89d2SSam Kolton } 286549c89d2SSam Kolton return MCDisassembler::Success; 287549c89d2SSam Kolton } 288549c89d2SSam Kolton 2890a1ff464SDmitry Preobrazhensky // Note that MIMG format provides no information about VADDR size. 2900a1ff464SDmitry Preobrazhensky // Consequently, decoded instructions always show address 2910a1ff464SDmitry Preobrazhensky // as if it has 1 dword, which could be not really so. 292cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 293da4a7c01SDmitry Preobrazhensky 2940b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 2950b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 2960b4eb1eaSDmitry Preobrazhensky 297cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 298cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 299cad7fa85SMatt Arsenault 300cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 301cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 3020b4eb1eaSDmitry Preobrazhensky 3030a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 3040a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 305f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 306f2674319SNicolai Haehnle AMDGPU::OpName::d16); 3070a1ff464SDmitry Preobrazhensky 3080b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 3090b4eb1eaSDmitry Preobrazhensky assert(DMaskIdx != -1); 3100a1ff464SDmitry Preobrazhensky assert(TFEIdx != -1); 3110b4eb1eaSDmitry Preobrazhensky 312da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 313f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 3140b4eb1eaSDmitry Preobrazhensky 315cad7fa85SMatt Arsenault unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 316cad7fa85SMatt Arsenault if (DMask == 0) 317cad7fa85SMatt Arsenault return MCDisassembler::Success; 318cad7fa85SMatt Arsenault 319f2674319SNicolai Haehnle unsigned DstSize = IsGather4 ? 4 : countPopulation(DMask); 3200a1ff464SDmitry Preobrazhensky if (DstSize == 1) 3210a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 3220a1ff464SDmitry Preobrazhensky 323f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 3240a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 3250a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 3260a1ff464SDmitry Preobrazhensky } 3270a1ff464SDmitry Preobrazhensky 3280a1ff464SDmitry Preobrazhensky // FIXME: Add tfe support 3290a1ff464SDmitry Preobrazhensky if (MI.getOperand(TFEIdx).getImm()) 330cad7fa85SMatt Arsenault return MCDisassembler::Success; 331cad7fa85SMatt Arsenault 3320b4eb1eaSDmitry Preobrazhensky int NewOpcode = -1; 3330b4eb1eaSDmitry Preobrazhensky 3340ab200b6SNicolai Haehnle if (IsGather4) { 335f2674319SNicolai Haehnle if (D16 && AMDGPU::hasPackedD16(STI)) 3360ab200b6SNicolai Haehnle NewOpcode = AMDGPU::getMaskedMIMGOp(MI.getOpcode(), 2); 337f2674319SNicolai Haehnle else 338f2674319SNicolai Haehnle return MCDisassembler::Success; 3390b4eb1eaSDmitry Preobrazhensky } else { 3400ab200b6SNicolai Haehnle NewOpcode = AMDGPU::getMaskedMIMGOp(MI.getOpcode(), DstSize); 3410ab200b6SNicolai Haehnle if (NewOpcode == -1) 3420ab200b6SNicolai Haehnle return MCDisassembler::Success; 3430b4eb1eaSDmitry Preobrazhensky } 3440b4eb1eaSDmitry Preobrazhensky 345cad7fa85SMatt Arsenault auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 346cad7fa85SMatt Arsenault 3470b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 348cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 3490b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 3500b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 3510b4eb1eaSDmitry Preobrazhensky 3520b4eb1eaSDmitry Preobrazhensky // Widen the register to the correct number of enabled channels. 353cad7fa85SMatt Arsenault auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 354cad7fa85SMatt Arsenault &MRI.getRegClass(RCID)); 355cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 356cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 357cad7fa85SMatt Arsenault // components exceeds the register count. 358cad7fa85SMatt Arsenault return MCDisassembler::Success; 359cad7fa85SMatt Arsenault } 360cad7fa85SMatt Arsenault 361cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 362cad7fa85SMatt Arsenault // vaddr will be always appear as a single VGPR. This will look different than 363cad7fa85SMatt Arsenault // how it is usually emitted because the number of register components is not 364cad7fa85SMatt Arsenault // in the instruction encoding. 365cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 3660b4eb1eaSDmitry Preobrazhensky 367da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 3680b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 3690b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 3700b4eb1eaSDmitry Preobrazhensky } 3710b4eb1eaSDmitry Preobrazhensky 372cad7fa85SMatt Arsenault return MCDisassembler::Success; 373cad7fa85SMatt Arsenault } 374cad7fa85SMatt Arsenault 375ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 376ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 377ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 378e1818af8STom Stellard } 379e1818af8STom Stellard 380ac106addSNikolay Haustov inline 381ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 382ac106addSNikolay Haustov const Twine& ErrMsg) const { 383ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 384ac106addSNikolay Haustov 385ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 386ac106addSNikolay Haustov // return MCOperand::createError(V); 387ac106addSNikolay Haustov return MCOperand(); 388ac106addSNikolay Haustov } 389ac106addSNikolay Haustov 390ac106addSNikolay Haustov inline 391ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 392ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 393ac106addSNikolay Haustov } 394ac106addSNikolay Haustov 395ac106addSNikolay Haustov inline 396ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 397ac106addSNikolay Haustov unsigned Val) const { 398ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 399ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 400ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 401ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 402ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 403ac106addSNikolay Haustov } 404ac106addSNikolay Haustov 405ac106addSNikolay Haustov inline 406ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 407ac106addSNikolay Haustov unsigned Val) const { 408ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 409ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 410ac106addSNikolay Haustov int shift = 0; 411ac106addSNikolay Haustov switch (SRegClassID) { 412ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 413212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 414212a251cSArtem Tamazov break; 415ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 416212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 417212a251cSArtem Tamazov shift = 1; 418212a251cSArtem Tamazov break; 419212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 420212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 421ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 422ac106addSNikolay Haustov // this bundle? 42327134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 42427134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 425ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 426ac106addSNikolay Haustov // this bundle? 42727134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 42827134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 429212a251cSArtem Tamazov shift = 2; 430212a251cSArtem Tamazov break; 431ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 432ac106addSNikolay Haustov // this bundle? 433212a251cSArtem Tamazov default: 43492b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 435ac106addSNikolay Haustov } 43692b355b1SMatt Arsenault 43792b355b1SMatt Arsenault if (Val % (1 << shift)) { 438ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 439ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 44092b355b1SMatt Arsenault } 44192b355b1SMatt Arsenault 442ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 443ac106addSNikolay Haustov } 444ac106addSNikolay Haustov 445ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 446212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 447ac106addSNikolay Haustov } 448ac106addSNikolay Haustov 449ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 450212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 451ac106addSNikolay Haustov } 452ac106addSNikolay Haustov 45330fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 45430fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 45530fc5239SDmitry Preobrazhensky } 45630fc5239SDmitry Preobrazhensky 4574bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 4584bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 4594bd72361SMatt Arsenault } 4604bd72361SMatt Arsenault 4619be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 4629be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 4639be7b0d4SMatt Arsenault } 4649be7b0d4SMatt Arsenault 465ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 466cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 467cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 468cb540bc0SMatt Arsenault // high bit. 469cb540bc0SMatt Arsenault Val &= 255; 470cb540bc0SMatt Arsenault 471ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 472ac106addSNikolay Haustov } 473ac106addSNikolay Haustov 474*6023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 475*6023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 476*6023d599SDmitry Preobrazhensky } 477*6023d599SDmitry Preobrazhensky 478ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 479ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 480ac106addSNikolay Haustov } 481ac106addSNikolay Haustov 482ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 483ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 484ac106addSNikolay Haustov } 485ac106addSNikolay Haustov 486ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 487ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 488ac106addSNikolay Haustov } 489ac106addSNikolay Haustov 490ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 491ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 492ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 493ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 494212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 495ac106addSNikolay Haustov } 496ac106addSNikolay Haustov 497640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 498640c44b8SMatt Arsenault unsigned Val) const { 499640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 50038e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 50138e496b1SArtem Tamazov } 50238e496b1SArtem Tamazov 503ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 504ca7b0a17SMatt Arsenault unsigned Val) const { 505ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 506ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 507ca7b0a17SMatt Arsenault } 508ca7b0a17SMatt Arsenault 509*6023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 510*6023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 511*6023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 512*6023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 513*6023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 514*6023d599SDmitry Preobrazhensky } 515*6023d599SDmitry Preobrazhensky 516ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 517640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 518640c44b8SMatt Arsenault } 519640c44b8SMatt Arsenault 520640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 521212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 522ac106addSNikolay Haustov } 523ac106addSNikolay Haustov 524ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 525212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 526ac106addSNikolay Haustov } 527ac106addSNikolay Haustov 528ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 52927134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 530ac106addSNikolay Haustov } 531ac106addSNikolay Haustov 532ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 53327134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 534ac106addSNikolay Haustov } 535ac106addSNikolay Haustov 536ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 537ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 538ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 539ac106addSNikolay Haustov // ToDo: deal with float/double constants 540ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 541ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 542ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 543ac106addSNikolay Haustov Twine(Bytes.size())); 544ce941c9cSDmitry Preobrazhensky } 545ce941c9cSDmitry Preobrazhensky HasLiteral = true; 546ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 547ce941c9cSDmitry Preobrazhensky } 548ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 549ac106addSNikolay Haustov } 550ac106addSNikolay Haustov 551ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 552212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 553c8fbf6ffSEugene Zelenko 554212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 555212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 556212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 557212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 558212a251cSArtem Tamazov // Cast prevents negative overflow. 559ac106addSNikolay Haustov } 560ac106addSNikolay Haustov 5614bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 5624bd72361SMatt Arsenault switch (Imm) { 5634bd72361SMatt Arsenault case 240: 5644bd72361SMatt Arsenault return FloatToBits(0.5f); 5654bd72361SMatt Arsenault case 241: 5664bd72361SMatt Arsenault return FloatToBits(-0.5f); 5674bd72361SMatt Arsenault case 242: 5684bd72361SMatt Arsenault return FloatToBits(1.0f); 5694bd72361SMatt Arsenault case 243: 5704bd72361SMatt Arsenault return FloatToBits(-1.0f); 5714bd72361SMatt Arsenault case 244: 5724bd72361SMatt Arsenault return FloatToBits(2.0f); 5734bd72361SMatt Arsenault case 245: 5744bd72361SMatt Arsenault return FloatToBits(-2.0f); 5754bd72361SMatt Arsenault case 246: 5764bd72361SMatt Arsenault return FloatToBits(4.0f); 5774bd72361SMatt Arsenault case 247: 5784bd72361SMatt Arsenault return FloatToBits(-4.0f); 5794bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5804bd72361SMatt Arsenault return 0x3e22f983; 5814bd72361SMatt Arsenault default: 5824bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5834bd72361SMatt Arsenault } 5844bd72361SMatt Arsenault } 5854bd72361SMatt Arsenault 5864bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 5874bd72361SMatt Arsenault switch (Imm) { 5884bd72361SMatt Arsenault case 240: 5894bd72361SMatt Arsenault return DoubleToBits(0.5); 5904bd72361SMatt Arsenault case 241: 5914bd72361SMatt Arsenault return DoubleToBits(-0.5); 5924bd72361SMatt Arsenault case 242: 5934bd72361SMatt Arsenault return DoubleToBits(1.0); 5944bd72361SMatt Arsenault case 243: 5954bd72361SMatt Arsenault return DoubleToBits(-1.0); 5964bd72361SMatt Arsenault case 244: 5974bd72361SMatt Arsenault return DoubleToBits(2.0); 5984bd72361SMatt Arsenault case 245: 5994bd72361SMatt Arsenault return DoubleToBits(-2.0); 6004bd72361SMatt Arsenault case 246: 6014bd72361SMatt Arsenault return DoubleToBits(4.0); 6024bd72361SMatt Arsenault case 247: 6034bd72361SMatt Arsenault return DoubleToBits(-4.0); 6044bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 6054bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 6064bd72361SMatt Arsenault default: 6074bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 6084bd72361SMatt Arsenault } 6094bd72361SMatt Arsenault } 6104bd72361SMatt Arsenault 6114bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 6124bd72361SMatt Arsenault switch (Imm) { 6134bd72361SMatt Arsenault case 240: 6144bd72361SMatt Arsenault return 0x3800; 6154bd72361SMatt Arsenault case 241: 6164bd72361SMatt Arsenault return 0xB800; 6174bd72361SMatt Arsenault case 242: 6184bd72361SMatt Arsenault return 0x3C00; 6194bd72361SMatt Arsenault case 243: 6204bd72361SMatt Arsenault return 0xBC00; 6214bd72361SMatt Arsenault case 244: 6224bd72361SMatt Arsenault return 0x4000; 6234bd72361SMatt Arsenault case 245: 6244bd72361SMatt Arsenault return 0xC000; 6254bd72361SMatt Arsenault case 246: 6264bd72361SMatt Arsenault return 0x4400; 6274bd72361SMatt Arsenault case 247: 6284bd72361SMatt Arsenault return 0xC400; 6294bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 6304bd72361SMatt Arsenault return 0x3118; 6314bd72361SMatt Arsenault default: 6324bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 6334bd72361SMatt Arsenault } 6344bd72361SMatt Arsenault } 6354bd72361SMatt Arsenault 6364bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 637212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 638212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 6394bd72361SMatt Arsenault 640e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 6414bd72361SMatt Arsenault switch (Width) { 6424bd72361SMatt Arsenault case OPW32: 6434bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 6444bd72361SMatt Arsenault case OPW64: 6454bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 6464bd72361SMatt Arsenault case OPW16: 6479be7b0d4SMatt Arsenault case OPWV216: 6484bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 6494bd72361SMatt Arsenault default: 6504bd72361SMatt Arsenault llvm_unreachable("implement me"); 651e1818af8STom Stellard } 652e1818af8STom Stellard } 653e1818af8STom Stellard 654212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 655e1818af8STom Stellard using namespace AMDGPU; 656c8fbf6ffSEugene Zelenko 657212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 658212a251cSArtem Tamazov switch (Width) { 659212a251cSArtem Tamazov default: // fall 6604bd72361SMatt Arsenault case OPW32: 6614bd72361SMatt Arsenault case OPW16: 6629be7b0d4SMatt Arsenault case OPWV216: 6634bd72361SMatt Arsenault return VGPR_32RegClassID; 664212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 665212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 666212a251cSArtem Tamazov } 667212a251cSArtem Tamazov } 668212a251cSArtem Tamazov 669212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 670212a251cSArtem Tamazov using namespace AMDGPU; 671c8fbf6ffSEugene Zelenko 672212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 673212a251cSArtem Tamazov switch (Width) { 674212a251cSArtem Tamazov default: // fall 6754bd72361SMatt Arsenault case OPW32: 6764bd72361SMatt Arsenault case OPW16: 6779be7b0d4SMatt Arsenault case OPWV216: 6784bd72361SMatt Arsenault return SGPR_32RegClassID; 679212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 680212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 68127134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 68227134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 683212a251cSArtem Tamazov } 684212a251cSArtem Tamazov } 685212a251cSArtem Tamazov 686212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 687212a251cSArtem Tamazov using namespace AMDGPU; 688c8fbf6ffSEugene Zelenko 689212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 690212a251cSArtem Tamazov switch (Width) { 691212a251cSArtem Tamazov default: // fall 6924bd72361SMatt Arsenault case OPW32: 6934bd72361SMatt Arsenault case OPW16: 6949be7b0d4SMatt Arsenault case OPWV216: 6954bd72361SMatt Arsenault return TTMP_32RegClassID; 696212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 697212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 69827134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 69927134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 700212a251cSArtem Tamazov } 701212a251cSArtem Tamazov } 702212a251cSArtem Tamazov 703ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 704ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 705ac2b0264SDmitry Preobrazhensky 706ac2b0264SDmitry Preobrazhensky unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN; 707ac2b0264SDmitry Preobrazhensky unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX; 708ac2b0264SDmitry Preobrazhensky 709ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 710ac2b0264SDmitry Preobrazhensky } 711ac2b0264SDmitry Preobrazhensky 712212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 713212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 714c8fbf6ffSEugene Zelenko 715ac106addSNikolay Haustov assert(Val < 512); // enum9 716ac106addSNikolay Haustov 717212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 718212a251cSArtem Tamazov return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN); 719212a251cSArtem Tamazov } 720b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 721b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 722212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 723212a251cSArtem Tamazov } 724ac2b0264SDmitry Preobrazhensky 725ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 726ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 727ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 728212a251cSArtem Tamazov } 729ac106addSNikolay Haustov 730212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 731ac106addSNikolay Haustov return decodeIntImmed(Val); 732ac106addSNikolay Haustov 733212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 7344bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 735ac106addSNikolay Haustov 736212a251cSArtem Tamazov if (Val == LITERAL_CONST) 737ac106addSNikolay Haustov return decodeLiteralConstant(); 738ac106addSNikolay Haustov 7394bd72361SMatt Arsenault switch (Width) { 7404bd72361SMatt Arsenault case OPW32: 7414bd72361SMatt Arsenault case OPW16: 7429be7b0d4SMatt Arsenault case OPWV216: 7434bd72361SMatt Arsenault return decodeSpecialReg32(Val); 7444bd72361SMatt Arsenault case OPW64: 7454bd72361SMatt Arsenault return decodeSpecialReg64(Val); 7464bd72361SMatt Arsenault default: 7474bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 7484bd72361SMatt Arsenault } 749ac106addSNikolay Haustov } 750ac106addSNikolay Haustov 75127134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 75227134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 75327134953SDmitry Preobrazhensky 75427134953SDmitry Preobrazhensky assert(Val < 128); 75527134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 75627134953SDmitry Preobrazhensky 75727134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 75827134953SDmitry Preobrazhensky assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 75927134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 76027134953SDmitry Preobrazhensky } 76127134953SDmitry Preobrazhensky 76227134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 76327134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 76427134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 76527134953SDmitry Preobrazhensky } 76627134953SDmitry Preobrazhensky 76727134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 76827134953SDmitry Preobrazhensky } 76927134953SDmitry Preobrazhensky 770ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 771ac106addSNikolay Haustov using namespace AMDGPU; 772c8fbf6ffSEugene Zelenko 773e1818af8STom Stellard switch (Val) { 774ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 775ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 7763afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 7773afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 778ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 779ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 780ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA_LO); 781ac2b0264SDmitry Preobrazhensky case 109: assert(!isGFX9()); return createRegOperand(TBA_HI); 782ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA_LO); 783ac2b0264SDmitry Preobrazhensky case 111: assert(!isGFX9()); return createRegOperand(TMA_HI); 784ac106addSNikolay Haustov case 124: return createRegOperand(M0); 785ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 786ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 787a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 788a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 789a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 790a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 791a3b3b489SMatt Arsenault // TODO: SRC_POPS_EXITING_WAVE_ID 792e1818af8STom Stellard // ToDo: no support for vccz register 793ac106addSNikolay Haustov case 251: break; 794e1818af8STom Stellard // ToDo: no support for execz register 795ac106addSNikolay Haustov case 252: break; 796ac106addSNikolay Haustov case 253: return createRegOperand(SCC); 797942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 798ac106addSNikolay Haustov default: break; 799e1818af8STom Stellard } 800ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 801e1818af8STom Stellard } 802e1818af8STom Stellard 803ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 804161a158eSNikolay Haustov using namespace AMDGPU; 805c8fbf6ffSEugene Zelenko 806161a158eSNikolay Haustov switch (Val) { 807ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 8083afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 809ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 810ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA); 811ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA); 812ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 813ac106addSNikolay Haustov default: break; 814161a158eSNikolay Haustov } 815ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 816161a158eSNikolay Haustov } 817161a158eSNikolay Haustov 818549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 8196b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 820363f47a2SSam Kolton using namespace AMDGPU::SDWA; 8216b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 822363f47a2SSam Kolton 823549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 824a179d25bSSam Kolton // XXX: static_cast<int> is needed to avoid stupid warning: 825a179d25bSSam Kolton // compare with unsigned is always true 826a179d25bSSam Kolton if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) && 827363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 828363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 829363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 830363f47a2SSam Kolton } 831363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 832363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_SGPR_MAX) { 833363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 834363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 835363f47a2SSam Kolton } 836ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 837ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 838ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 839ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 840ac2b0264SDmitry Preobrazhensky } 841363f47a2SSam Kolton 8426b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 8436b65f7c3SDmitry Preobrazhensky 8446b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 8456b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 8466b65f7c3SDmitry Preobrazhensky 8476b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 8486b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 8496b65f7c3SDmitry Preobrazhensky 8506b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 851549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 852549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 853549c89d2SSam Kolton } 854549c89d2SSam Kolton llvm_unreachable("unsupported target"); 855363f47a2SSam Kolton } 856363f47a2SSam Kolton 857549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 858549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 859363f47a2SSam Kolton } 860363f47a2SSam Kolton 861549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 862549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 863363f47a2SSam Kolton } 864363f47a2SSam Kolton 865549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 866363f47a2SSam Kolton using namespace AMDGPU::SDWA; 867363f47a2SSam Kolton 868549c89d2SSam Kolton assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] && 869549c89d2SSam Kolton "SDWAVopcDst should be present only on GFX9"); 870363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 871363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 872ac2b0264SDmitry Preobrazhensky 873ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 874ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 875ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx); 876ac2b0264SDmitry Preobrazhensky } else if (Val > AMDGPU::EncValues::SGPR_MAX) { 877363f47a2SSam Kolton return decodeSpecialReg64(Val); 878363f47a2SSam Kolton } else { 879363f47a2SSam Kolton return createSRegOperand(getSgprClassId(OPW64), Val); 880363f47a2SSam Kolton } 881363f47a2SSam Kolton } else { 882363f47a2SSam Kolton return createRegOperand(AMDGPU::VCC); 883363f47a2SSam Kolton } 884363f47a2SSam Kolton } 885363f47a2SSam Kolton 886ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 887ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 888ac2b0264SDmitry Preobrazhensky } 889ac2b0264SDmitry Preobrazhensky 890ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const { 891ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; 892ac2b0264SDmitry Preobrazhensky } 893ac2b0264SDmitry Preobrazhensky 8943381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8953381d7a2SSam Kolton // AMDGPUSymbolizer 8963381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8973381d7a2SSam Kolton 8983381d7a2SSam Kolton // Try to find symbol name for specified label 8993381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 9003381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 9013381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 9023381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 903c8fbf6ffSEugene Zelenko using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>; 904c8fbf6ffSEugene Zelenko using SectionSymbolsTy = std::vector<SymbolInfoTy>; 9053381d7a2SSam Kolton 9063381d7a2SSam Kolton if (!IsBranch) { 9073381d7a2SSam Kolton return false; 9083381d7a2SSam Kolton } 9093381d7a2SSam Kolton 9103381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 911b1c3b22bSNicolai Haehnle if (!Symbols) 912b1c3b22bSNicolai Haehnle return false; 913b1c3b22bSNicolai Haehnle 9143381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 9153381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 9163381d7a2SSam Kolton return std::get<0>(Val) == static_cast<uint64_t>(Value) 9173381d7a2SSam Kolton && std::get<2>(Val) == ELF::STT_NOTYPE; 9183381d7a2SSam Kolton }); 9193381d7a2SSam Kolton if (Result != Symbols->end()) { 9203381d7a2SSam Kolton auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result)); 9213381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 9223381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 9233381d7a2SSam Kolton return true; 9243381d7a2SSam Kolton } 9253381d7a2SSam Kolton return false; 9263381d7a2SSam Kolton } 9273381d7a2SSam Kolton 92892b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 92992b355b1SMatt Arsenault int64_t Value, 93092b355b1SMatt Arsenault uint64_t Address) { 93192b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 93292b355b1SMatt Arsenault } 93392b355b1SMatt Arsenault 9343381d7a2SSam Kolton //===----------------------------------------------------------------------===// 9353381d7a2SSam Kolton // Initialization 9363381d7a2SSam Kolton //===----------------------------------------------------------------------===// 9373381d7a2SSam Kolton 9383381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 9393381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 9403381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 9413381d7a2SSam Kolton void *DisInfo, 9423381d7a2SSam Kolton MCContext *Ctx, 9433381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 9443381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 9453381d7a2SSam Kolton } 9463381d7a2SSam Kolton 947e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 948e1818af8STom Stellard const MCSubtargetInfo &STI, 949e1818af8STom Stellard MCContext &Ctx) { 950cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 951e1818af8STom Stellard } 952e1818af8STom Stellard 953e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() { 954f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 955f42454b9SMehdi Amini createAMDGPUDisassembler); 956f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 957f42454b9SMehdi Amini createAMDGPUSymbolizer); 958e1818af8STom Stellard } 959