1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
2e1818af8STom Stellard //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6e1818af8STom Stellard //
7e1818af8STom Stellard //===----------------------------------------------------------------------===//
8e1818af8STom Stellard //
9e1818af8STom Stellard //===----------------------------------------------------------------------===//
10e1818af8STom Stellard //
11e1818af8STom Stellard /// \file
12e1818af8STom Stellard ///
13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
14e1818af8STom Stellard //
15e1818af8STom Stellard //===----------------------------------------------------------------------===//
16e1818af8STom Stellard 
17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
18e1818af8STom Stellard 
19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h"
20e1818af8STom Stellard #include "AMDGPU.h"
21c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
22212a251cSArtem Tamazov #include "SIDefines.h"
238ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h"
24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h"
26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h"
27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h"
28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h"
29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h"
30ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h"
31ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h"
33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h"
34e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h"
35e1818af8STom Stellard #include "llvm/MC/MCInst.h"
36e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h"
37*528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h"
38ac106addSNikolay Haustov #include "llvm/Support/Endian.h"
39c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h"
40c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h"
41e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h"
42c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h"
43c8fbf6ffSEugene Zelenko #include <algorithm>
44c8fbf6ffSEugene Zelenko #include <cassert>
45c8fbf6ffSEugene Zelenko #include <cstddef>
46c8fbf6ffSEugene Zelenko #include <cstdint>
47c8fbf6ffSEugene Zelenko #include <iterator>
48c8fbf6ffSEugene Zelenko #include <tuple>
49c8fbf6ffSEugene Zelenko #include <vector>
50e1818af8STom Stellard 
51e1818af8STom Stellard using namespace llvm;
52e1818af8STom Stellard 
53e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
54e1818af8STom Stellard 
5533d806a5SStanislav Mekhanoshin #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \
5633d806a5SStanislav Mekhanoshin                             : AMDGPU::EncValues::SGPR_MAX_SI)
5733d806a5SStanislav Mekhanoshin 
58c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
59e1818af8STom Stellard 
60ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI,
61ca64ef20SMatt Arsenault                                        MCContext &Ctx,
62ca64ef20SMatt Arsenault                                        MCInstrInfo const *MCII) :
63ca64ef20SMatt Arsenault   MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()),
64418e23e3SMatt Arsenault   TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) {
65418e23e3SMatt Arsenault 
66418e23e3SMatt Arsenault   // ToDo: AMDGPUDisassembler supports only VI ISA.
67418e23e3SMatt Arsenault   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10())
68418e23e3SMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
69418e23e3SMatt Arsenault }
70ca64ef20SMatt Arsenault 
71ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
72ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
73ac106addSNikolay Haustov   Inst.addOperand(Opnd);
74ac106addSNikolay Haustov   return Opnd.isValid() ?
75ac106addSNikolay Haustov     MCDisassembler::Success :
76de56a890SStanislav Mekhanoshin     MCDisassembler::Fail;
77e1818af8STom Stellard }
78e1818af8STom Stellard 
79549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
80549c89d2SSam Kolton                                 uint16_t NameIdx) {
81549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
82549c89d2SSam Kolton   if (OpIdx != -1) {
83549c89d2SSam Kolton     auto I = MI.begin();
84549c89d2SSam Kolton     std::advance(I, OpIdx);
85549c89d2SSam Kolton     MI.insert(I, Op);
86549c89d2SSam Kolton   }
87549c89d2SSam Kolton   return OpIdx;
88549c89d2SSam Kolton }
89549c89d2SSam Kolton 
903381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
913381d7a2SSam Kolton                                        uint64_t Addr, const void *Decoder) {
923381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
933381d7a2SSam Kolton 
94efec1396SScott Linder   // Our branches take a simm16, but we need two extra bits to account for the
95efec1396SScott Linder   // factor of 4.
963381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
973381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
983381d7a2SSam Kolton 
993381d7a2SSam Kolton   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
1003381d7a2SSam Kolton     return MCDisassembler::Success;
1013381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
1023381d7a2SSam Kolton }
1033381d7a2SSam Kolton 
1045998baccSDmitry Preobrazhensky static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm,
1055998baccSDmitry Preobrazhensky                                      uint64_t Addr, const void *Decoder) {
1065998baccSDmitry Preobrazhensky   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1075998baccSDmitry Preobrazhensky   int64_t Offset;
1085998baccSDmitry Preobrazhensky   if (DAsm->isVI()) {         // VI supports 20-bit unsigned offsets.
1095998baccSDmitry Preobrazhensky     Offset = Imm & 0xFFFFF;
1105998baccSDmitry Preobrazhensky   } else {                    // GFX9+ supports 21-bit signed offsets.
1115998baccSDmitry Preobrazhensky     Offset = SignExtend64<21>(Imm);
1125998baccSDmitry Preobrazhensky   }
1135998baccSDmitry Preobrazhensky   return addOperand(Inst, MCOperand::createImm(Offset));
1145998baccSDmitry Preobrazhensky }
1155998baccSDmitry Preobrazhensky 
1160846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val,
1170846c125SStanislav Mekhanoshin                                   uint64_t Addr, const void *Decoder) {
1180846c125SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1190846c125SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeBoolReg(Val));
1200846c125SStanislav Mekhanoshin }
1210846c125SStanislav Mekhanoshin 
122363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \
123363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \
124ac106addSNikolay Haustov                                        unsigned Imm, \
125ac106addSNikolay Haustov                                        uint64_t /*Addr*/, \
126ac106addSNikolay Haustov                                        const void *Decoder) { \
127ac106addSNikolay Haustov   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
128363f47a2SSam Kolton   return addOperand(Inst, DAsm->DecoderName(Imm)); \
129e1818af8STom Stellard }
130e1818af8STom Stellard 
131363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
132363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
133e1818af8STom Stellard 
134363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
1356023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32)
136363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
137363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
13830fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128)
139e1818af8STom Stellard 
140363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
141363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
142363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
14391f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256)
14491f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512)
145e1818af8STom Stellard 
146363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
147363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
148ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
1496023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32)
150363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
151363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
152363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
153363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
154363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
155e1818af8STom Stellard 
15650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32)
15750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128)
15850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512)
15950d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024)
16050d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32)
16150d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64)
16250d7f464SStanislav Mekhanoshin 
1634bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
1644bd72361SMatt Arsenault                                          unsigned Imm,
1654bd72361SMatt Arsenault                                          uint64_t Addr,
1664bd72361SMatt Arsenault                                          const void *Decoder) {
1674bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1684bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1694bd72361SMatt Arsenault }
1704bd72361SMatt Arsenault 
1719be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
1729be7b0d4SMatt Arsenault                                          unsigned Imm,
1739be7b0d4SMatt Arsenault                                          uint64_t Addr,
1749be7b0d4SMatt Arsenault                                          const void *Decoder) {
1759be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1769be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1779be7b0d4SMatt Arsenault }
1789be7b0d4SMatt Arsenault 
1799e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst,
1809e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1819e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1829e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1839e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1849e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1859e77d0c6SStanislav Mekhanoshin }
1869e77d0c6SStanislav Mekhanoshin 
1879e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst,
1889e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1899e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1909e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1919e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1929e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm));
1939e77d0c6SStanislav Mekhanoshin }
1949e77d0c6SStanislav Mekhanoshin 
19550d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst,
19650d7f464SStanislav Mekhanoshin                                            unsigned Imm,
19750d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
19850d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
19950d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
20050d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512));
20150d7f464SStanislav Mekhanoshin }
20250d7f464SStanislav Mekhanoshin 
20350d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst,
20450d7f464SStanislav Mekhanoshin                                            unsigned Imm,
20550d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
20650d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
20750d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
20850d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512));
20950d7f464SStanislav Mekhanoshin }
21050d7f464SStanislav Mekhanoshin 
21150d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst,
21250d7f464SStanislav Mekhanoshin                                             unsigned Imm,
21350d7f464SStanislav Mekhanoshin                                             uint64_t Addr,
21450d7f464SStanislav Mekhanoshin                                             const void *Decoder) {
21550d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
21650d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512));
21750d7f464SStanislav Mekhanoshin }
21850d7f464SStanislav Mekhanoshin 
2199e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst,
2209e77d0c6SStanislav Mekhanoshin                                           unsigned Imm,
2219e77d0c6SStanislav Mekhanoshin                                           uint64_t Addr,
2229e77d0c6SStanislav Mekhanoshin                                           const void *Decoder) {
2239e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
2249e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm));
2259e77d0c6SStanislav Mekhanoshin }
2269e77d0c6SStanislav Mekhanoshin 
22750d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst,
22850d7f464SStanislav Mekhanoshin                                          unsigned Imm,
22950d7f464SStanislav Mekhanoshin                                          uint64_t Addr,
23050d7f464SStanislav Mekhanoshin                                          const void *Decoder) {
23150d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
23250d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm));
23350d7f464SStanislav Mekhanoshin }
23450d7f464SStanislav Mekhanoshin 
235549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
236549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
237363f47a2SSam Kolton 
238549c89d2SSam Kolton DECODE_SDWA(Src32)
239549c89d2SSam Kolton DECODE_SDWA(Src16)
240549c89d2SSam Kolton DECODE_SDWA(VopcDst)
241363f47a2SSam Kolton 
242e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
243e1818af8STom Stellard 
244e1818af8STom Stellard //===----------------------------------------------------------------------===//
245e1818af8STom Stellard //
246e1818af8STom Stellard //===----------------------------------------------------------------------===//
247e1818af8STom Stellard 
2481048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
2491048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
2501048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
2511048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
252ac106addSNikolay Haustov   return Res;
253ac106addSNikolay Haustov }
254ac106addSNikolay Haustov 
255ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
256ac106addSNikolay Haustov                                                MCInst &MI,
257ac106addSNikolay Haustov                                                uint64_t Inst,
258ac106addSNikolay Haustov                                                uint64_t Address) const {
259ac106addSNikolay Haustov   assert(MI.getOpcode() == 0);
260ac106addSNikolay Haustov   assert(MI.getNumOperands() == 0);
261ac106addSNikolay Haustov   MCInst TmpInst;
262ce941c9cSDmitry Preobrazhensky   HasLiteral = false;
263ac106addSNikolay Haustov   const auto SavedBytes = Bytes;
264ac106addSNikolay Haustov   if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
265ac106addSNikolay Haustov     MI = TmpInst;
266ac106addSNikolay Haustov     return MCDisassembler::Success;
267ac106addSNikolay Haustov   }
268ac106addSNikolay Haustov   Bytes = SavedBytes;
269ac106addSNikolay Haustov   return MCDisassembler::Fail;
270ac106addSNikolay Haustov }
271ac106addSNikolay Haustov 
272245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) {
273245b5ba3SStanislav Mekhanoshin   using namespace llvm::AMDGPU::DPP;
274245b5ba3SStanislav Mekhanoshin   int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi);
275245b5ba3SStanislav Mekhanoshin   assert(FiIdx != -1);
276245b5ba3SStanislav Mekhanoshin   if ((unsigned)FiIdx >= MI.getNumOperands())
277245b5ba3SStanislav Mekhanoshin     return false;
278245b5ba3SStanislav Mekhanoshin   unsigned Fi = MI.getOperand(FiIdx).getImm();
279245b5ba3SStanislav Mekhanoshin   return Fi == DPP8_FI_0 || Fi == DPP8_FI_1;
280245b5ba3SStanislav Mekhanoshin }
281245b5ba3SStanislav Mekhanoshin 
282e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
283ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
284e1818af8STom Stellard                                                 uint64_t Address,
285e1818af8STom Stellard                                                 raw_ostream &CS) const {
286e1818af8STom Stellard   CommentStream = &CS;
287549c89d2SSam Kolton   bool IsSDWA = false;
288e1818af8STom Stellard 
289ca64ef20SMatt Arsenault   unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size());
290ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
291161a158eSNikolay Haustov 
292ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
293ac106addSNikolay Haustov   do {
294824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
295ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
2961048fb18SSam Kolton 
297c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
298c9bdcb75SSam Kolton     // encodings
2991048fb18SSam Kolton     if (Bytes.size() >= 8) {
3001048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
301245b5ba3SStanislav Mekhanoshin 
3029ee272f1SStanislav Mekhanoshin       if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
3039ee272f1SStanislav Mekhanoshin         Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address);
3049ee272f1SStanislav Mekhanoshin         if (Res) {
3059ee272f1SStanislav Mekhanoshin           if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8)
3069ee272f1SStanislav Mekhanoshin               == -1)
3079ee272f1SStanislav Mekhanoshin             break;
3089ee272f1SStanislav Mekhanoshin           if (convertDPP8Inst(MI) == MCDisassembler::Success)
3099ee272f1SStanislav Mekhanoshin             break;
3109ee272f1SStanislav Mekhanoshin           MI = MCInst(); // clear
3119ee272f1SStanislav Mekhanoshin         }
3129ee272f1SStanislav Mekhanoshin       }
3139ee272f1SStanislav Mekhanoshin 
314245b5ba3SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address);
315245b5ba3SStanislav Mekhanoshin       if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
316245b5ba3SStanislav Mekhanoshin         break;
317245b5ba3SStanislav Mekhanoshin 
318245b5ba3SStanislav Mekhanoshin       MI = MCInst(); // clear
319245b5ba3SStanislav Mekhanoshin 
3201048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
3211048fb18SSam Kolton       if (Res) break;
322c9bdcb75SSam Kolton 
323c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
324549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
325363f47a2SSam Kolton 
326363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
327549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
3280905870fSChangpeng Fang 
3298f3da70eSStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address);
3308f3da70eSStanislav Mekhanoshin       if (Res) { IsSDWA = true;  break; }
3318f3da70eSStanislav Mekhanoshin 
3320905870fSChangpeng Fang       if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
3330905870fSChangpeng Fang         Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
3340084adc5SMatt Arsenault         if (Res)
3350084adc5SMatt Arsenault           break;
3360084adc5SMatt Arsenault       }
3370084adc5SMatt Arsenault 
3380084adc5SMatt Arsenault       // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
3390084adc5SMatt Arsenault       // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
3400084adc5SMatt Arsenault       // table first so we print the correct name.
3410084adc5SMatt Arsenault       if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
3420084adc5SMatt Arsenault         Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
3430084adc5SMatt Arsenault         if (Res)
3440084adc5SMatt Arsenault           break;
3450905870fSChangpeng Fang       }
3461048fb18SSam Kolton     }
3471048fb18SSam Kolton 
3481048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
3491048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
3501048fb18SSam Kolton 
3511048fb18SSam Kolton     // Try decode 32-bit instruction
352ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3531048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
3545182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address);
355ac106addSNikolay Haustov     if (Res) break;
356e1818af8STom Stellard 
357ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
358ac106addSNikolay Haustov     if (Res) break;
359ac106addSNikolay Haustov 
360a0342dc9SDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
361a0342dc9SDmitry Preobrazhensky     if (Res) break;
362a0342dc9SDmitry Preobrazhensky 
3639ee272f1SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
3649ee272f1SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address);
3659ee272f1SStanislav Mekhanoshin       if (Res) break;
3669ee272f1SStanislav Mekhanoshin     }
3679ee272f1SStanislav Mekhanoshin 
3688f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address);
3698f3da70eSStanislav Mekhanoshin     if (Res) break;
3708f3da70eSStanislav Mekhanoshin 
371ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3721048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
3735182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address);
374ac106addSNikolay Haustov     if (Res) break;
375ac106addSNikolay Haustov 
376ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
3771e32550dSDmitry Preobrazhensky     if (Res) break;
3781e32550dSDmitry Preobrazhensky 
3791e32550dSDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
3808f3da70eSStanislav Mekhanoshin     if (Res) break;
3818f3da70eSStanislav Mekhanoshin 
3828f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address);
383ac106addSNikolay Haustov   } while (false);
384ac106addSNikolay Haustov 
385678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
3868f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
3878f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 ||
388603a43fcSKonstantin Zhuravlyov               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ||
3898f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi ||
3908f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 ||
3918f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) {
392678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
393549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
394678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
395678e111eSMatt Arsenault   }
396678e111eSMatt Arsenault 
397cad7fa85SMatt Arsenault   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
398692560dcSStanislav Mekhanoshin     int VAddr0Idx =
399692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
400692560dcSStanislav Mekhanoshin     int RsrcIdx =
401692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
402692560dcSStanislav Mekhanoshin     unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1;
403692560dcSStanislav Mekhanoshin     if (VAddr0Idx >= 0 && NSAArgs > 0) {
404692560dcSStanislav Mekhanoshin       unsigned NSAWords = (NSAArgs + 3) / 4;
405692560dcSStanislav Mekhanoshin       if (Bytes.size() < 4 * NSAWords) {
406692560dcSStanislav Mekhanoshin         Res = MCDisassembler::Fail;
407692560dcSStanislav Mekhanoshin       } else {
408692560dcSStanislav Mekhanoshin         for (unsigned i = 0; i < NSAArgs; ++i) {
409692560dcSStanislav Mekhanoshin           MI.insert(MI.begin() + VAddr0Idx + 1 + i,
410692560dcSStanislav Mekhanoshin                     decodeOperand_VGPR_32(Bytes[i]));
411692560dcSStanislav Mekhanoshin         }
412692560dcSStanislav Mekhanoshin         Bytes = Bytes.slice(4 * NSAWords);
413692560dcSStanislav Mekhanoshin       }
414692560dcSStanislav Mekhanoshin     }
415692560dcSStanislav Mekhanoshin 
416692560dcSStanislav Mekhanoshin     if (Res)
417cad7fa85SMatt Arsenault       Res = convertMIMGInst(MI);
418cad7fa85SMatt Arsenault   }
419cad7fa85SMatt Arsenault 
420549c89d2SSam Kolton   if (Res && IsSDWA)
421549c89d2SSam Kolton     Res = convertSDWAInst(MI);
422549c89d2SSam Kolton 
4238f3da70eSStanislav Mekhanoshin   int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4248f3da70eSStanislav Mekhanoshin                                               AMDGPU::OpName::vdst_in);
4258f3da70eSStanislav Mekhanoshin   if (VDstIn_Idx != -1) {
4268f3da70eSStanislav Mekhanoshin     int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx,
4278f3da70eSStanislav Mekhanoshin                            MCOI::OperandConstraint::TIED_TO);
4288f3da70eSStanislav Mekhanoshin     if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx ||
4298f3da70eSStanislav Mekhanoshin          !MI.getOperand(VDstIn_Idx).isReg() ||
4308f3da70eSStanislav Mekhanoshin          MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) {
4318f3da70eSStanislav Mekhanoshin       if (MI.getNumOperands() > (unsigned)VDstIn_Idx)
4328f3da70eSStanislav Mekhanoshin         MI.erase(&MI.getOperand(VDstIn_Idx));
4338f3da70eSStanislav Mekhanoshin       insertNamedMCOperand(MI,
4348f3da70eSStanislav Mekhanoshin         MCOperand::createReg(MI.getOperand(Tied).getReg()),
4358f3da70eSStanislav Mekhanoshin         AMDGPU::OpName::vdst_in);
4368f3da70eSStanislav Mekhanoshin     }
4378f3da70eSStanislav Mekhanoshin   }
4388f3da70eSStanislav Mekhanoshin 
4397116e896STim Corringham   // if the opcode was not recognized we'll assume a Size of 4 bytes
4407116e896STim Corringham   // (unless there are fewer bytes left)
4417116e896STim Corringham   Size = Res ? (MaxInstBytesNum - Bytes.size())
4427116e896STim Corringham              : std::min((size_t)4, Bytes_.size());
443ac106addSNikolay Haustov   return Res;
444161a158eSNikolay Haustov }
445e1818af8STom Stellard 
446549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
4478f3da70eSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
4488f3da70eSStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
449549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
450549c89d2SSam Kolton       // VOPC - insert clamp
451549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
452549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
453549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
454549c89d2SSam Kolton     if (SDst != -1) {
455549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
456ac2b0264SDmitry Preobrazhensky       insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
457549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
458549c89d2SSam Kolton     } else {
459549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
460549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
461549c89d2SSam Kolton     }
462549c89d2SSam Kolton   }
463549c89d2SSam Kolton   return MCDisassembler::Success;
464549c89d2SSam Kolton }
465549c89d2SSam Kolton 
466245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const {
467245b5ba3SStanislav Mekhanoshin   unsigned Opc = MI.getOpcode();
468245b5ba3SStanislav Mekhanoshin   unsigned DescNumOps = MCII->get(Opc).getNumOperands();
469245b5ba3SStanislav Mekhanoshin 
470245b5ba3SStanislav Mekhanoshin   // Insert dummy unused src modifiers.
471245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
472245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1)
473245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
474245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src0_modifiers);
475245b5ba3SStanislav Mekhanoshin 
476245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
477245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1)
478245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
479245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src1_modifiers);
480245b5ba3SStanislav Mekhanoshin 
481245b5ba3SStanislav Mekhanoshin   return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail;
482245b5ba3SStanislav Mekhanoshin }
483245b5ba3SStanislav Mekhanoshin 
484692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about
485692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it
486692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so.
487cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
488da4a7c01SDmitry Preobrazhensky 
4890b4eb1eaSDmitry Preobrazhensky   int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4900b4eb1eaSDmitry Preobrazhensky                                            AMDGPU::OpName::vdst);
4910b4eb1eaSDmitry Preobrazhensky 
492cad7fa85SMatt Arsenault   int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
493cad7fa85SMatt Arsenault                                             AMDGPU::OpName::vdata);
494692560dcSStanislav Mekhanoshin   int VAddr0Idx =
495692560dcSStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
496cad7fa85SMatt Arsenault   int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
497cad7fa85SMatt Arsenault                                             AMDGPU::OpName::dmask);
4980b4eb1eaSDmitry Preobrazhensky 
4990a1ff464SDmitry Preobrazhensky   int TFEIdx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
5000a1ff464SDmitry Preobrazhensky                                             AMDGPU::OpName::tfe);
501f2674319SNicolai Haehnle   int D16Idx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
502f2674319SNicolai Haehnle                                             AMDGPU::OpName::d16);
5030a1ff464SDmitry Preobrazhensky 
5040b4eb1eaSDmitry Preobrazhensky   assert(VDataIdx != -1);
50591f503c3SStanislav Mekhanoshin   if (DMaskIdx == -1 || TFEIdx == -1) {// intersect_ray
50691f503c3SStanislav Mekhanoshin     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) {
50791f503c3SStanislav Mekhanoshin       assert(MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_sa ||
50891f503c3SStanislav Mekhanoshin              MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_nsa ||
50991f503c3SStanislav Mekhanoshin              MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_sa ||
51091f503c3SStanislav Mekhanoshin              MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_nsa);
51191f503c3SStanislav Mekhanoshin       addOperand(MI, MCOperand::createImm(1));
51291f503c3SStanislav Mekhanoshin     }
51391f503c3SStanislav Mekhanoshin     return MCDisassembler::Success;
51491f503c3SStanislav Mekhanoshin   }
5150b4eb1eaSDmitry Preobrazhensky 
516692560dcSStanislav Mekhanoshin   const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode());
517da4a7c01SDmitry Preobrazhensky   bool IsAtomic = (VDstIdx != -1);
518f2674319SNicolai Haehnle   bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4;
5190b4eb1eaSDmitry Preobrazhensky 
520692560dcSStanislav Mekhanoshin   bool IsNSA = false;
521692560dcSStanislav Mekhanoshin   unsigned AddrSize = Info->VAddrDwords;
522cad7fa85SMatt Arsenault 
523692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
524692560dcSStanislav Mekhanoshin     unsigned DimIdx =
525692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim);
526692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
527692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode);
528692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGDimInfo *Dim =
529692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm());
530692560dcSStanislav Mekhanoshin 
531692560dcSStanislav Mekhanoshin     AddrSize = BaseOpcode->NumExtraArgs +
532692560dcSStanislav Mekhanoshin                (BaseOpcode->Gradients ? Dim->NumGradients : 0) +
533692560dcSStanislav Mekhanoshin                (BaseOpcode->Coordinates ? Dim->NumCoords : 0) +
534692560dcSStanislav Mekhanoshin                (BaseOpcode->LodOrClampOrMip ? 1 : 0);
535692560dcSStanislav Mekhanoshin     IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA;
536692560dcSStanislav Mekhanoshin     if (!IsNSA) {
537692560dcSStanislav Mekhanoshin       if (AddrSize > 8)
538692560dcSStanislav Mekhanoshin         AddrSize = 16;
539692560dcSStanislav Mekhanoshin       else if (AddrSize > 4)
540692560dcSStanislav Mekhanoshin         AddrSize = 8;
541692560dcSStanislav Mekhanoshin     } else {
542692560dcSStanislav Mekhanoshin       if (AddrSize > Info->VAddrDwords) {
543692560dcSStanislav Mekhanoshin         // The NSA encoding does not contain enough operands for the combination
544692560dcSStanislav Mekhanoshin         // of base opcode / dimension. Should this be an error?
5450a1ff464SDmitry Preobrazhensky         return MCDisassembler::Success;
546692560dcSStanislav Mekhanoshin       }
547692560dcSStanislav Mekhanoshin     }
548692560dcSStanislav Mekhanoshin   }
549692560dcSStanislav Mekhanoshin 
550692560dcSStanislav Mekhanoshin   unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
551692560dcSStanislav Mekhanoshin   unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u);
5520a1ff464SDmitry Preobrazhensky 
553f2674319SNicolai Haehnle   bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm();
5540a1ff464SDmitry Preobrazhensky   if (D16 && AMDGPU::hasPackedD16(STI)) {
5550a1ff464SDmitry Preobrazhensky     DstSize = (DstSize + 1) / 2;
5560a1ff464SDmitry Preobrazhensky   }
5570a1ff464SDmitry Preobrazhensky 
5580a1ff464SDmitry Preobrazhensky   // FIXME: Add tfe support
5590a1ff464SDmitry Preobrazhensky   if (MI.getOperand(TFEIdx).getImm())
560cad7fa85SMatt Arsenault     return MCDisassembler::Success;
561cad7fa85SMatt Arsenault 
562692560dcSStanislav Mekhanoshin   if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords)
563f2674319SNicolai Haehnle     return MCDisassembler::Success;
564692560dcSStanislav Mekhanoshin 
565692560dcSStanislav Mekhanoshin   int NewOpcode =
566692560dcSStanislav Mekhanoshin       AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize);
5670ab200b6SNicolai Haehnle   if (NewOpcode == -1)
5680ab200b6SNicolai Haehnle     return MCDisassembler::Success;
5690b4eb1eaSDmitry Preobrazhensky 
570692560dcSStanislav Mekhanoshin   // Widen the register to the correct number of enabled channels.
571692560dcSStanislav Mekhanoshin   unsigned NewVdata = AMDGPU::NoRegister;
572692560dcSStanislav Mekhanoshin   if (DstSize != Info->VDataDwords) {
573692560dcSStanislav Mekhanoshin     auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
574cad7fa85SMatt Arsenault 
5750b4eb1eaSDmitry Preobrazhensky     // Get first subregister of VData
576cad7fa85SMatt Arsenault     unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
5770b4eb1eaSDmitry Preobrazhensky     unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
5780b4eb1eaSDmitry Preobrazhensky     Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
5790b4eb1eaSDmitry Preobrazhensky 
580692560dcSStanislav Mekhanoshin     NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
581692560dcSStanislav Mekhanoshin                                        &MRI.getRegClass(DataRCID));
582cad7fa85SMatt Arsenault     if (NewVdata == AMDGPU::NoRegister) {
583cad7fa85SMatt Arsenault       // It's possible to encode this such that the low register + enabled
584cad7fa85SMatt Arsenault       // components exceeds the register count.
585cad7fa85SMatt Arsenault       return MCDisassembler::Success;
586cad7fa85SMatt Arsenault     }
587692560dcSStanislav Mekhanoshin   }
588692560dcSStanislav Mekhanoshin 
589692560dcSStanislav Mekhanoshin   unsigned NewVAddr0 = AMDGPU::NoRegister;
590692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA &&
591692560dcSStanislav Mekhanoshin       AddrSize != Info->VAddrDwords) {
592692560dcSStanislav Mekhanoshin     unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg();
593692560dcSStanislav Mekhanoshin     unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0);
594692560dcSStanislav Mekhanoshin     VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0;
595692560dcSStanislav Mekhanoshin 
596692560dcSStanislav Mekhanoshin     auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass;
597692560dcSStanislav Mekhanoshin     NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0,
598692560dcSStanislav Mekhanoshin                                         &MRI.getRegClass(AddrRCID));
599692560dcSStanislav Mekhanoshin     if (NewVAddr0 == AMDGPU::NoRegister)
600692560dcSStanislav Mekhanoshin       return MCDisassembler::Success;
601692560dcSStanislav Mekhanoshin   }
602cad7fa85SMatt Arsenault 
603cad7fa85SMatt Arsenault   MI.setOpcode(NewOpcode);
604692560dcSStanislav Mekhanoshin 
605692560dcSStanislav Mekhanoshin   if (NewVdata != AMDGPU::NoRegister) {
606cad7fa85SMatt Arsenault     MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
6070b4eb1eaSDmitry Preobrazhensky 
608da4a7c01SDmitry Preobrazhensky     if (IsAtomic) {
6090b4eb1eaSDmitry Preobrazhensky       // Atomic operations have an additional operand (a copy of data)
6100b4eb1eaSDmitry Preobrazhensky       MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
6110b4eb1eaSDmitry Preobrazhensky     }
612692560dcSStanislav Mekhanoshin   }
613692560dcSStanislav Mekhanoshin 
614692560dcSStanislav Mekhanoshin   if (NewVAddr0 != AMDGPU::NoRegister) {
615692560dcSStanislav Mekhanoshin     MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0);
616692560dcSStanislav Mekhanoshin   } else if (IsNSA) {
617692560dcSStanislav Mekhanoshin     assert(AddrSize <= Info->VAddrDwords);
618692560dcSStanislav Mekhanoshin     MI.erase(MI.begin() + VAddr0Idx + AddrSize,
619692560dcSStanislav Mekhanoshin              MI.begin() + VAddr0Idx + Info->VAddrDwords);
620692560dcSStanislav Mekhanoshin   }
6210b4eb1eaSDmitry Preobrazhensky 
622cad7fa85SMatt Arsenault   return MCDisassembler::Success;
623cad7fa85SMatt Arsenault }
624cad7fa85SMatt Arsenault 
625ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
626ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
627ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
628e1818af8STom Stellard }
629e1818af8STom Stellard 
630ac106addSNikolay Haustov inline
631ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
632ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
633ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
634ac106addSNikolay Haustov 
635ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
636ac106addSNikolay Haustov   // return MCOperand::createError(V);
637ac106addSNikolay Haustov   return MCOperand();
638ac106addSNikolay Haustov }
639ac106addSNikolay Haustov 
640ac106addSNikolay Haustov inline
641ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
642ac2b0264SDmitry Preobrazhensky   return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
643ac106addSNikolay Haustov }
644ac106addSNikolay Haustov 
645ac106addSNikolay Haustov inline
646ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
647ac106addSNikolay Haustov                                                unsigned Val) const {
648ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
649ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
650ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
651ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
652ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
653ac106addSNikolay Haustov }
654ac106addSNikolay Haustov 
655ac106addSNikolay Haustov inline
656ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
657ac106addSNikolay Haustov                                                 unsigned Val) const {
658ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
659ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
660ac106addSNikolay Haustov   int shift = 0;
661ac106addSNikolay Haustov   switch (SRegClassID) {
662ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
663212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
664212a251cSArtem Tamazov     break;
665ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
666212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
667212a251cSArtem Tamazov     shift = 1;
668212a251cSArtem Tamazov     break;
669212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
670212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
671ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
672ac106addSNikolay Haustov   // this bundle?
67327134953SDmitry Preobrazhensky   case AMDGPU::SGPR_256RegClassID:
67427134953SDmitry Preobrazhensky   case AMDGPU::TTMP_256RegClassID:
675ac106addSNikolay Haustov     // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
676ac106addSNikolay Haustov   // this bundle?
67727134953SDmitry Preobrazhensky   case AMDGPU::SGPR_512RegClassID:
67827134953SDmitry Preobrazhensky   case AMDGPU::TTMP_512RegClassID:
679212a251cSArtem Tamazov     shift = 2;
680212a251cSArtem Tamazov     break;
681ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
682ac106addSNikolay Haustov   // this bundle?
683212a251cSArtem Tamazov   default:
68492b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
685ac106addSNikolay Haustov   }
68692b355b1SMatt Arsenault 
68792b355b1SMatt Arsenault   if (Val % (1 << shift)) {
688ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
689ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
69092b355b1SMatt Arsenault   }
69192b355b1SMatt Arsenault 
692ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
693ac106addSNikolay Haustov }
694ac106addSNikolay Haustov 
695ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
696212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
697ac106addSNikolay Haustov }
698ac106addSNikolay Haustov 
699ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
700212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
701ac106addSNikolay Haustov }
702ac106addSNikolay Haustov 
70330fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
70430fc5239SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val);
70530fc5239SDmitry Preobrazhensky }
70630fc5239SDmitry Preobrazhensky 
7074bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
7084bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
7094bd72361SMatt Arsenault }
7104bd72361SMatt Arsenault 
7119be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
7129be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
7139be7b0d4SMatt Arsenault }
7149be7b0d4SMatt Arsenault 
715ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
716cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
717cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
718cb540bc0SMatt Arsenault   // high bit.
719cb540bc0SMatt Arsenault   Val &= 255;
720cb540bc0SMatt Arsenault 
721ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
722ac106addSNikolay Haustov }
723ac106addSNikolay Haustov 
7246023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const {
7256023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
7266023d599SDmitry Preobrazhensky }
7276023d599SDmitry Preobrazhensky 
7289e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const {
7299e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255);
7309e77d0c6SStanislav Mekhanoshin }
7319e77d0c6SStanislav Mekhanoshin 
7329e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const {
7339e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255);
7349e77d0c6SStanislav Mekhanoshin }
7359e77d0c6SStanislav Mekhanoshin 
7369e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const {
7379e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255);
7389e77d0c6SStanislav Mekhanoshin }
7399e77d0c6SStanislav Mekhanoshin 
7409e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const {
7419e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255);
7429e77d0c6SStanislav Mekhanoshin }
7439e77d0c6SStanislav Mekhanoshin 
7449e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const {
7459e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW32, Val);
7469e77d0c6SStanislav Mekhanoshin }
7479e77d0c6SStanislav Mekhanoshin 
7489e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const {
7499e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW64, Val);
7509e77d0c6SStanislav Mekhanoshin }
7519e77d0c6SStanislav Mekhanoshin 
752ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
753ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
754ac106addSNikolay Haustov }
755ac106addSNikolay Haustov 
756ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
757ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
758ac106addSNikolay Haustov }
759ac106addSNikolay Haustov 
760ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
761ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
762ac106addSNikolay Haustov }
763ac106addSNikolay Haustov 
7649e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const {
7659e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_256RegClassID, Val);
7669e77d0c6SStanislav Mekhanoshin }
7679e77d0c6SStanislav Mekhanoshin 
7689e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const {
7699e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_512RegClassID, Val);
7709e77d0c6SStanislav Mekhanoshin }
7719e77d0c6SStanislav Mekhanoshin 
772ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
773ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
774ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
775ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
776212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
777ac106addSNikolay Haustov }
778ac106addSNikolay Haustov 
779640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
780640c44b8SMatt Arsenault   unsigned Val) const {
781640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
78238e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
78338e496b1SArtem Tamazov }
78438e496b1SArtem Tamazov 
785ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
786ca7b0a17SMatt Arsenault   unsigned Val) const {
787ca7b0a17SMatt Arsenault   // SReg_32_XM0 is SReg_32 without EXEC_HI
788ca7b0a17SMatt Arsenault   return decodeOperand_SReg_32(Val);
789ca7b0a17SMatt Arsenault }
790ca7b0a17SMatt Arsenault 
7916023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const {
7926023d599SDmitry Preobrazhensky   // table-gen generated disassembler doesn't care about operand types
7936023d599SDmitry Preobrazhensky   // leaving only registry class so SSrc_32 operand turns into SReg_32
7946023d599SDmitry Preobrazhensky   // and therefore we accept immediates and literals here as well
7956023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
7966023d599SDmitry Preobrazhensky }
7976023d599SDmitry Preobrazhensky 
798ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
799640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
800640c44b8SMatt Arsenault }
801640c44b8SMatt Arsenault 
802640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
803212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
804ac106addSNikolay Haustov }
805ac106addSNikolay Haustov 
806ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
807212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
808ac106addSNikolay Haustov }
809ac106addSNikolay Haustov 
810ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
81127134953SDmitry Preobrazhensky   return decodeDstOp(OPW256, Val);
812ac106addSNikolay Haustov }
813ac106addSNikolay Haustov 
814ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
81527134953SDmitry Preobrazhensky   return decodeDstOp(OPW512, Val);
816ac106addSNikolay Haustov }
817ac106addSNikolay Haustov 
818ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
819ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
820ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
821ac106addSNikolay Haustov   // ToDo: deal with float/double constants
822ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
823ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
824ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
825ac106addSNikolay Haustov                         Twine(Bytes.size()));
826ce941c9cSDmitry Preobrazhensky     }
827ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
828ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
829ce941c9cSDmitry Preobrazhensky   }
830ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
831ac106addSNikolay Haustov }
832ac106addSNikolay Haustov 
833ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
834212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
835c8fbf6ffSEugene Zelenko 
836212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
837212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
838212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
839212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
840212a251cSArtem Tamazov       // Cast prevents negative overflow.
841ac106addSNikolay Haustov }
842ac106addSNikolay Haustov 
8434bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
8444bd72361SMatt Arsenault   switch (Imm) {
8454bd72361SMatt Arsenault   case 240:
8464bd72361SMatt Arsenault     return FloatToBits(0.5f);
8474bd72361SMatt Arsenault   case 241:
8484bd72361SMatt Arsenault     return FloatToBits(-0.5f);
8494bd72361SMatt Arsenault   case 242:
8504bd72361SMatt Arsenault     return FloatToBits(1.0f);
8514bd72361SMatt Arsenault   case 243:
8524bd72361SMatt Arsenault     return FloatToBits(-1.0f);
8534bd72361SMatt Arsenault   case 244:
8544bd72361SMatt Arsenault     return FloatToBits(2.0f);
8554bd72361SMatt Arsenault   case 245:
8564bd72361SMatt Arsenault     return FloatToBits(-2.0f);
8574bd72361SMatt Arsenault   case 246:
8584bd72361SMatt Arsenault     return FloatToBits(4.0f);
8594bd72361SMatt Arsenault   case 247:
8604bd72361SMatt Arsenault     return FloatToBits(-4.0f);
8614bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8624bd72361SMatt Arsenault     return 0x3e22f983;
8634bd72361SMatt Arsenault   default:
8644bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8654bd72361SMatt Arsenault   }
8664bd72361SMatt Arsenault }
8674bd72361SMatt Arsenault 
8684bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
8694bd72361SMatt Arsenault   switch (Imm) {
8704bd72361SMatt Arsenault   case 240:
8714bd72361SMatt Arsenault     return DoubleToBits(0.5);
8724bd72361SMatt Arsenault   case 241:
8734bd72361SMatt Arsenault     return DoubleToBits(-0.5);
8744bd72361SMatt Arsenault   case 242:
8754bd72361SMatt Arsenault     return DoubleToBits(1.0);
8764bd72361SMatt Arsenault   case 243:
8774bd72361SMatt Arsenault     return DoubleToBits(-1.0);
8784bd72361SMatt Arsenault   case 244:
8794bd72361SMatt Arsenault     return DoubleToBits(2.0);
8804bd72361SMatt Arsenault   case 245:
8814bd72361SMatt Arsenault     return DoubleToBits(-2.0);
8824bd72361SMatt Arsenault   case 246:
8834bd72361SMatt Arsenault     return DoubleToBits(4.0);
8844bd72361SMatt Arsenault   case 247:
8854bd72361SMatt Arsenault     return DoubleToBits(-4.0);
8864bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8874bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
8884bd72361SMatt Arsenault   default:
8894bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8904bd72361SMatt Arsenault   }
8914bd72361SMatt Arsenault }
8924bd72361SMatt Arsenault 
8934bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
8944bd72361SMatt Arsenault   switch (Imm) {
8954bd72361SMatt Arsenault   case 240:
8964bd72361SMatt Arsenault     return 0x3800;
8974bd72361SMatt Arsenault   case 241:
8984bd72361SMatt Arsenault     return 0xB800;
8994bd72361SMatt Arsenault   case 242:
9004bd72361SMatt Arsenault     return 0x3C00;
9014bd72361SMatt Arsenault   case 243:
9024bd72361SMatt Arsenault     return 0xBC00;
9034bd72361SMatt Arsenault   case 244:
9044bd72361SMatt Arsenault     return 0x4000;
9054bd72361SMatt Arsenault   case 245:
9064bd72361SMatt Arsenault     return 0xC000;
9074bd72361SMatt Arsenault   case 246:
9084bd72361SMatt Arsenault     return 0x4400;
9094bd72361SMatt Arsenault   case 247:
9104bd72361SMatt Arsenault     return 0xC400;
9114bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
9124bd72361SMatt Arsenault     return 0x3118;
9134bd72361SMatt Arsenault   default:
9144bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
9154bd72361SMatt Arsenault   }
9164bd72361SMatt Arsenault }
9174bd72361SMatt Arsenault 
9184bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
919212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
920212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
9214bd72361SMatt Arsenault 
922e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
9234bd72361SMatt Arsenault   switch (Width) {
9244bd72361SMatt Arsenault   case OPW32:
9259e77d0c6SStanislav Mekhanoshin   case OPW128: // splat constants
9269e77d0c6SStanislav Mekhanoshin   case OPW512:
9279e77d0c6SStanislav Mekhanoshin   case OPW1024:
9284bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
9294bd72361SMatt Arsenault   case OPW64:
9304bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
9314bd72361SMatt Arsenault   case OPW16:
9329be7b0d4SMatt Arsenault   case OPWV216:
9334bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
9344bd72361SMatt Arsenault   default:
9354bd72361SMatt Arsenault     llvm_unreachable("implement me");
936e1818af8STom Stellard   }
937e1818af8STom Stellard }
938e1818af8STom Stellard 
939212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
940e1818af8STom Stellard   using namespace AMDGPU;
941c8fbf6ffSEugene Zelenko 
942212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
943212a251cSArtem Tamazov   switch (Width) {
944212a251cSArtem Tamazov   default: // fall
9454bd72361SMatt Arsenault   case OPW32:
9464bd72361SMatt Arsenault   case OPW16:
9479be7b0d4SMatt Arsenault   case OPWV216:
9484bd72361SMatt Arsenault     return VGPR_32RegClassID;
949212a251cSArtem Tamazov   case OPW64: return VReg_64RegClassID;
950212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
951212a251cSArtem Tamazov   }
952212a251cSArtem Tamazov }
953212a251cSArtem Tamazov 
9549e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const {
9559e77d0c6SStanislav Mekhanoshin   using namespace AMDGPU;
9569e77d0c6SStanislav Mekhanoshin 
9579e77d0c6SStanislav Mekhanoshin   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
9589e77d0c6SStanislav Mekhanoshin   switch (Width) {
9599e77d0c6SStanislav Mekhanoshin   default: // fall
9609e77d0c6SStanislav Mekhanoshin   case OPW32:
9619e77d0c6SStanislav Mekhanoshin   case OPW16:
9629e77d0c6SStanislav Mekhanoshin   case OPWV216:
9639e77d0c6SStanislav Mekhanoshin     return AGPR_32RegClassID;
9649e77d0c6SStanislav Mekhanoshin   case OPW64: return AReg_64RegClassID;
9659e77d0c6SStanislav Mekhanoshin   case OPW128: return AReg_128RegClassID;
966d625b4b0SJay Foad   case OPW256: return AReg_256RegClassID;
9679e77d0c6SStanislav Mekhanoshin   case OPW512: return AReg_512RegClassID;
9689e77d0c6SStanislav Mekhanoshin   case OPW1024: return AReg_1024RegClassID;
9699e77d0c6SStanislav Mekhanoshin   }
9709e77d0c6SStanislav Mekhanoshin }
9719e77d0c6SStanislav Mekhanoshin 
9729e77d0c6SStanislav Mekhanoshin 
973212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
974212a251cSArtem Tamazov   using namespace AMDGPU;
975c8fbf6ffSEugene Zelenko 
976212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
977212a251cSArtem Tamazov   switch (Width) {
978212a251cSArtem Tamazov   default: // fall
9794bd72361SMatt Arsenault   case OPW32:
9804bd72361SMatt Arsenault   case OPW16:
9819be7b0d4SMatt Arsenault   case OPWV216:
9824bd72361SMatt Arsenault     return SGPR_32RegClassID;
983212a251cSArtem Tamazov   case OPW64: return SGPR_64RegClassID;
984212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
98527134953SDmitry Preobrazhensky   case OPW256: return SGPR_256RegClassID;
98627134953SDmitry Preobrazhensky   case OPW512: return SGPR_512RegClassID;
987212a251cSArtem Tamazov   }
988212a251cSArtem Tamazov }
989212a251cSArtem Tamazov 
990212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
991212a251cSArtem Tamazov   using namespace AMDGPU;
992c8fbf6ffSEugene Zelenko 
993212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
994212a251cSArtem Tamazov   switch (Width) {
995212a251cSArtem Tamazov   default: // fall
9964bd72361SMatt Arsenault   case OPW32:
9974bd72361SMatt Arsenault   case OPW16:
9989be7b0d4SMatt Arsenault   case OPWV216:
9994bd72361SMatt Arsenault     return TTMP_32RegClassID;
1000212a251cSArtem Tamazov   case OPW64: return TTMP_64RegClassID;
1001212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
100227134953SDmitry Preobrazhensky   case OPW256: return TTMP_256RegClassID;
100327134953SDmitry Preobrazhensky   case OPW512: return TTMP_512RegClassID;
1004212a251cSArtem Tamazov   }
1005212a251cSArtem Tamazov }
1006212a251cSArtem Tamazov 
1007ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
1008ac2b0264SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1009ac2b0264SDmitry Preobrazhensky 
101033d806a5SStanislav Mekhanoshin   unsigned TTmpMin =
101133d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN;
101233d806a5SStanislav Mekhanoshin   unsigned TTmpMax =
101333d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX;
1014ac2b0264SDmitry Preobrazhensky 
1015ac2b0264SDmitry Preobrazhensky   return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
1016ac2b0264SDmitry Preobrazhensky }
1017ac2b0264SDmitry Preobrazhensky 
1018212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
1019212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
1020c8fbf6ffSEugene Zelenko 
10219e77d0c6SStanislav Mekhanoshin   assert(Val < 1024); // enum10
10229e77d0c6SStanislav Mekhanoshin 
10239e77d0c6SStanislav Mekhanoshin   bool IsAGPR = Val & 512;
10249e77d0c6SStanislav Mekhanoshin   Val &= 511;
1025ac106addSNikolay Haustov 
1026212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
10279e77d0c6SStanislav Mekhanoshin     return createRegOperand(IsAGPR ? getAgprClassId(Width)
10289e77d0c6SStanislav Mekhanoshin                                    : getVgprClassId(Width), Val - VGPR_MIN);
1029212a251cSArtem Tamazov   }
1030b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
1031b49c3361SArtem Tamazov     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
1032212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
1033212a251cSArtem Tamazov   }
1034ac2b0264SDmitry Preobrazhensky 
1035ac2b0264SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
1036ac2b0264SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
1037ac2b0264SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
1038212a251cSArtem Tamazov   }
1039ac106addSNikolay Haustov 
1040212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
1041ac106addSNikolay Haustov     return decodeIntImmed(Val);
1042ac106addSNikolay Haustov 
1043212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
10444bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
1045ac106addSNikolay Haustov 
1046212a251cSArtem Tamazov   if (Val == LITERAL_CONST)
1047ac106addSNikolay Haustov     return decodeLiteralConstant();
1048ac106addSNikolay Haustov 
10494bd72361SMatt Arsenault   switch (Width) {
10504bd72361SMatt Arsenault   case OPW32:
10514bd72361SMatt Arsenault   case OPW16:
10529be7b0d4SMatt Arsenault   case OPWV216:
10534bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
10544bd72361SMatt Arsenault   case OPW64:
10554bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
10564bd72361SMatt Arsenault   default:
10574bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
10584bd72361SMatt Arsenault   }
1059ac106addSNikolay Haustov }
1060ac106addSNikolay Haustov 
106127134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
106227134953SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
106327134953SDmitry Preobrazhensky 
106427134953SDmitry Preobrazhensky   assert(Val < 128);
106527134953SDmitry Preobrazhensky   assert(Width == OPW256 || Width == OPW512);
106627134953SDmitry Preobrazhensky 
106727134953SDmitry Preobrazhensky   if (Val <= SGPR_MAX) {
106827134953SDmitry Preobrazhensky     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
106927134953SDmitry Preobrazhensky     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
107027134953SDmitry Preobrazhensky   }
107127134953SDmitry Preobrazhensky 
107227134953SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
107327134953SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
107427134953SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
107527134953SDmitry Preobrazhensky   }
107627134953SDmitry Preobrazhensky 
107727134953SDmitry Preobrazhensky   llvm_unreachable("unknown dst register");
107827134953SDmitry Preobrazhensky }
107927134953SDmitry Preobrazhensky 
1080ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
1081ac106addSNikolay Haustov   using namespace AMDGPU;
1082c8fbf6ffSEugene Zelenko 
1083e1818af8STom Stellard   switch (Val) {
1084ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR_LO);
1085ac2b0264SDmitry Preobrazhensky   case 103: return createRegOperand(FLAT_SCR_HI);
10863afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK_LO);
10873afbd825SDmitry Preobrazhensky   case 105: return createRegOperand(XNACK_MASK_HI);
1088ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
1089ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
1090137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA_LO);
1091137976faSDmitry Preobrazhensky   case 109: return createRegOperand(TBA_HI);
1092137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA_LO);
1093137976faSDmitry Preobrazhensky   case 111: return createRegOperand(TMA_HI);
1094ac106addSNikolay Haustov   case 124: return createRegOperand(M0);
109533d806a5SStanislav Mekhanoshin   case 125: return createRegOperand(SGPR_NULL);
1096ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
1097ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
1098a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
1099a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1100a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1101a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1102137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
11039111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
11049111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
11059111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1106942c273dSDmitry Preobrazhensky   case 254: return createRegOperand(LDS_DIRECT);
1107ac106addSNikolay Haustov   default: break;
1108e1818af8STom Stellard   }
1109ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1110e1818af8STom Stellard }
1111e1818af8STom Stellard 
1112ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
1113161a158eSNikolay Haustov   using namespace AMDGPU;
1114c8fbf6ffSEugene Zelenko 
1115161a158eSNikolay Haustov   switch (Val) {
1116ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR);
11173afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK);
1118ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
1119137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA);
1120137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA);
11219bd76367SDmitry Preobrazhensky   case 125: return createRegOperand(SGPR_NULL);
1122ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
1123137976faSDmitry Preobrazhensky   case 235: return createRegOperand(SRC_SHARED_BASE);
1124137976faSDmitry Preobrazhensky   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1125137976faSDmitry Preobrazhensky   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1126137976faSDmitry Preobrazhensky   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1127137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
11289111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
11299111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
11309111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1131ac106addSNikolay Haustov   default: break;
1132161a158eSNikolay Haustov   }
1133ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1134161a158eSNikolay Haustov }
1135161a158eSNikolay Haustov 
1136549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
11376b65f7c3SDmitry Preobrazhensky                                             const unsigned Val) const {
1138363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
11396b65f7c3SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1140363f47a2SSam Kolton 
114133d806a5SStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
114233d806a5SStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
1143da644c02SStanislav Mekhanoshin     // XXX: cast to int is needed to avoid stupid warning:
1144a179d25bSSam Kolton     // compare with unsigned is always true
1145da644c02SStanislav Mekhanoshin     if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) &&
1146363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
1147363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
1148363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
1149363f47a2SSam Kolton     }
1150363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
115133d806a5SStanislav Mekhanoshin         Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10
115233d806a5SStanislav Mekhanoshin                           : SDWA9EncValues::SRC_SGPR_MAX_SI)) {
1153363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
1154363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
1155363f47a2SSam Kolton     }
1156ac2b0264SDmitry Preobrazhensky     if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
1157ac2b0264SDmitry Preobrazhensky         Val <= SDWA9EncValues::SRC_TTMP_MAX) {
1158ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(Width),
1159ac2b0264SDmitry Preobrazhensky                                Val - SDWA9EncValues::SRC_TTMP_MIN);
1160ac2b0264SDmitry Preobrazhensky     }
1161363f47a2SSam Kolton 
11626b65f7c3SDmitry Preobrazhensky     const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
11636b65f7c3SDmitry Preobrazhensky 
11646b65f7c3SDmitry Preobrazhensky     if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
11656b65f7c3SDmitry Preobrazhensky       return decodeIntImmed(SVal);
11666b65f7c3SDmitry Preobrazhensky 
11676b65f7c3SDmitry Preobrazhensky     if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
11686b65f7c3SDmitry Preobrazhensky       return decodeFPImmed(Width, SVal);
11696b65f7c3SDmitry Preobrazhensky 
11706b65f7c3SDmitry Preobrazhensky     return decodeSpecialReg32(SVal);
1171549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
1172549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
1173549c89d2SSam Kolton   }
1174549c89d2SSam Kolton   llvm_unreachable("unsupported target");
1175363f47a2SSam Kolton }
1176363f47a2SSam Kolton 
1177549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
1178549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
1179363f47a2SSam Kolton }
1180363f47a2SSam Kolton 
1181549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
1182549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
1183363f47a2SSam Kolton }
1184363f47a2SSam Kolton 
1185549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
1186363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
1187363f47a2SSam Kolton 
118833d806a5SStanislav Mekhanoshin   assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
118933d806a5SStanislav Mekhanoshin           STI.getFeatureBits()[AMDGPU::FeatureGFX10]) &&
119033d806a5SStanislav Mekhanoshin          "SDWAVopcDst should be present only on GFX9+");
119133d806a5SStanislav Mekhanoshin 
1192ab4f2ea7SStanislav Mekhanoshin   bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64];
1193ab4f2ea7SStanislav Mekhanoshin 
1194363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
1195363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
1196ac2b0264SDmitry Preobrazhensky 
1197ac2b0264SDmitry Preobrazhensky     int TTmpIdx = getTTmpIdx(Val);
1198ac2b0264SDmitry Preobrazhensky     if (TTmpIdx >= 0) {
1199434d5925SDmitry Preobrazhensky       auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32);
1200434d5925SDmitry Preobrazhensky       return createSRegOperand(TTmpClsId, TTmpIdx);
120133d806a5SStanislav Mekhanoshin     } else if (Val > SGPR_MAX) {
1202ab4f2ea7SStanislav Mekhanoshin       return IsWave64 ? decodeSpecialReg64(Val)
1203ab4f2ea7SStanislav Mekhanoshin                       : decodeSpecialReg32(Val);
1204363f47a2SSam Kolton     } else {
1205ab4f2ea7SStanislav Mekhanoshin       return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val);
1206363f47a2SSam Kolton     }
1207363f47a2SSam Kolton   } else {
1208ab4f2ea7SStanislav Mekhanoshin     return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO);
1209363f47a2SSam Kolton   }
1210363f47a2SSam Kolton }
1211363f47a2SSam Kolton 
1212ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const {
1213ab4f2ea7SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ?
1214ab4f2ea7SStanislav Mekhanoshin     decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val);
1215ab4f2ea7SStanislav Mekhanoshin }
1216ab4f2ea7SStanislav Mekhanoshin 
1217ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const {
1218ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
1219ac2b0264SDmitry Preobrazhensky }
1220ac2b0264SDmitry Preobrazhensky 
1221ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const {
1222ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
1223ac2b0264SDmitry Preobrazhensky }
1224ac2b0264SDmitry Preobrazhensky 
122533d806a5SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX10() const {
122633d806a5SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureGFX10];
122733d806a5SStanislav Mekhanoshin }
122833d806a5SStanislav Mekhanoshin 
12293381d7a2SSam Kolton //===----------------------------------------------------------------------===//
1230*528057c1SRonak Chauhan // AMDGPU specific symbol handling
1231*528057c1SRonak Chauhan //===----------------------------------------------------------------------===//
1232*528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK)                                       \
1233*528057c1SRonak Chauhan   do {                                                                         \
1234*528057c1SRonak Chauhan     KdStream << Indent << DIRECTIVE " "                                        \
1235*528057c1SRonak Chauhan              << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n';           \
1236*528057c1SRonak Chauhan   } while (0)
1237*528057c1SRonak Chauhan 
1238*528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming)
1239*528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1(
1240*528057c1SRonak Chauhan     uint32_t FourByteBuffer, raw_string_ostream &KdStream) const {
1241*528057c1SRonak Chauhan   using namespace amdhsa;
1242*528057c1SRonak Chauhan   StringRef Indent = "\t";
1243*528057c1SRonak Chauhan 
1244*528057c1SRonak Chauhan   // We cannot accurately backward compute #VGPRs used from
1245*528057c1SRonak Chauhan   // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same
1246*528057c1SRonak Chauhan   // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we
1247*528057c1SRonak Chauhan   // simply calculate the inverse of what the assembler does.
1248*528057c1SRonak Chauhan 
1249*528057c1SRonak Chauhan   uint32_t GranulatedWorkitemVGPRCount =
1250*528057c1SRonak Chauhan       (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >>
1251*528057c1SRonak Chauhan       COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT;
1252*528057c1SRonak Chauhan 
1253*528057c1SRonak Chauhan   uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) *
1254*528057c1SRonak Chauhan                           AMDGPU::IsaInfo::getVGPREncodingGranule(&STI);
1255*528057c1SRonak Chauhan 
1256*528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n';
1257*528057c1SRonak Chauhan 
1258*528057c1SRonak Chauhan   // We cannot backward compute values used to calculate
1259*528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following
1260*528057c1SRonak Chauhan   // directives can't be computed:
1261*528057c1SRonak Chauhan   // .amdhsa_reserve_vcc
1262*528057c1SRonak Chauhan   // .amdhsa_reserve_flat_scratch
1263*528057c1SRonak Chauhan   // .amdhsa_reserve_xnack_mask
1264*528057c1SRonak Chauhan   // They take their respective default values if not specified in the assembly.
1265*528057c1SRonak Chauhan   //
1266*528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT
1267*528057c1SRonak Chauhan   //    = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK)
1268*528057c1SRonak Chauhan   //
1269*528057c1SRonak Chauhan   // We compute the inverse as though all directives apart from NEXT_FREE_SGPR
1270*528057c1SRonak Chauhan   // are set to 0. So while disassembling we consider that:
1271*528057c1SRonak Chauhan   //
1272*528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT
1273*528057c1SRonak Chauhan   //    = f(NEXT_FREE_SGPR + 0 + 0 + 0)
1274*528057c1SRonak Chauhan   //
1275*528057c1SRonak Chauhan   // The disassembler cannot recover the original values of those 3 directives.
1276*528057c1SRonak Chauhan 
1277*528057c1SRonak Chauhan   uint32_t GranulatedWavefrontSGPRCount =
1278*528057c1SRonak Chauhan       (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >>
1279*528057c1SRonak Chauhan       COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT;
1280*528057c1SRonak Chauhan 
1281*528057c1SRonak Chauhan   if (isGFX10() && GranulatedWavefrontSGPRCount)
1282*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1283*528057c1SRonak Chauhan 
1284*528057c1SRonak Chauhan   uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) *
1285*528057c1SRonak Chauhan                           AMDGPU::IsaInfo::getSGPREncodingGranule(&STI);
1286*528057c1SRonak Chauhan 
1287*528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n';
1288*528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n';
1289*528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n';
1290*528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n";
1291*528057c1SRonak Chauhan 
1292*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY)
1293*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1294*528057c1SRonak Chauhan 
1295*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_round_mode_32",
1296*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32);
1297*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64",
1298*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64);
1299*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32",
1300*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32);
1301*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64",
1302*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64);
1303*528057c1SRonak Chauhan 
1304*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV)
1305*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1306*528057c1SRonak Chauhan 
1307*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP);
1308*528057c1SRonak Chauhan 
1309*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE)
1310*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1311*528057c1SRonak Chauhan 
1312*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE);
1313*528057c1SRonak Chauhan 
1314*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY)
1315*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1316*528057c1SRonak Chauhan 
1317*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER)
1318*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1319*528057c1SRonak Chauhan 
1320*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL);
1321*528057c1SRonak Chauhan 
1322*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0)
1323*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1324*528057c1SRonak Chauhan 
1325*528057c1SRonak Chauhan   if (isGFX10()) {
1326*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode",
1327*528057c1SRonak Chauhan                     COMPUTE_PGM_RSRC1_WGP_MODE);
1328*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED);
1329*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS);
1330*528057c1SRonak Chauhan   }
1331*528057c1SRonak Chauhan   return MCDisassembler::Success;
1332*528057c1SRonak Chauhan }
1333*528057c1SRonak Chauhan 
1334*528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming)
1335*528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2(
1336*528057c1SRonak Chauhan     uint32_t FourByteBuffer, raw_string_ostream &KdStream) const {
1337*528057c1SRonak Chauhan   using namespace amdhsa;
1338*528057c1SRonak Chauhan   StringRef Indent = "\t";
1339*528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1340*528057c1SRonak Chauhan       ".amdhsa_system_sgpr_private_segment_wavefront_offset",
1341*528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_SGPR_PRIVATE_SEGMENT_WAVEFRONT_OFFSET);
1342*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x",
1343*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X);
1344*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y",
1345*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y);
1346*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z",
1347*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z);
1348*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info",
1349*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO);
1350*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id",
1351*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID);
1352*528057c1SRonak Chauhan 
1353*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH)
1354*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1355*528057c1SRonak Chauhan 
1356*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY)
1357*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1358*528057c1SRonak Chauhan 
1359*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE)
1360*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1361*528057c1SRonak Chauhan 
1362*528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1363*528057c1SRonak Chauhan       ".amdhsa_exception_fp_ieee_invalid_op",
1364*528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION);
1365*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src",
1366*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE);
1367*528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1368*528057c1SRonak Chauhan       ".amdhsa_exception_fp_ieee_div_zero",
1369*528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO);
1370*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow",
1371*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW);
1372*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow",
1373*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW);
1374*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact",
1375*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT);
1376*528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero",
1377*528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO);
1378*528057c1SRonak Chauhan 
1379*528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0)
1380*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1381*528057c1SRonak Chauhan 
1382*528057c1SRonak Chauhan   return MCDisassembler::Success;
1383*528057c1SRonak Chauhan }
1384*528057c1SRonak Chauhan 
1385*528057c1SRonak Chauhan #undef PRINT_DIRECTIVE
1386*528057c1SRonak Chauhan 
1387*528057c1SRonak Chauhan MCDisassembler::DecodeStatus
1388*528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective(
1389*528057c1SRonak Chauhan     DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes,
1390*528057c1SRonak Chauhan     raw_string_ostream &KdStream) const {
1391*528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK)                                       \
1392*528057c1SRonak Chauhan   do {                                                                         \
1393*528057c1SRonak Chauhan     KdStream << Indent << DIRECTIVE " "                                        \
1394*528057c1SRonak Chauhan              << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n';            \
1395*528057c1SRonak Chauhan   } while (0)
1396*528057c1SRonak Chauhan 
1397*528057c1SRonak Chauhan   uint16_t TwoByteBuffer = 0;
1398*528057c1SRonak Chauhan   uint32_t FourByteBuffer = 0;
1399*528057c1SRonak Chauhan   uint64_t EightByteBuffer = 0;
1400*528057c1SRonak Chauhan 
1401*528057c1SRonak Chauhan   StringRef ReservedBytes;
1402*528057c1SRonak Chauhan   StringRef Indent = "\t";
1403*528057c1SRonak Chauhan 
1404*528057c1SRonak Chauhan   assert(Bytes.size() == 64);
1405*528057c1SRonak Chauhan   DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8);
1406*528057c1SRonak Chauhan 
1407*528057c1SRonak Chauhan   switch (Cursor.tell()) {
1408*528057c1SRonak Chauhan   case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET:
1409*528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1410*528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer
1411*528057c1SRonak Chauhan              << '\n';
1412*528057c1SRonak Chauhan     return MCDisassembler::Success;
1413*528057c1SRonak Chauhan 
1414*528057c1SRonak Chauhan   case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET:
1415*528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1416*528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_private_segment_fixed_size "
1417*528057c1SRonak Chauhan              << FourByteBuffer << '\n';
1418*528057c1SRonak Chauhan     return MCDisassembler::Success;
1419*528057c1SRonak Chauhan 
1420*528057c1SRonak Chauhan   case amdhsa::RESERVED0_OFFSET:
1421*528057c1SRonak Chauhan     // 8 reserved bytes, must be 0.
1422*528057c1SRonak Chauhan     EightByteBuffer = DE.getU64(Cursor);
1423*528057c1SRonak Chauhan     if (EightByteBuffer) {
1424*528057c1SRonak Chauhan       return MCDisassembler::Fail;
1425*528057c1SRonak Chauhan     }
1426*528057c1SRonak Chauhan     return MCDisassembler::Success;
1427*528057c1SRonak Chauhan 
1428*528057c1SRonak Chauhan   case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET:
1429*528057c1SRonak Chauhan     // KERNEL_CODE_ENTRY_BYTE_OFFSET
1430*528057c1SRonak Chauhan     // So far no directive controls this for Code Object V3, so simply skip for
1431*528057c1SRonak Chauhan     // disassembly.
1432*528057c1SRonak Chauhan     DE.skip(Cursor, 8);
1433*528057c1SRonak Chauhan     return MCDisassembler::Success;
1434*528057c1SRonak Chauhan 
1435*528057c1SRonak Chauhan   case amdhsa::RESERVED1_OFFSET:
1436*528057c1SRonak Chauhan     // 20 reserved bytes, must be 0.
1437*528057c1SRonak Chauhan     ReservedBytes = DE.getBytes(Cursor, 20);
1438*528057c1SRonak Chauhan     for (int I = 0; I < 20; ++I) {
1439*528057c1SRonak Chauhan       if (ReservedBytes[I] != 0) {
1440*528057c1SRonak Chauhan         return MCDisassembler::Fail;
1441*528057c1SRonak Chauhan       }
1442*528057c1SRonak Chauhan     }
1443*528057c1SRonak Chauhan     return MCDisassembler::Success;
1444*528057c1SRonak Chauhan 
1445*528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC3_OFFSET:
1446*528057c1SRonak Chauhan     // COMPUTE_PGM_RSRC3
1447*528057c1SRonak Chauhan     //  - Only set for GFX10, GFX6-9 have this to be 0.
1448*528057c1SRonak Chauhan     //  - Currently no directives directly control this.
1449*528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1450*528057c1SRonak Chauhan     if (!isGFX10() && FourByteBuffer) {
1451*528057c1SRonak Chauhan       return MCDisassembler::Fail;
1452*528057c1SRonak Chauhan     }
1453*528057c1SRonak Chauhan     return MCDisassembler::Success;
1454*528057c1SRonak Chauhan 
1455*528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC1_OFFSET:
1456*528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1457*528057c1SRonak Chauhan     if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) ==
1458*528057c1SRonak Chauhan         MCDisassembler::Fail) {
1459*528057c1SRonak Chauhan       return MCDisassembler::Fail;
1460*528057c1SRonak Chauhan     }
1461*528057c1SRonak Chauhan     return MCDisassembler::Success;
1462*528057c1SRonak Chauhan 
1463*528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC2_OFFSET:
1464*528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1465*528057c1SRonak Chauhan     if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) ==
1466*528057c1SRonak Chauhan         MCDisassembler::Fail) {
1467*528057c1SRonak Chauhan       return MCDisassembler::Fail;
1468*528057c1SRonak Chauhan     }
1469*528057c1SRonak Chauhan     return MCDisassembler::Success;
1470*528057c1SRonak Chauhan 
1471*528057c1SRonak Chauhan   case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET:
1472*528057c1SRonak Chauhan     using namespace amdhsa;
1473*528057c1SRonak Chauhan     TwoByteBuffer = DE.getU16(Cursor);
1474*528057c1SRonak Chauhan 
1475*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer",
1476*528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER);
1477*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr",
1478*528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR);
1479*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr",
1480*528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR);
1481*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr",
1482*528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR);
1483*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id",
1484*528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID);
1485*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init",
1486*528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT);
1487*528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size",
1488*528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE);
1489*528057c1SRonak Chauhan 
1490*528057c1SRonak Chauhan     if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0)
1491*528057c1SRonak Chauhan       return MCDisassembler::Fail;
1492*528057c1SRonak Chauhan 
1493*528057c1SRonak Chauhan     // Reserved for GFX9
1494*528057c1SRonak Chauhan     if (isGFX9() &&
1495*528057c1SRonak Chauhan         (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) {
1496*528057c1SRonak Chauhan       return MCDisassembler::Fail;
1497*528057c1SRonak Chauhan     } else if (isGFX10()) {
1498*528057c1SRonak Chauhan       PRINT_DIRECTIVE(".amdhsa_wavefront_size32",
1499*528057c1SRonak Chauhan                       KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32);
1500*528057c1SRonak Chauhan     }
1501*528057c1SRonak Chauhan 
1502*528057c1SRonak Chauhan     if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1)
1503*528057c1SRonak Chauhan       return MCDisassembler::Fail;
1504*528057c1SRonak Chauhan 
1505*528057c1SRonak Chauhan     return MCDisassembler::Success;
1506*528057c1SRonak Chauhan 
1507*528057c1SRonak Chauhan   case amdhsa::RESERVED2_OFFSET:
1508*528057c1SRonak Chauhan     // 6 bytes from here are reserved, must be 0.
1509*528057c1SRonak Chauhan     ReservedBytes = DE.getBytes(Cursor, 6);
1510*528057c1SRonak Chauhan     for (int I = 0; I < 6; ++I) {
1511*528057c1SRonak Chauhan       if (ReservedBytes[I] != 0)
1512*528057c1SRonak Chauhan         return MCDisassembler::Fail;
1513*528057c1SRonak Chauhan     }
1514*528057c1SRonak Chauhan     return MCDisassembler::Success;
1515*528057c1SRonak Chauhan 
1516*528057c1SRonak Chauhan   default:
1517*528057c1SRonak Chauhan     llvm_unreachable("Unhandled index. Case statements cover everything.");
1518*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1519*528057c1SRonak Chauhan   }
1520*528057c1SRonak Chauhan #undef PRINT_DIRECTIVE
1521*528057c1SRonak Chauhan }
1522*528057c1SRonak Chauhan 
1523*528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor(
1524*528057c1SRonak Chauhan     StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const {
1525*528057c1SRonak Chauhan   // CP microcode requires the kernel descriptor to be 64 aligned.
1526*528057c1SRonak Chauhan   if (Bytes.size() != 64 || KdAddress % 64 != 0)
1527*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1528*528057c1SRonak Chauhan 
1529*528057c1SRonak Chauhan   std::string Kd;
1530*528057c1SRonak Chauhan   raw_string_ostream KdStream(Kd);
1531*528057c1SRonak Chauhan   KdStream << ".amdhsa_kernel " << KdName << '\n';
1532*528057c1SRonak Chauhan 
1533*528057c1SRonak Chauhan   DataExtractor::Cursor C(0);
1534*528057c1SRonak Chauhan   while (C && C.tell() < Bytes.size()) {
1535*528057c1SRonak Chauhan     MCDisassembler::DecodeStatus Status =
1536*528057c1SRonak Chauhan         decodeKernelDescriptorDirective(C, Bytes, KdStream);
1537*528057c1SRonak Chauhan 
1538*528057c1SRonak Chauhan     cantFail(C.takeError());
1539*528057c1SRonak Chauhan 
1540*528057c1SRonak Chauhan     if (Status == MCDisassembler::Fail)
1541*528057c1SRonak Chauhan       return MCDisassembler::Fail;
1542*528057c1SRonak Chauhan   }
1543*528057c1SRonak Chauhan   KdStream << ".end_amdhsa_kernel\n";
1544*528057c1SRonak Chauhan   outs() << KdStream.str();
1545*528057c1SRonak Chauhan   return MCDisassembler::Success;
1546*528057c1SRonak Chauhan }
1547*528057c1SRonak Chauhan 
1548*528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus>
1549*528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size,
1550*528057c1SRonak Chauhan                                   ArrayRef<uint8_t> Bytes, uint64_t Address,
1551*528057c1SRonak Chauhan                                   raw_ostream &CStream) const {
1552*528057c1SRonak Chauhan   // Right now only kernel descriptor needs to be handled.
1553*528057c1SRonak Chauhan   // We ignore all other symbols for target specific handling.
1554*528057c1SRonak Chauhan   // TODO:
1555*528057c1SRonak Chauhan   // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code
1556*528057c1SRonak Chauhan   // Object V2 and V3 when symbols are marked protected.
1557*528057c1SRonak Chauhan 
1558*528057c1SRonak Chauhan   // amd_kernel_code_t for Code Object V2.
1559*528057c1SRonak Chauhan   if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) {
1560*528057c1SRonak Chauhan     Size = 256;
1561*528057c1SRonak Chauhan     return MCDisassembler::Fail;
1562*528057c1SRonak Chauhan   }
1563*528057c1SRonak Chauhan 
1564*528057c1SRonak Chauhan   // Code Object V3 kernel descriptors.
1565*528057c1SRonak Chauhan   StringRef Name = Symbol.Name;
1566*528057c1SRonak Chauhan   if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) {
1567*528057c1SRonak Chauhan     Size = 64; // Size = 64 regardless of success or failure.
1568*528057c1SRonak Chauhan     return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address);
1569*528057c1SRonak Chauhan   }
1570*528057c1SRonak Chauhan   return None;
1571*528057c1SRonak Chauhan }
1572*528057c1SRonak Chauhan 
1573*528057c1SRonak Chauhan //===----------------------------------------------------------------------===//
15743381d7a2SSam Kolton // AMDGPUSymbolizer
15753381d7a2SSam Kolton //===----------------------------------------------------------------------===//
15763381d7a2SSam Kolton 
15773381d7a2SSam Kolton // Try to find symbol name for specified label
15783381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
15793381d7a2SSam Kolton                                 raw_ostream &/*cStream*/, int64_t Value,
15803381d7a2SSam Kolton                                 uint64_t /*Address*/, bool IsBranch,
15813381d7a2SSam Kolton                                 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
15823381d7a2SSam Kolton 
15833381d7a2SSam Kolton   if (!IsBranch) {
15843381d7a2SSam Kolton     return false;
15853381d7a2SSam Kolton   }
15863381d7a2SSam Kolton 
15873381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
1588b1c3b22bSNicolai Haehnle   if (!Symbols)
1589b1c3b22bSNicolai Haehnle     return false;
1590b1c3b22bSNicolai Haehnle 
15913381d7a2SSam Kolton   auto Result = std::find_if(Symbols->begin(), Symbols->end(),
15923381d7a2SSam Kolton                              [Value](const SymbolInfoTy& Val) {
159309d26b79Sdiggerlin                                 return Val.Addr == static_cast<uint64_t>(Value)
159409d26b79Sdiggerlin                                     && Val.Type == ELF::STT_NOTYPE;
15953381d7a2SSam Kolton                              });
15963381d7a2SSam Kolton   if (Result != Symbols->end()) {
159709d26b79Sdiggerlin     auto *Sym = Ctx.getOrCreateSymbol(Result->Name);
15983381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
15993381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
16003381d7a2SSam Kolton     return true;
16013381d7a2SSam Kolton   }
16023381d7a2SSam Kolton   return false;
16033381d7a2SSam Kolton }
16043381d7a2SSam Kolton 
160592b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
160692b355b1SMatt Arsenault                                                        int64_t Value,
160792b355b1SMatt Arsenault                                                        uint64_t Address) {
160892b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
160992b355b1SMatt Arsenault }
161092b355b1SMatt Arsenault 
16113381d7a2SSam Kolton //===----------------------------------------------------------------------===//
16123381d7a2SSam Kolton // Initialization
16133381d7a2SSam Kolton //===----------------------------------------------------------------------===//
16143381d7a2SSam Kolton 
16153381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
16163381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
16173381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
16183381d7a2SSam Kolton                               void *DisInfo,
16193381d7a2SSam Kolton                               MCContext *Ctx,
16203381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
16213381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
16223381d7a2SSam Kolton }
16233381d7a2SSam Kolton 
1624e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
1625e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
1626e1818af8STom Stellard                                                 MCContext &Ctx) {
1627cad7fa85SMatt Arsenault   return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
1628e1818af8STom Stellard }
1629e1818af8STom Stellard 
16300dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() {
1631f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
1632f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
1633f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
1634f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
1635e1818af8STom Stellard }
1636