1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
2e1818af8STom Stellard //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6e1818af8STom Stellard //
7e1818af8STom Stellard //===----------------------------------------------------------------------===//
8e1818af8STom Stellard //
9e1818af8STom Stellard //===----------------------------------------------------------------------===//
10e1818af8STom Stellard //
11e1818af8STom Stellard /// \file
12e1818af8STom Stellard ///
13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
14e1818af8STom Stellard //
15e1818af8STom Stellard //===----------------------------------------------------------------------===//
16e1818af8STom Stellard 
17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
18e1818af8STom Stellard 
19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h"
20c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
218ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h"
22e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
236a87e9b0Sdfukalov #include "llvm-c/DisassemblerTypes.h"
24ef736a1cSserge-sans-paille #include "llvm/BinaryFormat/ELF.h"
25ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h"
26ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
27c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h"
28e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h"
29b4b7e605SJoe Nash #include "llvm/MC/MCInstrDesc.h"
30ef736a1cSserge-sans-paille #include "llvm/MC/MCRegisterInfo.h"
31ef736a1cSserge-sans-paille #include "llvm/MC/MCSubtargetInfo.h"
32ef736a1cSserge-sans-paille #include "llvm/MC/TargetRegistry.h"
33528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h"
34e1818af8STom Stellard 
35e1818af8STom Stellard using namespace llvm;
36e1818af8STom Stellard 
37e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
38e1818af8STom Stellard 
394f87d30aSJay Foad #define SGPR_MAX                                                               \
404f87d30aSJay Foad   (isGFX10Plus() ? AMDGPU::EncValues::SGPR_MAX_GFX10                           \
4133d806a5SStanislav Mekhanoshin                  : AMDGPU::EncValues::SGPR_MAX_SI)
4233d806a5SStanislav Mekhanoshin 
43c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
44e1818af8STom Stellard 
45ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI,
46ca64ef20SMatt Arsenault                                        MCContext &Ctx,
47ca64ef20SMatt Arsenault                                        MCInstrInfo const *MCII) :
48ca64ef20SMatt Arsenault   MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()),
49418e23e3SMatt Arsenault   TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) {
50418e23e3SMatt Arsenault 
51418e23e3SMatt Arsenault   // ToDo: AMDGPUDisassembler supports only VI ISA.
524f87d30aSJay Foad   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10Plus())
53418e23e3SMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
54418e23e3SMatt Arsenault }
55ca64ef20SMatt Arsenault 
56ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
57ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
58ac106addSNikolay Haustov   Inst.addOperand(Opnd);
59ac106addSNikolay Haustov   return Opnd.isValid() ?
60ac106addSNikolay Haustov     MCDisassembler::Success :
61de56a890SStanislav Mekhanoshin     MCDisassembler::Fail;
62e1818af8STom Stellard }
63e1818af8STom Stellard 
64549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
65549c89d2SSam Kolton                                 uint16_t NameIdx) {
66549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
67549c89d2SSam Kolton   if (OpIdx != -1) {
68549c89d2SSam Kolton     auto I = MI.begin();
69549c89d2SSam Kolton     std::advance(I, OpIdx);
70549c89d2SSam Kolton     MI.insert(I, Op);
71549c89d2SSam Kolton   }
72549c89d2SSam Kolton   return OpIdx;
73549c89d2SSam Kolton }
74549c89d2SSam Kolton 
753381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
76*4ae9745aSMaksim Panchenko                                        uint64_t Addr,
77*4ae9745aSMaksim Panchenko                                        const MCDisassembler *Decoder) {
783381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
793381d7a2SSam Kolton 
80efec1396SScott Linder   // Our branches take a simm16, but we need two extra bits to account for the
81efec1396SScott Linder   // factor of 4.
823381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
833381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
843381d7a2SSam Kolton 
853381d7a2SSam Kolton   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
863381d7a2SSam Kolton     return MCDisassembler::Success;
873381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
883381d7a2SSam Kolton }
893381d7a2SSam Kolton 
90*4ae9745aSMaksim Panchenko static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm, uint64_t Addr,
91*4ae9745aSMaksim Panchenko                                      const MCDisassembler *Decoder) {
925998baccSDmitry Preobrazhensky   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
935998baccSDmitry Preobrazhensky   int64_t Offset;
945998baccSDmitry Preobrazhensky   if (DAsm->isVI()) {         // VI supports 20-bit unsigned offsets.
955998baccSDmitry Preobrazhensky     Offset = Imm & 0xFFFFF;
965998baccSDmitry Preobrazhensky   } else {                    // GFX9+ supports 21-bit signed offsets.
975998baccSDmitry Preobrazhensky     Offset = SignExtend64<21>(Imm);
985998baccSDmitry Preobrazhensky   }
995998baccSDmitry Preobrazhensky   return addOperand(Inst, MCOperand::createImm(Offset));
1005998baccSDmitry Preobrazhensky }
1015998baccSDmitry Preobrazhensky 
102*4ae9745aSMaksim Panchenko static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, uint64_t Addr,
103*4ae9745aSMaksim Panchenko                                   const MCDisassembler *Decoder) {
1040846c125SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1050846c125SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeBoolReg(Val));
1060846c125SStanislav Mekhanoshin }
1070846c125SStanislav Mekhanoshin 
108363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName)                         \
109*4ae9745aSMaksim Panchenko   static DecodeStatus StaticDecoderName(MCInst &Inst, unsigned Imm,            \
110ac106addSNikolay Haustov                                         uint64_t /*Addr*/,                     \
111*4ae9745aSMaksim Panchenko                                         const MCDisassembler *Decoder) {       \
112ac106addSNikolay Haustov     auto DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);              \
113363f47a2SSam Kolton     return addOperand(Inst, DAsm->DecoderName(Imm));                           \
114e1818af8STom Stellard   }
115e1818af8STom Stellard 
116363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
117363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
118e1818af8STom Stellard 
119363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
1206023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32)
121363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
122363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
12330fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128)
124e1818af8STom Stellard 
125363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
126363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
127363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
12891f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256)
12991f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512)
130a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_1024)
131e1818af8STom Stellard 
132363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
133363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
134ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
1356023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32)
136363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
137363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
138363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
139363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
140363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
141e1818af8STom Stellard 
14250d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32)
143a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_64)
14450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128)
145a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_256)
14650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512)
14750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024)
14850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32)
14950d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64)
1506e3e14f6SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_128)
1516e3e14f6SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_512)
15250d7f464SStanislav Mekhanoshin 
153*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, unsigned Imm,
1544bd72361SMatt Arsenault                                          uint64_t Addr,
155*4ae9745aSMaksim Panchenko                                          const MCDisassembler *Decoder) {
1564bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1574bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1584bd72361SMatt Arsenault }
1594bd72361SMatt Arsenault 
160*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, unsigned Imm,
1619be7b0d4SMatt Arsenault                                            uint64_t Addr,
162*4ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
1639be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1649be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1659be7b0d4SMatt Arsenault }
1669be7b0d4SMatt Arsenault 
167*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VSrcV232(MCInst &Inst, unsigned Imm,
168a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
169*4ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
170a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
171a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VSrcV232(Imm));
172a8d9d507SStanislav Mekhanoshin }
173a8d9d507SStanislav Mekhanoshin 
174*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VS_16(MCInst &Inst, unsigned Imm,
1759e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
176*4ae9745aSMaksim Panchenko                                         const MCDisassembler *Decoder) {
1779e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1789e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1799e77d0c6SStanislav Mekhanoshin }
1809e77d0c6SStanislav Mekhanoshin 
181*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VS_32(MCInst &Inst, unsigned Imm,
1829e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
183*4ae9745aSMaksim Panchenko                                         const MCDisassembler *Decoder) {
1849e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1859e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm));
1869e77d0c6SStanislav Mekhanoshin }
1879e77d0c6SStanislav Mekhanoshin 
188*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_64(MCInst &Inst, unsigned Imm,
189a8d9d507SStanislav Mekhanoshin                                           uint64_t Addr,
190*4ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
191a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
192a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm | 512));
193a8d9d507SStanislav Mekhanoshin }
194a8d9d507SStanislav Mekhanoshin 
195*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, unsigned Imm,
19650d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
197*4ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
19850d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
19950d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512));
20050d7f464SStanislav Mekhanoshin }
20150d7f464SStanislav Mekhanoshin 
202*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_256(MCInst &Inst, unsigned Imm,
203a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
204*4ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
205a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
206a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm | 512));
207a8d9d507SStanislav Mekhanoshin }
208a8d9d507SStanislav Mekhanoshin 
209*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, unsigned Imm,
21050d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
211*4ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
21250d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
21350d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512));
21450d7f464SStanislav Mekhanoshin }
21550d7f464SStanislav Mekhanoshin 
216*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, unsigned Imm,
21750d7f464SStanislav Mekhanoshin                                             uint64_t Addr,
218*4ae9745aSMaksim Panchenko                                             const MCDisassembler *Decoder) {
21950d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
22050d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512));
22150d7f464SStanislav Mekhanoshin }
22250d7f464SStanislav Mekhanoshin 
223*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_64(MCInst &Inst, unsigned Imm,
224a8d9d507SStanislav Mekhanoshin                                           uint64_t Addr,
225*4ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
226a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
227a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm));
228a8d9d507SStanislav Mekhanoshin }
229a8d9d507SStanislav Mekhanoshin 
230*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_128(MCInst &Inst, unsigned Imm,
231a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
232*4ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
233a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
234a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm));
235a8d9d507SStanislav Mekhanoshin }
236a8d9d507SStanislav Mekhanoshin 
237*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_256(MCInst &Inst, unsigned Imm,
238a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
239*4ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
240a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
241a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm));
242a8d9d507SStanislav Mekhanoshin }
243a8d9d507SStanislav Mekhanoshin 
244*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_512(MCInst &Inst, unsigned Imm,
245a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
246*4ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
247a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
248a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm));
249a8d9d507SStanislav Mekhanoshin }
250a8d9d507SStanislav Mekhanoshin 
251*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_1024(MCInst &Inst, unsigned Imm,
252a8d9d507SStanislav Mekhanoshin                                             uint64_t Addr,
253*4ae9745aSMaksim Panchenko                                             const MCDisassembler *Decoder) {
254a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
255a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm));
256a8d9d507SStanislav Mekhanoshin }
257a8d9d507SStanislav Mekhanoshin 
258b4b7e605SJoe Nash static DecodeStatus decodeOperand_f32kimm(MCInst &Inst, unsigned Imm,
259*4ae9745aSMaksim Panchenko                                           uint64_t Addr,
260*4ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
261b4b7e605SJoe Nash   const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);
262b4b7e605SJoe Nash   return addOperand(Inst, DAsm->decodeMandatoryLiteralConstant(Imm));
263b4b7e605SJoe Nash }
264b4b7e605SJoe Nash 
265b4b7e605SJoe Nash static DecodeStatus decodeOperand_f16kimm(MCInst &Inst, unsigned Imm,
266*4ae9745aSMaksim Panchenko                                           uint64_t Addr,
267*4ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
268b4b7e605SJoe Nash   const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);
269b4b7e605SJoe Nash   return addOperand(Inst, DAsm->decodeMandatoryLiteralConstant(Imm));
270b4b7e605SJoe Nash }
271b4b7e605SJoe Nash 
272*4ae9745aSMaksim Panchenko static DecodeStatus
273*4ae9745aSMaksim Panchenko decodeOperand_VS_16_Deferred(MCInst &Inst, unsigned Imm, uint64_t Addr,
274*4ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
275b4b7e605SJoe Nash   const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);
276b4b7e605SJoe Nash   return addOperand(
277b4b7e605SJoe Nash       Inst, DAsm->decodeSrcOp(llvm::AMDGPUDisassembler::OPW16, Imm, true));
278b4b7e605SJoe Nash }
279b4b7e605SJoe Nash 
280*4ae9745aSMaksim Panchenko static DecodeStatus
281*4ae9745aSMaksim Panchenko decodeOperand_VS_32_Deferred(MCInst &Inst, unsigned Imm, uint64_t Addr,
282*4ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
283b4b7e605SJoe Nash   const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);
284b4b7e605SJoe Nash   return addOperand(
285b4b7e605SJoe Nash       Inst, DAsm->decodeSrcOp(llvm::AMDGPUDisassembler::OPW32, Imm, true));
286b4b7e605SJoe Nash }
287b4b7e605SJoe Nash 
288a8d9d507SStanislav Mekhanoshin static bool IsAGPROperand(const MCInst &Inst, int OpIdx,
289a8d9d507SStanislav Mekhanoshin                           const MCRegisterInfo *MRI) {
290a8d9d507SStanislav Mekhanoshin   if (OpIdx < 0)
291a8d9d507SStanislav Mekhanoshin     return false;
292a8d9d507SStanislav Mekhanoshin 
293a8d9d507SStanislav Mekhanoshin   const MCOperand &Op = Inst.getOperand(OpIdx);
294a8d9d507SStanislav Mekhanoshin   if (!Op.isReg())
295a8d9d507SStanislav Mekhanoshin     return false;
296a8d9d507SStanislav Mekhanoshin 
297a8d9d507SStanislav Mekhanoshin   unsigned Sub = MRI->getSubReg(Op.getReg(), AMDGPU::sub0);
298a8d9d507SStanislav Mekhanoshin   auto Reg = Sub ? Sub : Op.getReg();
299a8d9d507SStanislav Mekhanoshin   return Reg >= AMDGPU::AGPR0 && Reg <= AMDGPU::AGPR255;
300a8d9d507SStanislav Mekhanoshin }
301a8d9d507SStanislav Mekhanoshin 
302*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AVLdSt_Any(MCInst &Inst, unsigned Imm,
303a8d9d507SStanislav Mekhanoshin                                              AMDGPUDisassembler::OpWidthTy Opw,
304*4ae9745aSMaksim Panchenko                                              const MCDisassembler *Decoder) {
305a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
306a8d9d507SStanislav Mekhanoshin   if (!DAsm->isGFX90A()) {
307a8d9d507SStanislav Mekhanoshin     Imm &= 511;
308a8d9d507SStanislav Mekhanoshin   } else {
309a8d9d507SStanislav Mekhanoshin     // If atomic has both vdata and vdst their register classes are tied.
310a8d9d507SStanislav Mekhanoshin     // The bit is decoded along with the vdst, first operand. We need to
311a8d9d507SStanislav Mekhanoshin     // change register class to AGPR if vdst was AGPR.
312a8d9d507SStanislav Mekhanoshin     // If a DS instruction has both data0 and data1 their register classes
313a8d9d507SStanislav Mekhanoshin     // are also tied.
314a8d9d507SStanislav Mekhanoshin     unsigned Opc = Inst.getOpcode();
315a8d9d507SStanislav Mekhanoshin     uint64_t TSFlags = DAsm->getMCII()->get(Opc).TSFlags;
316a8d9d507SStanislav Mekhanoshin     uint16_t DataNameIdx = (TSFlags & SIInstrFlags::DS) ? AMDGPU::OpName::data0
317a8d9d507SStanislav Mekhanoshin                                                         : AMDGPU::OpName::vdata;
318a8d9d507SStanislav Mekhanoshin     const MCRegisterInfo *MRI = DAsm->getContext().getRegisterInfo();
319a8d9d507SStanislav Mekhanoshin     int DataIdx = AMDGPU::getNamedOperandIdx(Opc, DataNameIdx);
320a8d9d507SStanislav Mekhanoshin     if ((int)Inst.getNumOperands() == DataIdx) {
321a8d9d507SStanislav Mekhanoshin       int DstIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst);
322a8d9d507SStanislav Mekhanoshin       if (IsAGPROperand(Inst, DstIdx, MRI))
323a8d9d507SStanislav Mekhanoshin         Imm |= 512;
324a8d9d507SStanislav Mekhanoshin     }
325a8d9d507SStanislav Mekhanoshin 
326a8d9d507SStanislav Mekhanoshin     if (TSFlags & SIInstrFlags::DS) {
327a8d9d507SStanislav Mekhanoshin       int Data2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data1);
328a8d9d507SStanislav Mekhanoshin       if ((int)Inst.getNumOperands() == Data2Idx &&
329a8d9d507SStanislav Mekhanoshin           IsAGPROperand(Inst, DataIdx, MRI))
330a8d9d507SStanislav Mekhanoshin         Imm |= 512;
331a8d9d507SStanislav Mekhanoshin     }
332a8d9d507SStanislav Mekhanoshin   }
333a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(Opw, Imm | 256));
334a8d9d507SStanislav Mekhanoshin }
335a8d9d507SStanislav Mekhanoshin 
336*4ae9745aSMaksim Panchenko static DecodeStatus
337*4ae9745aSMaksim Panchenko DecodeAVLdSt_32RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr,
338*4ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
339a8d9d507SStanislav Mekhanoshin   return decodeOperand_AVLdSt_Any(Inst, Imm,
340a8d9d507SStanislav Mekhanoshin                                   AMDGPUDisassembler::OPW32, Decoder);
341a8d9d507SStanislav Mekhanoshin }
342a8d9d507SStanislav Mekhanoshin 
343*4ae9745aSMaksim Panchenko static DecodeStatus
344*4ae9745aSMaksim Panchenko DecodeAVLdSt_64RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr,
345*4ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
346a8d9d507SStanislav Mekhanoshin   return decodeOperand_AVLdSt_Any(Inst, Imm,
347a8d9d507SStanislav Mekhanoshin                                   AMDGPUDisassembler::OPW64, Decoder);
348a8d9d507SStanislav Mekhanoshin }
349a8d9d507SStanislav Mekhanoshin 
350*4ae9745aSMaksim Panchenko static DecodeStatus
351*4ae9745aSMaksim Panchenko DecodeAVLdSt_96RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr,
352*4ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
353a8d9d507SStanislav Mekhanoshin   return decodeOperand_AVLdSt_Any(Inst, Imm,
354a8d9d507SStanislav Mekhanoshin                                   AMDGPUDisassembler::OPW96, Decoder);
355a8d9d507SStanislav Mekhanoshin }
356a8d9d507SStanislav Mekhanoshin 
357*4ae9745aSMaksim Panchenko static DecodeStatus
358*4ae9745aSMaksim Panchenko DecodeAVLdSt_128RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr,
359*4ae9745aSMaksim Panchenko                               const MCDisassembler *Decoder) {
360a8d9d507SStanislav Mekhanoshin   return decodeOperand_AVLdSt_Any(Inst, Imm,
361a8d9d507SStanislav Mekhanoshin                                   AMDGPUDisassembler::OPW128, Decoder);
362a8d9d507SStanislav Mekhanoshin }
363a8d9d507SStanislav Mekhanoshin 
364*4ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, unsigned Imm,
3659e77d0c6SStanislav Mekhanoshin                                           uint64_t Addr,
366*4ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
3679e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
3689e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm));
3699e77d0c6SStanislav Mekhanoshin }
3709e77d0c6SStanislav Mekhanoshin 
371549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
372549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
373363f47a2SSam Kolton 
374549c89d2SSam Kolton DECODE_SDWA(Src32)
375549c89d2SSam Kolton DECODE_SDWA(Src16)
376549c89d2SSam Kolton DECODE_SDWA(VopcDst)
377363f47a2SSam Kolton 
378e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
379e1818af8STom Stellard 
380e1818af8STom Stellard //===----------------------------------------------------------------------===//
381e1818af8STom Stellard //
382e1818af8STom Stellard //===----------------------------------------------------------------------===//
383e1818af8STom Stellard 
3841048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
3851048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
3861048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
3871048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
388ac106addSNikolay Haustov   return Res;
389ac106addSNikolay Haustov }
390ac106addSNikolay Haustov 
391ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
392ac106addSNikolay Haustov                                                MCInst &MI,
393ac106addSNikolay Haustov                                                uint64_t Inst,
394ac106addSNikolay Haustov                                                uint64_t Address) const {
395ac106addSNikolay Haustov   assert(MI.getOpcode() == 0);
396ac106addSNikolay Haustov   assert(MI.getNumOperands() == 0);
397ac106addSNikolay Haustov   MCInst TmpInst;
398ce941c9cSDmitry Preobrazhensky   HasLiteral = false;
399ac106addSNikolay Haustov   const auto SavedBytes = Bytes;
400ac106addSNikolay Haustov   if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
401ac106addSNikolay Haustov     MI = TmpInst;
402ac106addSNikolay Haustov     return MCDisassembler::Success;
403ac106addSNikolay Haustov   }
404ac106addSNikolay Haustov   Bytes = SavedBytes;
405ac106addSNikolay Haustov   return MCDisassembler::Fail;
406ac106addSNikolay Haustov }
407ac106addSNikolay Haustov 
408919236e6SJoe Nash // The disassembler is greedy, so we need to check FI operand value to
409919236e6SJoe Nash // not parse a dpp if the correct literal is not set. For dpp16 the
410919236e6SJoe Nash // autogenerated decoder checks the dpp literal
411245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) {
412245b5ba3SStanislav Mekhanoshin   using namespace llvm::AMDGPU::DPP;
413245b5ba3SStanislav Mekhanoshin   int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi);
414245b5ba3SStanislav Mekhanoshin   assert(FiIdx != -1);
415245b5ba3SStanislav Mekhanoshin   if ((unsigned)FiIdx >= MI.getNumOperands())
416245b5ba3SStanislav Mekhanoshin     return false;
417245b5ba3SStanislav Mekhanoshin   unsigned Fi = MI.getOperand(FiIdx).getImm();
418245b5ba3SStanislav Mekhanoshin   return Fi == DPP8_FI_0 || Fi == DPP8_FI_1;
419245b5ba3SStanislav Mekhanoshin }
420245b5ba3SStanislav Mekhanoshin 
421e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
422ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
423e1818af8STom Stellard                                                 uint64_t Address,
424e1818af8STom Stellard                                                 raw_ostream &CS) const {
425e1818af8STom Stellard   CommentStream = &CS;
426549c89d2SSam Kolton   bool IsSDWA = false;
427e1818af8STom Stellard 
428ca64ef20SMatt Arsenault   unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size());
429ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
430161a158eSNikolay Haustov 
431ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
432ac106addSNikolay Haustov   do {
433824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
434ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
4351048fb18SSam Kolton 
436c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
437c9bdcb75SSam Kolton     // encodings
4381048fb18SSam Kolton     if (Bytes.size() >= 8) {
4391048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
440245b5ba3SStanislav Mekhanoshin 
4419ee272f1SStanislav Mekhanoshin       if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
4429ee272f1SStanislav Mekhanoshin         Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address);
4439ee272f1SStanislav Mekhanoshin         if (Res) {
4449ee272f1SStanislav Mekhanoshin           if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8)
4459ee272f1SStanislav Mekhanoshin               == -1)
4469ee272f1SStanislav Mekhanoshin             break;
4479ee272f1SStanislav Mekhanoshin           if (convertDPP8Inst(MI) == MCDisassembler::Success)
4489ee272f1SStanislav Mekhanoshin             break;
4499ee272f1SStanislav Mekhanoshin           MI = MCInst(); // clear
4509ee272f1SStanislav Mekhanoshin         }
4519ee272f1SStanislav Mekhanoshin       }
4529ee272f1SStanislav Mekhanoshin 
453245b5ba3SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address);
454245b5ba3SStanislav Mekhanoshin       if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
455245b5ba3SStanislav Mekhanoshin         break;
456245b5ba3SStanislav Mekhanoshin 
457245b5ba3SStanislav Mekhanoshin       MI = MCInst(); // clear
458245b5ba3SStanislav Mekhanoshin 
4591048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
4601048fb18SSam Kolton       if (Res) break;
461c9bdcb75SSam Kolton 
462c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
463549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
464363f47a2SSam Kolton 
465363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
466549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
4670905870fSChangpeng Fang 
4688f3da70eSStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address);
4698f3da70eSStanislav Mekhanoshin       if (Res) { IsSDWA = true;  break; }
4708f3da70eSStanislav Mekhanoshin 
4710905870fSChangpeng Fang       if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
4720905870fSChangpeng Fang         Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
4730084adc5SMatt Arsenault         if (Res)
4740084adc5SMatt Arsenault           break;
4750084adc5SMatt Arsenault       }
4760084adc5SMatt Arsenault 
4770084adc5SMatt Arsenault       // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
4780084adc5SMatt Arsenault       // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
4790084adc5SMatt Arsenault       // table first so we print the correct name.
4800084adc5SMatt Arsenault       if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
4810084adc5SMatt Arsenault         Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
4820084adc5SMatt Arsenault         if (Res)
4830084adc5SMatt Arsenault           break;
4840905870fSChangpeng Fang       }
4851048fb18SSam Kolton     }
4861048fb18SSam Kolton 
4871048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
4881048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
4891048fb18SSam Kolton 
4901048fb18SSam Kolton     // Try decode 32-bit instruction
491ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
4921048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
4935182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address);
494ac106addSNikolay Haustov     if (Res) break;
495e1818af8STom Stellard 
496ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
497ac106addSNikolay Haustov     if (Res) break;
498ac106addSNikolay Haustov 
499a0342dc9SDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
500a0342dc9SDmitry Preobrazhensky     if (Res) break;
501a0342dc9SDmitry Preobrazhensky 
502a8d9d507SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) {
503a8d9d507SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX90A32, MI, DW, Address);
504a8d9d507SStanislav Mekhanoshin       if (Res)
505a8d9d507SStanislav Mekhanoshin         break;
506a8d9d507SStanislav Mekhanoshin     }
507a8d9d507SStanislav Mekhanoshin 
5089ee272f1SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
5099ee272f1SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address);
5109ee272f1SStanislav Mekhanoshin       if (Res) break;
5119ee272f1SStanislav Mekhanoshin     }
5129ee272f1SStanislav Mekhanoshin 
5138f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address);
5148f3da70eSStanislav Mekhanoshin     if (Res) break;
5158f3da70eSStanislav Mekhanoshin 
516ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
5171048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
518a8d9d507SStanislav Mekhanoshin 
519a8d9d507SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) {
520a8d9d507SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX90A64, MI, QW, Address);
521a8d9d507SStanislav Mekhanoshin       if (Res)
522a8d9d507SStanislav Mekhanoshin         break;
523a8d9d507SStanislav Mekhanoshin     }
524a8d9d507SStanislav Mekhanoshin 
5255182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address);
526ac106addSNikolay Haustov     if (Res) break;
527ac106addSNikolay Haustov 
528ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
5291e32550dSDmitry Preobrazhensky     if (Res) break;
5301e32550dSDmitry Preobrazhensky 
5311e32550dSDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
5328f3da70eSStanislav Mekhanoshin     if (Res) break;
5338f3da70eSStanislav Mekhanoshin 
5348f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address);
535ac106addSNikolay Haustov   } while (false);
536ac106addSNikolay Haustov 
537678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
5388f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
5398f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 ||
5407238faa4SJay Foad               MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 ||
5417238faa4SJay Foad               MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 ||
542603a43fcSKonstantin Zhuravlyov               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ||
543a8d9d507SStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F64_e64_gfx90a ||
5448f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi ||
5458f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 ||
546edc37bacSJay Foad               MI.getOpcode() == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 ||
5478f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) {
548678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
549549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
550678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
551678e111eSMatt Arsenault   }
552678e111eSMatt Arsenault 
553f738aee0SStanislav Mekhanoshin   if (Res && (MCII->get(MI.getOpcode()).TSFlags &
5543bffb1cdSStanislav Mekhanoshin           (SIInstrFlags::MUBUF | SIInstrFlags::FLAT | SIInstrFlags::SMRD))) {
5553bffb1cdSStanislav Mekhanoshin     int CPolPos = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
5563bffb1cdSStanislav Mekhanoshin                                              AMDGPU::OpName::cpol);
5573bffb1cdSStanislav Mekhanoshin     if (CPolPos != -1) {
5583bffb1cdSStanislav Mekhanoshin       unsigned CPol =
5593bffb1cdSStanislav Mekhanoshin           (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::IsAtomicRet) ?
5603bffb1cdSStanislav Mekhanoshin               AMDGPU::CPol::GLC : 0;
5613bffb1cdSStanislav Mekhanoshin       if (MI.getNumOperands() <= (unsigned)CPolPos) {
5623bffb1cdSStanislav Mekhanoshin         insertNamedMCOperand(MI, MCOperand::createImm(CPol),
5633bffb1cdSStanislav Mekhanoshin                              AMDGPU::OpName::cpol);
5643bffb1cdSStanislav Mekhanoshin       } else if (CPol) {
5653bffb1cdSStanislav Mekhanoshin         MI.getOperand(CPolPos).setImm(MI.getOperand(CPolPos).getImm() | CPol);
5663bffb1cdSStanislav Mekhanoshin       }
5673bffb1cdSStanislav Mekhanoshin     }
568f738aee0SStanislav Mekhanoshin   }
569f738aee0SStanislav Mekhanoshin 
570a8d9d507SStanislav Mekhanoshin   if (Res && (MCII->get(MI.getOpcode()).TSFlags &
571a8d9d507SStanislav Mekhanoshin               (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF)) &&
572a8d9d507SStanislav Mekhanoshin              (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts])) {
573a8d9d507SStanislav Mekhanoshin     // GFX90A lost TFE, its place is occupied by ACC.
574a8d9d507SStanislav Mekhanoshin     int TFEOpIdx =
575a8d9d507SStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::tfe);
576a8d9d507SStanislav Mekhanoshin     if (TFEOpIdx != -1) {
577a8d9d507SStanislav Mekhanoshin       auto TFEIter = MI.begin();
578a8d9d507SStanislav Mekhanoshin       std::advance(TFEIter, TFEOpIdx);
579a8d9d507SStanislav Mekhanoshin       MI.insert(TFEIter, MCOperand::createImm(0));
580a8d9d507SStanislav Mekhanoshin     }
581a8d9d507SStanislav Mekhanoshin   }
582a8d9d507SStanislav Mekhanoshin 
583a8d9d507SStanislav Mekhanoshin   if (Res && (MCII->get(MI.getOpcode()).TSFlags &
584a8d9d507SStanislav Mekhanoshin               (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF))) {
585a8d9d507SStanislav Mekhanoshin     int SWZOpIdx =
586a8d9d507SStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::swz);
587a8d9d507SStanislav Mekhanoshin     if (SWZOpIdx != -1) {
588a8d9d507SStanislav Mekhanoshin       auto SWZIter = MI.begin();
589a8d9d507SStanislav Mekhanoshin       std::advance(SWZIter, SWZOpIdx);
590a8d9d507SStanislav Mekhanoshin       MI.insert(SWZIter, MCOperand::createImm(0));
591a8d9d507SStanislav Mekhanoshin     }
592a8d9d507SStanislav Mekhanoshin   }
593a8d9d507SStanislav Mekhanoshin 
594cad7fa85SMatt Arsenault   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
595692560dcSStanislav Mekhanoshin     int VAddr0Idx =
596692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
597692560dcSStanislav Mekhanoshin     int RsrcIdx =
598692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
599692560dcSStanislav Mekhanoshin     unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1;
600692560dcSStanislav Mekhanoshin     if (VAddr0Idx >= 0 && NSAArgs > 0) {
601692560dcSStanislav Mekhanoshin       unsigned NSAWords = (NSAArgs + 3) / 4;
602692560dcSStanislav Mekhanoshin       if (Bytes.size() < 4 * NSAWords) {
603692560dcSStanislav Mekhanoshin         Res = MCDisassembler::Fail;
604692560dcSStanislav Mekhanoshin       } else {
605692560dcSStanislav Mekhanoshin         for (unsigned i = 0; i < NSAArgs; ++i) {
606692560dcSStanislav Mekhanoshin           MI.insert(MI.begin() + VAddr0Idx + 1 + i,
607692560dcSStanislav Mekhanoshin                     decodeOperand_VGPR_32(Bytes[i]));
608692560dcSStanislav Mekhanoshin         }
609692560dcSStanislav Mekhanoshin         Bytes = Bytes.slice(4 * NSAWords);
610692560dcSStanislav Mekhanoshin       }
611692560dcSStanislav Mekhanoshin     }
612692560dcSStanislav Mekhanoshin 
613692560dcSStanislav Mekhanoshin     if (Res)
614cad7fa85SMatt Arsenault       Res = convertMIMGInst(MI);
615cad7fa85SMatt Arsenault   }
616cad7fa85SMatt Arsenault 
617549c89d2SSam Kolton   if (Res && IsSDWA)
618549c89d2SSam Kolton     Res = convertSDWAInst(MI);
619549c89d2SSam Kolton 
6208f3da70eSStanislav Mekhanoshin   int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
6218f3da70eSStanislav Mekhanoshin                                               AMDGPU::OpName::vdst_in);
6228f3da70eSStanislav Mekhanoshin   if (VDstIn_Idx != -1) {
6238f3da70eSStanislav Mekhanoshin     int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx,
6248f3da70eSStanislav Mekhanoshin                            MCOI::OperandConstraint::TIED_TO);
6258f3da70eSStanislav Mekhanoshin     if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx ||
6268f3da70eSStanislav Mekhanoshin          !MI.getOperand(VDstIn_Idx).isReg() ||
6278f3da70eSStanislav Mekhanoshin          MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) {
6288f3da70eSStanislav Mekhanoshin       if (MI.getNumOperands() > (unsigned)VDstIn_Idx)
6298f3da70eSStanislav Mekhanoshin         MI.erase(&MI.getOperand(VDstIn_Idx));
6308f3da70eSStanislav Mekhanoshin       insertNamedMCOperand(MI,
6318f3da70eSStanislav Mekhanoshin         MCOperand::createReg(MI.getOperand(Tied).getReg()),
6328f3da70eSStanislav Mekhanoshin         AMDGPU::OpName::vdst_in);
6338f3da70eSStanislav Mekhanoshin     }
6348f3da70eSStanislav Mekhanoshin   }
6358f3da70eSStanislav Mekhanoshin 
636b4b7e605SJoe Nash   int ImmLitIdx =
637b4b7e605SJoe Nash       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::imm);
638b4b7e605SJoe Nash   if (Res && ImmLitIdx != -1)
639b4b7e605SJoe Nash     Res = convertFMAanyK(MI, ImmLitIdx);
640b4b7e605SJoe Nash 
6417116e896STim Corringham   // if the opcode was not recognized we'll assume a Size of 4 bytes
6427116e896STim Corringham   // (unless there are fewer bytes left)
6437116e896STim Corringham   Size = Res ? (MaxInstBytesNum - Bytes.size())
6447116e896STim Corringham              : std::min((size_t)4, Bytes_.size());
645ac106addSNikolay Haustov   return Res;
646161a158eSNikolay Haustov }
647e1818af8STom Stellard 
648549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
6498f3da70eSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
6508f3da70eSStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
651549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
652549c89d2SSam Kolton       // VOPC - insert clamp
653549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
654549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
655549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
656549c89d2SSam Kolton     if (SDst != -1) {
657549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
658ac2b0264SDmitry Preobrazhensky       insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
659549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
660549c89d2SSam Kolton     } else {
661549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
662549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
663549c89d2SSam Kolton     }
664549c89d2SSam Kolton   }
665549c89d2SSam Kolton   return MCDisassembler::Success;
666549c89d2SSam Kolton }
667549c89d2SSam Kolton 
668919236e6SJoe Nash // We must check FI == literal to reject not genuine dpp8 insts, and we must
669919236e6SJoe Nash // first add optional MI operands to check FI
670245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const {
671245b5ba3SStanislav Mekhanoshin   unsigned Opc = MI.getOpcode();
672245b5ba3SStanislav Mekhanoshin   unsigned DescNumOps = MCII->get(Opc).getNumOperands();
673245b5ba3SStanislav Mekhanoshin 
674245b5ba3SStanislav Mekhanoshin   // Insert dummy unused src modifiers.
675245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
676245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1)
677245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
678245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src0_modifiers);
679245b5ba3SStanislav Mekhanoshin 
680245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
681245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1)
682245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
683245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src1_modifiers);
684245b5ba3SStanislav Mekhanoshin 
685245b5ba3SStanislav Mekhanoshin   return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail;
686245b5ba3SStanislav Mekhanoshin }
687245b5ba3SStanislav Mekhanoshin 
688692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about
689692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it
690692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so.
691cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
692da4a7c01SDmitry Preobrazhensky 
6930b4eb1eaSDmitry Preobrazhensky   int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
6940b4eb1eaSDmitry Preobrazhensky                                            AMDGPU::OpName::vdst);
6950b4eb1eaSDmitry Preobrazhensky 
696cad7fa85SMatt Arsenault   int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
697cad7fa85SMatt Arsenault                                             AMDGPU::OpName::vdata);
698692560dcSStanislav Mekhanoshin   int VAddr0Idx =
699692560dcSStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
700cad7fa85SMatt Arsenault   int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
701cad7fa85SMatt Arsenault                                             AMDGPU::OpName::dmask);
7020b4eb1eaSDmitry Preobrazhensky 
7030a1ff464SDmitry Preobrazhensky   int TFEIdx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
7040a1ff464SDmitry Preobrazhensky                                             AMDGPU::OpName::tfe);
705f2674319SNicolai Haehnle   int D16Idx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
706f2674319SNicolai Haehnle                                             AMDGPU::OpName::d16);
7070a1ff464SDmitry Preobrazhensky 
70899c790dcSCarl Ritson   const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode());
70999c790dcSCarl Ritson   const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
71099c790dcSCarl Ritson       AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode);
71199c790dcSCarl Ritson 
7120b4eb1eaSDmitry Preobrazhensky   assert(VDataIdx != -1);
71399c790dcSCarl Ritson   if (BaseOpcode->BVH) {
71499c790dcSCarl Ritson     // Add A16 operand for intersect_ray instructions
71591f503c3SStanislav Mekhanoshin     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) {
71691f503c3SStanislav Mekhanoshin       addOperand(MI, MCOperand::createImm(1));
71791f503c3SStanislav Mekhanoshin     }
71891f503c3SStanislav Mekhanoshin     return MCDisassembler::Success;
71991f503c3SStanislav Mekhanoshin   }
7200b4eb1eaSDmitry Preobrazhensky 
721da4a7c01SDmitry Preobrazhensky   bool IsAtomic = (VDstIdx != -1);
722f2674319SNicolai Haehnle   bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4;
723692560dcSStanislav Mekhanoshin   bool IsNSA = false;
724692560dcSStanislav Mekhanoshin   unsigned AddrSize = Info->VAddrDwords;
725cad7fa85SMatt Arsenault 
726692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
727692560dcSStanislav Mekhanoshin     unsigned DimIdx =
728692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim);
72972d570caSDavid Stuttard     int A16Idx =
73072d570caSDavid Stuttard         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16);
731692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGDimInfo *Dim =
732692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm());
73372d570caSDavid Stuttard     const bool IsA16 = (A16Idx != -1 && MI.getOperand(A16Idx).getImm());
734692560dcSStanislav Mekhanoshin 
73572d570caSDavid Stuttard     AddrSize =
73672d570caSDavid Stuttard         AMDGPU::getAddrSizeMIMGOp(BaseOpcode, Dim, IsA16, AMDGPU::hasG16(STI));
73772d570caSDavid Stuttard 
738692560dcSStanislav Mekhanoshin     IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA;
739692560dcSStanislav Mekhanoshin     if (!IsNSA) {
740692560dcSStanislav Mekhanoshin       if (AddrSize > 8)
741692560dcSStanislav Mekhanoshin         AddrSize = 16;
742692560dcSStanislav Mekhanoshin     } else {
743692560dcSStanislav Mekhanoshin       if (AddrSize > Info->VAddrDwords) {
744692560dcSStanislav Mekhanoshin         // The NSA encoding does not contain enough operands for the combination
745692560dcSStanislav Mekhanoshin         // of base opcode / dimension. Should this be an error?
7460a1ff464SDmitry Preobrazhensky         return MCDisassembler::Success;
747692560dcSStanislav Mekhanoshin       }
748692560dcSStanislav Mekhanoshin     }
749692560dcSStanislav Mekhanoshin   }
750692560dcSStanislav Mekhanoshin 
751692560dcSStanislav Mekhanoshin   unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
752692560dcSStanislav Mekhanoshin   unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u);
7530a1ff464SDmitry Preobrazhensky 
754f2674319SNicolai Haehnle   bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm();
7550a1ff464SDmitry Preobrazhensky   if (D16 && AMDGPU::hasPackedD16(STI)) {
7560a1ff464SDmitry Preobrazhensky     DstSize = (DstSize + 1) / 2;
7570a1ff464SDmitry Preobrazhensky   }
7580a1ff464SDmitry Preobrazhensky 
759a8d9d507SStanislav Mekhanoshin   if (TFEIdx != -1 && MI.getOperand(TFEIdx).getImm())
7604ab704d6SPetar Avramovic     DstSize += 1;
761cad7fa85SMatt Arsenault 
762692560dcSStanislav Mekhanoshin   if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords)
763f2674319SNicolai Haehnle     return MCDisassembler::Success;
764692560dcSStanislav Mekhanoshin 
765692560dcSStanislav Mekhanoshin   int NewOpcode =
766692560dcSStanislav Mekhanoshin       AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize);
7670ab200b6SNicolai Haehnle   if (NewOpcode == -1)
7680ab200b6SNicolai Haehnle     return MCDisassembler::Success;
7690b4eb1eaSDmitry Preobrazhensky 
770692560dcSStanislav Mekhanoshin   // Widen the register to the correct number of enabled channels.
771692560dcSStanislav Mekhanoshin   unsigned NewVdata = AMDGPU::NoRegister;
772692560dcSStanislav Mekhanoshin   if (DstSize != Info->VDataDwords) {
773692560dcSStanislav Mekhanoshin     auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
774cad7fa85SMatt Arsenault 
7750b4eb1eaSDmitry Preobrazhensky     // Get first subregister of VData
776cad7fa85SMatt Arsenault     unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
7770b4eb1eaSDmitry Preobrazhensky     unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
7780b4eb1eaSDmitry Preobrazhensky     Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
7790b4eb1eaSDmitry Preobrazhensky 
780692560dcSStanislav Mekhanoshin     NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
781692560dcSStanislav Mekhanoshin                                        &MRI.getRegClass(DataRCID));
782cad7fa85SMatt Arsenault     if (NewVdata == AMDGPU::NoRegister) {
783cad7fa85SMatt Arsenault       // It's possible to encode this such that the low register + enabled
784cad7fa85SMatt Arsenault       // components exceeds the register count.
785cad7fa85SMatt Arsenault       return MCDisassembler::Success;
786cad7fa85SMatt Arsenault     }
787692560dcSStanislav Mekhanoshin   }
788692560dcSStanislav Mekhanoshin 
789692560dcSStanislav Mekhanoshin   unsigned NewVAddr0 = AMDGPU::NoRegister;
790692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA &&
791692560dcSStanislav Mekhanoshin       AddrSize != Info->VAddrDwords) {
792692560dcSStanislav Mekhanoshin     unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg();
793692560dcSStanislav Mekhanoshin     unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0);
794692560dcSStanislav Mekhanoshin     VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0;
795692560dcSStanislav Mekhanoshin 
796692560dcSStanislav Mekhanoshin     auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass;
797692560dcSStanislav Mekhanoshin     NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0,
798692560dcSStanislav Mekhanoshin                                         &MRI.getRegClass(AddrRCID));
799692560dcSStanislav Mekhanoshin     if (NewVAddr0 == AMDGPU::NoRegister)
800692560dcSStanislav Mekhanoshin       return MCDisassembler::Success;
801692560dcSStanislav Mekhanoshin   }
802cad7fa85SMatt Arsenault 
803cad7fa85SMatt Arsenault   MI.setOpcode(NewOpcode);
804692560dcSStanislav Mekhanoshin 
805692560dcSStanislav Mekhanoshin   if (NewVdata != AMDGPU::NoRegister) {
806cad7fa85SMatt Arsenault     MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
8070b4eb1eaSDmitry Preobrazhensky 
808da4a7c01SDmitry Preobrazhensky     if (IsAtomic) {
8090b4eb1eaSDmitry Preobrazhensky       // Atomic operations have an additional operand (a copy of data)
8100b4eb1eaSDmitry Preobrazhensky       MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
8110b4eb1eaSDmitry Preobrazhensky     }
812692560dcSStanislav Mekhanoshin   }
813692560dcSStanislav Mekhanoshin 
814692560dcSStanislav Mekhanoshin   if (NewVAddr0 != AMDGPU::NoRegister) {
815692560dcSStanislav Mekhanoshin     MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0);
816692560dcSStanislav Mekhanoshin   } else if (IsNSA) {
817692560dcSStanislav Mekhanoshin     assert(AddrSize <= Info->VAddrDwords);
818692560dcSStanislav Mekhanoshin     MI.erase(MI.begin() + VAddr0Idx + AddrSize,
819692560dcSStanislav Mekhanoshin              MI.begin() + VAddr0Idx + Info->VAddrDwords);
820692560dcSStanislav Mekhanoshin   }
8210b4eb1eaSDmitry Preobrazhensky 
822cad7fa85SMatt Arsenault   return MCDisassembler::Success;
823cad7fa85SMatt Arsenault }
824cad7fa85SMatt Arsenault 
825b4b7e605SJoe Nash DecodeStatus AMDGPUDisassembler::convertFMAanyK(MCInst &MI,
826b4b7e605SJoe Nash                                                 int ImmLitIdx) const {
827b4b7e605SJoe Nash   assert(HasLiteral && "Should have decoded a literal");
828b4b7e605SJoe Nash   const MCInstrDesc &Desc = MCII->get(MI.getOpcode());
829b4b7e605SJoe Nash   unsigned DescNumOps = Desc.getNumOperands();
830b4b7e605SJoe Nash   assert(DescNumOps == MI.getNumOperands());
831b4b7e605SJoe Nash   for (unsigned I = 0; I < DescNumOps; ++I) {
832b4b7e605SJoe Nash     auto &Op = MI.getOperand(I);
833b4b7e605SJoe Nash     auto OpType = Desc.OpInfo[I].OperandType;
834b4b7e605SJoe Nash     bool IsDeferredOp = (OpType == AMDGPU::OPERAND_REG_IMM_FP32_DEFERRED ||
835b4b7e605SJoe Nash                          OpType == AMDGPU::OPERAND_REG_IMM_FP16_DEFERRED);
836b4b7e605SJoe Nash     if (Op.isImm() && Op.getImm() == AMDGPU::EncValues::LITERAL_CONST &&
837b4b7e605SJoe Nash         IsDeferredOp)
838b4b7e605SJoe Nash       Op.setImm(Literal);
839b4b7e605SJoe Nash   }
840b4b7e605SJoe Nash   return MCDisassembler::Success;
841b4b7e605SJoe Nash }
842b4b7e605SJoe Nash 
843ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
844ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
845ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
846e1818af8STom Stellard }
847e1818af8STom Stellard 
848ac106addSNikolay Haustov inline
849ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
850ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
851ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
852ac106addSNikolay Haustov 
853ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
854ac106addSNikolay Haustov   // return MCOperand::createError(V);
855ac106addSNikolay Haustov   return MCOperand();
856ac106addSNikolay Haustov }
857ac106addSNikolay Haustov 
858ac106addSNikolay Haustov inline
859ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
860ac2b0264SDmitry Preobrazhensky   return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
861ac106addSNikolay Haustov }
862ac106addSNikolay Haustov 
863ac106addSNikolay Haustov inline
864ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
865ac106addSNikolay Haustov                                                unsigned Val) const {
866ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
867ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
868ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
869ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
870ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
871ac106addSNikolay Haustov }
872ac106addSNikolay Haustov 
873ac106addSNikolay Haustov inline
874ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
875ac106addSNikolay Haustov                                                 unsigned Val) const {
876ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
877ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
878ac106addSNikolay Haustov   int shift = 0;
879ac106addSNikolay Haustov   switch (SRegClassID) {
880ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
881212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
882212a251cSArtem Tamazov     break;
883ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
884212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
885212a251cSArtem Tamazov     shift = 1;
886212a251cSArtem Tamazov     break;
887212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
888212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
889ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
890ac106addSNikolay Haustov   // this bundle?
89127134953SDmitry Preobrazhensky   case AMDGPU::SGPR_256RegClassID:
89227134953SDmitry Preobrazhensky   case AMDGPU::TTMP_256RegClassID:
893ac106addSNikolay Haustov     // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
894ac106addSNikolay Haustov   // this bundle?
89527134953SDmitry Preobrazhensky   case AMDGPU::SGPR_512RegClassID:
89627134953SDmitry Preobrazhensky   case AMDGPU::TTMP_512RegClassID:
897212a251cSArtem Tamazov     shift = 2;
898212a251cSArtem Tamazov     break;
899ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
900ac106addSNikolay Haustov   // this bundle?
901212a251cSArtem Tamazov   default:
90292b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
903ac106addSNikolay Haustov   }
90492b355b1SMatt Arsenault 
90592b355b1SMatt Arsenault   if (Val % (1 << shift)) {
906ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
907ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
90892b355b1SMatt Arsenault   }
90992b355b1SMatt Arsenault 
910ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
911ac106addSNikolay Haustov }
912ac106addSNikolay Haustov 
913ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
914212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
915ac106addSNikolay Haustov }
916ac106addSNikolay Haustov 
917ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
918212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
919ac106addSNikolay Haustov }
920ac106addSNikolay Haustov 
92130fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
92230fc5239SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val);
92330fc5239SDmitry Preobrazhensky }
92430fc5239SDmitry Preobrazhensky 
9254bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
9264bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
9274bd72361SMatt Arsenault }
9284bd72361SMatt Arsenault 
9299be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
9309be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
9319be7b0d4SMatt Arsenault }
9329be7b0d4SMatt Arsenault 
933a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VSrcV232(unsigned Val) const {
934a8d9d507SStanislav Mekhanoshin   return decodeSrcOp(OPWV232, Val);
935a8d9d507SStanislav Mekhanoshin }
936a8d9d507SStanislav Mekhanoshin 
937ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
938cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
939cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
940cb540bc0SMatt Arsenault   // high bit.
941cb540bc0SMatt Arsenault   Val &= 255;
942cb540bc0SMatt Arsenault 
943ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
944ac106addSNikolay Haustov }
945ac106addSNikolay Haustov 
9466023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const {
9476023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
9486023d599SDmitry Preobrazhensky }
9496023d599SDmitry Preobrazhensky 
9509e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const {
9519e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255);
9529e77d0c6SStanislav Mekhanoshin }
9539e77d0c6SStanislav Mekhanoshin 
954a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_64(unsigned Val) const {
955a8d9d507SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_64RegClassID, Val & 255);
956a8d9d507SStanislav Mekhanoshin }
957a8d9d507SStanislav Mekhanoshin 
9589e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const {
9599e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255);
9609e77d0c6SStanislav Mekhanoshin }
9619e77d0c6SStanislav Mekhanoshin 
962a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_256(unsigned Val) const {
963a8d9d507SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_256RegClassID, Val & 255);
964a8d9d507SStanislav Mekhanoshin }
965a8d9d507SStanislav Mekhanoshin 
9669e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const {
9679e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255);
9689e77d0c6SStanislav Mekhanoshin }
9699e77d0c6SStanislav Mekhanoshin 
9709e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const {
9719e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255);
9729e77d0c6SStanislav Mekhanoshin }
9739e77d0c6SStanislav Mekhanoshin 
9749e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const {
9759e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW32, Val);
9769e77d0c6SStanislav Mekhanoshin }
9779e77d0c6SStanislav Mekhanoshin 
9789e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const {
9799e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW64, Val);
9809e77d0c6SStanislav Mekhanoshin }
9819e77d0c6SStanislav Mekhanoshin 
9826e3e14f6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_128(unsigned Val) const {
9836e3e14f6SStanislav Mekhanoshin   return decodeSrcOp(OPW128, Val);
9846e3e14f6SStanislav Mekhanoshin }
9856e3e14f6SStanislav Mekhanoshin 
9866e3e14f6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_512(unsigned Val) const {
9876e3e14f6SStanislav Mekhanoshin   return decodeSrcOp(OPW512, Val);
9886e3e14f6SStanislav Mekhanoshin }
9896e3e14f6SStanislav Mekhanoshin 
990ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
991ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
992ac106addSNikolay Haustov }
993ac106addSNikolay Haustov 
994ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
995ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
996ac106addSNikolay Haustov }
997ac106addSNikolay Haustov 
998ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
999ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
1000ac106addSNikolay Haustov }
1001ac106addSNikolay Haustov 
10029e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const {
10039e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_256RegClassID, Val);
10049e77d0c6SStanislav Mekhanoshin }
10059e77d0c6SStanislav Mekhanoshin 
10069e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const {
10079e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_512RegClassID, Val);
10089e77d0c6SStanislav Mekhanoshin }
10099e77d0c6SStanislav Mekhanoshin 
1010a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_1024(unsigned Val) const {
1011a8d9d507SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_1024RegClassID, Val);
1012a8d9d507SStanislav Mekhanoshin }
1013a8d9d507SStanislav Mekhanoshin 
1014ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
1015ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
1016ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
1017ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
1018212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
1019ac106addSNikolay Haustov }
1020ac106addSNikolay Haustov 
1021640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
1022640c44b8SMatt Arsenault   unsigned Val) const {
1023640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
102438e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
102538e496b1SArtem Tamazov }
102638e496b1SArtem Tamazov 
1027ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
1028ca7b0a17SMatt Arsenault   unsigned Val) const {
1029ca7b0a17SMatt Arsenault   // SReg_32_XM0 is SReg_32 without EXEC_HI
1030ca7b0a17SMatt Arsenault   return decodeOperand_SReg_32(Val);
1031ca7b0a17SMatt Arsenault }
1032ca7b0a17SMatt Arsenault 
10336023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const {
10346023d599SDmitry Preobrazhensky   // table-gen generated disassembler doesn't care about operand types
10356023d599SDmitry Preobrazhensky   // leaving only registry class so SSrc_32 operand turns into SReg_32
10366023d599SDmitry Preobrazhensky   // and therefore we accept immediates and literals here as well
10376023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
10386023d599SDmitry Preobrazhensky }
10396023d599SDmitry Preobrazhensky 
1040ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
1041640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
1042640c44b8SMatt Arsenault }
1043640c44b8SMatt Arsenault 
1044640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
1045212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
1046ac106addSNikolay Haustov }
1047ac106addSNikolay Haustov 
1048ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
1049212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
1050ac106addSNikolay Haustov }
1051ac106addSNikolay Haustov 
1052ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
105327134953SDmitry Preobrazhensky   return decodeDstOp(OPW256, Val);
1054ac106addSNikolay Haustov }
1055ac106addSNikolay Haustov 
1056ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
105727134953SDmitry Preobrazhensky   return decodeDstOp(OPW512, Val);
1058ac106addSNikolay Haustov }
1059ac106addSNikolay Haustov 
1060b4b7e605SJoe Nash // Decode Literals for insts which always have a literal in the encoding
1061b4b7e605SJoe Nash MCOperand
1062b4b7e605SJoe Nash AMDGPUDisassembler::decodeMandatoryLiteralConstant(unsigned Val) const {
1063b4b7e605SJoe Nash   if (HasLiteral) {
1064b4b7e605SJoe Nash     if (Literal != Val)
1065b4b7e605SJoe Nash       return errOperand(Val, "More than one unique literal is illegal");
1066b4b7e605SJoe Nash   }
1067b4b7e605SJoe Nash   HasLiteral = true;
1068b4b7e605SJoe Nash   Literal = Val;
1069b4b7e605SJoe Nash   return MCOperand::createImm(Literal);
1070b4b7e605SJoe Nash }
1071b4b7e605SJoe Nash 
1072ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
1073ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
1074ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
1075ac106addSNikolay Haustov   // ToDo: deal with float/double constants
1076ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
1077ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
1078ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
1079ac106addSNikolay Haustov                         Twine(Bytes.size()));
1080ce941c9cSDmitry Preobrazhensky     }
1081ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
1082ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
1083ce941c9cSDmitry Preobrazhensky   }
1084ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
1085ac106addSNikolay Haustov }
1086ac106addSNikolay Haustov 
1087ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
1088212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
1089c8fbf6ffSEugene Zelenko 
1090212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
1091212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
1092212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
1093212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
1094212a251cSArtem Tamazov       // Cast prevents negative overflow.
1095ac106addSNikolay Haustov }
1096ac106addSNikolay Haustov 
10974bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
10984bd72361SMatt Arsenault   switch (Imm) {
10994bd72361SMatt Arsenault   case 240:
11004bd72361SMatt Arsenault     return FloatToBits(0.5f);
11014bd72361SMatt Arsenault   case 241:
11024bd72361SMatt Arsenault     return FloatToBits(-0.5f);
11034bd72361SMatt Arsenault   case 242:
11044bd72361SMatt Arsenault     return FloatToBits(1.0f);
11054bd72361SMatt Arsenault   case 243:
11064bd72361SMatt Arsenault     return FloatToBits(-1.0f);
11074bd72361SMatt Arsenault   case 244:
11084bd72361SMatt Arsenault     return FloatToBits(2.0f);
11094bd72361SMatt Arsenault   case 245:
11104bd72361SMatt Arsenault     return FloatToBits(-2.0f);
11114bd72361SMatt Arsenault   case 246:
11124bd72361SMatt Arsenault     return FloatToBits(4.0f);
11134bd72361SMatt Arsenault   case 247:
11144bd72361SMatt Arsenault     return FloatToBits(-4.0f);
11154bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
11164bd72361SMatt Arsenault     return 0x3e22f983;
11174bd72361SMatt Arsenault   default:
11184bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
11194bd72361SMatt Arsenault   }
11204bd72361SMatt Arsenault }
11214bd72361SMatt Arsenault 
11224bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
11234bd72361SMatt Arsenault   switch (Imm) {
11244bd72361SMatt Arsenault   case 240:
11254bd72361SMatt Arsenault     return DoubleToBits(0.5);
11264bd72361SMatt Arsenault   case 241:
11274bd72361SMatt Arsenault     return DoubleToBits(-0.5);
11284bd72361SMatt Arsenault   case 242:
11294bd72361SMatt Arsenault     return DoubleToBits(1.0);
11304bd72361SMatt Arsenault   case 243:
11314bd72361SMatt Arsenault     return DoubleToBits(-1.0);
11324bd72361SMatt Arsenault   case 244:
11334bd72361SMatt Arsenault     return DoubleToBits(2.0);
11344bd72361SMatt Arsenault   case 245:
11354bd72361SMatt Arsenault     return DoubleToBits(-2.0);
11364bd72361SMatt Arsenault   case 246:
11374bd72361SMatt Arsenault     return DoubleToBits(4.0);
11384bd72361SMatt Arsenault   case 247:
11394bd72361SMatt Arsenault     return DoubleToBits(-4.0);
11404bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
11414bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
11424bd72361SMatt Arsenault   default:
11434bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
11444bd72361SMatt Arsenault   }
11454bd72361SMatt Arsenault }
11464bd72361SMatt Arsenault 
11474bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
11484bd72361SMatt Arsenault   switch (Imm) {
11494bd72361SMatt Arsenault   case 240:
11504bd72361SMatt Arsenault     return 0x3800;
11514bd72361SMatt Arsenault   case 241:
11524bd72361SMatt Arsenault     return 0xB800;
11534bd72361SMatt Arsenault   case 242:
11544bd72361SMatt Arsenault     return 0x3C00;
11554bd72361SMatt Arsenault   case 243:
11564bd72361SMatt Arsenault     return 0xBC00;
11574bd72361SMatt Arsenault   case 244:
11584bd72361SMatt Arsenault     return 0x4000;
11594bd72361SMatt Arsenault   case 245:
11604bd72361SMatt Arsenault     return 0xC000;
11614bd72361SMatt Arsenault   case 246:
11624bd72361SMatt Arsenault     return 0x4400;
11634bd72361SMatt Arsenault   case 247:
11644bd72361SMatt Arsenault     return 0xC400;
11654bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
11664bd72361SMatt Arsenault     return 0x3118;
11674bd72361SMatt Arsenault   default:
11684bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
11694bd72361SMatt Arsenault   }
11704bd72361SMatt Arsenault }
11714bd72361SMatt Arsenault 
11724bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
1173212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
1174212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
11754bd72361SMatt Arsenault 
1176e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
11774bd72361SMatt Arsenault   switch (Width) {
11784bd72361SMatt Arsenault   case OPW32:
11799e77d0c6SStanislav Mekhanoshin   case OPW128: // splat constants
11809e77d0c6SStanislav Mekhanoshin   case OPW512:
11819e77d0c6SStanislav Mekhanoshin   case OPW1024:
1182a8d9d507SStanislav Mekhanoshin   case OPWV232:
11834bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
11844bd72361SMatt Arsenault   case OPW64:
1185a8d9d507SStanislav Mekhanoshin   case OPW256:
11864bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
11874bd72361SMatt Arsenault   case OPW16:
11889be7b0d4SMatt Arsenault   case OPWV216:
11894bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
11904bd72361SMatt Arsenault   default:
11914bd72361SMatt Arsenault     llvm_unreachable("implement me");
1192e1818af8STom Stellard   }
1193e1818af8STom Stellard }
1194e1818af8STom Stellard 
1195212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
1196e1818af8STom Stellard   using namespace AMDGPU;
1197c8fbf6ffSEugene Zelenko 
1198212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
1199212a251cSArtem Tamazov   switch (Width) {
1200212a251cSArtem Tamazov   default: // fall
12014bd72361SMatt Arsenault   case OPW32:
12024bd72361SMatt Arsenault   case OPW16:
12039be7b0d4SMatt Arsenault   case OPWV216:
12044bd72361SMatt Arsenault     return VGPR_32RegClassID;
1205a8d9d507SStanislav Mekhanoshin   case OPW64:
1206a8d9d507SStanislav Mekhanoshin   case OPWV232: return VReg_64RegClassID;
1207a8d9d507SStanislav Mekhanoshin   case OPW96: return VReg_96RegClassID;
1208212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
1209a8d9d507SStanislav Mekhanoshin   case OPW160: return VReg_160RegClassID;
1210a8d9d507SStanislav Mekhanoshin   case OPW256: return VReg_256RegClassID;
1211a8d9d507SStanislav Mekhanoshin   case OPW512: return VReg_512RegClassID;
1212a8d9d507SStanislav Mekhanoshin   case OPW1024: return VReg_1024RegClassID;
1213212a251cSArtem Tamazov   }
1214212a251cSArtem Tamazov }
1215212a251cSArtem Tamazov 
12169e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const {
12179e77d0c6SStanislav Mekhanoshin   using namespace AMDGPU;
12189e77d0c6SStanislav Mekhanoshin 
12199e77d0c6SStanislav Mekhanoshin   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
12209e77d0c6SStanislav Mekhanoshin   switch (Width) {
12219e77d0c6SStanislav Mekhanoshin   default: // fall
12229e77d0c6SStanislav Mekhanoshin   case OPW32:
12239e77d0c6SStanislav Mekhanoshin   case OPW16:
12249e77d0c6SStanislav Mekhanoshin   case OPWV216:
12259e77d0c6SStanislav Mekhanoshin     return AGPR_32RegClassID;
1226a8d9d507SStanislav Mekhanoshin   case OPW64:
1227a8d9d507SStanislav Mekhanoshin   case OPWV232: return AReg_64RegClassID;
1228a8d9d507SStanislav Mekhanoshin   case OPW96: return AReg_96RegClassID;
12299e77d0c6SStanislav Mekhanoshin   case OPW128: return AReg_128RegClassID;
1230a8d9d507SStanislav Mekhanoshin   case OPW160: return AReg_160RegClassID;
1231d625b4b0SJay Foad   case OPW256: return AReg_256RegClassID;
12329e77d0c6SStanislav Mekhanoshin   case OPW512: return AReg_512RegClassID;
12339e77d0c6SStanislav Mekhanoshin   case OPW1024: return AReg_1024RegClassID;
12349e77d0c6SStanislav Mekhanoshin   }
12359e77d0c6SStanislav Mekhanoshin }
12369e77d0c6SStanislav Mekhanoshin 
12379e77d0c6SStanislav Mekhanoshin 
1238212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
1239212a251cSArtem Tamazov   using namespace AMDGPU;
1240c8fbf6ffSEugene Zelenko 
1241212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
1242212a251cSArtem Tamazov   switch (Width) {
1243212a251cSArtem Tamazov   default: // fall
12444bd72361SMatt Arsenault   case OPW32:
12454bd72361SMatt Arsenault   case OPW16:
12469be7b0d4SMatt Arsenault   case OPWV216:
12474bd72361SMatt Arsenault     return SGPR_32RegClassID;
1248a8d9d507SStanislav Mekhanoshin   case OPW64:
1249a8d9d507SStanislav Mekhanoshin   case OPWV232: return SGPR_64RegClassID;
1250a8d9d507SStanislav Mekhanoshin   case OPW96: return SGPR_96RegClassID;
1251212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
1252a8d9d507SStanislav Mekhanoshin   case OPW160: return SGPR_160RegClassID;
125327134953SDmitry Preobrazhensky   case OPW256: return SGPR_256RegClassID;
125427134953SDmitry Preobrazhensky   case OPW512: return SGPR_512RegClassID;
1255212a251cSArtem Tamazov   }
1256212a251cSArtem Tamazov }
1257212a251cSArtem Tamazov 
1258212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
1259212a251cSArtem Tamazov   using namespace AMDGPU;
1260c8fbf6ffSEugene Zelenko 
1261212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
1262212a251cSArtem Tamazov   switch (Width) {
1263212a251cSArtem Tamazov   default: // fall
12644bd72361SMatt Arsenault   case OPW32:
12654bd72361SMatt Arsenault   case OPW16:
12669be7b0d4SMatt Arsenault   case OPWV216:
12674bd72361SMatt Arsenault     return TTMP_32RegClassID;
1268a8d9d507SStanislav Mekhanoshin   case OPW64:
1269a8d9d507SStanislav Mekhanoshin   case OPWV232: return TTMP_64RegClassID;
1270212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
127127134953SDmitry Preobrazhensky   case OPW256: return TTMP_256RegClassID;
127227134953SDmitry Preobrazhensky   case OPW512: return TTMP_512RegClassID;
1273212a251cSArtem Tamazov   }
1274212a251cSArtem Tamazov }
1275212a251cSArtem Tamazov 
1276ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
1277ac2b0264SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1278ac2b0264SDmitry Preobrazhensky 
127918cb7441SJay Foad   unsigned TTmpMin = isGFX9Plus() ? TTMP_GFX9PLUS_MIN : TTMP_VI_MIN;
128018cb7441SJay Foad   unsigned TTmpMax = isGFX9Plus() ? TTMP_GFX9PLUS_MAX : TTMP_VI_MAX;
1281ac2b0264SDmitry Preobrazhensky 
1282ac2b0264SDmitry Preobrazhensky   return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
1283ac2b0264SDmitry Preobrazhensky }
1284ac2b0264SDmitry Preobrazhensky 
1285b4b7e605SJoe Nash MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val,
1286b4b7e605SJoe Nash                                           bool MandatoryLiteral) const {
1287212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
1288c8fbf6ffSEugene Zelenko 
12899e77d0c6SStanislav Mekhanoshin   assert(Val < 1024); // enum10
12909e77d0c6SStanislav Mekhanoshin 
12919e77d0c6SStanislav Mekhanoshin   bool IsAGPR = Val & 512;
12929e77d0c6SStanislav Mekhanoshin   Val &= 511;
1293ac106addSNikolay Haustov 
1294212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
12959e77d0c6SStanislav Mekhanoshin     return createRegOperand(IsAGPR ? getAgprClassId(Width)
12969e77d0c6SStanislav Mekhanoshin                                    : getVgprClassId(Width), Val - VGPR_MIN);
1297212a251cSArtem Tamazov   }
1298b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
129949231c1fSKazu Hirata     // "SGPR_MIN <= Val" is always true and causes compilation warning.
130049231c1fSKazu Hirata     static_assert(SGPR_MIN == 0, "");
1301212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
1302212a251cSArtem Tamazov   }
1303ac2b0264SDmitry Preobrazhensky 
1304ac2b0264SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
1305ac2b0264SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
1306ac2b0264SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
1307212a251cSArtem Tamazov   }
1308ac106addSNikolay Haustov 
1309212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
1310ac106addSNikolay Haustov     return decodeIntImmed(Val);
1311ac106addSNikolay Haustov 
1312212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
13134bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
1314ac106addSNikolay Haustov 
1315b4b7e605SJoe Nash   if (Val == LITERAL_CONST) {
1316b4b7e605SJoe Nash     if (MandatoryLiteral)
1317b4b7e605SJoe Nash       // Keep a sentinel value for deferred setting
1318b4b7e605SJoe Nash       return MCOperand::createImm(LITERAL_CONST);
1319b4b7e605SJoe Nash     else
1320ac106addSNikolay Haustov       return decodeLiteralConstant();
1321b4b7e605SJoe Nash   }
1322ac106addSNikolay Haustov 
13234bd72361SMatt Arsenault   switch (Width) {
13244bd72361SMatt Arsenault   case OPW32:
13254bd72361SMatt Arsenault   case OPW16:
13269be7b0d4SMatt Arsenault   case OPWV216:
13274bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
13284bd72361SMatt Arsenault   case OPW64:
1329a8d9d507SStanislav Mekhanoshin   case OPWV232:
13304bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
13314bd72361SMatt Arsenault   default:
13324bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
13334bd72361SMatt Arsenault   }
1334ac106addSNikolay Haustov }
1335ac106addSNikolay Haustov 
133627134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
133727134953SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
133827134953SDmitry Preobrazhensky 
133927134953SDmitry Preobrazhensky   assert(Val < 128);
134027134953SDmitry Preobrazhensky   assert(Width == OPW256 || Width == OPW512);
134127134953SDmitry Preobrazhensky 
134227134953SDmitry Preobrazhensky   if (Val <= SGPR_MAX) {
134349231c1fSKazu Hirata     // "SGPR_MIN <= Val" is always true and causes compilation warning.
134449231c1fSKazu Hirata     static_assert(SGPR_MIN == 0, "");
134527134953SDmitry Preobrazhensky     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
134627134953SDmitry Preobrazhensky   }
134727134953SDmitry Preobrazhensky 
134827134953SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
134927134953SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
135027134953SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
135127134953SDmitry Preobrazhensky   }
135227134953SDmitry Preobrazhensky 
135327134953SDmitry Preobrazhensky   llvm_unreachable("unknown dst register");
135427134953SDmitry Preobrazhensky }
135527134953SDmitry Preobrazhensky 
1356ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
1357ac106addSNikolay Haustov   using namespace AMDGPU;
1358c8fbf6ffSEugene Zelenko 
1359e1818af8STom Stellard   switch (Val) {
1360ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR_LO);
1361ac2b0264SDmitry Preobrazhensky   case 103: return createRegOperand(FLAT_SCR_HI);
13623afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK_LO);
13633afbd825SDmitry Preobrazhensky   case 105: return createRegOperand(XNACK_MASK_HI);
1364ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
1365ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
1366137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA_LO);
1367137976faSDmitry Preobrazhensky   case 109: return createRegOperand(TBA_HI);
1368137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA_LO);
1369137976faSDmitry Preobrazhensky   case 111: return createRegOperand(TMA_HI);
1370ac106addSNikolay Haustov   case 124: return createRegOperand(M0);
137133d806a5SStanislav Mekhanoshin   case 125: return createRegOperand(SGPR_NULL);
1372ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
1373ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
1374a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
1375a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1376a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1377a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1378137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
13799111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
13809111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
13819111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1382942c273dSDmitry Preobrazhensky   case 254: return createRegOperand(LDS_DIRECT);
1383ac106addSNikolay Haustov   default: break;
1384e1818af8STom Stellard   }
1385ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1386e1818af8STom Stellard }
1387e1818af8STom Stellard 
1388ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
1389161a158eSNikolay Haustov   using namespace AMDGPU;
1390c8fbf6ffSEugene Zelenko 
1391161a158eSNikolay Haustov   switch (Val) {
1392ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR);
13933afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK);
1394ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
1395137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA);
1396137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA);
13979bd76367SDmitry Preobrazhensky   case 125: return createRegOperand(SGPR_NULL);
1398ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
1399137976faSDmitry Preobrazhensky   case 235: return createRegOperand(SRC_SHARED_BASE);
1400137976faSDmitry Preobrazhensky   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1401137976faSDmitry Preobrazhensky   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1402137976faSDmitry Preobrazhensky   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1403137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
14049111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
14059111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
14069111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1407ac106addSNikolay Haustov   default: break;
1408161a158eSNikolay Haustov   }
1409ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1410161a158eSNikolay Haustov }
1411161a158eSNikolay Haustov 
1412549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
14136b65f7c3SDmitry Preobrazhensky                                             const unsigned Val) const {
1414363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
14156b65f7c3SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1416363f47a2SSam Kolton 
141733d806a5SStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
141833d806a5SStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
1419da644c02SStanislav Mekhanoshin     // XXX: cast to int is needed to avoid stupid warning:
1420a179d25bSSam Kolton     // compare with unsigned is always true
1421da644c02SStanislav Mekhanoshin     if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) &&
1422363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
1423363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
1424363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
1425363f47a2SSam Kolton     }
1426363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
14274f87d30aSJay Foad         Val <= (isGFX10Plus() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10
142833d806a5SStanislav Mekhanoshin                               : SDWA9EncValues::SRC_SGPR_MAX_SI)) {
1429363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
1430363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
1431363f47a2SSam Kolton     }
1432ac2b0264SDmitry Preobrazhensky     if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
1433ac2b0264SDmitry Preobrazhensky         Val <= SDWA9EncValues::SRC_TTMP_MAX) {
1434ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(Width),
1435ac2b0264SDmitry Preobrazhensky                                Val - SDWA9EncValues::SRC_TTMP_MIN);
1436ac2b0264SDmitry Preobrazhensky     }
1437363f47a2SSam Kolton 
14386b65f7c3SDmitry Preobrazhensky     const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
14396b65f7c3SDmitry Preobrazhensky 
14406b65f7c3SDmitry Preobrazhensky     if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
14416b65f7c3SDmitry Preobrazhensky       return decodeIntImmed(SVal);
14426b65f7c3SDmitry Preobrazhensky 
14436b65f7c3SDmitry Preobrazhensky     if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
14446b65f7c3SDmitry Preobrazhensky       return decodeFPImmed(Width, SVal);
14456b65f7c3SDmitry Preobrazhensky 
14466b65f7c3SDmitry Preobrazhensky     return decodeSpecialReg32(SVal);
1447549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
1448549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
1449549c89d2SSam Kolton   }
1450549c89d2SSam Kolton   llvm_unreachable("unsupported target");
1451363f47a2SSam Kolton }
1452363f47a2SSam Kolton 
1453549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
1454549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
1455363f47a2SSam Kolton }
1456363f47a2SSam Kolton 
1457549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
1458549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
1459363f47a2SSam Kolton }
1460363f47a2SSam Kolton 
1461549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
1462363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
1463363f47a2SSam Kolton 
146433d806a5SStanislav Mekhanoshin   assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
146533d806a5SStanislav Mekhanoshin           STI.getFeatureBits()[AMDGPU::FeatureGFX10]) &&
146633d806a5SStanislav Mekhanoshin          "SDWAVopcDst should be present only on GFX9+");
146733d806a5SStanislav Mekhanoshin 
1468ab4f2ea7SStanislav Mekhanoshin   bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64];
1469ab4f2ea7SStanislav Mekhanoshin 
1470363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
1471363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
1472ac2b0264SDmitry Preobrazhensky 
1473ac2b0264SDmitry Preobrazhensky     int TTmpIdx = getTTmpIdx(Val);
1474ac2b0264SDmitry Preobrazhensky     if (TTmpIdx >= 0) {
1475434d5925SDmitry Preobrazhensky       auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32);
1476434d5925SDmitry Preobrazhensky       return createSRegOperand(TTmpClsId, TTmpIdx);
147733d806a5SStanislav Mekhanoshin     } else if (Val > SGPR_MAX) {
1478ab4f2ea7SStanislav Mekhanoshin       return IsWave64 ? decodeSpecialReg64(Val)
1479ab4f2ea7SStanislav Mekhanoshin                       : decodeSpecialReg32(Val);
1480363f47a2SSam Kolton     } else {
1481ab4f2ea7SStanislav Mekhanoshin       return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val);
1482363f47a2SSam Kolton     }
1483363f47a2SSam Kolton   } else {
1484ab4f2ea7SStanislav Mekhanoshin     return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO);
1485363f47a2SSam Kolton   }
1486363f47a2SSam Kolton }
1487363f47a2SSam Kolton 
1488ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const {
1489ab4f2ea7SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ?
1490ab4f2ea7SStanislav Mekhanoshin     decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val);
1491ab4f2ea7SStanislav Mekhanoshin }
1492ab4f2ea7SStanislav Mekhanoshin 
1493ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const {
1494ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
1495ac2b0264SDmitry Preobrazhensky }
1496ac2b0264SDmitry Preobrazhensky 
14974f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9() const { return AMDGPU::isGFX9(STI); }
1498ac2b0264SDmitry Preobrazhensky 
1499a8d9d507SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX90A() const {
1500a8d9d507SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts];
1501a8d9d507SStanislav Mekhanoshin }
1502a8d9d507SStanislav Mekhanoshin 
15034f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9Plus() const { return AMDGPU::isGFX9Plus(STI); }
15044f87d30aSJay Foad 
15054f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10() const { return AMDGPU::isGFX10(STI); }
15064f87d30aSJay Foad 
15074f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10Plus() const {
15084f87d30aSJay Foad   return AMDGPU::isGFX10Plus(STI);
150933d806a5SStanislav Mekhanoshin }
151033d806a5SStanislav Mekhanoshin 
15116fb02596SStanislav Mekhanoshin bool AMDGPUDisassembler::hasArchitectedFlatScratch() const {
15126fb02596SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureArchitectedFlatScratch];
15136fb02596SStanislav Mekhanoshin }
15146fb02596SStanislav Mekhanoshin 
15153381d7a2SSam Kolton //===----------------------------------------------------------------------===//
1516528057c1SRonak Chauhan // AMDGPU specific symbol handling
1517528057c1SRonak Chauhan //===----------------------------------------------------------------------===//
1518528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK)                                       \
1519528057c1SRonak Chauhan   do {                                                                         \
1520528057c1SRonak Chauhan     KdStream << Indent << DIRECTIVE " "                                        \
1521528057c1SRonak Chauhan              << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n';           \
1522528057c1SRonak Chauhan   } while (0)
1523528057c1SRonak Chauhan 
1524528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming)
1525528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1(
1526528057c1SRonak Chauhan     uint32_t FourByteBuffer, raw_string_ostream &KdStream) const {
1527528057c1SRonak Chauhan   using namespace amdhsa;
1528528057c1SRonak Chauhan   StringRef Indent = "\t";
1529528057c1SRonak Chauhan 
1530528057c1SRonak Chauhan   // We cannot accurately backward compute #VGPRs used from
1531528057c1SRonak Chauhan   // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same
1532528057c1SRonak Chauhan   // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we
1533528057c1SRonak Chauhan   // simply calculate the inverse of what the assembler does.
1534528057c1SRonak Chauhan 
1535528057c1SRonak Chauhan   uint32_t GranulatedWorkitemVGPRCount =
1536528057c1SRonak Chauhan       (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >>
1537528057c1SRonak Chauhan       COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT;
1538528057c1SRonak Chauhan 
1539528057c1SRonak Chauhan   uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) *
1540528057c1SRonak Chauhan                           AMDGPU::IsaInfo::getVGPREncodingGranule(&STI);
1541528057c1SRonak Chauhan 
1542528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n';
1543528057c1SRonak Chauhan 
1544528057c1SRonak Chauhan   // We cannot backward compute values used to calculate
1545528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following
1546528057c1SRonak Chauhan   // directives can't be computed:
1547528057c1SRonak Chauhan   // .amdhsa_reserve_vcc
1548528057c1SRonak Chauhan   // .amdhsa_reserve_flat_scratch
1549528057c1SRonak Chauhan   // .amdhsa_reserve_xnack_mask
1550528057c1SRonak Chauhan   // They take their respective default values if not specified in the assembly.
1551528057c1SRonak Chauhan   //
1552528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT
1553528057c1SRonak Chauhan   //    = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK)
1554528057c1SRonak Chauhan   //
1555528057c1SRonak Chauhan   // We compute the inverse as though all directives apart from NEXT_FREE_SGPR
1556528057c1SRonak Chauhan   // are set to 0. So while disassembling we consider that:
1557528057c1SRonak Chauhan   //
1558528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT
1559528057c1SRonak Chauhan   //    = f(NEXT_FREE_SGPR + 0 + 0 + 0)
1560528057c1SRonak Chauhan   //
1561528057c1SRonak Chauhan   // The disassembler cannot recover the original values of those 3 directives.
1562528057c1SRonak Chauhan 
1563528057c1SRonak Chauhan   uint32_t GranulatedWavefrontSGPRCount =
1564528057c1SRonak Chauhan       (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >>
1565528057c1SRonak Chauhan       COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT;
1566528057c1SRonak Chauhan 
15674f87d30aSJay Foad   if (isGFX10Plus() && GranulatedWavefrontSGPRCount)
1568528057c1SRonak Chauhan     return MCDisassembler::Fail;
1569528057c1SRonak Chauhan 
1570528057c1SRonak Chauhan   uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) *
1571528057c1SRonak Chauhan                           AMDGPU::IsaInfo::getSGPREncodingGranule(&STI);
1572528057c1SRonak Chauhan 
1573528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n';
15746fb02596SStanislav Mekhanoshin   if (!hasArchitectedFlatScratch())
1575528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n';
1576528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n';
1577528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n";
1578528057c1SRonak Chauhan 
1579528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY)
1580528057c1SRonak Chauhan     return MCDisassembler::Fail;
1581528057c1SRonak Chauhan 
1582528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_round_mode_32",
1583528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32);
1584528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64",
1585528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64);
1586528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32",
1587528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32);
1588528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64",
1589528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64);
1590528057c1SRonak Chauhan 
1591528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV)
1592528057c1SRonak Chauhan     return MCDisassembler::Fail;
1593528057c1SRonak Chauhan 
1594528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP);
1595528057c1SRonak Chauhan 
1596528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE)
1597528057c1SRonak Chauhan     return MCDisassembler::Fail;
1598528057c1SRonak Chauhan 
1599528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE);
1600528057c1SRonak Chauhan 
1601528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY)
1602528057c1SRonak Chauhan     return MCDisassembler::Fail;
1603528057c1SRonak Chauhan 
1604528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER)
1605528057c1SRonak Chauhan     return MCDisassembler::Fail;
1606528057c1SRonak Chauhan 
1607528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL);
1608528057c1SRonak Chauhan 
1609528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0)
1610528057c1SRonak Chauhan     return MCDisassembler::Fail;
1611528057c1SRonak Chauhan 
16124f87d30aSJay Foad   if (isGFX10Plus()) {
1613528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode",
1614528057c1SRonak Chauhan                     COMPUTE_PGM_RSRC1_WGP_MODE);
1615528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED);
1616528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS);
1617528057c1SRonak Chauhan   }
1618528057c1SRonak Chauhan   return MCDisassembler::Success;
1619528057c1SRonak Chauhan }
1620528057c1SRonak Chauhan 
1621528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming)
1622528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2(
1623528057c1SRonak Chauhan     uint32_t FourByteBuffer, raw_string_ostream &KdStream) const {
1624528057c1SRonak Chauhan   using namespace amdhsa;
1625528057c1SRonak Chauhan   StringRef Indent = "\t";
16266fb02596SStanislav Mekhanoshin   if (hasArchitectedFlatScratch())
16276fb02596SStanislav Mekhanoshin     PRINT_DIRECTIVE(".amdhsa_enable_private_segment",
16286fb02596SStanislav Mekhanoshin                     COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT);
16296fb02596SStanislav Mekhanoshin   else
16306fb02596SStanislav Mekhanoshin     PRINT_DIRECTIVE(".amdhsa_system_sgpr_private_segment_wavefront_offset",
1631d5ea8f70STony                     COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT);
1632528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x",
1633528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X);
1634528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y",
1635528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y);
1636528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z",
1637528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z);
1638528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info",
1639528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO);
1640528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id",
1641528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID);
1642528057c1SRonak Chauhan 
1643528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH)
1644528057c1SRonak Chauhan     return MCDisassembler::Fail;
1645528057c1SRonak Chauhan 
1646528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY)
1647528057c1SRonak Chauhan     return MCDisassembler::Fail;
1648528057c1SRonak Chauhan 
1649528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE)
1650528057c1SRonak Chauhan     return MCDisassembler::Fail;
1651528057c1SRonak Chauhan 
1652528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1653528057c1SRonak Chauhan       ".amdhsa_exception_fp_ieee_invalid_op",
1654528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION);
1655528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src",
1656528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE);
1657528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1658528057c1SRonak Chauhan       ".amdhsa_exception_fp_ieee_div_zero",
1659528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO);
1660528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow",
1661528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW);
1662528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow",
1663528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW);
1664528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact",
1665528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT);
1666528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero",
1667528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO);
1668528057c1SRonak Chauhan 
1669528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0)
1670528057c1SRonak Chauhan     return MCDisassembler::Fail;
1671528057c1SRonak Chauhan 
1672528057c1SRonak Chauhan   return MCDisassembler::Success;
1673528057c1SRonak Chauhan }
1674528057c1SRonak Chauhan 
1675528057c1SRonak Chauhan #undef PRINT_DIRECTIVE
1676528057c1SRonak Chauhan 
1677528057c1SRonak Chauhan MCDisassembler::DecodeStatus
1678528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective(
1679528057c1SRonak Chauhan     DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes,
1680528057c1SRonak Chauhan     raw_string_ostream &KdStream) const {
1681528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK)                                       \
1682528057c1SRonak Chauhan   do {                                                                         \
1683528057c1SRonak Chauhan     KdStream << Indent << DIRECTIVE " "                                        \
1684528057c1SRonak Chauhan              << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n';            \
1685528057c1SRonak Chauhan   } while (0)
1686528057c1SRonak Chauhan 
1687528057c1SRonak Chauhan   uint16_t TwoByteBuffer = 0;
1688528057c1SRonak Chauhan   uint32_t FourByteBuffer = 0;
1689528057c1SRonak Chauhan 
1690528057c1SRonak Chauhan   StringRef ReservedBytes;
1691528057c1SRonak Chauhan   StringRef Indent = "\t";
1692528057c1SRonak Chauhan 
1693528057c1SRonak Chauhan   assert(Bytes.size() == 64);
1694528057c1SRonak Chauhan   DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8);
1695528057c1SRonak Chauhan 
1696528057c1SRonak Chauhan   switch (Cursor.tell()) {
1697528057c1SRonak Chauhan   case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET:
1698528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1699528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer
1700528057c1SRonak Chauhan              << '\n';
1701528057c1SRonak Chauhan     return MCDisassembler::Success;
1702528057c1SRonak Chauhan 
1703528057c1SRonak Chauhan   case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET:
1704528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1705528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_private_segment_fixed_size "
1706528057c1SRonak Chauhan              << FourByteBuffer << '\n';
1707528057c1SRonak Chauhan     return MCDisassembler::Success;
1708528057c1SRonak Chauhan 
1709f4ace637SKonstantin Zhuravlyov   case amdhsa::KERNARG_SIZE_OFFSET:
1710f4ace637SKonstantin Zhuravlyov     FourByteBuffer = DE.getU32(Cursor);
1711f4ace637SKonstantin Zhuravlyov     KdStream << Indent << ".amdhsa_kernarg_size "
1712f4ace637SKonstantin Zhuravlyov              << FourByteBuffer << '\n';
1713f4ace637SKonstantin Zhuravlyov     return MCDisassembler::Success;
1714f4ace637SKonstantin Zhuravlyov 
1715528057c1SRonak Chauhan   case amdhsa::RESERVED0_OFFSET:
1716f4ace637SKonstantin Zhuravlyov     // 4 reserved bytes, must be 0.
1717f4ace637SKonstantin Zhuravlyov     ReservedBytes = DE.getBytes(Cursor, 4);
1718f4ace637SKonstantin Zhuravlyov     for (int I = 0; I < 4; ++I) {
1719f4ace637SKonstantin Zhuravlyov       if (ReservedBytes[I] != 0) {
1720528057c1SRonak Chauhan         return MCDisassembler::Fail;
1721528057c1SRonak Chauhan       }
1722f4ace637SKonstantin Zhuravlyov     }
1723528057c1SRonak Chauhan     return MCDisassembler::Success;
1724528057c1SRonak Chauhan 
1725528057c1SRonak Chauhan   case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET:
1726528057c1SRonak Chauhan     // KERNEL_CODE_ENTRY_BYTE_OFFSET
1727528057c1SRonak Chauhan     // So far no directive controls this for Code Object V3, so simply skip for
1728528057c1SRonak Chauhan     // disassembly.
1729528057c1SRonak Chauhan     DE.skip(Cursor, 8);
1730528057c1SRonak Chauhan     return MCDisassembler::Success;
1731528057c1SRonak Chauhan 
1732528057c1SRonak Chauhan   case amdhsa::RESERVED1_OFFSET:
1733528057c1SRonak Chauhan     // 20 reserved bytes, must be 0.
1734528057c1SRonak Chauhan     ReservedBytes = DE.getBytes(Cursor, 20);
1735528057c1SRonak Chauhan     for (int I = 0; I < 20; ++I) {
1736528057c1SRonak Chauhan       if (ReservedBytes[I] != 0) {
1737528057c1SRonak Chauhan         return MCDisassembler::Fail;
1738528057c1SRonak Chauhan       }
1739528057c1SRonak Chauhan     }
1740528057c1SRonak Chauhan     return MCDisassembler::Success;
1741528057c1SRonak Chauhan 
1742528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC3_OFFSET:
1743528057c1SRonak Chauhan     // COMPUTE_PGM_RSRC3
1744528057c1SRonak Chauhan     //  - Only set for GFX10, GFX6-9 have this to be 0.
1745528057c1SRonak Chauhan     //  - Currently no directives directly control this.
1746528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
17474f87d30aSJay Foad     if (!isGFX10Plus() && FourByteBuffer) {
1748528057c1SRonak Chauhan       return MCDisassembler::Fail;
1749528057c1SRonak Chauhan     }
1750528057c1SRonak Chauhan     return MCDisassembler::Success;
1751528057c1SRonak Chauhan 
1752528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC1_OFFSET:
1753528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1754528057c1SRonak Chauhan     if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) ==
1755528057c1SRonak Chauhan         MCDisassembler::Fail) {
1756528057c1SRonak Chauhan       return MCDisassembler::Fail;
1757528057c1SRonak Chauhan     }
1758528057c1SRonak Chauhan     return MCDisassembler::Success;
1759528057c1SRonak Chauhan 
1760528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC2_OFFSET:
1761528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1762528057c1SRonak Chauhan     if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) ==
1763528057c1SRonak Chauhan         MCDisassembler::Fail) {
1764528057c1SRonak Chauhan       return MCDisassembler::Fail;
1765528057c1SRonak Chauhan     }
1766528057c1SRonak Chauhan     return MCDisassembler::Success;
1767528057c1SRonak Chauhan 
1768528057c1SRonak Chauhan   case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET:
1769528057c1SRonak Chauhan     using namespace amdhsa;
1770528057c1SRonak Chauhan     TwoByteBuffer = DE.getU16(Cursor);
1771528057c1SRonak Chauhan 
17726fb02596SStanislav Mekhanoshin     if (!hasArchitectedFlatScratch())
1773528057c1SRonak Chauhan       PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer",
1774528057c1SRonak Chauhan                       KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER);
1775528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr",
1776528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR);
1777528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr",
1778528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR);
1779528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr",
1780528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR);
1781528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id",
1782528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID);
17836fb02596SStanislav Mekhanoshin     if (!hasArchitectedFlatScratch())
1784528057c1SRonak Chauhan       PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init",
1785528057c1SRonak Chauhan                       KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT);
1786528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size",
1787528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE);
1788528057c1SRonak Chauhan 
1789528057c1SRonak Chauhan     if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0)
1790528057c1SRonak Chauhan       return MCDisassembler::Fail;
1791528057c1SRonak Chauhan 
1792528057c1SRonak Chauhan     // Reserved for GFX9
1793528057c1SRonak Chauhan     if (isGFX9() &&
1794528057c1SRonak Chauhan         (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) {
1795528057c1SRonak Chauhan       return MCDisassembler::Fail;
17964f87d30aSJay Foad     } else if (isGFX10Plus()) {
1797528057c1SRonak Chauhan       PRINT_DIRECTIVE(".amdhsa_wavefront_size32",
1798528057c1SRonak Chauhan                       KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32);
1799528057c1SRonak Chauhan     }
1800528057c1SRonak Chauhan 
1801528057c1SRonak Chauhan     if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1)
1802528057c1SRonak Chauhan       return MCDisassembler::Fail;
1803528057c1SRonak Chauhan 
1804528057c1SRonak Chauhan     return MCDisassembler::Success;
1805528057c1SRonak Chauhan 
1806528057c1SRonak Chauhan   case amdhsa::RESERVED2_OFFSET:
1807528057c1SRonak Chauhan     // 6 bytes from here are reserved, must be 0.
1808528057c1SRonak Chauhan     ReservedBytes = DE.getBytes(Cursor, 6);
1809528057c1SRonak Chauhan     for (int I = 0; I < 6; ++I) {
1810528057c1SRonak Chauhan       if (ReservedBytes[I] != 0)
1811528057c1SRonak Chauhan         return MCDisassembler::Fail;
1812528057c1SRonak Chauhan     }
1813528057c1SRonak Chauhan     return MCDisassembler::Success;
1814528057c1SRonak Chauhan 
1815528057c1SRonak Chauhan   default:
1816528057c1SRonak Chauhan     llvm_unreachable("Unhandled index. Case statements cover everything.");
1817528057c1SRonak Chauhan     return MCDisassembler::Fail;
1818528057c1SRonak Chauhan   }
1819528057c1SRonak Chauhan #undef PRINT_DIRECTIVE
1820528057c1SRonak Chauhan }
1821528057c1SRonak Chauhan 
1822528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor(
1823528057c1SRonak Chauhan     StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const {
1824528057c1SRonak Chauhan   // CP microcode requires the kernel descriptor to be 64 aligned.
1825528057c1SRonak Chauhan   if (Bytes.size() != 64 || KdAddress % 64 != 0)
1826528057c1SRonak Chauhan     return MCDisassembler::Fail;
1827528057c1SRonak Chauhan 
1828528057c1SRonak Chauhan   std::string Kd;
1829528057c1SRonak Chauhan   raw_string_ostream KdStream(Kd);
1830528057c1SRonak Chauhan   KdStream << ".amdhsa_kernel " << KdName << '\n';
1831528057c1SRonak Chauhan 
1832528057c1SRonak Chauhan   DataExtractor::Cursor C(0);
1833528057c1SRonak Chauhan   while (C && C.tell() < Bytes.size()) {
1834528057c1SRonak Chauhan     MCDisassembler::DecodeStatus Status =
1835528057c1SRonak Chauhan         decodeKernelDescriptorDirective(C, Bytes, KdStream);
1836528057c1SRonak Chauhan 
1837528057c1SRonak Chauhan     cantFail(C.takeError());
1838528057c1SRonak Chauhan 
1839528057c1SRonak Chauhan     if (Status == MCDisassembler::Fail)
1840528057c1SRonak Chauhan       return MCDisassembler::Fail;
1841528057c1SRonak Chauhan   }
1842528057c1SRonak Chauhan   KdStream << ".end_amdhsa_kernel\n";
1843528057c1SRonak Chauhan   outs() << KdStream.str();
1844528057c1SRonak Chauhan   return MCDisassembler::Success;
1845528057c1SRonak Chauhan }
1846528057c1SRonak Chauhan 
1847528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus>
1848528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size,
1849528057c1SRonak Chauhan                                   ArrayRef<uint8_t> Bytes, uint64_t Address,
1850528057c1SRonak Chauhan                                   raw_ostream &CStream) const {
1851528057c1SRonak Chauhan   // Right now only kernel descriptor needs to be handled.
1852528057c1SRonak Chauhan   // We ignore all other symbols for target specific handling.
1853528057c1SRonak Chauhan   // TODO:
1854528057c1SRonak Chauhan   // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code
1855528057c1SRonak Chauhan   // Object V2 and V3 when symbols are marked protected.
1856528057c1SRonak Chauhan 
1857528057c1SRonak Chauhan   // amd_kernel_code_t for Code Object V2.
1858528057c1SRonak Chauhan   if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) {
1859528057c1SRonak Chauhan     Size = 256;
1860528057c1SRonak Chauhan     return MCDisassembler::Fail;
1861528057c1SRonak Chauhan   }
1862528057c1SRonak Chauhan 
1863528057c1SRonak Chauhan   // Code Object V3 kernel descriptors.
1864528057c1SRonak Chauhan   StringRef Name = Symbol.Name;
1865528057c1SRonak Chauhan   if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) {
1866528057c1SRonak Chauhan     Size = 64; // Size = 64 regardless of success or failure.
1867528057c1SRonak Chauhan     return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address);
1868528057c1SRonak Chauhan   }
1869528057c1SRonak Chauhan   return None;
1870528057c1SRonak Chauhan }
1871528057c1SRonak Chauhan 
1872528057c1SRonak Chauhan //===----------------------------------------------------------------------===//
18733381d7a2SSam Kolton // AMDGPUSymbolizer
18743381d7a2SSam Kolton //===----------------------------------------------------------------------===//
18753381d7a2SSam Kolton 
18763381d7a2SSam Kolton // Try to find symbol name for specified label
18773381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
18783381d7a2SSam Kolton                                 raw_ostream &/*cStream*/, int64_t Value,
18793381d7a2SSam Kolton                                 uint64_t /*Address*/, bool IsBranch,
18803381d7a2SSam Kolton                                 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
18813381d7a2SSam Kolton 
18823381d7a2SSam Kolton   if (!IsBranch) {
18833381d7a2SSam Kolton     return false;
18843381d7a2SSam Kolton   }
18853381d7a2SSam Kolton 
18863381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
1887b1c3b22bSNicolai Haehnle   if (!Symbols)
1888b1c3b22bSNicolai Haehnle     return false;
1889b1c3b22bSNicolai Haehnle 
1890b934160aSKazu Hirata   auto Result = llvm::find_if(*Symbols, [Value](const SymbolInfoTy &Val) {
1891b934160aSKazu Hirata     return Val.Addr == static_cast<uint64_t>(Value) &&
1892b934160aSKazu Hirata            Val.Type == ELF::STT_NOTYPE;
18933381d7a2SSam Kolton   });
18943381d7a2SSam Kolton   if (Result != Symbols->end()) {
189509d26b79Sdiggerlin     auto *Sym = Ctx.getOrCreateSymbol(Result->Name);
18963381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
18973381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
18983381d7a2SSam Kolton     return true;
18993381d7a2SSam Kolton   }
19008710eff6STim Renouf   // Add to list of referenced addresses, so caller can synthesize a label.
19018710eff6STim Renouf   ReferencedAddresses.push_back(static_cast<uint64_t>(Value));
19023381d7a2SSam Kolton   return false;
19033381d7a2SSam Kolton }
19043381d7a2SSam Kolton 
190592b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
190692b355b1SMatt Arsenault                                                        int64_t Value,
190792b355b1SMatt Arsenault                                                        uint64_t Address) {
190892b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
190992b355b1SMatt Arsenault }
191092b355b1SMatt Arsenault 
19113381d7a2SSam Kolton //===----------------------------------------------------------------------===//
19123381d7a2SSam Kolton // Initialization
19133381d7a2SSam Kolton //===----------------------------------------------------------------------===//
19143381d7a2SSam Kolton 
19153381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
19163381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
19173381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
19183381d7a2SSam Kolton                               void *DisInfo,
19193381d7a2SSam Kolton                               MCContext *Ctx,
19203381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
19213381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
19223381d7a2SSam Kolton }
19233381d7a2SSam Kolton 
1924e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
1925e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
1926e1818af8STom Stellard                                                 MCContext &Ctx) {
1927cad7fa85SMatt Arsenault   return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
1928e1818af8STom Stellard }
1929e1818af8STom Stellard 
19300dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() {
1931f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
1932f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
1933f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
1934f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
1935e1818af8STom Stellard }
1936