1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 218ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h" 22e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 236a87e9b0Sdfukalov #include "llvm-c/DisassemblerTypes.h" 24ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h" 25ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 26c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 27e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 28528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h" 29e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 30e1818af8STom Stellard 31e1818af8STom Stellard using namespace llvm; 32e1818af8STom Stellard 33e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 34e1818af8STom Stellard 354f87d30aSJay Foad #define SGPR_MAX \ 364f87d30aSJay Foad (isGFX10Plus() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ 3733d806a5SStanislav Mekhanoshin : AMDGPU::EncValues::SGPR_MAX_SI) 3833d806a5SStanislav Mekhanoshin 39c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 40e1818af8STom Stellard 41ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, 42ca64ef20SMatt Arsenault MCContext &Ctx, 43ca64ef20SMatt Arsenault MCInstrInfo const *MCII) : 44ca64ef20SMatt Arsenault MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), 45418e23e3SMatt Arsenault TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) { 46418e23e3SMatt Arsenault 47418e23e3SMatt Arsenault // ToDo: AMDGPUDisassembler supports only VI ISA. 484f87d30aSJay Foad if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10Plus()) 49418e23e3SMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 50418e23e3SMatt Arsenault } 51ca64ef20SMatt Arsenault 52ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 53ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 54ac106addSNikolay Haustov Inst.addOperand(Opnd); 55ac106addSNikolay Haustov return Opnd.isValid() ? 56ac106addSNikolay Haustov MCDisassembler::Success : 57de56a890SStanislav Mekhanoshin MCDisassembler::Fail; 58e1818af8STom Stellard } 59e1818af8STom Stellard 60549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 61549c89d2SSam Kolton uint16_t NameIdx) { 62549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 63549c89d2SSam Kolton if (OpIdx != -1) { 64549c89d2SSam Kolton auto I = MI.begin(); 65549c89d2SSam Kolton std::advance(I, OpIdx); 66549c89d2SSam Kolton MI.insert(I, Op); 67549c89d2SSam Kolton } 68549c89d2SSam Kolton return OpIdx; 69549c89d2SSam Kolton } 70549c89d2SSam Kolton 713381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 723381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 733381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 743381d7a2SSam Kolton 75efec1396SScott Linder // Our branches take a simm16, but we need two extra bits to account for the 76efec1396SScott Linder // factor of 4. 773381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 783381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 793381d7a2SSam Kolton 803381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 813381d7a2SSam Kolton return MCDisassembler::Success; 823381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 833381d7a2SSam Kolton } 843381d7a2SSam Kolton 855998baccSDmitry Preobrazhensky static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm, 865998baccSDmitry Preobrazhensky uint64_t Addr, const void *Decoder) { 875998baccSDmitry Preobrazhensky auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 885998baccSDmitry Preobrazhensky int64_t Offset; 895998baccSDmitry Preobrazhensky if (DAsm->isVI()) { // VI supports 20-bit unsigned offsets. 905998baccSDmitry Preobrazhensky Offset = Imm & 0xFFFFF; 915998baccSDmitry Preobrazhensky } else { // GFX9+ supports 21-bit signed offsets. 925998baccSDmitry Preobrazhensky Offset = SignExtend64<21>(Imm); 935998baccSDmitry Preobrazhensky } 945998baccSDmitry Preobrazhensky return addOperand(Inst, MCOperand::createImm(Offset)); 955998baccSDmitry Preobrazhensky } 965998baccSDmitry Preobrazhensky 970846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, 980846c125SStanislav Mekhanoshin uint64_t Addr, const void *Decoder) { 990846c125SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1000846c125SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeBoolReg(Val)); 1010846c125SStanislav Mekhanoshin } 1020846c125SStanislav Mekhanoshin 103363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 104363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 105ac106addSNikolay Haustov unsigned Imm, \ 106ac106addSNikolay Haustov uint64_t /*Addr*/, \ 107ac106addSNikolay Haustov const void *Decoder) { \ 108ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 109363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 110e1818af8STom Stellard } 111e1818af8STom Stellard 112363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 113363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 114e1818af8STom Stellard 115363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 1166023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 117363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 118363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 11930fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 120e1818af8STom Stellard 121363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 122363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 123363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 12491f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256) 12591f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512) 126e1818af8STom Stellard 127363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 128363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 129ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 1306023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 131363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 132363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 133363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 134363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 135363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 136e1818af8STom Stellard 13750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32) 13850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128) 13950d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512) 14050d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024) 14150d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32) 14250d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64) 14350d7f464SStanislav Mekhanoshin 1444bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1454bd72361SMatt Arsenault unsigned Imm, 1464bd72361SMatt Arsenault uint64_t Addr, 1474bd72361SMatt Arsenault const void *Decoder) { 1484bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1494bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1504bd72361SMatt Arsenault } 1514bd72361SMatt Arsenault 1529be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1539be7b0d4SMatt Arsenault unsigned Imm, 1549be7b0d4SMatt Arsenault uint64_t Addr, 1559be7b0d4SMatt Arsenault const void *Decoder) { 1569be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1579be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1589be7b0d4SMatt Arsenault } 1599be7b0d4SMatt Arsenault 1609e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst, 1619e77d0c6SStanislav Mekhanoshin unsigned Imm, 1629e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1639e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1649e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1659e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1669e77d0c6SStanislav Mekhanoshin } 1679e77d0c6SStanislav Mekhanoshin 1689e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst, 1699e77d0c6SStanislav Mekhanoshin unsigned Imm, 1709e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1719e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1729e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1739e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm)); 1749e77d0c6SStanislav Mekhanoshin } 1759e77d0c6SStanislav Mekhanoshin 17650d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, 17750d7f464SStanislav Mekhanoshin unsigned Imm, 17850d7f464SStanislav Mekhanoshin uint64_t Addr, 17950d7f464SStanislav Mekhanoshin const void *Decoder) { 18050d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 18150d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512)); 18250d7f464SStanislav Mekhanoshin } 18350d7f464SStanislav Mekhanoshin 18450d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, 18550d7f464SStanislav Mekhanoshin unsigned Imm, 18650d7f464SStanislav Mekhanoshin uint64_t Addr, 18750d7f464SStanislav Mekhanoshin const void *Decoder) { 18850d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 18950d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512)); 19050d7f464SStanislav Mekhanoshin } 19150d7f464SStanislav Mekhanoshin 19250d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, 19350d7f464SStanislav Mekhanoshin unsigned Imm, 19450d7f464SStanislav Mekhanoshin uint64_t Addr, 19550d7f464SStanislav Mekhanoshin const void *Decoder) { 19650d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 19750d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512)); 19850d7f464SStanislav Mekhanoshin } 19950d7f464SStanislav Mekhanoshin 2009e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, 2019e77d0c6SStanislav Mekhanoshin unsigned Imm, 2029e77d0c6SStanislav Mekhanoshin uint64_t Addr, 2039e77d0c6SStanislav Mekhanoshin const void *Decoder) { 2049e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 2059e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm)); 2069e77d0c6SStanislav Mekhanoshin } 2079e77d0c6SStanislav Mekhanoshin 20850d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst, 20950d7f464SStanislav Mekhanoshin unsigned Imm, 21050d7f464SStanislav Mekhanoshin uint64_t Addr, 21150d7f464SStanislav Mekhanoshin const void *Decoder) { 21250d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 21350d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm)); 21450d7f464SStanislav Mekhanoshin } 21550d7f464SStanislav Mekhanoshin 216549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 217549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 218363f47a2SSam Kolton 219549c89d2SSam Kolton DECODE_SDWA(Src32) 220549c89d2SSam Kolton DECODE_SDWA(Src16) 221549c89d2SSam Kolton DECODE_SDWA(VopcDst) 222363f47a2SSam Kolton 223e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 224e1818af8STom Stellard 225e1818af8STom Stellard //===----------------------------------------------------------------------===// 226e1818af8STom Stellard // 227e1818af8STom Stellard //===----------------------------------------------------------------------===// 228e1818af8STom Stellard 2291048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 2301048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 2311048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 2321048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 233ac106addSNikolay Haustov return Res; 234ac106addSNikolay Haustov } 235ac106addSNikolay Haustov 236ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 237ac106addSNikolay Haustov MCInst &MI, 238ac106addSNikolay Haustov uint64_t Inst, 239ac106addSNikolay Haustov uint64_t Address) const { 240ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 241ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 242ac106addSNikolay Haustov MCInst TmpInst; 243ce941c9cSDmitry Preobrazhensky HasLiteral = false; 244ac106addSNikolay Haustov const auto SavedBytes = Bytes; 245ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 246ac106addSNikolay Haustov MI = TmpInst; 247ac106addSNikolay Haustov return MCDisassembler::Success; 248ac106addSNikolay Haustov } 249ac106addSNikolay Haustov Bytes = SavedBytes; 250ac106addSNikolay Haustov return MCDisassembler::Fail; 251ac106addSNikolay Haustov } 252ac106addSNikolay Haustov 253245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) { 254245b5ba3SStanislav Mekhanoshin using namespace llvm::AMDGPU::DPP; 255245b5ba3SStanislav Mekhanoshin int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi); 256245b5ba3SStanislav Mekhanoshin assert(FiIdx != -1); 257245b5ba3SStanislav Mekhanoshin if ((unsigned)FiIdx >= MI.getNumOperands()) 258245b5ba3SStanislav Mekhanoshin return false; 259245b5ba3SStanislav Mekhanoshin unsigned Fi = MI.getOperand(FiIdx).getImm(); 260245b5ba3SStanislav Mekhanoshin return Fi == DPP8_FI_0 || Fi == DPP8_FI_1; 261245b5ba3SStanislav Mekhanoshin } 262245b5ba3SStanislav Mekhanoshin 263e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 264ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 265e1818af8STom Stellard uint64_t Address, 266e1818af8STom Stellard raw_ostream &CS) const { 267e1818af8STom Stellard CommentStream = &CS; 268549c89d2SSam Kolton bool IsSDWA = false; 269e1818af8STom Stellard 270ca64ef20SMatt Arsenault unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); 271ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 272161a158eSNikolay Haustov 273ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 274ac106addSNikolay Haustov do { 275824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 276ac106addSNikolay Haustov // but it is unknown yet, so try all we can 2771048fb18SSam Kolton 278c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 279c9bdcb75SSam Kolton // encodings 2801048fb18SSam Kolton if (Bytes.size() >= 8) { 2811048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 282245b5ba3SStanislav Mekhanoshin 2839ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 2849ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address); 2859ee272f1SStanislav Mekhanoshin if (Res) { 2869ee272f1SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8) 2879ee272f1SStanislav Mekhanoshin == -1) 2889ee272f1SStanislav Mekhanoshin break; 2899ee272f1SStanislav Mekhanoshin if (convertDPP8Inst(MI) == MCDisassembler::Success) 2909ee272f1SStanislav Mekhanoshin break; 2919ee272f1SStanislav Mekhanoshin MI = MCInst(); // clear 2929ee272f1SStanislav Mekhanoshin } 2939ee272f1SStanislav Mekhanoshin } 2949ee272f1SStanislav Mekhanoshin 295245b5ba3SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address); 296245b5ba3SStanislav Mekhanoshin if (Res && convertDPP8Inst(MI) == MCDisassembler::Success) 297245b5ba3SStanislav Mekhanoshin break; 298245b5ba3SStanislav Mekhanoshin 299245b5ba3SStanislav Mekhanoshin MI = MCInst(); // clear 300245b5ba3SStanislav Mekhanoshin 3011048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 3021048fb18SSam Kolton if (Res) break; 303c9bdcb75SSam Kolton 304c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 305549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 306363f47a2SSam Kolton 307363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 308549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 3090905870fSChangpeng Fang 3108f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); 3118f3da70eSStanislav Mekhanoshin if (Res) { IsSDWA = true; break; } 3128f3da70eSStanislav Mekhanoshin 3130905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 3140905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 3150084adc5SMatt Arsenault if (Res) 3160084adc5SMatt Arsenault break; 3170084adc5SMatt Arsenault } 3180084adc5SMatt Arsenault 3190084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 3200084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 3210084adc5SMatt Arsenault // table first so we print the correct name. 3220084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 3230084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 3240084adc5SMatt Arsenault if (Res) 3250084adc5SMatt Arsenault break; 3260905870fSChangpeng Fang } 3271048fb18SSam Kolton } 3281048fb18SSam Kolton 3291048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 3301048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 3311048fb18SSam Kolton 3321048fb18SSam Kolton // Try decode 32-bit instruction 333ac106addSNikolay Haustov if (Bytes.size() < 4) break; 3341048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 3355182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); 336ac106addSNikolay Haustov if (Res) break; 337e1818af8STom Stellard 338ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 339ac106addSNikolay Haustov if (Res) break; 340ac106addSNikolay Haustov 341a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 342a0342dc9SDmitry Preobrazhensky if (Res) break; 343a0342dc9SDmitry Preobrazhensky 3449ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 3459ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address); 3469ee272f1SStanislav Mekhanoshin if (Res) break; 3479ee272f1SStanislav Mekhanoshin } 3489ee272f1SStanislav Mekhanoshin 3498f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); 3508f3da70eSStanislav Mekhanoshin if (Res) break; 3518f3da70eSStanislav Mekhanoshin 352ac106addSNikolay Haustov if (Bytes.size() < 4) break; 3531048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 3545182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); 355ac106addSNikolay Haustov if (Res) break; 356ac106addSNikolay Haustov 357ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 3581e32550dSDmitry Preobrazhensky if (Res) break; 3591e32550dSDmitry Preobrazhensky 3601e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 3618f3da70eSStanislav Mekhanoshin if (Res) break; 3628f3da70eSStanislav Mekhanoshin 3638f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); 364ac106addSNikolay Haustov } while (false); 365ac106addSNikolay Haustov 366678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 3678f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || 3688f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || 3697238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 || 3707238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 || 371603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 3728f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || 3738f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || 374edc37bacSJay Foad MI.getOpcode() == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 || 3758f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { 376678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 377549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 378678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 379678e111eSMatt Arsenault } 380678e111eSMatt Arsenault 381f738aee0SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 382f738aee0SStanislav Mekhanoshin (SIInstrFlags::MUBUF | SIInstrFlags::FLAT)) && 383f738aee0SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::glc1) != -1) { 384f738aee0SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(1), AMDGPU::OpName::glc1); 385f738aee0SStanislav Mekhanoshin } 386f738aee0SStanislav Mekhanoshin 387cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 388692560dcSStanislav Mekhanoshin int VAddr0Idx = 389692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 390692560dcSStanislav Mekhanoshin int RsrcIdx = 391692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 392692560dcSStanislav Mekhanoshin unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; 393692560dcSStanislav Mekhanoshin if (VAddr0Idx >= 0 && NSAArgs > 0) { 394692560dcSStanislav Mekhanoshin unsigned NSAWords = (NSAArgs + 3) / 4; 395692560dcSStanislav Mekhanoshin if (Bytes.size() < 4 * NSAWords) { 396692560dcSStanislav Mekhanoshin Res = MCDisassembler::Fail; 397692560dcSStanislav Mekhanoshin } else { 398692560dcSStanislav Mekhanoshin for (unsigned i = 0; i < NSAArgs; ++i) { 399692560dcSStanislav Mekhanoshin MI.insert(MI.begin() + VAddr0Idx + 1 + i, 400692560dcSStanislav Mekhanoshin decodeOperand_VGPR_32(Bytes[i])); 401692560dcSStanislav Mekhanoshin } 402692560dcSStanislav Mekhanoshin Bytes = Bytes.slice(4 * NSAWords); 403692560dcSStanislav Mekhanoshin } 404692560dcSStanislav Mekhanoshin } 405692560dcSStanislav Mekhanoshin 406692560dcSStanislav Mekhanoshin if (Res) 407cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 408cad7fa85SMatt Arsenault } 409cad7fa85SMatt Arsenault 410549c89d2SSam Kolton if (Res && IsSDWA) 411549c89d2SSam Kolton Res = convertSDWAInst(MI); 412549c89d2SSam Kolton 4138f3da70eSStanislav Mekhanoshin int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4148f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 4158f3da70eSStanislav Mekhanoshin if (VDstIn_Idx != -1) { 4168f3da70eSStanislav Mekhanoshin int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, 4178f3da70eSStanislav Mekhanoshin MCOI::OperandConstraint::TIED_TO); 4188f3da70eSStanislav Mekhanoshin if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || 4198f3da70eSStanislav Mekhanoshin !MI.getOperand(VDstIn_Idx).isReg() || 4208f3da70eSStanislav Mekhanoshin MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { 4218f3da70eSStanislav Mekhanoshin if (MI.getNumOperands() > (unsigned)VDstIn_Idx) 4228f3da70eSStanislav Mekhanoshin MI.erase(&MI.getOperand(VDstIn_Idx)); 4238f3da70eSStanislav Mekhanoshin insertNamedMCOperand(MI, 4248f3da70eSStanislav Mekhanoshin MCOperand::createReg(MI.getOperand(Tied).getReg()), 4258f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 4268f3da70eSStanislav Mekhanoshin } 4278f3da70eSStanislav Mekhanoshin } 4288f3da70eSStanislav Mekhanoshin 4297116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 4307116e896STim Corringham // (unless there are fewer bytes left) 4317116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 4327116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 433ac106addSNikolay Haustov return Res; 434161a158eSNikolay Haustov } 435e1818af8STom Stellard 436549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 4378f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 4388f3da70eSStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 439549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 440549c89d2SSam Kolton // VOPC - insert clamp 441549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 442549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 443549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 444549c89d2SSam Kolton if (SDst != -1) { 445549c89d2SSam Kolton // VOPC - insert VCC register as sdst 446ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 447549c89d2SSam Kolton AMDGPU::OpName::sdst); 448549c89d2SSam Kolton } else { 449549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 450549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 451549c89d2SSam Kolton } 452549c89d2SSam Kolton } 453549c89d2SSam Kolton return MCDisassembler::Success; 454549c89d2SSam Kolton } 455549c89d2SSam Kolton 456245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const { 457245b5ba3SStanislav Mekhanoshin unsigned Opc = MI.getOpcode(); 458245b5ba3SStanislav Mekhanoshin unsigned DescNumOps = MCII->get(Opc).getNumOperands(); 459245b5ba3SStanislav Mekhanoshin 460245b5ba3SStanislav Mekhanoshin // Insert dummy unused src modifiers. 461245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 462245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1) 463245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 464245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src0_modifiers); 465245b5ba3SStanislav Mekhanoshin 466245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 467245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1) 468245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 469245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src1_modifiers); 470245b5ba3SStanislav Mekhanoshin 471245b5ba3SStanislav Mekhanoshin return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail; 472245b5ba3SStanislav Mekhanoshin } 473245b5ba3SStanislav Mekhanoshin 474692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about 475692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it 476692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so. 477cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 478da4a7c01SDmitry Preobrazhensky 4790b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4800b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 4810b4eb1eaSDmitry Preobrazhensky 482cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 483cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 484692560dcSStanislav Mekhanoshin int VAddr0Idx = 485692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 486cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 487cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 4880b4eb1eaSDmitry Preobrazhensky 4890a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 4900a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 491f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 492f2674319SNicolai Haehnle AMDGPU::OpName::d16); 4930a1ff464SDmitry Preobrazhensky 4940b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 49591f503c3SStanislav Mekhanoshin if (DMaskIdx == -1 || TFEIdx == -1) {// intersect_ray 49691f503c3SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) { 49791f503c3SStanislav Mekhanoshin assert(MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_sa || 49891f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_nsa || 49991f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_sa || 50091f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_nsa); 50191f503c3SStanislav Mekhanoshin addOperand(MI, MCOperand::createImm(1)); 50291f503c3SStanislav Mekhanoshin } 50391f503c3SStanislav Mekhanoshin return MCDisassembler::Success; 50491f503c3SStanislav Mekhanoshin } 5050b4eb1eaSDmitry Preobrazhensky 506692560dcSStanislav Mekhanoshin const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); 507da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 508f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 5090b4eb1eaSDmitry Preobrazhensky 510692560dcSStanislav Mekhanoshin bool IsNSA = false; 511692560dcSStanislav Mekhanoshin unsigned AddrSize = Info->VAddrDwords; 512cad7fa85SMatt Arsenault 513692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 514692560dcSStanislav Mekhanoshin unsigned DimIdx = 515692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); 516692560dcSStanislav Mekhanoshin const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 517692560dcSStanislav Mekhanoshin AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 518692560dcSStanislav Mekhanoshin const AMDGPU::MIMGDimInfo *Dim = 519692560dcSStanislav Mekhanoshin AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); 520692560dcSStanislav Mekhanoshin 521692560dcSStanislav Mekhanoshin AddrSize = BaseOpcode->NumExtraArgs + 522692560dcSStanislav Mekhanoshin (BaseOpcode->Gradients ? Dim->NumGradients : 0) + 523692560dcSStanislav Mekhanoshin (BaseOpcode->Coordinates ? Dim->NumCoords : 0) + 524692560dcSStanislav Mekhanoshin (BaseOpcode->LodOrClampOrMip ? 1 : 0); 525692560dcSStanislav Mekhanoshin IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; 526692560dcSStanislav Mekhanoshin if (!IsNSA) { 527692560dcSStanislav Mekhanoshin if (AddrSize > 8) 528692560dcSStanislav Mekhanoshin AddrSize = 16; 529692560dcSStanislav Mekhanoshin else if (AddrSize > 4) 530692560dcSStanislav Mekhanoshin AddrSize = 8; 531692560dcSStanislav Mekhanoshin } else { 532692560dcSStanislav Mekhanoshin if (AddrSize > Info->VAddrDwords) { 533692560dcSStanislav Mekhanoshin // The NSA encoding does not contain enough operands for the combination 534692560dcSStanislav Mekhanoshin // of base opcode / dimension. Should this be an error? 5350a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 536692560dcSStanislav Mekhanoshin } 537692560dcSStanislav Mekhanoshin } 538692560dcSStanislav Mekhanoshin } 539692560dcSStanislav Mekhanoshin 540692560dcSStanislav Mekhanoshin unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 541692560dcSStanislav Mekhanoshin unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); 5420a1ff464SDmitry Preobrazhensky 543f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 5440a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 5450a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 5460a1ff464SDmitry Preobrazhensky } 5470a1ff464SDmitry Preobrazhensky 5480a1ff464SDmitry Preobrazhensky if (MI.getOperand(TFEIdx).getImm()) 5494ab704d6SPetar Avramovic DstSize += 1; 550cad7fa85SMatt Arsenault 551692560dcSStanislav Mekhanoshin if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) 552f2674319SNicolai Haehnle return MCDisassembler::Success; 553692560dcSStanislav Mekhanoshin 554692560dcSStanislav Mekhanoshin int NewOpcode = 555692560dcSStanislav Mekhanoshin AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); 5560ab200b6SNicolai Haehnle if (NewOpcode == -1) 5570ab200b6SNicolai Haehnle return MCDisassembler::Success; 5580b4eb1eaSDmitry Preobrazhensky 559692560dcSStanislav Mekhanoshin // Widen the register to the correct number of enabled channels. 560692560dcSStanislav Mekhanoshin unsigned NewVdata = AMDGPU::NoRegister; 561692560dcSStanislav Mekhanoshin if (DstSize != Info->VDataDwords) { 562692560dcSStanislav Mekhanoshin auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 563cad7fa85SMatt Arsenault 5640b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 565cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 5660b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 5670b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 5680b4eb1eaSDmitry Preobrazhensky 569692560dcSStanislav Mekhanoshin NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 570692560dcSStanislav Mekhanoshin &MRI.getRegClass(DataRCID)); 571cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 572cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 573cad7fa85SMatt Arsenault // components exceeds the register count. 574cad7fa85SMatt Arsenault return MCDisassembler::Success; 575cad7fa85SMatt Arsenault } 576692560dcSStanislav Mekhanoshin } 577692560dcSStanislav Mekhanoshin 578692560dcSStanislav Mekhanoshin unsigned NewVAddr0 = AMDGPU::NoRegister; 579692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && 580692560dcSStanislav Mekhanoshin AddrSize != Info->VAddrDwords) { 581692560dcSStanislav Mekhanoshin unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); 582692560dcSStanislav Mekhanoshin unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); 583692560dcSStanislav Mekhanoshin VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; 584692560dcSStanislav Mekhanoshin 585692560dcSStanislav Mekhanoshin auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; 586692560dcSStanislav Mekhanoshin NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, 587692560dcSStanislav Mekhanoshin &MRI.getRegClass(AddrRCID)); 588692560dcSStanislav Mekhanoshin if (NewVAddr0 == AMDGPU::NoRegister) 589692560dcSStanislav Mekhanoshin return MCDisassembler::Success; 590692560dcSStanislav Mekhanoshin } 591cad7fa85SMatt Arsenault 592cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 593692560dcSStanislav Mekhanoshin 594692560dcSStanislav Mekhanoshin if (NewVdata != AMDGPU::NoRegister) { 595cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 5960b4eb1eaSDmitry Preobrazhensky 597da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 5980b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 5990b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 6000b4eb1eaSDmitry Preobrazhensky } 601692560dcSStanislav Mekhanoshin } 602692560dcSStanislav Mekhanoshin 603692560dcSStanislav Mekhanoshin if (NewVAddr0 != AMDGPU::NoRegister) { 604692560dcSStanislav Mekhanoshin MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); 605692560dcSStanislav Mekhanoshin } else if (IsNSA) { 606692560dcSStanislav Mekhanoshin assert(AddrSize <= Info->VAddrDwords); 607692560dcSStanislav Mekhanoshin MI.erase(MI.begin() + VAddr0Idx + AddrSize, 608692560dcSStanislav Mekhanoshin MI.begin() + VAddr0Idx + Info->VAddrDwords); 609692560dcSStanislav Mekhanoshin } 6100b4eb1eaSDmitry Preobrazhensky 611cad7fa85SMatt Arsenault return MCDisassembler::Success; 612cad7fa85SMatt Arsenault } 613cad7fa85SMatt Arsenault 614ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 615ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 616ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 617e1818af8STom Stellard } 618e1818af8STom Stellard 619ac106addSNikolay Haustov inline 620ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 621ac106addSNikolay Haustov const Twine& ErrMsg) const { 622ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 623ac106addSNikolay Haustov 624ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 625ac106addSNikolay Haustov // return MCOperand::createError(V); 626ac106addSNikolay Haustov return MCOperand(); 627ac106addSNikolay Haustov } 628ac106addSNikolay Haustov 629ac106addSNikolay Haustov inline 630ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 631ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 632ac106addSNikolay Haustov } 633ac106addSNikolay Haustov 634ac106addSNikolay Haustov inline 635ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 636ac106addSNikolay Haustov unsigned Val) const { 637ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 638ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 639ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 640ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 641ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 642ac106addSNikolay Haustov } 643ac106addSNikolay Haustov 644ac106addSNikolay Haustov inline 645ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 646ac106addSNikolay Haustov unsigned Val) const { 647ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 648ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 649ac106addSNikolay Haustov int shift = 0; 650ac106addSNikolay Haustov switch (SRegClassID) { 651ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 652212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 653212a251cSArtem Tamazov break; 654ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 655212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 656212a251cSArtem Tamazov shift = 1; 657212a251cSArtem Tamazov break; 658212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 659212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 660ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 661ac106addSNikolay Haustov // this bundle? 66227134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 66327134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 664ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 665ac106addSNikolay Haustov // this bundle? 66627134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 66727134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 668212a251cSArtem Tamazov shift = 2; 669212a251cSArtem Tamazov break; 670ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 671ac106addSNikolay Haustov // this bundle? 672212a251cSArtem Tamazov default: 67392b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 674ac106addSNikolay Haustov } 67592b355b1SMatt Arsenault 67692b355b1SMatt Arsenault if (Val % (1 << shift)) { 677ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 678ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 67992b355b1SMatt Arsenault } 68092b355b1SMatt Arsenault 681ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 682ac106addSNikolay Haustov } 683ac106addSNikolay Haustov 684ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 685212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 686ac106addSNikolay Haustov } 687ac106addSNikolay Haustov 688ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 689212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 690ac106addSNikolay Haustov } 691ac106addSNikolay Haustov 69230fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 69330fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 69430fc5239SDmitry Preobrazhensky } 69530fc5239SDmitry Preobrazhensky 6964bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 6974bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 6984bd72361SMatt Arsenault } 6994bd72361SMatt Arsenault 7009be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 7019be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 7029be7b0d4SMatt Arsenault } 7039be7b0d4SMatt Arsenault 704ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 705cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 706cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 707cb540bc0SMatt Arsenault // high bit. 708cb540bc0SMatt Arsenault Val &= 255; 709cb540bc0SMatt Arsenault 710ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 711ac106addSNikolay Haustov } 712ac106addSNikolay Haustov 7136023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 7146023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 7156023d599SDmitry Preobrazhensky } 7166023d599SDmitry Preobrazhensky 7179e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const { 7189e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255); 7199e77d0c6SStanislav Mekhanoshin } 7209e77d0c6SStanislav Mekhanoshin 7219e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const { 7229e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255); 7239e77d0c6SStanislav Mekhanoshin } 7249e77d0c6SStanislav Mekhanoshin 7259e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const { 7269e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255); 7279e77d0c6SStanislav Mekhanoshin } 7289e77d0c6SStanislav Mekhanoshin 7299e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const { 7309e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255); 7319e77d0c6SStanislav Mekhanoshin } 7329e77d0c6SStanislav Mekhanoshin 7339e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const { 7349e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW32, Val); 7359e77d0c6SStanislav Mekhanoshin } 7369e77d0c6SStanislav Mekhanoshin 7379e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const { 7389e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW64, Val); 7399e77d0c6SStanislav Mekhanoshin } 7409e77d0c6SStanislav Mekhanoshin 741ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 742ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 743ac106addSNikolay Haustov } 744ac106addSNikolay Haustov 745ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 746ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 747ac106addSNikolay Haustov } 748ac106addSNikolay Haustov 749ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 750ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 751ac106addSNikolay Haustov } 752ac106addSNikolay Haustov 7539e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const { 7549e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_256RegClassID, Val); 7559e77d0c6SStanislav Mekhanoshin } 7569e77d0c6SStanislav Mekhanoshin 7579e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const { 7589e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_512RegClassID, Val); 7599e77d0c6SStanislav Mekhanoshin } 7609e77d0c6SStanislav Mekhanoshin 761ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 762ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 763ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 764ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 765212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 766ac106addSNikolay Haustov } 767ac106addSNikolay Haustov 768640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 769640c44b8SMatt Arsenault unsigned Val) const { 770640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 77138e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 77238e496b1SArtem Tamazov } 77338e496b1SArtem Tamazov 774ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 775ca7b0a17SMatt Arsenault unsigned Val) const { 776ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 777ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 778ca7b0a17SMatt Arsenault } 779ca7b0a17SMatt Arsenault 7806023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 7816023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 7826023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 7836023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 7846023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 7856023d599SDmitry Preobrazhensky } 7866023d599SDmitry Preobrazhensky 787ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 788640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 789640c44b8SMatt Arsenault } 790640c44b8SMatt Arsenault 791640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 792212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 793ac106addSNikolay Haustov } 794ac106addSNikolay Haustov 795ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 796212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 797ac106addSNikolay Haustov } 798ac106addSNikolay Haustov 799ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 80027134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 801ac106addSNikolay Haustov } 802ac106addSNikolay Haustov 803ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 80427134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 805ac106addSNikolay Haustov } 806ac106addSNikolay Haustov 807ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 808ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 809ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 810ac106addSNikolay Haustov // ToDo: deal with float/double constants 811ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 812ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 813ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 814ac106addSNikolay Haustov Twine(Bytes.size())); 815ce941c9cSDmitry Preobrazhensky } 816ce941c9cSDmitry Preobrazhensky HasLiteral = true; 817ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 818ce941c9cSDmitry Preobrazhensky } 819ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 820ac106addSNikolay Haustov } 821ac106addSNikolay Haustov 822ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 823212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 824c8fbf6ffSEugene Zelenko 825212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 826212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 827212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 828212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 829212a251cSArtem Tamazov // Cast prevents negative overflow. 830ac106addSNikolay Haustov } 831ac106addSNikolay Haustov 8324bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 8334bd72361SMatt Arsenault switch (Imm) { 8344bd72361SMatt Arsenault case 240: 8354bd72361SMatt Arsenault return FloatToBits(0.5f); 8364bd72361SMatt Arsenault case 241: 8374bd72361SMatt Arsenault return FloatToBits(-0.5f); 8384bd72361SMatt Arsenault case 242: 8394bd72361SMatt Arsenault return FloatToBits(1.0f); 8404bd72361SMatt Arsenault case 243: 8414bd72361SMatt Arsenault return FloatToBits(-1.0f); 8424bd72361SMatt Arsenault case 244: 8434bd72361SMatt Arsenault return FloatToBits(2.0f); 8444bd72361SMatt Arsenault case 245: 8454bd72361SMatt Arsenault return FloatToBits(-2.0f); 8464bd72361SMatt Arsenault case 246: 8474bd72361SMatt Arsenault return FloatToBits(4.0f); 8484bd72361SMatt Arsenault case 247: 8494bd72361SMatt Arsenault return FloatToBits(-4.0f); 8504bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8514bd72361SMatt Arsenault return 0x3e22f983; 8524bd72361SMatt Arsenault default: 8534bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8544bd72361SMatt Arsenault } 8554bd72361SMatt Arsenault } 8564bd72361SMatt Arsenault 8574bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 8584bd72361SMatt Arsenault switch (Imm) { 8594bd72361SMatt Arsenault case 240: 8604bd72361SMatt Arsenault return DoubleToBits(0.5); 8614bd72361SMatt Arsenault case 241: 8624bd72361SMatt Arsenault return DoubleToBits(-0.5); 8634bd72361SMatt Arsenault case 242: 8644bd72361SMatt Arsenault return DoubleToBits(1.0); 8654bd72361SMatt Arsenault case 243: 8664bd72361SMatt Arsenault return DoubleToBits(-1.0); 8674bd72361SMatt Arsenault case 244: 8684bd72361SMatt Arsenault return DoubleToBits(2.0); 8694bd72361SMatt Arsenault case 245: 8704bd72361SMatt Arsenault return DoubleToBits(-2.0); 8714bd72361SMatt Arsenault case 246: 8724bd72361SMatt Arsenault return DoubleToBits(4.0); 8734bd72361SMatt Arsenault case 247: 8744bd72361SMatt Arsenault return DoubleToBits(-4.0); 8754bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 8764bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 8774bd72361SMatt Arsenault default: 8784bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 8794bd72361SMatt Arsenault } 8804bd72361SMatt Arsenault } 8814bd72361SMatt Arsenault 8824bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 8834bd72361SMatt Arsenault switch (Imm) { 8844bd72361SMatt Arsenault case 240: 8854bd72361SMatt Arsenault return 0x3800; 8864bd72361SMatt Arsenault case 241: 8874bd72361SMatt Arsenault return 0xB800; 8884bd72361SMatt Arsenault case 242: 8894bd72361SMatt Arsenault return 0x3C00; 8904bd72361SMatt Arsenault case 243: 8914bd72361SMatt Arsenault return 0xBC00; 8924bd72361SMatt Arsenault case 244: 8934bd72361SMatt Arsenault return 0x4000; 8944bd72361SMatt Arsenault case 245: 8954bd72361SMatt Arsenault return 0xC000; 8964bd72361SMatt Arsenault case 246: 8974bd72361SMatt Arsenault return 0x4400; 8984bd72361SMatt Arsenault case 247: 8994bd72361SMatt Arsenault return 0xC400; 9004bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 9014bd72361SMatt Arsenault return 0x3118; 9024bd72361SMatt Arsenault default: 9034bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 9044bd72361SMatt Arsenault } 9054bd72361SMatt Arsenault } 9064bd72361SMatt Arsenault 9074bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 908212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 909212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 9104bd72361SMatt Arsenault 911e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 9124bd72361SMatt Arsenault switch (Width) { 9134bd72361SMatt Arsenault case OPW32: 9149e77d0c6SStanislav Mekhanoshin case OPW128: // splat constants 9159e77d0c6SStanislav Mekhanoshin case OPW512: 9169e77d0c6SStanislav Mekhanoshin case OPW1024: 9174bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 9184bd72361SMatt Arsenault case OPW64: 9194bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 9204bd72361SMatt Arsenault case OPW16: 9219be7b0d4SMatt Arsenault case OPWV216: 9224bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 9234bd72361SMatt Arsenault default: 9244bd72361SMatt Arsenault llvm_unreachable("implement me"); 925e1818af8STom Stellard } 926e1818af8STom Stellard } 927e1818af8STom Stellard 928212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 929e1818af8STom Stellard using namespace AMDGPU; 930c8fbf6ffSEugene Zelenko 931212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 932212a251cSArtem Tamazov switch (Width) { 933212a251cSArtem Tamazov default: // fall 9344bd72361SMatt Arsenault case OPW32: 9354bd72361SMatt Arsenault case OPW16: 9369be7b0d4SMatt Arsenault case OPWV216: 9374bd72361SMatt Arsenault return VGPR_32RegClassID; 938212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 939212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 940212a251cSArtem Tamazov } 941212a251cSArtem Tamazov } 942212a251cSArtem Tamazov 9439e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const { 9449e77d0c6SStanislav Mekhanoshin using namespace AMDGPU; 9459e77d0c6SStanislav Mekhanoshin 9469e77d0c6SStanislav Mekhanoshin assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 9479e77d0c6SStanislav Mekhanoshin switch (Width) { 9489e77d0c6SStanislav Mekhanoshin default: // fall 9499e77d0c6SStanislav Mekhanoshin case OPW32: 9509e77d0c6SStanislav Mekhanoshin case OPW16: 9519e77d0c6SStanislav Mekhanoshin case OPWV216: 9529e77d0c6SStanislav Mekhanoshin return AGPR_32RegClassID; 9539e77d0c6SStanislav Mekhanoshin case OPW64: return AReg_64RegClassID; 9549e77d0c6SStanislav Mekhanoshin case OPW128: return AReg_128RegClassID; 955d625b4b0SJay Foad case OPW256: return AReg_256RegClassID; 9569e77d0c6SStanislav Mekhanoshin case OPW512: return AReg_512RegClassID; 9579e77d0c6SStanislav Mekhanoshin case OPW1024: return AReg_1024RegClassID; 9589e77d0c6SStanislav Mekhanoshin } 9599e77d0c6SStanislav Mekhanoshin } 9609e77d0c6SStanislav Mekhanoshin 9619e77d0c6SStanislav Mekhanoshin 962212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 963212a251cSArtem Tamazov using namespace AMDGPU; 964c8fbf6ffSEugene Zelenko 965212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 966212a251cSArtem Tamazov switch (Width) { 967212a251cSArtem Tamazov default: // fall 9684bd72361SMatt Arsenault case OPW32: 9694bd72361SMatt Arsenault case OPW16: 9709be7b0d4SMatt Arsenault case OPWV216: 9714bd72361SMatt Arsenault return SGPR_32RegClassID; 972212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 973212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 97427134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 97527134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 976212a251cSArtem Tamazov } 977212a251cSArtem Tamazov } 978212a251cSArtem Tamazov 979212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 980212a251cSArtem Tamazov using namespace AMDGPU; 981c8fbf6ffSEugene Zelenko 982212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 983212a251cSArtem Tamazov switch (Width) { 984212a251cSArtem Tamazov default: // fall 9854bd72361SMatt Arsenault case OPW32: 9864bd72361SMatt Arsenault case OPW16: 9879be7b0d4SMatt Arsenault case OPWV216: 9884bd72361SMatt Arsenault return TTMP_32RegClassID; 989212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 990212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 99127134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 99227134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 993212a251cSArtem Tamazov } 994212a251cSArtem Tamazov } 995212a251cSArtem Tamazov 996ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 997ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 998ac2b0264SDmitry Preobrazhensky 99918cb7441SJay Foad unsigned TTmpMin = isGFX9Plus() ? TTMP_GFX9PLUS_MIN : TTMP_VI_MIN; 100018cb7441SJay Foad unsigned TTmpMax = isGFX9Plus() ? TTMP_GFX9PLUS_MAX : TTMP_VI_MAX; 1001ac2b0264SDmitry Preobrazhensky 1002ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 1003ac2b0264SDmitry Preobrazhensky } 1004ac2b0264SDmitry Preobrazhensky 1005212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 1006212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1007c8fbf6ffSEugene Zelenko 10089e77d0c6SStanislav Mekhanoshin assert(Val < 1024); // enum10 10099e77d0c6SStanislav Mekhanoshin 10109e77d0c6SStanislav Mekhanoshin bool IsAGPR = Val & 512; 10119e77d0c6SStanislav Mekhanoshin Val &= 511; 1012ac106addSNikolay Haustov 1013212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 10149e77d0c6SStanislav Mekhanoshin return createRegOperand(IsAGPR ? getAgprClassId(Width) 10159e77d0c6SStanislav Mekhanoshin : getVgprClassId(Width), Val - VGPR_MIN); 1016212a251cSArtem Tamazov } 1017b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 1018*49231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 1019*49231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 1020212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 1021212a251cSArtem Tamazov } 1022ac2b0264SDmitry Preobrazhensky 1023ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1024ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1025ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 1026212a251cSArtem Tamazov } 1027ac106addSNikolay Haustov 1028212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 1029ac106addSNikolay Haustov return decodeIntImmed(Val); 1030ac106addSNikolay Haustov 1031212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 10324bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 1033ac106addSNikolay Haustov 1034212a251cSArtem Tamazov if (Val == LITERAL_CONST) 1035ac106addSNikolay Haustov return decodeLiteralConstant(); 1036ac106addSNikolay Haustov 10374bd72361SMatt Arsenault switch (Width) { 10384bd72361SMatt Arsenault case OPW32: 10394bd72361SMatt Arsenault case OPW16: 10409be7b0d4SMatt Arsenault case OPWV216: 10414bd72361SMatt Arsenault return decodeSpecialReg32(Val); 10424bd72361SMatt Arsenault case OPW64: 10434bd72361SMatt Arsenault return decodeSpecialReg64(Val); 10444bd72361SMatt Arsenault default: 10454bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 10464bd72361SMatt Arsenault } 1047ac106addSNikolay Haustov } 1048ac106addSNikolay Haustov 104927134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 105027134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 105127134953SDmitry Preobrazhensky 105227134953SDmitry Preobrazhensky assert(Val < 128); 105327134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 105427134953SDmitry Preobrazhensky 105527134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 1056*49231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 1057*49231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 105827134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 105927134953SDmitry Preobrazhensky } 106027134953SDmitry Preobrazhensky 106127134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 106227134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 106327134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 106427134953SDmitry Preobrazhensky } 106527134953SDmitry Preobrazhensky 106627134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 106727134953SDmitry Preobrazhensky } 106827134953SDmitry Preobrazhensky 1069ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 1070ac106addSNikolay Haustov using namespace AMDGPU; 1071c8fbf6ffSEugene Zelenko 1072e1818af8STom Stellard switch (Val) { 1073ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 1074ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 10753afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 10763afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 1077ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 1078ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 1079137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA_LO); 1080137976faSDmitry Preobrazhensky case 109: return createRegOperand(TBA_HI); 1081137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA_LO); 1082137976faSDmitry Preobrazhensky case 111: return createRegOperand(TMA_HI); 1083ac106addSNikolay Haustov case 124: return createRegOperand(M0); 108433d806a5SStanislav Mekhanoshin case 125: return createRegOperand(SGPR_NULL); 1085ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 1086ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 1087a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 1088a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 1089a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 1090a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1091137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 10929111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 10939111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 10949111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1095942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 1096ac106addSNikolay Haustov default: break; 1097e1818af8STom Stellard } 1098ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1099e1818af8STom Stellard } 1100e1818af8STom Stellard 1101ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 1102161a158eSNikolay Haustov using namespace AMDGPU; 1103c8fbf6ffSEugene Zelenko 1104161a158eSNikolay Haustov switch (Val) { 1105ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 11063afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 1107ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 1108137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA); 1109137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA); 11109bd76367SDmitry Preobrazhensky case 125: return createRegOperand(SGPR_NULL); 1111ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 1112137976faSDmitry Preobrazhensky case 235: return createRegOperand(SRC_SHARED_BASE); 1113137976faSDmitry Preobrazhensky case 236: return createRegOperand(SRC_SHARED_LIMIT); 1114137976faSDmitry Preobrazhensky case 237: return createRegOperand(SRC_PRIVATE_BASE); 1115137976faSDmitry Preobrazhensky case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1116137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 11179111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 11189111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 11199111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1120ac106addSNikolay Haustov default: break; 1121161a158eSNikolay Haustov } 1122ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1123161a158eSNikolay Haustov } 1124161a158eSNikolay Haustov 1125549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 11266b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 1127363f47a2SSam Kolton using namespace AMDGPU::SDWA; 11286b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1129363f47a2SSam Kolton 113033d806a5SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 113133d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 1132da644c02SStanislav Mekhanoshin // XXX: cast to int is needed to avoid stupid warning: 1133a179d25bSSam Kolton // compare with unsigned is always true 1134da644c02SStanislav Mekhanoshin if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && 1135363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 1136363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 1137363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 1138363f47a2SSam Kolton } 1139363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 11404f87d30aSJay Foad Val <= (isGFX10Plus() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 114133d806a5SStanislav Mekhanoshin : SDWA9EncValues::SRC_SGPR_MAX_SI)) { 1142363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 1143363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 1144363f47a2SSam Kolton } 1145ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 1146ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 1147ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 1148ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 1149ac2b0264SDmitry Preobrazhensky } 1150363f47a2SSam Kolton 11516b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 11526b65f7c3SDmitry Preobrazhensky 11536b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 11546b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 11556b65f7c3SDmitry Preobrazhensky 11566b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 11576b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 11586b65f7c3SDmitry Preobrazhensky 11596b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 1160549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 1161549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 1162549c89d2SSam Kolton } 1163549c89d2SSam Kolton llvm_unreachable("unsupported target"); 1164363f47a2SSam Kolton } 1165363f47a2SSam Kolton 1166549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 1167549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 1168363f47a2SSam Kolton } 1169363f47a2SSam Kolton 1170549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 1171549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 1172363f47a2SSam Kolton } 1173363f47a2SSam Kolton 1174549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 1175363f47a2SSam Kolton using namespace AMDGPU::SDWA; 1176363f47a2SSam Kolton 117733d806a5SStanislav Mekhanoshin assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 117833d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && 117933d806a5SStanislav Mekhanoshin "SDWAVopcDst should be present only on GFX9+"); 118033d806a5SStanislav Mekhanoshin 1181ab4f2ea7SStanislav Mekhanoshin bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64]; 1182ab4f2ea7SStanislav Mekhanoshin 1183363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 1184363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 1185ac2b0264SDmitry Preobrazhensky 1186ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1187ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1188434d5925SDmitry Preobrazhensky auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32); 1189434d5925SDmitry Preobrazhensky return createSRegOperand(TTmpClsId, TTmpIdx); 119033d806a5SStanislav Mekhanoshin } else if (Val > SGPR_MAX) { 1191ab4f2ea7SStanislav Mekhanoshin return IsWave64 ? decodeSpecialReg64(Val) 1192ab4f2ea7SStanislav Mekhanoshin : decodeSpecialReg32(Val); 1193363f47a2SSam Kolton } else { 1194ab4f2ea7SStanislav Mekhanoshin return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val); 1195363f47a2SSam Kolton } 1196363f47a2SSam Kolton } else { 1197ab4f2ea7SStanislav Mekhanoshin return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO); 1198363f47a2SSam Kolton } 1199363f47a2SSam Kolton } 1200363f47a2SSam Kolton 1201ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const { 1202ab4f2ea7SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ? 1203ab4f2ea7SStanislav Mekhanoshin decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val); 1204ab4f2ea7SStanislav Mekhanoshin } 1205ab4f2ea7SStanislav Mekhanoshin 1206ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 1207ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 1208ac2b0264SDmitry Preobrazhensky } 1209ac2b0264SDmitry Preobrazhensky 12104f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9() const { return AMDGPU::isGFX9(STI); } 1211ac2b0264SDmitry Preobrazhensky 12124f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9Plus() const { return AMDGPU::isGFX9Plus(STI); } 12134f87d30aSJay Foad 12144f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10() const { return AMDGPU::isGFX10(STI); } 12154f87d30aSJay Foad 12164f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10Plus() const { 12174f87d30aSJay Foad return AMDGPU::isGFX10Plus(STI); 121833d806a5SStanislav Mekhanoshin } 121933d806a5SStanislav Mekhanoshin 12203381d7a2SSam Kolton //===----------------------------------------------------------------------===// 1221528057c1SRonak Chauhan // AMDGPU specific symbol handling 1222528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 1223528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1224528057c1SRonak Chauhan do { \ 1225528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1226528057c1SRonak Chauhan << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1227528057c1SRonak Chauhan } while (0) 1228528057c1SRonak Chauhan 1229528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1230528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1( 1231528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1232528057c1SRonak Chauhan using namespace amdhsa; 1233528057c1SRonak Chauhan StringRef Indent = "\t"; 1234528057c1SRonak Chauhan 1235528057c1SRonak Chauhan // We cannot accurately backward compute #VGPRs used from 1236528057c1SRonak Chauhan // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same 1237528057c1SRonak Chauhan // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we 1238528057c1SRonak Chauhan // simply calculate the inverse of what the assembler does. 1239528057c1SRonak Chauhan 1240528057c1SRonak Chauhan uint32_t GranulatedWorkitemVGPRCount = 1241528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >> 1242528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT; 1243528057c1SRonak Chauhan 1244528057c1SRonak Chauhan uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) * 1245528057c1SRonak Chauhan AMDGPU::IsaInfo::getVGPREncodingGranule(&STI); 1246528057c1SRonak Chauhan 1247528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n'; 1248528057c1SRonak Chauhan 1249528057c1SRonak Chauhan // We cannot backward compute values used to calculate 1250528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following 1251528057c1SRonak Chauhan // directives can't be computed: 1252528057c1SRonak Chauhan // .amdhsa_reserve_vcc 1253528057c1SRonak Chauhan // .amdhsa_reserve_flat_scratch 1254528057c1SRonak Chauhan // .amdhsa_reserve_xnack_mask 1255528057c1SRonak Chauhan // They take their respective default values if not specified in the assembly. 1256528057c1SRonak Chauhan // 1257528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1258528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK) 1259528057c1SRonak Chauhan // 1260528057c1SRonak Chauhan // We compute the inverse as though all directives apart from NEXT_FREE_SGPR 1261528057c1SRonak Chauhan // are set to 0. So while disassembling we consider that: 1262528057c1SRonak Chauhan // 1263528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1264528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + 0 + 0 + 0) 1265528057c1SRonak Chauhan // 1266528057c1SRonak Chauhan // The disassembler cannot recover the original values of those 3 directives. 1267528057c1SRonak Chauhan 1268528057c1SRonak Chauhan uint32_t GranulatedWavefrontSGPRCount = 1269528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >> 1270528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT; 1271528057c1SRonak Chauhan 12724f87d30aSJay Foad if (isGFX10Plus() && GranulatedWavefrontSGPRCount) 1273528057c1SRonak Chauhan return MCDisassembler::Fail; 1274528057c1SRonak Chauhan 1275528057c1SRonak Chauhan uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) * 1276528057c1SRonak Chauhan AMDGPU::IsaInfo::getSGPREncodingGranule(&STI); 1277528057c1SRonak Chauhan 1278528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n'; 1279528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n'; 1280528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n'; 1281528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n"; 1282528057c1SRonak Chauhan 1283528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY) 1284528057c1SRonak Chauhan return MCDisassembler::Fail; 1285528057c1SRonak Chauhan 1286528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_32", 1287528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32); 1288528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64", 1289528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64); 1290528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32", 1291528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32); 1292528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64", 1293528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64); 1294528057c1SRonak Chauhan 1295528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV) 1296528057c1SRonak Chauhan return MCDisassembler::Fail; 1297528057c1SRonak Chauhan 1298528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP); 1299528057c1SRonak Chauhan 1300528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE) 1301528057c1SRonak Chauhan return MCDisassembler::Fail; 1302528057c1SRonak Chauhan 1303528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE); 1304528057c1SRonak Chauhan 1305528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY) 1306528057c1SRonak Chauhan return MCDisassembler::Fail; 1307528057c1SRonak Chauhan 1308528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER) 1309528057c1SRonak Chauhan return MCDisassembler::Fail; 1310528057c1SRonak Chauhan 1311528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL); 1312528057c1SRonak Chauhan 1313528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0) 1314528057c1SRonak Chauhan return MCDisassembler::Fail; 1315528057c1SRonak Chauhan 13164f87d30aSJay Foad if (isGFX10Plus()) { 1317528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode", 1318528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_WGP_MODE); 1319528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED); 1320528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS); 1321528057c1SRonak Chauhan } 1322528057c1SRonak Chauhan return MCDisassembler::Success; 1323528057c1SRonak Chauhan } 1324528057c1SRonak Chauhan 1325528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1326528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2( 1327528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1328528057c1SRonak Chauhan using namespace amdhsa; 1329528057c1SRonak Chauhan StringRef Indent = "\t"; 1330528057c1SRonak Chauhan PRINT_DIRECTIVE( 1331528057c1SRonak Chauhan ".amdhsa_system_sgpr_private_segment_wavefront_offset", 1332d5ea8f70STony COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT); 1333528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x", 1334528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X); 1335528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y", 1336528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y); 1337528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z", 1338528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z); 1339528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info", 1340528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO); 1341528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id", 1342528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID); 1343528057c1SRonak Chauhan 1344528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH) 1345528057c1SRonak Chauhan return MCDisassembler::Fail; 1346528057c1SRonak Chauhan 1347528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY) 1348528057c1SRonak Chauhan return MCDisassembler::Fail; 1349528057c1SRonak Chauhan 1350528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE) 1351528057c1SRonak Chauhan return MCDisassembler::Fail; 1352528057c1SRonak Chauhan 1353528057c1SRonak Chauhan PRINT_DIRECTIVE( 1354528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_invalid_op", 1355528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION); 1356528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src", 1357528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE); 1358528057c1SRonak Chauhan PRINT_DIRECTIVE( 1359528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_div_zero", 1360528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO); 1361528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow", 1362528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW); 1363528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow", 1364528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW); 1365528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact", 1366528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT); 1367528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero", 1368528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO); 1369528057c1SRonak Chauhan 1370528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0) 1371528057c1SRonak Chauhan return MCDisassembler::Fail; 1372528057c1SRonak Chauhan 1373528057c1SRonak Chauhan return MCDisassembler::Success; 1374528057c1SRonak Chauhan } 1375528057c1SRonak Chauhan 1376528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1377528057c1SRonak Chauhan 1378528057c1SRonak Chauhan MCDisassembler::DecodeStatus 1379528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective( 1380528057c1SRonak Chauhan DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes, 1381528057c1SRonak Chauhan raw_string_ostream &KdStream) const { 1382528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1383528057c1SRonak Chauhan do { \ 1384528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1385528057c1SRonak Chauhan << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1386528057c1SRonak Chauhan } while (0) 1387528057c1SRonak Chauhan 1388528057c1SRonak Chauhan uint16_t TwoByteBuffer = 0; 1389528057c1SRonak Chauhan uint32_t FourByteBuffer = 0; 1390528057c1SRonak Chauhan uint64_t EightByteBuffer = 0; 1391528057c1SRonak Chauhan 1392528057c1SRonak Chauhan StringRef ReservedBytes; 1393528057c1SRonak Chauhan StringRef Indent = "\t"; 1394528057c1SRonak Chauhan 1395528057c1SRonak Chauhan assert(Bytes.size() == 64); 1396528057c1SRonak Chauhan DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8); 1397528057c1SRonak Chauhan 1398528057c1SRonak Chauhan switch (Cursor.tell()) { 1399528057c1SRonak Chauhan case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET: 1400528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1401528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer 1402528057c1SRonak Chauhan << '\n'; 1403528057c1SRonak Chauhan return MCDisassembler::Success; 1404528057c1SRonak Chauhan 1405528057c1SRonak Chauhan case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET: 1406528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1407528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_private_segment_fixed_size " 1408528057c1SRonak Chauhan << FourByteBuffer << '\n'; 1409528057c1SRonak Chauhan return MCDisassembler::Success; 1410528057c1SRonak Chauhan 1411528057c1SRonak Chauhan case amdhsa::RESERVED0_OFFSET: 1412528057c1SRonak Chauhan // 8 reserved bytes, must be 0. 1413528057c1SRonak Chauhan EightByteBuffer = DE.getU64(Cursor); 1414528057c1SRonak Chauhan if (EightByteBuffer) { 1415528057c1SRonak Chauhan return MCDisassembler::Fail; 1416528057c1SRonak Chauhan } 1417528057c1SRonak Chauhan return MCDisassembler::Success; 1418528057c1SRonak Chauhan 1419528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET: 1420528057c1SRonak Chauhan // KERNEL_CODE_ENTRY_BYTE_OFFSET 1421528057c1SRonak Chauhan // So far no directive controls this for Code Object V3, so simply skip for 1422528057c1SRonak Chauhan // disassembly. 1423528057c1SRonak Chauhan DE.skip(Cursor, 8); 1424528057c1SRonak Chauhan return MCDisassembler::Success; 1425528057c1SRonak Chauhan 1426528057c1SRonak Chauhan case amdhsa::RESERVED1_OFFSET: 1427528057c1SRonak Chauhan // 20 reserved bytes, must be 0. 1428528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 20); 1429528057c1SRonak Chauhan for (int I = 0; I < 20; ++I) { 1430528057c1SRonak Chauhan if (ReservedBytes[I] != 0) { 1431528057c1SRonak Chauhan return MCDisassembler::Fail; 1432528057c1SRonak Chauhan } 1433528057c1SRonak Chauhan } 1434528057c1SRonak Chauhan return MCDisassembler::Success; 1435528057c1SRonak Chauhan 1436528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC3_OFFSET: 1437528057c1SRonak Chauhan // COMPUTE_PGM_RSRC3 1438528057c1SRonak Chauhan // - Only set for GFX10, GFX6-9 have this to be 0. 1439528057c1SRonak Chauhan // - Currently no directives directly control this. 1440528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 14414f87d30aSJay Foad if (!isGFX10Plus() && FourByteBuffer) { 1442528057c1SRonak Chauhan return MCDisassembler::Fail; 1443528057c1SRonak Chauhan } 1444528057c1SRonak Chauhan return MCDisassembler::Success; 1445528057c1SRonak Chauhan 1446528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC1_OFFSET: 1447528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1448528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) == 1449528057c1SRonak Chauhan MCDisassembler::Fail) { 1450528057c1SRonak Chauhan return MCDisassembler::Fail; 1451528057c1SRonak Chauhan } 1452528057c1SRonak Chauhan return MCDisassembler::Success; 1453528057c1SRonak Chauhan 1454528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC2_OFFSET: 1455528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1456528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) == 1457528057c1SRonak Chauhan MCDisassembler::Fail) { 1458528057c1SRonak Chauhan return MCDisassembler::Fail; 1459528057c1SRonak Chauhan } 1460528057c1SRonak Chauhan return MCDisassembler::Success; 1461528057c1SRonak Chauhan 1462528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET: 1463528057c1SRonak Chauhan using namespace amdhsa; 1464528057c1SRonak Chauhan TwoByteBuffer = DE.getU16(Cursor); 1465528057c1SRonak Chauhan 1466528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer", 1467528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER); 1468528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr", 1469528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR); 1470528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr", 1471528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR); 1472528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr", 1473528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR); 1474528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id", 1475528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID); 1476528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init", 1477528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT); 1478528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size", 1479528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE); 1480528057c1SRonak Chauhan 1481528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0) 1482528057c1SRonak Chauhan return MCDisassembler::Fail; 1483528057c1SRonak Chauhan 1484528057c1SRonak Chauhan // Reserved for GFX9 1485528057c1SRonak Chauhan if (isGFX9() && 1486528057c1SRonak Chauhan (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) { 1487528057c1SRonak Chauhan return MCDisassembler::Fail; 14884f87d30aSJay Foad } else if (isGFX10Plus()) { 1489528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_wavefront_size32", 1490528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32); 1491528057c1SRonak Chauhan } 1492528057c1SRonak Chauhan 1493528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1) 1494528057c1SRonak Chauhan return MCDisassembler::Fail; 1495528057c1SRonak Chauhan 1496528057c1SRonak Chauhan return MCDisassembler::Success; 1497528057c1SRonak Chauhan 1498528057c1SRonak Chauhan case amdhsa::RESERVED2_OFFSET: 1499528057c1SRonak Chauhan // 6 bytes from here are reserved, must be 0. 1500528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 6); 1501528057c1SRonak Chauhan for (int I = 0; I < 6; ++I) { 1502528057c1SRonak Chauhan if (ReservedBytes[I] != 0) 1503528057c1SRonak Chauhan return MCDisassembler::Fail; 1504528057c1SRonak Chauhan } 1505528057c1SRonak Chauhan return MCDisassembler::Success; 1506528057c1SRonak Chauhan 1507528057c1SRonak Chauhan default: 1508528057c1SRonak Chauhan llvm_unreachable("Unhandled index. Case statements cover everything."); 1509528057c1SRonak Chauhan return MCDisassembler::Fail; 1510528057c1SRonak Chauhan } 1511528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1512528057c1SRonak Chauhan } 1513528057c1SRonak Chauhan 1514528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor( 1515528057c1SRonak Chauhan StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const { 1516528057c1SRonak Chauhan // CP microcode requires the kernel descriptor to be 64 aligned. 1517528057c1SRonak Chauhan if (Bytes.size() != 64 || KdAddress % 64 != 0) 1518528057c1SRonak Chauhan return MCDisassembler::Fail; 1519528057c1SRonak Chauhan 1520528057c1SRonak Chauhan std::string Kd; 1521528057c1SRonak Chauhan raw_string_ostream KdStream(Kd); 1522528057c1SRonak Chauhan KdStream << ".amdhsa_kernel " << KdName << '\n'; 1523528057c1SRonak Chauhan 1524528057c1SRonak Chauhan DataExtractor::Cursor C(0); 1525528057c1SRonak Chauhan while (C && C.tell() < Bytes.size()) { 1526528057c1SRonak Chauhan MCDisassembler::DecodeStatus Status = 1527528057c1SRonak Chauhan decodeKernelDescriptorDirective(C, Bytes, KdStream); 1528528057c1SRonak Chauhan 1529528057c1SRonak Chauhan cantFail(C.takeError()); 1530528057c1SRonak Chauhan 1531528057c1SRonak Chauhan if (Status == MCDisassembler::Fail) 1532528057c1SRonak Chauhan return MCDisassembler::Fail; 1533528057c1SRonak Chauhan } 1534528057c1SRonak Chauhan KdStream << ".end_amdhsa_kernel\n"; 1535528057c1SRonak Chauhan outs() << KdStream.str(); 1536528057c1SRonak Chauhan return MCDisassembler::Success; 1537528057c1SRonak Chauhan } 1538528057c1SRonak Chauhan 1539528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus> 1540528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size, 1541528057c1SRonak Chauhan ArrayRef<uint8_t> Bytes, uint64_t Address, 1542528057c1SRonak Chauhan raw_ostream &CStream) const { 1543528057c1SRonak Chauhan // Right now only kernel descriptor needs to be handled. 1544528057c1SRonak Chauhan // We ignore all other symbols for target specific handling. 1545528057c1SRonak Chauhan // TODO: 1546528057c1SRonak Chauhan // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code 1547528057c1SRonak Chauhan // Object V2 and V3 when symbols are marked protected. 1548528057c1SRonak Chauhan 1549528057c1SRonak Chauhan // amd_kernel_code_t for Code Object V2. 1550528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) { 1551528057c1SRonak Chauhan Size = 256; 1552528057c1SRonak Chauhan return MCDisassembler::Fail; 1553528057c1SRonak Chauhan } 1554528057c1SRonak Chauhan 1555528057c1SRonak Chauhan // Code Object V3 kernel descriptors. 1556528057c1SRonak Chauhan StringRef Name = Symbol.Name; 1557528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) { 1558528057c1SRonak Chauhan Size = 64; // Size = 64 regardless of success or failure. 1559528057c1SRonak Chauhan return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address); 1560528057c1SRonak Chauhan } 1561528057c1SRonak Chauhan return None; 1562528057c1SRonak Chauhan } 1563528057c1SRonak Chauhan 1564528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 15653381d7a2SSam Kolton // AMDGPUSymbolizer 15663381d7a2SSam Kolton //===----------------------------------------------------------------------===// 15673381d7a2SSam Kolton 15683381d7a2SSam Kolton // Try to find symbol name for specified label 15693381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 15703381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 15713381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 15723381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 15733381d7a2SSam Kolton 15743381d7a2SSam Kolton if (!IsBranch) { 15753381d7a2SSam Kolton return false; 15763381d7a2SSam Kolton } 15773381d7a2SSam Kolton 15783381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 1579b1c3b22bSNicolai Haehnle if (!Symbols) 1580b1c3b22bSNicolai Haehnle return false; 1581b1c3b22bSNicolai Haehnle 1582b934160aSKazu Hirata auto Result = llvm::find_if(*Symbols, [Value](const SymbolInfoTy &Val) { 1583b934160aSKazu Hirata return Val.Addr == static_cast<uint64_t>(Value) && 1584b934160aSKazu Hirata Val.Type == ELF::STT_NOTYPE; 15853381d7a2SSam Kolton }); 15863381d7a2SSam Kolton if (Result != Symbols->end()) { 158709d26b79Sdiggerlin auto *Sym = Ctx.getOrCreateSymbol(Result->Name); 15883381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 15893381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 15903381d7a2SSam Kolton return true; 15913381d7a2SSam Kolton } 15923381d7a2SSam Kolton return false; 15933381d7a2SSam Kolton } 15943381d7a2SSam Kolton 159592b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 159692b355b1SMatt Arsenault int64_t Value, 159792b355b1SMatt Arsenault uint64_t Address) { 159892b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 159992b355b1SMatt Arsenault } 160092b355b1SMatt Arsenault 16013381d7a2SSam Kolton //===----------------------------------------------------------------------===// 16023381d7a2SSam Kolton // Initialization 16033381d7a2SSam Kolton //===----------------------------------------------------------------------===// 16043381d7a2SSam Kolton 16053381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 16063381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 16073381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 16083381d7a2SSam Kolton void *DisInfo, 16093381d7a2SSam Kolton MCContext *Ctx, 16103381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 16113381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 16123381d7a2SSam Kolton } 16133381d7a2SSam Kolton 1614e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 1615e1818af8STom Stellard const MCSubtargetInfo &STI, 1616e1818af8STom Stellard MCContext &Ctx) { 1617cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 1618e1818af8STom Stellard } 1619e1818af8STom Stellard 16200dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() { 1621f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 1622f42454b9SMehdi Amini createAMDGPUDisassembler); 1623f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 1624f42454b9SMehdi Amini createAMDGPUSymbolizer); 1625e1818af8STom Stellard } 1626