1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
2e1818af8STom Stellard //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6e1818af8STom Stellard //
7e1818af8STom Stellard //===----------------------------------------------------------------------===//
8e1818af8STom Stellard //
9e1818af8STom Stellard //===----------------------------------------------------------------------===//
10e1818af8STom Stellard //
11e1818af8STom Stellard /// \file
12e1818af8STom Stellard ///
13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
14e1818af8STom Stellard //
15e1818af8STom Stellard //===----------------------------------------------------------------------===//
16e1818af8STom Stellard 
17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
18e1818af8STom Stellard 
19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h"
20c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
21e8860beeSJoe Nash #include "SIDefines.h"
22e8860beeSJoe Nash #include "SIRegisterInfo.h"
238ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h"
24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
256a87e9b0Sdfukalov #include "llvm-c/DisassemblerTypes.h"
26ef736a1cSserge-sans-paille #include "llvm/BinaryFormat/ELF.h"
27ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h"
28ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
29c644488aSSheng #include "llvm/MC/MCDecoderOps.h"
30c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h"
31b4b7e605SJoe Nash #include "llvm/MC/MCInstrDesc.h"
32ef736a1cSserge-sans-paille #include "llvm/MC/MCRegisterInfo.h"
33ef736a1cSserge-sans-paille #include "llvm/MC/MCSubtargetInfo.h"
34ef736a1cSserge-sans-paille #include "llvm/MC/TargetRegistry.h"
35528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h"
36e1818af8STom Stellard 
37e1818af8STom Stellard using namespace llvm;
38e1818af8STom Stellard 
39e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
40e1818af8STom Stellard 
414f87d30aSJay Foad #define SGPR_MAX                                                               \
424f87d30aSJay Foad   (isGFX10Plus() ? AMDGPU::EncValues::SGPR_MAX_GFX10                           \
4333d806a5SStanislav Mekhanoshin                  : AMDGPU::EncValues::SGPR_MAX_SI)
4433d806a5SStanislav Mekhanoshin 
45c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
46e1818af8STom Stellard 
47ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI,
48ca64ef20SMatt Arsenault                                        MCContext &Ctx,
49ca64ef20SMatt Arsenault                                        MCInstrInfo const *MCII) :
50ca64ef20SMatt Arsenault   MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()),
51418e23e3SMatt Arsenault   TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) {
52418e23e3SMatt Arsenault 
53418e23e3SMatt Arsenault   // ToDo: AMDGPUDisassembler supports only VI ISA.
544f87d30aSJay Foad   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10Plus())
55418e23e3SMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
56418e23e3SMatt Arsenault }
57ca64ef20SMatt Arsenault 
58ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
59ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
60ac106addSNikolay Haustov   Inst.addOperand(Opnd);
61ac106addSNikolay Haustov   return Opnd.isValid() ?
62ac106addSNikolay Haustov     MCDisassembler::Success :
63de56a890SStanislav Mekhanoshin     MCDisassembler::Fail;
64e1818af8STom Stellard }
65e1818af8STom Stellard 
66549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
67549c89d2SSam Kolton                                 uint16_t NameIdx) {
68549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
69549c89d2SSam Kolton   if (OpIdx != -1) {
70549c89d2SSam Kolton     auto I = MI.begin();
71549c89d2SSam Kolton     std::advance(I, OpIdx);
72549c89d2SSam Kolton     MI.insert(I, Op);
73549c89d2SSam Kolton   }
74549c89d2SSam Kolton   return OpIdx;
75549c89d2SSam Kolton }
76549c89d2SSam Kolton 
773381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
784ae9745aSMaksim Panchenko                                        uint64_t Addr,
794ae9745aSMaksim Panchenko                                        const MCDisassembler *Decoder) {
803381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
813381d7a2SSam Kolton 
82efec1396SScott Linder   // Our branches take a simm16, but we need two extra bits to account for the
83efec1396SScott Linder   // factor of 4.
843381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
853381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
863381d7a2SSam Kolton 
87bed9efedSMaksim Panchenko   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2, 0))
883381d7a2SSam Kolton     return MCDisassembler::Success;
893381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
903381d7a2SSam Kolton }
913381d7a2SSam Kolton 
924ae9745aSMaksim Panchenko static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm, uint64_t Addr,
934ae9745aSMaksim Panchenko                                      const MCDisassembler *Decoder) {
945998baccSDmitry Preobrazhensky   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
955998baccSDmitry Preobrazhensky   int64_t Offset;
965998baccSDmitry Preobrazhensky   if (DAsm->isVI()) {         // VI supports 20-bit unsigned offsets.
975998baccSDmitry Preobrazhensky     Offset = Imm & 0xFFFFF;
985998baccSDmitry Preobrazhensky   } else {                    // GFX9+ supports 21-bit signed offsets.
995998baccSDmitry Preobrazhensky     Offset = SignExtend64<21>(Imm);
1005998baccSDmitry Preobrazhensky   }
1015998baccSDmitry Preobrazhensky   return addOperand(Inst, MCOperand::createImm(Offset));
1025998baccSDmitry Preobrazhensky }
1035998baccSDmitry Preobrazhensky 
1044ae9745aSMaksim Panchenko static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, uint64_t Addr,
1054ae9745aSMaksim Panchenko                                   const MCDisassembler *Decoder) {
1060846c125SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1070846c125SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeBoolReg(Val));
1080846c125SStanislav Mekhanoshin }
1090846c125SStanislav Mekhanoshin 
110363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName)                         \
1114ae9745aSMaksim Panchenko   static DecodeStatus StaticDecoderName(MCInst &Inst, unsigned Imm,            \
112ac106addSNikolay Haustov                                         uint64_t /*Addr*/,                     \
1134ae9745aSMaksim Panchenko                                         const MCDisassembler *Decoder) {       \
114ac106addSNikolay Haustov     auto DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);              \
115363f47a2SSam Kolton     return addOperand(Inst, DAsm->DecoderName(Imm));                           \
116e1818af8STom Stellard   }
117e1818af8STom Stellard 
118363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
119363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
120e1818af8STom Stellard 
121363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
1226023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32)
123363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
124363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
12530fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128)
126e1818af8STom Stellard 
127363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
128363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
129363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
13091f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256)
13191f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512)
132a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_1024)
133e1818af8STom Stellard 
134363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
135363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
136ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
1376023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32)
138363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
139363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
140363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
141363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
142363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
143e1818af8STom Stellard 
14450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32)
145a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_64)
14650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128)
147a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_256)
14850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512)
14950d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024)
15050d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32)
15150d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64)
1526e3e14f6SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_128)
15332ca9bd7SDmitry Preobrazhensky DECODE_OPERAND_REG(AVDst_128)
15432ca9bd7SDmitry Preobrazhensky DECODE_OPERAND_REG(AVDst_512)
15550d7f464SStanislav Mekhanoshin 
1564ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, unsigned Imm,
1574bd72361SMatt Arsenault                                          uint64_t Addr,
1584ae9745aSMaksim Panchenko                                          const MCDisassembler *Decoder) {
1594bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1604bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1614bd72361SMatt Arsenault }
1624bd72361SMatt Arsenault 
1634ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, unsigned Imm,
1649be7b0d4SMatt Arsenault                                            uint64_t Addr,
1654ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
1669be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1679be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1689be7b0d4SMatt Arsenault }
1699be7b0d4SMatt Arsenault 
1704ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VSrcV232(MCInst &Inst, unsigned Imm,
171a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
1724ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
173a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
174a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VSrcV232(Imm));
175a8d9d507SStanislav Mekhanoshin }
176a8d9d507SStanislav Mekhanoshin 
1774ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VS_16(MCInst &Inst, unsigned Imm,
1789e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1794ae9745aSMaksim Panchenko                                         const MCDisassembler *Decoder) {
1809e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1819e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1829e77d0c6SStanislav Mekhanoshin }
1839e77d0c6SStanislav Mekhanoshin 
1844ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VS_32(MCInst &Inst, unsigned Imm,
1859e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1864ae9745aSMaksim Panchenko                                         const MCDisassembler *Decoder) {
1879e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1889e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm));
1899e77d0c6SStanislav Mekhanoshin }
1909e77d0c6SStanislav Mekhanoshin 
1914ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_64(MCInst &Inst, unsigned Imm,
192a8d9d507SStanislav Mekhanoshin                                           uint64_t Addr,
1934ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
194a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
195a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm | 512));
196a8d9d507SStanislav Mekhanoshin }
197a8d9d507SStanislav Mekhanoshin 
1984ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, unsigned Imm,
19950d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
2004ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
20150d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
20250d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512));
20350d7f464SStanislav Mekhanoshin }
20450d7f464SStanislav Mekhanoshin 
2054ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_256(MCInst &Inst, unsigned Imm,
206a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
2074ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
208a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
209a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm | 512));
210a8d9d507SStanislav Mekhanoshin }
211a8d9d507SStanislav Mekhanoshin 
2124ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, unsigned Imm,
21350d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
2144ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
21550d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
21650d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512));
21750d7f464SStanislav Mekhanoshin }
21850d7f464SStanislav Mekhanoshin 
2194ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, unsigned Imm,
22050d7f464SStanislav Mekhanoshin                                             uint64_t Addr,
2214ae9745aSMaksim Panchenko                                             const MCDisassembler *Decoder) {
22250d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
22350d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512));
22450d7f464SStanislav Mekhanoshin }
22550d7f464SStanislav Mekhanoshin 
2264ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_64(MCInst &Inst, unsigned Imm,
227a8d9d507SStanislav Mekhanoshin                                           uint64_t Addr,
2284ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
229a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
230a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm));
231a8d9d507SStanislav Mekhanoshin }
232a8d9d507SStanislav Mekhanoshin 
2334ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_128(MCInst &Inst, unsigned Imm,
234a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
2354ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
236a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
237a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm));
238a8d9d507SStanislav Mekhanoshin }
239a8d9d507SStanislav Mekhanoshin 
2404ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_256(MCInst &Inst, unsigned Imm,
241a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
2424ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
243a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
244a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm));
245a8d9d507SStanislav Mekhanoshin }
246a8d9d507SStanislav Mekhanoshin 
2474ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_512(MCInst &Inst, unsigned Imm,
248a8d9d507SStanislav Mekhanoshin                                            uint64_t Addr,
2494ae9745aSMaksim Panchenko                                            const MCDisassembler *Decoder) {
250a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
251a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm));
252a8d9d507SStanislav Mekhanoshin }
253a8d9d507SStanislav Mekhanoshin 
2544ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_VReg_1024(MCInst &Inst, unsigned Imm,
255a8d9d507SStanislav Mekhanoshin                                             uint64_t Addr,
2564ae9745aSMaksim Panchenko                                             const MCDisassembler *Decoder) {
257a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
258a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm));
259a8d9d507SStanislav Mekhanoshin }
260a8d9d507SStanislav Mekhanoshin 
261b4b7e605SJoe Nash static DecodeStatus decodeOperand_f32kimm(MCInst &Inst, unsigned Imm,
2624ae9745aSMaksim Panchenko                                           uint64_t Addr,
2634ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
264b4b7e605SJoe Nash   const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);
265b4b7e605SJoe Nash   return addOperand(Inst, DAsm->decodeMandatoryLiteralConstant(Imm));
266b4b7e605SJoe Nash }
267b4b7e605SJoe Nash 
268b4b7e605SJoe Nash static DecodeStatus decodeOperand_f16kimm(MCInst &Inst, unsigned Imm,
2694ae9745aSMaksim Panchenko                                           uint64_t Addr,
2704ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
271b4b7e605SJoe Nash   const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);
272b4b7e605SJoe Nash   return addOperand(Inst, DAsm->decodeMandatoryLiteralConstant(Imm));
273b4b7e605SJoe Nash }
274b4b7e605SJoe Nash 
2754ae9745aSMaksim Panchenko static DecodeStatus
2764ae9745aSMaksim Panchenko decodeOperand_VS_16_Deferred(MCInst &Inst, unsigned Imm, uint64_t Addr,
2774ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
278b4b7e605SJoe Nash   const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);
279b4b7e605SJoe Nash   return addOperand(
280b4b7e605SJoe Nash       Inst, DAsm->decodeSrcOp(llvm::AMDGPUDisassembler::OPW16, Imm, true));
281b4b7e605SJoe Nash }
282b4b7e605SJoe Nash 
2834ae9745aSMaksim Panchenko static DecodeStatus
2844ae9745aSMaksim Panchenko decodeOperand_VS_32_Deferred(MCInst &Inst, unsigned Imm, uint64_t Addr,
2854ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
286b4b7e605SJoe Nash   const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);
287b4b7e605SJoe Nash   return addOperand(
288b4b7e605SJoe Nash       Inst, DAsm->decodeSrcOp(llvm::AMDGPUDisassembler::OPW32, Imm, true));
289b4b7e605SJoe Nash }
290b4b7e605SJoe Nash 
29107b7fadaSJoe Nash static DecodeStatus decodeOperandVOPDDstY(MCInst &Inst, unsigned Val,
29207b7fadaSJoe Nash                                           uint64_t Addr, const void *Decoder) {
29307b7fadaSJoe Nash   const auto *DAsm = static_cast<const AMDGPUDisassembler *>(Decoder);
29407b7fadaSJoe Nash   return addOperand(Inst, DAsm->decodeVOPDDstYOp(Inst, Val));
29507b7fadaSJoe Nash }
29607b7fadaSJoe Nash 
297a8d9d507SStanislav Mekhanoshin static bool IsAGPROperand(const MCInst &Inst, int OpIdx,
298a8d9d507SStanislav Mekhanoshin                           const MCRegisterInfo *MRI) {
299a8d9d507SStanislav Mekhanoshin   if (OpIdx < 0)
300a8d9d507SStanislav Mekhanoshin     return false;
301a8d9d507SStanislav Mekhanoshin 
302a8d9d507SStanislav Mekhanoshin   const MCOperand &Op = Inst.getOperand(OpIdx);
303a8d9d507SStanislav Mekhanoshin   if (!Op.isReg())
304a8d9d507SStanislav Mekhanoshin     return false;
305a8d9d507SStanislav Mekhanoshin 
306a8d9d507SStanislav Mekhanoshin   unsigned Sub = MRI->getSubReg(Op.getReg(), AMDGPU::sub0);
307a8d9d507SStanislav Mekhanoshin   auto Reg = Sub ? Sub : Op.getReg();
308a8d9d507SStanislav Mekhanoshin   return Reg >= AMDGPU::AGPR0 && Reg <= AMDGPU::AGPR255;
309a8d9d507SStanislav Mekhanoshin }
310a8d9d507SStanislav Mekhanoshin 
3114ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_AVLdSt_Any(MCInst &Inst, unsigned Imm,
312a8d9d507SStanislav Mekhanoshin                                              AMDGPUDisassembler::OpWidthTy Opw,
3134ae9745aSMaksim Panchenko                                              const MCDisassembler *Decoder) {
314a8d9d507SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
315a8d9d507SStanislav Mekhanoshin   if (!DAsm->isGFX90A()) {
316a8d9d507SStanislav Mekhanoshin     Imm &= 511;
317a8d9d507SStanislav Mekhanoshin   } else {
318a8d9d507SStanislav Mekhanoshin     // If atomic has both vdata and vdst their register classes are tied.
319a8d9d507SStanislav Mekhanoshin     // The bit is decoded along with the vdst, first operand. We need to
320a8d9d507SStanislav Mekhanoshin     // change register class to AGPR if vdst was AGPR.
321a8d9d507SStanislav Mekhanoshin     // If a DS instruction has both data0 and data1 their register classes
322a8d9d507SStanislav Mekhanoshin     // are also tied.
323a8d9d507SStanislav Mekhanoshin     unsigned Opc = Inst.getOpcode();
324a8d9d507SStanislav Mekhanoshin     uint64_t TSFlags = DAsm->getMCII()->get(Opc).TSFlags;
325a8d9d507SStanislav Mekhanoshin     uint16_t DataNameIdx = (TSFlags & SIInstrFlags::DS) ? AMDGPU::OpName::data0
326a8d9d507SStanislav Mekhanoshin                                                         : AMDGPU::OpName::vdata;
327a8d9d507SStanislav Mekhanoshin     const MCRegisterInfo *MRI = DAsm->getContext().getRegisterInfo();
328a8d9d507SStanislav Mekhanoshin     int DataIdx = AMDGPU::getNamedOperandIdx(Opc, DataNameIdx);
329a8d9d507SStanislav Mekhanoshin     if ((int)Inst.getNumOperands() == DataIdx) {
330a8d9d507SStanislav Mekhanoshin       int DstIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst);
331a8d9d507SStanislav Mekhanoshin       if (IsAGPROperand(Inst, DstIdx, MRI))
332a8d9d507SStanislav Mekhanoshin         Imm |= 512;
333a8d9d507SStanislav Mekhanoshin     }
334a8d9d507SStanislav Mekhanoshin 
335a8d9d507SStanislav Mekhanoshin     if (TSFlags & SIInstrFlags::DS) {
336a8d9d507SStanislav Mekhanoshin       int Data2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data1);
337a8d9d507SStanislav Mekhanoshin       if ((int)Inst.getNumOperands() == Data2Idx &&
338a8d9d507SStanislav Mekhanoshin           IsAGPROperand(Inst, DataIdx, MRI))
339a8d9d507SStanislav Mekhanoshin         Imm |= 512;
340a8d9d507SStanislav Mekhanoshin     }
341a8d9d507SStanislav Mekhanoshin   }
342a8d9d507SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(Opw, Imm | 256));
343a8d9d507SStanislav Mekhanoshin }
344a8d9d507SStanislav Mekhanoshin 
3454ae9745aSMaksim Panchenko static DecodeStatus
3464ae9745aSMaksim Panchenko DecodeAVLdSt_32RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr,
3474ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
348a8d9d507SStanislav Mekhanoshin   return decodeOperand_AVLdSt_Any(Inst, Imm,
349a8d9d507SStanislav Mekhanoshin                                   AMDGPUDisassembler::OPW32, Decoder);
350a8d9d507SStanislav Mekhanoshin }
351a8d9d507SStanislav Mekhanoshin 
3524ae9745aSMaksim Panchenko static DecodeStatus
3534ae9745aSMaksim Panchenko DecodeAVLdSt_64RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr,
3544ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
355a8d9d507SStanislav Mekhanoshin   return decodeOperand_AVLdSt_Any(Inst, Imm,
356a8d9d507SStanislav Mekhanoshin                                   AMDGPUDisassembler::OPW64, Decoder);
357a8d9d507SStanislav Mekhanoshin }
358a8d9d507SStanislav Mekhanoshin 
3594ae9745aSMaksim Panchenko static DecodeStatus
3604ae9745aSMaksim Panchenko DecodeAVLdSt_96RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr,
3614ae9745aSMaksim Panchenko                              const MCDisassembler *Decoder) {
362a8d9d507SStanislav Mekhanoshin   return decodeOperand_AVLdSt_Any(Inst, Imm,
363a8d9d507SStanislav Mekhanoshin                                   AMDGPUDisassembler::OPW96, Decoder);
364a8d9d507SStanislav Mekhanoshin }
365a8d9d507SStanislav Mekhanoshin 
3664ae9745aSMaksim Panchenko static DecodeStatus
3674ae9745aSMaksim Panchenko DecodeAVLdSt_128RegisterClass(MCInst &Inst, unsigned Imm, uint64_t Addr,
3684ae9745aSMaksim Panchenko                               const MCDisassembler *Decoder) {
369a8d9d507SStanislav Mekhanoshin   return decodeOperand_AVLdSt_Any(Inst, Imm,
370a8d9d507SStanislav Mekhanoshin                                   AMDGPUDisassembler::OPW128, Decoder);
371a8d9d507SStanislav Mekhanoshin }
372a8d9d507SStanislav Mekhanoshin 
3734ae9745aSMaksim Panchenko static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, unsigned Imm,
3749e77d0c6SStanislav Mekhanoshin                                           uint64_t Addr,
3754ae9745aSMaksim Panchenko                                           const MCDisassembler *Decoder) {
3769e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
3779e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm));
3789e77d0c6SStanislav Mekhanoshin }
3799e77d0c6SStanislav Mekhanoshin 
380549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
381549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
382363f47a2SSam Kolton 
383549c89d2SSam Kolton DECODE_SDWA(Src32)
384549c89d2SSam Kolton DECODE_SDWA(Src16)
385549c89d2SSam Kolton DECODE_SDWA(VopcDst)
386363f47a2SSam Kolton 
387e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
388e1818af8STom Stellard 
389e1818af8STom Stellard //===----------------------------------------------------------------------===//
390e1818af8STom Stellard //
391e1818af8STom Stellard //===----------------------------------------------------------------------===//
392e1818af8STom Stellard 
3931048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
3941048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
3951048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
3961048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
397ac106addSNikolay Haustov   return Res;
398ac106addSNikolay Haustov }
399ac106addSNikolay Haustov 
400e243ead6SJoe Nash static inline DecoderUInt128 eat12Bytes(ArrayRef<uint8_t> &Bytes) {
401e243ead6SJoe Nash   assert(Bytes.size() >= 12);
402e243ead6SJoe Nash   uint64_t Lo = support::endian::read<uint64_t, support::endianness::little>(
403e243ead6SJoe Nash       Bytes.data());
404e243ead6SJoe Nash   Bytes = Bytes.slice(8);
405e243ead6SJoe Nash   uint64_t Hi = support::endian::read<uint32_t, support::endianness::little>(
406e243ead6SJoe Nash       Bytes.data());
407e243ead6SJoe Nash   Bytes = Bytes.slice(4);
408e243ead6SJoe Nash   return DecoderUInt128(Lo, Hi);
409e243ead6SJoe Nash }
410e243ead6SJoe Nash 
411919236e6SJoe Nash // The disassembler is greedy, so we need to check FI operand value to
412919236e6SJoe Nash // not parse a dpp if the correct literal is not set. For dpp16 the
413919236e6SJoe Nash // autogenerated decoder checks the dpp literal
414245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) {
415245b5ba3SStanislav Mekhanoshin   using namespace llvm::AMDGPU::DPP;
416245b5ba3SStanislav Mekhanoshin   int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi);
417245b5ba3SStanislav Mekhanoshin   assert(FiIdx != -1);
418245b5ba3SStanislav Mekhanoshin   if ((unsigned)FiIdx >= MI.getNumOperands())
419245b5ba3SStanislav Mekhanoshin     return false;
420245b5ba3SStanislav Mekhanoshin   unsigned Fi = MI.getOperand(FiIdx).getImm();
421245b5ba3SStanislav Mekhanoshin   return Fi == DPP8_FI_0 || Fi == DPP8_FI_1;
422245b5ba3SStanislav Mekhanoshin }
423245b5ba3SStanislav Mekhanoshin 
424e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
425ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
426e1818af8STom Stellard                                                 uint64_t Address,
427e1818af8STom Stellard                                                 raw_ostream &CS) const {
428e1818af8STom Stellard   CommentStream = &CS;
429549c89d2SSam Kolton   bool IsSDWA = false;
430e1818af8STom Stellard 
431ca64ef20SMatt Arsenault   unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size());
432ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
433161a158eSNikolay Haustov 
434ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
435ac106addSNikolay Haustov   do {
436824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
437ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
4381048fb18SSam Kolton 
439c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
440c9bdcb75SSam Kolton     // encodings
441e243ead6SJoe Nash     if (isGFX11Plus() && Bytes.size() >= 12 ) {
442e243ead6SJoe Nash       DecoderUInt128 DecW = eat12Bytes(Bytes);
443e243ead6SJoe Nash       Res = tryDecodeInst(DecoderTableDPP8GFX1196, MI, DecW,
444e243ead6SJoe Nash                                           Address);
445e243ead6SJoe Nash       if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
446e243ead6SJoe Nash         break;
447e243ead6SJoe Nash       MI = MCInst(); // clear
448e243ead6SJoe Nash       Res = tryDecodeInst(DecoderTableDPPGFX1196, MI, DecW,
449e243ead6SJoe Nash                                           Address);
45040f35cefSJoe Nash       if (Res) {
45140f35cefSJoe Nash         if (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::VOP3P)
45240f35cefSJoe Nash           convertVOP3PDPPInst(MI);
453485e8b4fSDmitry Preobrazhensky         else if (AMDGPU::isVOPC64DPP(MI.getOpcode()))
454be1082c6SJoe Nash           convertVOPCDPPInst(MI);
455e243ead6SJoe Nash         break;
456e243ead6SJoe Nash       }
45707b7fadaSJoe Nash       Res = tryDecodeInst(DecoderTableGFX1196, MI, DecW, Address);
45807b7fadaSJoe Nash       if (Res)
45907b7fadaSJoe Nash         break;
46040f35cefSJoe Nash     }
461e243ead6SJoe Nash     // Reinitialize Bytes
462e243ead6SJoe Nash     Bytes = Bytes_.slice(0, MaxInstBytesNum);
463e243ead6SJoe Nash 
4641048fb18SSam Kolton     if (Bytes.size() >= 8) {
4651048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
466245b5ba3SStanislav Mekhanoshin 
4679ee272f1SStanislav Mekhanoshin       if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
4689ee272f1SStanislav Mekhanoshin         Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address);
4699ee272f1SStanislav Mekhanoshin         if (Res) {
4709ee272f1SStanislav Mekhanoshin           if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8)
4719ee272f1SStanislav Mekhanoshin               == -1)
4729ee272f1SStanislav Mekhanoshin             break;
4739ee272f1SStanislav Mekhanoshin           if (convertDPP8Inst(MI) == MCDisassembler::Success)
4749ee272f1SStanislav Mekhanoshin             break;
4759ee272f1SStanislav Mekhanoshin           MI = MCInst(); // clear
4769ee272f1SStanislav Mekhanoshin         }
4779ee272f1SStanislav Mekhanoshin       }
4789ee272f1SStanislav Mekhanoshin 
479245b5ba3SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address);
480245b5ba3SStanislav Mekhanoshin       if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
481245b5ba3SStanislav Mekhanoshin         break;
482086a9c10SJoe Nash       MI = MCInst(); // clear
483245b5ba3SStanislav Mekhanoshin 
484086a9c10SJoe Nash       Res = tryDecodeInst(DecoderTableDPP8GFX1164, MI, QW, Address);
485086a9c10SJoe Nash       if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
486086a9c10SJoe Nash         break;
487245b5ba3SStanislav Mekhanoshin       MI = MCInst(); // clear
488245b5ba3SStanislav Mekhanoshin 
4891048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
4901048fb18SSam Kolton       if (Res) break;
491c9bdcb75SSam Kolton 
492086a9c10SJoe Nash       Res = tryDecodeInst(DecoderTableDPPGFX1164, MI, QW, Address);
493be1082c6SJoe Nash       if (Res) {
494be1082c6SJoe Nash         if (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::VOPC)
495be1082c6SJoe Nash           convertVOPCDPPInst(MI);
496086a9c10SJoe Nash         break;
497be1082c6SJoe Nash       }
498086a9c10SJoe Nash 
499c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
500549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
501363f47a2SSam Kolton 
502363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
503549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
5040905870fSChangpeng Fang 
5058f3da70eSStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address);
5068f3da70eSStanislav Mekhanoshin       if (Res) { IsSDWA = true;  break; }
5078f3da70eSStanislav Mekhanoshin 
5080905870fSChangpeng Fang       if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
5090905870fSChangpeng Fang         Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
5100084adc5SMatt Arsenault         if (Res)
5110084adc5SMatt Arsenault           break;
5120084adc5SMatt Arsenault       }
5130084adc5SMatt Arsenault 
5140084adc5SMatt Arsenault       // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
5150084adc5SMatt Arsenault       // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
5160084adc5SMatt Arsenault       // table first so we print the correct name.
5170084adc5SMatt Arsenault       if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
5180084adc5SMatt Arsenault         Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
5190084adc5SMatt Arsenault         if (Res)
5200084adc5SMatt Arsenault           break;
5210905870fSChangpeng Fang       }
5221048fb18SSam Kolton     }
5231048fb18SSam Kolton 
5241048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
5251048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
5261048fb18SSam Kolton 
5271048fb18SSam Kolton     // Try decode 32-bit instruction
528ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
5291048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
5305182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address);
531ac106addSNikolay Haustov     if (Res) break;
532e1818af8STom Stellard 
533ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
534ac106addSNikolay Haustov     if (Res) break;
535ac106addSNikolay Haustov 
536a0342dc9SDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
537a0342dc9SDmitry Preobrazhensky     if (Res) break;
538a0342dc9SDmitry Preobrazhensky 
539a8d9d507SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) {
540a8d9d507SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX90A32, MI, DW, Address);
541a8d9d507SStanislav Mekhanoshin       if (Res)
542a8d9d507SStanislav Mekhanoshin         break;
543a8d9d507SStanislav Mekhanoshin     }
544a8d9d507SStanislav Mekhanoshin 
5459ee272f1SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) {
5469ee272f1SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address);
5479ee272f1SStanislav Mekhanoshin       if (Res) break;
5489ee272f1SStanislav Mekhanoshin     }
5499ee272f1SStanislav Mekhanoshin 
5508f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address);
5518f3da70eSStanislav Mekhanoshin     if (Res) break;
5528f3da70eSStanislav Mekhanoshin 
553d21b9b49SJoe Nash     Res = tryDecodeInst(DecoderTableGFX1132, MI, DW, Address);
554d21b9b49SJoe Nash     if (Res) break;
555d21b9b49SJoe Nash 
556ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
5571048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
558a8d9d507SStanislav Mekhanoshin 
559a8d9d507SStanislav Mekhanoshin     if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) {
560a8d9d507SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableGFX90A64, MI, QW, Address);
561a8d9d507SStanislav Mekhanoshin       if (Res)
562a8d9d507SStanislav Mekhanoshin         break;
563a8d9d507SStanislav Mekhanoshin     }
564a8d9d507SStanislav Mekhanoshin 
5655182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address);
566ac106addSNikolay Haustov     if (Res) break;
567ac106addSNikolay Haustov 
568ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
5691e32550dSDmitry Preobrazhensky     if (Res) break;
5701e32550dSDmitry Preobrazhensky 
5711e32550dSDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
5728f3da70eSStanislav Mekhanoshin     if (Res) break;
5738f3da70eSStanislav Mekhanoshin 
5748f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address);
575c7025940SJoe Nash     if (Res) break;
576c7025940SJoe Nash 
577c7025940SJoe Nash     Res = tryDecodeInst(DecoderTableGFX1164, MI, QW, Address);
578*4874838aSPiotr Sobczak     if (Res)
579*4874838aSPiotr Sobczak       break;
580*4874838aSPiotr Sobczak 
581*4874838aSPiotr Sobczak     Res = tryDecodeInst(DecoderTableWMMAGFX1164, MI, QW, Address);
582ac106addSNikolay Haustov   } while (false);
583ac106addSNikolay Haustov 
584678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
5858f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
5868f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 ||
5877238faa4SJay Foad               MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 ||
5887238faa4SJay Foad               MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 ||
589603a43fcSKonstantin Zhuravlyov               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ||
590a8d9d507SStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F64_e64_gfx90a ||
5918f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi ||
5928f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 ||
593086a9c10SJoe Nash               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx11 ||
594edc37bacSJay Foad               MI.getOpcode() == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 ||
595086a9c10SJoe Nash               MI.getOpcode() == AMDGPU::V_FMAC_DX9_ZERO_F32_e64_gfx11 ||
596086a9c10SJoe Nash               MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10 ||
597086a9c10SJoe Nash               MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx11)) {
598678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
599549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
600678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
601678e111eSMatt Arsenault   }
602678e111eSMatt Arsenault 
603f738aee0SStanislav Mekhanoshin   if (Res && (MCII->get(MI.getOpcode()).TSFlags &
6043bffb1cdSStanislav Mekhanoshin           (SIInstrFlags::MUBUF | SIInstrFlags::FLAT | SIInstrFlags::SMRD))) {
6053bffb1cdSStanislav Mekhanoshin     int CPolPos = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
6063bffb1cdSStanislav Mekhanoshin                                              AMDGPU::OpName::cpol);
6073bffb1cdSStanislav Mekhanoshin     if (CPolPos != -1) {
6083bffb1cdSStanislav Mekhanoshin       unsigned CPol =
6093bffb1cdSStanislav Mekhanoshin           (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::IsAtomicRet) ?
6103bffb1cdSStanislav Mekhanoshin               AMDGPU::CPol::GLC : 0;
6113bffb1cdSStanislav Mekhanoshin       if (MI.getNumOperands() <= (unsigned)CPolPos) {
6123bffb1cdSStanislav Mekhanoshin         insertNamedMCOperand(MI, MCOperand::createImm(CPol),
6133bffb1cdSStanislav Mekhanoshin                              AMDGPU::OpName::cpol);
6143bffb1cdSStanislav Mekhanoshin       } else if (CPol) {
6153bffb1cdSStanislav Mekhanoshin         MI.getOperand(CPolPos).setImm(MI.getOperand(CPolPos).getImm() | CPol);
6163bffb1cdSStanislav Mekhanoshin       }
6173bffb1cdSStanislav Mekhanoshin     }
618f738aee0SStanislav Mekhanoshin   }
619f738aee0SStanislav Mekhanoshin 
620a8d9d507SStanislav Mekhanoshin   if (Res && (MCII->get(MI.getOpcode()).TSFlags &
621a8d9d507SStanislav Mekhanoshin               (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF)) &&
622a8d9d507SStanislav Mekhanoshin              (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts])) {
623a8d9d507SStanislav Mekhanoshin     // GFX90A lost TFE, its place is occupied by ACC.
624a8d9d507SStanislav Mekhanoshin     int TFEOpIdx =
625a8d9d507SStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::tfe);
626a8d9d507SStanislav Mekhanoshin     if (TFEOpIdx != -1) {
627a8d9d507SStanislav Mekhanoshin       auto TFEIter = MI.begin();
628a8d9d507SStanislav Mekhanoshin       std::advance(TFEIter, TFEOpIdx);
629a8d9d507SStanislav Mekhanoshin       MI.insert(TFEIter, MCOperand::createImm(0));
630a8d9d507SStanislav Mekhanoshin     }
631a8d9d507SStanislav Mekhanoshin   }
632a8d9d507SStanislav Mekhanoshin 
633a8d9d507SStanislav Mekhanoshin   if (Res && (MCII->get(MI.getOpcode()).TSFlags &
634a8d9d507SStanislav Mekhanoshin               (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF))) {
635a8d9d507SStanislav Mekhanoshin     int SWZOpIdx =
636a8d9d507SStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::swz);
637a8d9d507SStanislav Mekhanoshin     if (SWZOpIdx != -1) {
638a8d9d507SStanislav Mekhanoshin       auto SWZIter = MI.begin();
639a8d9d507SStanislav Mekhanoshin       std::advance(SWZIter, SWZOpIdx);
640a8d9d507SStanislav Mekhanoshin       MI.insert(SWZIter, MCOperand::createImm(0));
641a8d9d507SStanislav Mekhanoshin     }
642a8d9d507SStanislav Mekhanoshin   }
643a8d9d507SStanislav Mekhanoshin 
644cad7fa85SMatt Arsenault   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
645692560dcSStanislav Mekhanoshin     int VAddr0Idx =
646692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
647692560dcSStanislav Mekhanoshin     int RsrcIdx =
648692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
649692560dcSStanislav Mekhanoshin     unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1;
650692560dcSStanislav Mekhanoshin     if (VAddr0Idx >= 0 && NSAArgs > 0) {
651692560dcSStanislav Mekhanoshin       unsigned NSAWords = (NSAArgs + 3) / 4;
652692560dcSStanislav Mekhanoshin       if (Bytes.size() < 4 * NSAWords) {
653692560dcSStanislav Mekhanoshin         Res = MCDisassembler::Fail;
654692560dcSStanislav Mekhanoshin       } else {
655692560dcSStanislav Mekhanoshin         for (unsigned i = 0; i < NSAArgs; ++i) {
656e8860beeSJoe Nash           const unsigned VAddrIdx = VAddr0Idx + 1 + i;
657e8860beeSJoe Nash           auto VAddrRCID = MCII->get(MI.getOpcode()).OpInfo[VAddrIdx].RegClass;
658e8860beeSJoe Nash           MI.insert(MI.begin() + VAddrIdx,
659e8860beeSJoe Nash                     createRegOperand(VAddrRCID, Bytes[i]));
660692560dcSStanislav Mekhanoshin         }
661692560dcSStanislav Mekhanoshin         Bytes = Bytes.slice(4 * NSAWords);
662692560dcSStanislav Mekhanoshin       }
663692560dcSStanislav Mekhanoshin     }
664692560dcSStanislav Mekhanoshin 
665692560dcSStanislav Mekhanoshin     if (Res)
666cad7fa85SMatt Arsenault       Res = convertMIMGInst(MI);
667cad7fa85SMatt Arsenault   }
668cad7fa85SMatt Arsenault 
6691a51ab76SJoe Nash   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::EXP))
6701a51ab76SJoe Nash     Res = convertEXPInst(MI);
6711a51ab76SJoe Nash 
672ef1ea5acSJoe Nash   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::VINTERP))
673ef1ea5acSJoe Nash     Res = convertVINTERPInst(MI);
674ef1ea5acSJoe Nash 
675549c89d2SSam Kolton   if (Res && IsSDWA)
676549c89d2SSam Kolton     Res = convertSDWAInst(MI);
677549c89d2SSam Kolton 
6788f3da70eSStanislav Mekhanoshin   int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
6798f3da70eSStanislav Mekhanoshin                                               AMDGPU::OpName::vdst_in);
6808f3da70eSStanislav Mekhanoshin   if (VDstIn_Idx != -1) {
6818f3da70eSStanislav Mekhanoshin     int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx,
6828f3da70eSStanislav Mekhanoshin                            MCOI::OperandConstraint::TIED_TO);
6838f3da70eSStanislav Mekhanoshin     if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx ||
6848f3da70eSStanislav Mekhanoshin          !MI.getOperand(VDstIn_Idx).isReg() ||
6858f3da70eSStanislav Mekhanoshin          MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) {
6868f3da70eSStanislav Mekhanoshin       if (MI.getNumOperands() > (unsigned)VDstIn_Idx)
6878f3da70eSStanislav Mekhanoshin         MI.erase(&MI.getOperand(VDstIn_Idx));
6888f3da70eSStanislav Mekhanoshin       insertNamedMCOperand(MI,
6898f3da70eSStanislav Mekhanoshin         MCOperand::createReg(MI.getOperand(Tied).getReg()),
6908f3da70eSStanislav Mekhanoshin         AMDGPU::OpName::vdst_in);
6918f3da70eSStanislav Mekhanoshin     }
6928f3da70eSStanislav Mekhanoshin   }
6938f3da70eSStanislav Mekhanoshin 
694b4b7e605SJoe Nash   int ImmLitIdx =
695b4b7e605SJoe Nash       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::imm);
696b4b7e605SJoe Nash   if (Res && ImmLitIdx != -1)
697b4b7e605SJoe Nash     Res = convertFMAanyK(MI, ImmLitIdx);
698b4b7e605SJoe Nash 
6997116e896STim Corringham   // if the opcode was not recognized we'll assume a Size of 4 bytes
7007116e896STim Corringham   // (unless there are fewer bytes left)
7017116e896STim Corringham   Size = Res ? (MaxInstBytesNum - Bytes.size())
7027116e896STim Corringham              : std::min((size_t)4, Bytes_.size());
703ac106addSNikolay Haustov   return Res;
704161a158eSNikolay Haustov }
705e1818af8STom Stellard 
7061a51ab76SJoe Nash DecodeStatus AMDGPUDisassembler::convertEXPInst(MCInst &MI) const {
7071a51ab76SJoe Nash   if (STI.getFeatureBits()[AMDGPU::FeatureGFX11]) {
7081a51ab76SJoe Nash     // The MCInst still has these fields even though they are no longer encoded
7091a51ab76SJoe Nash     // in the GFX11 instruction.
7101a51ab76SJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::vm);
7111a51ab76SJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::compr);
7121a51ab76SJoe Nash   }
7131a51ab76SJoe Nash   return MCDisassembler::Success;
7141a51ab76SJoe Nash }
7151a51ab76SJoe Nash 
716ef1ea5acSJoe Nash DecodeStatus AMDGPUDisassembler::convertVINTERPInst(MCInst &MI) const {
717ef1ea5acSJoe Nash   if (MI.getOpcode() == AMDGPU::V_INTERP_P10_F16_F32_inreg_gfx11 ||
718ef1ea5acSJoe Nash       MI.getOpcode() == AMDGPU::V_INTERP_P10_RTZ_F16_F32_inreg_gfx11 ||
719ef1ea5acSJoe Nash       MI.getOpcode() == AMDGPU::V_INTERP_P2_F16_F32_inreg_gfx11 ||
720ef1ea5acSJoe Nash       MI.getOpcode() == AMDGPU::V_INTERP_P2_RTZ_F16_F32_inreg_gfx11) {
721ef1ea5acSJoe Nash     // The MCInst has this field that is not directly encoded in the
722ef1ea5acSJoe Nash     // instruction.
723ef1ea5acSJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::op_sel);
724ef1ea5acSJoe Nash   }
725ef1ea5acSJoe Nash   return MCDisassembler::Success;
726ef1ea5acSJoe Nash }
727ef1ea5acSJoe Nash 
728549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
7298f3da70eSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
7308f3da70eSStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
731549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
732549c89d2SSam Kolton       // VOPC - insert clamp
733549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
734549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
735549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
736549c89d2SSam Kolton     if (SDst != -1) {
737549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
738ac2b0264SDmitry Preobrazhensky       insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
739549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
740549c89d2SSam Kolton     } else {
741549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
742549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
743549c89d2SSam Kolton     }
744549c89d2SSam Kolton   }
745549c89d2SSam Kolton   return MCDisassembler::Success;
746549c89d2SSam Kolton }
747549c89d2SSam Kolton 
748919236e6SJoe Nash // We must check FI == literal to reject not genuine dpp8 insts, and we must
749919236e6SJoe Nash // first add optional MI operands to check FI
750245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const {
751245b5ba3SStanislav Mekhanoshin   unsigned Opc = MI.getOpcode();
752245b5ba3SStanislav Mekhanoshin   unsigned DescNumOps = MCII->get(Opc).getNumOperands();
75340f35cefSJoe Nash   if (MCII->get(Opc).TSFlags & SIInstrFlags::VOP3P) {
75440f35cefSJoe Nash     convertVOP3PDPPInst(MI);
755dcb24f93SDmitry Preobrazhensky   } else if ((MCII->get(Opc).TSFlags & SIInstrFlags::VOPC) ||
756dcb24f93SDmitry Preobrazhensky              AMDGPU::isVOPC64DPP(Opc)) {
757be1082c6SJoe Nash     convertVOPCDPPInst(MI);
75840f35cefSJoe Nash   } else {
759245b5ba3SStanislav Mekhanoshin     // Insert dummy unused src modifiers.
760245b5ba3SStanislav Mekhanoshin     if (MI.getNumOperands() < DescNumOps &&
761245b5ba3SStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1)
762245b5ba3SStanislav Mekhanoshin       insertNamedMCOperand(MI, MCOperand::createImm(0),
763245b5ba3SStanislav Mekhanoshin                            AMDGPU::OpName::src0_modifiers);
764245b5ba3SStanislav Mekhanoshin 
765245b5ba3SStanislav Mekhanoshin     if (MI.getNumOperands() < DescNumOps &&
766245b5ba3SStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1)
767245b5ba3SStanislav Mekhanoshin       insertNamedMCOperand(MI, MCOperand::createImm(0),
768245b5ba3SStanislav Mekhanoshin                            AMDGPU::OpName::src1_modifiers);
76940f35cefSJoe Nash   }
770245b5ba3SStanislav Mekhanoshin   return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail;
771245b5ba3SStanislav Mekhanoshin }
772245b5ba3SStanislav Mekhanoshin 
773692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about
774692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it
775692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so.
776cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
777da4a7c01SDmitry Preobrazhensky 
7780b4eb1eaSDmitry Preobrazhensky   int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
7790b4eb1eaSDmitry Preobrazhensky                                            AMDGPU::OpName::vdst);
7800b4eb1eaSDmitry Preobrazhensky 
781cad7fa85SMatt Arsenault   int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
782cad7fa85SMatt Arsenault                                             AMDGPU::OpName::vdata);
783692560dcSStanislav Mekhanoshin   int VAddr0Idx =
784692560dcSStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
785cad7fa85SMatt Arsenault   int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
786cad7fa85SMatt Arsenault                                             AMDGPU::OpName::dmask);
7870b4eb1eaSDmitry Preobrazhensky 
7880a1ff464SDmitry Preobrazhensky   int TFEIdx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
7890a1ff464SDmitry Preobrazhensky                                             AMDGPU::OpName::tfe);
790f2674319SNicolai Haehnle   int D16Idx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
791f2674319SNicolai Haehnle                                             AMDGPU::OpName::d16);
7920a1ff464SDmitry Preobrazhensky 
79399c790dcSCarl Ritson   const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode());
79499c790dcSCarl Ritson   const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
79599c790dcSCarl Ritson       AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode);
79699c790dcSCarl Ritson 
7970b4eb1eaSDmitry Preobrazhensky   assert(VDataIdx != -1);
79899c790dcSCarl Ritson   if (BaseOpcode->BVH) {
79999c790dcSCarl Ritson     // Add A16 operand for intersect_ray instructions
80091f503c3SStanislav Mekhanoshin     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) {
80191f503c3SStanislav Mekhanoshin       addOperand(MI, MCOperand::createImm(1));
80291f503c3SStanislav Mekhanoshin     }
80391f503c3SStanislav Mekhanoshin     return MCDisassembler::Success;
80491f503c3SStanislav Mekhanoshin   }
8050b4eb1eaSDmitry Preobrazhensky 
806da4a7c01SDmitry Preobrazhensky   bool IsAtomic = (VDstIdx != -1);
807f2674319SNicolai Haehnle   bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4;
808692560dcSStanislav Mekhanoshin   bool IsNSA = false;
809692560dcSStanislav Mekhanoshin   unsigned AddrSize = Info->VAddrDwords;
810cad7fa85SMatt Arsenault 
811e8860beeSJoe Nash   if (isGFX10Plus()) {
812692560dcSStanislav Mekhanoshin     unsigned DimIdx =
813692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim);
81472d570caSDavid Stuttard     int A16Idx =
81572d570caSDavid Stuttard         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16);
816692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGDimInfo *Dim =
817692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm());
81872d570caSDavid Stuttard     const bool IsA16 = (A16Idx != -1 && MI.getOperand(A16Idx).getImm());
819692560dcSStanislav Mekhanoshin 
82072d570caSDavid Stuttard     AddrSize =
82172d570caSDavid Stuttard         AMDGPU::getAddrSizeMIMGOp(BaseOpcode, Dim, IsA16, AMDGPU::hasG16(STI));
82272d570caSDavid Stuttard 
823e8860beeSJoe Nash     IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA ||
824e8860beeSJoe Nash             Info->MIMGEncoding == AMDGPU::MIMGEncGfx11NSA;
825692560dcSStanislav Mekhanoshin     if (!IsNSA) {
826692560dcSStanislav Mekhanoshin       if (AddrSize > 8)
827692560dcSStanislav Mekhanoshin         AddrSize = 16;
828692560dcSStanislav Mekhanoshin     } else {
829692560dcSStanislav Mekhanoshin       if (AddrSize > Info->VAddrDwords) {
830692560dcSStanislav Mekhanoshin         // The NSA encoding does not contain enough operands for the combination
831692560dcSStanislav Mekhanoshin         // of base opcode / dimension. Should this be an error?
8320a1ff464SDmitry Preobrazhensky         return MCDisassembler::Success;
833692560dcSStanislav Mekhanoshin       }
834692560dcSStanislav Mekhanoshin     }
835692560dcSStanislav Mekhanoshin   }
836692560dcSStanislav Mekhanoshin 
837692560dcSStanislav Mekhanoshin   unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
838692560dcSStanislav Mekhanoshin   unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u);
8390a1ff464SDmitry Preobrazhensky 
840f2674319SNicolai Haehnle   bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm();
8410a1ff464SDmitry Preobrazhensky   if (D16 && AMDGPU::hasPackedD16(STI)) {
8420a1ff464SDmitry Preobrazhensky     DstSize = (DstSize + 1) / 2;
8430a1ff464SDmitry Preobrazhensky   }
8440a1ff464SDmitry Preobrazhensky 
845a8d9d507SStanislav Mekhanoshin   if (TFEIdx != -1 && MI.getOperand(TFEIdx).getImm())
8464ab704d6SPetar Avramovic     DstSize += 1;
847cad7fa85SMatt Arsenault 
848692560dcSStanislav Mekhanoshin   if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords)
849f2674319SNicolai Haehnle     return MCDisassembler::Success;
850692560dcSStanislav Mekhanoshin 
851692560dcSStanislav Mekhanoshin   int NewOpcode =
852692560dcSStanislav Mekhanoshin       AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize);
8530ab200b6SNicolai Haehnle   if (NewOpcode == -1)
8540ab200b6SNicolai Haehnle     return MCDisassembler::Success;
8550b4eb1eaSDmitry Preobrazhensky 
856692560dcSStanislav Mekhanoshin   // Widen the register to the correct number of enabled channels.
857692560dcSStanislav Mekhanoshin   unsigned NewVdata = AMDGPU::NoRegister;
858692560dcSStanislav Mekhanoshin   if (DstSize != Info->VDataDwords) {
859692560dcSStanislav Mekhanoshin     auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
860cad7fa85SMatt Arsenault 
8610b4eb1eaSDmitry Preobrazhensky     // Get first subregister of VData
862cad7fa85SMatt Arsenault     unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
8630b4eb1eaSDmitry Preobrazhensky     unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
8640b4eb1eaSDmitry Preobrazhensky     Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
8650b4eb1eaSDmitry Preobrazhensky 
866692560dcSStanislav Mekhanoshin     NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
867692560dcSStanislav Mekhanoshin                                        &MRI.getRegClass(DataRCID));
868cad7fa85SMatt Arsenault     if (NewVdata == AMDGPU::NoRegister) {
869cad7fa85SMatt Arsenault       // It's possible to encode this such that the low register + enabled
870cad7fa85SMatt Arsenault       // components exceeds the register count.
871cad7fa85SMatt Arsenault       return MCDisassembler::Success;
872cad7fa85SMatt Arsenault     }
873692560dcSStanislav Mekhanoshin   }
874692560dcSStanislav Mekhanoshin 
875e8860beeSJoe Nash   // If not using NSA on GFX10+, widen address register to correct size.
876692560dcSStanislav Mekhanoshin   unsigned NewVAddr0 = AMDGPU::NoRegister;
877e8860beeSJoe Nash   if (isGFX10Plus() && !IsNSA && AddrSize != Info->VAddrDwords) {
878692560dcSStanislav Mekhanoshin     unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg();
879692560dcSStanislav Mekhanoshin     unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0);
880692560dcSStanislav Mekhanoshin     VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0;
881692560dcSStanislav Mekhanoshin 
882692560dcSStanislav Mekhanoshin     auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass;
883692560dcSStanislav Mekhanoshin     NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0,
884692560dcSStanislav Mekhanoshin                                         &MRI.getRegClass(AddrRCID));
885692560dcSStanislav Mekhanoshin     if (NewVAddr0 == AMDGPU::NoRegister)
886692560dcSStanislav Mekhanoshin       return MCDisassembler::Success;
887692560dcSStanislav Mekhanoshin   }
888cad7fa85SMatt Arsenault 
889cad7fa85SMatt Arsenault   MI.setOpcode(NewOpcode);
890692560dcSStanislav Mekhanoshin 
891692560dcSStanislav Mekhanoshin   if (NewVdata != AMDGPU::NoRegister) {
892cad7fa85SMatt Arsenault     MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
8930b4eb1eaSDmitry Preobrazhensky 
894da4a7c01SDmitry Preobrazhensky     if (IsAtomic) {
8950b4eb1eaSDmitry Preobrazhensky       // Atomic operations have an additional operand (a copy of data)
8960b4eb1eaSDmitry Preobrazhensky       MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
8970b4eb1eaSDmitry Preobrazhensky     }
898692560dcSStanislav Mekhanoshin   }
899692560dcSStanislav Mekhanoshin 
900692560dcSStanislav Mekhanoshin   if (NewVAddr0 != AMDGPU::NoRegister) {
901692560dcSStanislav Mekhanoshin     MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0);
902692560dcSStanislav Mekhanoshin   } else if (IsNSA) {
903692560dcSStanislav Mekhanoshin     assert(AddrSize <= Info->VAddrDwords);
904692560dcSStanislav Mekhanoshin     MI.erase(MI.begin() + VAddr0Idx + AddrSize,
905692560dcSStanislav Mekhanoshin              MI.begin() + VAddr0Idx + Info->VAddrDwords);
906692560dcSStanislav Mekhanoshin   }
9070b4eb1eaSDmitry Preobrazhensky 
908cad7fa85SMatt Arsenault   return MCDisassembler::Success;
909cad7fa85SMatt Arsenault }
910cad7fa85SMatt Arsenault 
91140f35cefSJoe Nash // Opsel and neg bits are used in src_modifiers and standalone operands. Autogen
91240f35cefSJoe Nash // decoder only adds to src_modifiers, so manually add the bits to the other
91340f35cefSJoe Nash // operands.
91440f35cefSJoe Nash DecodeStatus AMDGPUDisassembler::convertVOP3PDPPInst(MCInst &MI) const {
91540f35cefSJoe Nash   unsigned Opc = MI.getOpcode();
91640f35cefSJoe Nash   unsigned DescNumOps = MCII->get(Opc).getNumOperands();
91740f35cefSJoe Nash 
91840f35cefSJoe Nash   if (MI.getNumOperands() < DescNumOps &&
91940f35cefSJoe Nash       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst_in) != -1)
92040f35cefSJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::vdst_in);
92140f35cefSJoe Nash 
92240f35cefSJoe Nash   const int ModOps[] = {AMDGPU::OpName::src0_modifiers,
92340f35cefSJoe Nash                         AMDGPU::OpName::src1_modifiers,
92440f35cefSJoe Nash                         AMDGPU::OpName::src2_modifiers};
92540f35cefSJoe Nash   unsigned OpSel = 0;
92640f35cefSJoe Nash   unsigned OpSelHi = 0;
92740f35cefSJoe Nash   unsigned NegLo = 0;
92840f35cefSJoe Nash   unsigned NegHi = 0;
92940f35cefSJoe Nash   for (int J = 0; J < 3; ++J) {
93040f35cefSJoe Nash     int OpIdx = AMDGPU::getNamedOperandIdx(Opc, ModOps[J]);
93140f35cefSJoe Nash     if (OpIdx == -1)
93240f35cefSJoe Nash       break;
93340f35cefSJoe Nash     unsigned Val = MI.getOperand(OpIdx).getImm();
93440f35cefSJoe Nash 
93540f35cefSJoe Nash     OpSel |= !!(Val & SISrcMods::OP_SEL_0) << J;
93640f35cefSJoe Nash     OpSelHi |= !!(Val & SISrcMods::OP_SEL_1) << J;
93740f35cefSJoe Nash     NegLo |= !!(Val & SISrcMods::NEG) << J;
93840f35cefSJoe Nash     NegHi |= !!(Val & SISrcMods::NEG_HI) << J;
93940f35cefSJoe Nash   }
94040f35cefSJoe Nash 
94140f35cefSJoe Nash   if (MI.getNumOperands() < DescNumOps &&
94240f35cefSJoe Nash       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::op_sel) != -1)
94340f35cefSJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(OpSel),
94440f35cefSJoe Nash                          AMDGPU::OpName::op_sel);
94540f35cefSJoe Nash   if (MI.getNumOperands() < DescNumOps &&
94640f35cefSJoe Nash       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::op_sel_hi) != -1)
94740f35cefSJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(OpSelHi),
94840f35cefSJoe Nash                          AMDGPU::OpName::op_sel_hi);
94940f35cefSJoe Nash   if (MI.getNumOperands() < DescNumOps &&
95040f35cefSJoe Nash       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::neg_lo) != -1)
95140f35cefSJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(NegLo),
95240f35cefSJoe Nash                          AMDGPU::OpName::neg_lo);
95340f35cefSJoe Nash   if (MI.getNumOperands() < DescNumOps &&
95440f35cefSJoe Nash       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::neg_hi) != -1)
95540f35cefSJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(NegHi),
95640f35cefSJoe Nash                          AMDGPU::OpName::neg_hi);
95740f35cefSJoe Nash 
95840f35cefSJoe Nash   return MCDisassembler::Success;
95940f35cefSJoe Nash }
96040f35cefSJoe Nash 
961be1082c6SJoe Nash // Create dummy old operand and insert optional operands
962be1082c6SJoe Nash DecodeStatus AMDGPUDisassembler::convertVOPCDPPInst(MCInst &MI) const {
963be1082c6SJoe Nash   unsigned Opc = MI.getOpcode();
964be1082c6SJoe Nash   unsigned DescNumOps = MCII->get(Opc).getNumOperands();
965be1082c6SJoe Nash 
966be1082c6SJoe Nash   if (MI.getNumOperands() < DescNumOps &&
967be1082c6SJoe Nash       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::old) != -1)
968be1082c6SJoe Nash     insertNamedMCOperand(MI, MCOperand::createReg(0), AMDGPU::OpName::old);
969be1082c6SJoe Nash 
970be1082c6SJoe Nash   if (MI.getNumOperands() < DescNumOps &&
971be1082c6SJoe Nash       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1)
972be1082c6SJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(0),
973be1082c6SJoe Nash                          AMDGPU::OpName::src0_modifiers);
974be1082c6SJoe Nash 
975be1082c6SJoe Nash   if (MI.getNumOperands() < DescNumOps &&
976be1082c6SJoe Nash       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1)
977be1082c6SJoe Nash     insertNamedMCOperand(MI, MCOperand::createImm(0),
978be1082c6SJoe Nash                          AMDGPU::OpName::src1_modifiers);
979be1082c6SJoe Nash   return MCDisassembler::Success;
980be1082c6SJoe Nash }
981be1082c6SJoe Nash 
982b4b7e605SJoe Nash DecodeStatus AMDGPUDisassembler::convertFMAanyK(MCInst &MI,
983b4b7e605SJoe Nash                                                 int ImmLitIdx) const {
984b4b7e605SJoe Nash   assert(HasLiteral && "Should have decoded a literal");
985b4b7e605SJoe Nash   const MCInstrDesc &Desc = MCII->get(MI.getOpcode());
986b4b7e605SJoe Nash   unsigned DescNumOps = Desc.getNumOperands();
98707b7fadaSJoe Nash   insertNamedMCOperand(MI, MCOperand::createImm(Literal),
98807b7fadaSJoe Nash                        AMDGPU::OpName::immDeferred);
989b4b7e605SJoe Nash   assert(DescNumOps == MI.getNumOperands());
990b4b7e605SJoe Nash   for (unsigned I = 0; I < DescNumOps; ++I) {
991b4b7e605SJoe Nash     auto &Op = MI.getOperand(I);
992b4b7e605SJoe Nash     auto OpType = Desc.OpInfo[I].OperandType;
993b4b7e605SJoe Nash     bool IsDeferredOp = (OpType == AMDGPU::OPERAND_REG_IMM_FP32_DEFERRED ||
994b4b7e605SJoe Nash                          OpType == AMDGPU::OPERAND_REG_IMM_FP16_DEFERRED);
995b4b7e605SJoe Nash     if (Op.isImm() && Op.getImm() == AMDGPU::EncValues::LITERAL_CONST &&
996b4b7e605SJoe Nash         IsDeferredOp)
997b4b7e605SJoe Nash       Op.setImm(Literal);
998b4b7e605SJoe Nash   }
999b4b7e605SJoe Nash   return MCDisassembler::Success;
1000b4b7e605SJoe Nash }
1001b4b7e605SJoe Nash 
1002ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
1003ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
1004ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
1005e1818af8STom Stellard }
1006e1818af8STom Stellard 
1007ac106addSNikolay Haustov inline
1008ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
1009ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
1010ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
1011ac106addSNikolay Haustov 
1012ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
1013ac106addSNikolay Haustov   // return MCOperand::createError(V);
1014ac106addSNikolay Haustov   return MCOperand();
1015ac106addSNikolay Haustov }
1016ac106addSNikolay Haustov 
1017ac106addSNikolay Haustov inline
1018ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
1019ac2b0264SDmitry Preobrazhensky   return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
1020ac106addSNikolay Haustov }
1021ac106addSNikolay Haustov 
1022ac106addSNikolay Haustov inline
1023ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
1024ac106addSNikolay Haustov                                                unsigned Val) const {
1025ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
1026ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
1027ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
1028ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
1029ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
1030ac106addSNikolay Haustov }
1031ac106addSNikolay Haustov 
1032ac106addSNikolay Haustov inline
1033ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
1034ac106addSNikolay Haustov                                                 unsigned Val) const {
1035ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
1036ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
1037ac106addSNikolay Haustov   int shift = 0;
1038ac106addSNikolay Haustov   switch (SRegClassID) {
1039ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
1040212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
1041212a251cSArtem Tamazov     break;
1042ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
1043212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
1044212a251cSArtem Tamazov     shift = 1;
1045212a251cSArtem Tamazov     break;
1046212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
1047212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
1048ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
1049ac106addSNikolay Haustov   // this bundle?
105027134953SDmitry Preobrazhensky   case AMDGPU::SGPR_256RegClassID:
105127134953SDmitry Preobrazhensky   case AMDGPU::TTMP_256RegClassID:
1052ac106addSNikolay Haustov     // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
1053ac106addSNikolay Haustov   // this bundle?
105427134953SDmitry Preobrazhensky   case AMDGPU::SGPR_512RegClassID:
105527134953SDmitry Preobrazhensky   case AMDGPU::TTMP_512RegClassID:
1056212a251cSArtem Tamazov     shift = 2;
1057212a251cSArtem Tamazov     break;
1058ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
1059ac106addSNikolay Haustov   // this bundle?
1060212a251cSArtem Tamazov   default:
106192b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
1062ac106addSNikolay Haustov   }
106392b355b1SMatt Arsenault 
106492b355b1SMatt Arsenault   if (Val % (1 << shift)) {
1065ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
1066ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
106792b355b1SMatt Arsenault   }
106892b355b1SMatt Arsenault 
1069ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
1070ac106addSNikolay Haustov }
1071ac106addSNikolay Haustov 
1072ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
1073212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
1074ac106addSNikolay Haustov }
1075ac106addSNikolay Haustov 
1076ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
1077212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
1078ac106addSNikolay Haustov }
1079ac106addSNikolay Haustov 
108030fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
108130fc5239SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val);
108230fc5239SDmitry Preobrazhensky }
108330fc5239SDmitry Preobrazhensky 
10844bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
10854bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
10864bd72361SMatt Arsenault }
10874bd72361SMatt Arsenault 
10889be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
10899be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
10909be7b0d4SMatt Arsenault }
10919be7b0d4SMatt Arsenault 
1092a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VSrcV232(unsigned Val) const {
1093a8d9d507SStanislav Mekhanoshin   return decodeSrcOp(OPWV232, Val);
1094a8d9d507SStanislav Mekhanoshin }
1095a8d9d507SStanislav Mekhanoshin 
1096ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
1097cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
1098cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
1099cb540bc0SMatt Arsenault   // high bit.
1100cb540bc0SMatt Arsenault   Val &= 255;
1101cb540bc0SMatt Arsenault 
1102ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
1103ac106addSNikolay Haustov }
1104ac106addSNikolay Haustov 
11056023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const {
11066023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
11076023d599SDmitry Preobrazhensky }
11086023d599SDmitry Preobrazhensky 
11099e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const {
11109e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255);
11119e77d0c6SStanislav Mekhanoshin }
11129e77d0c6SStanislav Mekhanoshin 
1113a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_64(unsigned Val) const {
1114a8d9d507SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_64RegClassID, Val & 255);
1115a8d9d507SStanislav Mekhanoshin }
1116a8d9d507SStanislav Mekhanoshin 
11179e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const {
11189e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255);
11199e77d0c6SStanislav Mekhanoshin }
11209e77d0c6SStanislav Mekhanoshin 
1121a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_256(unsigned Val) const {
1122a8d9d507SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_256RegClassID, Val & 255);
1123a8d9d507SStanislav Mekhanoshin }
1124a8d9d507SStanislav Mekhanoshin 
11259e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const {
11269e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255);
11279e77d0c6SStanislav Mekhanoshin }
11289e77d0c6SStanislav Mekhanoshin 
11299e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const {
11309e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255);
11319e77d0c6SStanislav Mekhanoshin }
11329e77d0c6SStanislav Mekhanoshin 
11339e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const {
11349e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW32, Val);
11359e77d0c6SStanislav Mekhanoshin }
11369e77d0c6SStanislav Mekhanoshin 
11379e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const {
11389e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW64, Val);
11399e77d0c6SStanislav Mekhanoshin }
11409e77d0c6SStanislav Mekhanoshin 
11416e3e14f6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_128(unsigned Val) const {
11426e3e14f6SStanislav Mekhanoshin   return decodeSrcOp(OPW128, Val);
11436e3e14f6SStanislav Mekhanoshin }
11446e3e14f6SStanislav Mekhanoshin 
114532ca9bd7SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_AVDst_128(unsigned Val) const {
114632ca9bd7SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
114732ca9bd7SDmitry Preobrazhensky   assert((Val & IS_VGPR) == 0); // Val{8} is not encoded but assumed to be 1.
114832ca9bd7SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val | IS_VGPR);
114932ca9bd7SDmitry Preobrazhensky }
115032ca9bd7SDmitry Preobrazhensky 
115132ca9bd7SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_AVDst_512(unsigned Val) const {
115232ca9bd7SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
115332ca9bd7SDmitry Preobrazhensky   assert((Val & IS_VGPR) == 0); // Val{8} is not encoded but assumed to be 1.
115432ca9bd7SDmitry Preobrazhensky   return decodeSrcOp(OPW512, Val | IS_VGPR);
11556e3e14f6SStanislav Mekhanoshin }
11566e3e14f6SStanislav Mekhanoshin 
1157ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
1158ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
1159ac106addSNikolay Haustov }
1160ac106addSNikolay Haustov 
1161ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
1162ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
1163ac106addSNikolay Haustov }
1164ac106addSNikolay Haustov 
1165ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
1166ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
1167ac106addSNikolay Haustov }
1168ac106addSNikolay Haustov 
11699e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const {
11709e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_256RegClassID, Val);
11719e77d0c6SStanislav Mekhanoshin }
11729e77d0c6SStanislav Mekhanoshin 
11739e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const {
11749e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_512RegClassID, Val);
11759e77d0c6SStanislav Mekhanoshin }
11769e77d0c6SStanislav Mekhanoshin 
1177a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_1024(unsigned Val) const {
1178a8d9d507SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_1024RegClassID, Val);
1179a8d9d507SStanislav Mekhanoshin }
1180a8d9d507SStanislav Mekhanoshin 
1181ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
1182ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
1183ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
1184ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
1185212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
1186ac106addSNikolay Haustov }
1187ac106addSNikolay Haustov 
1188640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
1189640c44b8SMatt Arsenault   unsigned Val) const {
1190640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
119138e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
119238e496b1SArtem Tamazov }
119338e496b1SArtem Tamazov 
1194ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
1195ca7b0a17SMatt Arsenault   unsigned Val) const {
1196ca7b0a17SMatt Arsenault   // SReg_32_XM0 is SReg_32 without EXEC_HI
1197ca7b0a17SMatt Arsenault   return decodeOperand_SReg_32(Val);
1198ca7b0a17SMatt Arsenault }
1199ca7b0a17SMatt Arsenault 
12006023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const {
12016023d599SDmitry Preobrazhensky   // table-gen generated disassembler doesn't care about operand types
12026023d599SDmitry Preobrazhensky   // leaving only registry class so SSrc_32 operand turns into SReg_32
12036023d599SDmitry Preobrazhensky   // and therefore we accept immediates and literals here as well
12046023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
12056023d599SDmitry Preobrazhensky }
12066023d599SDmitry Preobrazhensky 
1207ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
1208640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
1209640c44b8SMatt Arsenault }
1210640c44b8SMatt Arsenault 
1211640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
1212212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
1213ac106addSNikolay Haustov }
1214ac106addSNikolay Haustov 
1215ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
1216212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
1217ac106addSNikolay Haustov }
1218ac106addSNikolay Haustov 
1219ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
122027134953SDmitry Preobrazhensky   return decodeDstOp(OPW256, Val);
1221ac106addSNikolay Haustov }
1222ac106addSNikolay Haustov 
1223ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
122427134953SDmitry Preobrazhensky   return decodeDstOp(OPW512, Val);
1225ac106addSNikolay Haustov }
1226ac106addSNikolay Haustov 
1227b4b7e605SJoe Nash // Decode Literals for insts which always have a literal in the encoding
1228b4b7e605SJoe Nash MCOperand
1229b4b7e605SJoe Nash AMDGPUDisassembler::decodeMandatoryLiteralConstant(unsigned Val) const {
1230b4b7e605SJoe Nash   if (HasLiteral) {
123107b7fadaSJoe Nash     assert(
123207b7fadaSJoe Nash         AMDGPU::hasVOPD(STI) &&
123307b7fadaSJoe Nash         "Should only decode multiple kimm with VOPD, check VSrc operand types");
1234b4b7e605SJoe Nash     if (Literal != Val)
1235b4b7e605SJoe Nash       return errOperand(Val, "More than one unique literal is illegal");
1236b4b7e605SJoe Nash   }
1237b4b7e605SJoe Nash   HasLiteral = true;
1238b4b7e605SJoe Nash   Literal = Val;
1239b4b7e605SJoe Nash   return MCOperand::createImm(Literal);
1240b4b7e605SJoe Nash }
1241b4b7e605SJoe Nash 
1242ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
1243ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
1244ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
1245ac106addSNikolay Haustov   // ToDo: deal with float/double constants
1246ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
1247ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
1248ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
1249ac106addSNikolay Haustov                         Twine(Bytes.size()));
1250ce941c9cSDmitry Preobrazhensky     }
1251ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
1252ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
1253ce941c9cSDmitry Preobrazhensky   }
1254ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
1255ac106addSNikolay Haustov }
1256ac106addSNikolay Haustov 
1257ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
1258212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
1259c8fbf6ffSEugene Zelenko 
1260212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
1261212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
1262212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
1263212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
1264212a251cSArtem Tamazov       // Cast prevents negative overflow.
1265ac106addSNikolay Haustov }
1266ac106addSNikolay Haustov 
12674bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
12684bd72361SMatt Arsenault   switch (Imm) {
12694bd72361SMatt Arsenault   case 240:
12704bd72361SMatt Arsenault     return FloatToBits(0.5f);
12714bd72361SMatt Arsenault   case 241:
12724bd72361SMatt Arsenault     return FloatToBits(-0.5f);
12734bd72361SMatt Arsenault   case 242:
12744bd72361SMatt Arsenault     return FloatToBits(1.0f);
12754bd72361SMatt Arsenault   case 243:
12764bd72361SMatt Arsenault     return FloatToBits(-1.0f);
12774bd72361SMatt Arsenault   case 244:
12784bd72361SMatt Arsenault     return FloatToBits(2.0f);
12794bd72361SMatt Arsenault   case 245:
12804bd72361SMatt Arsenault     return FloatToBits(-2.0f);
12814bd72361SMatt Arsenault   case 246:
12824bd72361SMatt Arsenault     return FloatToBits(4.0f);
12834bd72361SMatt Arsenault   case 247:
12844bd72361SMatt Arsenault     return FloatToBits(-4.0f);
12854bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
12864bd72361SMatt Arsenault     return 0x3e22f983;
12874bd72361SMatt Arsenault   default:
12884bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
12894bd72361SMatt Arsenault   }
12904bd72361SMatt Arsenault }
12914bd72361SMatt Arsenault 
12924bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
12934bd72361SMatt Arsenault   switch (Imm) {
12944bd72361SMatt Arsenault   case 240:
12954bd72361SMatt Arsenault     return DoubleToBits(0.5);
12964bd72361SMatt Arsenault   case 241:
12974bd72361SMatt Arsenault     return DoubleToBits(-0.5);
12984bd72361SMatt Arsenault   case 242:
12994bd72361SMatt Arsenault     return DoubleToBits(1.0);
13004bd72361SMatt Arsenault   case 243:
13014bd72361SMatt Arsenault     return DoubleToBits(-1.0);
13024bd72361SMatt Arsenault   case 244:
13034bd72361SMatt Arsenault     return DoubleToBits(2.0);
13044bd72361SMatt Arsenault   case 245:
13054bd72361SMatt Arsenault     return DoubleToBits(-2.0);
13064bd72361SMatt Arsenault   case 246:
13074bd72361SMatt Arsenault     return DoubleToBits(4.0);
13084bd72361SMatt Arsenault   case 247:
13094bd72361SMatt Arsenault     return DoubleToBits(-4.0);
13104bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
13114bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
13124bd72361SMatt Arsenault   default:
13134bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
13144bd72361SMatt Arsenault   }
13154bd72361SMatt Arsenault }
13164bd72361SMatt Arsenault 
13174bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
13184bd72361SMatt Arsenault   switch (Imm) {
13194bd72361SMatt Arsenault   case 240:
13204bd72361SMatt Arsenault     return 0x3800;
13214bd72361SMatt Arsenault   case 241:
13224bd72361SMatt Arsenault     return 0xB800;
13234bd72361SMatt Arsenault   case 242:
13244bd72361SMatt Arsenault     return 0x3C00;
13254bd72361SMatt Arsenault   case 243:
13264bd72361SMatt Arsenault     return 0xBC00;
13274bd72361SMatt Arsenault   case 244:
13284bd72361SMatt Arsenault     return 0x4000;
13294bd72361SMatt Arsenault   case 245:
13304bd72361SMatt Arsenault     return 0xC000;
13314bd72361SMatt Arsenault   case 246:
13324bd72361SMatt Arsenault     return 0x4400;
13334bd72361SMatt Arsenault   case 247:
13344bd72361SMatt Arsenault     return 0xC400;
13354bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
13364bd72361SMatt Arsenault     return 0x3118;
13374bd72361SMatt Arsenault   default:
13384bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
13394bd72361SMatt Arsenault   }
13404bd72361SMatt Arsenault }
13414bd72361SMatt Arsenault 
13424bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
1343212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
1344212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
13454bd72361SMatt Arsenault 
1346e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
13474bd72361SMatt Arsenault   switch (Width) {
13484bd72361SMatt Arsenault   case OPW32:
13499e77d0c6SStanislav Mekhanoshin   case OPW128: // splat constants
13509e77d0c6SStanislav Mekhanoshin   case OPW512:
13519e77d0c6SStanislav Mekhanoshin   case OPW1024:
1352a8d9d507SStanislav Mekhanoshin   case OPWV232:
13534bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
13544bd72361SMatt Arsenault   case OPW64:
1355a8d9d507SStanislav Mekhanoshin   case OPW256:
13564bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
13574bd72361SMatt Arsenault   case OPW16:
13589be7b0d4SMatt Arsenault   case OPWV216:
13594bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
13604bd72361SMatt Arsenault   default:
13614bd72361SMatt Arsenault     llvm_unreachable("implement me");
1362e1818af8STom Stellard   }
1363e1818af8STom Stellard }
1364e1818af8STom Stellard 
1365212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
1366e1818af8STom Stellard   using namespace AMDGPU;
1367c8fbf6ffSEugene Zelenko 
1368212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
1369212a251cSArtem Tamazov   switch (Width) {
1370212a251cSArtem Tamazov   default: // fall
13714bd72361SMatt Arsenault   case OPW32:
13724bd72361SMatt Arsenault   case OPW16:
13739be7b0d4SMatt Arsenault   case OPWV216:
13744bd72361SMatt Arsenault     return VGPR_32RegClassID;
1375a8d9d507SStanislav Mekhanoshin   case OPW64:
1376a8d9d507SStanislav Mekhanoshin   case OPWV232: return VReg_64RegClassID;
1377a8d9d507SStanislav Mekhanoshin   case OPW96: return VReg_96RegClassID;
1378212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
1379a8d9d507SStanislav Mekhanoshin   case OPW160: return VReg_160RegClassID;
1380a8d9d507SStanislav Mekhanoshin   case OPW256: return VReg_256RegClassID;
1381a8d9d507SStanislav Mekhanoshin   case OPW512: return VReg_512RegClassID;
1382a8d9d507SStanislav Mekhanoshin   case OPW1024: return VReg_1024RegClassID;
1383212a251cSArtem Tamazov   }
1384212a251cSArtem Tamazov }
1385212a251cSArtem Tamazov 
13869e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const {
13879e77d0c6SStanislav Mekhanoshin   using namespace AMDGPU;
13889e77d0c6SStanislav Mekhanoshin 
13899e77d0c6SStanislav Mekhanoshin   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
13909e77d0c6SStanislav Mekhanoshin   switch (Width) {
13919e77d0c6SStanislav Mekhanoshin   default: // fall
13929e77d0c6SStanislav Mekhanoshin   case OPW32:
13939e77d0c6SStanislav Mekhanoshin   case OPW16:
13949e77d0c6SStanislav Mekhanoshin   case OPWV216:
13959e77d0c6SStanislav Mekhanoshin     return AGPR_32RegClassID;
1396a8d9d507SStanislav Mekhanoshin   case OPW64:
1397a8d9d507SStanislav Mekhanoshin   case OPWV232: return AReg_64RegClassID;
1398a8d9d507SStanislav Mekhanoshin   case OPW96: return AReg_96RegClassID;
13999e77d0c6SStanislav Mekhanoshin   case OPW128: return AReg_128RegClassID;
1400a8d9d507SStanislav Mekhanoshin   case OPW160: return AReg_160RegClassID;
1401d625b4b0SJay Foad   case OPW256: return AReg_256RegClassID;
14029e77d0c6SStanislav Mekhanoshin   case OPW512: return AReg_512RegClassID;
14039e77d0c6SStanislav Mekhanoshin   case OPW1024: return AReg_1024RegClassID;
14049e77d0c6SStanislav Mekhanoshin   }
14059e77d0c6SStanislav Mekhanoshin }
14069e77d0c6SStanislav Mekhanoshin 
14079e77d0c6SStanislav Mekhanoshin 
1408212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
1409212a251cSArtem Tamazov   using namespace AMDGPU;
1410c8fbf6ffSEugene Zelenko 
1411212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
1412212a251cSArtem Tamazov   switch (Width) {
1413212a251cSArtem Tamazov   default: // fall
14144bd72361SMatt Arsenault   case OPW32:
14154bd72361SMatt Arsenault   case OPW16:
14169be7b0d4SMatt Arsenault   case OPWV216:
14174bd72361SMatt Arsenault     return SGPR_32RegClassID;
1418a8d9d507SStanislav Mekhanoshin   case OPW64:
1419a8d9d507SStanislav Mekhanoshin   case OPWV232: return SGPR_64RegClassID;
1420a8d9d507SStanislav Mekhanoshin   case OPW96: return SGPR_96RegClassID;
1421212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
1422a8d9d507SStanislav Mekhanoshin   case OPW160: return SGPR_160RegClassID;
142327134953SDmitry Preobrazhensky   case OPW256: return SGPR_256RegClassID;
142427134953SDmitry Preobrazhensky   case OPW512: return SGPR_512RegClassID;
1425212a251cSArtem Tamazov   }
1426212a251cSArtem Tamazov }
1427212a251cSArtem Tamazov 
1428212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
1429212a251cSArtem Tamazov   using namespace AMDGPU;
1430c8fbf6ffSEugene Zelenko 
1431212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
1432212a251cSArtem Tamazov   switch (Width) {
1433212a251cSArtem Tamazov   default: // fall
14344bd72361SMatt Arsenault   case OPW32:
14354bd72361SMatt Arsenault   case OPW16:
14369be7b0d4SMatt Arsenault   case OPWV216:
14374bd72361SMatt Arsenault     return TTMP_32RegClassID;
1438a8d9d507SStanislav Mekhanoshin   case OPW64:
1439a8d9d507SStanislav Mekhanoshin   case OPWV232: return TTMP_64RegClassID;
1440212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
144127134953SDmitry Preobrazhensky   case OPW256: return TTMP_256RegClassID;
144227134953SDmitry Preobrazhensky   case OPW512: return TTMP_512RegClassID;
1443212a251cSArtem Tamazov   }
1444212a251cSArtem Tamazov }
1445212a251cSArtem Tamazov 
1446ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
1447ac2b0264SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1448ac2b0264SDmitry Preobrazhensky 
144918cb7441SJay Foad   unsigned TTmpMin = isGFX9Plus() ? TTMP_GFX9PLUS_MIN : TTMP_VI_MIN;
145018cb7441SJay Foad   unsigned TTmpMax = isGFX9Plus() ? TTMP_GFX9PLUS_MAX : TTMP_VI_MAX;
1451ac2b0264SDmitry Preobrazhensky 
1452ac2b0264SDmitry Preobrazhensky   return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
1453ac2b0264SDmitry Preobrazhensky }
1454ac2b0264SDmitry Preobrazhensky 
1455b4b7e605SJoe Nash MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val,
1456b4b7e605SJoe Nash                                           bool MandatoryLiteral) const {
1457212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
1458c8fbf6ffSEugene Zelenko 
14599e77d0c6SStanislav Mekhanoshin   assert(Val < 1024); // enum10
14609e77d0c6SStanislav Mekhanoshin 
14619e77d0c6SStanislav Mekhanoshin   bool IsAGPR = Val & 512;
14629e77d0c6SStanislav Mekhanoshin   Val &= 511;
1463ac106addSNikolay Haustov 
1464212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
14659e77d0c6SStanislav Mekhanoshin     return createRegOperand(IsAGPR ? getAgprClassId(Width)
14669e77d0c6SStanislav Mekhanoshin                                    : getVgprClassId(Width), Val - VGPR_MIN);
1467212a251cSArtem Tamazov   }
1468b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
146949231c1fSKazu Hirata     // "SGPR_MIN <= Val" is always true and causes compilation warning.
147049231c1fSKazu Hirata     static_assert(SGPR_MIN == 0, "");
1471212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
1472212a251cSArtem Tamazov   }
1473ac2b0264SDmitry Preobrazhensky 
1474ac2b0264SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
1475ac2b0264SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
1476ac2b0264SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
1477212a251cSArtem Tamazov   }
1478ac106addSNikolay Haustov 
1479212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
1480ac106addSNikolay Haustov     return decodeIntImmed(Val);
1481ac106addSNikolay Haustov 
1482212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
14834bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
1484ac106addSNikolay Haustov 
1485b4b7e605SJoe Nash   if (Val == LITERAL_CONST) {
1486b4b7e605SJoe Nash     if (MandatoryLiteral)
1487b4b7e605SJoe Nash       // Keep a sentinel value for deferred setting
1488b4b7e605SJoe Nash       return MCOperand::createImm(LITERAL_CONST);
1489b4b7e605SJoe Nash     else
1490ac106addSNikolay Haustov       return decodeLiteralConstant();
1491b4b7e605SJoe Nash   }
1492ac106addSNikolay Haustov 
14934bd72361SMatt Arsenault   switch (Width) {
14944bd72361SMatt Arsenault   case OPW32:
14954bd72361SMatt Arsenault   case OPW16:
14969be7b0d4SMatt Arsenault   case OPWV216:
14974bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
14984bd72361SMatt Arsenault   case OPW64:
1499a8d9d507SStanislav Mekhanoshin   case OPWV232:
15004bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
15014bd72361SMatt Arsenault   default:
15024bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
15034bd72361SMatt Arsenault   }
1504ac106addSNikolay Haustov }
1505ac106addSNikolay Haustov 
150627134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
150727134953SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
150827134953SDmitry Preobrazhensky 
150927134953SDmitry Preobrazhensky   assert(Val < 128);
151027134953SDmitry Preobrazhensky   assert(Width == OPW256 || Width == OPW512);
151127134953SDmitry Preobrazhensky 
151227134953SDmitry Preobrazhensky   if (Val <= SGPR_MAX) {
151349231c1fSKazu Hirata     // "SGPR_MIN <= Val" is always true and causes compilation warning.
151449231c1fSKazu Hirata     static_assert(SGPR_MIN == 0, "");
151527134953SDmitry Preobrazhensky     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
151627134953SDmitry Preobrazhensky   }
151727134953SDmitry Preobrazhensky 
151827134953SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
151927134953SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
152027134953SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
152127134953SDmitry Preobrazhensky   }
152227134953SDmitry Preobrazhensky 
152327134953SDmitry Preobrazhensky   llvm_unreachable("unknown dst register");
152427134953SDmitry Preobrazhensky }
152527134953SDmitry Preobrazhensky 
152607b7fadaSJoe Nash // Bit 0 of DstY isn't stored in the instruction, because it's always the
152707b7fadaSJoe Nash // opposite of bit 0 of DstX.
152807b7fadaSJoe Nash MCOperand AMDGPUDisassembler::decodeVOPDDstYOp(MCInst &Inst,
152907b7fadaSJoe Nash                                                unsigned Val) const {
153007b7fadaSJoe Nash   int VDstXInd =
153107b7fadaSJoe Nash       AMDGPU::getNamedOperandIdx(Inst.getOpcode(), AMDGPU::OpName::vdstX);
153207b7fadaSJoe Nash   assert(VDstXInd != -1);
153307b7fadaSJoe Nash   assert(Inst.getOperand(VDstXInd).isReg());
153407b7fadaSJoe Nash   unsigned XDstReg = MRI.getEncodingValue(Inst.getOperand(VDstXInd).getReg());
153507b7fadaSJoe Nash   Val |= ~XDstReg & 1;
153607b7fadaSJoe Nash   auto Width = llvm::AMDGPUDisassembler::OPW32;
153707b7fadaSJoe Nash   return createRegOperand(getVgprClassId(Width), Val);
153807b7fadaSJoe Nash }
153907b7fadaSJoe Nash 
1540ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
1541ac106addSNikolay Haustov   using namespace AMDGPU;
1542c8fbf6ffSEugene Zelenko 
1543e1818af8STom Stellard   switch (Val) {
1544ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR_LO);
1545ac2b0264SDmitry Preobrazhensky   case 103: return createRegOperand(FLAT_SCR_HI);
15463afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK_LO);
15473afbd825SDmitry Preobrazhensky   case 105: return createRegOperand(XNACK_MASK_HI);
1548ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
1549ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
1550137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA_LO);
1551137976faSDmitry Preobrazhensky   case 109: return createRegOperand(TBA_HI);
1552137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA_LO);
1553137976faSDmitry Preobrazhensky   case 111: return createRegOperand(TMA_HI);
1554c7025940SJoe Nash   case 124:
1555c7025940SJoe Nash     return isGFX11Plus() ? createRegOperand(SGPR_NULL) : createRegOperand(M0);
1556c7025940SJoe Nash   case 125:
1557c7025940SJoe Nash     return isGFX11Plus() ? createRegOperand(M0) : createRegOperand(SGPR_NULL);
1558ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
1559ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
1560a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
1561a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1562a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1563a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1564137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
15659111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
15669111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
15679111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1568942c273dSDmitry Preobrazhensky   case 254: return createRegOperand(LDS_DIRECT);
1569ac106addSNikolay Haustov   default: break;
1570e1818af8STom Stellard   }
1571ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1572e1818af8STom Stellard }
1573e1818af8STom Stellard 
1574ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
1575161a158eSNikolay Haustov   using namespace AMDGPU;
1576c8fbf6ffSEugene Zelenko 
1577161a158eSNikolay Haustov   switch (Val) {
1578ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR);
15793afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK);
1580ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
1581137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA);
1582137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA);
1583c7025940SJoe Nash   case 124:
1584c7025940SJoe Nash     if (isGFX11Plus())
1585c7025940SJoe Nash       return createRegOperand(SGPR_NULL);
1586c7025940SJoe Nash     break;
1587c7025940SJoe Nash   case 125:
1588c7025940SJoe Nash     if (!isGFX11Plus())
1589c7025940SJoe Nash       return createRegOperand(SGPR_NULL);
1590c7025940SJoe Nash     break;
1591ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
1592137976faSDmitry Preobrazhensky   case 235: return createRegOperand(SRC_SHARED_BASE);
1593137976faSDmitry Preobrazhensky   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1594137976faSDmitry Preobrazhensky   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1595137976faSDmitry Preobrazhensky   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1596137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
15979111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
15989111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
15999111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1600ac106addSNikolay Haustov   default: break;
1601161a158eSNikolay Haustov   }
1602ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1603161a158eSNikolay Haustov }
1604161a158eSNikolay Haustov 
1605549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
16066b65f7c3SDmitry Preobrazhensky                                             const unsigned Val) const {
1607363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
16086b65f7c3SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1609363f47a2SSam Kolton 
161033d806a5SStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
161133d806a5SStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
1612da644c02SStanislav Mekhanoshin     // XXX: cast to int is needed to avoid stupid warning:
1613a179d25bSSam Kolton     // compare with unsigned is always true
1614da644c02SStanislav Mekhanoshin     if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) &&
1615363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
1616363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
1617363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
1618363f47a2SSam Kolton     }
1619363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
16204f87d30aSJay Foad         Val <= (isGFX10Plus() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10
162133d806a5SStanislav Mekhanoshin                               : SDWA9EncValues::SRC_SGPR_MAX_SI)) {
1622363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
1623363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
1624363f47a2SSam Kolton     }
1625ac2b0264SDmitry Preobrazhensky     if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
1626ac2b0264SDmitry Preobrazhensky         Val <= SDWA9EncValues::SRC_TTMP_MAX) {
1627ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(Width),
1628ac2b0264SDmitry Preobrazhensky                                Val - SDWA9EncValues::SRC_TTMP_MIN);
1629ac2b0264SDmitry Preobrazhensky     }
1630363f47a2SSam Kolton 
16316b65f7c3SDmitry Preobrazhensky     const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
16326b65f7c3SDmitry Preobrazhensky 
16336b65f7c3SDmitry Preobrazhensky     if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
16346b65f7c3SDmitry Preobrazhensky       return decodeIntImmed(SVal);
16356b65f7c3SDmitry Preobrazhensky 
16366b65f7c3SDmitry Preobrazhensky     if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
16376b65f7c3SDmitry Preobrazhensky       return decodeFPImmed(Width, SVal);
16386b65f7c3SDmitry Preobrazhensky 
16396b65f7c3SDmitry Preobrazhensky     return decodeSpecialReg32(SVal);
1640549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
1641549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
1642549c89d2SSam Kolton   }
1643549c89d2SSam Kolton   llvm_unreachable("unsupported target");
1644363f47a2SSam Kolton }
1645363f47a2SSam Kolton 
1646549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
1647549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
1648363f47a2SSam Kolton }
1649363f47a2SSam Kolton 
1650549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
1651549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
1652363f47a2SSam Kolton }
1653363f47a2SSam Kolton 
1654549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
1655363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
1656363f47a2SSam Kolton 
165733d806a5SStanislav Mekhanoshin   assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
165833d806a5SStanislav Mekhanoshin           STI.getFeatureBits()[AMDGPU::FeatureGFX10]) &&
165933d806a5SStanislav Mekhanoshin          "SDWAVopcDst should be present only on GFX9+");
166033d806a5SStanislav Mekhanoshin 
1661ab4f2ea7SStanislav Mekhanoshin   bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64];
1662ab4f2ea7SStanislav Mekhanoshin 
1663363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
1664363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
1665ac2b0264SDmitry Preobrazhensky 
1666ac2b0264SDmitry Preobrazhensky     int TTmpIdx = getTTmpIdx(Val);
1667ac2b0264SDmitry Preobrazhensky     if (TTmpIdx >= 0) {
1668434d5925SDmitry Preobrazhensky       auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32);
1669434d5925SDmitry Preobrazhensky       return createSRegOperand(TTmpClsId, TTmpIdx);
167033d806a5SStanislav Mekhanoshin     } else if (Val > SGPR_MAX) {
1671ab4f2ea7SStanislav Mekhanoshin       return IsWave64 ? decodeSpecialReg64(Val)
1672ab4f2ea7SStanislav Mekhanoshin                       : decodeSpecialReg32(Val);
1673363f47a2SSam Kolton     } else {
1674ab4f2ea7SStanislav Mekhanoshin       return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val);
1675363f47a2SSam Kolton     }
1676363f47a2SSam Kolton   } else {
1677ab4f2ea7SStanislav Mekhanoshin     return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO);
1678363f47a2SSam Kolton   }
1679363f47a2SSam Kolton }
1680363f47a2SSam Kolton 
1681ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const {
1682ab4f2ea7SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ?
1683ab4f2ea7SStanislav Mekhanoshin     decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val);
1684ab4f2ea7SStanislav Mekhanoshin }
1685ab4f2ea7SStanislav Mekhanoshin 
1686ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const {
1687ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
1688ac2b0264SDmitry Preobrazhensky }
1689ac2b0264SDmitry Preobrazhensky 
16904f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9() const { return AMDGPU::isGFX9(STI); }
1691ac2b0264SDmitry Preobrazhensky 
1692a8d9d507SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX90A() const {
1693a8d9d507SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts];
1694a8d9d507SStanislav Mekhanoshin }
1695a8d9d507SStanislav Mekhanoshin 
16964f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9Plus() const { return AMDGPU::isGFX9Plus(STI); }
16974f87d30aSJay Foad 
16984f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10() const { return AMDGPU::isGFX10(STI); }
16994f87d30aSJay Foad 
17004f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10Plus() const {
17014f87d30aSJay Foad   return AMDGPU::isGFX10Plus(STI);
170233d806a5SStanislav Mekhanoshin }
170333d806a5SStanislav Mekhanoshin 
1704c7025940SJoe Nash bool AMDGPUDisassembler::isGFX11() const {
1705c7025940SJoe Nash   return STI.getFeatureBits()[AMDGPU::FeatureGFX11];
1706c7025940SJoe Nash }
1707c7025940SJoe Nash 
1708c7025940SJoe Nash bool AMDGPUDisassembler::isGFX11Plus() const {
1709c7025940SJoe Nash   return AMDGPU::isGFX11Plus(STI);
1710c7025940SJoe Nash }
1711c7025940SJoe Nash 
1712c7025940SJoe Nash 
17136fb02596SStanislav Mekhanoshin bool AMDGPUDisassembler::hasArchitectedFlatScratch() const {
17146fb02596SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureArchitectedFlatScratch];
17156fb02596SStanislav Mekhanoshin }
17166fb02596SStanislav Mekhanoshin 
17173381d7a2SSam Kolton //===----------------------------------------------------------------------===//
1718528057c1SRonak Chauhan // AMDGPU specific symbol handling
1719528057c1SRonak Chauhan //===----------------------------------------------------------------------===//
1720528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK)                                       \
1721528057c1SRonak Chauhan   do {                                                                         \
1722528057c1SRonak Chauhan     KdStream << Indent << DIRECTIVE " "                                        \
1723528057c1SRonak Chauhan              << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n';           \
1724528057c1SRonak Chauhan   } while (0)
1725528057c1SRonak Chauhan 
1726528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming)
1727528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1(
1728528057c1SRonak Chauhan     uint32_t FourByteBuffer, raw_string_ostream &KdStream) const {
1729528057c1SRonak Chauhan   using namespace amdhsa;
1730528057c1SRonak Chauhan   StringRef Indent = "\t";
1731528057c1SRonak Chauhan 
1732528057c1SRonak Chauhan   // We cannot accurately backward compute #VGPRs used from
1733528057c1SRonak Chauhan   // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same
1734528057c1SRonak Chauhan   // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we
1735528057c1SRonak Chauhan   // simply calculate the inverse of what the assembler does.
1736528057c1SRonak Chauhan 
1737528057c1SRonak Chauhan   uint32_t GranulatedWorkitemVGPRCount =
1738528057c1SRonak Chauhan       (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >>
1739528057c1SRonak Chauhan       COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT;
1740528057c1SRonak Chauhan 
1741528057c1SRonak Chauhan   uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) *
1742528057c1SRonak Chauhan                           AMDGPU::IsaInfo::getVGPREncodingGranule(&STI);
1743528057c1SRonak Chauhan 
1744528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n';
1745528057c1SRonak Chauhan 
1746528057c1SRonak Chauhan   // We cannot backward compute values used to calculate
1747528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following
1748528057c1SRonak Chauhan   // directives can't be computed:
1749528057c1SRonak Chauhan   // .amdhsa_reserve_vcc
1750528057c1SRonak Chauhan   // .amdhsa_reserve_flat_scratch
1751528057c1SRonak Chauhan   // .amdhsa_reserve_xnack_mask
1752528057c1SRonak Chauhan   // They take their respective default values if not specified in the assembly.
1753528057c1SRonak Chauhan   //
1754528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT
1755528057c1SRonak Chauhan   //    = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK)
1756528057c1SRonak Chauhan   //
1757528057c1SRonak Chauhan   // We compute the inverse as though all directives apart from NEXT_FREE_SGPR
1758528057c1SRonak Chauhan   // are set to 0. So while disassembling we consider that:
1759528057c1SRonak Chauhan   //
1760528057c1SRonak Chauhan   // GRANULATED_WAVEFRONT_SGPR_COUNT
1761528057c1SRonak Chauhan   //    = f(NEXT_FREE_SGPR + 0 + 0 + 0)
1762528057c1SRonak Chauhan   //
1763528057c1SRonak Chauhan   // The disassembler cannot recover the original values of those 3 directives.
1764528057c1SRonak Chauhan 
1765528057c1SRonak Chauhan   uint32_t GranulatedWavefrontSGPRCount =
1766528057c1SRonak Chauhan       (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >>
1767528057c1SRonak Chauhan       COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT;
1768528057c1SRonak Chauhan 
17694f87d30aSJay Foad   if (isGFX10Plus() && GranulatedWavefrontSGPRCount)
1770528057c1SRonak Chauhan     return MCDisassembler::Fail;
1771528057c1SRonak Chauhan 
1772528057c1SRonak Chauhan   uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) *
1773528057c1SRonak Chauhan                           AMDGPU::IsaInfo::getSGPREncodingGranule(&STI);
1774528057c1SRonak Chauhan 
1775528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n';
17766fb02596SStanislav Mekhanoshin   if (!hasArchitectedFlatScratch())
1777528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n';
1778528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n';
1779528057c1SRonak Chauhan   KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n";
1780528057c1SRonak Chauhan 
1781528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY)
1782528057c1SRonak Chauhan     return MCDisassembler::Fail;
1783528057c1SRonak Chauhan 
1784528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_round_mode_32",
1785528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32);
1786528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64",
1787528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64);
1788528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32",
1789528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32);
1790528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64",
1791528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64);
1792528057c1SRonak Chauhan 
1793528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV)
1794528057c1SRonak Chauhan     return MCDisassembler::Fail;
1795528057c1SRonak Chauhan 
1796528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP);
1797528057c1SRonak Chauhan 
1798528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE)
1799528057c1SRonak Chauhan     return MCDisassembler::Fail;
1800528057c1SRonak Chauhan 
1801528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE);
1802528057c1SRonak Chauhan 
1803528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY)
1804528057c1SRonak Chauhan     return MCDisassembler::Fail;
1805528057c1SRonak Chauhan 
1806528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER)
1807528057c1SRonak Chauhan     return MCDisassembler::Fail;
1808528057c1SRonak Chauhan 
1809528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL);
1810528057c1SRonak Chauhan 
1811528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0)
1812528057c1SRonak Chauhan     return MCDisassembler::Fail;
1813528057c1SRonak Chauhan 
18144f87d30aSJay Foad   if (isGFX10Plus()) {
1815528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode",
1816528057c1SRonak Chauhan                     COMPUTE_PGM_RSRC1_WGP_MODE);
1817528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED);
1818528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS);
1819528057c1SRonak Chauhan   }
1820528057c1SRonak Chauhan   return MCDisassembler::Success;
1821528057c1SRonak Chauhan }
1822528057c1SRonak Chauhan 
1823528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming)
1824528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2(
1825528057c1SRonak Chauhan     uint32_t FourByteBuffer, raw_string_ostream &KdStream) const {
1826528057c1SRonak Chauhan   using namespace amdhsa;
1827528057c1SRonak Chauhan   StringRef Indent = "\t";
18286fb02596SStanislav Mekhanoshin   if (hasArchitectedFlatScratch())
18296fb02596SStanislav Mekhanoshin     PRINT_DIRECTIVE(".amdhsa_enable_private_segment",
18306fb02596SStanislav Mekhanoshin                     COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT);
18316fb02596SStanislav Mekhanoshin   else
18326fb02596SStanislav Mekhanoshin     PRINT_DIRECTIVE(".amdhsa_system_sgpr_private_segment_wavefront_offset",
1833d5ea8f70STony                     COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT);
1834528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x",
1835528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X);
1836528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y",
1837528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y);
1838528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z",
1839528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z);
1840528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info",
1841528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO);
1842528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id",
1843528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID);
1844528057c1SRonak Chauhan 
1845528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH)
1846528057c1SRonak Chauhan     return MCDisassembler::Fail;
1847528057c1SRonak Chauhan 
1848528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY)
1849528057c1SRonak Chauhan     return MCDisassembler::Fail;
1850528057c1SRonak Chauhan 
1851528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE)
1852528057c1SRonak Chauhan     return MCDisassembler::Fail;
1853528057c1SRonak Chauhan 
1854528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1855528057c1SRonak Chauhan       ".amdhsa_exception_fp_ieee_invalid_op",
1856528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION);
1857528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src",
1858528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE);
1859528057c1SRonak Chauhan   PRINT_DIRECTIVE(
1860528057c1SRonak Chauhan       ".amdhsa_exception_fp_ieee_div_zero",
1861528057c1SRonak Chauhan       COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO);
1862528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow",
1863528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW);
1864528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow",
1865528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW);
1866528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact",
1867528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT);
1868528057c1SRonak Chauhan   PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero",
1869528057c1SRonak Chauhan                   COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO);
1870528057c1SRonak Chauhan 
1871528057c1SRonak Chauhan   if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0)
1872528057c1SRonak Chauhan     return MCDisassembler::Fail;
1873528057c1SRonak Chauhan 
1874528057c1SRonak Chauhan   return MCDisassembler::Success;
1875528057c1SRonak Chauhan }
1876528057c1SRonak Chauhan 
1877528057c1SRonak Chauhan #undef PRINT_DIRECTIVE
1878528057c1SRonak Chauhan 
1879528057c1SRonak Chauhan MCDisassembler::DecodeStatus
1880528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective(
1881528057c1SRonak Chauhan     DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes,
1882528057c1SRonak Chauhan     raw_string_ostream &KdStream) const {
1883528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK)                                       \
1884528057c1SRonak Chauhan   do {                                                                         \
1885528057c1SRonak Chauhan     KdStream << Indent << DIRECTIVE " "                                        \
1886528057c1SRonak Chauhan              << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n';            \
1887528057c1SRonak Chauhan   } while (0)
1888528057c1SRonak Chauhan 
1889528057c1SRonak Chauhan   uint16_t TwoByteBuffer = 0;
1890528057c1SRonak Chauhan   uint32_t FourByteBuffer = 0;
1891528057c1SRonak Chauhan 
1892528057c1SRonak Chauhan   StringRef ReservedBytes;
1893528057c1SRonak Chauhan   StringRef Indent = "\t";
1894528057c1SRonak Chauhan 
1895528057c1SRonak Chauhan   assert(Bytes.size() == 64);
1896528057c1SRonak Chauhan   DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8);
1897528057c1SRonak Chauhan 
1898528057c1SRonak Chauhan   switch (Cursor.tell()) {
1899528057c1SRonak Chauhan   case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET:
1900528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1901528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer
1902528057c1SRonak Chauhan              << '\n';
1903528057c1SRonak Chauhan     return MCDisassembler::Success;
1904528057c1SRonak Chauhan 
1905528057c1SRonak Chauhan   case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET:
1906528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1907528057c1SRonak Chauhan     KdStream << Indent << ".amdhsa_private_segment_fixed_size "
1908528057c1SRonak Chauhan              << FourByteBuffer << '\n';
1909528057c1SRonak Chauhan     return MCDisassembler::Success;
1910528057c1SRonak Chauhan 
1911f4ace637SKonstantin Zhuravlyov   case amdhsa::KERNARG_SIZE_OFFSET:
1912f4ace637SKonstantin Zhuravlyov     FourByteBuffer = DE.getU32(Cursor);
1913f4ace637SKonstantin Zhuravlyov     KdStream << Indent << ".amdhsa_kernarg_size "
1914f4ace637SKonstantin Zhuravlyov              << FourByteBuffer << '\n';
1915f4ace637SKonstantin Zhuravlyov     return MCDisassembler::Success;
1916f4ace637SKonstantin Zhuravlyov 
1917528057c1SRonak Chauhan   case amdhsa::RESERVED0_OFFSET:
1918f4ace637SKonstantin Zhuravlyov     // 4 reserved bytes, must be 0.
1919f4ace637SKonstantin Zhuravlyov     ReservedBytes = DE.getBytes(Cursor, 4);
1920f4ace637SKonstantin Zhuravlyov     for (int I = 0; I < 4; ++I) {
1921f4ace637SKonstantin Zhuravlyov       if (ReservedBytes[I] != 0) {
1922528057c1SRonak Chauhan         return MCDisassembler::Fail;
1923528057c1SRonak Chauhan       }
1924f4ace637SKonstantin Zhuravlyov     }
1925528057c1SRonak Chauhan     return MCDisassembler::Success;
1926528057c1SRonak Chauhan 
1927528057c1SRonak Chauhan   case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET:
1928528057c1SRonak Chauhan     // KERNEL_CODE_ENTRY_BYTE_OFFSET
1929528057c1SRonak Chauhan     // So far no directive controls this for Code Object V3, so simply skip for
1930528057c1SRonak Chauhan     // disassembly.
1931528057c1SRonak Chauhan     DE.skip(Cursor, 8);
1932528057c1SRonak Chauhan     return MCDisassembler::Success;
1933528057c1SRonak Chauhan 
1934528057c1SRonak Chauhan   case amdhsa::RESERVED1_OFFSET:
1935528057c1SRonak Chauhan     // 20 reserved bytes, must be 0.
1936528057c1SRonak Chauhan     ReservedBytes = DE.getBytes(Cursor, 20);
1937528057c1SRonak Chauhan     for (int I = 0; I < 20; ++I) {
1938528057c1SRonak Chauhan       if (ReservedBytes[I] != 0) {
1939528057c1SRonak Chauhan         return MCDisassembler::Fail;
1940528057c1SRonak Chauhan       }
1941528057c1SRonak Chauhan     }
1942528057c1SRonak Chauhan     return MCDisassembler::Success;
1943528057c1SRonak Chauhan 
1944528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC3_OFFSET:
1945528057c1SRonak Chauhan     // COMPUTE_PGM_RSRC3
1946528057c1SRonak Chauhan     //  - Only set for GFX10, GFX6-9 have this to be 0.
1947528057c1SRonak Chauhan     //  - Currently no directives directly control this.
1948528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
19494f87d30aSJay Foad     if (!isGFX10Plus() && FourByteBuffer) {
1950528057c1SRonak Chauhan       return MCDisassembler::Fail;
1951528057c1SRonak Chauhan     }
1952528057c1SRonak Chauhan     return MCDisassembler::Success;
1953528057c1SRonak Chauhan 
1954528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC1_OFFSET:
1955528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1956528057c1SRonak Chauhan     if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) ==
1957528057c1SRonak Chauhan         MCDisassembler::Fail) {
1958528057c1SRonak Chauhan       return MCDisassembler::Fail;
1959528057c1SRonak Chauhan     }
1960528057c1SRonak Chauhan     return MCDisassembler::Success;
1961528057c1SRonak Chauhan 
1962528057c1SRonak Chauhan   case amdhsa::COMPUTE_PGM_RSRC2_OFFSET:
1963528057c1SRonak Chauhan     FourByteBuffer = DE.getU32(Cursor);
1964528057c1SRonak Chauhan     if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) ==
1965528057c1SRonak Chauhan         MCDisassembler::Fail) {
1966528057c1SRonak Chauhan       return MCDisassembler::Fail;
1967528057c1SRonak Chauhan     }
1968528057c1SRonak Chauhan     return MCDisassembler::Success;
1969528057c1SRonak Chauhan 
1970528057c1SRonak Chauhan   case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET:
1971528057c1SRonak Chauhan     using namespace amdhsa;
1972528057c1SRonak Chauhan     TwoByteBuffer = DE.getU16(Cursor);
1973528057c1SRonak Chauhan 
19746fb02596SStanislav Mekhanoshin     if (!hasArchitectedFlatScratch())
1975528057c1SRonak Chauhan       PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer",
1976528057c1SRonak Chauhan                       KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER);
1977528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr",
1978528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR);
1979528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr",
1980528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR);
1981528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr",
1982528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR);
1983528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id",
1984528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID);
19856fb02596SStanislav Mekhanoshin     if (!hasArchitectedFlatScratch())
1986528057c1SRonak Chauhan       PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init",
1987528057c1SRonak Chauhan                       KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT);
1988528057c1SRonak Chauhan     PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size",
1989528057c1SRonak Chauhan                     KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE);
1990528057c1SRonak Chauhan 
1991528057c1SRonak Chauhan     if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0)
1992528057c1SRonak Chauhan       return MCDisassembler::Fail;
1993528057c1SRonak Chauhan 
1994528057c1SRonak Chauhan     // Reserved for GFX9
1995528057c1SRonak Chauhan     if (isGFX9() &&
1996528057c1SRonak Chauhan         (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) {
1997528057c1SRonak Chauhan       return MCDisassembler::Fail;
19984f87d30aSJay Foad     } else if (isGFX10Plus()) {
1999528057c1SRonak Chauhan       PRINT_DIRECTIVE(".amdhsa_wavefront_size32",
2000528057c1SRonak Chauhan                       KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32);
2001528057c1SRonak Chauhan     }
2002528057c1SRonak Chauhan 
2003528057c1SRonak Chauhan     if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1)
2004528057c1SRonak Chauhan       return MCDisassembler::Fail;
2005528057c1SRonak Chauhan 
2006528057c1SRonak Chauhan     return MCDisassembler::Success;
2007528057c1SRonak Chauhan 
2008528057c1SRonak Chauhan   case amdhsa::RESERVED2_OFFSET:
2009528057c1SRonak Chauhan     // 6 bytes from here are reserved, must be 0.
2010528057c1SRonak Chauhan     ReservedBytes = DE.getBytes(Cursor, 6);
2011528057c1SRonak Chauhan     for (int I = 0; I < 6; ++I) {
2012528057c1SRonak Chauhan       if (ReservedBytes[I] != 0)
2013528057c1SRonak Chauhan         return MCDisassembler::Fail;
2014528057c1SRonak Chauhan     }
2015528057c1SRonak Chauhan     return MCDisassembler::Success;
2016528057c1SRonak Chauhan 
2017528057c1SRonak Chauhan   default:
2018528057c1SRonak Chauhan     llvm_unreachable("Unhandled index. Case statements cover everything.");
2019528057c1SRonak Chauhan     return MCDisassembler::Fail;
2020528057c1SRonak Chauhan   }
2021528057c1SRonak Chauhan #undef PRINT_DIRECTIVE
2022528057c1SRonak Chauhan }
2023528057c1SRonak Chauhan 
2024528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor(
2025528057c1SRonak Chauhan     StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const {
2026528057c1SRonak Chauhan   // CP microcode requires the kernel descriptor to be 64 aligned.
2027528057c1SRonak Chauhan   if (Bytes.size() != 64 || KdAddress % 64 != 0)
2028528057c1SRonak Chauhan     return MCDisassembler::Fail;
2029528057c1SRonak Chauhan 
2030528057c1SRonak Chauhan   std::string Kd;
2031528057c1SRonak Chauhan   raw_string_ostream KdStream(Kd);
2032528057c1SRonak Chauhan   KdStream << ".amdhsa_kernel " << KdName << '\n';
2033528057c1SRonak Chauhan 
2034528057c1SRonak Chauhan   DataExtractor::Cursor C(0);
2035528057c1SRonak Chauhan   while (C && C.tell() < Bytes.size()) {
2036528057c1SRonak Chauhan     MCDisassembler::DecodeStatus Status =
2037528057c1SRonak Chauhan         decodeKernelDescriptorDirective(C, Bytes, KdStream);
2038528057c1SRonak Chauhan 
2039528057c1SRonak Chauhan     cantFail(C.takeError());
2040528057c1SRonak Chauhan 
2041528057c1SRonak Chauhan     if (Status == MCDisassembler::Fail)
2042528057c1SRonak Chauhan       return MCDisassembler::Fail;
2043528057c1SRonak Chauhan   }
2044528057c1SRonak Chauhan   KdStream << ".end_amdhsa_kernel\n";
2045528057c1SRonak Chauhan   outs() << KdStream.str();
2046528057c1SRonak Chauhan   return MCDisassembler::Success;
2047528057c1SRonak Chauhan }
2048528057c1SRonak Chauhan 
2049528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus>
2050528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size,
2051528057c1SRonak Chauhan                                   ArrayRef<uint8_t> Bytes, uint64_t Address,
2052528057c1SRonak Chauhan                                   raw_ostream &CStream) const {
2053528057c1SRonak Chauhan   // Right now only kernel descriptor needs to be handled.
2054528057c1SRonak Chauhan   // We ignore all other symbols for target specific handling.
2055528057c1SRonak Chauhan   // TODO:
2056528057c1SRonak Chauhan   // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code
2057528057c1SRonak Chauhan   // Object V2 and V3 when symbols are marked protected.
2058528057c1SRonak Chauhan 
2059528057c1SRonak Chauhan   // amd_kernel_code_t for Code Object V2.
2060528057c1SRonak Chauhan   if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) {
2061528057c1SRonak Chauhan     Size = 256;
2062528057c1SRonak Chauhan     return MCDisassembler::Fail;
2063528057c1SRonak Chauhan   }
2064528057c1SRonak Chauhan 
2065528057c1SRonak Chauhan   // Code Object V3 kernel descriptors.
2066528057c1SRonak Chauhan   StringRef Name = Symbol.Name;
2067528057c1SRonak Chauhan   if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) {
2068528057c1SRonak Chauhan     Size = 64; // Size = 64 regardless of success or failure.
2069528057c1SRonak Chauhan     return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address);
2070528057c1SRonak Chauhan   }
2071528057c1SRonak Chauhan   return None;
2072528057c1SRonak Chauhan }
2073528057c1SRonak Chauhan 
2074528057c1SRonak Chauhan //===----------------------------------------------------------------------===//
20753381d7a2SSam Kolton // AMDGPUSymbolizer
20763381d7a2SSam Kolton //===----------------------------------------------------------------------===//
20773381d7a2SSam Kolton 
20783381d7a2SSam Kolton // Try to find symbol name for specified label
2079bed9efedSMaksim Panchenko bool AMDGPUSymbolizer::tryAddingSymbolicOperand(
2080bed9efedSMaksim Panchenko     MCInst &Inst, raw_ostream & /*cStream*/, int64_t Value,
2081bed9efedSMaksim Panchenko     uint64_t /*Address*/, bool IsBranch, uint64_t /*Offset*/,
2082bed9efedSMaksim Panchenko     uint64_t /*OpSize*/, uint64_t /*InstSize*/) {
20833381d7a2SSam Kolton 
20843381d7a2SSam Kolton   if (!IsBranch) {
20853381d7a2SSam Kolton     return false;
20863381d7a2SSam Kolton   }
20873381d7a2SSam Kolton 
20883381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
2089b1c3b22bSNicolai Haehnle   if (!Symbols)
2090b1c3b22bSNicolai Haehnle     return false;
2091b1c3b22bSNicolai Haehnle 
2092b934160aSKazu Hirata   auto Result = llvm::find_if(*Symbols, [Value](const SymbolInfoTy &Val) {
2093b934160aSKazu Hirata     return Val.Addr == static_cast<uint64_t>(Value) &&
2094b934160aSKazu Hirata            Val.Type == ELF::STT_NOTYPE;
20953381d7a2SSam Kolton   });
20963381d7a2SSam Kolton   if (Result != Symbols->end()) {
209709d26b79Sdiggerlin     auto *Sym = Ctx.getOrCreateSymbol(Result->Name);
20983381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
20993381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
21003381d7a2SSam Kolton     return true;
21013381d7a2SSam Kolton   }
21028710eff6STim Renouf   // Add to list of referenced addresses, so caller can synthesize a label.
21038710eff6STim Renouf   ReferencedAddresses.push_back(static_cast<uint64_t>(Value));
21043381d7a2SSam Kolton   return false;
21053381d7a2SSam Kolton }
21063381d7a2SSam Kolton 
210792b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
210892b355b1SMatt Arsenault                                                        int64_t Value,
210992b355b1SMatt Arsenault                                                        uint64_t Address) {
211092b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
211192b355b1SMatt Arsenault }
211292b355b1SMatt Arsenault 
21133381d7a2SSam Kolton //===----------------------------------------------------------------------===//
21143381d7a2SSam Kolton // Initialization
21153381d7a2SSam Kolton //===----------------------------------------------------------------------===//
21163381d7a2SSam Kolton 
21173381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
21183381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
21193381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
21203381d7a2SSam Kolton                               void *DisInfo,
21213381d7a2SSam Kolton                               MCContext *Ctx,
21223381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
21233381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
21243381d7a2SSam Kolton }
21253381d7a2SSam Kolton 
2126e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
2127e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
2128e1818af8STom Stellard                                                 MCContext &Ctx) {
2129cad7fa85SMatt Arsenault   return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
2130e1818af8STom Stellard }
2131e1818af8STom Stellard 
21320dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() {
2133f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
2134f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
2135f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
2136f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
2137e1818af8STom Stellard }
2138