1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 218ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h" 22e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 236a87e9b0Sdfukalov #include "llvm-c/DisassemblerTypes.h" 24ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h" 25ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 26c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 27e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 28528057c1SRonak Chauhan #include "llvm/Support/AMDHSAKernelDescriptor.h" 29e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 30e1818af8STom Stellard 31e1818af8STom Stellard using namespace llvm; 32e1818af8STom Stellard 33e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 34e1818af8STom Stellard 354f87d30aSJay Foad #define SGPR_MAX \ 364f87d30aSJay Foad (isGFX10Plus() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ 3733d806a5SStanislav Mekhanoshin : AMDGPU::EncValues::SGPR_MAX_SI) 3833d806a5SStanislav Mekhanoshin 39c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 40e1818af8STom Stellard 41ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, 42ca64ef20SMatt Arsenault MCContext &Ctx, 43ca64ef20SMatt Arsenault MCInstrInfo const *MCII) : 44ca64ef20SMatt Arsenault MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), 45418e23e3SMatt Arsenault TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) { 46418e23e3SMatt Arsenault 47418e23e3SMatt Arsenault // ToDo: AMDGPUDisassembler supports only VI ISA. 484f87d30aSJay Foad if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10Plus()) 49418e23e3SMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 50418e23e3SMatt Arsenault } 51ca64ef20SMatt Arsenault 52ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 53ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 54ac106addSNikolay Haustov Inst.addOperand(Opnd); 55ac106addSNikolay Haustov return Opnd.isValid() ? 56ac106addSNikolay Haustov MCDisassembler::Success : 57de56a890SStanislav Mekhanoshin MCDisassembler::Fail; 58e1818af8STom Stellard } 59e1818af8STom Stellard 60549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 61549c89d2SSam Kolton uint16_t NameIdx) { 62549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 63549c89d2SSam Kolton if (OpIdx != -1) { 64549c89d2SSam Kolton auto I = MI.begin(); 65549c89d2SSam Kolton std::advance(I, OpIdx); 66549c89d2SSam Kolton MI.insert(I, Op); 67549c89d2SSam Kolton } 68549c89d2SSam Kolton return OpIdx; 69549c89d2SSam Kolton } 70549c89d2SSam Kolton 713381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 723381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 733381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 743381d7a2SSam Kolton 75efec1396SScott Linder // Our branches take a simm16, but we need two extra bits to account for the 76efec1396SScott Linder // factor of 4. 773381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 783381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 793381d7a2SSam Kolton 803381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 813381d7a2SSam Kolton return MCDisassembler::Success; 823381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 833381d7a2SSam Kolton } 843381d7a2SSam Kolton 855998baccSDmitry Preobrazhensky static DecodeStatus decodeSMEMOffset(MCInst &Inst, unsigned Imm, 865998baccSDmitry Preobrazhensky uint64_t Addr, const void *Decoder) { 875998baccSDmitry Preobrazhensky auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 885998baccSDmitry Preobrazhensky int64_t Offset; 895998baccSDmitry Preobrazhensky if (DAsm->isVI()) { // VI supports 20-bit unsigned offsets. 905998baccSDmitry Preobrazhensky Offset = Imm & 0xFFFFF; 915998baccSDmitry Preobrazhensky } else { // GFX9+ supports 21-bit signed offsets. 925998baccSDmitry Preobrazhensky Offset = SignExtend64<21>(Imm); 935998baccSDmitry Preobrazhensky } 945998baccSDmitry Preobrazhensky return addOperand(Inst, MCOperand::createImm(Offset)); 955998baccSDmitry Preobrazhensky } 965998baccSDmitry Preobrazhensky 970846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, 980846c125SStanislav Mekhanoshin uint64_t Addr, const void *Decoder) { 990846c125SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1000846c125SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeBoolReg(Val)); 1010846c125SStanislav Mekhanoshin } 1020846c125SStanislav Mekhanoshin 103363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 104363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 105ac106addSNikolay Haustov unsigned Imm, \ 106ac106addSNikolay Haustov uint64_t /*Addr*/, \ 107ac106addSNikolay Haustov const void *Decoder) { \ 108ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 109363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 110e1818af8STom Stellard } 111e1818af8STom Stellard 112363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 113363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 114e1818af8STom Stellard 115363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 1166023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32) 117363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 118363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 11930fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 120e1818af8STom Stellard 121363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 122363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 123363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 12491f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_256) 12591f503c3SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_512) 126a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(VReg_1024) 127e1818af8STom Stellard 128363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 129363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 130ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 1316023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32) 132363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 133363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 134363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 135363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 136363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 137e1818af8STom Stellard 13850d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32) 139a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_64) 14050d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128) 141a8d9d507SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_256) 14250d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512) 14350d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024) 14450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32) 14550d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64) 14650d7f464SStanislav Mekhanoshin 1474bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1484bd72361SMatt Arsenault unsigned Imm, 1494bd72361SMatt Arsenault uint64_t Addr, 1504bd72361SMatt Arsenault const void *Decoder) { 1514bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1524bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1534bd72361SMatt Arsenault } 1544bd72361SMatt Arsenault 1559be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1569be7b0d4SMatt Arsenault unsigned Imm, 1579be7b0d4SMatt Arsenault uint64_t Addr, 1589be7b0d4SMatt Arsenault const void *Decoder) { 1599be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1609be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1619be7b0d4SMatt Arsenault } 1629be7b0d4SMatt Arsenault 163a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VSrcV232(MCInst &Inst, 164a8d9d507SStanislav Mekhanoshin unsigned Imm, 165a8d9d507SStanislav Mekhanoshin uint64_t Addr, 166a8d9d507SStanislav Mekhanoshin const void *Decoder) { 167a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 168a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrcV232(Imm)); 169a8d9d507SStanislav Mekhanoshin } 170a8d9d507SStanislav Mekhanoshin 1719e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst, 1729e77d0c6SStanislav Mekhanoshin unsigned Imm, 1739e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1749e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1759e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1769e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1779e77d0c6SStanislav Mekhanoshin } 1789e77d0c6SStanislav Mekhanoshin 1799e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst, 1809e77d0c6SStanislav Mekhanoshin unsigned Imm, 1819e77d0c6SStanislav Mekhanoshin uint64_t Addr, 1829e77d0c6SStanislav Mekhanoshin const void *Decoder) { 1839e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1849e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm)); 1859e77d0c6SStanislav Mekhanoshin } 1869e77d0c6SStanislav Mekhanoshin 187a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_64(MCInst &Inst, 188a8d9d507SStanislav Mekhanoshin unsigned Imm, 189a8d9d507SStanislav Mekhanoshin uint64_t Addr, 190a8d9d507SStanislav Mekhanoshin const void *Decoder) { 191a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 192a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm | 512)); 193a8d9d507SStanislav Mekhanoshin } 194a8d9d507SStanislav Mekhanoshin 19550d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst, 19650d7f464SStanislav Mekhanoshin unsigned Imm, 19750d7f464SStanislav Mekhanoshin uint64_t Addr, 19850d7f464SStanislav Mekhanoshin const void *Decoder) { 19950d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 20050d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512)); 20150d7f464SStanislav Mekhanoshin } 20250d7f464SStanislav Mekhanoshin 203a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_256(MCInst &Inst, 204a8d9d507SStanislav Mekhanoshin unsigned Imm, 205a8d9d507SStanislav Mekhanoshin uint64_t Addr, 206a8d9d507SStanislav Mekhanoshin const void *Decoder) { 207a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 208a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm | 512)); 209a8d9d507SStanislav Mekhanoshin } 210a8d9d507SStanislav Mekhanoshin 21150d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst, 21250d7f464SStanislav Mekhanoshin unsigned Imm, 21350d7f464SStanislav Mekhanoshin uint64_t Addr, 21450d7f464SStanislav Mekhanoshin const void *Decoder) { 21550d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 21650d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512)); 21750d7f464SStanislav Mekhanoshin } 21850d7f464SStanislav Mekhanoshin 21950d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst, 22050d7f464SStanislav Mekhanoshin unsigned Imm, 22150d7f464SStanislav Mekhanoshin uint64_t Addr, 22250d7f464SStanislav Mekhanoshin const void *Decoder) { 22350d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 22450d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512)); 22550d7f464SStanislav Mekhanoshin } 22650d7f464SStanislav Mekhanoshin 227a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_64(MCInst &Inst, 228a8d9d507SStanislav Mekhanoshin unsigned Imm, 229a8d9d507SStanislav Mekhanoshin uint64_t Addr, 230a8d9d507SStanislav Mekhanoshin const void *Decoder) { 231a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 232a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW64, Imm)); 233a8d9d507SStanislav Mekhanoshin } 234a8d9d507SStanislav Mekhanoshin 235a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_128(MCInst &Inst, 236a8d9d507SStanislav Mekhanoshin unsigned Imm, 237a8d9d507SStanislav Mekhanoshin uint64_t Addr, 238a8d9d507SStanislav Mekhanoshin const void *Decoder) { 239a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 240a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm)); 241a8d9d507SStanislav Mekhanoshin } 242a8d9d507SStanislav Mekhanoshin 243a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_256(MCInst &Inst, 244a8d9d507SStanislav Mekhanoshin unsigned Imm, 245a8d9d507SStanislav Mekhanoshin uint64_t Addr, 246a8d9d507SStanislav Mekhanoshin const void *Decoder) { 247a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 248a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW256, Imm)); 249a8d9d507SStanislav Mekhanoshin } 250a8d9d507SStanislav Mekhanoshin 251a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_512(MCInst &Inst, 252a8d9d507SStanislav Mekhanoshin unsigned Imm, 253a8d9d507SStanislav Mekhanoshin uint64_t Addr, 254a8d9d507SStanislav Mekhanoshin const void *Decoder) { 255a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 256a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm)); 257a8d9d507SStanislav Mekhanoshin } 258a8d9d507SStanislav Mekhanoshin 259a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_VReg_1024(MCInst &Inst, 260a8d9d507SStanislav Mekhanoshin unsigned Imm, 261a8d9d507SStanislav Mekhanoshin uint64_t Addr, 262a8d9d507SStanislav Mekhanoshin const void *Decoder) { 263a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 264a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm)); 265a8d9d507SStanislav Mekhanoshin } 266a8d9d507SStanislav Mekhanoshin 267a8d9d507SStanislav Mekhanoshin static bool IsAGPROperand(const MCInst &Inst, int OpIdx, 268a8d9d507SStanislav Mekhanoshin const MCRegisterInfo *MRI) { 269a8d9d507SStanislav Mekhanoshin if (OpIdx < 0) 270a8d9d507SStanislav Mekhanoshin return false; 271a8d9d507SStanislav Mekhanoshin 272a8d9d507SStanislav Mekhanoshin const MCOperand &Op = Inst.getOperand(OpIdx); 273a8d9d507SStanislav Mekhanoshin if (!Op.isReg()) 274a8d9d507SStanislav Mekhanoshin return false; 275a8d9d507SStanislav Mekhanoshin 276a8d9d507SStanislav Mekhanoshin unsigned Sub = MRI->getSubReg(Op.getReg(), AMDGPU::sub0); 277a8d9d507SStanislav Mekhanoshin auto Reg = Sub ? Sub : Op.getReg(); 278a8d9d507SStanislav Mekhanoshin return Reg >= AMDGPU::AGPR0 && Reg <= AMDGPU::AGPR255; 279a8d9d507SStanislav Mekhanoshin } 280a8d9d507SStanislav Mekhanoshin 281a8d9d507SStanislav Mekhanoshin static DecodeStatus decodeOperand_AVLdSt_Any(MCInst &Inst, 282a8d9d507SStanislav Mekhanoshin unsigned Imm, 283a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OpWidthTy Opw, 284a8d9d507SStanislav Mekhanoshin const void *Decoder) { 285a8d9d507SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 286a8d9d507SStanislav Mekhanoshin if (!DAsm->isGFX90A()) { 287a8d9d507SStanislav Mekhanoshin Imm &= 511; 288a8d9d507SStanislav Mekhanoshin } else { 289a8d9d507SStanislav Mekhanoshin // If atomic has both vdata and vdst their register classes are tied. 290a8d9d507SStanislav Mekhanoshin // The bit is decoded along with the vdst, first operand. We need to 291a8d9d507SStanislav Mekhanoshin // change register class to AGPR if vdst was AGPR. 292a8d9d507SStanislav Mekhanoshin // If a DS instruction has both data0 and data1 their register classes 293a8d9d507SStanislav Mekhanoshin // are also tied. 294a8d9d507SStanislav Mekhanoshin unsigned Opc = Inst.getOpcode(); 295a8d9d507SStanislav Mekhanoshin uint64_t TSFlags = DAsm->getMCII()->get(Opc).TSFlags; 296a8d9d507SStanislav Mekhanoshin uint16_t DataNameIdx = (TSFlags & SIInstrFlags::DS) ? AMDGPU::OpName::data0 297a8d9d507SStanislav Mekhanoshin : AMDGPU::OpName::vdata; 298a8d9d507SStanislav Mekhanoshin const MCRegisterInfo *MRI = DAsm->getContext().getRegisterInfo(); 299a8d9d507SStanislav Mekhanoshin int DataIdx = AMDGPU::getNamedOperandIdx(Opc, DataNameIdx); 300a8d9d507SStanislav Mekhanoshin if ((int)Inst.getNumOperands() == DataIdx) { 301a8d9d507SStanislav Mekhanoshin int DstIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst); 302a8d9d507SStanislav Mekhanoshin if (IsAGPROperand(Inst, DstIdx, MRI)) 303a8d9d507SStanislav Mekhanoshin Imm |= 512; 304a8d9d507SStanislav Mekhanoshin } 305a8d9d507SStanislav Mekhanoshin 306a8d9d507SStanislav Mekhanoshin if (TSFlags & SIInstrFlags::DS) { 307a8d9d507SStanislav Mekhanoshin int Data2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data1); 308a8d9d507SStanislav Mekhanoshin if ((int)Inst.getNumOperands() == Data2Idx && 309a8d9d507SStanislav Mekhanoshin IsAGPROperand(Inst, DataIdx, MRI)) 310a8d9d507SStanislav Mekhanoshin Imm |= 512; 311a8d9d507SStanislav Mekhanoshin } 312a8d9d507SStanislav Mekhanoshin } 313a8d9d507SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(Opw, Imm | 256)); 314a8d9d507SStanislav Mekhanoshin } 315a8d9d507SStanislav Mekhanoshin 316a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_32RegisterClass(MCInst &Inst, 317a8d9d507SStanislav Mekhanoshin unsigned Imm, 318a8d9d507SStanislav Mekhanoshin uint64_t Addr, 319a8d9d507SStanislav Mekhanoshin const void *Decoder) { 320a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 321a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW32, Decoder); 322a8d9d507SStanislav Mekhanoshin } 323a8d9d507SStanislav Mekhanoshin 324a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_64RegisterClass(MCInst &Inst, 325a8d9d507SStanislav Mekhanoshin unsigned Imm, 326a8d9d507SStanislav Mekhanoshin uint64_t Addr, 327a8d9d507SStanislav Mekhanoshin const void *Decoder) { 328a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 329a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW64, Decoder); 330a8d9d507SStanislav Mekhanoshin } 331a8d9d507SStanislav Mekhanoshin 332a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_96RegisterClass(MCInst &Inst, 333a8d9d507SStanislav Mekhanoshin unsigned Imm, 334a8d9d507SStanislav Mekhanoshin uint64_t Addr, 335a8d9d507SStanislav Mekhanoshin const void *Decoder) { 336a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 337a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW96, Decoder); 338a8d9d507SStanislav Mekhanoshin } 339a8d9d507SStanislav Mekhanoshin 340a8d9d507SStanislav Mekhanoshin static DecodeStatus DecodeAVLdSt_128RegisterClass(MCInst &Inst, 341a8d9d507SStanislav Mekhanoshin unsigned Imm, 342a8d9d507SStanislav Mekhanoshin uint64_t Addr, 343a8d9d507SStanislav Mekhanoshin const void *Decoder) { 344a8d9d507SStanislav Mekhanoshin return decodeOperand_AVLdSt_Any(Inst, Imm, 345a8d9d507SStanislav Mekhanoshin AMDGPUDisassembler::OPW128, Decoder); 346a8d9d507SStanislav Mekhanoshin } 347a8d9d507SStanislav Mekhanoshin 3489e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst, 3499e77d0c6SStanislav Mekhanoshin unsigned Imm, 3509e77d0c6SStanislav Mekhanoshin uint64_t Addr, 3519e77d0c6SStanislav Mekhanoshin const void *Decoder) { 3529e77d0c6SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 3539e77d0c6SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm)); 3549e77d0c6SStanislav Mekhanoshin } 3559e77d0c6SStanislav Mekhanoshin 35650d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst, 35750d7f464SStanislav Mekhanoshin unsigned Imm, 35850d7f464SStanislav Mekhanoshin uint64_t Addr, 35950d7f464SStanislav Mekhanoshin const void *Decoder) { 36050d7f464SStanislav Mekhanoshin auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 36150d7f464SStanislav Mekhanoshin return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm)); 36250d7f464SStanislav Mekhanoshin } 36350d7f464SStanislav Mekhanoshin 364549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 365549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 366363f47a2SSam Kolton 367549c89d2SSam Kolton DECODE_SDWA(Src32) 368549c89d2SSam Kolton DECODE_SDWA(Src16) 369549c89d2SSam Kolton DECODE_SDWA(VopcDst) 370363f47a2SSam Kolton 371e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 372e1818af8STom Stellard 373e1818af8STom Stellard //===----------------------------------------------------------------------===// 374e1818af8STom Stellard // 375e1818af8STom Stellard //===----------------------------------------------------------------------===// 376e1818af8STom Stellard 3771048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 3781048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 3791048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 3801048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 381ac106addSNikolay Haustov return Res; 382ac106addSNikolay Haustov } 383ac106addSNikolay Haustov 384ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 385ac106addSNikolay Haustov MCInst &MI, 386ac106addSNikolay Haustov uint64_t Inst, 387ac106addSNikolay Haustov uint64_t Address) const { 388ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 389ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 390ac106addSNikolay Haustov MCInst TmpInst; 391ce941c9cSDmitry Preobrazhensky HasLiteral = false; 392ac106addSNikolay Haustov const auto SavedBytes = Bytes; 393ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 394ac106addSNikolay Haustov MI = TmpInst; 395ac106addSNikolay Haustov return MCDisassembler::Success; 396ac106addSNikolay Haustov } 397ac106addSNikolay Haustov Bytes = SavedBytes; 398ac106addSNikolay Haustov return MCDisassembler::Fail; 399ac106addSNikolay Haustov } 400ac106addSNikolay Haustov 401245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) { 402245b5ba3SStanislav Mekhanoshin using namespace llvm::AMDGPU::DPP; 403245b5ba3SStanislav Mekhanoshin int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi); 404245b5ba3SStanislav Mekhanoshin assert(FiIdx != -1); 405245b5ba3SStanislav Mekhanoshin if ((unsigned)FiIdx >= MI.getNumOperands()) 406245b5ba3SStanislav Mekhanoshin return false; 407245b5ba3SStanislav Mekhanoshin unsigned Fi = MI.getOperand(FiIdx).getImm(); 408245b5ba3SStanislav Mekhanoshin return Fi == DPP8_FI_0 || Fi == DPP8_FI_1; 409245b5ba3SStanislav Mekhanoshin } 410245b5ba3SStanislav Mekhanoshin 411e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 412ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 413e1818af8STom Stellard uint64_t Address, 414e1818af8STom Stellard raw_ostream &CS) const { 415e1818af8STom Stellard CommentStream = &CS; 416549c89d2SSam Kolton bool IsSDWA = false; 417e1818af8STom Stellard 418ca64ef20SMatt Arsenault unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); 419ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 420161a158eSNikolay Haustov 421ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 422ac106addSNikolay Haustov do { 423824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 424ac106addSNikolay Haustov // but it is unknown yet, so try all we can 4251048fb18SSam Kolton 426c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 427c9bdcb75SSam Kolton // encodings 4281048fb18SSam Kolton if (Bytes.size() >= 8) { 4291048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 430245b5ba3SStanislav Mekhanoshin 4319ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 4329ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B64, MI, QW, Address); 4339ee272f1SStanislav Mekhanoshin if (Res) { 4349ee272f1SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dpp8) 4359ee272f1SStanislav Mekhanoshin == -1) 4369ee272f1SStanislav Mekhanoshin break; 4379ee272f1SStanislav Mekhanoshin if (convertDPP8Inst(MI) == MCDisassembler::Success) 4389ee272f1SStanislav Mekhanoshin break; 4399ee272f1SStanislav Mekhanoshin MI = MCInst(); // clear 4409ee272f1SStanislav Mekhanoshin } 4419ee272f1SStanislav Mekhanoshin } 4429ee272f1SStanislav Mekhanoshin 443245b5ba3SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address); 444245b5ba3SStanislav Mekhanoshin if (Res && convertDPP8Inst(MI) == MCDisassembler::Success) 445245b5ba3SStanislav Mekhanoshin break; 446245b5ba3SStanislav Mekhanoshin 447245b5ba3SStanislav Mekhanoshin MI = MCInst(); // clear 448245b5ba3SStanislav Mekhanoshin 4491048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 4501048fb18SSam Kolton if (Res) break; 451c9bdcb75SSam Kolton 452c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 453549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 454363f47a2SSam Kolton 455363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 456549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 4570905870fSChangpeng Fang 4588f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); 4598f3da70eSStanislav Mekhanoshin if (Res) { IsSDWA = true; break; } 4608f3da70eSStanislav Mekhanoshin 4610905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 4620905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 4630084adc5SMatt Arsenault if (Res) 4640084adc5SMatt Arsenault break; 4650084adc5SMatt Arsenault } 4660084adc5SMatt Arsenault 4670084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 4680084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 4690084adc5SMatt Arsenault // table first so we print the correct name. 4700084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 4710084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 4720084adc5SMatt Arsenault if (Res) 4730084adc5SMatt Arsenault break; 4740905870fSChangpeng Fang } 4751048fb18SSam Kolton } 4761048fb18SSam Kolton 4771048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 4781048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 4791048fb18SSam Kolton 4801048fb18SSam Kolton // Try decode 32-bit instruction 481ac106addSNikolay Haustov if (Bytes.size() < 4) break; 4821048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 4835182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); 484ac106addSNikolay Haustov if (Res) break; 485e1818af8STom Stellard 486ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 487ac106addSNikolay Haustov if (Res) break; 488ac106addSNikolay Haustov 489a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 490a0342dc9SDmitry Preobrazhensky if (Res) break; 491a0342dc9SDmitry Preobrazhensky 492a8d9d507SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) { 493a8d9d507SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX90A32, MI, DW, Address); 494a8d9d507SStanislav Mekhanoshin if (Res) 495a8d9d507SStanislav Mekhanoshin break; 496a8d9d507SStanislav Mekhanoshin } 497a8d9d507SStanislav Mekhanoshin 4989ee272f1SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10_BEncoding]) { 4999ee272f1SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX10_B32, MI, DW, Address); 5009ee272f1SStanislav Mekhanoshin if (Res) break; 5019ee272f1SStanislav Mekhanoshin } 5029ee272f1SStanislav Mekhanoshin 5038f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); 5048f3da70eSStanislav Mekhanoshin if (Res) break; 5058f3da70eSStanislav Mekhanoshin 506ac106addSNikolay Haustov if (Bytes.size() < 4) break; 5071048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 508a8d9d507SStanislav Mekhanoshin 509a8d9d507SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]) { 510a8d9d507SStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX90A64, MI, QW, Address); 511a8d9d507SStanislav Mekhanoshin if (Res) 512a8d9d507SStanislav Mekhanoshin break; 513a8d9d507SStanislav Mekhanoshin } 514a8d9d507SStanislav Mekhanoshin 5155182302aSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); 516ac106addSNikolay Haustov if (Res) break; 517ac106addSNikolay Haustov 518ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 5191e32550dSDmitry Preobrazhensky if (Res) break; 5201e32550dSDmitry Preobrazhensky 5211e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 5228f3da70eSStanislav Mekhanoshin if (Res) break; 5238f3da70eSStanislav Mekhanoshin 5248f3da70eSStanislav Mekhanoshin Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); 525ac106addSNikolay Haustov } while (false); 526ac106addSNikolay Haustov 527678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 5288f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || 5298f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || 5307238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 || 5317238faa4SJay Foad MI.getOpcode() == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 || 532603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 533a8d9d507SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F64_e64_gfx90a || 5348f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || 5358f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || 536edc37bacSJay Foad MI.getOpcode() == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 || 5378f3da70eSStanislav Mekhanoshin MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { 538678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 539549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 540678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 541678e111eSMatt Arsenault } 542678e111eSMatt Arsenault 543f738aee0SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 544*3bffb1cdSStanislav Mekhanoshin (SIInstrFlags::MUBUF | SIInstrFlags::FLAT | SIInstrFlags::SMRD))) { 545*3bffb1cdSStanislav Mekhanoshin int CPolPos = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 546*3bffb1cdSStanislav Mekhanoshin AMDGPU::OpName::cpol); 547*3bffb1cdSStanislav Mekhanoshin if (CPolPos != -1) { 548*3bffb1cdSStanislav Mekhanoshin unsigned CPol = 549*3bffb1cdSStanislav Mekhanoshin (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::IsAtomicRet) ? 550*3bffb1cdSStanislav Mekhanoshin AMDGPU::CPol::GLC : 0; 551*3bffb1cdSStanislav Mekhanoshin if (MI.getNumOperands() <= (unsigned)CPolPos) { 552*3bffb1cdSStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(CPol), 553*3bffb1cdSStanislav Mekhanoshin AMDGPU::OpName::cpol); 554*3bffb1cdSStanislav Mekhanoshin } else if (CPol) { 555*3bffb1cdSStanislav Mekhanoshin MI.getOperand(CPolPos).setImm(MI.getOperand(CPolPos).getImm() | CPol); 556*3bffb1cdSStanislav Mekhanoshin } 557*3bffb1cdSStanislav Mekhanoshin } 558f738aee0SStanislav Mekhanoshin } 559f738aee0SStanislav Mekhanoshin 560a8d9d507SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 561a8d9d507SStanislav Mekhanoshin (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF)) && 562a8d9d507SStanislav Mekhanoshin (STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts])) { 563a8d9d507SStanislav Mekhanoshin // GFX90A lost TFE, its place is occupied by ACC. 564a8d9d507SStanislav Mekhanoshin int TFEOpIdx = 565a8d9d507SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::tfe); 566a8d9d507SStanislav Mekhanoshin if (TFEOpIdx != -1) { 567a8d9d507SStanislav Mekhanoshin auto TFEIter = MI.begin(); 568a8d9d507SStanislav Mekhanoshin std::advance(TFEIter, TFEOpIdx); 569a8d9d507SStanislav Mekhanoshin MI.insert(TFEIter, MCOperand::createImm(0)); 570a8d9d507SStanislav Mekhanoshin } 571a8d9d507SStanislav Mekhanoshin } 572a8d9d507SStanislav Mekhanoshin 573a8d9d507SStanislav Mekhanoshin if (Res && (MCII->get(MI.getOpcode()).TSFlags & 574a8d9d507SStanislav Mekhanoshin (SIInstrFlags::MTBUF | SIInstrFlags::MUBUF))) { 575a8d9d507SStanislav Mekhanoshin int SWZOpIdx = 576a8d9d507SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::swz); 577a8d9d507SStanislav Mekhanoshin if (SWZOpIdx != -1) { 578a8d9d507SStanislav Mekhanoshin auto SWZIter = MI.begin(); 579a8d9d507SStanislav Mekhanoshin std::advance(SWZIter, SWZOpIdx); 580a8d9d507SStanislav Mekhanoshin MI.insert(SWZIter, MCOperand::createImm(0)); 581a8d9d507SStanislav Mekhanoshin } 582a8d9d507SStanislav Mekhanoshin } 583a8d9d507SStanislav Mekhanoshin 584cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 585692560dcSStanislav Mekhanoshin int VAddr0Idx = 586692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 587692560dcSStanislav Mekhanoshin int RsrcIdx = 588692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 589692560dcSStanislav Mekhanoshin unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; 590692560dcSStanislav Mekhanoshin if (VAddr0Idx >= 0 && NSAArgs > 0) { 591692560dcSStanislav Mekhanoshin unsigned NSAWords = (NSAArgs + 3) / 4; 592692560dcSStanislav Mekhanoshin if (Bytes.size() < 4 * NSAWords) { 593692560dcSStanislav Mekhanoshin Res = MCDisassembler::Fail; 594692560dcSStanislav Mekhanoshin } else { 595692560dcSStanislav Mekhanoshin for (unsigned i = 0; i < NSAArgs; ++i) { 596692560dcSStanislav Mekhanoshin MI.insert(MI.begin() + VAddr0Idx + 1 + i, 597692560dcSStanislav Mekhanoshin decodeOperand_VGPR_32(Bytes[i])); 598692560dcSStanislav Mekhanoshin } 599692560dcSStanislav Mekhanoshin Bytes = Bytes.slice(4 * NSAWords); 600692560dcSStanislav Mekhanoshin } 601692560dcSStanislav Mekhanoshin } 602692560dcSStanislav Mekhanoshin 603692560dcSStanislav Mekhanoshin if (Res) 604cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 605cad7fa85SMatt Arsenault } 606cad7fa85SMatt Arsenault 607549c89d2SSam Kolton if (Res && IsSDWA) 608549c89d2SSam Kolton Res = convertSDWAInst(MI); 609549c89d2SSam Kolton 6108f3da70eSStanislav Mekhanoshin int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6118f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 6128f3da70eSStanislav Mekhanoshin if (VDstIn_Idx != -1) { 6138f3da70eSStanislav Mekhanoshin int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, 6148f3da70eSStanislav Mekhanoshin MCOI::OperandConstraint::TIED_TO); 6158f3da70eSStanislav Mekhanoshin if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || 6168f3da70eSStanislav Mekhanoshin !MI.getOperand(VDstIn_Idx).isReg() || 6178f3da70eSStanislav Mekhanoshin MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { 6188f3da70eSStanislav Mekhanoshin if (MI.getNumOperands() > (unsigned)VDstIn_Idx) 6198f3da70eSStanislav Mekhanoshin MI.erase(&MI.getOperand(VDstIn_Idx)); 6208f3da70eSStanislav Mekhanoshin insertNamedMCOperand(MI, 6218f3da70eSStanislav Mekhanoshin MCOperand::createReg(MI.getOperand(Tied).getReg()), 6228f3da70eSStanislav Mekhanoshin AMDGPU::OpName::vdst_in); 6238f3da70eSStanislav Mekhanoshin } 6248f3da70eSStanislav Mekhanoshin } 6258f3da70eSStanislav Mekhanoshin 6267116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 6277116e896STim Corringham // (unless there are fewer bytes left) 6287116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 6297116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 630ac106addSNikolay Haustov return Res; 631161a158eSNikolay Haustov } 632e1818af8STom Stellard 633549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 6348f3da70eSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 6358f3da70eSStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 636549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 637549c89d2SSam Kolton // VOPC - insert clamp 638549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 639549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 640549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 641549c89d2SSam Kolton if (SDst != -1) { 642549c89d2SSam Kolton // VOPC - insert VCC register as sdst 643ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 644549c89d2SSam Kolton AMDGPU::OpName::sdst); 645549c89d2SSam Kolton } else { 646549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 647549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 648549c89d2SSam Kolton } 649549c89d2SSam Kolton } 650549c89d2SSam Kolton return MCDisassembler::Success; 651549c89d2SSam Kolton } 652549c89d2SSam Kolton 653245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const { 654245b5ba3SStanislav Mekhanoshin unsigned Opc = MI.getOpcode(); 655245b5ba3SStanislav Mekhanoshin unsigned DescNumOps = MCII->get(Opc).getNumOperands(); 656245b5ba3SStanislav Mekhanoshin 657245b5ba3SStanislav Mekhanoshin // Insert dummy unused src modifiers. 658245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 659245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1) 660245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 661245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src0_modifiers); 662245b5ba3SStanislav Mekhanoshin 663245b5ba3SStanislav Mekhanoshin if (MI.getNumOperands() < DescNumOps && 664245b5ba3SStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1) 665245b5ba3SStanislav Mekhanoshin insertNamedMCOperand(MI, MCOperand::createImm(0), 666245b5ba3SStanislav Mekhanoshin AMDGPU::OpName::src1_modifiers); 667245b5ba3SStanislav Mekhanoshin 668245b5ba3SStanislav Mekhanoshin return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail; 669245b5ba3SStanislav Mekhanoshin } 670245b5ba3SStanislav Mekhanoshin 671692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about 672692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it 673692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so. 674cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 675da4a7c01SDmitry Preobrazhensky 6760b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6770b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 6780b4eb1eaSDmitry Preobrazhensky 679cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 680cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 681692560dcSStanislav Mekhanoshin int VAddr0Idx = 682692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); 683cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 684cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 6850b4eb1eaSDmitry Preobrazhensky 6860a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 6870a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 688f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 689f2674319SNicolai Haehnle AMDGPU::OpName::d16); 6900a1ff464SDmitry Preobrazhensky 6910b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 69291f503c3SStanislav Mekhanoshin if (DMaskIdx == -1 || TFEIdx == -1) {// intersect_ray 69391f503c3SStanislav Mekhanoshin if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::a16) > -1) { 69491f503c3SStanislav Mekhanoshin assert(MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_sa || 69591f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH_INTERSECT_RAY_a16_nsa || 69691f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_sa || 69791f503c3SStanislav Mekhanoshin MI.getOpcode() == AMDGPU::IMAGE_BVH64_INTERSECT_RAY_a16_nsa); 69891f503c3SStanislav Mekhanoshin addOperand(MI, MCOperand::createImm(1)); 69991f503c3SStanislav Mekhanoshin } 70091f503c3SStanislav Mekhanoshin return MCDisassembler::Success; 70191f503c3SStanislav Mekhanoshin } 7020b4eb1eaSDmitry Preobrazhensky 703692560dcSStanislav Mekhanoshin const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); 704da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 705f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 7060b4eb1eaSDmitry Preobrazhensky 707692560dcSStanislav Mekhanoshin bool IsNSA = false; 708692560dcSStanislav Mekhanoshin unsigned AddrSize = Info->VAddrDwords; 709cad7fa85SMatt Arsenault 710692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 711692560dcSStanislav Mekhanoshin unsigned DimIdx = 712692560dcSStanislav Mekhanoshin AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); 713692560dcSStanislav Mekhanoshin const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 714692560dcSStanislav Mekhanoshin AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 715692560dcSStanislav Mekhanoshin const AMDGPU::MIMGDimInfo *Dim = 716692560dcSStanislav Mekhanoshin AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); 717692560dcSStanislav Mekhanoshin 718692560dcSStanislav Mekhanoshin AddrSize = BaseOpcode->NumExtraArgs + 719692560dcSStanislav Mekhanoshin (BaseOpcode->Gradients ? Dim->NumGradients : 0) + 720692560dcSStanislav Mekhanoshin (BaseOpcode->Coordinates ? Dim->NumCoords : 0) + 721692560dcSStanislav Mekhanoshin (BaseOpcode->LodOrClampOrMip ? 1 : 0); 722692560dcSStanislav Mekhanoshin IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; 723692560dcSStanislav Mekhanoshin if (!IsNSA) { 724692560dcSStanislav Mekhanoshin if (AddrSize > 8) 725692560dcSStanislav Mekhanoshin AddrSize = 16; 726692560dcSStanislav Mekhanoshin else if (AddrSize > 4) 727692560dcSStanislav Mekhanoshin AddrSize = 8; 728692560dcSStanislav Mekhanoshin } else { 729692560dcSStanislav Mekhanoshin if (AddrSize > Info->VAddrDwords) { 730692560dcSStanislav Mekhanoshin // The NSA encoding does not contain enough operands for the combination 731692560dcSStanislav Mekhanoshin // of base opcode / dimension. Should this be an error? 7320a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 733692560dcSStanislav Mekhanoshin } 734692560dcSStanislav Mekhanoshin } 735692560dcSStanislav Mekhanoshin } 736692560dcSStanislav Mekhanoshin 737692560dcSStanislav Mekhanoshin unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 738692560dcSStanislav Mekhanoshin unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); 7390a1ff464SDmitry Preobrazhensky 740f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 7410a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 7420a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 7430a1ff464SDmitry Preobrazhensky } 7440a1ff464SDmitry Preobrazhensky 745a8d9d507SStanislav Mekhanoshin if (TFEIdx != -1 && MI.getOperand(TFEIdx).getImm()) 7464ab704d6SPetar Avramovic DstSize += 1; 747cad7fa85SMatt Arsenault 748692560dcSStanislav Mekhanoshin if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) 749f2674319SNicolai Haehnle return MCDisassembler::Success; 750692560dcSStanislav Mekhanoshin 751692560dcSStanislav Mekhanoshin int NewOpcode = 752692560dcSStanislav Mekhanoshin AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); 7530ab200b6SNicolai Haehnle if (NewOpcode == -1) 7540ab200b6SNicolai Haehnle return MCDisassembler::Success; 7550b4eb1eaSDmitry Preobrazhensky 756692560dcSStanislav Mekhanoshin // Widen the register to the correct number of enabled channels. 757692560dcSStanislav Mekhanoshin unsigned NewVdata = AMDGPU::NoRegister; 758692560dcSStanislav Mekhanoshin if (DstSize != Info->VDataDwords) { 759692560dcSStanislav Mekhanoshin auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 760cad7fa85SMatt Arsenault 7610b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 762cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 7630b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 7640b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 7650b4eb1eaSDmitry Preobrazhensky 766692560dcSStanislav Mekhanoshin NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 767692560dcSStanislav Mekhanoshin &MRI.getRegClass(DataRCID)); 768cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 769cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 770cad7fa85SMatt Arsenault // components exceeds the register count. 771cad7fa85SMatt Arsenault return MCDisassembler::Success; 772cad7fa85SMatt Arsenault } 773692560dcSStanislav Mekhanoshin } 774692560dcSStanislav Mekhanoshin 775692560dcSStanislav Mekhanoshin unsigned NewVAddr0 = AMDGPU::NoRegister; 776692560dcSStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && 777692560dcSStanislav Mekhanoshin AddrSize != Info->VAddrDwords) { 778692560dcSStanislav Mekhanoshin unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); 779692560dcSStanislav Mekhanoshin unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); 780692560dcSStanislav Mekhanoshin VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; 781692560dcSStanislav Mekhanoshin 782692560dcSStanislav Mekhanoshin auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; 783692560dcSStanislav Mekhanoshin NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, 784692560dcSStanislav Mekhanoshin &MRI.getRegClass(AddrRCID)); 785692560dcSStanislav Mekhanoshin if (NewVAddr0 == AMDGPU::NoRegister) 786692560dcSStanislav Mekhanoshin return MCDisassembler::Success; 787692560dcSStanislav Mekhanoshin } 788cad7fa85SMatt Arsenault 789cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 790692560dcSStanislav Mekhanoshin 791692560dcSStanislav Mekhanoshin if (NewVdata != AMDGPU::NoRegister) { 792cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 7930b4eb1eaSDmitry Preobrazhensky 794da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 7950b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 7960b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 7970b4eb1eaSDmitry Preobrazhensky } 798692560dcSStanislav Mekhanoshin } 799692560dcSStanislav Mekhanoshin 800692560dcSStanislav Mekhanoshin if (NewVAddr0 != AMDGPU::NoRegister) { 801692560dcSStanislav Mekhanoshin MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); 802692560dcSStanislav Mekhanoshin } else if (IsNSA) { 803692560dcSStanislav Mekhanoshin assert(AddrSize <= Info->VAddrDwords); 804692560dcSStanislav Mekhanoshin MI.erase(MI.begin() + VAddr0Idx + AddrSize, 805692560dcSStanislav Mekhanoshin MI.begin() + VAddr0Idx + Info->VAddrDwords); 806692560dcSStanislav Mekhanoshin } 8070b4eb1eaSDmitry Preobrazhensky 808cad7fa85SMatt Arsenault return MCDisassembler::Success; 809cad7fa85SMatt Arsenault } 810cad7fa85SMatt Arsenault 811ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 812ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 813ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 814e1818af8STom Stellard } 815e1818af8STom Stellard 816ac106addSNikolay Haustov inline 817ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 818ac106addSNikolay Haustov const Twine& ErrMsg) const { 819ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 820ac106addSNikolay Haustov 821ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 822ac106addSNikolay Haustov // return MCOperand::createError(V); 823ac106addSNikolay Haustov return MCOperand(); 824ac106addSNikolay Haustov } 825ac106addSNikolay Haustov 826ac106addSNikolay Haustov inline 827ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 828ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 829ac106addSNikolay Haustov } 830ac106addSNikolay Haustov 831ac106addSNikolay Haustov inline 832ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 833ac106addSNikolay Haustov unsigned Val) const { 834ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 835ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 836ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 837ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 838ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 839ac106addSNikolay Haustov } 840ac106addSNikolay Haustov 841ac106addSNikolay Haustov inline 842ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 843ac106addSNikolay Haustov unsigned Val) const { 844ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 845ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 846ac106addSNikolay Haustov int shift = 0; 847ac106addSNikolay Haustov switch (SRegClassID) { 848ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 849212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 850212a251cSArtem Tamazov break; 851ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 852212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 853212a251cSArtem Tamazov shift = 1; 854212a251cSArtem Tamazov break; 855212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 856212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 857ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 858ac106addSNikolay Haustov // this bundle? 85927134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 86027134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 861ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 862ac106addSNikolay Haustov // this bundle? 86327134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 86427134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 865212a251cSArtem Tamazov shift = 2; 866212a251cSArtem Tamazov break; 867ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 868ac106addSNikolay Haustov // this bundle? 869212a251cSArtem Tamazov default: 87092b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 871ac106addSNikolay Haustov } 87292b355b1SMatt Arsenault 87392b355b1SMatt Arsenault if (Val % (1 << shift)) { 874ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 875ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 87692b355b1SMatt Arsenault } 87792b355b1SMatt Arsenault 878ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 879ac106addSNikolay Haustov } 880ac106addSNikolay Haustov 881ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 882212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 883ac106addSNikolay Haustov } 884ac106addSNikolay Haustov 885ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 886212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 887ac106addSNikolay Haustov } 888ac106addSNikolay Haustov 88930fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 89030fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 89130fc5239SDmitry Preobrazhensky } 89230fc5239SDmitry Preobrazhensky 8934bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 8944bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 8954bd72361SMatt Arsenault } 8964bd72361SMatt Arsenault 8979be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 8989be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 8999be7b0d4SMatt Arsenault } 9009be7b0d4SMatt Arsenault 901a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VSrcV232(unsigned Val) const { 902a8d9d507SStanislav Mekhanoshin return decodeSrcOp(OPWV232, Val); 903a8d9d507SStanislav Mekhanoshin } 904a8d9d507SStanislav Mekhanoshin 905ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 906cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 907cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 908cb540bc0SMatt Arsenault // high bit. 909cb540bc0SMatt Arsenault Val &= 255; 910cb540bc0SMatt Arsenault 911ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 912ac106addSNikolay Haustov } 913ac106addSNikolay Haustov 9146023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { 9156023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 9166023d599SDmitry Preobrazhensky } 9176023d599SDmitry Preobrazhensky 9189e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const { 9199e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255); 9209e77d0c6SStanislav Mekhanoshin } 9219e77d0c6SStanislav Mekhanoshin 922a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_64(unsigned Val) const { 923a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_64RegClassID, Val & 255); 924a8d9d507SStanislav Mekhanoshin } 925a8d9d507SStanislav Mekhanoshin 9269e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const { 9279e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255); 9289e77d0c6SStanislav Mekhanoshin } 9299e77d0c6SStanislav Mekhanoshin 930a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_256(unsigned Val) const { 931a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_256RegClassID, Val & 255); 932a8d9d507SStanislav Mekhanoshin } 933a8d9d507SStanislav Mekhanoshin 9349e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const { 9359e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255); 9369e77d0c6SStanislav Mekhanoshin } 9379e77d0c6SStanislav Mekhanoshin 9389e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const { 9399e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255); 9409e77d0c6SStanislav Mekhanoshin } 9419e77d0c6SStanislav Mekhanoshin 9429e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const { 9439e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW32, Val); 9449e77d0c6SStanislav Mekhanoshin } 9459e77d0c6SStanislav Mekhanoshin 9469e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const { 9479e77d0c6SStanislav Mekhanoshin return decodeSrcOp(OPW64, Val); 9489e77d0c6SStanislav Mekhanoshin } 9499e77d0c6SStanislav Mekhanoshin 950ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 951ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 952ac106addSNikolay Haustov } 953ac106addSNikolay Haustov 954ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 955ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 956ac106addSNikolay Haustov } 957ac106addSNikolay Haustov 958ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 959ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 960ac106addSNikolay Haustov } 961ac106addSNikolay Haustov 9629e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const { 9639e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_256RegClassID, Val); 9649e77d0c6SStanislav Mekhanoshin } 9659e77d0c6SStanislav Mekhanoshin 9669e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const { 9679e77d0c6SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_512RegClassID, Val); 9689e77d0c6SStanislav Mekhanoshin } 9699e77d0c6SStanislav Mekhanoshin 970a8d9d507SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_1024(unsigned Val) const { 971a8d9d507SStanislav Mekhanoshin return createRegOperand(AMDGPU::VReg_1024RegClassID, Val); 972a8d9d507SStanislav Mekhanoshin } 973a8d9d507SStanislav Mekhanoshin 974ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 975ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 976ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 977ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 978212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 979ac106addSNikolay Haustov } 980ac106addSNikolay Haustov 981640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 982640c44b8SMatt Arsenault unsigned Val) const { 983640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 98438e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 98538e496b1SArtem Tamazov } 98638e496b1SArtem Tamazov 987ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 988ca7b0a17SMatt Arsenault unsigned Val) const { 989ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 990ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 991ca7b0a17SMatt Arsenault } 992ca7b0a17SMatt Arsenault 9936023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { 9946023d599SDmitry Preobrazhensky // table-gen generated disassembler doesn't care about operand types 9956023d599SDmitry Preobrazhensky // leaving only registry class so SSrc_32 operand turns into SReg_32 9966023d599SDmitry Preobrazhensky // and therefore we accept immediates and literals here as well 9976023d599SDmitry Preobrazhensky return decodeSrcOp(OPW32, Val); 9986023d599SDmitry Preobrazhensky } 9996023d599SDmitry Preobrazhensky 1000ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 1001640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 1002640c44b8SMatt Arsenault } 1003640c44b8SMatt Arsenault 1004640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 1005212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 1006ac106addSNikolay Haustov } 1007ac106addSNikolay Haustov 1008ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 1009212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 1010ac106addSNikolay Haustov } 1011ac106addSNikolay Haustov 1012ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 101327134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 1014ac106addSNikolay Haustov } 1015ac106addSNikolay Haustov 1016ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 101727134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 1018ac106addSNikolay Haustov } 1019ac106addSNikolay Haustov 1020ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 1021ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 1022ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 1023ac106addSNikolay Haustov // ToDo: deal with float/double constants 1024ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 1025ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 1026ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 1027ac106addSNikolay Haustov Twine(Bytes.size())); 1028ce941c9cSDmitry Preobrazhensky } 1029ce941c9cSDmitry Preobrazhensky HasLiteral = true; 1030ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 1031ce941c9cSDmitry Preobrazhensky } 1032ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 1033ac106addSNikolay Haustov } 1034ac106addSNikolay Haustov 1035ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 1036212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1037c8fbf6ffSEugene Zelenko 1038212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 1039212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 1040212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 1041212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 1042212a251cSArtem Tamazov // Cast prevents negative overflow. 1043ac106addSNikolay Haustov } 1044ac106addSNikolay Haustov 10454bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 10464bd72361SMatt Arsenault switch (Imm) { 10474bd72361SMatt Arsenault case 240: 10484bd72361SMatt Arsenault return FloatToBits(0.5f); 10494bd72361SMatt Arsenault case 241: 10504bd72361SMatt Arsenault return FloatToBits(-0.5f); 10514bd72361SMatt Arsenault case 242: 10524bd72361SMatt Arsenault return FloatToBits(1.0f); 10534bd72361SMatt Arsenault case 243: 10544bd72361SMatt Arsenault return FloatToBits(-1.0f); 10554bd72361SMatt Arsenault case 244: 10564bd72361SMatt Arsenault return FloatToBits(2.0f); 10574bd72361SMatt Arsenault case 245: 10584bd72361SMatt Arsenault return FloatToBits(-2.0f); 10594bd72361SMatt Arsenault case 246: 10604bd72361SMatt Arsenault return FloatToBits(4.0f); 10614bd72361SMatt Arsenault case 247: 10624bd72361SMatt Arsenault return FloatToBits(-4.0f); 10634bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 10644bd72361SMatt Arsenault return 0x3e22f983; 10654bd72361SMatt Arsenault default: 10664bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 10674bd72361SMatt Arsenault } 10684bd72361SMatt Arsenault } 10694bd72361SMatt Arsenault 10704bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 10714bd72361SMatt Arsenault switch (Imm) { 10724bd72361SMatt Arsenault case 240: 10734bd72361SMatt Arsenault return DoubleToBits(0.5); 10744bd72361SMatt Arsenault case 241: 10754bd72361SMatt Arsenault return DoubleToBits(-0.5); 10764bd72361SMatt Arsenault case 242: 10774bd72361SMatt Arsenault return DoubleToBits(1.0); 10784bd72361SMatt Arsenault case 243: 10794bd72361SMatt Arsenault return DoubleToBits(-1.0); 10804bd72361SMatt Arsenault case 244: 10814bd72361SMatt Arsenault return DoubleToBits(2.0); 10824bd72361SMatt Arsenault case 245: 10834bd72361SMatt Arsenault return DoubleToBits(-2.0); 10844bd72361SMatt Arsenault case 246: 10854bd72361SMatt Arsenault return DoubleToBits(4.0); 10864bd72361SMatt Arsenault case 247: 10874bd72361SMatt Arsenault return DoubleToBits(-4.0); 10884bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 10894bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 10904bd72361SMatt Arsenault default: 10914bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 10924bd72361SMatt Arsenault } 10934bd72361SMatt Arsenault } 10944bd72361SMatt Arsenault 10954bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 10964bd72361SMatt Arsenault switch (Imm) { 10974bd72361SMatt Arsenault case 240: 10984bd72361SMatt Arsenault return 0x3800; 10994bd72361SMatt Arsenault case 241: 11004bd72361SMatt Arsenault return 0xB800; 11014bd72361SMatt Arsenault case 242: 11024bd72361SMatt Arsenault return 0x3C00; 11034bd72361SMatt Arsenault case 243: 11044bd72361SMatt Arsenault return 0xBC00; 11054bd72361SMatt Arsenault case 244: 11064bd72361SMatt Arsenault return 0x4000; 11074bd72361SMatt Arsenault case 245: 11084bd72361SMatt Arsenault return 0xC000; 11094bd72361SMatt Arsenault case 246: 11104bd72361SMatt Arsenault return 0x4400; 11114bd72361SMatt Arsenault case 247: 11124bd72361SMatt Arsenault return 0xC400; 11134bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 11144bd72361SMatt Arsenault return 0x3118; 11154bd72361SMatt Arsenault default: 11164bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 11174bd72361SMatt Arsenault } 11184bd72361SMatt Arsenault } 11194bd72361SMatt Arsenault 11204bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 1121212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 1122212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 11234bd72361SMatt Arsenault 1124e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 11254bd72361SMatt Arsenault switch (Width) { 11264bd72361SMatt Arsenault case OPW32: 11279e77d0c6SStanislav Mekhanoshin case OPW128: // splat constants 11289e77d0c6SStanislav Mekhanoshin case OPW512: 11299e77d0c6SStanislav Mekhanoshin case OPW1024: 1130a8d9d507SStanislav Mekhanoshin case OPWV232: 11314bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 11324bd72361SMatt Arsenault case OPW64: 1133a8d9d507SStanislav Mekhanoshin case OPW256: 11344bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 11354bd72361SMatt Arsenault case OPW16: 11369be7b0d4SMatt Arsenault case OPWV216: 11374bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 11384bd72361SMatt Arsenault default: 11394bd72361SMatt Arsenault llvm_unreachable("implement me"); 1140e1818af8STom Stellard } 1141e1818af8STom Stellard } 1142e1818af8STom Stellard 1143212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 1144e1818af8STom Stellard using namespace AMDGPU; 1145c8fbf6ffSEugene Zelenko 1146212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1147212a251cSArtem Tamazov switch (Width) { 1148212a251cSArtem Tamazov default: // fall 11494bd72361SMatt Arsenault case OPW32: 11504bd72361SMatt Arsenault case OPW16: 11519be7b0d4SMatt Arsenault case OPWV216: 11524bd72361SMatt Arsenault return VGPR_32RegClassID; 1153a8d9d507SStanislav Mekhanoshin case OPW64: 1154a8d9d507SStanislav Mekhanoshin case OPWV232: return VReg_64RegClassID; 1155a8d9d507SStanislav Mekhanoshin case OPW96: return VReg_96RegClassID; 1156212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 1157a8d9d507SStanislav Mekhanoshin case OPW160: return VReg_160RegClassID; 1158a8d9d507SStanislav Mekhanoshin case OPW256: return VReg_256RegClassID; 1159a8d9d507SStanislav Mekhanoshin case OPW512: return VReg_512RegClassID; 1160a8d9d507SStanislav Mekhanoshin case OPW1024: return VReg_1024RegClassID; 1161212a251cSArtem Tamazov } 1162212a251cSArtem Tamazov } 1163212a251cSArtem Tamazov 11649e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const { 11659e77d0c6SStanislav Mekhanoshin using namespace AMDGPU; 11669e77d0c6SStanislav Mekhanoshin 11679e77d0c6SStanislav Mekhanoshin assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 11689e77d0c6SStanislav Mekhanoshin switch (Width) { 11699e77d0c6SStanislav Mekhanoshin default: // fall 11709e77d0c6SStanislav Mekhanoshin case OPW32: 11719e77d0c6SStanislav Mekhanoshin case OPW16: 11729e77d0c6SStanislav Mekhanoshin case OPWV216: 11739e77d0c6SStanislav Mekhanoshin return AGPR_32RegClassID; 1174a8d9d507SStanislav Mekhanoshin case OPW64: 1175a8d9d507SStanislav Mekhanoshin case OPWV232: return AReg_64RegClassID; 1176a8d9d507SStanislav Mekhanoshin case OPW96: return AReg_96RegClassID; 11779e77d0c6SStanislav Mekhanoshin case OPW128: return AReg_128RegClassID; 1178a8d9d507SStanislav Mekhanoshin case OPW160: return AReg_160RegClassID; 1179d625b4b0SJay Foad case OPW256: return AReg_256RegClassID; 11809e77d0c6SStanislav Mekhanoshin case OPW512: return AReg_512RegClassID; 11819e77d0c6SStanislav Mekhanoshin case OPW1024: return AReg_1024RegClassID; 11829e77d0c6SStanislav Mekhanoshin } 11839e77d0c6SStanislav Mekhanoshin } 11849e77d0c6SStanislav Mekhanoshin 11859e77d0c6SStanislav Mekhanoshin 1186212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 1187212a251cSArtem Tamazov using namespace AMDGPU; 1188c8fbf6ffSEugene Zelenko 1189212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1190212a251cSArtem Tamazov switch (Width) { 1191212a251cSArtem Tamazov default: // fall 11924bd72361SMatt Arsenault case OPW32: 11934bd72361SMatt Arsenault case OPW16: 11949be7b0d4SMatt Arsenault case OPWV216: 11954bd72361SMatt Arsenault return SGPR_32RegClassID; 1196a8d9d507SStanislav Mekhanoshin case OPW64: 1197a8d9d507SStanislav Mekhanoshin case OPWV232: return SGPR_64RegClassID; 1198a8d9d507SStanislav Mekhanoshin case OPW96: return SGPR_96RegClassID; 1199212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 1200a8d9d507SStanislav Mekhanoshin case OPW160: return SGPR_160RegClassID; 120127134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 120227134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 1203212a251cSArtem Tamazov } 1204212a251cSArtem Tamazov } 1205212a251cSArtem Tamazov 1206212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 1207212a251cSArtem Tamazov using namespace AMDGPU; 1208c8fbf6ffSEugene Zelenko 1209212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 1210212a251cSArtem Tamazov switch (Width) { 1211212a251cSArtem Tamazov default: // fall 12124bd72361SMatt Arsenault case OPW32: 12134bd72361SMatt Arsenault case OPW16: 12149be7b0d4SMatt Arsenault case OPWV216: 12154bd72361SMatt Arsenault return TTMP_32RegClassID; 1216a8d9d507SStanislav Mekhanoshin case OPW64: 1217a8d9d507SStanislav Mekhanoshin case OPWV232: return TTMP_64RegClassID; 1218212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 121927134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 122027134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 1221212a251cSArtem Tamazov } 1222212a251cSArtem Tamazov } 1223212a251cSArtem Tamazov 1224ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 1225ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1226ac2b0264SDmitry Preobrazhensky 122718cb7441SJay Foad unsigned TTmpMin = isGFX9Plus() ? TTMP_GFX9PLUS_MIN : TTMP_VI_MIN; 122818cb7441SJay Foad unsigned TTmpMax = isGFX9Plus() ? TTMP_GFX9PLUS_MAX : TTMP_VI_MAX; 1229ac2b0264SDmitry Preobrazhensky 1230ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 1231ac2b0264SDmitry Preobrazhensky } 1232ac2b0264SDmitry Preobrazhensky 1233212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 1234212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 1235c8fbf6ffSEugene Zelenko 12369e77d0c6SStanislav Mekhanoshin assert(Val < 1024); // enum10 12379e77d0c6SStanislav Mekhanoshin 12389e77d0c6SStanislav Mekhanoshin bool IsAGPR = Val & 512; 12399e77d0c6SStanislav Mekhanoshin Val &= 511; 1240ac106addSNikolay Haustov 1241212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 12429e77d0c6SStanislav Mekhanoshin return createRegOperand(IsAGPR ? getAgprClassId(Width) 12439e77d0c6SStanislav Mekhanoshin : getVgprClassId(Width), Val - VGPR_MIN); 1244212a251cSArtem Tamazov } 1245b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 124649231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 124749231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 1248212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 1249212a251cSArtem Tamazov } 1250ac2b0264SDmitry Preobrazhensky 1251ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1252ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1253ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 1254212a251cSArtem Tamazov } 1255ac106addSNikolay Haustov 1256212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 1257ac106addSNikolay Haustov return decodeIntImmed(Val); 1258ac106addSNikolay Haustov 1259212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 12604bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 1261ac106addSNikolay Haustov 1262212a251cSArtem Tamazov if (Val == LITERAL_CONST) 1263ac106addSNikolay Haustov return decodeLiteralConstant(); 1264ac106addSNikolay Haustov 12654bd72361SMatt Arsenault switch (Width) { 12664bd72361SMatt Arsenault case OPW32: 12674bd72361SMatt Arsenault case OPW16: 12689be7b0d4SMatt Arsenault case OPWV216: 12694bd72361SMatt Arsenault return decodeSpecialReg32(Val); 12704bd72361SMatt Arsenault case OPW64: 1271a8d9d507SStanislav Mekhanoshin case OPWV232: 12724bd72361SMatt Arsenault return decodeSpecialReg64(Val); 12734bd72361SMatt Arsenault default: 12744bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 12754bd72361SMatt Arsenault } 1276ac106addSNikolay Haustov } 1277ac106addSNikolay Haustov 127827134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 127927134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 128027134953SDmitry Preobrazhensky 128127134953SDmitry Preobrazhensky assert(Val < 128); 128227134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 128327134953SDmitry Preobrazhensky 128427134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 128549231c1fSKazu Hirata // "SGPR_MIN <= Val" is always true and causes compilation warning. 128649231c1fSKazu Hirata static_assert(SGPR_MIN == 0, ""); 128727134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 128827134953SDmitry Preobrazhensky } 128927134953SDmitry Preobrazhensky 129027134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 129127134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 129227134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 129327134953SDmitry Preobrazhensky } 129427134953SDmitry Preobrazhensky 129527134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 129627134953SDmitry Preobrazhensky } 129727134953SDmitry Preobrazhensky 1298ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 1299ac106addSNikolay Haustov using namespace AMDGPU; 1300c8fbf6ffSEugene Zelenko 1301e1818af8STom Stellard switch (Val) { 1302ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 1303ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 13043afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 13053afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 1306ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 1307ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 1308137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA_LO); 1309137976faSDmitry Preobrazhensky case 109: return createRegOperand(TBA_HI); 1310137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA_LO); 1311137976faSDmitry Preobrazhensky case 111: return createRegOperand(TMA_HI); 1312ac106addSNikolay Haustov case 124: return createRegOperand(M0); 131333d806a5SStanislav Mekhanoshin case 125: return createRegOperand(SGPR_NULL); 1314ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 1315ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 1316a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 1317a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 1318a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 1319a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1320137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 13219111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 13229111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 13239111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1324942c273dSDmitry Preobrazhensky case 254: return createRegOperand(LDS_DIRECT); 1325ac106addSNikolay Haustov default: break; 1326e1818af8STom Stellard } 1327ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1328e1818af8STom Stellard } 1329e1818af8STom Stellard 1330ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 1331161a158eSNikolay Haustov using namespace AMDGPU; 1332c8fbf6ffSEugene Zelenko 1333161a158eSNikolay Haustov switch (Val) { 1334ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 13353afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 1336ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 1337137976faSDmitry Preobrazhensky case 108: return createRegOperand(TBA); 1338137976faSDmitry Preobrazhensky case 110: return createRegOperand(TMA); 13399bd76367SDmitry Preobrazhensky case 125: return createRegOperand(SGPR_NULL); 1340ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 1341137976faSDmitry Preobrazhensky case 235: return createRegOperand(SRC_SHARED_BASE); 1342137976faSDmitry Preobrazhensky case 236: return createRegOperand(SRC_SHARED_LIMIT); 1343137976faSDmitry Preobrazhensky case 237: return createRegOperand(SRC_PRIVATE_BASE); 1344137976faSDmitry Preobrazhensky case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 1345137976faSDmitry Preobrazhensky case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); 13469111f35fSDmitry Preobrazhensky case 251: return createRegOperand(SRC_VCCZ); 13479111f35fSDmitry Preobrazhensky case 252: return createRegOperand(SRC_EXECZ); 13489111f35fSDmitry Preobrazhensky case 253: return createRegOperand(SRC_SCC); 1349ac106addSNikolay Haustov default: break; 1350161a158eSNikolay Haustov } 1351ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 1352161a158eSNikolay Haustov } 1353161a158eSNikolay Haustov 1354549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 13556b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 1356363f47a2SSam Kolton using namespace AMDGPU::SDWA; 13576b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 1358363f47a2SSam Kolton 135933d806a5SStanislav Mekhanoshin if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 136033d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { 1361da644c02SStanislav Mekhanoshin // XXX: cast to int is needed to avoid stupid warning: 1362a179d25bSSam Kolton // compare with unsigned is always true 1363da644c02SStanislav Mekhanoshin if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && 1364363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 1365363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 1366363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 1367363f47a2SSam Kolton } 1368363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 13694f87d30aSJay Foad Val <= (isGFX10Plus() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 137033d806a5SStanislav Mekhanoshin : SDWA9EncValues::SRC_SGPR_MAX_SI)) { 1371363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 1372363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 1373363f47a2SSam Kolton } 1374ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 1375ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 1376ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 1377ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 1378ac2b0264SDmitry Preobrazhensky } 1379363f47a2SSam Kolton 13806b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 13816b65f7c3SDmitry Preobrazhensky 13826b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 13836b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 13846b65f7c3SDmitry Preobrazhensky 13856b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 13866b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 13876b65f7c3SDmitry Preobrazhensky 13886b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 1389549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 1390549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 1391549c89d2SSam Kolton } 1392549c89d2SSam Kolton llvm_unreachable("unsupported target"); 1393363f47a2SSam Kolton } 1394363f47a2SSam Kolton 1395549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 1396549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 1397363f47a2SSam Kolton } 1398363f47a2SSam Kolton 1399549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 1400549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 1401363f47a2SSam Kolton } 1402363f47a2SSam Kolton 1403549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 1404363f47a2SSam Kolton using namespace AMDGPU::SDWA; 1405363f47a2SSam Kolton 140633d806a5SStanislav Mekhanoshin assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || 140733d806a5SStanislav Mekhanoshin STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && 140833d806a5SStanislav Mekhanoshin "SDWAVopcDst should be present only on GFX9+"); 140933d806a5SStanislav Mekhanoshin 1410ab4f2ea7SStanislav Mekhanoshin bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64]; 1411ab4f2ea7SStanislav Mekhanoshin 1412363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 1413363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 1414ac2b0264SDmitry Preobrazhensky 1415ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 1416ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 1417434d5925SDmitry Preobrazhensky auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32); 1418434d5925SDmitry Preobrazhensky return createSRegOperand(TTmpClsId, TTmpIdx); 141933d806a5SStanislav Mekhanoshin } else if (Val > SGPR_MAX) { 1420ab4f2ea7SStanislav Mekhanoshin return IsWave64 ? decodeSpecialReg64(Val) 1421ab4f2ea7SStanislav Mekhanoshin : decodeSpecialReg32(Val); 1422363f47a2SSam Kolton } else { 1423ab4f2ea7SStanislav Mekhanoshin return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val); 1424363f47a2SSam Kolton } 1425363f47a2SSam Kolton } else { 1426ab4f2ea7SStanislav Mekhanoshin return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO); 1427363f47a2SSam Kolton } 1428363f47a2SSam Kolton } 1429363f47a2SSam Kolton 1430ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const { 1431ab4f2ea7SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ? 1432ab4f2ea7SStanislav Mekhanoshin decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val); 1433ab4f2ea7SStanislav Mekhanoshin } 1434ab4f2ea7SStanislav Mekhanoshin 1435ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 1436ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 1437ac2b0264SDmitry Preobrazhensky } 1438ac2b0264SDmitry Preobrazhensky 14394f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9() const { return AMDGPU::isGFX9(STI); } 1440ac2b0264SDmitry Preobrazhensky 1441a8d9d507SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX90A() const { 1442a8d9d507SStanislav Mekhanoshin return STI.getFeatureBits()[AMDGPU::FeatureGFX90AInsts]; 1443a8d9d507SStanislav Mekhanoshin } 1444a8d9d507SStanislav Mekhanoshin 14454f87d30aSJay Foad bool AMDGPUDisassembler::isGFX9Plus() const { return AMDGPU::isGFX9Plus(STI); } 14464f87d30aSJay Foad 14474f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10() const { return AMDGPU::isGFX10(STI); } 14484f87d30aSJay Foad 14494f87d30aSJay Foad bool AMDGPUDisassembler::isGFX10Plus() const { 14504f87d30aSJay Foad return AMDGPU::isGFX10Plus(STI); 145133d806a5SStanislav Mekhanoshin } 145233d806a5SStanislav Mekhanoshin 14533381d7a2SSam Kolton //===----------------------------------------------------------------------===// 1454528057c1SRonak Chauhan // AMDGPU specific symbol handling 1455528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 1456528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1457528057c1SRonak Chauhan do { \ 1458528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1459528057c1SRonak Chauhan << ((FourByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1460528057c1SRonak Chauhan } while (0) 1461528057c1SRonak Chauhan 1462528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1463528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC1( 1464528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1465528057c1SRonak Chauhan using namespace amdhsa; 1466528057c1SRonak Chauhan StringRef Indent = "\t"; 1467528057c1SRonak Chauhan 1468528057c1SRonak Chauhan // We cannot accurately backward compute #VGPRs used from 1469528057c1SRonak Chauhan // GRANULATED_WORKITEM_VGPR_COUNT. But we are concerned with getting the same 1470528057c1SRonak Chauhan // value of GRANULATED_WORKITEM_VGPR_COUNT in the reassembled binary. So we 1471528057c1SRonak Chauhan // simply calculate the inverse of what the assembler does. 1472528057c1SRonak Chauhan 1473528057c1SRonak Chauhan uint32_t GranulatedWorkitemVGPRCount = 1474528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT) >> 1475528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WORKITEM_VGPR_COUNT_SHIFT; 1476528057c1SRonak Chauhan 1477528057c1SRonak Chauhan uint32_t NextFreeVGPR = (GranulatedWorkitemVGPRCount + 1) * 1478528057c1SRonak Chauhan AMDGPU::IsaInfo::getVGPREncodingGranule(&STI); 1479528057c1SRonak Chauhan 1480528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_vgpr " << NextFreeVGPR << '\n'; 1481528057c1SRonak Chauhan 1482528057c1SRonak Chauhan // We cannot backward compute values used to calculate 1483528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT. Hence the original values for following 1484528057c1SRonak Chauhan // directives can't be computed: 1485528057c1SRonak Chauhan // .amdhsa_reserve_vcc 1486528057c1SRonak Chauhan // .amdhsa_reserve_flat_scratch 1487528057c1SRonak Chauhan // .amdhsa_reserve_xnack_mask 1488528057c1SRonak Chauhan // They take their respective default values if not specified in the assembly. 1489528057c1SRonak Chauhan // 1490528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1491528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + VCC + FLAT_SCRATCH + XNACK_MASK) 1492528057c1SRonak Chauhan // 1493528057c1SRonak Chauhan // We compute the inverse as though all directives apart from NEXT_FREE_SGPR 1494528057c1SRonak Chauhan // are set to 0. So while disassembling we consider that: 1495528057c1SRonak Chauhan // 1496528057c1SRonak Chauhan // GRANULATED_WAVEFRONT_SGPR_COUNT 1497528057c1SRonak Chauhan // = f(NEXT_FREE_SGPR + 0 + 0 + 0) 1498528057c1SRonak Chauhan // 1499528057c1SRonak Chauhan // The disassembler cannot recover the original values of those 3 directives. 1500528057c1SRonak Chauhan 1501528057c1SRonak Chauhan uint32_t GranulatedWavefrontSGPRCount = 1502528057c1SRonak Chauhan (FourByteBuffer & COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT) >> 1503528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_GRANULATED_WAVEFRONT_SGPR_COUNT_SHIFT; 1504528057c1SRonak Chauhan 15054f87d30aSJay Foad if (isGFX10Plus() && GranulatedWavefrontSGPRCount) 1506528057c1SRonak Chauhan return MCDisassembler::Fail; 1507528057c1SRonak Chauhan 1508528057c1SRonak Chauhan uint32_t NextFreeSGPR = (GranulatedWavefrontSGPRCount + 1) * 1509528057c1SRonak Chauhan AMDGPU::IsaInfo::getSGPREncodingGranule(&STI); 1510528057c1SRonak Chauhan 1511528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_vcc " << 0 << '\n'; 1512528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_flat_scratch " << 0 << '\n'; 1513528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_reserve_xnack_mask " << 0 << '\n'; 1514528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_next_free_sgpr " << NextFreeSGPR << "\n"; 1515528057c1SRonak Chauhan 1516528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIORITY) 1517528057c1SRonak Chauhan return MCDisassembler::Fail; 1518528057c1SRonak Chauhan 1519528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_32", 1520528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_32); 1521528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_round_mode_16_64", 1522528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_ROUND_MODE_16_64); 1523528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_32", 1524528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_32); 1525528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_float_denorm_mode_16_64", 1526528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64); 1527528057c1SRonak Chauhan 1528528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_PRIV) 1529528057c1SRonak Chauhan return MCDisassembler::Fail; 1530528057c1SRonak Chauhan 1531528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_dx10_clamp", COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP); 1532528057c1SRonak Chauhan 1533528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_DEBUG_MODE) 1534528057c1SRonak Chauhan return MCDisassembler::Fail; 1535528057c1SRonak Chauhan 1536528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_ieee_mode", COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE); 1537528057c1SRonak Chauhan 1538528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_BULKY) 1539528057c1SRonak Chauhan return MCDisassembler::Fail; 1540528057c1SRonak Chauhan 1541528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_CDBG_USER) 1542528057c1SRonak Chauhan return MCDisassembler::Fail; 1543528057c1SRonak Chauhan 1544528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_fp16_overflow", COMPUTE_PGM_RSRC1_FP16_OVFL); 1545528057c1SRonak Chauhan 1546528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC1_RESERVED0) 1547528057c1SRonak Chauhan return MCDisassembler::Fail; 1548528057c1SRonak Chauhan 15494f87d30aSJay Foad if (isGFX10Plus()) { 1550528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_workgroup_processor_mode", 1551528057c1SRonak Chauhan COMPUTE_PGM_RSRC1_WGP_MODE); 1552528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_memory_ordered", COMPUTE_PGM_RSRC1_MEM_ORDERED); 1553528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_forward_progress", COMPUTE_PGM_RSRC1_FWD_PROGRESS); 1554528057c1SRonak Chauhan } 1555528057c1SRonak Chauhan return MCDisassembler::Success; 1556528057c1SRonak Chauhan } 1557528057c1SRonak Chauhan 1558528057c1SRonak Chauhan // NOLINTNEXTLINE(readability-identifier-naming) 1559528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeCOMPUTE_PGM_RSRC2( 1560528057c1SRonak Chauhan uint32_t FourByteBuffer, raw_string_ostream &KdStream) const { 1561528057c1SRonak Chauhan using namespace amdhsa; 1562528057c1SRonak Chauhan StringRef Indent = "\t"; 1563528057c1SRonak Chauhan PRINT_DIRECTIVE( 1564528057c1SRonak Chauhan ".amdhsa_system_sgpr_private_segment_wavefront_offset", 1565d5ea8f70STony COMPUTE_PGM_RSRC2_ENABLE_PRIVATE_SEGMENT); 1566528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_x", 1567528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X); 1568528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_y", 1569528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Y); 1570528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_id_z", 1571528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_Z); 1572528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_sgpr_workgroup_info", 1573528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_INFO); 1574528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_system_vgpr_workitem_id", 1575528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_VGPR_WORKITEM_ID); 1576528057c1SRonak Chauhan 1577528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_ADDRESS_WATCH) 1578528057c1SRonak Chauhan return MCDisassembler::Fail; 1579528057c1SRonak Chauhan 1580528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_MEMORY) 1581528057c1SRonak Chauhan return MCDisassembler::Fail; 1582528057c1SRonak Chauhan 1583528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_GRANULATED_LDS_SIZE) 1584528057c1SRonak Chauhan return MCDisassembler::Fail; 1585528057c1SRonak Chauhan 1586528057c1SRonak Chauhan PRINT_DIRECTIVE( 1587528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_invalid_op", 1588528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INVALID_OPERATION); 1589528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_denorm_src", 1590528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_FP_DENORMAL_SOURCE); 1591528057c1SRonak Chauhan PRINT_DIRECTIVE( 1592528057c1SRonak Chauhan ".amdhsa_exception_fp_ieee_div_zero", 1593528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_DIVISION_BY_ZERO); 1594528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_overflow", 1595528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_OVERFLOW); 1596528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_underflow", 1597528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_UNDERFLOW); 1598528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_fp_ieee_inexact", 1599528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_IEEE_754_FP_INEXACT); 1600528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_exception_int_div_zero", 1601528057c1SRonak Chauhan COMPUTE_PGM_RSRC2_ENABLE_EXCEPTION_INT_DIVIDE_BY_ZERO); 1602528057c1SRonak Chauhan 1603528057c1SRonak Chauhan if (FourByteBuffer & COMPUTE_PGM_RSRC2_RESERVED0) 1604528057c1SRonak Chauhan return MCDisassembler::Fail; 1605528057c1SRonak Chauhan 1606528057c1SRonak Chauhan return MCDisassembler::Success; 1607528057c1SRonak Chauhan } 1608528057c1SRonak Chauhan 1609528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1610528057c1SRonak Chauhan 1611528057c1SRonak Chauhan MCDisassembler::DecodeStatus 1612528057c1SRonak Chauhan AMDGPUDisassembler::decodeKernelDescriptorDirective( 1613528057c1SRonak Chauhan DataExtractor::Cursor &Cursor, ArrayRef<uint8_t> Bytes, 1614528057c1SRonak Chauhan raw_string_ostream &KdStream) const { 1615528057c1SRonak Chauhan #define PRINT_DIRECTIVE(DIRECTIVE, MASK) \ 1616528057c1SRonak Chauhan do { \ 1617528057c1SRonak Chauhan KdStream << Indent << DIRECTIVE " " \ 1618528057c1SRonak Chauhan << ((TwoByteBuffer & MASK) >> (MASK##_SHIFT)) << '\n'; \ 1619528057c1SRonak Chauhan } while (0) 1620528057c1SRonak Chauhan 1621528057c1SRonak Chauhan uint16_t TwoByteBuffer = 0; 1622528057c1SRonak Chauhan uint32_t FourByteBuffer = 0; 1623528057c1SRonak Chauhan uint64_t EightByteBuffer = 0; 1624528057c1SRonak Chauhan 1625528057c1SRonak Chauhan StringRef ReservedBytes; 1626528057c1SRonak Chauhan StringRef Indent = "\t"; 1627528057c1SRonak Chauhan 1628528057c1SRonak Chauhan assert(Bytes.size() == 64); 1629528057c1SRonak Chauhan DataExtractor DE(Bytes, /*IsLittleEndian=*/true, /*AddressSize=*/8); 1630528057c1SRonak Chauhan 1631528057c1SRonak Chauhan switch (Cursor.tell()) { 1632528057c1SRonak Chauhan case amdhsa::GROUP_SEGMENT_FIXED_SIZE_OFFSET: 1633528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1634528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_group_segment_fixed_size " << FourByteBuffer 1635528057c1SRonak Chauhan << '\n'; 1636528057c1SRonak Chauhan return MCDisassembler::Success; 1637528057c1SRonak Chauhan 1638528057c1SRonak Chauhan case amdhsa::PRIVATE_SEGMENT_FIXED_SIZE_OFFSET: 1639528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1640528057c1SRonak Chauhan KdStream << Indent << ".amdhsa_private_segment_fixed_size " 1641528057c1SRonak Chauhan << FourByteBuffer << '\n'; 1642528057c1SRonak Chauhan return MCDisassembler::Success; 1643528057c1SRonak Chauhan 1644528057c1SRonak Chauhan case amdhsa::RESERVED0_OFFSET: 1645528057c1SRonak Chauhan // 8 reserved bytes, must be 0. 1646528057c1SRonak Chauhan EightByteBuffer = DE.getU64(Cursor); 1647528057c1SRonak Chauhan if (EightByteBuffer) { 1648528057c1SRonak Chauhan return MCDisassembler::Fail; 1649528057c1SRonak Chauhan } 1650528057c1SRonak Chauhan return MCDisassembler::Success; 1651528057c1SRonak Chauhan 1652528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_ENTRY_BYTE_OFFSET_OFFSET: 1653528057c1SRonak Chauhan // KERNEL_CODE_ENTRY_BYTE_OFFSET 1654528057c1SRonak Chauhan // So far no directive controls this for Code Object V3, so simply skip for 1655528057c1SRonak Chauhan // disassembly. 1656528057c1SRonak Chauhan DE.skip(Cursor, 8); 1657528057c1SRonak Chauhan return MCDisassembler::Success; 1658528057c1SRonak Chauhan 1659528057c1SRonak Chauhan case amdhsa::RESERVED1_OFFSET: 1660528057c1SRonak Chauhan // 20 reserved bytes, must be 0. 1661528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 20); 1662528057c1SRonak Chauhan for (int I = 0; I < 20; ++I) { 1663528057c1SRonak Chauhan if (ReservedBytes[I] != 0) { 1664528057c1SRonak Chauhan return MCDisassembler::Fail; 1665528057c1SRonak Chauhan } 1666528057c1SRonak Chauhan } 1667528057c1SRonak Chauhan return MCDisassembler::Success; 1668528057c1SRonak Chauhan 1669528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC3_OFFSET: 1670528057c1SRonak Chauhan // COMPUTE_PGM_RSRC3 1671528057c1SRonak Chauhan // - Only set for GFX10, GFX6-9 have this to be 0. 1672528057c1SRonak Chauhan // - Currently no directives directly control this. 1673528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 16744f87d30aSJay Foad if (!isGFX10Plus() && FourByteBuffer) { 1675528057c1SRonak Chauhan return MCDisassembler::Fail; 1676528057c1SRonak Chauhan } 1677528057c1SRonak Chauhan return MCDisassembler::Success; 1678528057c1SRonak Chauhan 1679528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC1_OFFSET: 1680528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1681528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC1(FourByteBuffer, KdStream) == 1682528057c1SRonak Chauhan MCDisassembler::Fail) { 1683528057c1SRonak Chauhan return MCDisassembler::Fail; 1684528057c1SRonak Chauhan } 1685528057c1SRonak Chauhan return MCDisassembler::Success; 1686528057c1SRonak Chauhan 1687528057c1SRonak Chauhan case amdhsa::COMPUTE_PGM_RSRC2_OFFSET: 1688528057c1SRonak Chauhan FourByteBuffer = DE.getU32(Cursor); 1689528057c1SRonak Chauhan if (decodeCOMPUTE_PGM_RSRC2(FourByteBuffer, KdStream) == 1690528057c1SRonak Chauhan MCDisassembler::Fail) { 1691528057c1SRonak Chauhan return MCDisassembler::Fail; 1692528057c1SRonak Chauhan } 1693528057c1SRonak Chauhan return MCDisassembler::Success; 1694528057c1SRonak Chauhan 1695528057c1SRonak Chauhan case amdhsa::KERNEL_CODE_PROPERTIES_OFFSET: 1696528057c1SRonak Chauhan using namespace amdhsa; 1697528057c1SRonak Chauhan TwoByteBuffer = DE.getU16(Cursor); 1698528057c1SRonak Chauhan 1699528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_buffer", 1700528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER); 1701528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_ptr", 1702528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR); 1703528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_queue_ptr", 1704528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR); 1705528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_kernarg_segment_ptr", 1706528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR); 1707528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_dispatch_id", 1708528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID); 1709528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_flat_scratch_init", 1710528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT); 1711528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_user_sgpr_private_segment_size", 1712528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_SIZE); 1713528057c1SRonak Chauhan 1714528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED0) 1715528057c1SRonak Chauhan return MCDisassembler::Fail; 1716528057c1SRonak Chauhan 1717528057c1SRonak Chauhan // Reserved for GFX9 1718528057c1SRonak Chauhan if (isGFX9() && 1719528057c1SRonak Chauhan (TwoByteBuffer & KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32)) { 1720528057c1SRonak Chauhan return MCDisassembler::Fail; 17214f87d30aSJay Foad } else if (isGFX10Plus()) { 1722528057c1SRonak Chauhan PRINT_DIRECTIVE(".amdhsa_wavefront_size32", 1723528057c1SRonak Chauhan KERNEL_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32); 1724528057c1SRonak Chauhan } 1725528057c1SRonak Chauhan 1726528057c1SRonak Chauhan if (TwoByteBuffer & KERNEL_CODE_PROPERTY_RESERVED1) 1727528057c1SRonak Chauhan return MCDisassembler::Fail; 1728528057c1SRonak Chauhan 1729528057c1SRonak Chauhan return MCDisassembler::Success; 1730528057c1SRonak Chauhan 1731528057c1SRonak Chauhan case amdhsa::RESERVED2_OFFSET: 1732528057c1SRonak Chauhan // 6 bytes from here are reserved, must be 0. 1733528057c1SRonak Chauhan ReservedBytes = DE.getBytes(Cursor, 6); 1734528057c1SRonak Chauhan for (int I = 0; I < 6; ++I) { 1735528057c1SRonak Chauhan if (ReservedBytes[I] != 0) 1736528057c1SRonak Chauhan return MCDisassembler::Fail; 1737528057c1SRonak Chauhan } 1738528057c1SRonak Chauhan return MCDisassembler::Success; 1739528057c1SRonak Chauhan 1740528057c1SRonak Chauhan default: 1741528057c1SRonak Chauhan llvm_unreachable("Unhandled index. Case statements cover everything."); 1742528057c1SRonak Chauhan return MCDisassembler::Fail; 1743528057c1SRonak Chauhan } 1744528057c1SRonak Chauhan #undef PRINT_DIRECTIVE 1745528057c1SRonak Chauhan } 1746528057c1SRonak Chauhan 1747528057c1SRonak Chauhan MCDisassembler::DecodeStatus AMDGPUDisassembler::decodeKernelDescriptor( 1748528057c1SRonak Chauhan StringRef KdName, ArrayRef<uint8_t> Bytes, uint64_t KdAddress) const { 1749528057c1SRonak Chauhan // CP microcode requires the kernel descriptor to be 64 aligned. 1750528057c1SRonak Chauhan if (Bytes.size() != 64 || KdAddress % 64 != 0) 1751528057c1SRonak Chauhan return MCDisassembler::Fail; 1752528057c1SRonak Chauhan 1753528057c1SRonak Chauhan std::string Kd; 1754528057c1SRonak Chauhan raw_string_ostream KdStream(Kd); 1755528057c1SRonak Chauhan KdStream << ".amdhsa_kernel " << KdName << '\n'; 1756528057c1SRonak Chauhan 1757528057c1SRonak Chauhan DataExtractor::Cursor C(0); 1758528057c1SRonak Chauhan while (C && C.tell() < Bytes.size()) { 1759528057c1SRonak Chauhan MCDisassembler::DecodeStatus Status = 1760528057c1SRonak Chauhan decodeKernelDescriptorDirective(C, Bytes, KdStream); 1761528057c1SRonak Chauhan 1762528057c1SRonak Chauhan cantFail(C.takeError()); 1763528057c1SRonak Chauhan 1764528057c1SRonak Chauhan if (Status == MCDisassembler::Fail) 1765528057c1SRonak Chauhan return MCDisassembler::Fail; 1766528057c1SRonak Chauhan } 1767528057c1SRonak Chauhan KdStream << ".end_amdhsa_kernel\n"; 1768528057c1SRonak Chauhan outs() << KdStream.str(); 1769528057c1SRonak Chauhan return MCDisassembler::Success; 1770528057c1SRonak Chauhan } 1771528057c1SRonak Chauhan 1772528057c1SRonak Chauhan Optional<MCDisassembler::DecodeStatus> 1773528057c1SRonak Chauhan AMDGPUDisassembler::onSymbolStart(SymbolInfoTy &Symbol, uint64_t &Size, 1774528057c1SRonak Chauhan ArrayRef<uint8_t> Bytes, uint64_t Address, 1775528057c1SRonak Chauhan raw_ostream &CStream) const { 1776528057c1SRonak Chauhan // Right now only kernel descriptor needs to be handled. 1777528057c1SRonak Chauhan // We ignore all other symbols for target specific handling. 1778528057c1SRonak Chauhan // TODO: 1779528057c1SRonak Chauhan // Fix the spurious symbol issue for AMDGPU kernels. Exists for both Code 1780528057c1SRonak Chauhan // Object V2 and V3 when symbols are marked protected. 1781528057c1SRonak Chauhan 1782528057c1SRonak Chauhan // amd_kernel_code_t for Code Object V2. 1783528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_AMDGPU_HSA_KERNEL) { 1784528057c1SRonak Chauhan Size = 256; 1785528057c1SRonak Chauhan return MCDisassembler::Fail; 1786528057c1SRonak Chauhan } 1787528057c1SRonak Chauhan 1788528057c1SRonak Chauhan // Code Object V3 kernel descriptors. 1789528057c1SRonak Chauhan StringRef Name = Symbol.Name; 1790528057c1SRonak Chauhan if (Symbol.Type == ELF::STT_OBJECT && Name.endswith(StringRef(".kd"))) { 1791528057c1SRonak Chauhan Size = 64; // Size = 64 regardless of success or failure. 1792528057c1SRonak Chauhan return decodeKernelDescriptor(Name.drop_back(3), Bytes, Address); 1793528057c1SRonak Chauhan } 1794528057c1SRonak Chauhan return None; 1795528057c1SRonak Chauhan } 1796528057c1SRonak Chauhan 1797528057c1SRonak Chauhan //===----------------------------------------------------------------------===// 17983381d7a2SSam Kolton // AMDGPUSymbolizer 17993381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18003381d7a2SSam Kolton 18013381d7a2SSam Kolton // Try to find symbol name for specified label 18023381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 18033381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 18043381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 18053381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 18063381d7a2SSam Kolton 18073381d7a2SSam Kolton if (!IsBranch) { 18083381d7a2SSam Kolton return false; 18093381d7a2SSam Kolton } 18103381d7a2SSam Kolton 18113381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 1812b1c3b22bSNicolai Haehnle if (!Symbols) 1813b1c3b22bSNicolai Haehnle return false; 1814b1c3b22bSNicolai Haehnle 1815b934160aSKazu Hirata auto Result = llvm::find_if(*Symbols, [Value](const SymbolInfoTy &Val) { 1816b934160aSKazu Hirata return Val.Addr == static_cast<uint64_t>(Value) && 1817b934160aSKazu Hirata Val.Type == ELF::STT_NOTYPE; 18183381d7a2SSam Kolton }); 18193381d7a2SSam Kolton if (Result != Symbols->end()) { 182009d26b79Sdiggerlin auto *Sym = Ctx.getOrCreateSymbol(Result->Name); 18213381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 18223381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 18233381d7a2SSam Kolton return true; 18243381d7a2SSam Kolton } 18253381d7a2SSam Kolton return false; 18263381d7a2SSam Kolton } 18273381d7a2SSam Kolton 182892b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 182992b355b1SMatt Arsenault int64_t Value, 183092b355b1SMatt Arsenault uint64_t Address) { 183192b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 183292b355b1SMatt Arsenault } 183392b355b1SMatt Arsenault 18343381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18353381d7a2SSam Kolton // Initialization 18363381d7a2SSam Kolton //===----------------------------------------------------------------------===// 18373381d7a2SSam Kolton 18383381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 18393381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 18403381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 18413381d7a2SSam Kolton void *DisInfo, 18423381d7a2SSam Kolton MCContext *Ctx, 18433381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 18443381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 18453381d7a2SSam Kolton } 18463381d7a2SSam Kolton 1847e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 1848e1818af8STom Stellard const MCSubtargetInfo &STI, 1849e1818af8STom Stellard MCContext &Ctx) { 1850cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 1851e1818af8STom Stellard } 1852e1818af8STom Stellard 18530dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() { 1854f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 1855f42454b9SMehdi Amini createAMDGPUDisassembler); 1856f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 1857f42454b9SMehdi Amini createAMDGPUSymbolizer); 1858e1818af8STom Stellard } 1859