1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
2e1818af8STom Stellard //
3e1818af8STom Stellard //                     The LLVM Compiler Infrastructure
4e1818af8STom Stellard //
5e1818af8STom Stellard // This file is distributed under the University of Illinois Open Source
6e1818af8STom Stellard // License. See LICENSE.TXT for details.
7e1818af8STom Stellard //
8e1818af8STom Stellard //===----------------------------------------------------------------------===//
9e1818af8STom Stellard //
10e1818af8STom Stellard //===----------------------------------------------------------------------===//
11e1818af8STom Stellard //
12e1818af8STom Stellard /// \file
13e1818af8STom Stellard ///
14e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
15e1818af8STom Stellard //
16e1818af8STom Stellard //===----------------------------------------------------------------------===//
17e1818af8STom Stellard 
18e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
19e1818af8STom Stellard 
20c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h"
21e1818af8STom Stellard #include "AMDGPU.h"
22e1818af8STom Stellard #include "AMDGPURegisterInfo.h"
23212a251cSArtem Tamazov #include "SIDefines.h"
24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h"
26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h"
27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h"
28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h"
29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h"
30ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
31c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h"
32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h"
33e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h"
34e1818af8STom Stellard #include "llvm/MC/MCInst.h"
35e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h"
36ac106addSNikolay Haustov #include "llvm/Support/Endian.h"
37c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h"
38c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h"
39e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h"
40c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h"
41c8fbf6ffSEugene Zelenko #include <algorithm>
42c8fbf6ffSEugene Zelenko #include <cassert>
43c8fbf6ffSEugene Zelenko #include <cstddef>
44c8fbf6ffSEugene Zelenko #include <cstdint>
45c8fbf6ffSEugene Zelenko #include <iterator>
46c8fbf6ffSEugene Zelenko #include <tuple>
47c8fbf6ffSEugene Zelenko #include <vector>
48e1818af8STom Stellard 
49e1818af8STom Stellard using namespace llvm;
50e1818af8STom Stellard 
51e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
52e1818af8STom Stellard 
53c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
54e1818af8STom Stellard 
55ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
56ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
57ac106addSNikolay Haustov   Inst.addOperand(Opnd);
58ac106addSNikolay Haustov   return Opnd.isValid() ?
59ac106addSNikolay Haustov     MCDisassembler::Success :
60ac106addSNikolay Haustov     MCDisassembler::SoftFail;
61e1818af8STom Stellard }
62e1818af8STom Stellard 
63549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
64549c89d2SSam Kolton                                 uint16_t NameIdx) {
65549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
66549c89d2SSam Kolton   if (OpIdx != -1) {
67549c89d2SSam Kolton     auto I = MI.begin();
68549c89d2SSam Kolton     std::advance(I, OpIdx);
69549c89d2SSam Kolton     MI.insert(I, Op);
70549c89d2SSam Kolton   }
71549c89d2SSam Kolton   return OpIdx;
72549c89d2SSam Kolton }
73549c89d2SSam Kolton 
743381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
753381d7a2SSam Kolton                                        uint64_t Addr, const void *Decoder) {
763381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
773381d7a2SSam Kolton 
783381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
793381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
803381d7a2SSam Kolton 
813381d7a2SSam Kolton   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
823381d7a2SSam Kolton     return MCDisassembler::Success;
833381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
843381d7a2SSam Kolton }
853381d7a2SSam Kolton 
86363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \
87363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \
88ac106addSNikolay Haustov                                        unsigned Imm, \
89ac106addSNikolay Haustov                                        uint64_t /*Addr*/, \
90ac106addSNikolay Haustov                                        const void *Decoder) { \
91ac106addSNikolay Haustov   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
92363f47a2SSam Kolton   return addOperand(Inst, DAsm->DecoderName(Imm)); \
93e1818af8STom Stellard }
94e1818af8STom Stellard 
95363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
96363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
97e1818af8STom Stellard 
98363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
99363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
100363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
10130fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128)
102e1818af8STom Stellard 
103363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
104363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
105363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
106e1818af8STom Stellard 
107363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
108363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
109ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
110363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
111363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
112363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
113363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
114363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
115e1818af8STom Stellard 
1164bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
1174bd72361SMatt Arsenault                                          unsigned Imm,
1184bd72361SMatt Arsenault                                          uint64_t Addr,
1194bd72361SMatt Arsenault                                          const void *Decoder) {
1204bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1214bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1224bd72361SMatt Arsenault }
1234bd72361SMatt Arsenault 
1249be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
1259be7b0d4SMatt Arsenault                                          unsigned Imm,
1269be7b0d4SMatt Arsenault                                          uint64_t Addr,
1279be7b0d4SMatt Arsenault                                          const void *Decoder) {
1289be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1299be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1309be7b0d4SMatt Arsenault }
1319be7b0d4SMatt Arsenault 
132549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
133549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
134363f47a2SSam Kolton 
135549c89d2SSam Kolton DECODE_SDWA(Src32)
136549c89d2SSam Kolton DECODE_SDWA(Src16)
137549c89d2SSam Kolton DECODE_SDWA(VopcDst)
138363f47a2SSam Kolton 
139e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
140e1818af8STom Stellard 
141e1818af8STom Stellard //===----------------------------------------------------------------------===//
142e1818af8STom Stellard //
143e1818af8STom Stellard //===----------------------------------------------------------------------===//
144e1818af8STom Stellard 
1451048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
1461048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
1471048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
1481048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
149ac106addSNikolay Haustov   return Res;
150ac106addSNikolay Haustov }
151ac106addSNikolay Haustov 
152ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
153ac106addSNikolay Haustov                                                MCInst &MI,
154ac106addSNikolay Haustov                                                uint64_t Inst,
155ac106addSNikolay Haustov                                                uint64_t Address) const {
156ac106addSNikolay Haustov   assert(MI.getOpcode() == 0);
157ac106addSNikolay Haustov   assert(MI.getNumOperands() == 0);
158ac106addSNikolay Haustov   MCInst TmpInst;
159ce941c9cSDmitry Preobrazhensky   HasLiteral = false;
160ac106addSNikolay Haustov   const auto SavedBytes = Bytes;
161ac106addSNikolay Haustov   if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
162ac106addSNikolay Haustov     MI = TmpInst;
163ac106addSNikolay Haustov     return MCDisassembler::Success;
164ac106addSNikolay Haustov   }
165ac106addSNikolay Haustov   Bytes = SavedBytes;
166ac106addSNikolay Haustov   return MCDisassembler::Fail;
167ac106addSNikolay Haustov }
168ac106addSNikolay Haustov 
169e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
170ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
171e1818af8STom Stellard                                                 uint64_t Address,
172e1818af8STom Stellard                                                 raw_ostream &WS,
173e1818af8STom Stellard                                                 raw_ostream &CS) const {
174e1818af8STom Stellard   CommentStream = &CS;
175549c89d2SSam Kolton   bool IsSDWA = false;
176e1818af8STom Stellard 
177e1818af8STom Stellard   // ToDo: AMDGPUDisassembler supports only VI ISA.
178d122abeaSMatt Arsenault   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding])
179d122abeaSMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
180e1818af8STom Stellard 
181ac106addSNikolay Haustov   const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size());
182ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
183161a158eSNikolay Haustov 
184ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
185ac106addSNikolay Haustov   do {
186824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
187ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
1881048fb18SSam Kolton 
189c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
190c9bdcb75SSam Kolton     // encodings
1911048fb18SSam Kolton     if (Bytes.size() >= 8) {
1921048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
1931048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
1941048fb18SSam Kolton       if (Res) break;
195c9bdcb75SSam Kolton 
196c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
197549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
198363f47a2SSam Kolton 
199363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
200549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
2011048fb18SSam Kolton     }
2021048fb18SSam Kolton 
2031048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
2041048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
2051048fb18SSam Kolton 
2061048fb18SSam Kolton     // Try decode 32-bit instruction
207ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
2081048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
209ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address);
210ac106addSNikolay Haustov     if (Res) break;
211e1818af8STom Stellard 
212ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
213ac106addSNikolay Haustov     if (Res) break;
214ac106addSNikolay Haustov 
215a0342dc9SDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
216a0342dc9SDmitry Preobrazhensky     if (Res) break;
217a0342dc9SDmitry Preobrazhensky 
218ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
2191048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
220ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address);
221ac106addSNikolay Haustov     if (Res) break;
222ac106addSNikolay Haustov 
223ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
2241e32550dSDmitry Preobrazhensky     if (Res) break;
2251e32550dSDmitry Preobrazhensky 
2261e32550dSDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
227ac106addSNikolay Haustov   } while (false);
228ac106addSNikolay Haustov 
229678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
230678e111eSMatt Arsenault               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
231678e111eSMatt Arsenault               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) {
232678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
233549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
234678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
235678e111eSMatt Arsenault   }
236678e111eSMatt Arsenault 
237cad7fa85SMatt Arsenault   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
238cad7fa85SMatt Arsenault     Res = convertMIMGInst(MI);
239cad7fa85SMatt Arsenault   }
240cad7fa85SMatt Arsenault 
241549c89d2SSam Kolton   if (Res && IsSDWA)
242549c89d2SSam Kolton     Res = convertSDWAInst(MI);
243549c89d2SSam Kolton 
244ac106addSNikolay Haustov   Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0;
245ac106addSNikolay Haustov   return Res;
246161a158eSNikolay Haustov }
247e1818af8STom Stellard 
248549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
249549c89d2SSam Kolton   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
250549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
251549c89d2SSam Kolton       // VOPC - insert clamp
252549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
253549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
254549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
255549c89d2SSam Kolton     if (SDst != -1) {
256549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
257ac2b0264SDmitry Preobrazhensky       insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
258549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
259549c89d2SSam Kolton     } else {
260549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
261549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
262549c89d2SSam Kolton     }
263549c89d2SSam Kolton   }
264549c89d2SSam Kolton   return MCDisassembler::Success;
265549c89d2SSam Kolton }
266549c89d2SSam Kolton 
267cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
268cad7fa85SMatt Arsenault   int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
269cad7fa85SMatt Arsenault                                             AMDGPU::OpName::vdata);
270cad7fa85SMatt Arsenault 
271cad7fa85SMatt Arsenault   int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
272cad7fa85SMatt Arsenault                                             AMDGPU::OpName::dmask);
273cad7fa85SMatt Arsenault   unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
274cad7fa85SMatt Arsenault   if (DMask == 0)
275cad7fa85SMatt Arsenault     return MCDisassembler::Success;
276cad7fa85SMatt Arsenault 
277cad7fa85SMatt Arsenault   unsigned ChannelCount = countPopulation(DMask);
278cad7fa85SMatt Arsenault   if (ChannelCount == 1)
279cad7fa85SMatt Arsenault     return MCDisassembler::Success;
280cad7fa85SMatt Arsenault 
281cad7fa85SMatt Arsenault   int NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), ChannelCount);
282cad7fa85SMatt Arsenault   assert(NewOpcode != -1 && "could not find matching mimg channel instruction");
283cad7fa85SMatt Arsenault   auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
284cad7fa85SMatt Arsenault 
285cad7fa85SMatt Arsenault   // Widen the register to the correct number of enabled channels.
286cad7fa85SMatt Arsenault   unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
287cad7fa85SMatt Arsenault   auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
288cad7fa85SMatt Arsenault                                           &MRI.getRegClass(RCID));
289cad7fa85SMatt Arsenault   if (NewVdata == AMDGPU::NoRegister) {
290cad7fa85SMatt Arsenault     // It's possible to encode this such that the low register + enabled
291cad7fa85SMatt Arsenault     // components exceeds the register count.
292cad7fa85SMatt Arsenault     return MCDisassembler::Success;
293cad7fa85SMatt Arsenault   }
294cad7fa85SMatt Arsenault 
295cad7fa85SMatt Arsenault   MI.setOpcode(NewOpcode);
296cad7fa85SMatt Arsenault   // vaddr will be always appear as a single VGPR. This will look different than
297cad7fa85SMatt Arsenault   // how it is usually emitted because the number of register components is not
298cad7fa85SMatt Arsenault   // in the instruction encoding.
299cad7fa85SMatt Arsenault   MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
300cad7fa85SMatt Arsenault   return MCDisassembler::Success;
301cad7fa85SMatt Arsenault }
302cad7fa85SMatt Arsenault 
303ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
304ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
305ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
306e1818af8STom Stellard }
307e1818af8STom Stellard 
308ac106addSNikolay Haustov inline
309ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
310ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
311ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
312ac106addSNikolay Haustov 
313ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
314ac106addSNikolay Haustov   // return MCOperand::createError(V);
315ac106addSNikolay Haustov   return MCOperand();
316ac106addSNikolay Haustov }
317ac106addSNikolay Haustov 
318ac106addSNikolay Haustov inline
319ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
320ac2b0264SDmitry Preobrazhensky   return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
321ac106addSNikolay Haustov }
322ac106addSNikolay Haustov 
323ac106addSNikolay Haustov inline
324ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
325ac106addSNikolay Haustov                                                unsigned Val) const {
326ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
327ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
328ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
329ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
330ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
331ac106addSNikolay Haustov }
332ac106addSNikolay Haustov 
333ac106addSNikolay Haustov inline
334ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
335ac106addSNikolay Haustov                                                 unsigned Val) const {
336ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
337ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
338ac106addSNikolay Haustov   int shift = 0;
339ac106addSNikolay Haustov   switch (SRegClassID) {
340ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
341212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
342212a251cSArtem Tamazov     break;
343ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
344212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
345212a251cSArtem Tamazov     shift = 1;
346212a251cSArtem Tamazov     break;
347212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
348212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
349ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
350ac106addSNikolay Haustov   // this bundle?
35127134953SDmitry Preobrazhensky   case AMDGPU::SGPR_256RegClassID:
35227134953SDmitry Preobrazhensky   case AMDGPU::TTMP_256RegClassID:
353ac106addSNikolay Haustov     // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
354ac106addSNikolay Haustov   // this bundle?
35527134953SDmitry Preobrazhensky   case AMDGPU::SGPR_512RegClassID:
35627134953SDmitry Preobrazhensky   case AMDGPU::TTMP_512RegClassID:
357212a251cSArtem Tamazov     shift = 2;
358212a251cSArtem Tamazov     break;
359ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
360ac106addSNikolay Haustov   // this bundle?
361212a251cSArtem Tamazov   default:
36292b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
363ac106addSNikolay Haustov   }
36492b355b1SMatt Arsenault 
36592b355b1SMatt Arsenault   if (Val % (1 << shift)) {
366ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
367ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
36892b355b1SMatt Arsenault   }
36992b355b1SMatt Arsenault 
370ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
371ac106addSNikolay Haustov }
372ac106addSNikolay Haustov 
373ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
374212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
375ac106addSNikolay Haustov }
376ac106addSNikolay Haustov 
377ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
378212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
379ac106addSNikolay Haustov }
380ac106addSNikolay Haustov 
38130fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
38230fc5239SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val);
38330fc5239SDmitry Preobrazhensky }
38430fc5239SDmitry Preobrazhensky 
3854bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
3864bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
3874bd72361SMatt Arsenault }
3884bd72361SMatt Arsenault 
3899be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
3909be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
3919be7b0d4SMatt Arsenault }
3929be7b0d4SMatt Arsenault 
393ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
394cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
395cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
396cb540bc0SMatt Arsenault   // high bit.
397cb540bc0SMatt Arsenault   Val &= 255;
398cb540bc0SMatt Arsenault 
399ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
400ac106addSNikolay Haustov }
401ac106addSNikolay Haustov 
402ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
403ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
404ac106addSNikolay Haustov }
405ac106addSNikolay Haustov 
406ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
407ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
408ac106addSNikolay Haustov }
409ac106addSNikolay Haustov 
410ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
411ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
412ac106addSNikolay Haustov }
413ac106addSNikolay Haustov 
414ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
415ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
416ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
417ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
418212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
419ac106addSNikolay Haustov }
420ac106addSNikolay Haustov 
421640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
422640c44b8SMatt Arsenault   unsigned Val) const {
423640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
42438e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
42538e496b1SArtem Tamazov }
42638e496b1SArtem Tamazov 
427ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
428ca7b0a17SMatt Arsenault   unsigned Val) const {
429ca7b0a17SMatt Arsenault   // SReg_32_XM0 is SReg_32 without EXEC_HI
430ca7b0a17SMatt Arsenault   return decodeOperand_SReg_32(Val);
431ca7b0a17SMatt Arsenault }
432ca7b0a17SMatt Arsenault 
433ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
434640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
435640c44b8SMatt Arsenault }
436640c44b8SMatt Arsenault 
437640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
438212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
439ac106addSNikolay Haustov }
440ac106addSNikolay Haustov 
441ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
442212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
443ac106addSNikolay Haustov }
444ac106addSNikolay Haustov 
445ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
44627134953SDmitry Preobrazhensky   return decodeDstOp(OPW256, Val);
447ac106addSNikolay Haustov }
448ac106addSNikolay Haustov 
449ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
45027134953SDmitry Preobrazhensky   return decodeDstOp(OPW512, Val);
451ac106addSNikolay Haustov }
452ac106addSNikolay Haustov 
453ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
454ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
455ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
456ac106addSNikolay Haustov   // ToDo: deal with float/double constants
457ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
458ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
459ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
460ac106addSNikolay Haustov                         Twine(Bytes.size()));
461ce941c9cSDmitry Preobrazhensky     }
462ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
463ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
464ce941c9cSDmitry Preobrazhensky   }
465ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
466ac106addSNikolay Haustov }
467ac106addSNikolay Haustov 
468ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
469212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
470c8fbf6ffSEugene Zelenko 
471212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
472212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
473212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
474212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
475212a251cSArtem Tamazov       // Cast prevents negative overflow.
476ac106addSNikolay Haustov }
477ac106addSNikolay Haustov 
4784bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
4794bd72361SMatt Arsenault   switch (Imm) {
4804bd72361SMatt Arsenault   case 240:
4814bd72361SMatt Arsenault     return FloatToBits(0.5f);
4824bd72361SMatt Arsenault   case 241:
4834bd72361SMatt Arsenault     return FloatToBits(-0.5f);
4844bd72361SMatt Arsenault   case 242:
4854bd72361SMatt Arsenault     return FloatToBits(1.0f);
4864bd72361SMatt Arsenault   case 243:
4874bd72361SMatt Arsenault     return FloatToBits(-1.0f);
4884bd72361SMatt Arsenault   case 244:
4894bd72361SMatt Arsenault     return FloatToBits(2.0f);
4904bd72361SMatt Arsenault   case 245:
4914bd72361SMatt Arsenault     return FloatToBits(-2.0f);
4924bd72361SMatt Arsenault   case 246:
4934bd72361SMatt Arsenault     return FloatToBits(4.0f);
4944bd72361SMatt Arsenault   case 247:
4954bd72361SMatt Arsenault     return FloatToBits(-4.0f);
4964bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
4974bd72361SMatt Arsenault     return 0x3e22f983;
4984bd72361SMatt Arsenault   default:
4994bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
5004bd72361SMatt Arsenault   }
5014bd72361SMatt Arsenault }
5024bd72361SMatt Arsenault 
5034bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
5044bd72361SMatt Arsenault   switch (Imm) {
5054bd72361SMatt Arsenault   case 240:
5064bd72361SMatt Arsenault     return DoubleToBits(0.5);
5074bd72361SMatt Arsenault   case 241:
5084bd72361SMatt Arsenault     return DoubleToBits(-0.5);
5094bd72361SMatt Arsenault   case 242:
5104bd72361SMatt Arsenault     return DoubleToBits(1.0);
5114bd72361SMatt Arsenault   case 243:
5124bd72361SMatt Arsenault     return DoubleToBits(-1.0);
5134bd72361SMatt Arsenault   case 244:
5144bd72361SMatt Arsenault     return DoubleToBits(2.0);
5154bd72361SMatt Arsenault   case 245:
5164bd72361SMatt Arsenault     return DoubleToBits(-2.0);
5174bd72361SMatt Arsenault   case 246:
5184bd72361SMatt Arsenault     return DoubleToBits(4.0);
5194bd72361SMatt Arsenault   case 247:
5204bd72361SMatt Arsenault     return DoubleToBits(-4.0);
5214bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
5224bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
5234bd72361SMatt Arsenault   default:
5244bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
5254bd72361SMatt Arsenault   }
5264bd72361SMatt Arsenault }
5274bd72361SMatt Arsenault 
5284bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
5294bd72361SMatt Arsenault   switch (Imm) {
5304bd72361SMatt Arsenault   case 240:
5314bd72361SMatt Arsenault     return 0x3800;
5324bd72361SMatt Arsenault   case 241:
5334bd72361SMatt Arsenault     return 0xB800;
5344bd72361SMatt Arsenault   case 242:
5354bd72361SMatt Arsenault     return 0x3C00;
5364bd72361SMatt Arsenault   case 243:
5374bd72361SMatt Arsenault     return 0xBC00;
5384bd72361SMatt Arsenault   case 244:
5394bd72361SMatt Arsenault     return 0x4000;
5404bd72361SMatt Arsenault   case 245:
5414bd72361SMatt Arsenault     return 0xC000;
5424bd72361SMatt Arsenault   case 246:
5434bd72361SMatt Arsenault     return 0x4400;
5444bd72361SMatt Arsenault   case 247:
5454bd72361SMatt Arsenault     return 0xC400;
5464bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
5474bd72361SMatt Arsenault     return 0x3118;
5484bd72361SMatt Arsenault   default:
5494bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
5504bd72361SMatt Arsenault   }
5514bd72361SMatt Arsenault }
5524bd72361SMatt Arsenault 
5534bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
554212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
555212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
5564bd72361SMatt Arsenault 
557e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
5584bd72361SMatt Arsenault   switch (Width) {
5594bd72361SMatt Arsenault   case OPW32:
5604bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
5614bd72361SMatt Arsenault   case OPW64:
5624bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
5634bd72361SMatt Arsenault   case OPW16:
5649be7b0d4SMatt Arsenault   case OPWV216:
5654bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
5664bd72361SMatt Arsenault   default:
5674bd72361SMatt Arsenault     llvm_unreachable("implement me");
568e1818af8STom Stellard   }
569e1818af8STom Stellard }
570e1818af8STom Stellard 
571212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
572e1818af8STom Stellard   using namespace AMDGPU;
573c8fbf6ffSEugene Zelenko 
574212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
575212a251cSArtem Tamazov   switch (Width) {
576212a251cSArtem Tamazov   default: // fall
5774bd72361SMatt Arsenault   case OPW32:
5784bd72361SMatt Arsenault   case OPW16:
5799be7b0d4SMatt Arsenault   case OPWV216:
5804bd72361SMatt Arsenault     return VGPR_32RegClassID;
581212a251cSArtem Tamazov   case OPW64: return VReg_64RegClassID;
582212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
583212a251cSArtem Tamazov   }
584212a251cSArtem Tamazov }
585212a251cSArtem Tamazov 
586212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
587212a251cSArtem Tamazov   using namespace AMDGPU;
588c8fbf6ffSEugene Zelenko 
589212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
590212a251cSArtem Tamazov   switch (Width) {
591212a251cSArtem Tamazov   default: // fall
5924bd72361SMatt Arsenault   case OPW32:
5934bd72361SMatt Arsenault   case OPW16:
5949be7b0d4SMatt Arsenault   case OPWV216:
5954bd72361SMatt Arsenault     return SGPR_32RegClassID;
596212a251cSArtem Tamazov   case OPW64: return SGPR_64RegClassID;
597212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
59827134953SDmitry Preobrazhensky   case OPW256: return SGPR_256RegClassID;
59927134953SDmitry Preobrazhensky   case OPW512: return SGPR_512RegClassID;
600212a251cSArtem Tamazov   }
601212a251cSArtem Tamazov }
602212a251cSArtem Tamazov 
603212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
604212a251cSArtem Tamazov   using namespace AMDGPU;
605c8fbf6ffSEugene Zelenko 
606212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
607212a251cSArtem Tamazov   switch (Width) {
608212a251cSArtem Tamazov   default: // fall
6094bd72361SMatt Arsenault   case OPW32:
6104bd72361SMatt Arsenault   case OPW16:
6119be7b0d4SMatt Arsenault   case OPWV216:
6124bd72361SMatt Arsenault     return TTMP_32RegClassID;
613212a251cSArtem Tamazov   case OPW64: return TTMP_64RegClassID;
614212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
61527134953SDmitry Preobrazhensky   case OPW256: return TTMP_256RegClassID;
61627134953SDmitry Preobrazhensky   case OPW512: return TTMP_512RegClassID;
617212a251cSArtem Tamazov   }
618212a251cSArtem Tamazov }
619212a251cSArtem Tamazov 
620ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
621ac2b0264SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
622ac2b0264SDmitry Preobrazhensky 
623ac2b0264SDmitry Preobrazhensky   unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN;
624ac2b0264SDmitry Preobrazhensky   unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX;
625ac2b0264SDmitry Preobrazhensky 
626ac2b0264SDmitry Preobrazhensky   return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
627ac2b0264SDmitry Preobrazhensky }
628ac2b0264SDmitry Preobrazhensky 
629212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
630212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
631c8fbf6ffSEugene Zelenko 
632ac106addSNikolay Haustov   assert(Val < 512); // enum9
633ac106addSNikolay Haustov 
634212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
635212a251cSArtem Tamazov     return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
636212a251cSArtem Tamazov   }
637b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
638b49c3361SArtem Tamazov     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
639212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
640212a251cSArtem Tamazov   }
641ac2b0264SDmitry Preobrazhensky 
642ac2b0264SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
643ac2b0264SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
644ac2b0264SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
645212a251cSArtem Tamazov   }
646ac106addSNikolay Haustov 
647212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
648ac106addSNikolay Haustov     return decodeIntImmed(Val);
649ac106addSNikolay Haustov 
650212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
6514bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
652ac106addSNikolay Haustov 
653212a251cSArtem Tamazov   if (Val == LITERAL_CONST)
654ac106addSNikolay Haustov     return decodeLiteralConstant();
655ac106addSNikolay Haustov 
6564bd72361SMatt Arsenault   switch (Width) {
6574bd72361SMatt Arsenault   case OPW32:
6584bd72361SMatt Arsenault   case OPW16:
6599be7b0d4SMatt Arsenault   case OPWV216:
6604bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
6614bd72361SMatt Arsenault   case OPW64:
6624bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
6634bd72361SMatt Arsenault   default:
6644bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
6654bd72361SMatt Arsenault   }
666ac106addSNikolay Haustov }
667ac106addSNikolay Haustov 
66827134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
66927134953SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
67027134953SDmitry Preobrazhensky 
67127134953SDmitry Preobrazhensky   assert(Val < 128);
67227134953SDmitry Preobrazhensky   assert(Width == OPW256 || Width == OPW512);
67327134953SDmitry Preobrazhensky 
67427134953SDmitry Preobrazhensky   if (Val <= SGPR_MAX) {
67527134953SDmitry Preobrazhensky     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
67627134953SDmitry Preobrazhensky     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
67727134953SDmitry Preobrazhensky   }
67827134953SDmitry Preobrazhensky 
67927134953SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
68027134953SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
68127134953SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
68227134953SDmitry Preobrazhensky   }
68327134953SDmitry Preobrazhensky 
68427134953SDmitry Preobrazhensky   llvm_unreachable("unknown dst register");
68527134953SDmitry Preobrazhensky }
68627134953SDmitry Preobrazhensky 
687ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
688ac106addSNikolay Haustov   using namespace AMDGPU;
689c8fbf6ffSEugene Zelenko 
690e1818af8STom Stellard   switch (Val) {
691ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR_LO);
692ac2b0264SDmitry Preobrazhensky   case 103: return createRegOperand(FLAT_SCR_HI);
693*3afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK_LO);
694*3afbd825SDmitry Preobrazhensky   case 105: return createRegOperand(XNACK_MASK_HI);
695ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
696ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
697ac2b0264SDmitry Preobrazhensky   case 108: assert(!isGFX9()); return createRegOperand(TBA_LO);
698ac2b0264SDmitry Preobrazhensky   case 109: assert(!isGFX9()); return createRegOperand(TBA_HI);
699ac2b0264SDmitry Preobrazhensky   case 110: assert(!isGFX9()); return createRegOperand(TMA_LO);
700ac2b0264SDmitry Preobrazhensky   case 111: assert(!isGFX9()); return createRegOperand(TMA_HI);
701ac106addSNikolay Haustov   case 124: return createRegOperand(M0);
702ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
703ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
704a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
705a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
706a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
707a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
708a3b3b489SMatt Arsenault     // TODO: SRC_POPS_EXITING_WAVE_ID
709e1818af8STom Stellard     // ToDo: no support for vccz register
710ac106addSNikolay Haustov   case 251: break;
711e1818af8STom Stellard     // ToDo: no support for execz register
712ac106addSNikolay Haustov   case 252: break;
713ac106addSNikolay Haustov   case 253: return createRegOperand(SCC);
714ac106addSNikolay Haustov   default: break;
715e1818af8STom Stellard   }
716ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
717e1818af8STom Stellard }
718e1818af8STom Stellard 
719ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
720161a158eSNikolay Haustov   using namespace AMDGPU;
721c8fbf6ffSEugene Zelenko 
722161a158eSNikolay Haustov   switch (Val) {
723ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR);
724*3afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK);
725ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
726ac2b0264SDmitry Preobrazhensky   case 108: assert(!isGFX9()); return createRegOperand(TBA);
727ac2b0264SDmitry Preobrazhensky   case 110: assert(!isGFX9()); return createRegOperand(TMA);
728ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
729ac106addSNikolay Haustov   default: break;
730161a158eSNikolay Haustov   }
731ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
732161a158eSNikolay Haustov }
733161a158eSNikolay Haustov 
734549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
735363f47a2SSam Kolton                                             unsigned Val) const {
736363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
737363f47a2SSam Kolton 
738549c89d2SSam Kolton   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
739a179d25bSSam Kolton     // XXX: static_cast<int> is needed to avoid stupid warning:
740a179d25bSSam Kolton     // compare with unsigned is always true
741a179d25bSSam Kolton     if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) &&
742363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
743363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
744363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
745363f47a2SSam Kolton     }
746363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
747363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_SGPR_MAX) {
748363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
749363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
750363f47a2SSam Kolton     }
751ac2b0264SDmitry Preobrazhensky     if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
752ac2b0264SDmitry Preobrazhensky         Val <= SDWA9EncValues::SRC_TTMP_MAX) {
753ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(Width),
754ac2b0264SDmitry Preobrazhensky                                Val - SDWA9EncValues::SRC_TTMP_MIN);
755ac2b0264SDmitry Preobrazhensky     }
756363f47a2SSam Kolton 
757363f47a2SSam Kolton     return decodeSpecialReg32(Val - SDWA9EncValues::SRC_SGPR_MIN);
758549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
759549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
760549c89d2SSam Kolton   }
761549c89d2SSam Kolton   llvm_unreachable("unsupported target");
762363f47a2SSam Kolton }
763363f47a2SSam Kolton 
764549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
765549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
766363f47a2SSam Kolton }
767363f47a2SSam Kolton 
768549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
769549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
770363f47a2SSam Kolton }
771363f47a2SSam Kolton 
772549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
773363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
774363f47a2SSam Kolton 
775549c89d2SSam Kolton   assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] &&
776549c89d2SSam Kolton          "SDWAVopcDst should be present only on GFX9");
777363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
778363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
779ac2b0264SDmitry Preobrazhensky 
780ac2b0264SDmitry Preobrazhensky     int TTmpIdx = getTTmpIdx(Val);
781ac2b0264SDmitry Preobrazhensky     if (TTmpIdx >= 0) {
782ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx);
783ac2b0264SDmitry Preobrazhensky     } else if (Val > AMDGPU::EncValues::SGPR_MAX) {
784363f47a2SSam Kolton       return decodeSpecialReg64(Val);
785363f47a2SSam Kolton     } else {
786363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(OPW64), Val);
787363f47a2SSam Kolton     }
788363f47a2SSam Kolton   } else {
789363f47a2SSam Kolton     return createRegOperand(AMDGPU::VCC);
790363f47a2SSam Kolton   }
791363f47a2SSam Kolton }
792363f47a2SSam Kolton 
793ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const {
794ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
795ac2b0264SDmitry Preobrazhensky }
796ac2b0264SDmitry Preobrazhensky 
797ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const {
798ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
799ac2b0264SDmitry Preobrazhensky }
800ac2b0264SDmitry Preobrazhensky 
8013381d7a2SSam Kolton //===----------------------------------------------------------------------===//
8023381d7a2SSam Kolton // AMDGPUSymbolizer
8033381d7a2SSam Kolton //===----------------------------------------------------------------------===//
8043381d7a2SSam Kolton 
8053381d7a2SSam Kolton // Try to find symbol name for specified label
8063381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
8073381d7a2SSam Kolton                                 raw_ostream &/*cStream*/, int64_t Value,
8083381d7a2SSam Kolton                                 uint64_t /*Address*/, bool IsBranch,
8093381d7a2SSam Kolton                                 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
810c8fbf6ffSEugene Zelenko   using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
811c8fbf6ffSEugene Zelenko   using SectionSymbolsTy = std::vector<SymbolInfoTy>;
8123381d7a2SSam Kolton 
8133381d7a2SSam Kolton   if (!IsBranch) {
8143381d7a2SSam Kolton     return false;
8153381d7a2SSam Kolton   }
8163381d7a2SSam Kolton 
8173381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
8183381d7a2SSam Kolton   auto Result = std::find_if(Symbols->begin(), Symbols->end(),
8193381d7a2SSam Kolton                              [Value](const SymbolInfoTy& Val) {
8203381d7a2SSam Kolton                                 return std::get<0>(Val) == static_cast<uint64_t>(Value)
8213381d7a2SSam Kolton                                     && std::get<2>(Val) == ELF::STT_NOTYPE;
8223381d7a2SSam Kolton                              });
8233381d7a2SSam Kolton   if (Result != Symbols->end()) {
8243381d7a2SSam Kolton     auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
8253381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
8263381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
8273381d7a2SSam Kolton     return true;
8283381d7a2SSam Kolton   }
8293381d7a2SSam Kolton   return false;
8303381d7a2SSam Kolton }
8313381d7a2SSam Kolton 
83292b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
83392b355b1SMatt Arsenault                                                        int64_t Value,
83492b355b1SMatt Arsenault                                                        uint64_t Address) {
83592b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
83692b355b1SMatt Arsenault }
83792b355b1SMatt Arsenault 
8383381d7a2SSam Kolton //===----------------------------------------------------------------------===//
8393381d7a2SSam Kolton // Initialization
8403381d7a2SSam Kolton //===----------------------------------------------------------------------===//
8413381d7a2SSam Kolton 
8423381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
8433381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
8443381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
8453381d7a2SSam Kolton                               void *DisInfo,
8463381d7a2SSam Kolton                               MCContext *Ctx,
8473381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
8483381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
8493381d7a2SSam Kolton }
8503381d7a2SSam Kolton 
851e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
852e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
853e1818af8STom Stellard                                                 MCContext &Ctx) {
854cad7fa85SMatt Arsenault   return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
855e1818af8STom Stellard }
856e1818af8STom Stellard 
857e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() {
858f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
859f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
860f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
861f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
862e1818af8STom Stellard }
863