1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 3*2946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*2946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 5*2946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6e1818af8STom Stellard // 7e1818af8STom Stellard //===----------------------------------------------------------------------===// 8e1818af8STom Stellard // 9e1818af8STom Stellard //===----------------------------------------------------------------------===// 10e1818af8STom Stellard // 11e1818af8STom Stellard /// \file 12e1818af8STom Stellard /// 13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 14e1818af8STom Stellard // 15e1818af8STom Stellard //===----------------------------------------------------------------------===// 16e1818af8STom Stellard 17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 18e1818af8STom Stellard 19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 20e1818af8STom Stellard #include "AMDGPU.h" 21e1818af8STom Stellard #include "AMDGPURegisterInfo.h" 22c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 23212a251cSArtem Tamazov #include "SIDefines.h" 2444b30b45STom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 25e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 26c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 29c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 30264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 31ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 34e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 35e1818af8STom Stellard #include "llvm/MC/MCInst.h" 36e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 37ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 38c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 39c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 40e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 41c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 42c8fbf6ffSEugene Zelenko #include <algorithm> 43c8fbf6ffSEugene Zelenko #include <cassert> 44c8fbf6ffSEugene Zelenko #include <cstddef> 45c8fbf6ffSEugene Zelenko #include <cstdint> 46c8fbf6ffSEugene Zelenko #include <iterator> 47c8fbf6ffSEugene Zelenko #include <tuple> 48c8fbf6ffSEugene Zelenko #include <vector> 49e1818af8STom Stellard 50e1818af8STom Stellard using namespace llvm; 51e1818af8STom Stellard 52e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 53e1818af8STom Stellard 54c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 55e1818af8STom Stellard 56ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 57ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 58ac106addSNikolay Haustov Inst.addOperand(Opnd); 59ac106addSNikolay Haustov return Opnd.isValid() ? 60ac106addSNikolay Haustov MCDisassembler::Success : 61ac106addSNikolay Haustov MCDisassembler::SoftFail; 62e1818af8STom Stellard } 63e1818af8STom Stellard 64549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 65549c89d2SSam Kolton uint16_t NameIdx) { 66549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 67549c89d2SSam Kolton if (OpIdx != -1) { 68549c89d2SSam Kolton auto I = MI.begin(); 69549c89d2SSam Kolton std::advance(I, OpIdx); 70549c89d2SSam Kolton MI.insert(I, Op); 71549c89d2SSam Kolton } 72549c89d2SSam Kolton return OpIdx; 73549c89d2SSam Kolton } 74549c89d2SSam Kolton 753381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 763381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 773381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 783381d7a2SSam Kolton 793381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 803381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 813381d7a2SSam Kolton 823381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 833381d7a2SSam Kolton return MCDisassembler::Success; 843381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 853381d7a2SSam Kolton } 863381d7a2SSam Kolton 87363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 88363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 89ac106addSNikolay Haustov unsigned Imm, \ 90ac106addSNikolay Haustov uint64_t /*Addr*/, \ 91ac106addSNikolay Haustov const void *Decoder) { \ 92ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 93363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 94e1818af8STom Stellard } 95e1818af8STom Stellard 96363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 97363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 98e1818af8STom Stellard 99363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 100363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 101363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 10230fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 103e1818af8STom Stellard 104363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 105363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 106363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 107e1818af8STom Stellard 108363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 109363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 110ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 111363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 112363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 113363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 114363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 115363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 116e1818af8STom Stellard 1174bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1184bd72361SMatt Arsenault unsigned Imm, 1194bd72361SMatt Arsenault uint64_t Addr, 1204bd72361SMatt Arsenault const void *Decoder) { 1214bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1224bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1234bd72361SMatt Arsenault } 1244bd72361SMatt Arsenault 1259be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1269be7b0d4SMatt Arsenault unsigned Imm, 1279be7b0d4SMatt Arsenault uint64_t Addr, 1289be7b0d4SMatt Arsenault const void *Decoder) { 1299be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1309be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1319be7b0d4SMatt Arsenault } 1329be7b0d4SMatt Arsenault 133549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 134549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 135363f47a2SSam Kolton 136549c89d2SSam Kolton DECODE_SDWA(Src32) 137549c89d2SSam Kolton DECODE_SDWA(Src16) 138549c89d2SSam Kolton DECODE_SDWA(VopcDst) 139363f47a2SSam Kolton 140e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 141e1818af8STom Stellard 142e1818af8STom Stellard //===----------------------------------------------------------------------===// 143e1818af8STom Stellard // 144e1818af8STom Stellard //===----------------------------------------------------------------------===// 145e1818af8STom Stellard 1461048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 1471048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 1481048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 1491048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 150ac106addSNikolay Haustov return Res; 151ac106addSNikolay Haustov } 152ac106addSNikolay Haustov 153ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 154ac106addSNikolay Haustov MCInst &MI, 155ac106addSNikolay Haustov uint64_t Inst, 156ac106addSNikolay Haustov uint64_t Address) const { 157ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 158ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 159ac106addSNikolay Haustov MCInst TmpInst; 160ce941c9cSDmitry Preobrazhensky HasLiteral = false; 161ac106addSNikolay Haustov const auto SavedBytes = Bytes; 162ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 163ac106addSNikolay Haustov MI = TmpInst; 164ac106addSNikolay Haustov return MCDisassembler::Success; 165ac106addSNikolay Haustov } 166ac106addSNikolay Haustov Bytes = SavedBytes; 167ac106addSNikolay Haustov return MCDisassembler::Fail; 168ac106addSNikolay Haustov } 169ac106addSNikolay Haustov 170e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 171ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 172e1818af8STom Stellard uint64_t Address, 173e1818af8STom Stellard raw_ostream &WS, 174e1818af8STom Stellard raw_ostream &CS) const { 175e1818af8STom Stellard CommentStream = &CS; 176549c89d2SSam Kolton bool IsSDWA = false; 177e1818af8STom Stellard 178e1818af8STom Stellard // ToDo: AMDGPUDisassembler supports only VI ISA. 179d122abeaSMatt Arsenault if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding]) 180d122abeaSMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 181e1818af8STom Stellard 182ac106addSNikolay Haustov const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size()); 183ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 184161a158eSNikolay Haustov 185ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 186ac106addSNikolay Haustov do { 187824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 188ac106addSNikolay Haustov // but it is unknown yet, so try all we can 1891048fb18SSam Kolton 190c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 191c9bdcb75SSam Kolton // encodings 1921048fb18SSam Kolton if (Bytes.size() >= 8) { 1931048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 1941048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 1951048fb18SSam Kolton if (Res) break; 196c9bdcb75SSam Kolton 197c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 198549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 199363f47a2SSam Kolton 200363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 201549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 2020905870fSChangpeng Fang 2030905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 2040905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 2050084adc5SMatt Arsenault if (Res) 2060084adc5SMatt Arsenault break; 2070084adc5SMatt Arsenault } 2080084adc5SMatt Arsenault 2090084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 2100084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 2110084adc5SMatt Arsenault // table first so we print the correct name. 2120084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 2130084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 2140084adc5SMatt Arsenault if (Res) 2150084adc5SMatt Arsenault break; 2160905870fSChangpeng Fang } 2171048fb18SSam Kolton } 2181048fb18SSam Kolton 2191048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 2201048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 2211048fb18SSam Kolton 2221048fb18SSam Kolton // Try decode 32-bit instruction 223ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2241048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 225ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address); 226ac106addSNikolay Haustov if (Res) break; 227e1818af8STom Stellard 228ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 229ac106addSNikolay Haustov if (Res) break; 230ac106addSNikolay Haustov 231a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 232a0342dc9SDmitry Preobrazhensky if (Res) break; 233a0342dc9SDmitry Preobrazhensky 234ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2351048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 236ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address); 237ac106addSNikolay Haustov if (Res) break; 238ac106addSNikolay Haustov 239ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 2401e32550dSDmitry Preobrazhensky if (Res) break; 2411e32550dSDmitry Preobrazhensky 2421e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 243ac106addSNikolay Haustov } while (false); 244ac106addSNikolay Haustov 245678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 246678e111eSMatt Arsenault MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si || 247603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || 248603a43fcSKonstantin Zhuravlyov MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi)) { 249678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 250549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 251678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 252678e111eSMatt Arsenault } 253678e111eSMatt Arsenault 254cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 255cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 256cad7fa85SMatt Arsenault } 257cad7fa85SMatt Arsenault 258549c89d2SSam Kolton if (Res && IsSDWA) 259549c89d2SSam Kolton Res = convertSDWAInst(MI); 260549c89d2SSam Kolton 2617116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 2627116e896STim Corringham // (unless there are fewer bytes left) 2637116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 2647116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 265ac106addSNikolay Haustov return Res; 266161a158eSNikolay Haustov } 267e1818af8STom Stellard 268549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 269549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 270549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 271549c89d2SSam Kolton // VOPC - insert clamp 272549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 273549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 274549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 275549c89d2SSam Kolton if (SDst != -1) { 276549c89d2SSam Kolton // VOPC - insert VCC register as sdst 277ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 278549c89d2SSam Kolton AMDGPU::OpName::sdst); 279549c89d2SSam Kolton } else { 280549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 281549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 282549c89d2SSam Kolton } 283549c89d2SSam Kolton } 284549c89d2SSam Kolton return MCDisassembler::Success; 285549c89d2SSam Kolton } 286549c89d2SSam Kolton 2870a1ff464SDmitry Preobrazhensky // Note that MIMG format provides no information about VADDR size. 2880a1ff464SDmitry Preobrazhensky // Consequently, decoded instructions always show address 2890a1ff464SDmitry Preobrazhensky // as if it has 1 dword, which could be not really so. 290cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 291da4a7c01SDmitry Preobrazhensky 2920b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 2930b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 2940b4eb1eaSDmitry Preobrazhensky 295cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 296cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 297cad7fa85SMatt Arsenault 298cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 299cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 3000b4eb1eaSDmitry Preobrazhensky 3010a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 3020a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 303f2674319SNicolai Haehnle int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 304f2674319SNicolai Haehnle AMDGPU::OpName::d16); 3050a1ff464SDmitry Preobrazhensky 3060b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 3070b4eb1eaSDmitry Preobrazhensky assert(DMaskIdx != -1); 3080a1ff464SDmitry Preobrazhensky assert(TFEIdx != -1); 3090b4eb1eaSDmitry Preobrazhensky 310da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 311f2674319SNicolai Haehnle bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; 3120b4eb1eaSDmitry Preobrazhensky 313cad7fa85SMatt Arsenault unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 314cad7fa85SMatt Arsenault if (DMask == 0) 315cad7fa85SMatt Arsenault return MCDisassembler::Success; 316cad7fa85SMatt Arsenault 317f2674319SNicolai Haehnle unsigned DstSize = IsGather4 ? 4 : countPopulation(DMask); 3180a1ff464SDmitry Preobrazhensky if (DstSize == 1) 3190a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 3200a1ff464SDmitry Preobrazhensky 321f2674319SNicolai Haehnle bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); 3220a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 3230a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 3240a1ff464SDmitry Preobrazhensky } 3250a1ff464SDmitry Preobrazhensky 3260a1ff464SDmitry Preobrazhensky // FIXME: Add tfe support 3270a1ff464SDmitry Preobrazhensky if (MI.getOperand(TFEIdx).getImm()) 328cad7fa85SMatt Arsenault return MCDisassembler::Success; 329cad7fa85SMatt Arsenault 3300b4eb1eaSDmitry Preobrazhensky int NewOpcode = -1; 3310b4eb1eaSDmitry Preobrazhensky 3320ab200b6SNicolai Haehnle if (IsGather4) { 333f2674319SNicolai Haehnle if (D16 && AMDGPU::hasPackedD16(STI)) 3340ab200b6SNicolai Haehnle NewOpcode = AMDGPU::getMaskedMIMGOp(MI.getOpcode(), 2); 335f2674319SNicolai Haehnle else 336f2674319SNicolai Haehnle return MCDisassembler::Success; 3370b4eb1eaSDmitry Preobrazhensky } else { 3380ab200b6SNicolai Haehnle NewOpcode = AMDGPU::getMaskedMIMGOp(MI.getOpcode(), DstSize); 3390ab200b6SNicolai Haehnle if (NewOpcode == -1) 3400ab200b6SNicolai Haehnle return MCDisassembler::Success; 3410b4eb1eaSDmitry Preobrazhensky } 3420b4eb1eaSDmitry Preobrazhensky 343cad7fa85SMatt Arsenault auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 344cad7fa85SMatt Arsenault 3450b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 346cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 3470b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 3480b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 3490b4eb1eaSDmitry Preobrazhensky 3500b4eb1eaSDmitry Preobrazhensky // Widen the register to the correct number of enabled channels. 351cad7fa85SMatt Arsenault auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 352cad7fa85SMatt Arsenault &MRI.getRegClass(RCID)); 353cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 354cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 355cad7fa85SMatt Arsenault // components exceeds the register count. 356cad7fa85SMatt Arsenault return MCDisassembler::Success; 357cad7fa85SMatt Arsenault } 358cad7fa85SMatt Arsenault 359cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 360cad7fa85SMatt Arsenault // vaddr will be always appear as a single VGPR. This will look different than 361cad7fa85SMatt Arsenault // how it is usually emitted because the number of register components is not 362cad7fa85SMatt Arsenault // in the instruction encoding. 363cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 3640b4eb1eaSDmitry Preobrazhensky 365da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 3660b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 3670b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 3680b4eb1eaSDmitry Preobrazhensky } 3690b4eb1eaSDmitry Preobrazhensky 370cad7fa85SMatt Arsenault return MCDisassembler::Success; 371cad7fa85SMatt Arsenault } 372cad7fa85SMatt Arsenault 373ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 374ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 375ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 376e1818af8STom Stellard } 377e1818af8STom Stellard 378ac106addSNikolay Haustov inline 379ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 380ac106addSNikolay Haustov const Twine& ErrMsg) const { 381ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 382ac106addSNikolay Haustov 383ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 384ac106addSNikolay Haustov // return MCOperand::createError(V); 385ac106addSNikolay Haustov return MCOperand(); 386ac106addSNikolay Haustov } 387ac106addSNikolay Haustov 388ac106addSNikolay Haustov inline 389ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 390ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 391ac106addSNikolay Haustov } 392ac106addSNikolay Haustov 393ac106addSNikolay Haustov inline 394ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 395ac106addSNikolay Haustov unsigned Val) const { 396ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 397ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 398ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 399ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 400ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 401ac106addSNikolay Haustov } 402ac106addSNikolay Haustov 403ac106addSNikolay Haustov inline 404ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 405ac106addSNikolay Haustov unsigned Val) const { 406ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 407ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 408ac106addSNikolay Haustov int shift = 0; 409ac106addSNikolay Haustov switch (SRegClassID) { 410ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 411212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 412212a251cSArtem Tamazov break; 413ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 414212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 415212a251cSArtem Tamazov shift = 1; 416212a251cSArtem Tamazov break; 417212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 418212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 419ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 420ac106addSNikolay Haustov // this bundle? 42127134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 42227134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 423ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 424ac106addSNikolay Haustov // this bundle? 42527134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 42627134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 427212a251cSArtem Tamazov shift = 2; 428212a251cSArtem Tamazov break; 429ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 430ac106addSNikolay Haustov // this bundle? 431212a251cSArtem Tamazov default: 43292b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 433ac106addSNikolay Haustov } 43492b355b1SMatt Arsenault 43592b355b1SMatt Arsenault if (Val % (1 << shift)) { 436ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 437ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 43892b355b1SMatt Arsenault } 43992b355b1SMatt Arsenault 440ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 441ac106addSNikolay Haustov } 442ac106addSNikolay Haustov 443ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 444212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 445ac106addSNikolay Haustov } 446ac106addSNikolay Haustov 447ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 448212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 449ac106addSNikolay Haustov } 450ac106addSNikolay Haustov 45130fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 45230fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 45330fc5239SDmitry Preobrazhensky } 45430fc5239SDmitry Preobrazhensky 4554bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 4564bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 4574bd72361SMatt Arsenault } 4584bd72361SMatt Arsenault 4599be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 4609be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 4619be7b0d4SMatt Arsenault } 4629be7b0d4SMatt Arsenault 463ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 464cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 465cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 466cb540bc0SMatt Arsenault // high bit. 467cb540bc0SMatt Arsenault Val &= 255; 468cb540bc0SMatt Arsenault 469ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 470ac106addSNikolay Haustov } 471ac106addSNikolay Haustov 472ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 473ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 474ac106addSNikolay Haustov } 475ac106addSNikolay Haustov 476ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 477ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 478ac106addSNikolay Haustov } 479ac106addSNikolay Haustov 480ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 481ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 482ac106addSNikolay Haustov } 483ac106addSNikolay Haustov 484ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 485ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 486ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 487ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 488212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 489ac106addSNikolay Haustov } 490ac106addSNikolay Haustov 491640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 492640c44b8SMatt Arsenault unsigned Val) const { 493640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 49438e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 49538e496b1SArtem Tamazov } 49638e496b1SArtem Tamazov 497ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 498ca7b0a17SMatt Arsenault unsigned Val) const { 499ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 500ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 501ca7b0a17SMatt Arsenault } 502ca7b0a17SMatt Arsenault 503ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 504640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 505640c44b8SMatt Arsenault } 506640c44b8SMatt Arsenault 507640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 508212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 509ac106addSNikolay Haustov } 510ac106addSNikolay Haustov 511ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 512212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 513ac106addSNikolay Haustov } 514ac106addSNikolay Haustov 515ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 51627134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 517ac106addSNikolay Haustov } 518ac106addSNikolay Haustov 519ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 52027134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 521ac106addSNikolay Haustov } 522ac106addSNikolay Haustov 523ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 524ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 525ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 526ac106addSNikolay Haustov // ToDo: deal with float/double constants 527ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 528ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 529ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 530ac106addSNikolay Haustov Twine(Bytes.size())); 531ce941c9cSDmitry Preobrazhensky } 532ce941c9cSDmitry Preobrazhensky HasLiteral = true; 533ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 534ce941c9cSDmitry Preobrazhensky } 535ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 536ac106addSNikolay Haustov } 537ac106addSNikolay Haustov 538ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 539212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 540c8fbf6ffSEugene Zelenko 541212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 542212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 543212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 544212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 545212a251cSArtem Tamazov // Cast prevents negative overflow. 546ac106addSNikolay Haustov } 547ac106addSNikolay Haustov 5484bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 5494bd72361SMatt Arsenault switch (Imm) { 5504bd72361SMatt Arsenault case 240: 5514bd72361SMatt Arsenault return FloatToBits(0.5f); 5524bd72361SMatt Arsenault case 241: 5534bd72361SMatt Arsenault return FloatToBits(-0.5f); 5544bd72361SMatt Arsenault case 242: 5554bd72361SMatt Arsenault return FloatToBits(1.0f); 5564bd72361SMatt Arsenault case 243: 5574bd72361SMatt Arsenault return FloatToBits(-1.0f); 5584bd72361SMatt Arsenault case 244: 5594bd72361SMatt Arsenault return FloatToBits(2.0f); 5604bd72361SMatt Arsenault case 245: 5614bd72361SMatt Arsenault return FloatToBits(-2.0f); 5624bd72361SMatt Arsenault case 246: 5634bd72361SMatt Arsenault return FloatToBits(4.0f); 5644bd72361SMatt Arsenault case 247: 5654bd72361SMatt Arsenault return FloatToBits(-4.0f); 5664bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5674bd72361SMatt Arsenault return 0x3e22f983; 5684bd72361SMatt Arsenault default: 5694bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5704bd72361SMatt Arsenault } 5714bd72361SMatt Arsenault } 5724bd72361SMatt Arsenault 5734bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 5744bd72361SMatt Arsenault switch (Imm) { 5754bd72361SMatt Arsenault case 240: 5764bd72361SMatt Arsenault return DoubleToBits(0.5); 5774bd72361SMatt Arsenault case 241: 5784bd72361SMatt Arsenault return DoubleToBits(-0.5); 5794bd72361SMatt Arsenault case 242: 5804bd72361SMatt Arsenault return DoubleToBits(1.0); 5814bd72361SMatt Arsenault case 243: 5824bd72361SMatt Arsenault return DoubleToBits(-1.0); 5834bd72361SMatt Arsenault case 244: 5844bd72361SMatt Arsenault return DoubleToBits(2.0); 5854bd72361SMatt Arsenault case 245: 5864bd72361SMatt Arsenault return DoubleToBits(-2.0); 5874bd72361SMatt Arsenault case 246: 5884bd72361SMatt Arsenault return DoubleToBits(4.0); 5894bd72361SMatt Arsenault case 247: 5904bd72361SMatt Arsenault return DoubleToBits(-4.0); 5914bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5924bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 5934bd72361SMatt Arsenault default: 5944bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5954bd72361SMatt Arsenault } 5964bd72361SMatt Arsenault } 5974bd72361SMatt Arsenault 5984bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 5994bd72361SMatt Arsenault switch (Imm) { 6004bd72361SMatt Arsenault case 240: 6014bd72361SMatt Arsenault return 0x3800; 6024bd72361SMatt Arsenault case 241: 6034bd72361SMatt Arsenault return 0xB800; 6044bd72361SMatt Arsenault case 242: 6054bd72361SMatt Arsenault return 0x3C00; 6064bd72361SMatt Arsenault case 243: 6074bd72361SMatt Arsenault return 0xBC00; 6084bd72361SMatt Arsenault case 244: 6094bd72361SMatt Arsenault return 0x4000; 6104bd72361SMatt Arsenault case 245: 6114bd72361SMatt Arsenault return 0xC000; 6124bd72361SMatt Arsenault case 246: 6134bd72361SMatt Arsenault return 0x4400; 6144bd72361SMatt Arsenault case 247: 6154bd72361SMatt Arsenault return 0xC400; 6164bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 6174bd72361SMatt Arsenault return 0x3118; 6184bd72361SMatt Arsenault default: 6194bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 6204bd72361SMatt Arsenault } 6214bd72361SMatt Arsenault } 6224bd72361SMatt Arsenault 6234bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 624212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 625212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 6264bd72361SMatt Arsenault 627e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 6284bd72361SMatt Arsenault switch (Width) { 6294bd72361SMatt Arsenault case OPW32: 6304bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 6314bd72361SMatt Arsenault case OPW64: 6324bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 6334bd72361SMatt Arsenault case OPW16: 6349be7b0d4SMatt Arsenault case OPWV216: 6354bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 6364bd72361SMatt Arsenault default: 6374bd72361SMatt Arsenault llvm_unreachable("implement me"); 638e1818af8STom Stellard } 639e1818af8STom Stellard } 640e1818af8STom Stellard 641212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 642e1818af8STom Stellard using namespace AMDGPU; 643c8fbf6ffSEugene Zelenko 644212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 645212a251cSArtem Tamazov switch (Width) { 646212a251cSArtem Tamazov default: // fall 6474bd72361SMatt Arsenault case OPW32: 6484bd72361SMatt Arsenault case OPW16: 6499be7b0d4SMatt Arsenault case OPWV216: 6504bd72361SMatt Arsenault return VGPR_32RegClassID; 651212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 652212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 653212a251cSArtem Tamazov } 654212a251cSArtem Tamazov } 655212a251cSArtem Tamazov 656212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 657212a251cSArtem Tamazov using namespace AMDGPU; 658c8fbf6ffSEugene Zelenko 659212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 660212a251cSArtem Tamazov switch (Width) { 661212a251cSArtem Tamazov default: // fall 6624bd72361SMatt Arsenault case OPW32: 6634bd72361SMatt Arsenault case OPW16: 6649be7b0d4SMatt Arsenault case OPWV216: 6654bd72361SMatt Arsenault return SGPR_32RegClassID; 666212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 667212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 66827134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 66927134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 670212a251cSArtem Tamazov } 671212a251cSArtem Tamazov } 672212a251cSArtem Tamazov 673212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 674212a251cSArtem Tamazov using namespace AMDGPU; 675c8fbf6ffSEugene Zelenko 676212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 677212a251cSArtem Tamazov switch (Width) { 678212a251cSArtem Tamazov default: // fall 6794bd72361SMatt Arsenault case OPW32: 6804bd72361SMatt Arsenault case OPW16: 6819be7b0d4SMatt Arsenault case OPWV216: 6824bd72361SMatt Arsenault return TTMP_32RegClassID; 683212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 684212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 68527134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 68627134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 687212a251cSArtem Tamazov } 688212a251cSArtem Tamazov } 689212a251cSArtem Tamazov 690ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 691ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 692ac2b0264SDmitry Preobrazhensky 693ac2b0264SDmitry Preobrazhensky unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN; 694ac2b0264SDmitry Preobrazhensky unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX; 695ac2b0264SDmitry Preobrazhensky 696ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 697ac2b0264SDmitry Preobrazhensky } 698ac2b0264SDmitry Preobrazhensky 699212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 700212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 701c8fbf6ffSEugene Zelenko 702ac106addSNikolay Haustov assert(Val < 512); // enum9 703ac106addSNikolay Haustov 704212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 705212a251cSArtem Tamazov return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN); 706212a251cSArtem Tamazov } 707b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 708b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 709212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 710212a251cSArtem Tamazov } 711ac2b0264SDmitry Preobrazhensky 712ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 713ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 714ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 715212a251cSArtem Tamazov } 716ac106addSNikolay Haustov 717212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 718ac106addSNikolay Haustov return decodeIntImmed(Val); 719ac106addSNikolay Haustov 720212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 7214bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 722ac106addSNikolay Haustov 723212a251cSArtem Tamazov if (Val == LITERAL_CONST) 724ac106addSNikolay Haustov return decodeLiteralConstant(); 725ac106addSNikolay Haustov 7264bd72361SMatt Arsenault switch (Width) { 7274bd72361SMatt Arsenault case OPW32: 7284bd72361SMatt Arsenault case OPW16: 7299be7b0d4SMatt Arsenault case OPWV216: 7304bd72361SMatt Arsenault return decodeSpecialReg32(Val); 7314bd72361SMatt Arsenault case OPW64: 7324bd72361SMatt Arsenault return decodeSpecialReg64(Val); 7334bd72361SMatt Arsenault default: 7344bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 7354bd72361SMatt Arsenault } 736ac106addSNikolay Haustov } 737ac106addSNikolay Haustov 73827134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 73927134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 74027134953SDmitry Preobrazhensky 74127134953SDmitry Preobrazhensky assert(Val < 128); 74227134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 74327134953SDmitry Preobrazhensky 74427134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 74527134953SDmitry Preobrazhensky assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 74627134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 74727134953SDmitry Preobrazhensky } 74827134953SDmitry Preobrazhensky 74927134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 75027134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 75127134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 75227134953SDmitry Preobrazhensky } 75327134953SDmitry Preobrazhensky 75427134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 75527134953SDmitry Preobrazhensky } 75627134953SDmitry Preobrazhensky 757ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 758ac106addSNikolay Haustov using namespace AMDGPU; 759c8fbf6ffSEugene Zelenko 760e1818af8STom Stellard switch (Val) { 761ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 762ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 7633afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 7643afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 765ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 766ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 767ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA_LO); 768ac2b0264SDmitry Preobrazhensky case 109: assert(!isGFX9()); return createRegOperand(TBA_HI); 769ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA_LO); 770ac2b0264SDmitry Preobrazhensky case 111: assert(!isGFX9()); return createRegOperand(TMA_HI); 771ac106addSNikolay Haustov case 124: return createRegOperand(M0); 772ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 773ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 774a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 775a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 776a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 777a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 778a3b3b489SMatt Arsenault // TODO: SRC_POPS_EXITING_WAVE_ID 779e1818af8STom Stellard // ToDo: no support for vccz register 780ac106addSNikolay Haustov case 251: break; 781e1818af8STom Stellard // ToDo: no support for execz register 782ac106addSNikolay Haustov case 252: break; 783ac106addSNikolay Haustov case 253: return createRegOperand(SCC); 784ac106addSNikolay Haustov default: break; 785e1818af8STom Stellard } 786ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 787e1818af8STom Stellard } 788e1818af8STom Stellard 789ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 790161a158eSNikolay Haustov using namespace AMDGPU; 791c8fbf6ffSEugene Zelenko 792161a158eSNikolay Haustov switch (Val) { 793ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 7943afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 795ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 796ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA); 797ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA); 798ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 799ac106addSNikolay Haustov default: break; 800161a158eSNikolay Haustov } 801ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 802161a158eSNikolay Haustov } 803161a158eSNikolay Haustov 804549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 8056b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 806363f47a2SSam Kolton using namespace AMDGPU::SDWA; 8076b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 808363f47a2SSam Kolton 809549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 810a179d25bSSam Kolton // XXX: static_cast<int> is needed to avoid stupid warning: 811a179d25bSSam Kolton // compare with unsigned is always true 812a179d25bSSam Kolton if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) && 813363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 814363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 815363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 816363f47a2SSam Kolton } 817363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 818363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_SGPR_MAX) { 819363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 820363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 821363f47a2SSam Kolton } 822ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 823ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 824ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 825ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 826ac2b0264SDmitry Preobrazhensky } 827363f47a2SSam Kolton 8286b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 8296b65f7c3SDmitry Preobrazhensky 8306b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 8316b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 8326b65f7c3SDmitry Preobrazhensky 8336b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 8346b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 8356b65f7c3SDmitry Preobrazhensky 8366b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 837549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 838549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 839549c89d2SSam Kolton } 840549c89d2SSam Kolton llvm_unreachable("unsupported target"); 841363f47a2SSam Kolton } 842363f47a2SSam Kolton 843549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 844549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 845363f47a2SSam Kolton } 846363f47a2SSam Kolton 847549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 848549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 849363f47a2SSam Kolton } 850363f47a2SSam Kolton 851549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 852363f47a2SSam Kolton using namespace AMDGPU::SDWA; 853363f47a2SSam Kolton 854549c89d2SSam Kolton assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] && 855549c89d2SSam Kolton "SDWAVopcDst should be present only on GFX9"); 856363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 857363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 858ac2b0264SDmitry Preobrazhensky 859ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 860ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 861ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx); 862ac2b0264SDmitry Preobrazhensky } else if (Val > AMDGPU::EncValues::SGPR_MAX) { 863363f47a2SSam Kolton return decodeSpecialReg64(Val); 864363f47a2SSam Kolton } else { 865363f47a2SSam Kolton return createSRegOperand(getSgprClassId(OPW64), Val); 866363f47a2SSam Kolton } 867363f47a2SSam Kolton } else { 868363f47a2SSam Kolton return createRegOperand(AMDGPU::VCC); 869363f47a2SSam Kolton } 870363f47a2SSam Kolton } 871363f47a2SSam Kolton 872ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 873ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 874ac2b0264SDmitry Preobrazhensky } 875ac2b0264SDmitry Preobrazhensky 876ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const { 877ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; 878ac2b0264SDmitry Preobrazhensky } 879ac2b0264SDmitry Preobrazhensky 8803381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8813381d7a2SSam Kolton // AMDGPUSymbolizer 8823381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8833381d7a2SSam Kolton 8843381d7a2SSam Kolton // Try to find symbol name for specified label 8853381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 8863381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 8873381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 8883381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 889c8fbf6ffSEugene Zelenko using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>; 890c8fbf6ffSEugene Zelenko using SectionSymbolsTy = std::vector<SymbolInfoTy>; 8913381d7a2SSam Kolton 8923381d7a2SSam Kolton if (!IsBranch) { 8933381d7a2SSam Kolton return false; 8943381d7a2SSam Kolton } 8953381d7a2SSam Kolton 8963381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 897b1c3b22bSNicolai Haehnle if (!Symbols) 898b1c3b22bSNicolai Haehnle return false; 899b1c3b22bSNicolai Haehnle 9003381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 9013381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 9023381d7a2SSam Kolton return std::get<0>(Val) == static_cast<uint64_t>(Value) 9033381d7a2SSam Kolton && std::get<2>(Val) == ELF::STT_NOTYPE; 9043381d7a2SSam Kolton }); 9053381d7a2SSam Kolton if (Result != Symbols->end()) { 9063381d7a2SSam Kolton auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result)); 9073381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 9083381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 9093381d7a2SSam Kolton return true; 9103381d7a2SSam Kolton } 9113381d7a2SSam Kolton return false; 9123381d7a2SSam Kolton } 9133381d7a2SSam Kolton 91492b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 91592b355b1SMatt Arsenault int64_t Value, 91692b355b1SMatt Arsenault uint64_t Address) { 91792b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 91892b355b1SMatt Arsenault } 91992b355b1SMatt Arsenault 9203381d7a2SSam Kolton //===----------------------------------------------------------------------===// 9213381d7a2SSam Kolton // Initialization 9223381d7a2SSam Kolton //===----------------------------------------------------------------------===// 9233381d7a2SSam Kolton 9243381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 9253381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 9263381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 9273381d7a2SSam Kolton void *DisInfo, 9283381d7a2SSam Kolton MCContext *Ctx, 9293381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 9303381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 9313381d7a2SSam Kolton } 9323381d7a2SSam Kolton 933e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 934e1818af8STom Stellard const MCSubtargetInfo &STI, 935e1818af8STom Stellard MCContext &Ctx) { 936cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 937e1818af8STom Stellard } 938e1818af8STom Stellard 939e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() { 940f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 941f42454b9SMehdi Amini createAMDGPUDisassembler); 942f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 943f42454b9SMehdi Amini createAMDGPUSymbolizer); 944e1818af8STom Stellard } 945