1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
2e1818af8STom Stellard //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6e1818af8STom Stellard //
7e1818af8STom Stellard //===----------------------------------------------------------------------===//
8e1818af8STom Stellard //
9e1818af8STom Stellard //===----------------------------------------------------------------------===//
10e1818af8STom Stellard //
11e1818af8STom Stellard /// \file
12e1818af8STom Stellard ///
13e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
14e1818af8STom Stellard //
15e1818af8STom Stellard //===----------------------------------------------------------------------===//
16e1818af8STom Stellard 
17e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
18e1818af8STom Stellard 
19c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h"
20e1818af8STom Stellard #include "AMDGPU.h"
21e1818af8STom Stellard #include "AMDGPURegisterInfo.h"
22c5a154dbSTom Stellard #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
23212a251cSArtem Tamazov #include "SIDefines.h"
248ce2ee9dSRichard Trieu #include "TargetInfo/AMDGPUTargetInfo.h"
25e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
26c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h"
27c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h"
28c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h"
29c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h"
30264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h"
31ca64ef20SMatt Arsenault #include "llvm/MC/MCAsmInfo.h"
32ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
33c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h"
34c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h"
35e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h"
36e1818af8STom Stellard #include "llvm/MC/MCInst.h"
37e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h"
38ac106addSNikolay Haustov #include "llvm/Support/Endian.h"
39c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h"
40c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h"
41e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h"
42c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h"
43c8fbf6ffSEugene Zelenko #include <algorithm>
44c8fbf6ffSEugene Zelenko #include <cassert>
45c8fbf6ffSEugene Zelenko #include <cstddef>
46c8fbf6ffSEugene Zelenko #include <cstdint>
47c8fbf6ffSEugene Zelenko #include <iterator>
48c8fbf6ffSEugene Zelenko #include <tuple>
49c8fbf6ffSEugene Zelenko #include <vector>
50e1818af8STom Stellard 
51e1818af8STom Stellard using namespace llvm;
52e1818af8STom Stellard 
53e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
54e1818af8STom Stellard 
5533d806a5SStanislav Mekhanoshin #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \
5633d806a5SStanislav Mekhanoshin                             : AMDGPU::EncValues::SGPR_MAX_SI)
5733d806a5SStanislav Mekhanoshin 
58c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
59e1818af8STom Stellard 
60ca64ef20SMatt Arsenault AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI,
61ca64ef20SMatt Arsenault                                        MCContext &Ctx,
62ca64ef20SMatt Arsenault                                        MCInstrInfo const *MCII) :
63ca64ef20SMatt Arsenault   MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()),
64418e23e3SMatt Arsenault   TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) {
65418e23e3SMatt Arsenault 
66418e23e3SMatt Arsenault   // ToDo: AMDGPUDisassembler supports only VI ISA.
67418e23e3SMatt Arsenault   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10())
68418e23e3SMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
69418e23e3SMatt Arsenault }
70ca64ef20SMatt Arsenault 
71ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
72ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
73ac106addSNikolay Haustov   Inst.addOperand(Opnd);
74ac106addSNikolay Haustov   return Opnd.isValid() ?
75ac106addSNikolay Haustov     MCDisassembler::Success :
76de56a890SStanislav Mekhanoshin     MCDisassembler::Fail;
77e1818af8STom Stellard }
78e1818af8STom Stellard 
79549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
80549c89d2SSam Kolton                                 uint16_t NameIdx) {
81549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
82549c89d2SSam Kolton   if (OpIdx != -1) {
83549c89d2SSam Kolton     auto I = MI.begin();
84549c89d2SSam Kolton     std::advance(I, OpIdx);
85549c89d2SSam Kolton     MI.insert(I, Op);
86549c89d2SSam Kolton   }
87549c89d2SSam Kolton   return OpIdx;
88549c89d2SSam Kolton }
89549c89d2SSam Kolton 
903381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
913381d7a2SSam Kolton                                        uint64_t Addr, const void *Decoder) {
923381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
933381d7a2SSam Kolton 
94efec1396SScott Linder   // Our branches take a simm16, but we need two extra bits to account for the
95efec1396SScott Linder   // factor of 4.
963381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
973381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
983381d7a2SSam Kolton 
993381d7a2SSam Kolton   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
1003381d7a2SSam Kolton     return MCDisassembler::Success;
1013381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
1023381d7a2SSam Kolton }
1033381d7a2SSam Kolton 
1040846c125SStanislav Mekhanoshin static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val,
1050846c125SStanislav Mekhanoshin                                   uint64_t Addr, const void *Decoder) {
1060846c125SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1070846c125SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeBoolReg(Val));
1080846c125SStanislav Mekhanoshin }
1090846c125SStanislav Mekhanoshin 
110363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \
111363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \
112ac106addSNikolay Haustov                                        unsigned Imm, \
113ac106addSNikolay Haustov                                        uint64_t /*Addr*/, \
114ac106addSNikolay Haustov                                        const void *Decoder) { \
115ac106addSNikolay Haustov   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
116363f47a2SSam Kolton   return addOperand(Inst, DAsm->DecoderName(Imm)); \
117e1818af8STom Stellard }
118e1818af8STom Stellard 
119363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
120363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
121e1818af8STom Stellard 
122363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
1236023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(VRegOrLds_32)
124363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
125363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
12630fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128)
127e1818af8STom Stellard 
128363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
129363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
130363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
131e1818af8STom Stellard 
132363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
133363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
134ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
1356023d599SDmitry Preobrazhensky DECODE_OPERAND_REG(SRegOrLds_32)
136363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
137363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
138363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
139363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
140363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
141e1818af8STom Stellard 
14250d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AGPR_32)
14350d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_128)
14450d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_512)
14550d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AReg_1024)
14650d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_32)
14750d7f464SStanislav Mekhanoshin DECODE_OPERAND_REG(AV_64)
14850d7f464SStanislav Mekhanoshin 
1494bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
1504bd72361SMatt Arsenault                                          unsigned Imm,
1514bd72361SMatt Arsenault                                          uint64_t Addr,
1524bd72361SMatt Arsenault                                          const void *Decoder) {
1534bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1544bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1554bd72361SMatt Arsenault }
1564bd72361SMatt Arsenault 
1579be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
1589be7b0d4SMatt Arsenault                                          unsigned Imm,
1599be7b0d4SMatt Arsenault                                          uint64_t Addr,
1609be7b0d4SMatt Arsenault                                          const void *Decoder) {
1619be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1629be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1639be7b0d4SMatt Arsenault }
1649be7b0d4SMatt Arsenault 
1659e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_16(MCInst &Inst,
1669e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1679e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1689e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1699e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1709e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1719e77d0c6SStanislav Mekhanoshin }
1729e77d0c6SStanislav Mekhanoshin 
1739e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_VS_32(MCInst &Inst,
1749e77d0c6SStanislav Mekhanoshin                                         unsigned Imm,
1759e77d0c6SStanislav Mekhanoshin                                         uint64_t Addr,
1769e77d0c6SStanislav Mekhanoshin                                         const void *Decoder) {
1779e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1789e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_VS_32(Imm));
1799e77d0c6SStanislav Mekhanoshin }
1809e77d0c6SStanislav Mekhanoshin 
18150d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_128(MCInst &Inst,
18250d7f464SStanislav Mekhanoshin                                            unsigned Imm,
18350d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
18450d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
18550d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
18650d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW128, Imm | 512));
18750d7f464SStanislav Mekhanoshin }
18850d7f464SStanislav Mekhanoshin 
18950d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_512(MCInst &Inst,
19050d7f464SStanislav Mekhanoshin                                            unsigned Imm,
19150d7f464SStanislav Mekhanoshin                                            uint64_t Addr,
19250d7f464SStanislav Mekhanoshin                                            const void *Decoder) {
19350d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
19450d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW512, Imm | 512));
19550d7f464SStanislav Mekhanoshin }
19650d7f464SStanislav Mekhanoshin 
19750d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_AReg_1024(MCInst &Inst,
19850d7f464SStanislav Mekhanoshin                                             unsigned Imm,
19950d7f464SStanislav Mekhanoshin                                             uint64_t Addr,
20050d7f464SStanislav Mekhanoshin                                             const void *Decoder) {
20150d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
20250d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW1024, Imm | 512));
20350d7f464SStanislav Mekhanoshin }
20450d7f464SStanislav Mekhanoshin 
2059e77d0c6SStanislav Mekhanoshin static DecodeStatus decodeOperand_SReg_32(MCInst &Inst,
2069e77d0c6SStanislav Mekhanoshin                                           unsigned Imm,
2079e77d0c6SStanislav Mekhanoshin                                           uint64_t Addr,
2089e77d0c6SStanislav Mekhanoshin                                           const void *Decoder) {
2099e77d0c6SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
2109e77d0c6SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeOperand_SReg_32(Imm));
2119e77d0c6SStanislav Mekhanoshin }
2129e77d0c6SStanislav Mekhanoshin 
21350d7f464SStanislav Mekhanoshin static DecodeStatus decodeOperand_VGPR_32(MCInst &Inst,
21450d7f464SStanislav Mekhanoshin                                          unsigned Imm,
21550d7f464SStanislav Mekhanoshin                                          uint64_t Addr,
21650d7f464SStanislav Mekhanoshin                                          const void *Decoder) {
21750d7f464SStanislav Mekhanoshin   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
21850d7f464SStanislav Mekhanoshin   return addOperand(Inst, DAsm->decodeSrcOp(AMDGPUDisassembler::OPW32, Imm));
21950d7f464SStanislav Mekhanoshin }
22050d7f464SStanislav Mekhanoshin 
221549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
222549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
223363f47a2SSam Kolton 
224549c89d2SSam Kolton DECODE_SDWA(Src32)
225549c89d2SSam Kolton DECODE_SDWA(Src16)
226549c89d2SSam Kolton DECODE_SDWA(VopcDst)
227363f47a2SSam Kolton 
228e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
229e1818af8STom Stellard 
230e1818af8STom Stellard //===----------------------------------------------------------------------===//
231e1818af8STom Stellard //
232e1818af8STom Stellard //===----------------------------------------------------------------------===//
233e1818af8STom Stellard 
2341048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
2351048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
2361048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
2371048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
238ac106addSNikolay Haustov   return Res;
239ac106addSNikolay Haustov }
240ac106addSNikolay Haustov 
241ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
242ac106addSNikolay Haustov                                                MCInst &MI,
243ac106addSNikolay Haustov                                                uint64_t Inst,
244ac106addSNikolay Haustov                                                uint64_t Address) const {
245ac106addSNikolay Haustov   assert(MI.getOpcode() == 0);
246ac106addSNikolay Haustov   assert(MI.getNumOperands() == 0);
247ac106addSNikolay Haustov   MCInst TmpInst;
248ce941c9cSDmitry Preobrazhensky   HasLiteral = false;
249ac106addSNikolay Haustov   const auto SavedBytes = Bytes;
250ac106addSNikolay Haustov   if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
251ac106addSNikolay Haustov     MI = TmpInst;
252ac106addSNikolay Haustov     return MCDisassembler::Success;
253ac106addSNikolay Haustov   }
254ac106addSNikolay Haustov   Bytes = SavedBytes;
255ac106addSNikolay Haustov   return MCDisassembler::Fail;
256ac106addSNikolay Haustov }
257ac106addSNikolay Haustov 
258245b5ba3SStanislav Mekhanoshin static bool isValidDPP8(const MCInst &MI) {
259245b5ba3SStanislav Mekhanoshin   using namespace llvm::AMDGPU::DPP;
260245b5ba3SStanislav Mekhanoshin   int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi);
261245b5ba3SStanislav Mekhanoshin   assert(FiIdx != -1);
262245b5ba3SStanislav Mekhanoshin   if ((unsigned)FiIdx >= MI.getNumOperands())
263245b5ba3SStanislav Mekhanoshin     return false;
264245b5ba3SStanislav Mekhanoshin   unsigned Fi = MI.getOperand(FiIdx).getImm();
265245b5ba3SStanislav Mekhanoshin   return Fi == DPP8_FI_0 || Fi == DPP8_FI_1;
266245b5ba3SStanislav Mekhanoshin }
267245b5ba3SStanislav Mekhanoshin 
268e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
269ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
270e1818af8STom Stellard                                                 uint64_t Address,
271e1818af8STom Stellard                                                 raw_ostream &CS) const {
272e1818af8STom Stellard   CommentStream = &CS;
273549c89d2SSam Kolton   bool IsSDWA = false;
274e1818af8STom Stellard 
275ca64ef20SMatt Arsenault   unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size());
276ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
277161a158eSNikolay Haustov 
278ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
279ac106addSNikolay Haustov   do {
280824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
281ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
2821048fb18SSam Kolton 
283c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
284c9bdcb75SSam Kolton     // encodings
2851048fb18SSam Kolton     if (Bytes.size() >= 8) {
2861048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
287245b5ba3SStanislav Mekhanoshin 
288245b5ba3SStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address);
289245b5ba3SStanislav Mekhanoshin       if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
290245b5ba3SStanislav Mekhanoshin         break;
291245b5ba3SStanislav Mekhanoshin 
292245b5ba3SStanislav Mekhanoshin       MI = MCInst(); // clear
293245b5ba3SStanislav Mekhanoshin 
2941048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
2951048fb18SSam Kolton       if (Res) break;
296c9bdcb75SSam Kolton 
297c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
298549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
299363f47a2SSam Kolton 
300363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
301549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
3020905870fSChangpeng Fang 
3038f3da70eSStanislav Mekhanoshin       Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address);
3048f3da70eSStanislav Mekhanoshin       if (Res) { IsSDWA = true;  break; }
3058f3da70eSStanislav Mekhanoshin 
3060905870fSChangpeng Fang       if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
3070905870fSChangpeng Fang         Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
3080084adc5SMatt Arsenault         if (Res)
3090084adc5SMatt Arsenault           break;
3100084adc5SMatt Arsenault       }
3110084adc5SMatt Arsenault 
3120084adc5SMatt Arsenault       // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
3130084adc5SMatt Arsenault       // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
3140084adc5SMatt Arsenault       // table first so we print the correct name.
3150084adc5SMatt Arsenault       if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
3160084adc5SMatt Arsenault         Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
3170084adc5SMatt Arsenault         if (Res)
3180084adc5SMatt Arsenault           break;
3190905870fSChangpeng Fang       }
3201048fb18SSam Kolton     }
3211048fb18SSam Kolton 
3221048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
3231048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
3241048fb18SSam Kolton 
3251048fb18SSam Kolton     // Try decode 32-bit instruction
326ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3271048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
3285182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address);
329ac106addSNikolay Haustov     if (Res) break;
330e1818af8STom Stellard 
331ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
332ac106addSNikolay Haustov     if (Res) break;
333ac106addSNikolay Haustov 
334a0342dc9SDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
335a0342dc9SDmitry Preobrazhensky     if (Res) break;
336a0342dc9SDmitry Preobrazhensky 
3378f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address);
3388f3da70eSStanislav Mekhanoshin     if (Res) break;
3398f3da70eSStanislav Mekhanoshin 
340ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
3411048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
3425182302aSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address);
343ac106addSNikolay Haustov     if (Res) break;
344ac106addSNikolay Haustov 
345ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
3461e32550dSDmitry Preobrazhensky     if (Res) break;
3471e32550dSDmitry Preobrazhensky 
3481e32550dSDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
3498f3da70eSStanislav Mekhanoshin     if (Res) break;
3508f3da70eSStanislav Mekhanoshin 
3518f3da70eSStanislav Mekhanoshin     Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address);
352ac106addSNikolay Haustov   } while (false);
353ac106addSNikolay Haustov 
3548f3da70eSStanislav Mekhanoshin   if (Res && (MaxInstBytesNum - Bytes.size()) == 12 && (!HasLiteral ||
3558f3da70eSStanislav Mekhanoshin         !(MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::VOP3))) {
3568f3da70eSStanislav Mekhanoshin     MaxInstBytesNum = 8;
3578f3da70eSStanislav Mekhanoshin     Bytes = Bytes_.slice(0, MaxInstBytesNum);
3588f3da70eSStanislav Mekhanoshin     eatBytes<uint64_t>(Bytes);
3598f3da70eSStanislav Mekhanoshin   }
3608f3da70eSStanislav Mekhanoshin 
361678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
3628f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
3638f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 ||
364603a43fcSKonstantin Zhuravlyov               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ||
3658f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi ||
3668f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 ||
3678f3da70eSStanislav Mekhanoshin               MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) {
368678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
369549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
370678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
371678e111eSMatt Arsenault   }
372678e111eSMatt Arsenault 
373cad7fa85SMatt Arsenault   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
374692560dcSStanislav Mekhanoshin     int VAddr0Idx =
375692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
376692560dcSStanislav Mekhanoshin     int RsrcIdx =
377692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
378692560dcSStanislav Mekhanoshin     unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1;
379692560dcSStanislav Mekhanoshin     if (VAddr0Idx >= 0 && NSAArgs > 0) {
380692560dcSStanislav Mekhanoshin       unsigned NSAWords = (NSAArgs + 3) / 4;
381692560dcSStanislav Mekhanoshin       if (Bytes.size() < 4 * NSAWords) {
382692560dcSStanislav Mekhanoshin         Res = MCDisassembler::Fail;
383692560dcSStanislav Mekhanoshin       } else {
384692560dcSStanislav Mekhanoshin         for (unsigned i = 0; i < NSAArgs; ++i) {
385692560dcSStanislav Mekhanoshin           MI.insert(MI.begin() + VAddr0Idx + 1 + i,
386692560dcSStanislav Mekhanoshin                     decodeOperand_VGPR_32(Bytes[i]));
387692560dcSStanislav Mekhanoshin         }
388692560dcSStanislav Mekhanoshin         Bytes = Bytes.slice(4 * NSAWords);
389692560dcSStanislav Mekhanoshin       }
390692560dcSStanislav Mekhanoshin     }
391692560dcSStanislav Mekhanoshin 
392692560dcSStanislav Mekhanoshin     if (Res)
393cad7fa85SMatt Arsenault       Res = convertMIMGInst(MI);
394cad7fa85SMatt Arsenault   }
395cad7fa85SMatt Arsenault 
396549c89d2SSam Kolton   if (Res && IsSDWA)
397549c89d2SSam Kolton     Res = convertSDWAInst(MI);
398549c89d2SSam Kolton 
3998f3da70eSStanislav Mekhanoshin   int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4008f3da70eSStanislav Mekhanoshin                                               AMDGPU::OpName::vdst_in);
4018f3da70eSStanislav Mekhanoshin   if (VDstIn_Idx != -1) {
4028f3da70eSStanislav Mekhanoshin     int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx,
4038f3da70eSStanislav Mekhanoshin                            MCOI::OperandConstraint::TIED_TO);
4048f3da70eSStanislav Mekhanoshin     if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx ||
4058f3da70eSStanislav Mekhanoshin          !MI.getOperand(VDstIn_Idx).isReg() ||
4068f3da70eSStanislav Mekhanoshin          MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) {
4078f3da70eSStanislav Mekhanoshin       if (MI.getNumOperands() > (unsigned)VDstIn_Idx)
4088f3da70eSStanislav Mekhanoshin         MI.erase(&MI.getOperand(VDstIn_Idx));
4098f3da70eSStanislav Mekhanoshin       insertNamedMCOperand(MI,
4108f3da70eSStanislav Mekhanoshin         MCOperand::createReg(MI.getOperand(Tied).getReg()),
4118f3da70eSStanislav Mekhanoshin         AMDGPU::OpName::vdst_in);
4128f3da70eSStanislav Mekhanoshin     }
4138f3da70eSStanislav Mekhanoshin   }
4148f3da70eSStanislav Mekhanoshin 
4157116e896STim Corringham   // if the opcode was not recognized we'll assume a Size of 4 bytes
4167116e896STim Corringham   // (unless there are fewer bytes left)
4177116e896STim Corringham   Size = Res ? (MaxInstBytesNum - Bytes.size())
4187116e896STim Corringham              : std::min((size_t)4, Bytes_.size());
419ac106addSNikolay Haustov   return Res;
420161a158eSNikolay Haustov }
421e1818af8STom Stellard 
422549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
4238f3da70eSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
4248f3da70eSStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
425549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
426549c89d2SSam Kolton       // VOPC - insert clamp
427549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
428549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
429549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
430549c89d2SSam Kolton     if (SDst != -1) {
431549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
432ac2b0264SDmitry Preobrazhensky       insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
433549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
434549c89d2SSam Kolton     } else {
435549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
436549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
437549c89d2SSam Kolton     }
438549c89d2SSam Kolton   }
439549c89d2SSam Kolton   return MCDisassembler::Success;
440549c89d2SSam Kolton }
441549c89d2SSam Kolton 
442245b5ba3SStanislav Mekhanoshin DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const {
443245b5ba3SStanislav Mekhanoshin   unsigned Opc = MI.getOpcode();
444245b5ba3SStanislav Mekhanoshin   unsigned DescNumOps = MCII->get(Opc).getNumOperands();
445245b5ba3SStanislav Mekhanoshin 
446245b5ba3SStanislav Mekhanoshin   // Insert dummy unused src modifiers.
447245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
448245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1)
449245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
450245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src0_modifiers);
451245b5ba3SStanislav Mekhanoshin 
452245b5ba3SStanislav Mekhanoshin   if (MI.getNumOperands() < DescNumOps &&
453245b5ba3SStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1)
454245b5ba3SStanislav Mekhanoshin     insertNamedMCOperand(MI, MCOperand::createImm(0),
455245b5ba3SStanislav Mekhanoshin                          AMDGPU::OpName::src1_modifiers);
456245b5ba3SStanislav Mekhanoshin 
457245b5ba3SStanislav Mekhanoshin   return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail;
458245b5ba3SStanislav Mekhanoshin }
459245b5ba3SStanislav Mekhanoshin 
460692560dcSStanislav Mekhanoshin // Note that before gfx10, the MIMG encoding provided no information about
461692560dcSStanislav Mekhanoshin // VADDR size. Consequently, decoded instructions always show address as if it
462692560dcSStanislav Mekhanoshin // has 1 dword, which could be not really so.
463cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
464da4a7c01SDmitry Preobrazhensky 
4650b4eb1eaSDmitry Preobrazhensky   int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4660b4eb1eaSDmitry Preobrazhensky                                            AMDGPU::OpName::vdst);
4670b4eb1eaSDmitry Preobrazhensky 
468cad7fa85SMatt Arsenault   int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
469cad7fa85SMatt Arsenault                                             AMDGPU::OpName::vdata);
470692560dcSStanislav Mekhanoshin   int VAddr0Idx =
471692560dcSStanislav Mekhanoshin       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
472cad7fa85SMatt Arsenault   int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
473cad7fa85SMatt Arsenault                                             AMDGPU::OpName::dmask);
4740b4eb1eaSDmitry Preobrazhensky 
4750a1ff464SDmitry Preobrazhensky   int TFEIdx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
4760a1ff464SDmitry Preobrazhensky                                             AMDGPU::OpName::tfe);
477f2674319SNicolai Haehnle   int D16Idx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
478f2674319SNicolai Haehnle                                             AMDGPU::OpName::d16);
4790a1ff464SDmitry Preobrazhensky 
4800b4eb1eaSDmitry Preobrazhensky   assert(VDataIdx != -1);
4810b4eb1eaSDmitry Preobrazhensky   assert(DMaskIdx != -1);
4820a1ff464SDmitry Preobrazhensky   assert(TFEIdx != -1);
4830b4eb1eaSDmitry Preobrazhensky 
484692560dcSStanislav Mekhanoshin   const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode());
485da4a7c01SDmitry Preobrazhensky   bool IsAtomic = (VDstIdx != -1);
486f2674319SNicolai Haehnle   bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4;
4870b4eb1eaSDmitry Preobrazhensky 
488692560dcSStanislav Mekhanoshin   bool IsNSA = false;
489692560dcSStanislav Mekhanoshin   unsigned AddrSize = Info->VAddrDwords;
490cad7fa85SMatt Arsenault 
491692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
492692560dcSStanislav Mekhanoshin     unsigned DimIdx =
493692560dcSStanislav Mekhanoshin         AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim);
494692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
495692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode);
496692560dcSStanislav Mekhanoshin     const AMDGPU::MIMGDimInfo *Dim =
497692560dcSStanislav Mekhanoshin         AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm());
498692560dcSStanislav Mekhanoshin 
499692560dcSStanislav Mekhanoshin     AddrSize = BaseOpcode->NumExtraArgs +
500692560dcSStanislav Mekhanoshin                (BaseOpcode->Gradients ? Dim->NumGradients : 0) +
501692560dcSStanislav Mekhanoshin                (BaseOpcode->Coordinates ? Dim->NumCoords : 0) +
502692560dcSStanislav Mekhanoshin                (BaseOpcode->LodOrClampOrMip ? 1 : 0);
503692560dcSStanislav Mekhanoshin     IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA;
504692560dcSStanislav Mekhanoshin     if (!IsNSA) {
505692560dcSStanislav Mekhanoshin       if (AddrSize > 8)
506692560dcSStanislav Mekhanoshin         AddrSize = 16;
507692560dcSStanislav Mekhanoshin       else if (AddrSize > 4)
508692560dcSStanislav Mekhanoshin         AddrSize = 8;
509692560dcSStanislav Mekhanoshin     } else {
510692560dcSStanislav Mekhanoshin       if (AddrSize > Info->VAddrDwords) {
511692560dcSStanislav Mekhanoshin         // The NSA encoding does not contain enough operands for the combination
512692560dcSStanislav Mekhanoshin         // of base opcode / dimension. Should this be an error?
5130a1ff464SDmitry Preobrazhensky         return MCDisassembler::Success;
514692560dcSStanislav Mekhanoshin       }
515692560dcSStanislav Mekhanoshin     }
516692560dcSStanislav Mekhanoshin   }
517692560dcSStanislav Mekhanoshin 
518692560dcSStanislav Mekhanoshin   unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
519692560dcSStanislav Mekhanoshin   unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u);
5200a1ff464SDmitry Preobrazhensky 
521f2674319SNicolai Haehnle   bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm();
5220a1ff464SDmitry Preobrazhensky   if (D16 && AMDGPU::hasPackedD16(STI)) {
5230a1ff464SDmitry Preobrazhensky     DstSize = (DstSize + 1) / 2;
5240a1ff464SDmitry Preobrazhensky   }
5250a1ff464SDmitry Preobrazhensky 
5260a1ff464SDmitry Preobrazhensky   // FIXME: Add tfe support
5270a1ff464SDmitry Preobrazhensky   if (MI.getOperand(TFEIdx).getImm())
528cad7fa85SMatt Arsenault     return MCDisassembler::Success;
529cad7fa85SMatt Arsenault 
530692560dcSStanislav Mekhanoshin   if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords)
531f2674319SNicolai Haehnle     return MCDisassembler::Success;
532692560dcSStanislav Mekhanoshin 
533692560dcSStanislav Mekhanoshin   int NewOpcode =
534692560dcSStanislav Mekhanoshin       AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize);
5350ab200b6SNicolai Haehnle   if (NewOpcode == -1)
5360ab200b6SNicolai Haehnle     return MCDisassembler::Success;
5370b4eb1eaSDmitry Preobrazhensky 
538692560dcSStanislav Mekhanoshin   // Widen the register to the correct number of enabled channels.
539692560dcSStanislav Mekhanoshin   unsigned NewVdata = AMDGPU::NoRegister;
540692560dcSStanislav Mekhanoshin   if (DstSize != Info->VDataDwords) {
541692560dcSStanislav Mekhanoshin     auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
542cad7fa85SMatt Arsenault 
5430b4eb1eaSDmitry Preobrazhensky     // Get first subregister of VData
544cad7fa85SMatt Arsenault     unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
5450b4eb1eaSDmitry Preobrazhensky     unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
5460b4eb1eaSDmitry Preobrazhensky     Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
5470b4eb1eaSDmitry Preobrazhensky 
548692560dcSStanislav Mekhanoshin     NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
549692560dcSStanislav Mekhanoshin                                        &MRI.getRegClass(DataRCID));
550cad7fa85SMatt Arsenault     if (NewVdata == AMDGPU::NoRegister) {
551cad7fa85SMatt Arsenault       // It's possible to encode this such that the low register + enabled
552cad7fa85SMatt Arsenault       // components exceeds the register count.
553cad7fa85SMatt Arsenault       return MCDisassembler::Success;
554cad7fa85SMatt Arsenault     }
555692560dcSStanislav Mekhanoshin   }
556692560dcSStanislav Mekhanoshin 
557692560dcSStanislav Mekhanoshin   unsigned NewVAddr0 = AMDGPU::NoRegister;
558692560dcSStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA &&
559692560dcSStanislav Mekhanoshin       AddrSize != Info->VAddrDwords) {
560692560dcSStanislav Mekhanoshin     unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg();
561692560dcSStanislav Mekhanoshin     unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0);
562692560dcSStanislav Mekhanoshin     VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0;
563692560dcSStanislav Mekhanoshin 
564692560dcSStanislav Mekhanoshin     auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass;
565692560dcSStanislav Mekhanoshin     NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0,
566692560dcSStanislav Mekhanoshin                                         &MRI.getRegClass(AddrRCID));
567692560dcSStanislav Mekhanoshin     if (NewVAddr0 == AMDGPU::NoRegister)
568692560dcSStanislav Mekhanoshin       return MCDisassembler::Success;
569692560dcSStanislav Mekhanoshin   }
570cad7fa85SMatt Arsenault 
571cad7fa85SMatt Arsenault   MI.setOpcode(NewOpcode);
572692560dcSStanislav Mekhanoshin 
573692560dcSStanislav Mekhanoshin   if (NewVdata != AMDGPU::NoRegister) {
574cad7fa85SMatt Arsenault     MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
5750b4eb1eaSDmitry Preobrazhensky 
576da4a7c01SDmitry Preobrazhensky     if (IsAtomic) {
5770b4eb1eaSDmitry Preobrazhensky       // Atomic operations have an additional operand (a copy of data)
5780b4eb1eaSDmitry Preobrazhensky       MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
5790b4eb1eaSDmitry Preobrazhensky     }
580692560dcSStanislav Mekhanoshin   }
581692560dcSStanislav Mekhanoshin 
582692560dcSStanislav Mekhanoshin   if (NewVAddr0 != AMDGPU::NoRegister) {
583692560dcSStanislav Mekhanoshin     MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0);
584692560dcSStanislav Mekhanoshin   } else if (IsNSA) {
585692560dcSStanislav Mekhanoshin     assert(AddrSize <= Info->VAddrDwords);
586692560dcSStanislav Mekhanoshin     MI.erase(MI.begin() + VAddr0Idx + AddrSize,
587692560dcSStanislav Mekhanoshin              MI.begin() + VAddr0Idx + Info->VAddrDwords);
588692560dcSStanislav Mekhanoshin   }
5890b4eb1eaSDmitry Preobrazhensky 
590cad7fa85SMatt Arsenault   return MCDisassembler::Success;
591cad7fa85SMatt Arsenault }
592cad7fa85SMatt Arsenault 
593ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
594ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
595ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
596e1818af8STom Stellard }
597e1818af8STom Stellard 
598ac106addSNikolay Haustov inline
599ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
600ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
601ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
602ac106addSNikolay Haustov 
603ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
604ac106addSNikolay Haustov   // return MCOperand::createError(V);
605ac106addSNikolay Haustov   return MCOperand();
606ac106addSNikolay Haustov }
607ac106addSNikolay Haustov 
608ac106addSNikolay Haustov inline
609ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
610ac2b0264SDmitry Preobrazhensky   return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
611ac106addSNikolay Haustov }
612ac106addSNikolay Haustov 
613ac106addSNikolay Haustov inline
614ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
615ac106addSNikolay Haustov                                                unsigned Val) const {
616ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
617ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
618ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
619ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
620ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
621ac106addSNikolay Haustov }
622ac106addSNikolay Haustov 
623ac106addSNikolay Haustov inline
624ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
625ac106addSNikolay Haustov                                                 unsigned Val) const {
626ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
627ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
628ac106addSNikolay Haustov   int shift = 0;
629ac106addSNikolay Haustov   switch (SRegClassID) {
630ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
631212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
632212a251cSArtem Tamazov     break;
633ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
634212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
635212a251cSArtem Tamazov     shift = 1;
636212a251cSArtem Tamazov     break;
637212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
638212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
639ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
640ac106addSNikolay Haustov   // this bundle?
64127134953SDmitry Preobrazhensky   case AMDGPU::SGPR_256RegClassID:
64227134953SDmitry Preobrazhensky   case AMDGPU::TTMP_256RegClassID:
643ac106addSNikolay Haustov     // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
644ac106addSNikolay Haustov   // this bundle?
64527134953SDmitry Preobrazhensky   case AMDGPU::SGPR_512RegClassID:
64627134953SDmitry Preobrazhensky   case AMDGPU::TTMP_512RegClassID:
647212a251cSArtem Tamazov     shift = 2;
648212a251cSArtem Tamazov     break;
649ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
650ac106addSNikolay Haustov   // this bundle?
651212a251cSArtem Tamazov   default:
65292b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
653ac106addSNikolay Haustov   }
65492b355b1SMatt Arsenault 
65592b355b1SMatt Arsenault   if (Val % (1 << shift)) {
656ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
657ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
65892b355b1SMatt Arsenault   }
65992b355b1SMatt Arsenault 
660ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
661ac106addSNikolay Haustov }
662ac106addSNikolay Haustov 
663ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
664212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
665ac106addSNikolay Haustov }
666ac106addSNikolay Haustov 
667ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
668212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
669ac106addSNikolay Haustov }
670ac106addSNikolay Haustov 
67130fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
67230fc5239SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val);
67330fc5239SDmitry Preobrazhensky }
67430fc5239SDmitry Preobrazhensky 
6754bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
6764bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
6774bd72361SMatt Arsenault }
6784bd72361SMatt Arsenault 
6799be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
6809be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
6819be7b0d4SMatt Arsenault }
6829be7b0d4SMatt Arsenault 
683ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
684cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
685cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
686cb540bc0SMatt Arsenault   // high bit.
687cb540bc0SMatt Arsenault   Val &= 255;
688cb540bc0SMatt Arsenault 
689ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
690ac106addSNikolay Haustov }
691ac106addSNikolay Haustov 
6926023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const {
6936023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
6946023d599SDmitry Preobrazhensky }
6956023d599SDmitry Preobrazhensky 
6969e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AGPR_32(unsigned Val) const {
6979e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AGPR_32RegClassID, Val & 255);
6989e77d0c6SStanislav Mekhanoshin }
6999e77d0c6SStanislav Mekhanoshin 
7009e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_128(unsigned Val) const {
7019e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_128RegClassID, Val & 255);
7029e77d0c6SStanislav Mekhanoshin }
7039e77d0c6SStanislav Mekhanoshin 
7049e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_512(unsigned Val) const {
7059e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_512RegClassID, Val & 255);
7069e77d0c6SStanislav Mekhanoshin }
7079e77d0c6SStanislav Mekhanoshin 
7089e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AReg_1024(unsigned Val) const {
7099e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::AReg_1024RegClassID, Val & 255);
7109e77d0c6SStanislav Mekhanoshin }
7119e77d0c6SStanislav Mekhanoshin 
7129e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_32(unsigned Val) const {
7139e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW32, Val);
7149e77d0c6SStanislav Mekhanoshin }
7159e77d0c6SStanislav Mekhanoshin 
7169e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_AV_64(unsigned Val) const {
7179e77d0c6SStanislav Mekhanoshin   return decodeSrcOp(OPW64, Val);
7189e77d0c6SStanislav Mekhanoshin }
7199e77d0c6SStanislav Mekhanoshin 
720ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
721ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
722ac106addSNikolay Haustov }
723ac106addSNikolay Haustov 
724ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
725ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
726ac106addSNikolay Haustov }
727ac106addSNikolay Haustov 
728ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
729ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
730ac106addSNikolay Haustov }
731ac106addSNikolay Haustov 
7329e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_256(unsigned Val) const {
7339e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_256RegClassID, Val);
7349e77d0c6SStanislav Mekhanoshin }
7359e77d0c6SStanislav Mekhanoshin 
7369e77d0c6SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeOperand_VReg_512(unsigned Val) const {
7379e77d0c6SStanislav Mekhanoshin   return createRegOperand(AMDGPU::VReg_512RegClassID, Val);
7389e77d0c6SStanislav Mekhanoshin }
7399e77d0c6SStanislav Mekhanoshin 
740ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
741ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
742ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
743ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
744212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
745ac106addSNikolay Haustov }
746ac106addSNikolay Haustov 
747640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
748640c44b8SMatt Arsenault   unsigned Val) const {
749640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
75038e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
75138e496b1SArtem Tamazov }
75238e496b1SArtem Tamazov 
753ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
754ca7b0a17SMatt Arsenault   unsigned Val) const {
755ca7b0a17SMatt Arsenault   // SReg_32_XM0 is SReg_32 without EXEC_HI
756ca7b0a17SMatt Arsenault   return decodeOperand_SReg_32(Val);
757ca7b0a17SMatt Arsenault }
758ca7b0a17SMatt Arsenault 
7596023d599SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const {
7606023d599SDmitry Preobrazhensky   // table-gen generated disassembler doesn't care about operand types
7616023d599SDmitry Preobrazhensky   // leaving only registry class so SSrc_32 operand turns into SReg_32
7626023d599SDmitry Preobrazhensky   // and therefore we accept immediates and literals here as well
7636023d599SDmitry Preobrazhensky   return decodeSrcOp(OPW32, Val);
7646023d599SDmitry Preobrazhensky }
7656023d599SDmitry Preobrazhensky 
766ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
767640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
768640c44b8SMatt Arsenault }
769640c44b8SMatt Arsenault 
770640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
771212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
772ac106addSNikolay Haustov }
773ac106addSNikolay Haustov 
774ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
775212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
776ac106addSNikolay Haustov }
777ac106addSNikolay Haustov 
778ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
77927134953SDmitry Preobrazhensky   return decodeDstOp(OPW256, Val);
780ac106addSNikolay Haustov }
781ac106addSNikolay Haustov 
782ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
78327134953SDmitry Preobrazhensky   return decodeDstOp(OPW512, Val);
784ac106addSNikolay Haustov }
785ac106addSNikolay Haustov 
786ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
787ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
788ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
789ac106addSNikolay Haustov   // ToDo: deal with float/double constants
790ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
791ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
792ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
793ac106addSNikolay Haustov                         Twine(Bytes.size()));
794ce941c9cSDmitry Preobrazhensky     }
795ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
796ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
797ce941c9cSDmitry Preobrazhensky   }
798ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
799ac106addSNikolay Haustov }
800ac106addSNikolay Haustov 
801ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
802212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
803c8fbf6ffSEugene Zelenko 
804212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
805212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
806212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
807212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
808212a251cSArtem Tamazov       // Cast prevents negative overflow.
809ac106addSNikolay Haustov }
810ac106addSNikolay Haustov 
8114bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
8124bd72361SMatt Arsenault   switch (Imm) {
8134bd72361SMatt Arsenault   case 240:
8144bd72361SMatt Arsenault     return FloatToBits(0.5f);
8154bd72361SMatt Arsenault   case 241:
8164bd72361SMatt Arsenault     return FloatToBits(-0.5f);
8174bd72361SMatt Arsenault   case 242:
8184bd72361SMatt Arsenault     return FloatToBits(1.0f);
8194bd72361SMatt Arsenault   case 243:
8204bd72361SMatt Arsenault     return FloatToBits(-1.0f);
8214bd72361SMatt Arsenault   case 244:
8224bd72361SMatt Arsenault     return FloatToBits(2.0f);
8234bd72361SMatt Arsenault   case 245:
8244bd72361SMatt Arsenault     return FloatToBits(-2.0f);
8254bd72361SMatt Arsenault   case 246:
8264bd72361SMatt Arsenault     return FloatToBits(4.0f);
8274bd72361SMatt Arsenault   case 247:
8284bd72361SMatt Arsenault     return FloatToBits(-4.0f);
8294bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8304bd72361SMatt Arsenault     return 0x3e22f983;
8314bd72361SMatt Arsenault   default:
8324bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8334bd72361SMatt Arsenault   }
8344bd72361SMatt Arsenault }
8354bd72361SMatt Arsenault 
8364bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
8374bd72361SMatt Arsenault   switch (Imm) {
8384bd72361SMatt Arsenault   case 240:
8394bd72361SMatt Arsenault     return DoubleToBits(0.5);
8404bd72361SMatt Arsenault   case 241:
8414bd72361SMatt Arsenault     return DoubleToBits(-0.5);
8424bd72361SMatt Arsenault   case 242:
8434bd72361SMatt Arsenault     return DoubleToBits(1.0);
8444bd72361SMatt Arsenault   case 243:
8454bd72361SMatt Arsenault     return DoubleToBits(-1.0);
8464bd72361SMatt Arsenault   case 244:
8474bd72361SMatt Arsenault     return DoubleToBits(2.0);
8484bd72361SMatt Arsenault   case 245:
8494bd72361SMatt Arsenault     return DoubleToBits(-2.0);
8504bd72361SMatt Arsenault   case 246:
8514bd72361SMatt Arsenault     return DoubleToBits(4.0);
8524bd72361SMatt Arsenault   case 247:
8534bd72361SMatt Arsenault     return DoubleToBits(-4.0);
8544bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8554bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
8564bd72361SMatt Arsenault   default:
8574bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8584bd72361SMatt Arsenault   }
8594bd72361SMatt Arsenault }
8604bd72361SMatt Arsenault 
8614bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
8624bd72361SMatt Arsenault   switch (Imm) {
8634bd72361SMatt Arsenault   case 240:
8644bd72361SMatt Arsenault     return 0x3800;
8654bd72361SMatt Arsenault   case 241:
8664bd72361SMatt Arsenault     return 0xB800;
8674bd72361SMatt Arsenault   case 242:
8684bd72361SMatt Arsenault     return 0x3C00;
8694bd72361SMatt Arsenault   case 243:
8704bd72361SMatt Arsenault     return 0xBC00;
8714bd72361SMatt Arsenault   case 244:
8724bd72361SMatt Arsenault     return 0x4000;
8734bd72361SMatt Arsenault   case 245:
8744bd72361SMatt Arsenault     return 0xC000;
8754bd72361SMatt Arsenault   case 246:
8764bd72361SMatt Arsenault     return 0x4400;
8774bd72361SMatt Arsenault   case 247:
8784bd72361SMatt Arsenault     return 0xC400;
8794bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
8804bd72361SMatt Arsenault     return 0x3118;
8814bd72361SMatt Arsenault   default:
8824bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
8834bd72361SMatt Arsenault   }
8844bd72361SMatt Arsenault }
8854bd72361SMatt Arsenault 
8864bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
887212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
888212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
8894bd72361SMatt Arsenault 
890e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
8914bd72361SMatt Arsenault   switch (Width) {
8924bd72361SMatt Arsenault   case OPW32:
8939e77d0c6SStanislav Mekhanoshin   case OPW128: // splat constants
8949e77d0c6SStanislav Mekhanoshin   case OPW512:
8959e77d0c6SStanislav Mekhanoshin   case OPW1024:
8964bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
8974bd72361SMatt Arsenault   case OPW64:
8984bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
8994bd72361SMatt Arsenault   case OPW16:
9009be7b0d4SMatt Arsenault   case OPWV216:
9014bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
9024bd72361SMatt Arsenault   default:
9034bd72361SMatt Arsenault     llvm_unreachable("implement me");
904e1818af8STom Stellard   }
905e1818af8STom Stellard }
906e1818af8STom Stellard 
907212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
908e1818af8STom Stellard   using namespace AMDGPU;
909c8fbf6ffSEugene Zelenko 
910212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
911212a251cSArtem Tamazov   switch (Width) {
912212a251cSArtem Tamazov   default: // fall
9134bd72361SMatt Arsenault   case OPW32:
9144bd72361SMatt Arsenault   case OPW16:
9159be7b0d4SMatt Arsenault   case OPWV216:
9164bd72361SMatt Arsenault     return VGPR_32RegClassID;
917212a251cSArtem Tamazov   case OPW64: return VReg_64RegClassID;
918212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
919212a251cSArtem Tamazov   }
920212a251cSArtem Tamazov }
921212a251cSArtem Tamazov 
9229e77d0c6SStanislav Mekhanoshin unsigned AMDGPUDisassembler::getAgprClassId(const OpWidthTy Width) const {
9239e77d0c6SStanislav Mekhanoshin   using namespace AMDGPU;
9249e77d0c6SStanislav Mekhanoshin 
9259e77d0c6SStanislav Mekhanoshin   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
9269e77d0c6SStanislav Mekhanoshin   switch (Width) {
9279e77d0c6SStanislav Mekhanoshin   default: // fall
9289e77d0c6SStanislav Mekhanoshin   case OPW32:
9299e77d0c6SStanislav Mekhanoshin   case OPW16:
9309e77d0c6SStanislav Mekhanoshin   case OPWV216:
9319e77d0c6SStanislav Mekhanoshin     return AGPR_32RegClassID;
9329e77d0c6SStanislav Mekhanoshin   case OPW64: return AReg_64RegClassID;
9339e77d0c6SStanislav Mekhanoshin   case OPW128: return AReg_128RegClassID;
9349e77d0c6SStanislav Mekhanoshin   case OPW512: return AReg_512RegClassID;
9359e77d0c6SStanislav Mekhanoshin   case OPW1024: return AReg_1024RegClassID;
9369e77d0c6SStanislav Mekhanoshin   }
9379e77d0c6SStanislav Mekhanoshin }
9389e77d0c6SStanislav Mekhanoshin 
9399e77d0c6SStanislav Mekhanoshin 
940212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
941212a251cSArtem Tamazov   using namespace AMDGPU;
942c8fbf6ffSEugene Zelenko 
943212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
944212a251cSArtem Tamazov   switch (Width) {
945212a251cSArtem Tamazov   default: // fall
9464bd72361SMatt Arsenault   case OPW32:
9474bd72361SMatt Arsenault   case OPW16:
9489be7b0d4SMatt Arsenault   case OPWV216:
9494bd72361SMatt Arsenault     return SGPR_32RegClassID;
950212a251cSArtem Tamazov   case OPW64: return SGPR_64RegClassID;
951212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
95227134953SDmitry Preobrazhensky   case OPW256: return SGPR_256RegClassID;
95327134953SDmitry Preobrazhensky   case OPW512: return SGPR_512RegClassID;
954212a251cSArtem Tamazov   }
955212a251cSArtem Tamazov }
956212a251cSArtem Tamazov 
957212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
958212a251cSArtem Tamazov   using namespace AMDGPU;
959c8fbf6ffSEugene Zelenko 
960212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
961212a251cSArtem Tamazov   switch (Width) {
962212a251cSArtem Tamazov   default: // fall
9634bd72361SMatt Arsenault   case OPW32:
9644bd72361SMatt Arsenault   case OPW16:
9659be7b0d4SMatt Arsenault   case OPWV216:
9664bd72361SMatt Arsenault     return TTMP_32RegClassID;
967212a251cSArtem Tamazov   case OPW64: return TTMP_64RegClassID;
968212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
96927134953SDmitry Preobrazhensky   case OPW256: return TTMP_256RegClassID;
97027134953SDmitry Preobrazhensky   case OPW512: return TTMP_512RegClassID;
971212a251cSArtem Tamazov   }
972212a251cSArtem Tamazov }
973212a251cSArtem Tamazov 
974ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
975ac2b0264SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
976ac2b0264SDmitry Preobrazhensky 
97733d806a5SStanislav Mekhanoshin   unsigned TTmpMin =
97833d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN;
97933d806a5SStanislav Mekhanoshin   unsigned TTmpMax =
98033d806a5SStanislav Mekhanoshin       (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX;
981ac2b0264SDmitry Preobrazhensky 
982ac2b0264SDmitry Preobrazhensky   return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
983ac2b0264SDmitry Preobrazhensky }
984ac2b0264SDmitry Preobrazhensky 
985212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
986212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
987c8fbf6ffSEugene Zelenko 
9889e77d0c6SStanislav Mekhanoshin   assert(Val < 1024); // enum10
9899e77d0c6SStanislav Mekhanoshin 
9909e77d0c6SStanislav Mekhanoshin   bool IsAGPR = Val & 512;
9919e77d0c6SStanislav Mekhanoshin   Val &= 511;
992ac106addSNikolay Haustov 
993212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
9949e77d0c6SStanislav Mekhanoshin     return createRegOperand(IsAGPR ? getAgprClassId(Width)
9959e77d0c6SStanislav Mekhanoshin                                    : getVgprClassId(Width), Val - VGPR_MIN);
996212a251cSArtem Tamazov   }
997b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
998b49c3361SArtem Tamazov     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
999212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
1000212a251cSArtem Tamazov   }
1001ac2b0264SDmitry Preobrazhensky 
1002ac2b0264SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
1003ac2b0264SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
1004ac2b0264SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
1005212a251cSArtem Tamazov   }
1006ac106addSNikolay Haustov 
1007212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
1008ac106addSNikolay Haustov     return decodeIntImmed(Val);
1009ac106addSNikolay Haustov 
1010212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
10114bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
1012ac106addSNikolay Haustov 
1013212a251cSArtem Tamazov   if (Val == LITERAL_CONST)
1014ac106addSNikolay Haustov     return decodeLiteralConstant();
1015ac106addSNikolay Haustov 
10164bd72361SMatt Arsenault   switch (Width) {
10174bd72361SMatt Arsenault   case OPW32:
10184bd72361SMatt Arsenault   case OPW16:
10199be7b0d4SMatt Arsenault   case OPWV216:
10204bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
10214bd72361SMatt Arsenault   case OPW64:
10224bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
10234bd72361SMatt Arsenault   default:
10244bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
10254bd72361SMatt Arsenault   }
1026ac106addSNikolay Haustov }
1027ac106addSNikolay Haustov 
102827134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
102927134953SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
103027134953SDmitry Preobrazhensky 
103127134953SDmitry Preobrazhensky   assert(Val < 128);
103227134953SDmitry Preobrazhensky   assert(Width == OPW256 || Width == OPW512);
103327134953SDmitry Preobrazhensky 
103427134953SDmitry Preobrazhensky   if (Val <= SGPR_MAX) {
103527134953SDmitry Preobrazhensky     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
103627134953SDmitry Preobrazhensky     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
103727134953SDmitry Preobrazhensky   }
103827134953SDmitry Preobrazhensky 
103927134953SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
104027134953SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
104127134953SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
104227134953SDmitry Preobrazhensky   }
104327134953SDmitry Preobrazhensky 
104427134953SDmitry Preobrazhensky   llvm_unreachable("unknown dst register");
104527134953SDmitry Preobrazhensky }
104627134953SDmitry Preobrazhensky 
1047ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
1048ac106addSNikolay Haustov   using namespace AMDGPU;
1049c8fbf6ffSEugene Zelenko 
1050e1818af8STom Stellard   switch (Val) {
1051ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR_LO);
1052ac2b0264SDmitry Preobrazhensky   case 103: return createRegOperand(FLAT_SCR_HI);
10533afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK_LO);
10543afbd825SDmitry Preobrazhensky   case 105: return createRegOperand(XNACK_MASK_HI);
1055ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
1056ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
1057137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA_LO);
1058137976faSDmitry Preobrazhensky   case 109: return createRegOperand(TBA_HI);
1059137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA_LO);
1060137976faSDmitry Preobrazhensky   case 111: return createRegOperand(TMA_HI);
1061ac106addSNikolay Haustov   case 124: return createRegOperand(M0);
106233d806a5SStanislav Mekhanoshin   case 125: return createRegOperand(SGPR_NULL);
1063ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
1064ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
1065a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
1066a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1067a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1068a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1069137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
10709111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
10719111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
10729111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1073942c273dSDmitry Preobrazhensky   case 254: return createRegOperand(LDS_DIRECT);
1074ac106addSNikolay Haustov   default: break;
1075e1818af8STom Stellard   }
1076ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1077e1818af8STom Stellard }
1078e1818af8STom Stellard 
1079ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
1080161a158eSNikolay Haustov   using namespace AMDGPU;
1081c8fbf6ffSEugene Zelenko 
1082161a158eSNikolay Haustov   switch (Val) {
1083ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR);
10843afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK);
1085ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
1086137976faSDmitry Preobrazhensky   case 108: return createRegOperand(TBA);
1087137976faSDmitry Preobrazhensky   case 110: return createRegOperand(TMA);
10889bd76367SDmitry Preobrazhensky   case 125: return createRegOperand(SGPR_NULL);
1089ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
1090137976faSDmitry Preobrazhensky   case 235: return createRegOperand(SRC_SHARED_BASE);
1091137976faSDmitry Preobrazhensky   case 236: return createRegOperand(SRC_SHARED_LIMIT);
1092137976faSDmitry Preobrazhensky   case 237: return createRegOperand(SRC_PRIVATE_BASE);
1093137976faSDmitry Preobrazhensky   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
1094137976faSDmitry Preobrazhensky   case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
10959111f35fSDmitry Preobrazhensky   case 251: return createRegOperand(SRC_VCCZ);
10969111f35fSDmitry Preobrazhensky   case 252: return createRegOperand(SRC_EXECZ);
10979111f35fSDmitry Preobrazhensky   case 253: return createRegOperand(SRC_SCC);
1098ac106addSNikolay Haustov   default: break;
1099161a158eSNikolay Haustov   }
1100ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
1101161a158eSNikolay Haustov }
1102161a158eSNikolay Haustov 
1103549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
11046b65f7c3SDmitry Preobrazhensky                                             const unsigned Val) const {
1105363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
11066b65f7c3SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
1107363f47a2SSam Kolton 
110833d806a5SStanislav Mekhanoshin   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
110933d806a5SStanislav Mekhanoshin       STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
1110da644c02SStanislav Mekhanoshin     // XXX: cast to int is needed to avoid stupid warning:
1111a179d25bSSam Kolton     // compare with unsigned is always true
1112da644c02SStanislav Mekhanoshin     if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) &&
1113363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
1114363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
1115363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
1116363f47a2SSam Kolton     }
1117363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
111833d806a5SStanislav Mekhanoshin         Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10
111933d806a5SStanislav Mekhanoshin                           : SDWA9EncValues::SRC_SGPR_MAX_SI)) {
1120363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
1121363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
1122363f47a2SSam Kolton     }
1123ac2b0264SDmitry Preobrazhensky     if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
1124ac2b0264SDmitry Preobrazhensky         Val <= SDWA9EncValues::SRC_TTMP_MAX) {
1125ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(Width),
1126ac2b0264SDmitry Preobrazhensky                                Val - SDWA9EncValues::SRC_TTMP_MIN);
1127ac2b0264SDmitry Preobrazhensky     }
1128363f47a2SSam Kolton 
11296b65f7c3SDmitry Preobrazhensky     const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
11306b65f7c3SDmitry Preobrazhensky 
11316b65f7c3SDmitry Preobrazhensky     if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
11326b65f7c3SDmitry Preobrazhensky       return decodeIntImmed(SVal);
11336b65f7c3SDmitry Preobrazhensky 
11346b65f7c3SDmitry Preobrazhensky     if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
11356b65f7c3SDmitry Preobrazhensky       return decodeFPImmed(Width, SVal);
11366b65f7c3SDmitry Preobrazhensky 
11376b65f7c3SDmitry Preobrazhensky     return decodeSpecialReg32(SVal);
1138549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
1139549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
1140549c89d2SSam Kolton   }
1141549c89d2SSam Kolton   llvm_unreachable("unsupported target");
1142363f47a2SSam Kolton }
1143363f47a2SSam Kolton 
1144549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
1145549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
1146363f47a2SSam Kolton }
1147363f47a2SSam Kolton 
1148549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
1149549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
1150363f47a2SSam Kolton }
1151363f47a2SSam Kolton 
1152549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
1153363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
1154363f47a2SSam Kolton 
115533d806a5SStanislav Mekhanoshin   assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
115633d806a5SStanislav Mekhanoshin           STI.getFeatureBits()[AMDGPU::FeatureGFX10]) &&
115733d806a5SStanislav Mekhanoshin          "SDWAVopcDst should be present only on GFX9+");
115833d806a5SStanislav Mekhanoshin 
1159ab4f2ea7SStanislav Mekhanoshin   bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64];
1160ab4f2ea7SStanislav Mekhanoshin 
1161363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
1162363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
1163ac2b0264SDmitry Preobrazhensky 
1164ac2b0264SDmitry Preobrazhensky     int TTmpIdx = getTTmpIdx(Val);
1165ac2b0264SDmitry Preobrazhensky     if (TTmpIdx >= 0) {
1166434d5925SDmitry Preobrazhensky       auto TTmpClsId = getTtmpClassId(IsWave64 ? OPW64 : OPW32);
1167434d5925SDmitry Preobrazhensky       return createSRegOperand(TTmpClsId, TTmpIdx);
116833d806a5SStanislav Mekhanoshin     } else if (Val > SGPR_MAX) {
1169ab4f2ea7SStanislav Mekhanoshin       return IsWave64 ? decodeSpecialReg64(Val)
1170ab4f2ea7SStanislav Mekhanoshin                       : decodeSpecialReg32(Val);
1171363f47a2SSam Kolton     } else {
1172ab4f2ea7SStanislav Mekhanoshin       return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val);
1173363f47a2SSam Kolton     }
1174363f47a2SSam Kolton   } else {
1175ab4f2ea7SStanislav Mekhanoshin     return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO);
1176363f47a2SSam Kolton   }
1177363f47a2SSam Kolton }
1178363f47a2SSam Kolton 
1179ab4f2ea7SStanislav Mekhanoshin MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const {
1180ab4f2ea7SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ?
1181ab4f2ea7SStanislav Mekhanoshin     decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val);
1182ab4f2ea7SStanislav Mekhanoshin }
1183ab4f2ea7SStanislav Mekhanoshin 
1184ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const {
1185ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
1186ac2b0264SDmitry Preobrazhensky }
1187ac2b0264SDmitry Preobrazhensky 
1188ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const {
1189ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
1190ac2b0264SDmitry Preobrazhensky }
1191ac2b0264SDmitry Preobrazhensky 
119233d806a5SStanislav Mekhanoshin bool AMDGPUDisassembler::isGFX10() const {
119333d806a5SStanislav Mekhanoshin   return STI.getFeatureBits()[AMDGPU::FeatureGFX10];
119433d806a5SStanislav Mekhanoshin }
119533d806a5SStanislav Mekhanoshin 
11963381d7a2SSam Kolton //===----------------------------------------------------------------------===//
11973381d7a2SSam Kolton // AMDGPUSymbolizer
11983381d7a2SSam Kolton //===----------------------------------------------------------------------===//
11993381d7a2SSam Kolton 
12003381d7a2SSam Kolton // Try to find symbol name for specified label
12013381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
12023381d7a2SSam Kolton                                 raw_ostream &/*cStream*/, int64_t Value,
12033381d7a2SSam Kolton                                 uint64_t /*Address*/, bool IsBranch,
12043381d7a2SSam Kolton                                 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
1205c8fbf6ffSEugene Zelenko   using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
1206c8fbf6ffSEugene Zelenko   using SectionSymbolsTy = std::vector<SymbolInfoTy>;
12073381d7a2SSam Kolton 
12083381d7a2SSam Kolton   if (!IsBranch) {
12093381d7a2SSam Kolton     return false;
12103381d7a2SSam Kolton   }
12113381d7a2SSam Kolton 
12123381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
1213b1c3b22bSNicolai Haehnle   if (!Symbols)
1214b1c3b22bSNicolai Haehnle     return false;
1215b1c3b22bSNicolai Haehnle 
12163381d7a2SSam Kolton   auto Result = std::find_if(Symbols->begin(), Symbols->end(),
12173381d7a2SSam Kolton                              [Value](const SymbolInfoTy& Val) {
12183381d7a2SSam Kolton                                 return std::get<0>(Val) == static_cast<uint64_t>(Value)
12193381d7a2SSam Kolton                                     && std::get<2>(Val) == ELF::STT_NOTYPE;
12203381d7a2SSam Kolton                              });
12213381d7a2SSam Kolton   if (Result != Symbols->end()) {
12223381d7a2SSam Kolton     auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
12233381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
12243381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
12253381d7a2SSam Kolton     return true;
12263381d7a2SSam Kolton   }
12273381d7a2SSam Kolton   return false;
12283381d7a2SSam Kolton }
12293381d7a2SSam Kolton 
123092b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
123192b355b1SMatt Arsenault                                                        int64_t Value,
123292b355b1SMatt Arsenault                                                        uint64_t Address) {
123392b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
123492b355b1SMatt Arsenault }
123592b355b1SMatt Arsenault 
12363381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12373381d7a2SSam Kolton // Initialization
12383381d7a2SSam Kolton //===----------------------------------------------------------------------===//
12393381d7a2SSam Kolton 
12403381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
12413381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
12423381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
12433381d7a2SSam Kolton                               void *DisInfo,
12443381d7a2SSam Kolton                               MCContext *Ctx,
12453381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
12463381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
12473381d7a2SSam Kolton }
12483381d7a2SSam Kolton 
1249e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
1250e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
1251e1818af8STom Stellard                                                 MCContext &Ctx) {
1252cad7fa85SMatt Arsenault   return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
1253e1818af8STom Stellard }
1254e1818af8STom Stellard 
1255*0dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAMDGPUDisassembler() {
1256f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
1257f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
1258f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
1259f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
1260e1818af8STom Stellard }
1261