1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 3e1818af8STom Stellard // The LLVM Compiler Infrastructure 4e1818af8STom Stellard // 5e1818af8STom Stellard // This file is distributed under the University of Illinois Open Source 6e1818af8STom Stellard // License. See LICENSE.TXT for details. 7e1818af8STom Stellard // 8e1818af8STom Stellard //===----------------------------------------------------------------------===// 9e1818af8STom Stellard // 10e1818af8STom Stellard //===----------------------------------------------------------------------===// 11e1818af8STom Stellard // 12e1818af8STom Stellard /// \file 13e1818af8STom Stellard /// 14e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 15e1818af8STom Stellard // 16e1818af8STom Stellard //===----------------------------------------------------------------------===// 17e1818af8STom Stellard 18e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 19e1818af8STom Stellard 20c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 21e1818af8STom Stellard #include "AMDGPU.h" 22e1818af8STom Stellard #include "AMDGPURegisterInfo.h" 23212a251cSArtem Tamazov #include "SIDefines.h" 24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 30ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 31c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 33e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 34e1818af8STom Stellard #include "llvm/MC/MCInst.h" 35e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 36ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 37c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 38c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 39e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 40c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 41c8fbf6ffSEugene Zelenko #include <algorithm> 42c8fbf6ffSEugene Zelenko #include <cassert> 43c8fbf6ffSEugene Zelenko #include <cstddef> 44c8fbf6ffSEugene Zelenko #include <cstdint> 45c8fbf6ffSEugene Zelenko #include <iterator> 46c8fbf6ffSEugene Zelenko #include <tuple> 47c8fbf6ffSEugene Zelenko #include <vector> 48e1818af8STom Stellard 49e1818af8STom Stellard using namespace llvm; 50e1818af8STom Stellard 51e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 52e1818af8STom Stellard 53c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 54e1818af8STom Stellard 55ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 56ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 57ac106addSNikolay Haustov Inst.addOperand(Opnd); 58ac106addSNikolay Haustov return Opnd.isValid() ? 59ac106addSNikolay Haustov MCDisassembler::Success : 60ac106addSNikolay Haustov MCDisassembler::SoftFail; 61e1818af8STom Stellard } 62e1818af8STom Stellard 63549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 64549c89d2SSam Kolton uint16_t NameIdx) { 65549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 66549c89d2SSam Kolton if (OpIdx != -1) { 67549c89d2SSam Kolton auto I = MI.begin(); 68549c89d2SSam Kolton std::advance(I, OpIdx); 69549c89d2SSam Kolton MI.insert(I, Op); 70549c89d2SSam Kolton } 71549c89d2SSam Kolton return OpIdx; 72549c89d2SSam Kolton } 73549c89d2SSam Kolton 743381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 753381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 763381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 773381d7a2SSam Kolton 783381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 793381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 803381d7a2SSam Kolton 813381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 823381d7a2SSam Kolton return MCDisassembler::Success; 833381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 843381d7a2SSam Kolton } 853381d7a2SSam Kolton 86363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 87363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 88ac106addSNikolay Haustov unsigned Imm, \ 89ac106addSNikolay Haustov uint64_t /*Addr*/, \ 90ac106addSNikolay Haustov const void *Decoder) { \ 91ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 92363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 93e1818af8STom Stellard } 94e1818af8STom Stellard 95363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 96363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 97e1818af8STom Stellard 98363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 99363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 100363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 10130fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 102e1818af8STom Stellard 103363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 104363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 105363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 106e1818af8STom Stellard 107363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 108363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 109ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 110363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 111363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 112363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 113363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 114363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 115e1818af8STom Stellard 1164bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1174bd72361SMatt Arsenault unsigned Imm, 1184bd72361SMatt Arsenault uint64_t Addr, 1194bd72361SMatt Arsenault const void *Decoder) { 1204bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1214bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1224bd72361SMatt Arsenault } 1234bd72361SMatt Arsenault 1249be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1259be7b0d4SMatt Arsenault unsigned Imm, 1269be7b0d4SMatt Arsenault uint64_t Addr, 1279be7b0d4SMatt Arsenault const void *Decoder) { 1289be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1299be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1309be7b0d4SMatt Arsenault } 1319be7b0d4SMatt Arsenault 132549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 133549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 134363f47a2SSam Kolton 135549c89d2SSam Kolton DECODE_SDWA(Src32) 136549c89d2SSam Kolton DECODE_SDWA(Src16) 137549c89d2SSam Kolton DECODE_SDWA(VopcDst) 138363f47a2SSam Kolton 139e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 140e1818af8STom Stellard 141e1818af8STom Stellard //===----------------------------------------------------------------------===// 142e1818af8STom Stellard // 143e1818af8STom Stellard //===----------------------------------------------------------------------===// 144e1818af8STom Stellard 1451048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 1461048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 1471048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 1481048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 149ac106addSNikolay Haustov return Res; 150ac106addSNikolay Haustov } 151ac106addSNikolay Haustov 152ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 153ac106addSNikolay Haustov MCInst &MI, 154ac106addSNikolay Haustov uint64_t Inst, 155ac106addSNikolay Haustov uint64_t Address) const { 156ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 157ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 158ac106addSNikolay Haustov MCInst TmpInst; 159ce941c9cSDmitry Preobrazhensky HasLiteral = false; 160ac106addSNikolay Haustov const auto SavedBytes = Bytes; 161ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 162ac106addSNikolay Haustov MI = TmpInst; 163ac106addSNikolay Haustov return MCDisassembler::Success; 164ac106addSNikolay Haustov } 165ac106addSNikolay Haustov Bytes = SavedBytes; 166ac106addSNikolay Haustov return MCDisassembler::Fail; 167ac106addSNikolay Haustov } 168ac106addSNikolay Haustov 169e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 170ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 171e1818af8STom Stellard uint64_t Address, 172e1818af8STom Stellard raw_ostream &WS, 173e1818af8STom Stellard raw_ostream &CS) const { 174e1818af8STom Stellard CommentStream = &CS; 175549c89d2SSam Kolton bool IsSDWA = false; 176e1818af8STom Stellard 177e1818af8STom Stellard // ToDo: AMDGPUDisassembler supports only VI ISA. 178d122abeaSMatt Arsenault if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding]) 179d122abeaSMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 180e1818af8STom Stellard 181ac106addSNikolay Haustov const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size()); 182ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 183161a158eSNikolay Haustov 184ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 185ac106addSNikolay Haustov do { 186824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 187ac106addSNikolay Haustov // but it is unknown yet, so try all we can 1881048fb18SSam Kolton 189c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 190c9bdcb75SSam Kolton // encodings 1911048fb18SSam Kolton if (Bytes.size() >= 8) { 1921048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 1931048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 1941048fb18SSam Kolton if (Res) break; 195c9bdcb75SSam Kolton 196c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 197549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 198363f47a2SSam Kolton 199363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 200549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 2011048fb18SSam Kolton } 2021048fb18SSam Kolton 2031048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 2041048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 2051048fb18SSam Kolton 2061048fb18SSam Kolton // Try decode 32-bit instruction 207ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2081048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 209ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address); 210ac106addSNikolay Haustov if (Res) break; 211e1818af8STom Stellard 212ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 213ac106addSNikolay Haustov if (Res) break; 214ac106addSNikolay Haustov 215a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 216a0342dc9SDmitry Preobrazhensky if (Res) break; 217a0342dc9SDmitry Preobrazhensky 218ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2191048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 220ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address); 221ac106addSNikolay Haustov if (Res) break; 222ac106addSNikolay Haustov 223ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 2241e32550dSDmitry Preobrazhensky if (Res) break; 2251e32550dSDmitry Preobrazhensky 2261e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 227ac106addSNikolay Haustov } while (false); 228ac106addSNikolay Haustov 229678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 230678e111eSMatt Arsenault MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si || 231678e111eSMatt Arsenault MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) { 232678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 233549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 234678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 235678e111eSMatt Arsenault } 236678e111eSMatt Arsenault 237cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 238cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 239cad7fa85SMatt Arsenault } 240cad7fa85SMatt Arsenault 241549c89d2SSam Kolton if (Res && IsSDWA) 242549c89d2SSam Kolton Res = convertSDWAInst(MI); 243549c89d2SSam Kolton 244ac106addSNikolay Haustov Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0; 245ac106addSNikolay Haustov return Res; 246161a158eSNikolay Haustov } 247e1818af8STom Stellard 248549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 249549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 250549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 251549c89d2SSam Kolton // VOPC - insert clamp 252549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 253549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 254549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 255549c89d2SSam Kolton if (SDst != -1) { 256549c89d2SSam Kolton // VOPC - insert VCC register as sdst 257ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 258549c89d2SSam Kolton AMDGPU::OpName::sdst); 259549c89d2SSam Kolton } else { 260549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 261549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 262549c89d2SSam Kolton } 263549c89d2SSam Kolton } 264549c89d2SSam Kolton return MCDisassembler::Success; 265549c89d2SSam Kolton } 266549c89d2SSam Kolton 267cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 268*0b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 269*0b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 270*0b4eb1eaSDmitry Preobrazhensky 271cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 272cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 273cad7fa85SMatt Arsenault 274cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 275cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 276*0b4eb1eaSDmitry Preobrazhensky 277*0b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 278*0b4eb1eaSDmitry Preobrazhensky assert(DMaskIdx != -1); 279*0b4eb1eaSDmitry Preobrazhensky 280*0b4eb1eaSDmitry Preobrazhensky bool isAtomic = (VDstIdx != -1); 281*0b4eb1eaSDmitry Preobrazhensky 282cad7fa85SMatt Arsenault unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 283cad7fa85SMatt Arsenault if (DMask == 0) 284cad7fa85SMatt Arsenault return MCDisassembler::Success; 285cad7fa85SMatt Arsenault 286cad7fa85SMatt Arsenault unsigned ChannelCount = countPopulation(DMask); 287cad7fa85SMatt Arsenault if (ChannelCount == 1) 288cad7fa85SMatt Arsenault return MCDisassembler::Success; 289cad7fa85SMatt Arsenault 290*0b4eb1eaSDmitry Preobrazhensky int NewOpcode = -1; 291*0b4eb1eaSDmitry Preobrazhensky 292*0b4eb1eaSDmitry Preobrazhensky if (isAtomic) { 293*0b4eb1eaSDmitry Preobrazhensky if (DMask == 0x1 || DMask == 0x3 || DMask == 0xF) { 294*0b4eb1eaSDmitry Preobrazhensky NewOpcode = AMDGPU::getMaskedMIMGAtomicOp(*MCII, MI.getOpcode(), ChannelCount); 295*0b4eb1eaSDmitry Preobrazhensky } 296*0b4eb1eaSDmitry Preobrazhensky if (NewOpcode == -1) return MCDisassembler::Success; 297*0b4eb1eaSDmitry Preobrazhensky } else { 298*0b4eb1eaSDmitry Preobrazhensky NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), ChannelCount); 299cad7fa85SMatt Arsenault assert(NewOpcode != -1 && "could not find matching mimg channel instruction"); 300*0b4eb1eaSDmitry Preobrazhensky } 301*0b4eb1eaSDmitry Preobrazhensky 302cad7fa85SMatt Arsenault auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 303cad7fa85SMatt Arsenault 304*0b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 305cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 306*0b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 307*0b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 308*0b4eb1eaSDmitry Preobrazhensky 309*0b4eb1eaSDmitry Preobrazhensky // Widen the register to the correct number of enabled channels. 310cad7fa85SMatt Arsenault auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 311cad7fa85SMatt Arsenault &MRI.getRegClass(RCID)); 312cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 313cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 314cad7fa85SMatt Arsenault // components exceeds the register count. 315cad7fa85SMatt Arsenault return MCDisassembler::Success; 316cad7fa85SMatt Arsenault } 317cad7fa85SMatt Arsenault 318cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 319cad7fa85SMatt Arsenault // vaddr will be always appear as a single VGPR. This will look different than 320cad7fa85SMatt Arsenault // how it is usually emitted because the number of register components is not 321cad7fa85SMatt Arsenault // in the instruction encoding. 322cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 323*0b4eb1eaSDmitry Preobrazhensky 324*0b4eb1eaSDmitry Preobrazhensky if (isAtomic) { 325*0b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 326*0b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 327*0b4eb1eaSDmitry Preobrazhensky } 328*0b4eb1eaSDmitry Preobrazhensky 329cad7fa85SMatt Arsenault return MCDisassembler::Success; 330cad7fa85SMatt Arsenault } 331cad7fa85SMatt Arsenault 332ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 333ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 334ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 335e1818af8STom Stellard } 336e1818af8STom Stellard 337ac106addSNikolay Haustov inline 338ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 339ac106addSNikolay Haustov const Twine& ErrMsg) const { 340ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 341ac106addSNikolay Haustov 342ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 343ac106addSNikolay Haustov // return MCOperand::createError(V); 344ac106addSNikolay Haustov return MCOperand(); 345ac106addSNikolay Haustov } 346ac106addSNikolay Haustov 347ac106addSNikolay Haustov inline 348ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 349ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 350ac106addSNikolay Haustov } 351ac106addSNikolay Haustov 352ac106addSNikolay Haustov inline 353ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 354ac106addSNikolay Haustov unsigned Val) const { 355ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 356ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 357ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 358ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 359ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 360ac106addSNikolay Haustov } 361ac106addSNikolay Haustov 362ac106addSNikolay Haustov inline 363ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 364ac106addSNikolay Haustov unsigned Val) const { 365ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 366ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 367ac106addSNikolay Haustov int shift = 0; 368ac106addSNikolay Haustov switch (SRegClassID) { 369ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 370212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 371212a251cSArtem Tamazov break; 372ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 373212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 374212a251cSArtem Tamazov shift = 1; 375212a251cSArtem Tamazov break; 376212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 377212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 378ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 379ac106addSNikolay Haustov // this bundle? 38027134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 38127134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 382ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 383ac106addSNikolay Haustov // this bundle? 38427134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 38527134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 386212a251cSArtem Tamazov shift = 2; 387212a251cSArtem Tamazov break; 388ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 389ac106addSNikolay Haustov // this bundle? 390212a251cSArtem Tamazov default: 39192b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 392ac106addSNikolay Haustov } 39392b355b1SMatt Arsenault 39492b355b1SMatt Arsenault if (Val % (1 << shift)) { 395ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 396ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 39792b355b1SMatt Arsenault } 39892b355b1SMatt Arsenault 399ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 400ac106addSNikolay Haustov } 401ac106addSNikolay Haustov 402ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 403212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 404ac106addSNikolay Haustov } 405ac106addSNikolay Haustov 406ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 407212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 408ac106addSNikolay Haustov } 409ac106addSNikolay Haustov 41030fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 41130fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 41230fc5239SDmitry Preobrazhensky } 41330fc5239SDmitry Preobrazhensky 4144bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 4154bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 4164bd72361SMatt Arsenault } 4174bd72361SMatt Arsenault 4189be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 4199be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 4209be7b0d4SMatt Arsenault } 4219be7b0d4SMatt Arsenault 422ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 423cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 424cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 425cb540bc0SMatt Arsenault // high bit. 426cb540bc0SMatt Arsenault Val &= 255; 427cb540bc0SMatt Arsenault 428ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 429ac106addSNikolay Haustov } 430ac106addSNikolay Haustov 431ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 432ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 433ac106addSNikolay Haustov } 434ac106addSNikolay Haustov 435ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 436ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 437ac106addSNikolay Haustov } 438ac106addSNikolay Haustov 439ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 440ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 441ac106addSNikolay Haustov } 442ac106addSNikolay Haustov 443ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 444ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 445ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 446ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 447212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 448ac106addSNikolay Haustov } 449ac106addSNikolay Haustov 450640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 451640c44b8SMatt Arsenault unsigned Val) const { 452640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 45338e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 45438e496b1SArtem Tamazov } 45538e496b1SArtem Tamazov 456ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 457ca7b0a17SMatt Arsenault unsigned Val) const { 458ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 459ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 460ca7b0a17SMatt Arsenault } 461ca7b0a17SMatt Arsenault 462ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 463640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 464640c44b8SMatt Arsenault } 465640c44b8SMatt Arsenault 466640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 467212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 468ac106addSNikolay Haustov } 469ac106addSNikolay Haustov 470ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 471212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 472ac106addSNikolay Haustov } 473ac106addSNikolay Haustov 474ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 47527134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 476ac106addSNikolay Haustov } 477ac106addSNikolay Haustov 478ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 47927134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 480ac106addSNikolay Haustov } 481ac106addSNikolay Haustov 482ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 483ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 484ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 485ac106addSNikolay Haustov // ToDo: deal with float/double constants 486ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 487ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 488ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 489ac106addSNikolay Haustov Twine(Bytes.size())); 490ce941c9cSDmitry Preobrazhensky } 491ce941c9cSDmitry Preobrazhensky HasLiteral = true; 492ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 493ce941c9cSDmitry Preobrazhensky } 494ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 495ac106addSNikolay Haustov } 496ac106addSNikolay Haustov 497ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 498212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 499c8fbf6ffSEugene Zelenko 500212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 501212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 502212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 503212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 504212a251cSArtem Tamazov // Cast prevents negative overflow. 505ac106addSNikolay Haustov } 506ac106addSNikolay Haustov 5074bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 5084bd72361SMatt Arsenault switch (Imm) { 5094bd72361SMatt Arsenault case 240: 5104bd72361SMatt Arsenault return FloatToBits(0.5f); 5114bd72361SMatt Arsenault case 241: 5124bd72361SMatt Arsenault return FloatToBits(-0.5f); 5134bd72361SMatt Arsenault case 242: 5144bd72361SMatt Arsenault return FloatToBits(1.0f); 5154bd72361SMatt Arsenault case 243: 5164bd72361SMatt Arsenault return FloatToBits(-1.0f); 5174bd72361SMatt Arsenault case 244: 5184bd72361SMatt Arsenault return FloatToBits(2.0f); 5194bd72361SMatt Arsenault case 245: 5204bd72361SMatt Arsenault return FloatToBits(-2.0f); 5214bd72361SMatt Arsenault case 246: 5224bd72361SMatt Arsenault return FloatToBits(4.0f); 5234bd72361SMatt Arsenault case 247: 5244bd72361SMatt Arsenault return FloatToBits(-4.0f); 5254bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5264bd72361SMatt Arsenault return 0x3e22f983; 5274bd72361SMatt Arsenault default: 5284bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5294bd72361SMatt Arsenault } 5304bd72361SMatt Arsenault } 5314bd72361SMatt Arsenault 5324bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 5334bd72361SMatt Arsenault switch (Imm) { 5344bd72361SMatt Arsenault case 240: 5354bd72361SMatt Arsenault return DoubleToBits(0.5); 5364bd72361SMatt Arsenault case 241: 5374bd72361SMatt Arsenault return DoubleToBits(-0.5); 5384bd72361SMatt Arsenault case 242: 5394bd72361SMatt Arsenault return DoubleToBits(1.0); 5404bd72361SMatt Arsenault case 243: 5414bd72361SMatt Arsenault return DoubleToBits(-1.0); 5424bd72361SMatt Arsenault case 244: 5434bd72361SMatt Arsenault return DoubleToBits(2.0); 5444bd72361SMatt Arsenault case 245: 5454bd72361SMatt Arsenault return DoubleToBits(-2.0); 5464bd72361SMatt Arsenault case 246: 5474bd72361SMatt Arsenault return DoubleToBits(4.0); 5484bd72361SMatt Arsenault case 247: 5494bd72361SMatt Arsenault return DoubleToBits(-4.0); 5504bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5514bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 5524bd72361SMatt Arsenault default: 5534bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5544bd72361SMatt Arsenault } 5554bd72361SMatt Arsenault } 5564bd72361SMatt Arsenault 5574bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 5584bd72361SMatt Arsenault switch (Imm) { 5594bd72361SMatt Arsenault case 240: 5604bd72361SMatt Arsenault return 0x3800; 5614bd72361SMatt Arsenault case 241: 5624bd72361SMatt Arsenault return 0xB800; 5634bd72361SMatt Arsenault case 242: 5644bd72361SMatt Arsenault return 0x3C00; 5654bd72361SMatt Arsenault case 243: 5664bd72361SMatt Arsenault return 0xBC00; 5674bd72361SMatt Arsenault case 244: 5684bd72361SMatt Arsenault return 0x4000; 5694bd72361SMatt Arsenault case 245: 5704bd72361SMatt Arsenault return 0xC000; 5714bd72361SMatt Arsenault case 246: 5724bd72361SMatt Arsenault return 0x4400; 5734bd72361SMatt Arsenault case 247: 5744bd72361SMatt Arsenault return 0xC400; 5754bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5764bd72361SMatt Arsenault return 0x3118; 5774bd72361SMatt Arsenault default: 5784bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5794bd72361SMatt Arsenault } 5804bd72361SMatt Arsenault } 5814bd72361SMatt Arsenault 5824bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 583212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 584212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 5854bd72361SMatt Arsenault 586e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 5874bd72361SMatt Arsenault switch (Width) { 5884bd72361SMatt Arsenault case OPW32: 5894bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 5904bd72361SMatt Arsenault case OPW64: 5914bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 5924bd72361SMatt Arsenault case OPW16: 5939be7b0d4SMatt Arsenault case OPWV216: 5944bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 5954bd72361SMatt Arsenault default: 5964bd72361SMatt Arsenault llvm_unreachable("implement me"); 597e1818af8STom Stellard } 598e1818af8STom Stellard } 599e1818af8STom Stellard 600212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 601e1818af8STom Stellard using namespace AMDGPU; 602c8fbf6ffSEugene Zelenko 603212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 604212a251cSArtem Tamazov switch (Width) { 605212a251cSArtem Tamazov default: // fall 6064bd72361SMatt Arsenault case OPW32: 6074bd72361SMatt Arsenault case OPW16: 6089be7b0d4SMatt Arsenault case OPWV216: 6094bd72361SMatt Arsenault return VGPR_32RegClassID; 610212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 611212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 612212a251cSArtem Tamazov } 613212a251cSArtem Tamazov } 614212a251cSArtem Tamazov 615212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 616212a251cSArtem Tamazov using namespace AMDGPU; 617c8fbf6ffSEugene Zelenko 618212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 619212a251cSArtem Tamazov switch (Width) { 620212a251cSArtem Tamazov default: // fall 6214bd72361SMatt Arsenault case OPW32: 6224bd72361SMatt Arsenault case OPW16: 6239be7b0d4SMatt Arsenault case OPWV216: 6244bd72361SMatt Arsenault return SGPR_32RegClassID; 625212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 626212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 62727134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 62827134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 629212a251cSArtem Tamazov } 630212a251cSArtem Tamazov } 631212a251cSArtem Tamazov 632212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 633212a251cSArtem Tamazov using namespace AMDGPU; 634c8fbf6ffSEugene Zelenko 635212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 636212a251cSArtem Tamazov switch (Width) { 637212a251cSArtem Tamazov default: // fall 6384bd72361SMatt Arsenault case OPW32: 6394bd72361SMatt Arsenault case OPW16: 6409be7b0d4SMatt Arsenault case OPWV216: 6414bd72361SMatt Arsenault return TTMP_32RegClassID; 642212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 643212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 64427134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 64527134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 646212a251cSArtem Tamazov } 647212a251cSArtem Tamazov } 648212a251cSArtem Tamazov 649ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 650ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 651ac2b0264SDmitry Preobrazhensky 652ac2b0264SDmitry Preobrazhensky unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN; 653ac2b0264SDmitry Preobrazhensky unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX; 654ac2b0264SDmitry Preobrazhensky 655ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 656ac2b0264SDmitry Preobrazhensky } 657ac2b0264SDmitry Preobrazhensky 658212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 659212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 660c8fbf6ffSEugene Zelenko 661ac106addSNikolay Haustov assert(Val < 512); // enum9 662ac106addSNikolay Haustov 663212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 664212a251cSArtem Tamazov return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN); 665212a251cSArtem Tamazov } 666b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 667b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 668212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 669212a251cSArtem Tamazov } 670ac2b0264SDmitry Preobrazhensky 671ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 672ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 673ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 674212a251cSArtem Tamazov } 675ac106addSNikolay Haustov 676212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 677ac106addSNikolay Haustov return decodeIntImmed(Val); 678ac106addSNikolay Haustov 679212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 6804bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 681ac106addSNikolay Haustov 682212a251cSArtem Tamazov if (Val == LITERAL_CONST) 683ac106addSNikolay Haustov return decodeLiteralConstant(); 684ac106addSNikolay Haustov 6854bd72361SMatt Arsenault switch (Width) { 6864bd72361SMatt Arsenault case OPW32: 6874bd72361SMatt Arsenault case OPW16: 6889be7b0d4SMatt Arsenault case OPWV216: 6894bd72361SMatt Arsenault return decodeSpecialReg32(Val); 6904bd72361SMatt Arsenault case OPW64: 6914bd72361SMatt Arsenault return decodeSpecialReg64(Val); 6924bd72361SMatt Arsenault default: 6934bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 6944bd72361SMatt Arsenault } 695ac106addSNikolay Haustov } 696ac106addSNikolay Haustov 69727134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 69827134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 69927134953SDmitry Preobrazhensky 70027134953SDmitry Preobrazhensky assert(Val < 128); 70127134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 70227134953SDmitry Preobrazhensky 70327134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 70427134953SDmitry Preobrazhensky assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 70527134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 70627134953SDmitry Preobrazhensky } 70727134953SDmitry Preobrazhensky 70827134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 70927134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 71027134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 71127134953SDmitry Preobrazhensky } 71227134953SDmitry Preobrazhensky 71327134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 71427134953SDmitry Preobrazhensky } 71527134953SDmitry Preobrazhensky 716ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 717ac106addSNikolay Haustov using namespace AMDGPU; 718c8fbf6ffSEugene Zelenko 719e1818af8STom Stellard switch (Val) { 720ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 721ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 7223afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 7233afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 724ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 725ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 726ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA_LO); 727ac2b0264SDmitry Preobrazhensky case 109: assert(!isGFX9()); return createRegOperand(TBA_HI); 728ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA_LO); 729ac2b0264SDmitry Preobrazhensky case 111: assert(!isGFX9()); return createRegOperand(TMA_HI); 730ac106addSNikolay Haustov case 124: return createRegOperand(M0); 731ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 732ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 733a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 734a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 735a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 736a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 737a3b3b489SMatt Arsenault // TODO: SRC_POPS_EXITING_WAVE_ID 738e1818af8STom Stellard // ToDo: no support for vccz register 739ac106addSNikolay Haustov case 251: break; 740e1818af8STom Stellard // ToDo: no support for execz register 741ac106addSNikolay Haustov case 252: break; 742ac106addSNikolay Haustov case 253: return createRegOperand(SCC); 743ac106addSNikolay Haustov default: break; 744e1818af8STom Stellard } 745ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 746e1818af8STom Stellard } 747e1818af8STom Stellard 748ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 749161a158eSNikolay Haustov using namespace AMDGPU; 750c8fbf6ffSEugene Zelenko 751161a158eSNikolay Haustov switch (Val) { 752ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 7533afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 754ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 755ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA); 756ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA); 757ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 758ac106addSNikolay Haustov default: break; 759161a158eSNikolay Haustov } 760ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 761161a158eSNikolay Haustov } 762161a158eSNikolay Haustov 763549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 7646b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 765363f47a2SSam Kolton using namespace AMDGPU::SDWA; 7666b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 767363f47a2SSam Kolton 768549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 769a179d25bSSam Kolton // XXX: static_cast<int> is needed to avoid stupid warning: 770a179d25bSSam Kolton // compare with unsigned is always true 771a179d25bSSam Kolton if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) && 772363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 773363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 774363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 775363f47a2SSam Kolton } 776363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 777363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_SGPR_MAX) { 778363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 779363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 780363f47a2SSam Kolton } 781ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 782ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 783ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 784ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 785ac2b0264SDmitry Preobrazhensky } 786363f47a2SSam Kolton 7876b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 7886b65f7c3SDmitry Preobrazhensky 7896b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 7906b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 7916b65f7c3SDmitry Preobrazhensky 7926b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 7936b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 7946b65f7c3SDmitry Preobrazhensky 7956b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 796549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 797549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 798549c89d2SSam Kolton } 799549c89d2SSam Kolton llvm_unreachable("unsupported target"); 800363f47a2SSam Kolton } 801363f47a2SSam Kolton 802549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 803549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 804363f47a2SSam Kolton } 805363f47a2SSam Kolton 806549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 807549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 808363f47a2SSam Kolton } 809363f47a2SSam Kolton 810549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 811363f47a2SSam Kolton using namespace AMDGPU::SDWA; 812363f47a2SSam Kolton 813549c89d2SSam Kolton assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] && 814549c89d2SSam Kolton "SDWAVopcDst should be present only on GFX9"); 815363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 816363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 817ac2b0264SDmitry Preobrazhensky 818ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 819ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 820ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx); 821ac2b0264SDmitry Preobrazhensky } else if (Val > AMDGPU::EncValues::SGPR_MAX) { 822363f47a2SSam Kolton return decodeSpecialReg64(Val); 823363f47a2SSam Kolton } else { 824363f47a2SSam Kolton return createSRegOperand(getSgprClassId(OPW64), Val); 825363f47a2SSam Kolton } 826363f47a2SSam Kolton } else { 827363f47a2SSam Kolton return createRegOperand(AMDGPU::VCC); 828363f47a2SSam Kolton } 829363f47a2SSam Kolton } 830363f47a2SSam Kolton 831ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 832ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 833ac2b0264SDmitry Preobrazhensky } 834ac2b0264SDmitry Preobrazhensky 835ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const { 836ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; 837ac2b0264SDmitry Preobrazhensky } 838ac2b0264SDmitry Preobrazhensky 8393381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8403381d7a2SSam Kolton // AMDGPUSymbolizer 8413381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8423381d7a2SSam Kolton 8433381d7a2SSam Kolton // Try to find symbol name for specified label 8443381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 8453381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 8463381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 8473381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 848c8fbf6ffSEugene Zelenko using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>; 849c8fbf6ffSEugene Zelenko using SectionSymbolsTy = std::vector<SymbolInfoTy>; 8503381d7a2SSam Kolton 8513381d7a2SSam Kolton if (!IsBranch) { 8523381d7a2SSam Kolton return false; 8533381d7a2SSam Kolton } 8543381d7a2SSam Kolton 8553381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 8563381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 8573381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 8583381d7a2SSam Kolton return std::get<0>(Val) == static_cast<uint64_t>(Value) 8593381d7a2SSam Kolton && std::get<2>(Val) == ELF::STT_NOTYPE; 8603381d7a2SSam Kolton }); 8613381d7a2SSam Kolton if (Result != Symbols->end()) { 8623381d7a2SSam Kolton auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result)); 8633381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 8643381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 8653381d7a2SSam Kolton return true; 8663381d7a2SSam Kolton } 8673381d7a2SSam Kolton return false; 8683381d7a2SSam Kolton } 8693381d7a2SSam Kolton 87092b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 87192b355b1SMatt Arsenault int64_t Value, 87292b355b1SMatt Arsenault uint64_t Address) { 87392b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 87492b355b1SMatt Arsenault } 87592b355b1SMatt Arsenault 8763381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8773381d7a2SSam Kolton // Initialization 8783381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8793381d7a2SSam Kolton 8803381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 8813381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 8823381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 8833381d7a2SSam Kolton void *DisInfo, 8843381d7a2SSam Kolton MCContext *Ctx, 8853381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 8863381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 8873381d7a2SSam Kolton } 8883381d7a2SSam Kolton 889e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 890e1818af8STom Stellard const MCSubtargetInfo &STI, 891e1818af8STom Stellard MCContext &Ctx) { 892cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 893e1818af8STom Stellard } 894e1818af8STom Stellard 895e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() { 896f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 897f42454b9SMehdi Amini createAMDGPUDisassembler); 898f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 899f42454b9SMehdi Amini createAMDGPUSymbolizer); 900e1818af8STom Stellard } 901