1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
2e1818af8STom Stellard //
3e1818af8STom Stellard //                     The LLVM Compiler Infrastructure
4e1818af8STom Stellard //
5e1818af8STom Stellard // This file is distributed under the University of Illinois Open Source
6e1818af8STom Stellard // License. See LICENSE.TXT for details.
7e1818af8STom Stellard //
8e1818af8STom Stellard //===----------------------------------------------------------------------===//
9e1818af8STom Stellard //
10e1818af8STom Stellard //===----------------------------------------------------------------------===//
11e1818af8STom Stellard //
12e1818af8STom Stellard /// \file
13e1818af8STom Stellard ///
14e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler
15e1818af8STom Stellard //
16e1818af8STom Stellard //===----------------------------------------------------------------------===//
17e1818af8STom Stellard 
18e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
19e1818af8STom Stellard 
20c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h"
21e1818af8STom Stellard #include "AMDGPU.h"
22e1818af8STom Stellard #include "AMDGPURegisterInfo.h"
23212a251cSArtem Tamazov #include "SIDefines.h"
24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h"
25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h"
26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h"
27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h"
28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h"
29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h"
30ac106addSNikolay Haustov #include "llvm/MC/MCContext.h"
31c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h"
32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h"
33e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h"
34e1818af8STom Stellard #include "llvm/MC/MCInst.h"
35e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h"
36ac106addSNikolay Haustov #include "llvm/Support/Endian.h"
37c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h"
38c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h"
39e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h"
40c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h"
41c8fbf6ffSEugene Zelenko #include <algorithm>
42c8fbf6ffSEugene Zelenko #include <cassert>
43c8fbf6ffSEugene Zelenko #include <cstddef>
44c8fbf6ffSEugene Zelenko #include <cstdint>
45c8fbf6ffSEugene Zelenko #include <iterator>
46c8fbf6ffSEugene Zelenko #include <tuple>
47c8fbf6ffSEugene Zelenko #include <vector>
48e1818af8STom Stellard 
49e1818af8STom Stellard using namespace llvm;
50e1818af8STom Stellard 
51e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler"
52e1818af8STom Stellard 
53c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
54e1818af8STom Stellard 
55ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus
56ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) {
57ac106addSNikolay Haustov   Inst.addOperand(Opnd);
58ac106addSNikolay Haustov   return Opnd.isValid() ?
59ac106addSNikolay Haustov     MCDisassembler::Success :
60ac106addSNikolay Haustov     MCDisassembler::SoftFail;
61e1818af8STom Stellard }
62e1818af8STom Stellard 
63549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
64549c89d2SSam Kolton                                 uint16_t NameIdx) {
65549c89d2SSam Kolton   int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
66549c89d2SSam Kolton   if (OpIdx != -1) {
67549c89d2SSam Kolton     auto I = MI.begin();
68549c89d2SSam Kolton     std::advance(I, OpIdx);
69549c89d2SSam Kolton     MI.insert(I, Op);
70549c89d2SSam Kolton   }
71549c89d2SSam Kolton   return OpIdx;
72549c89d2SSam Kolton }
73549c89d2SSam Kolton 
743381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
753381d7a2SSam Kolton                                        uint64_t Addr, const void *Decoder) {
763381d7a2SSam Kolton   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
773381d7a2SSam Kolton 
783381d7a2SSam Kolton   APInt SignedOffset(18, Imm * 4, true);
793381d7a2SSam Kolton   int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
803381d7a2SSam Kolton 
813381d7a2SSam Kolton   if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
823381d7a2SSam Kolton     return MCDisassembler::Success;
833381d7a2SSam Kolton   return addOperand(Inst, MCOperand::createImm(Imm));
843381d7a2SSam Kolton }
853381d7a2SSam Kolton 
86363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \
87363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \
88ac106addSNikolay Haustov                                        unsigned Imm, \
89ac106addSNikolay Haustov                                        uint64_t /*Addr*/, \
90ac106addSNikolay Haustov                                        const void *Decoder) { \
91ac106addSNikolay Haustov   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
92363f47a2SSam Kolton   return addOperand(Inst, DAsm->DecoderName(Imm)); \
93e1818af8STom Stellard }
94e1818af8STom Stellard 
95363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \
96363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
97e1818af8STom Stellard 
98363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32)
99363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32)
100363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64)
10130fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128)
102e1818af8STom Stellard 
103363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64)
104363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96)
105363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128)
106e1818af8STom Stellard 
107363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32)
108363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
109ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
110363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64)
111363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC)
112363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128)
113363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256)
114363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512)
115e1818af8STom Stellard 
1164bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
1174bd72361SMatt Arsenault                                          unsigned Imm,
1184bd72361SMatt Arsenault                                          uint64_t Addr,
1194bd72361SMatt Arsenault                                          const void *Decoder) {
1204bd72361SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1214bd72361SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
1224bd72361SMatt Arsenault }
1234bd72361SMatt Arsenault 
1249be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
1259be7b0d4SMatt Arsenault                                          unsigned Imm,
1269be7b0d4SMatt Arsenault                                          uint64_t Addr,
1279be7b0d4SMatt Arsenault                                          const void *Decoder) {
1289be7b0d4SMatt Arsenault   auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
1299be7b0d4SMatt Arsenault   return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
1309be7b0d4SMatt Arsenault }
1319be7b0d4SMatt Arsenault 
132549c89d2SSam Kolton #define DECODE_SDWA(DecName) \
133549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
134363f47a2SSam Kolton 
135549c89d2SSam Kolton DECODE_SDWA(Src32)
136549c89d2SSam Kolton DECODE_SDWA(Src16)
137549c89d2SSam Kolton DECODE_SDWA(VopcDst)
138363f47a2SSam Kolton 
139e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc"
140e1818af8STom Stellard 
141e1818af8STom Stellard //===----------------------------------------------------------------------===//
142e1818af8STom Stellard //
143e1818af8STom Stellard //===----------------------------------------------------------------------===//
144e1818af8STom Stellard 
1451048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
1461048fb18SSam Kolton   assert(Bytes.size() >= sizeof(T));
1471048fb18SSam Kolton   const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
1481048fb18SSam Kolton   Bytes = Bytes.slice(sizeof(T));
149ac106addSNikolay Haustov   return Res;
150ac106addSNikolay Haustov }
151ac106addSNikolay Haustov 
152ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
153ac106addSNikolay Haustov                                                MCInst &MI,
154ac106addSNikolay Haustov                                                uint64_t Inst,
155ac106addSNikolay Haustov                                                uint64_t Address) const {
156ac106addSNikolay Haustov   assert(MI.getOpcode() == 0);
157ac106addSNikolay Haustov   assert(MI.getNumOperands() == 0);
158ac106addSNikolay Haustov   MCInst TmpInst;
159ce941c9cSDmitry Preobrazhensky   HasLiteral = false;
160ac106addSNikolay Haustov   const auto SavedBytes = Bytes;
161ac106addSNikolay Haustov   if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
162ac106addSNikolay Haustov     MI = TmpInst;
163ac106addSNikolay Haustov     return MCDisassembler::Success;
164ac106addSNikolay Haustov   }
165ac106addSNikolay Haustov   Bytes = SavedBytes;
166ac106addSNikolay Haustov   return MCDisassembler::Fail;
167ac106addSNikolay Haustov }
168ac106addSNikolay Haustov 
169e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
170ac106addSNikolay Haustov                                                 ArrayRef<uint8_t> Bytes_,
171e1818af8STom Stellard                                                 uint64_t Address,
172e1818af8STom Stellard                                                 raw_ostream &WS,
173e1818af8STom Stellard                                                 raw_ostream &CS) const {
174e1818af8STom Stellard   CommentStream = &CS;
175549c89d2SSam Kolton   bool IsSDWA = false;
176e1818af8STom Stellard 
177e1818af8STom Stellard   // ToDo: AMDGPUDisassembler supports only VI ISA.
178d122abeaSMatt Arsenault   if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding])
179d122abeaSMatt Arsenault     report_fatal_error("Disassembly not yet supported for subtarget");
180e1818af8STom Stellard 
181ac106addSNikolay Haustov   const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size());
182ac106addSNikolay Haustov   Bytes = Bytes_.slice(0, MaxInstBytesNum);
183161a158eSNikolay Haustov 
184ac106addSNikolay Haustov   DecodeStatus Res = MCDisassembler::Fail;
185ac106addSNikolay Haustov   do {
186824e804bSValery Pykhtin     // ToDo: better to switch encoding length using some bit predicate
187ac106addSNikolay Haustov     // but it is unknown yet, so try all we can
1881048fb18SSam Kolton 
189c9bdcb75SSam Kolton     // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
190c9bdcb75SSam Kolton     // encodings
1911048fb18SSam Kolton     if (Bytes.size() >= 8) {
1921048fb18SSam Kolton       const uint64_t QW = eatBytes<uint64_t>(Bytes);
1931048fb18SSam Kolton       Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
1941048fb18SSam Kolton       if (Res) break;
195c9bdcb75SSam Kolton 
196c9bdcb75SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
197549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
198363f47a2SSam Kolton 
199363f47a2SSam Kolton       Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
200549c89d2SSam Kolton       if (Res) { IsSDWA = true;  break; }
2010905870fSChangpeng Fang 
2020905870fSChangpeng Fang       if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
2030905870fSChangpeng Fang         Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
2040905870fSChangpeng Fang         if (Res) break;
2050905870fSChangpeng Fang       }
2061048fb18SSam Kolton     }
2071048fb18SSam Kolton 
2081048fb18SSam Kolton     // Reinitialize Bytes as DPP64 could have eaten too much
2091048fb18SSam Kolton     Bytes = Bytes_.slice(0, MaxInstBytesNum);
2101048fb18SSam Kolton 
2111048fb18SSam Kolton     // Try decode 32-bit instruction
212ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
2131048fb18SSam Kolton     const uint32_t DW = eatBytes<uint32_t>(Bytes);
214ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address);
215ac106addSNikolay Haustov     if (Res) break;
216e1818af8STom Stellard 
217ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
218ac106addSNikolay Haustov     if (Res) break;
219ac106addSNikolay Haustov 
220a0342dc9SDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
221a0342dc9SDmitry Preobrazhensky     if (Res) break;
222a0342dc9SDmitry Preobrazhensky 
223ac106addSNikolay Haustov     if (Bytes.size() < 4) break;
2241048fb18SSam Kolton     const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
225ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address);
226ac106addSNikolay Haustov     if (Res) break;
227ac106addSNikolay Haustov 
228ac106addSNikolay Haustov     Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
2291e32550dSDmitry Preobrazhensky     if (Res) break;
2301e32550dSDmitry Preobrazhensky 
2311e32550dSDmitry Preobrazhensky     Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
232ac106addSNikolay Haustov   } while (false);
233ac106addSNikolay Haustov 
234678e111eSMatt Arsenault   if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
235678e111eSMatt Arsenault               MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
236678e111eSMatt Arsenault               MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) {
237678e111eSMatt Arsenault     // Insert dummy unused src2_modifiers.
238549c89d2SSam Kolton     insertNamedMCOperand(MI, MCOperand::createImm(0),
239678e111eSMatt Arsenault                          AMDGPU::OpName::src2_modifiers);
240678e111eSMatt Arsenault   }
241678e111eSMatt Arsenault 
242cad7fa85SMatt Arsenault   if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
243cad7fa85SMatt Arsenault     Res = convertMIMGInst(MI);
244cad7fa85SMatt Arsenault   }
245cad7fa85SMatt Arsenault 
246549c89d2SSam Kolton   if (Res && IsSDWA)
247549c89d2SSam Kolton     Res = convertSDWAInst(MI);
248549c89d2SSam Kolton 
249ac106addSNikolay Haustov   Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0;
250ac106addSNikolay Haustov   return Res;
251161a158eSNikolay Haustov }
252e1818af8STom Stellard 
253549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
254549c89d2SSam Kolton   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
255549c89d2SSam Kolton     if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
256549c89d2SSam Kolton       // VOPC - insert clamp
257549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
258549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
259549c89d2SSam Kolton     int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
260549c89d2SSam Kolton     if (SDst != -1) {
261549c89d2SSam Kolton       // VOPC - insert VCC register as sdst
262ac2b0264SDmitry Preobrazhensky       insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
263549c89d2SSam Kolton                            AMDGPU::OpName::sdst);
264549c89d2SSam Kolton     } else {
265549c89d2SSam Kolton       // VOP1/2 - insert omod if present in instruction
266549c89d2SSam Kolton       insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
267549c89d2SSam Kolton     }
268549c89d2SSam Kolton   }
269549c89d2SSam Kolton   return MCDisassembler::Success;
270549c89d2SSam Kolton }
271549c89d2SSam Kolton 
272*0a1ff464SDmitry Preobrazhensky // Note that MIMG format provides no information about VADDR size.
273*0a1ff464SDmitry Preobrazhensky // Consequently, decoded instructions always show address
274*0a1ff464SDmitry Preobrazhensky // as if it has 1 dword, which could be not really so.
275cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
2760b4eb1eaSDmitry Preobrazhensky   int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
2770b4eb1eaSDmitry Preobrazhensky                                            AMDGPU::OpName::vdst);
2780b4eb1eaSDmitry Preobrazhensky 
279cad7fa85SMatt Arsenault   int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
280cad7fa85SMatt Arsenault                                             AMDGPU::OpName::vdata);
281cad7fa85SMatt Arsenault 
282cad7fa85SMatt Arsenault   int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
283cad7fa85SMatt Arsenault                                             AMDGPU::OpName::dmask);
2840b4eb1eaSDmitry Preobrazhensky 
285*0a1ff464SDmitry Preobrazhensky   int TFEIdx   = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
286*0a1ff464SDmitry Preobrazhensky                                             AMDGPU::OpName::tfe);
287*0a1ff464SDmitry Preobrazhensky 
2880b4eb1eaSDmitry Preobrazhensky   assert(VDataIdx != -1);
2890b4eb1eaSDmitry Preobrazhensky   assert(DMaskIdx != -1);
290*0a1ff464SDmitry Preobrazhensky   assert(TFEIdx != -1);
2910b4eb1eaSDmitry Preobrazhensky 
2920b4eb1eaSDmitry Preobrazhensky   bool isAtomic = (VDstIdx != -1);
2930b4eb1eaSDmitry Preobrazhensky 
294cad7fa85SMatt Arsenault   unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
295cad7fa85SMatt Arsenault   if (DMask == 0)
296cad7fa85SMatt Arsenault     return MCDisassembler::Success;
297cad7fa85SMatt Arsenault 
298*0a1ff464SDmitry Preobrazhensky   unsigned DstSize = countPopulation(DMask);
299*0a1ff464SDmitry Preobrazhensky   if (DstSize == 1)
300*0a1ff464SDmitry Preobrazhensky     return MCDisassembler::Success;
301*0a1ff464SDmitry Preobrazhensky 
302*0a1ff464SDmitry Preobrazhensky   bool D16 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::D16;
303*0a1ff464SDmitry Preobrazhensky   if (D16 && AMDGPU::hasPackedD16(STI)) {
304*0a1ff464SDmitry Preobrazhensky     DstSize = (DstSize + 1) / 2;
305*0a1ff464SDmitry Preobrazhensky   }
306*0a1ff464SDmitry Preobrazhensky 
307*0a1ff464SDmitry Preobrazhensky   // FIXME: Add tfe support
308*0a1ff464SDmitry Preobrazhensky   if (MI.getOperand(TFEIdx).getImm())
309cad7fa85SMatt Arsenault     return MCDisassembler::Success;
310cad7fa85SMatt Arsenault 
3110b4eb1eaSDmitry Preobrazhensky   int NewOpcode = -1;
3120b4eb1eaSDmitry Preobrazhensky 
3130b4eb1eaSDmitry Preobrazhensky   if (isAtomic) {
3140b4eb1eaSDmitry Preobrazhensky     if (DMask == 0x1 || DMask == 0x3 || DMask == 0xF) {
315*0a1ff464SDmitry Preobrazhensky       NewOpcode = AMDGPU::getMaskedMIMGAtomicOp(*MCII, MI.getOpcode(), DstSize);
3160b4eb1eaSDmitry Preobrazhensky     }
3170b4eb1eaSDmitry Preobrazhensky     if (NewOpcode == -1) return MCDisassembler::Success;
3180b4eb1eaSDmitry Preobrazhensky   } else {
319*0a1ff464SDmitry Preobrazhensky     NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), DstSize);
320cad7fa85SMatt Arsenault     assert(NewOpcode != -1 && "could not find matching mimg channel instruction");
3210b4eb1eaSDmitry Preobrazhensky   }
3220b4eb1eaSDmitry Preobrazhensky 
323cad7fa85SMatt Arsenault   auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
324cad7fa85SMatt Arsenault 
3250b4eb1eaSDmitry Preobrazhensky   // Get first subregister of VData
326cad7fa85SMatt Arsenault   unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
3270b4eb1eaSDmitry Preobrazhensky   unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
3280b4eb1eaSDmitry Preobrazhensky   Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
3290b4eb1eaSDmitry Preobrazhensky 
3300b4eb1eaSDmitry Preobrazhensky   // Widen the register to the correct number of enabled channels.
331cad7fa85SMatt Arsenault   auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
332cad7fa85SMatt Arsenault                                           &MRI.getRegClass(RCID));
333cad7fa85SMatt Arsenault   if (NewVdata == AMDGPU::NoRegister) {
334cad7fa85SMatt Arsenault     // It's possible to encode this such that the low register + enabled
335cad7fa85SMatt Arsenault     // components exceeds the register count.
336cad7fa85SMatt Arsenault     return MCDisassembler::Success;
337cad7fa85SMatt Arsenault   }
338cad7fa85SMatt Arsenault 
339cad7fa85SMatt Arsenault   MI.setOpcode(NewOpcode);
340cad7fa85SMatt Arsenault   // vaddr will be always appear as a single VGPR. This will look different than
341cad7fa85SMatt Arsenault   // how it is usually emitted because the number of register components is not
342cad7fa85SMatt Arsenault   // in the instruction encoding.
343cad7fa85SMatt Arsenault   MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
3440b4eb1eaSDmitry Preobrazhensky 
3450b4eb1eaSDmitry Preobrazhensky   if (isAtomic) {
3460b4eb1eaSDmitry Preobrazhensky     // Atomic operations have an additional operand (a copy of data)
3470b4eb1eaSDmitry Preobrazhensky     MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
3480b4eb1eaSDmitry Preobrazhensky   }
3490b4eb1eaSDmitry Preobrazhensky 
350cad7fa85SMatt Arsenault   return MCDisassembler::Success;
351cad7fa85SMatt Arsenault }
352cad7fa85SMatt Arsenault 
353ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
354ac106addSNikolay Haustov   return getContext().getRegisterInfo()->
355ac106addSNikolay Haustov     getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
356e1818af8STom Stellard }
357e1818af8STom Stellard 
358ac106addSNikolay Haustov inline
359ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V,
360ac106addSNikolay Haustov                                          const Twine& ErrMsg) const {
361ac106addSNikolay Haustov   *CommentStream << "Error: " + ErrMsg;
362ac106addSNikolay Haustov 
363ac106addSNikolay Haustov   // ToDo: add support for error operands to MCInst.h
364ac106addSNikolay Haustov   // return MCOperand::createError(V);
365ac106addSNikolay Haustov   return MCOperand();
366ac106addSNikolay Haustov }
367ac106addSNikolay Haustov 
368ac106addSNikolay Haustov inline
369ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
370ac2b0264SDmitry Preobrazhensky   return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
371ac106addSNikolay Haustov }
372ac106addSNikolay Haustov 
373ac106addSNikolay Haustov inline
374ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
375ac106addSNikolay Haustov                                                unsigned Val) const {
376ac106addSNikolay Haustov   const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
377ac106addSNikolay Haustov   if (Val >= RegCl.getNumRegs())
378ac106addSNikolay Haustov     return errOperand(Val, Twine(getRegClassName(RegClassID)) +
379ac106addSNikolay Haustov                            ": unknown register " + Twine(Val));
380ac106addSNikolay Haustov   return createRegOperand(RegCl.getRegister(Val));
381ac106addSNikolay Haustov }
382ac106addSNikolay Haustov 
383ac106addSNikolay Haustov inline
384ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
385ac106addSNikolay Haustov                                                 unsigned Val) const {
386ac106addSNikolay Haustov   // ToDo: SI/CI have 104 SGPRs, VI - 102
387ac106addSNikolay Haustov   // Valery: here we accepting as much as we can, let assembler sort it out
388ac106addSNikolay Haustov   int shift = 0;
389ac106addSNikolay Haustov   switch (SRegClassID) {
390ac106addSNikolay Haustov   case AMDGPU::SGPR_32RegClassID:
391212a251cSArtem Tamazov   case AMDGPU::TTMP_32RegClassID:
392212a251cSArtem Tamazov     break;
393ac106addSNikolay Haustov   case AMDGPU::SGPR_64RegClassID:
394212a251cSArtem Tamazov   case AMDGPU::TTMP_64RegClassID:
395212a251cSArtem Tamazov     shift = 1;
396212a251cSArtem Tamazov     break;
397212a251cSArtem Tamazov   case AMDGPU::SGPR_128RegClassID:
398212a251cSArtem Tamazov   case AMDGPU::TTMP_128RegClassID:
399ac106addSNikolay Haustov   // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
400ac106addSNikolay Haustov   // this bundle?
40127134953SDmitry Preobrazhensky   case AMDGPU::SGPR_256RegClassID:
40227134953SDmitry Preobrazhensky   case AMDGPU::TTMP_256RegClassID:
403ac106addSNikolay Haustov     // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
404ac106addSNikolay Haustov   // this bundle?
40527134953SDmitry Preobrazhensky   case AMDGPU::SGPR_512RegClassID:
40627134953SDmitry Preobrazhensky   case AMDGPU::TTMP_512RegClassID:
407212a251cSArtem Tamazov     shift = 2;
408212a251cSArtem Tamazov     break;
409ac106addSNikolay Haustov   // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
410ac106addSNikolay Haustov   // this bundle?
411212a251cSArtem Tamazov   default:
41292b355b1SMatt Arsenault     llvm_unreachable("unhandled register class");
413ac106addSNikolay Haustov   }
41492b355b1SMatt Arsenault 
41592b355b1SMatt Arsenault   if (Val % (1 << shift)) {
416ac106addSNikolay Haustov     *CommentStream << "Warning: " << getRegClassName(SRegClassID)
417ac106addSNikolay Haustov                    << ": scalar reg isn't aligned " << Val;
41892b355b1SMatt Arsenault   }
41992b355b1SMatt Arsenault 
420ac106addSNikolay Haustov   return createRegOperand(SRegClassID, Val >> shift);
421ac106addSNikolay Haustov }
422ac106addSNikolay Haustov 
423ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
424212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
425ac106addSNikolay Haustov }
426ac106addSNikolay Haustov 
427ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
428212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
429ac106addSNikolay Haustov }
430ac106addSNikolay Haustov 
43130fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
43230fc5239SDmitry Preobrazhensky   return decodeSrcOp(OPW128, Val);
43330fc5239SDmitry Preobrazhensky }
43430fc5239SDmitry Preobrazhensky 
4354bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
4364bd72361SMatt Arsenault   return decodeSrcOp(OPW16, Val);
4374bd72361SMatt Arsenault }
4384bd72361SMatt Arsenault 
4399be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
4409be7b0d4SMatt Arsenault   return decodeSrcOp(OPWV216, Val);
4419be7b0d4SMatt Arsenault }
4429be7b0d4SMatt Arsenault 
443ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
444cb540bc0SMatt Arsenault   // Some instructions have operand restrictions beyond what the encoding
445cb540bc0SMatt Arsenault   // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
446cb540bc0SMatt Arsenault   // high bit.
447cb540bc0SMatt Arsenault   Val &= 255;
448cb540bc0SMatt Arsenault 
449ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
450ac106addSNikolay Haustov }
451ac106addSNikolay Haustov 
452ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
453ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
454ac106addSNikolay Haustov }
455ac106addSNikolay Haustov 
456ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
457ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
458ac106addSNikolay Haustov }
459ac106addSNikolay Haustov 
460ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
461ac106addSNikolay Haustov   return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
462ac106addSNikolay Haustov }
463ac106addSNikolay Haustov 
464ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
465ac106addSNikolay Haustov   // table-gen generated disassembler doesn't care about operand types
466ac106addSNikolay Haustov   // leaving only registry class so SSrc_32 operand turns into SReg_32
467ac106addSNikolay Haustov   // and therefore we accept immediates and literals here as well
468212a251cSArtem Tamazov   return decodeSrcOp(OPW32, Val);
469ac106addSNikolay Haustov }
470ac106addSNikolay Haustov 
471640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
472640c44b8SMatt Arsenault   unsigned Val) const {
473640c44b8SMatt Arsenault   // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
47438e496b1SArtem Tamazov   return decodeOperand_SReg_32(Val);
47538e496b1SArtem Tamazov }
47638e496b1SArtem Tamazov 
477ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
478ca7b0a17SMatt Arsenault   unsigned Val) const {
479ca7b0a17SMatt Arsenault   // SReg_32_XM0 is SReg_32 without EXEC_HI
480ca7b0a17SMatt Arsenault   return decodeOperand_SReg_32(Val);
481ca7b0a17SMatt Arsenault }
482ca7b0a17SMatt Arsenault 
483ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
484640c44b8SMatt Arsenault   return decodeSrcOp(OPW64, Val);
485640c44b8SMatt Arsenault }
486640c44b8SMatt Arsenault 
487640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
488212a251cSArtem Tamazov   return decodeSrcOp(OPW64, Val);
489ac106addSNikolay Haustov }
490ac106addSNikolay Haustov 
491ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
492212a251cSArtem Tamazov   return decodeSrcOp(OPW128, Val);
493ac106addSNikolay Haustov }
494ac106addSNikolay Haustov 
495ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
49627134953SDmitry Preobrazhensky   return decodeDstOp(OPW256, Val);
497ac106addSNikolay Haustov }
498ac106addSNikolay Haustov 
499ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
50027134953SDmitry Preobrazhensky   return decodeDstOp(OPW512, Val);
501ac106addSNikolay Haustov }
502ac106addSNikolay Haustov 
503ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
504ac106addSNikolay Haustov   // For now all literal constants are supposed to be unsigned integer
505ac106addSNikolay Haustov   // ToDo: deal with signed/unsigned 64-bit integer constants
506ac106addSNikolay Haustov   // ToDo: deal with float/double constants
507ce941c9cSDmitry Preobrazhensky   if (!HasLiteral) {
508ce941c9cSDmitry Preobrazhensky     if (Bytes.size() < 4) {
509ac106addSNikolay Haustov       return errOperand(0, "cannot read literal, inst bytes left " +
510ac106addSNikolay Haustov                         Twine(Bytes.size()));
511ce941c9cSDmitry Preobrazhensky     }
512ce941c9cSDmitry Preobrazhensky     HasLiteral = true;
513ce941c9cSDmitry Preobrazhensky     Literal = eatBytes<uint32_t>(Bytes);
514ce941c9cSDmitry Preobrazhensky   }
515ce941c9cSDmitry Preobrazhensky   return MCOperand::createImm(Literal);
516ac106addSNikolay Haustov }
517ac106addSNikolay Haustov 
518ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
519212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
520c8fbf6ffSEugene Zelenko 
521212a251cSArtem Tamazov   assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
522212a251cSArtem Tamazov   return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
523212a251cSArtem Tamazov     (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
524212a251cSArtem Tamazov     (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
525212a251cSArtem Tamazov       // Cast prevents negative overflow.
526ac106addSNikolay Haustov }
527ac106addSNikolay Haustov 
5284bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) {
5294bd72361SMatt Arsenault   switch (Imm) {
5304bd72361SMatt Arsenault   case 240:
5314bd72361SMatt Arsenault     return FloatToBits(0.5f);
5324bd72361SMatt Arsenault   case 241:
5334bd72361SMatt Arsenault     return FloatToBits(-0.5f);
5344bd72361SMatt Arsenault   case 242:
5354bd72361SMatt Arsenault     return FloatToBits(1.0f);
5364bd72361SMatt Arsenault   case 243:
5374bd72361SMatt Arsenault     return FloatToBits(-1.0f);
5384bd72361SMatt Arsenault   case 244:
5394bd72361SMatt Arsenault     return FloatToBits(2.0f);
5404bd72361SMatt Arsenault   case 245:
5414bd72361SMatt Arsenault     return FloatToBits(-2.0f);
5424bd72361SMatt Arsenault   case 246:
5434bd72361SMatt Arsenault     return FloatToBits(4.0f);
5444bd72361SMatt Arsenault   case 247:
5454bd72361SMatt Arsenault     return FloatToBits(-4.0f);
5464bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
5474bd72361SMatt Arsenault     return 0x3e22f983;
5484bd72361SMatt Arsenault   default:
5494bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
5504bd72361SMatt Arsenault   }
5514bd72361SMatt Arsenault }
5524bd72361SMatt Arsenault 
5534bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) {
5544bd72361SMatt Arsenault   switch (Imm) {
5554bd72361SMatt Arsenault   case 240:
5564bd72361SMatt Arsenault     return DoubleToBits(0.5);
5574bd72361SMatt Arsenault   case 241:
5584bd72361SMatt Arsenault     return DoubleToBits(-0.5);
5594bd72361SMatt Arsenault   case 242:
5604bd72361SMatt Arsenault     return DoubleToBits(1.0);
5614bd72361SMatt Arsenault   case 243:
5624bd72361SMatt Arsenault     return DoubleToBits(-1.0);
5634bd72361SMatt Arsenault   case 244:
5644bd72361SMatt Arsenault     return DoubleToBits(2.0);
5654bd72361SMatt Arsenault   case 245:
5664bd72361SMatt Arsenault     return DoubleToBits(-2.0);
5674bd72361SMatt Arsenault   case 246:
5684bd72361SMatt Arsenault     return DoubleToBits(4.0);
5694bd72361SMatt Arsenault   case 247:
5704bd72361SMatt Arsenault     return DoubleToBits(-4.0);
5714bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
5724bd72361SMatt Arsenault     return 0x3fc45f306dc9c882;
5734bd72361SMatt Arsenault   default:
5744bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
5754bd72361SMatt Arsenault   }
5764bd72361SMatt Arsenault }
5774bd72361SMatt Arsenault 
5784bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) {
5794bd72361SMatt Arsenault   switch (Imm) {
5804bd72361SMatt Arsenault   case 240:
5814bd72361SMatt Arsenault     return 0x3800;
5824bd72361SMatt Arsenault   case 241:
5834bd72361SMatt Arsenault     return 0xB800;
5844bd72361SMatt Arsenault   case 242:
5854bd72361SMatt Arsenault     return 0x3C00;
5864bd72361SMatt Arsenault   case 243:
5874bd72361SMatt Arsenault     return 0xBC00;
5884bd72361SMatt Arsenault   case 244:
5894bd72361SMatt Arsenault     return 0x4000;
5904bd72361SMatt Arsenault   case 245:
5914bd72361SMatt Arsenault     return 0xC000;
5924bd72361SMatt Arsenault   case 246:
5934bd72361SMatt Arsenault     return 0x4400;
5944bd72361SMatt Arsenault   case 247:
5954bd72361SMatt Arsenault     return 0xC400;
5964bd72361SMatt Arsenault   case 248: // 1 / (2 * PI)
5974bd72361SMatt Arsenault     return 0x3118;
5984bd72361SMatt Arsenault   default:
5994bd72361SMatt Arsenault     llvm_unreachable("invalid fp inline imm");
6004bd72361SMatt Arsenault   }
6014bd72361SMatt Arsenault }
6024bd72361SMatt Arsenault 
6034bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
604212a251cSArtem Tamazov   assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
605212a251cSArtem Tamazov       && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
6064bd72361SMatt Arsenault 
607e1818af8STom Stellard   // ToDo: case 248: 1/(2*PI) - is allowed only on VI
6084bd72361SMatt Arsenault   switch (Width) {
6094bd72361SMatt Arsenault   case OPW32:
6104bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal32(Imm));
6114bd72361SMatt Arsenault   case OPW64:
6124bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal64(Imm));
6134bd72361SMatt Arsenault   case OPW16:
6149be7b0d4SMatt Arsenault   case OPWV216:
6154bd72361SMatt Arsenault     return MCOperand::createImm(getInlineImmVal16(Imm));
6164bd72361SMatt Arsenault   default:
6174bd72361SMatt Arsenault     llvm_unreachable("implement me");
618e1818af8STom Stellard   }
619e1818af8STom Stellard }
620e1818af8STom Stellard 
621212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
622e1818af8STom Stellard   using namespace AMDGPU;
623c8fbf6ffSEugene Zelenko 
624212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
625212a251cSArtem Tamazov   switch (Width) {
626212a251cSArtem Tamazov   default: // fall
6274bd72361SMatt Arsenault   case OPW32:
6284bd72361SMatt Arsenault   case OPW16:
6299be7b0d4SMatt Arsenault   case OPWV216:
6304bd72361SMatt Arsenault     return VGPR_32RegClassID;
631212a251cSArtem Tamazov   case OPW64: return VReg_64RegClassID;
632212a251cSArtem Tamazov   case OPW128: return VReg_128RegClassID;
633212a251cSArtem Tamazov   }
634212a251cSArtem Tamazov }
635212a251cSArtem Tamazov 
636212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
637212a251cSArtem Tamazov   using namespace AMDGPU;
638c8fbf6ffSEugene Zelenko 
639212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
640212a251cSArtem Tamazov   switch (Width) {
641212a251cSArtem Tamazov   default: // fall
6424bd72361SMatt Arsenault   case OPW32:
6434bd72361SMatt Arsenault   case OPW16:
6449be7b0d4SMatt Arsenault   case OPWV216:
6454bd72361SMatt Arsenault     return SGPR_32RegClassID;
646212a251cSArtem Tamazov   case OPW64: return SGPR_64RegClassID;
647212a251cSArtem Tamazov   case OPW128: return SGPR_128RegClassID;
64827134953SDmitry Preobrazhensky   case OPW256: return SGPR_256RegClassID;
64927134953SDmitry Preobrazhensky   case OPW512: return SGPR_512RegClassID;
650212a251cSArtem Tamazov   }
651212a251cSArtem Tamazov }
652212a251cSArtem Tamazov 
653212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
654212a251cSArtem Tamazov   using namespace AMDGPU;
655c8fbf6ffSEugene Zelenko 
656212a251cSArtem Tamazov   assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
657212a251cSArtem Tamazov   switch (Width) {
658212a251cSArtem Tamazov   default: // fall
6594bd72361SMatt Arsenault   case OPW32:
6604bd72361SMatt Arsenault   case OPW16:
6619be7b0d4SMatt Arsenault   case OPWV216:
6624bd72361SMatt Arsenault     return TTMP_32RegClassID;
663212a251cSArtem Tamazov   case OPW64: return TTMP_64RegClassID;
664212a251cSArtem Tamazov   case OPW128: return TTMP_128RegClassID;
66527134953SDmitry Preobrazhensky   case OPW256: return TTMP_256RegClassID;
66627134953SDmitry Preobrazhensky   case OPW512: return TTMP_512RegClassID;
667212a251cSArtem Tamazov   }
668212a251cSArtem Tamazov }
669212a251cSArtem Tamazov 
670ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
671ac2b0264SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
672ac2b0264SDmitry Preobrazhensky 
673ac2b0264SDmitry Preobrazhensky   unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN;
674ac2b0264SDmitry Preobrazhensky   unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX;
675ac2b0264SDmitry Preobrazhensky 
676ac2b0264SDmitry Preobrazhensky   return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
677ac2b0264SDmitry Preobrazhensky }
678ac2b0264SDmitry Preobrazhensky 
679212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
680212a251cSArtem Tamazov   using namespace AMDGPU::EncValues;
681c8fbf6ffSEugene Zelenko 
682ac106addSNikolay Haustov   assert(Val < 512); // enum9
683ac106addSNikolay Haustov 
684212a251cSArtem Tamazov   if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
685212a251cSArtem Tamazov     return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
686212a251cSArtem Tamazov   }
687b49c3361SArtem Tamazov   if (Val <= SGPR_MAX) {
688b49c3361SArtem Tamazov     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
689212a251cSArtem Tamazov     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
690212a251cSArtem Tamazov   }
691ac2b0264SDmitry Preobrazhensky 
692ac2b0264SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
693ac2b0264SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
694ac2b0264SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
695212a251cSArtem Tamazov   }
696ac106addSNikolay Haustov 
697212a251cSArtem Tamazov   if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
698ac106addSNikolay Haustov     return decodeIntImmed(Val);
699ac106addSNikolay Haustov 
700212a251cSArtem Tamazov   if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
7014bd72361SMatt Arsenault     return decodeFPImmed(Width, Val);
702ac106addSNikolay Haustov 
703212a251cSArtem Tamazov   if (Val == LITERAL_CONST)
704ac106addSNikolay Haustov     return decodeLiteralConstant();
705ac106addSNikolay Haustov 
7064bd72361SMatt Arsenault   switch (Width) {
7074bd72361SMatt Arsenault   case OPW32:
7084bd72361SMatt Arsenault   case OPW16:
7099be7b0d4SMatt Arsenault   case OPWV216:
7104bd72361SMatt Arsenault     return decodeSpecialReg32(Val);
7114bd72361SMatt Arsenault   case OPW64:
7124bd72361SMatt Arsenault     return decodeSpecialReg64(Val);
7134bd72361SMatt Arsenault   default:
7144bd72361SMatt Arsenault     llvm_unreachable("unexpected immediate type");
7154bd72361SMatt Arsenault   }
716ac106addSNikolay Haustov }
717ac106addSNikolay Haustov 
71827134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
71927134953SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
72027134953SDmitry Preobrazhensky 
72127134953SDmitry Preobrazhensky   assert(Val < 128);
72227134953SDmitry Preobrazhensky   assert(Width == OPW256 || Width == OPW512);
72327134953SDmitry Preobrazhensky 
72427134953SDmitry Preobrazhensky   if (Val <= SGPR_MAX) {
72527134953SDmitry Preobrazhensky     assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
72627134953SDmitry Preobrazhensky     return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
72727134953SDmitry Preobrazhensky   }
72827134953SDmitry Preobrazhensky 
72927134953SDmitry Preobrazhensky   int TTmpIdx = getTTmpIdx(Val);
73027134953SDmitry Preobrazhensky   if (TTmpIdx >= 0) {
73127134953SDmitry Preobrazhensky     return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
73227134953SDmitry Preobrazhensky   }
73327134953SDmitry Preobrazhensky 
73427134953SDmitry Preobrazhensky   llvm_unreachable("unknown dst register");
73527134953SDmitry Preobrazhensky }
73627134953SDmitry Preobrazhensky 
737ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
738ac106addSNikolay Haustov   using namespace AMDGPU;
739c8fbf6ffSEugene Zelenko 
740e1818af8STom Stellard   switch (Val) {
741ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR_LO);
742ac2b0264SDmitry Preobrazhensky   case 103: return createRegOperand(FLAT_SCR_HI);
7433afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK_LO);
7443afbd825SDmitry Preobrazhensky   case 105: return createRegOperand(XNACK_MASK_HI);
745ac106addSNikolay Haustov   case 106: return createRegOperand(VCC_LO);
746ac106addSNikolay Haustov   case 107: return createRegOperand(VCC_HI);
747ac2b0264SDmitry Preobrazhensky   case 108: assert(!isGFX9()); return createRegOperand(TBA_LO);
748ac2b0264SDmitry Preobrazhensky   case 109: assert(!isGFX9()); return createRegOperand(TBA_HI);
749ac2b0264SDmitry Preobrazhensky   case 110: assert(!isGFX9()); return createRegOperand(TMA_LO);
750ac2b0264SDmitry Preobrazhensky   case 111: assert(!isGFX9()); return createRegOperand(TMA_HI);
751ac106addSNikolay Haustov   case 124: return createRegOperand(M0);
752ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC_LO);
753ac106addSNikolay Haustov   case 127: return createRegOperand(EXEC_HI);
754a3b3b489SMatt Arsenault   case 235: return createRegOperand(SRC_SHARED_BASE);
755a3b3b489SMatt Arsenault   case 236: return createRegOperand(SRC_SHARED_LIMIT);
756a3b3b489SMatt Arsenault   case 237: return createRegOperand(SRC_PRIVATE_BASE);
757a3b3b489SMatt Arsenault   case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
758a3b3b489SMatt Arsenault     // TODO: SRC_POPS_EXITING_WAVE_ID
759e1818af8STom Stellard     // ToDo: no support for vccz register
760ac106addSNikolay Haustov   case 251: break;
761e1818af8STom Stellard     // ToDo: no support for execz register
762ac106addSNikolay Haustov   case 252: break;
763ac106addSNikolay Haustov   case 253: return createRegOperand(SCC);
764ac106addSNikolay Haustov   default: break;
765e1818af8STom Stellard   }
766ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
767e1818af8STom Stellard }
768e1818af8STom Stellard 
769ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
770161a158eSNikolay Haustov   using namespace AMDGPU;
771c8fbf6ffSEugene Zelenko 
772161a158eSNikolay Haustov   switch (Val) {
773ac2b0264SDmitry Preobrazhensky   case 102: return createRegOperand(FLAT_SCR);
7743afbd825SDmitry Preobrazhensky   case 104: return createRegOperand(XNACK_MASK);
775ac106addSNikolay Haustov   case 106: return createRegOperand(VCC);
776ac2b0264SDmitry Preobrazhensky   case 108: assert(!isGFX9()); return createRegOperand(TBA);
777ac2b0264SDmitry Preobrazhensky   case 110: assert(!isGFX9()); return createRegOperand(TMA);
778ac106addSNikolay Haustov   case 126: return createRegOperand(EXEC);
779ac106addSNikolay Haustov   default: break;
780161a158eSNikolay Haustov   }
781ac106addSNikolay Haustov   return errOperand(Val, "unknown operand encoding " + Twine(Val));
782161a158eSNikolay Haustov }
783161a158eSNikolay Haustov 
784549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
7856b65f7c3SDmitry Preobrazhensky                                             const unsigned Val) const {
786363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
7876b65f7c3SDmitry Preobrazhensky   using namespace AMDGPU::EncValues;
788363f47a2SSam Kolton 
789549c89d2SSam Kolton   if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
790a179d25bSSam Kolton     // XXX: static_cast<int> is needed to avoid stupid warning:
791a179d25bSSam Kolton     // compare with unsigned is always true
792a179d25bSSam Kolton     if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) &&
793363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_VGPR_MAX) {
794363f47a2SSam Kolton       return createRegOperand(getVgprClassId(Width),
795363f47a2SSam Kolton                               Val - SDWA9EncValues::SRC_VGPR_MIN);
796363f47a2SSam Kolton     }
797363f47a2SSam Kolton     if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
798363f47a2SSam Kolton         Val <= SDWA9EncValues::SRC_SGPR_MAX) {
799363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(Width),
800363f47a2SSam Kolton                                Val - SDWA9EncValues::SRC_SGPR_MIN);
801363f47a2SSam Kolton     }
802ac2b0264SDmitry Preobrazhensky     if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
803ac2b0264SDmitry Preobrazhensky         Val <= SDWA9EncValues::SRC_TTMP_MAX) {
804ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(Width),
805ac2b0264SDmitry Preobrazhensky                                Val - SDWA9EncValues::SRC_TTMP_MIN);
806ac2b0264SDmitry Preobrazhensky     }
807363f47a2SSam Kolton 
8086b65f7c3SDmitry Preobrazhensky     const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
8096b65f7c3SDmitry Preobrazhensky 
8106b65f7c3SDmitry Preobrazhensky     if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
8116b65f7c3SDmitry Preobrazhensky       return decodeIntImmed(SVal);
8126b65f7c3SDmitry Preobrazhensky 
8136b65f7c3SDmitry Preobrazhensky     if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
8146b65f7c3SDmitry Preobrazhensky       return decodeFPImmed(Width, SVal);
8156b65f7c3SDmitry Preobrazhensky 
8166b65f7c3SDmitry Preobrazhensky     return decodeSpecialReg32(SVal);
817549c89d2SSam Kolton   } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
818549c89d2SSam Kolton     return createRegOperand(getVgprClassId(Width), Val);
819549c89d2SSam Kolton   }
820549c89d2SSam Kolton   llvm_unreachable("unsupported target");
821363f47a2SSam Kolton }
822363f47a2SSam Kolton 
823549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
824549c89d2SSam Kolton   return decodeSDWASrc(OPW16, Val);
825363f47a2SSam Kolton }
826363f47a2SSam Kolton 
827549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
828549c89d2SSam Kolton   return decodeSDWASrc(OPW32, Val);
829363f47a2SSam Kolton }
830363f47a2SSam Kolton 
831549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
832363f47a2SSam Kolton   using namespace AMDGPU::SDWA;
833363f47a2SSam Kolton 
834549c89d2SSam Kolton   assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] &&
835549c89d2SSam Kolton          "SDWAVopcDst should be present only on GFX9");
836363f47a2SSam Kolton   if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
837363f47a2SSam Kolton     Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
838ac2b0264SDmitry Preobrazhensky 
839ac2b0264SDmitry Preobrazhensky     int TTmpIdx = getTTmpIdx(Val);
840ac2b0264SDmitry Preobrazhensky     if (TTmpIdx >= 0) {
841ac2b0264SDmitry Preobrazhensky       return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx);
842ac2b0264SDmitry Preobrazhensky     } else if (Val > AMDGPU::EncValues::SGPR_MAX) {
843363f47a2SSam Kolton       return decodeSpecialReg64(Val);
844363f47a2SSam Kolton     } else {
845363f47a2SSam Kolton       return createSRegOperand(getSgprClassId(OPW64), Val);
846363f47a2SSam Kolton     }
847363f47a2SSam Kolton   } else {
848363f47a2SSam Kolton     return createRegOperand(AMDGPU::VCC);
849363f47a2SSam Kolton   }
850363f47a2SSam Kolton }
851363f47a2SSam Kolton 
852ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const {
853ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
854ac2b0264SDmitry Preobrazhensky }
855ac2b0264SDmitry Preobrazhensky 
856ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const {
857ac2b0264SDmitry Preobrazhensky   return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
858ac2b0264SDmitry Preobrazhensky }
859ac2b0264SDmitry Preobrazhensky 
8603381d7a2SSam Kolton //===----------------------------------------------------------------------===//
8613381d7a2SSam Kolton // AMDGPUSymbolizer
8623381d7a2SSam Kolton //===----------------------------------------------------------------------===//
8633381d7a2SSam Kolton 
8643381d7a2SSam Kolton // Try to find symbol name for specified label
8653381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
8663381d7a2SSam Kolton                                 raw_ostream &/*cStream*/, int64_t Value,
8673381d7a2SSam Kolton                                 uint64_t /*Address*/, bool IsBranch,
8683381d7a2SSam Kolton                                 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
869c8fbf6ffSEugene Zelenko   using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
870c8fbf6ffSEugene Zelenko   using SectionSymbolsTy = std::vector<SymbolInfoTy>;
8713381d7a2SSam Kolton 
8723381d7a2SSam Kolton   if (!IsBranch) {
8733381d7a2SSam Kolton     return false;
8743381d7a2SSam Kolton   }
8753381d7a2SSam Kolton 
8763381d7a2SSam Kolton   auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
8773381d7a2SSam Kolton   auto Result = std::find_if(Symbols->begin(), Symbols->end(),
8783381d7a2SSam Kolton                              [Value](const SymbolInfoTy& Val) {
8793381d7a2SSam Kolton                                 return std::get<0>(Val) == static_cast<uint64_t>(Value)
8803381d7a2SSam Kolton                                     && std::get<2>(Val) == ELF::STT_NOTYPE;
8813381d7a2SSam Kolton                              });
8823381d7a2SSam Kolton   if (Result != Symbols->end()) {
8833381d7a2SSam Kolton     auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
8843381d7a2SSam Kolton     const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
8853381d7a2SSam Kolton     Inst.addOperand(MCOperand::createExpr(Add));
8863381d7a2SSam Kolton     return true;
8873381d7a2SSam Kolton   }
8883381d7a2SSam Kolton   return false;
8893381d7a2SSam Kolton }
8903381d7a2SSam Kolton 
89192b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
89292b355b1SMatt Arsenault                                                        int64_t Value,
89392b355b1SMatt Arsenault                                                        uint64_t Address) {
89492b355b1SMatt Arsenault   llvm_unreachable("unimplemented");
89592b355b1SMatt Arsenault }
89692b355b1SMatt Arsenault 
8973381d7a2SSam Kolton //===----------------------------------------------------------------------===//
8983381d7a2SSam Kolton // Initialization
8993381d7a2SSam Kolton //===----------------------------------------------------------------------===//
9003381d7a2SSam Kolton 
9013381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
9023381d7a2SSam Kolton                               LLVMOpInfoCallback /*GetOpInfo*/,
9033381d7a2SSam Kolton                               LLVMSymbolLookupCallback /*SymbolLookUp*/,
9043381d7a2SSam Kolton                               void *DisInfo,
9053381d7a2SSam Kolton                               MCContext *Ctx,
9063381d7a2SSam Kolton                               std::unique_ptr<MCRelocationInfo> &&RelInfo) {
9073381d7a2SSam Kolton   return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
9083381d7a2SSam Kolton }
9093381d7a2SSam Kolton 
910e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T,
911e1818af8STom Stellard                                                 const MCSubtargetInfo &STI,
912e1818af8STom Stellard                                                 MCContext &Ctx) {
913cad7fa85SMatt Arsenault   return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
914e1818af8STom Stellard }
915e1818af8STom Stellard 
916e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() {
917f42454b9SMehdi Amini   TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
918f42454b9SMehdi Amini                                          createAMDGPUDisassembler);
919f42454b9SMehdi Amini   TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
920f42454b9SMehdi Amini                                        createAMDGPUSymbolizer);
921e1818af8STom Stellard }
922