1c8fbf6ffSEugene Zelenko //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// 2e1818af8STom Stellard // 3e1818af8STom Stellard // The LLVM Compiler Infrastructure 4e1818af8STom Stellard // 5e1818af8STom Stellard // This file is distributed under the University of Illinois Open Source 6e1818af8STom Stellard // License. See LICENSE.TXT for details. 7e1818af8STom Stellard // 8e1818af8STom Stellard //===----------------------------------------------------------------------===// 9e1818af8STom Stellard // 10e1818af8STom Stellard //===----------------------------------------------------------------------===// 11e1818af8STom Stellard // 12e1818af8STom Stellard /// \file 13e1818af8STom Stellard /// 14e1818af8STom Stellard /// This file contains definition for AMDGPU ISA disassembler 15e1818af8STom Stellard // 16e1818af8STom Stellard //===----------------------------------------------------------------------===// 17e1818af8STom Stellard 18e1818af8STom Stellard // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? 19e1818af8STom Stellard 20c8fbf6ffSEugene Zelenko #include "Disassembler/AMDGPUDisassembler.h" 21e1818af8STom Stellard #include "AMDGPU.h" 22e1818af8STom Stellard #include "AMDGPURegisterInfo.h" 23212a251cSArtem Tamazov #include "SIDefines.h" 24e1818af8STom Stellard #include "Utils/AMDGPUBaseInfo.h" 25c8fbf6ffSEugene Zelenko #include "llvm-c/Disassembler.h" 26c8fbf6ffSEugene Zelenko #include "llvm/ADT/APInt.h" 27c8fbf6ffSEugene Zelenko #include "llvm/ADT/ArrayRef.h" 28c8fbf6ffSEugene Zelenko #include "llvm/ADT/Twine.h" 29264b5d9eSZachary Turner #include "llvm/BinaryFormat/ELF.h" 30ac106addSNikolay Haustov #include "llvm/MC/MCContext.h" 31c8fbf6ffSEugene Zelenko #include "llvm/MC/MCDisassembler/MCDisassembler.h" 32c8fbf6ffSEugene Zelenko #include "llvm/MC/MCExpr.h" 33e1818af8STom Stellard #include "llvm/MC/MCFixedLenDisassembler.h" 34e1818af8STom Stellard #include "llvm/MC/MCInst.h" 35e1818af8STom Stellard #include "llvm/MC/MCSubtargetInfo.h" 36ac106addSNikolay Haustov #include "llvm/Support/Endian.h" 37c8fbf6ffSEugene Zelenko #include "llvm/Support/ErrorHandling.h" 38c8fbf6ffSEugene Zelenko #include "llvm/Support/MathExtras.h" 39e1818af8STom Stellard #include "llvm/Support/TargetRegistry.h" 40c8fbf6ffSEugene Zelenko #include "llvm/Support/raw_ostream.h" 41c8fbf6ffSEugene Zelenko #include <algorithm> 42c8fbf6ffSEugene Zelenko #include <cassert> 43c8fbf6ffSEugene Zelenko #include <cstddef> 44c8fbf6ffSEugene Zelenko #include <cstdint> 45c8fbf6ffSEugene Zelenko #include <iterator> 46c8fbf6ffSEugene Zelenko #include <tuple> 47c8fbf6ffSEugene Zelenko #include <vector> 48e1818af8STom Stellard 49e1818af8STom Stellard using namespace llvm; 50e1818af8STom Stellard 51e1818af8STom Stellard #define DEBUG_TYPE "amdgpu-disassembler" 52e1818af8STom Stellard 53c8fbf6ffSEugene Zelenko using DecodeStatus = llvm::MCDisassembler::DecodeStatus; 54e1818af8STom Stellard 55ac106addSNikolay Haustov inline static MCDisassembler::DecodeStatus 56ac106addSNikolay Haustov addOperand(MCInst &Inst, const MCOperand& Opnd) { 57ac106addSNikolay Haustov Inst.addOperand(Opnd); 58ac106addSNikolay Haustov return Opnd.isValid() ? 59ac106addSNikolay Haustov MCDisassembler::Success : 60ac106addSNikolay Haustov MCDisassembler::SoftFail; 61e1818af8STom Stellard } 62e1818af8STom Stellard 63549c89d2SSam Kolton static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, 64549c89d2SSam Kolton uint16_t NameIdx) { 65549c89d2SSam Kolton int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); 66549c89d2SSam Kolton if (OpIdx != -1) { 67549c89d2SSam Kolton auto I = MI.begin(); 68549c89d2SSam Kolton std::advance(I, OpIdx); 69549c89d2SSam Kolton MI.insert(I, Op); 70549c89d2SSam Kolton } 71549c89d2SSam Kolton return OpIdx; 72549c89d2SSam Kolton } 73549c89d2SSam Kolton 743381d7a2SSam Kolton static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, 753381d7a2SSam Kolton uint64_t Addr, const void *Decoder) { 763381d7a2SSam Kolton auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 773381d7a2SSam Kolton 783381d7a2SSam Kolton APInt SignedOffset(18, Imm * 4, true); 793381d7a2SSam Kolton int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); 803381d7a2SSam Kolton 813381d7a2SSam Kolton if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) 823381d7a2SSam Kolton return MCDisassembler::Success; 833381d7a2SSam Kolton return addOperand(Inst, MCOperand::createImm(Imm)); 843381d7a2SSam Kolton } 853381d7a2SSam Kolton 86363f47a2SSam Kolton #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ 87363f47a2SSam Kolton static DecodeStatus StaticDecoderName(MCInst &Inst, \ 88ac106addSNikolay Haustov unsigned Imm, \ 89ac106addSNikolay Haustov uint64_t /*Addr*/, \ 90ac106addSNikolay Haustov const void *Decoder) { \ 91ac106addSNikolay Haustov auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ 92363f47a2SSam Kolton return addOperand(Inst, DAsm->DecoderName(Imm)); \ 93e1818af8STom Stellard } 94e1818af8STom Stellard 95363f47a2SSam Kolton #define DECODE_OPERAND_REG(RegClass) \ 96363f47a2SSam Kolton DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) 97e1818af8STom Stellard 98363f47a2SSam Kolton DECODE_OPERAND_REG(VGPR_32) 99363f47a2SSam Kolton DECODE_OPERAND_REG(VS_32) 100363f47a2SSam Kolton DECODE_OPERAND_REG(VS_64) 10130fc5239SDmitry Preobrazhensky DECODE_OPERAND_REG(VS_128) 102e1818af8STom Stellard 103363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_64) 104363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_96) 105363f47a2SSam Kolton DECODE_OPERAND_REG(VReg_128) 106e1818af8STom Stellard 107363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32) 108363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) 109ca7b0a17SMatt Arsenault DECODE_OPERAND_REG(SReg_32_XEXEC_HI) 110363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64) 111363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_64_XEXEC) 112363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_128) 113363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_256) 114363f47a2SSam Kolton DECODE_OPERAND_REG(SReg_512) 115e1818af8STom Stellard 1164bd72361SMatt Arsenault static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, 1174bd72361SMatt Arsenault unsigned Imm, 1184bd72361SMatt Arsenault uint64_t Addr, 1194bd72361SMatt Arsenault const void *Decoder) { 1204bd72361SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1214bd72361SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); 1224bd72361SMatt Arsenault } 1234bd72361SMatt Arsenault 1249be7b0d4SMatt Arsenault static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, 1259be7b0d4SMatt Arsenault unsigned Imm, 1269be7b0d4SMatt Arsenault uint64_t Addr, 1279be7b0d4SMatt Arsenault const void *Decoder) { 1289be7b0d4SMatt Arsenault auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); 1299be7b0d4SMatt Arsenault return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); 1309be7b0d4SMatt Arsenault } 1319be7b0d4SMatt Arsenault 132549c89d2SSam Kolton #define DECODE_SDWA(DecName) \ 133549c89d2SSam Kolton DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) 134363f47a2SSam Kolton 135549c89d2SSam Kolton DECODE_SDWA(Src32) 136549c89d2SSam Kolton DECODE_SDWA(Src16) 137549c89d2SSam Kolton DECODE_SDWA(VopcDst) 138363f47a2SSam Kolton 139e1818af8STom Stellard #include "AMDGPUGenDisassemblerTables.inc" 140e1818af8STom Stellard 141e1818af8STom Stellard //===----------------------------------------------------------------------===// 142e1818af8STom Stellard // 143e1818af8STom Stellard //===----------------------------------------------------------------------===// 144e1818af8STom Stellard 1451048fb18SSam Kolton template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { 1461048fb18SSam Kolton assert(Bytes.size() >= sizeof(T)); 1471048fb18SSam Kolton const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); 1481048fb18SSam Kolton Bytes = Bytes.slice(sizeof(T)); 149ac106addSNikolay Haustov return Res; 150ac106addSNikolay Haustov } 151ac106addSNikolay Haustov 152ac106addSNikolay Haustov DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, 153ac106addSNikolay Haustov MCInst &MI, 154ac106addSNikolay Haustov uint64_t Inst, 155ac106addSNikolay Haustov uint64_t Address) const { 156ac106addSNikolay Haustov assert(MI.getOpcode() == 0); 157ac106addSNikolay Haustov assert(MI.getNumOperands() == 0); 158ac106addSNikolay Haustov MCInst TmpInst; 159ce941c9cSDmitry Preobrazhensky HasLiteral = false; 160ac106addSNikolay Haustov const auto SavedBytes = Bytes; 161ac106addSNikolay Haustov if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { 162ac106addSNikolay Haustov MI = TmpInst; 163ac106addSNikolay Haustov return MCDisassembler::Success; 164ac106addSNikolay Haustov } 165ac106addSNikolay Haustov Bytes = SavedBytes; 166ac106addSNikolay Haustov return MCDisassembler::Fail; 167ac106addSNikolay Haustov } 168ac106addSNikolay Haustov 169e1818af8STom Stellard DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 170ac106addSNikolay Haustov ArrayRef<uint8_t> Bytes_, 171e1818af8STom Stellard uint64_t Address, 172e1818af8STom Stellard raw_ostream &WS, 173e1818af8STom Stellard raw_ostream &CS) const { 174e1818af8STom Stellard CommentStream = &CS; 175549c89d2SSam Kolton bool IsSDWA = false; 176e1818af8STom Stellard 177e1818af8STom Stellard // ToDo: AMDGPUDisassembler supports only VI ISA. 178d122abeaSMatt Arsenault if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding]) 179d122abeaSMatt Arsenault report_fatal_error("Disassembly not yet supported for subtarget"); 180e1818af8STom Stellard 181ac106addSNikolay Haustov const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size()); 182ac106addSNikolay Haustov Bytes = Bytes_.slice(0, MaxInstBytesNum); 183161a158eSNikolay Haustov 184ac106addSNikolay Haustov DecodeStatus Res = MCDisassembler::Fail; 185ac106addSNikolay Haustov do { 186824e804bSValery Pykhtin // ToDo: better to switch encoding length using some bit predicate 187ac106addSNikolay Haustov // but it is unknown yet, so try all we can 1881048fb18SSam Kolton 189c9bdcb75SSam Kolton // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 190c9bdcb75SSam Kolton // encodings 1911048fb18SSam Kolton if (Bytes.size() >= 8) { 1921048fb18SSam Kolton const uint64_t QW = eatBytes<uint64_t>(Bytes); 1931048fb18SSam Kolton Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); 1941048fb18SSam Kolton if (Res) break; 195c9bdcb75SSam Kolton 196c9bdcb75SSam Kolton Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); 197549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 198363f47a2SSam Kolton 199363f47a2SSam Kolton Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); 200549c89d2SSam Kolton if (Res) { IsSDWA = true; break; } 2010905870fSChangpeng Fang 2020905870fSChangpeng Fang if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { 2030905870fSChangpeng Fang Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); 204*0084adc5SMatt Arsenault if (Res) 205*0084adc5SMatt Arsenault break; 206*0084adc5SMatt Arsenault } 207*0084adc5SMatt Arsenault 208*0084adc5SMatt Arsenault // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and 209*0084adc5SMatt Arsenault // v_mad_mixhi_f16 for FMA variants. Try to decode using this special 210*0084adc5SMatt Arsenault // table first so we print the correct name. 211*0084adc5SMatt Arsenault if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { 212*0084adc5SMatt Arsenault Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); 213*0084adc5SMatt Arsenault if (Res) 214*0084adc5SMatt Arsenault break; 2150905870fSChangpeng Fang } 2161048fb18SSam Kolton } 2171048fb18SSam Kolton 2181048fb18SSam Kolton // Reinitialize Bytes as DPP64 could have eaten too much 2191048fb18SSam Kolton Bytes = Bytes_.slice(0, MaxInstBytesNum); 2201048fb18SSam Kolton 2211048fb18SSam Kolton // Try decode 32-bit instruction 222ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2231048fb18SSam Kolton const uint32_t DW = eatBytes<uint32_t>(Bytes); 224ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address); 225ac106addSNikolay Haustov if (Res) break; 226e1818af8STom Stellard 227ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); 228ac106addSNikolay Haustov if (Res) break; 229ac106addSNikolay Haustov 230a0342dc9SDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); 231a0342dc9SDmitry Preobrazhensky if (Res) break; 232a0342dc9SDmitry Preobrazhensky 233ac106addSNikolay Haustov if (Bytes.size() < 4) break; 2341048fb18SSam Kolton const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; 235ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address); 236ac106addSNikolay Haustov if (Res) break; 237ac106addSNikolay Haustov 238ac106addSNikolay Haustov Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); 2391e32550dSDmitry Preobrazhensky if (Res) break; 2401e32550dSDmitry Preobrazhensky 2411e32550dSDmitry Preobrazhensky Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); 242ac106addSNikolay Haustov } while (false); 243ac106addSNikolay Haustov 244678e111eSMatt Arsenault if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || 245678e111eSMatt Arsenault MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si || 246678e111eSMatt Arsenault MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) { 247678e111eSMatt Arsenault // Insert dummy unused src2_modifiers. 248549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), 249678e111eSMatt Arsenault AMDGPU::OpName::src2_modifiers); 250678e111eSMatt Arsenault } 251678e111eSMatt Arsenault 252cad7fa85SMatt Arsenault if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { 253cad7fa85SMatt Arsenault Res = convertMIMGInst(MI); 254cad7fa85SMatt Arsenault } 255cad7fa85SMatt Arsenault 256549c89d2SSam Kolton if (Res && IsSDWA) 257549c89d2SSam Kolton Res = convertSDWAInst(MI); 258549c89d2SSam Kolton 2597116e896STim Corringham // if the opcode was not recognized we'll assume a Size of 4 bytes 2607116e896STim Corringham // (unless there are fewer bytes left) 2617116e896STim Corringham Size = Res ? (MaxInstBytesNum - Bytes.size()) 2627116e896STim Corringham : std::min((size_t)4, Bytes_.size()); 263ac106addSNikolay Haustov return Res; 264161a158eSNikolay Haustov } 265e1818af8STom Stellard 266549c89d2SSam Kolton DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { 267549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 268549c89d2SSam Kolton if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) 269549c89d2SSam Kolton // VOPC - insert clamp 270549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); 271549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 272549c89d2SSam Kolton int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); 273549c89d2SSam Kolton if (SDst != -1) { 274549c89d2SSam Kolton // VOPC - insert VCC register as sdst 275ac2b0264SDmitry Preobrazhensky insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), 276549c89d2SSam Kolton AMDGPU::OpName::sdst); 277549c89d2SSam Kolton } else { 278549c89d2SSam Kolton // VOP1/2 - insert omod if present in instruction 279549c89d2SSam Kolton insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); 280549c89d2SSam Kolton } 281549c89d2SSam Kolton } 282549c89d2SSam Kolton return MCDisassembler::Success; 283549c89d2SSam Kolton } 284549c89d2SSam Kolton 2850a1ff464SDmitry Preobrazhensky // Note that MIMG format provides no information about VADDR size. 2860a1ff464SDmitry Preobrazhensky // Consequently, decoded instructions always show address 2870a1ff464SDmitry Preobrazhensky // as if it has 1 dword, which could be not really so. 288cad7fa85SMatt Arsenault DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { 289da4a7c01SDmitry Preobrazhensky 290da4a7c01SDmitry Preobrazhensky if (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4) { 291da4a7c01SDmitry Preobrazhensky return MCDisassembler::Success; 292da4a7c01SDmitry Preobrazhensky } 293da4a7c01SDmitry Preobrazhensky 2940b4eb1eaSDmitry Preobrazhensky int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 2950b4eb1eaSDmitry Preobrazhensky AMDGPU::OpName::vdst); 2960b4eb1eaSDmitry Preobrazhensky 297cad7fa85SMatt Arsenault int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 298cad7fa85SMatt Arsenault AMDGPU::OpName::vdata); 299cad7fa85SMatt Arsenault 300cad7fa85SMatt Arsenault int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 301cad7fa85SMatt Arsenault AMDGPU::OpName::dmask); 3020b4eb1eaSDmitry Preobrazhensky 3030a1ff464SDmitry Preobrazhensky int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 3040a1ff464SDmitry Preobrazhensky AMDGPU::OpName::tfe); 3050a1ff464SDmitry Preobrazhensky 3060b4eb1eaSDmitry Preobrazhensky assert(VDataIdx != -1); 3070b4eb1eaSDmitry Preobrazhensky assert(DMaskIdx != -1); 3080a1ff464SDmitry Preobrazhensky assert(TFEIdx != -1); 3090b4eb1eaSDmitry Preobrazhensky 310da4a7c01SDmitry Preobrazhensky bool IsAtomic = (VDstIdx != -1); 3110b4eb1eaSDmitry Preobrazhensky 312cad7fa85SMatt Arsenault unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; 313cad7fa85SMatt Arsenault if (DMask == 0) 314cad7fa85SMatt Arsenault return MCDisassembler::Success; 315cad7fa85SMatt Arsenault 3160a1ff464SDmitry Preobrazhensky unsigned DstSize = countPopulation(DMask); 3170a1ff464SDmitry Preobrazhensky if (DstSize == 1) 3180a1ff464SDmitry Preobrazhensky return MCDisassembler::Success; 3190a1ff464SDmitry Preobrazhensky 3200a1ff464SDmitry Preobrazhensky bool D16 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::D16; 3210a1ff464SDmitry Preobrazhensky if (D16 && AMDGPU::hasPackedD16(STI)) { 3220a1ff464SDmitry Preobrazhensky DstSize = (DstSize + 1) / 2; 3230a1ff464SDmitry Preobrazhensky } 3240a1ff464SDmitry Preobrazhensky 3250a1ff464SDmitry Preobrazhensky // FIXME: Add tfe support 3260a1ff464SDmitry Preobrazhensky if (MI.getOperand(TFEIdx).getImm()) 327cad7fa85SMatt Arsenault return MCDisassembler::Success; 328cad7fa85SMatt Arsenault 3290b4eb1eaSDmitry Preobrazhensky int NewOpcode = -1; 3300b4eb1eaSDmitry Preobrazhensky 331da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 3320b4eb1eaSDmitry Preobrazhensky if (DMask == 0x1 || DMask == 0x3 || DMask == 0xF) { 3330a1ff464SDmitry Preobrazhensky NewOpcode = AMDGPU::getMaskedMIMGAtomicOp(*MCII, MI.getOpcode(), DstSize); 3340b4eb1eaSDmitry Preobrazhensky } 3350b4eb1eaSDmitry Preobrazhensky if (NewOpcode == -1) return MCDisassembler::Success; 3360b4eb1eaSDmitry Preobrazhensky } else { 3370a1ff464SDmitry Preobrazhensky NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), DstSize); 338cad7fa85SMatt Arsenault assert(NewOpcode != -1 && "could not find matching mimg channel instruction"); 3390b4eb1eaSDmitry Preobrazhensky } 3400b4eb1eaSDmitry Preobrazhensky 341cad7fa85SMatt Arsenault auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; 342cad7fa85SMatt Arsenault 3430b4eb1eaSDmitry Preobrazhensky // Get first subregister of VData 344cad7fa85SMatt Arsenault unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); 3450b4eb1eaSDmitry Preobrazhensky unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); 3460b4eb1eaSDmitry Preobrazhensky Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; 3470b4eb1eaSDmitry Preobrazhensky 3480b4eb1eaSDmitry Preobrazhensky // Widen the register to the correct number of enabled channels. 349cad7fa85SMatt Arsenault auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, 350cad7fa85SMatt Arsenault &MRI.getRegClass(RCID)); 351cad7fa85SMatt Arsenault if (NewVdata == AMDGPU::NoRegister) { 352cad7fa85SMatt Arsenault // It's possible to encode this such that the low register + enabled 353cad7fa85SMatt Arsenault // components exceeds the register count. 354cad7fa85SMatt Arsenault return MCDisassembler::Success; 355cad7fa85SMatt Arsenault } 356cad7fa85SMatt Arsenault 357cad7fa85SMatt Arsenault MI.setOpcode(NewOpcode); 358cad7fa85SMatt Arsenault // vaddr will be always appear as a single VGPR. This will look different than 359cad7fa85SMatt Arsenault // how it is usually emitted because the number of register components is not 360cad7fa85SMatt Arsenault // in the instruction encoding. 361cad7fa85SMatt Arsenault MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); 3620b4eb1eaSDmitry Preobrazhensky 363da4a7c01SDmitry Preobrazhensky if (IsAtomic) { 3640b4eb1eaSDmitry Preobrazhensky // Atomic operations have an additional operand (a copy of data) 3650b4eb1eaSDmitry Preobrazhensky MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); 3660b4eb1eaSDmitry Preobrazhensky } 3670b4eb1eaSDmitry Preobrazhensky 368cad7fa85SMatt Arsenault return MCDisassembler::Success; 369cad7fa85SMatt Arsenault } 370cad7fa85SMatt Arsenault 371ac106addSNikolay Haustov const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { 372ac106addSNikolay Haustov return getContext().getRegisterInfo()-> 373ac106addSNikolay Haustov getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); 374e1818af8STom Stellard } 375e1818af8STom Stellard 376ac106addSNikolay Haustov inline 377ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::errOperand(unsigned V, 378ac106addSNikolay Haustov const Twine& ErrMsg) const { 379ac106addSNikolay Haustov *CommentStream << "Error: " + ErrMsg; 380ac106addSNikolay Haustov 381ac106addSNikolay Haustov // ToDo: add support for error operands to MCInst.h 382ac106addSNikolay Haustov // return MCOperand::createError(V); 383ac106addSNikolay Haustov return MCOperand(); 384ac106addSNikolay Haustov } 385ac106addSNikolay Haustov 386ac106addSNikolay Haustov inline 387ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { 388ac2b0264SDmitry Preobrazhensky return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); 389ac106addSNikolay Haustov } 390ac106addSNikolay Haustov 391ac106addSNikolay Haustov inline 392ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, 393ac106addSNikolay Haustov unsigned Val) const { 394ac106addSNikolay Haustov const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; 395ac106addSNikolay Haustov if (Val >= RegCl.getNumRegs()) 396ac106addSNikolay Haustov return errOperand(Val, Twine(getRegClassName(RegClassID)) + 397ac106addSNikolay Haustov ": unknown register " + Twine(Val)); 398ac106addSNikolay Haustov return createRegOperand(RegCl.getRegister(Val)); 399ac106addSNikolay Haustov } 400ac106addSNikolay Haustov 401ac106addSNikolay Haustov inline 402ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, 403ac106addSNikolay Haustov unsigned Val) const { 404ac106addSNikolay Haustov // ToDo: SI/CI have 104 SGPRs, VI - 102 405ac106addSNikolay Haustov // Valery: here we accepting as much as we can, let assembler sort it out 406ac106addSNikolay Haustov int shift = 0; 407ac106addSNikolay Haustov switch (SRegClassID) { 408ac106addSNikolay Haustov case AMDGPU::SGPR_32RegClassID: 409212a251cSArtem Tamazov case AMDGPU::TTMP_32RegClassID: 410212a251cSArtem Tamazov break; 411ac106addSNikolay Haustov case AMDGPU::SGPR_64RegClassID: 412212a251cSArtem Tamazov case AMDGPU::TTMP_64RegClassID: 413212a251cSArtem Tamazov shift = 1; 414212a251cSArtem Tamazov break; 415212a251cSArtem Tamazov case AMDGPU::SGPR_128RegClassID: 416212a251cSArtem Tamazov case AMDGPU::TTMP_128RegClassID: 417ac106addSNikolay Haustov // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in 418ac106addSNikolay Haustov // this bundle? 41927134953SDmitry Preobrazhensky case AMDGPU::SGPR_256RegClassID: 42027134953SDmitry Preobrazhensky case AMDGPU::TTMP_256RegClassID: 421ac106addSNikolay Haustov // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in 422ac106addSNikolay Haustov // this bundle? 42327134953SDmitry Preobrazhensky case AMDGPU::SGPR_512RegClassID: 42427134953SDmitry Preobrazhensky case AMDGPU::TTMP_512RegClassID: 425212a251cSArtem Tamazov shift = 2; 426212a251cSArtem Tamazov break; 427ac106addSNikolay Haustov // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in 428ac106addSNikolay Haustov // this bundle? 429212a251cSArtem Tamazov default: 43092b355b1SMatt Arsenault llvm_unreachable("unhandled register class"); 431ac106addSNikolay Haustov } 43292b355b1SMatt Arsenault 43392b355b1SMatt Arsenault if (Val % (1 << shift)) { 434ac106addSNikolay Haustov *CommentStream << "Warning: " << getRegClassName(SRegClassID) 435ac106addSNikolay Haustov << ": scalar reg isn't aligned " << Val; 43692b355b1SMatt Arsenault } 43792b355b1SMatt Arsenault 438ac106addSNikolay Haustov return createRegOperand(SRegClassID, Val >> shift); 439ac106addSNikolay Haustov } 440ac106addSNikolay Haustov 441ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { 442212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 443ac106addSNikolay Haustov } 444ac106addSNikolay Haustov 445ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { 446212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 447ac106addSNikolay Haustov } 448ac106addSNikolay Haustov 44930fc5239SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { 45030fc5239SDmitry Preobrazhensky return decodeSrcOp(OPW128, Val); 45130fc5239SDmitry Preobrazhensky } 45230fc5239SDmitry Preobrazhensky 4534bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { 4544bd72361SMatt Arsenault return decodeSrcOp(OPW16, Val); 4554bd72361SMatt Arsenault } 4564bd72361SMatt Arsenault 4579be7b0d4SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { 4589be7b0d4SMatt Arsenault return decodeSrcOp(OPWV216, Val); 4599be7b0d4SMatt Arsenault } 4609be7b0d4SMatt Arsenault 461ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { 462cb540bc0SMatt Arsenault // Some instructions have operand restrictions beyond what the encoding 463cb540bc0SMatt Arsenault // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra 464cb540bc0SMatt Arsenault // high bit. 465cb540bc0SMatt Arsenault Val &= 255; 466cb540bc0SMatt Arsenault 467ac106addSNikolay Haustov return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); 468ac106addSNikolay Haustov } 469ac106addSNikolay Haustov 470ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { 471ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_64RegClassID, Val); 472ac106addSNikolay Haustov } 473ac106addSNikolay Haustov 474ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { 475ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_96RegClassID, Val); 476ac106addSNikolay Haustov } 477ac106addSNikolay Haustov 478ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { 479ac106addSNikolay Haustov return createRegOperand(AMDGPU::VReg_128RegClassID, Val); 480ac106addSNikolay Haustov } 481ac106addSNikolay Haustov 482ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { 483ac106addSNikolay Haustov // table-gen generated disassembler doesn't care about operand types 484ac106addSNikolay Haustov // leaving only registry class so SSrc_32 operand turns into SReg_32 485ac106addSNikolay Haustov // and therefore we accept immediates and literals here as well 486212a251cSArtem Tamazov return decodeSrcOp(OPW32, Val); 487ac106addSNikolay Haustov } 488ac106addSNikolay Haustov 489640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( 490640c44b8SMatt Arsenault unsigned Val) const { 491640c44b8SMatt Arsenault // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI 49238e496b1SArtem Tamazov return decodeOperand_SReg_32(Val); 49338e496b1SArtem Tamazov } 49438e496b1SArtem Tamazov 495ca7b0a17SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( 496ca7b0a17SMatt Arsenault unsigned Val) const { 497ca7b0a17SMatt Arsenault // SReg_32_XM0 is SReg_32 without EXEC_HI 498ca7b0a17SMatt Arsenault return decodeOperand_SReg_32(Val); 499ca7b0a17SMatt Arsenault } 500ca7b0a17SMatt Arsenault 501ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { 502640c44b8SMatt Arsenault return decodeSrcOp(OPW64, Val); 503640c44b8SMatt Arsenault } 504640c44b8SMatt Arsenault 505640c44b8SMatt Arsenault MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { 506212a251cSArtem Tamazov return decodeSrcOp(OPW64, Val); 507ac106addSNikolay Haustov } 508ac106addSNikolay Haustov 509ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { 510212a251cSArtem Tamazov return decodeSrcOp(OPW128, Val); 511ac106addSNikolay Haustov } 512ac106addSNikolay Haustov 513ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { 51427134953SDmitry Preobrazhensky return decodeDstOp(OPW256, Val); 515ac106addSNikolay Haustov } 516ac106addSNikolay Haustov 517ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { 51827134953SDmitry Preobrazhensky return decodeDstOp(OPW512, Val); 519ac106addSNikolay Haustov } 520ac106addSNikolay Haustov 521ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { 522ac106addSNikolay Haustov // For now all literal constants are supposed to be unsigned integer 523ac106addSNikolay Haustov // ToDo: deal with signed/unsigned 64-bit integer constants 524ac106addSNikolay Haustov // ToDo: deal with float/double constants 525ce941c9cSDmitry Preobrazhensky if (!HasLiteral) { 526ce941c9cSDmitry Preobrazhensky if (Bytes.size() < 4) { 527ac106addSNikolay Haustov return errOperand(0, "cannot read literal, inst bytes left " + 528ac106addSNikolay Haustov Twine(Bytes.size())); 529ce941c9cSDmitry Preobrazhensky } 530ce941c9cSDmitry Preobrazhensky HasLiteral = true; 531ce941c9cSDmitry Preobrazhensky Literal = eatBytes<uint32_t>(Bytes); 532ce941c9cSDmitry Preobrazhensky } 533ce941c9cSDmitry Preobrazhensky return MCOperand::createImm(Literal); 534ac106addSNikolay Haustov } 535ac106addSNikolay Haustov 536ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { 537212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 538c8fbf6ffSEugene Zelenko 539212a251cSArtem Tamazov assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); 540212a251cSArtem Tamazov return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? 541212a251cSArtem Tamazov (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : 542212a251cSArtem Tamazov (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); 543212a251cSArtem Tamazov // Cast prevents negative overflow. 544ac106addSNikolay Haustov } 545ac106addSNikolay Haustov 5464bd72361SMatt Arsenault static int64_t getInlineImmVal32(unsigned Imm) { 5474bd72361SMatt Arsenault switch (Imm) { 5484bd72361SMatt Arsenault case 240: 5494bd72361SMatt Arsenault return FloatToBits(0.5f); 5504bd72361SMatt Arsenault case 241: 5514bd72361SMatt Arsenault return FloatToBits(-0.5f); 5524bd72361SMatt Arsenault case 242: 5534bd72361SMatt Arsenault return FloatToBits(1.0f); 5544bd72361SMatt Arsenault case 243: 5554bd72361SMatt Arsenault return FloatToBits(-1.0f); 5564bd72361SMatt Arsenault case 244: 5574bd72361SMatt Arsenault return FloatToBits(2.0f); 5584bd72361SMatt Arsenault case 245: 5594bd72361SMatt Arsenault return FloatToBits(-2.0f); 5604bd72361SMatt Arsenault case 246: 5614bd72361SMatt Arsenault return FloatToBits(4.0f); 5624bd72361SMatt Arsenault case 247: 5634bd72361SMatt Arsenault return FloatToBits(-4.0f); 5644bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5654bd72361SMatt Arsenault return 0x3e22f983; 5664bd72361SMatt Arsenault default: 5674bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5684bd72361SMatt Arsenault } 5694bd72361SMatt Arsenault } 5704bd72361SMatt Arsenault 5714bd72361SMatt Arsenault static int64_t getInlineImmVal64(unsigned Imm) { 5724bd72361SMatt Arsenault switch (Imm) { 5734bd72361SMatt Arsenault case 240: 5744bd72361SMatt Arsenault return DoubleToBits(0.5); 5754bd72361SMatt Arsenault case 241: 5764bd72361SMatt Arsenault return DoubleToBits(-0.5); 5774bd72361SMatt Arsenault case 242: 5784bd72361SMatt Arsenault return DoubleToBits(1.0); 5794bd72361SMatt Arsenault case 243: 5804bd72361SMatt Arsenault return DoubleToBits(-1.0); 5814bd72361SMatt Arsenault case 244: 5824bd72361SMatt Arsenault return DoubleToBits(2.0); 5834bd72361SMatt Arsenault case 245: 5844bd72361SMatt Arsenault return DoubleToBits(-2.0); 5854bd72361SMatt Arsenault case 246: 5864bd72361SMatt Arsenault return DoubleToBits(4.0); 5874bd72361SMatt Arsenault case 247: 5884bd72361SMatt Arsenault return DoubleToBits(-4.0); 5894bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 5904bd72361SMatt Arsenault return 0x3fc45f306dc9c882; 5914bd72361SMatt Arsenault default: 5924bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 5934bd72361SMatt Arsenault } 5944bd72361SMatt Arsenault } 5954bd72361SMatt Arsenault 5964bd72361SMatt Arsenault static int64_t getInlineImmVal16(unsigned Imm) { 5974bd72361SMatt Arsenault switch (Imm) { 5984bd72361SMatt Arsenault case 240: 5994bd72361SMatt Arsenault return 0x3800; 6004bd72361SMatt Arsenault case 241: 6014bd72361SMatt Arsenault return 0xB800; 6024bd72361SMatt Arsenault case 242: 6034bd72361SMatt Arsenault return 0x3C00; 6044bd72361SMatt Arsenault case 243: 6054bd72361SMatt Arsenault return 0xBC00; 6064bd72361SMatt Arsenault case 244: 6074bd72361SMatt Arsenault return 0x4000; 6084bd72361SMatt Arsenault case 245: 6094bd72361SMatt Arsenault return 0xC000; 6104bd72361SMatt Arsenault case 246: 6114bd72361SMatt Arsenault return 0x4400; 6124bd72361SMatt Arsenault case 247: 6134bd72361SMatt Arsenault return 0xC400; 6144bd72361SMatt Arsenault case 248: // 1 / (2 * PI) 6154bd72361SMatt Arsenault return 0x3118; 6164bd72361SMatt Arsenault default: 6174bd72361SMatt Arsenault llvm_unreachable("invalid fp inline imm"); 6184bd72361SMatt Arsenault } 6194bd72361SMatt Arsenault } 6204bd72361SMatt Arsenault 6214bd72361SMatt Arsenault MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { 622212a251cSArtem Tamazov assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN 623212a251cSArtem Tamazov && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); 6244bd72361SMatt Arsenault 625e1818af8STom Stellard // ToDo: case 248: 1/(2*PI) - is allowed only on VI 6264bd72361SMatt Arsenault switch (Width) { 6274bd72361SMatt Arsenault case OPW32: 6284bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal32(Imm)); 6294bd72361SMatt Arsenault case OPW64: 6304bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal64(Imm)); 6314bd72361SMatt Arsenault case OPW16: 6329be7b0d4SMatt Arsenault case OPWV216: 6334bd72361SMatt Arsenault return MCOperand::createImm(getInlineImmVal16(Imm)); 6344bd72361SMatt Arsenault default: 6354bd72361SMatt Arsenault llvm_unreachable("implement me"); 636e1818af8STom Stellard } 637e1818af8STom Stellard } 638e1818af8STom Stellard 639212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { 640e1818af8STom Stellard using namespace AMDGPU; 641c8fbf6ffSEugene Zelenko 642212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 643212a251cSArtem Tamazov switch (Width) { 644212a251cSArtem Tamazov default: // fall 6454bd72361SMatt Arsenault case OPW32: 6464bd72361SMatt Arsenault case OPW16: 6479be7b0d4SMatt Arsenault case OPWV216: 6484bd72361SMatt Arsenault return VGPR_32RegClassID; 649212a251cSArtem Tamazov case OPW64: return VReg_64RegClassID; 650212a251cSArtem Tamazov case OPW128: return VReg_128RegClassID; 651212a251cSArtem Tamazov } 652212a251cSArtem Tamazov } 653212a251cSArtem Tamazov 654212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { 655212a251cSArtem Tamazov using namespace AMDGPU; 656c8fbf6ffSEugene Zelenko 657212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 658212a251cSArtem Tamazov switch (Width) { 659212a251cSArtem Tamazov default: // fall 6604bd72361SMatt Arsenault case OPW32: 6614bd72361SMatt Arsenault case OPW16: 6629be7b0d4SMatt Arsenault case OPWV216: 6634bd72361SMatt Arsenault return SGPR_32RegClassID; 664212a251cSArtem Tamazov case OPW64: return SGPR_64RegClassID; 665212a251cSArtem Tamazov case OPW128: return SGPR_128RegClassID; 66627134953SDmitry Preobrazhensky case OPW256: return SGPR_256RegClassID; 66727134953SDmitry Preobrazhensky case OPW512: return SGPR_512RegClassID; 668212a251cSArtem Tamazov } 669212a251cSArtem Tamazov } 670212a251cSArtem Tamazov 671212a251cSArtem Tamazov unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { 672212a251cSArtem Tamazov using namespace AMDGPU; 673c8fbf6ffSEugene Zelenko 674212a251cSArtem Tamazov assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); 675212a251cSArtem Tamazov switch (Width) { 676212a251cSArtem Tamazov default: // fall 6774bd72361SMatt Arsenault case OPW32: 6784bd72361SMatt Arsenault case OPW16: 6799be7b0d4SMatt Arsenault case OPWV216: 6804bd72361SMatt Arsenault return TTMP_32RegClassID; 681212a251cSArtem Tamazov case OPW64: return TTMP_64RegClassID; 682212a251cSArtem Tamazov case OPW128: return TTMP_128RegClassID; 68327134953SDmitry Preobrazhensky case OPW256: return TTMP_256RegClassID; 68427134953SDmitry Preobrazhensky case OPW512: return TTMP_512RegClassID; 685212a251cSArtem Tamazov } 686212a251cSArtem Tamazov } 687212a251cSArtem Tamazov 688ac2b0264SDmitry Preobrazhensky int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { 689ac2b0264SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 690ac2b0264SDmitry Preobrazhensky 691ac2b0264SDmitry Preobrazhensky unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN; 692ac2b0264SDmitry Preobrazhensky unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX; 693ac2b0264SDmitry Preobrazhensky 694ac2b0264SDmitry Preobrazhensky return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; 695ac2b0264SDmitry Preobrazhensky } 696ac2b0264SDmitry Preobrazhensky 697212a251cSArtem Tamazov MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { 698212a251cSArtem Tamazov using namespace AMDGPU::EncValues; 699c8fbf6ffSEugene Zelenko 700ac106addSNikolay Haustov assert(Val < 512); // enum9 701ac106addSNikolay Haustov 702212a251cSArtem Tamazov if (VGPR_MIN <= Val && Val <= VGPR_MAX) { 703212a251cSArtem Tamazov return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN); 704212a251cSArtem Tamazov } 705b49c3361SArtem Tamazov if (Val <= SGPR_MAX) { 706b49c3361SArtem Tamazov assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 707212a251cSArtem Tamazov return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 708212a251cSArtem Tamazov } 709ac2b0264SDmitry Preobrazhensky 710ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 711ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 712ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 713212a251cSArtem Tamazov } 714ac106addSNikolay Haustov 715212a251cSArtem Tamazov if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) 716ac106addSNikolay Haustov return decodeIntImmed(Val); 717ac106addSNikolay Haustov 718212a251cSArtem Tamazov if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) 7194bd72361SMatt Arsenault return decodeFPImmed(Width, Val); 720ac106addSNikolay Haustov 721212a251cSArtem Tamazov if (Val == LITERAL_CONST) 722ac106addSNikolay Haustov return decodeLiteralConstant(); 723ac106addSNikolay Haustov 7244bd72361SMatt Arsenault switch (Width) { 7254bd72361SMatt Arsenault case OPW32: 7264bd72361SMatt Arsenault case OPW16: 7279be7b0d4SMatt Arsenault case OPWV216: 7284bd72361SMatt Arsenault return decodeSpecialReg32(Val); 7294bd72361SMatt Arsenault case OPW64: 7304bd72361SMatt Arsenault return decodeSpecialReg64(Val); 7314bd72361SMatt Arsenault default: 7324bd72361SMatt Arsenault llvm_unreachable("unexpected immediate type"); 7334bd72361SMatt Arsenault } 734ac106addSNikolay Haustov } 735ac106addSNikolay Haustov 73627134953SDmitry Preobrazhensky MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { 73727134953SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 73827134953SDmitry Preobrazhensky 73927134953SDmitry Preobrazhensky assert(Val < 128); 74027134953SDmitry Preobrazhensky assert(Width == OPW256 || Width == OPW512); 74127134953SDmitry Preobrazhensky 74227134953SDmitry Preobrazhensky if (Val <= SGPR_MAX) { 74327134953SDmitry Preobrazhensky assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. 74427134953SDmitry Preobrazhensky return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); 74527134953SDmitry Preobrazhensky } 74627134953SDmitry Preobrazhensky 74727134953SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 74827134953SDmitry Preobrazhensky if (TTmpIdx >= 0) { 74927134953SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), TTmpIdx); 75027134953SDmitry Preobrazhensky } 75127134953SDmitry Preobrazhensky 75227134953SDmitry Preobrazhensky llvm_unreachable("unknown dst register"); 75327134953SDmitry Preobrazhensky } 75427134953SDmitry Preobrazhensky 755ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { 756ac106addSNikolay Haustov using namespace AMDGPU; 757c8fbf6ffSEugene Zelenko 758e1818af8STom Stellard switch (Val) { 759ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR_LO); 760ac2b0264SDmitry Preobrazhensky case 103: return createRegOperand(FLAT_SCR_HI); 7613afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK_LO); 7623afbd825SDmitry Preobrazhensky case 105: return createRegOperand(XNACK_MASK_HI); 763ac106addSNikolay Haustov case 106: return createRegOperand(VCC_LO); 764ac106addSNikolay Haustov case 107: return createRegOperand(VCC_HI); 765ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA_LO); 766ac2b0264SDmitry Preobrazhensky case 109: assert(!isGFX9()); return createRegOperand(TBA_HI); 767ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA_LO); 768ac2b0264SDmitry Preobrazhensky case 111: assert(!isGFX9()); return createRegOperand(TMA_HI); 769ac106addSNikolay Haustov case 124: return createRegOperand(M0); 770ac106addSNikolay Haustov case 126: return createRegOperand(EXEC_LO); 771ac106addSNikolay Haustov case 127: return createRegOperand(EXEC_HI); 772a3b3b489SMatt Arsenault case 235: return createRegOperand(SRC_SHARED_BASE); 773a3b3b489SMatt Arsenault case 236: return createRegOperand(SRC_SHARED_LIMIT); 774a3b3b489SMatt Arsenault case 237: return createRegOperand(SRC_PRIVATE_BASE); 775a3b3b489SMatt Arsenault case 238: return createRegOperand(SRC_PRIVATE_LIMIT); 776a3b3b489SMatt Arsenault // TODO: SRC_POPS_EXITING_WAVE_ID 777e1818af8STom Stellard // ToDo: no support for vccz register 778ac106addSNikolay Haustov case 251: break; 779e1818af8STom Stellard // ToDo: no support for execz register 780ac106addSNikolay Haustov case 252: break; 781ac106addSNikolay Haustov case 253: return createRegOperand(SCC); 782ac106addSNikolay Haustov default: break; 783e1818af8STom Stellard } 784ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 785e1818af8STom Stellard } 786e1818af8STom Stellard 787ac106addSNikolay Haustov MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { 788161a158eSNikolay Haustov using namespace AMDGPU; 789c8fbf6ffSEugene Zelenko 790161a158eSNikolay Haustov switch (Val) { 791ac2b0264SDmitry Preobrazhensky case 102: return createRegOperand(FLAT_SCR); 7923afbd825SDmitry Preobrazhensky case 104: return createRegOperand(XNACK_MASK); 793ac106addSNikolay Haustov case 106: return createRegOperand(VCC); 794ac2b0264SDmitry Preobrazhensky case 108: assert(!isGFX9()); return createRegOperand(TBA); 795ac2b0264SDmitry Preobrazhensky case 110: assert(!isGFX9()); return createRegOperand(TMA); 796ac106addSNikolay Haustov case 126: return createRegOperand(EXEC); 797ac106addSNikolay Haustov default: break; 798161a158eSNikolay Haustov } 799ac106addSNikolay Haustov return errOperand(Val, "unknown operand encoding " + Twine(Val)); 800161a158eSNikolay Haustov } 801161a158eSNikolay Haustov 802549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, 8036b65f7c3SDmitry Preobrazhensky const unsigned Val) const { 804363f47a2SSam Kolton using namespace AMDGPU::SDWA; 8056b65f7c3SDmitry Preobrazhensky using namespace AMDGPU::EncValues; 806363f47a2SSam Kolton 807549c89d2SSam Kolton if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) { 808a179d25bSSam Kolton // XXX: static_cast<int> is needed to avoid stupid warning: 809a179d25bSSam Kolton // compare with unsigned is always true 810a179d25bSSam Kolton if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) && 811363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_VGPR_MAX) { 812363f47a2SSam Kolton return createRegOperand(getVgprClassId(Width), 813363f47a2SSam Kolton Val - SDWA9EncValues::SRC_VGPR_MIN); 814363f47a2SSam Kolton } 815363f47a2SSam Kolton if (SDWA9EncValues::SRC_SGPR_MIN <= Val && 816363f47a2SSam Kolton Val <= SDWA9EncValues::SRC_SGPR_MAX) { 817363f47a2SSam Kolton return createSRegOperand(getSgprClassId(Width), 818363f47a2SSam Kolton Val - SDWA9EncValues::SRC_SGPR_MIN); 819363f47a2SSam Kolton } 820ac2b0264SDmitry Preobrazhensky if (SDWA9EncValues::SRC_TTMP_MIN <= Val && 821ac2b0264SDmitry Preobrazhensky Val <= SDWA9EncValues::SRC_TTMP_MAX) { 822ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(Width), 823ac2b0264SDmitry Preobrazhensky Val - SDWA9EncValues::SRC_TTMP_MIN); 824ac2b0264SDmitry Preobrazhensky } 825363f47a2SSam Kolton 8266b65f7c3SDmitry Preobrazhensky const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; 8276b65f7c3SDmitry Preobrazhensky 8286b65f7c3SDmitry Preobrazhensky if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) 8296b65f7c3SDmitry Preobrazhensky return decodeIntImmed(SVal); 8306b65f7c3SDmitry Preobrazhensky 8316b65f7c3SDmitry Preobrazhensky if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) 8326b65f7c3SDmitry Preobrazhensky return decodeFPImmed(Width, SVal); 8336b65f7c3SDmitry Preobrazhensky 8346b65f7c3SDmitry Preobrazhensky return decodeSpecialReg32(SVal); 835549c89d2SSam Kolton } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { 836549c89d2SSam Kolton return createRegOperand(getVgprClassId(Width), Val); 837549c89d2SSam Kolton } 838549c89d2SSam Kolton llvm_unreachable("unsupported target"); 839363f47a2SSam Kolton } 840363f47a2SSam Kolton 841549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { 842549c89d2SSam Kolton return decodeSDWASrc(OPW16, Val); 843363f47a2SSam Kolton } 844363f47a2SSam Kolton 845549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { 846549c89d2SSam Kolton return decodeSDWASrc(OPW32, Val); 847363f47a2SSam Kolton } 848363f47a2SSam Kolton 849549c89d2SSam Kolton MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { 850363f47a2SSam Kolton using namespace AMDGPU::SDWA; 851363f47a2SSam Kolton 852549c89d2SSam Kolton assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] && 853549c89d2SSam Kolton "SDWAVopcDst should be present only on GFX9"); 854363f47a2SSam Kolton if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { 855363f47a2SSam Kolton Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; 856ac2b0264SDmitry Preobrazhensky 857ac2b0264SDmitry Preobrazhensky int TTmpIdx = getTTmpIdx(Val); 858ac2b0264SDmitry Preobrazhensky if (TTmpIdx >= 0) { 859ac2b0264SDmitry Preobrazhensky return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx); 860ac2b0264SDmitry Preobrazhensky } else if (Val > AMDGPU::EncValues::SGPR_MAX) { 861363f47a2SSam Kolton return decodeSpecialReg64(Val); 862363f47a2SSam Kolton } else { 863363f47a2SSam Kolton return createSRegOperand(getSgprClassId(OPW64), Val); 864363f47a2SSam Kolton } 865363f47a2SSam Kolton } else { 866363f47a2SSam Kolton return createRegOperand(AMDGPU::VCC); 867363f47a2SSam Kolton } 868363f47a2SSam Kolton } 869363f47a2SSam Kolton 870ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isVI() const { 871ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; 872ac2b0264SDmitry Preobrazhensky } 873ac2b0264SDmitry Preobrazhensky 874ac2b0264SDmitry Preobrazhensky bool AMDGPUDisassembler::isGFX9() const { 875ac2b0264SDmitry Preobrazhensky return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; 876ac2b0264SDmitry Preobrazhensky } 877ac2b0264SDmitry Preobrazhensky 8783381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8793381d7a2SSam Kolton // AMDGPUSymbolizer 8803381d7a2SSam Kolton //===----------------------------------------------------------------------===// 8813381d7a2SSam Kolton 8823381d7a2SSam Kolton // Try to find symbol name for specified label 8833381d7a2SSam Kolton bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, 8843381d7a2SSam Kolton raw_ostream &/*cStream*/, int64_t Value, 8853381d7a2SSam Kolton uint64_t /*Address*/, bool IsBranch, 8863381d7a2SSam Kolton uint64_t /*Offset*/, uint64_t /*InstSize*/) { 887c8fbf6ffSEugene Zelenko using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>; 888c8fbf6ffSEugene Zelenko using SectionSymbolsTy = std::vector<SymbolInfoTy>; 8893381d7a2SSam Kolton 8903381d7a2SSam Kolton if (!IsBranch) { 8913381d7a2SSam Kolton return false; 8923381d7a2SSam Kolton } 8933381d7a2SSam Kolton 8943381d7a2SSam Kolton auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); 895b1c3b22bSNicolai Haehnle if (!Symbols) 896b1c3b22bSNicolai Haehnle return false; 897b1c3b22bSNicolai Haehnle 8983381d7a2SSam Kolton auto Result = std::find_if(Symbols->begin(), Symbols->end(), 8993381d7a2SSam Kolton [Value](const SymbolInfoTy& Val) { 9003381d7a2SSam Kolton return std::get<0>(Val) == static_cast<uint64_t>(Value) 9013381d7a2SSam Kolton && std::get<2>(Val) == ELF::STT_NOTYPE; 9023381d7a2SSam Kolton }); 9033381d7a2SSam Kolton if (Result != Symbols->end()) { 9043381d7a2SSam Kolton auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result)); 9053381d7a2SSam Kolton const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); 9063381d7a2SSam Kolton Inst.addOperand(MCOperand::createExpr(Add)); 9073381d7a2SSam Kolton return true; 9083381d7a2SSam Kolton } 9093381d7a2SSam Kolton return false; 9103381d7a2SSam Kolton } 9113381d7a2SSam Kolton 91292b355b1SMatt Arsenault void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, 91392b355b1SMatt Arsenault int64_t Value, 91492b355b1SMatt Arsenault uint64_t Address) { 91592b355b1SMatt Arsenault llvm_unreachable("unimplemented"); 91692b355b1SMatt Arsenault } 91792b355b1SMatt Arsenault 9183381d7a2SSam Kolton //===----------------------------------------------------------------------===// 9193381d7a2SSam Kolton // Initialization 9203381d7a2SSam Kolton //===----------------------------------------------------------------------===// 9213381d7a2SSam Kolton 9223381d7a2SSam Kolton static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, 9233381d7a2SSam Kolton LLVMOpInfoCallback /*GetOpInfo*/, 9243381d7a2SSam Kolton LLVMSymbolLookupCallback /*SymbolLookUp*/, 9253381d7a2SSam Kolton void *DisInfo, 9263381d7a2SSam Kolton MCContext *Ctx, 9273381d7a2SSam Kolton std::unique_ptr<MCRelocationInfo> &&RelInfo) { 9283381d7a2SSam Kolton return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); 9293381d7a2SSam Kolton } 9303381d7a2SSam Kolton 931e1818af8STom Stellard static MCDisassembler *createAMDGPUDisassembler(const Target &T, 932e1818af8STom Stellard const MCSubtargetInfo &STI, 933e1818af8STom Stellard MCContext &Ctx) { 934cad7fa85SMatt Arsenault return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); 935e1818af8STom Stellard } 936e1818af8STom Stellard 937e1818af8STom Stellard extern "C" void LLVMInitializeAMDGPUDisassembler() { 938f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), 939f42454b9SMehdi Amini createAMDGPUDisassembler); 940f42454b9SMehdi Amini TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), 941f42454b9SMehdi Amini createAMDGPUSymbolizer); 942e1818af8STom Stellard } 943