1 //===- AMDGPUMCInstLower.cpp - Lower AMDGPU MachineInstr to an MCInst -----===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 /// \file
11 /// \brief Code to lower AMDGPU MachineInstrs to their corresponding MCInst.
12 //
13 //===----------------------------------------------------------------------===//
14 //
15 
16 #include "AMDGPUMCInstLower.h"
17 #include "AMDGPUAsmPrinter.h"
18 #include "AMDGPUTargetMachine.h"
19 #include "InstPrinter/AMDGPUInstPrinter.h"
20 #include "R600InstrInfo.h"
21 #include "SIInstrInfo.h"
22 #include "llvm/CodeGen/MachineBasicBlock.h"
23 #include "llvm/CodeGen/MachineInstr.h"
24 #include "llvm/IR/Constants.h"
25 #include "llvm/IR/Function.h"
26 #include "llvm/IR/GlobalVariable.h"
27 #include "llvm/MC/MCCodeEmitter.h"
28 #include "llvm/MC/MCContext.h"
29 #include "llvm/MC/MCExpr.h"
30 #include "llvm/MC/MCInst.h"
31 #include "llvm/MC/MCObjectStreamer.h"
32 #include "llvm/MC/MCStreamer.h"
33 #include "llvm/Support/ErrorHandling.h"
34 #include "llvm/Support/Format.h"
35 #include <algorithm>
36 
37 using namespace llvm;
38 
39 AMDGPUMCInstLower::AMDGPUMCInstLower(MCContext &ctx, const AMDGPUSubtarget &st):
40   Ctx(ctx), ST(st)
41 { }
42 
43 void AMDGPUMCInstLower::lower(const MachineInstr *MI, MCInst &OutMI) const {
44 
45   int MCOpcode = ST.getInstrInfo()->pseudoToMCOpcode(MI->getOpcode());
46 
47   if (MCOpcode == -1) {
48     LLVMContext &C = MI->getParent()->getParent()->getFunction()->getContext();
49     C.emitError("AMDGPUMCInstLower::lower - Pseudo instruction doesn't have "
50                 "a target-specific version: " + Twine(MI->getOpcode()));
51   }
52 
53   OutMI.setOpcode(MCOpcode);
54 
55   for (const MachineOperand &MO : MI->explicit_operands()) {
56     MCOperand MCOp;
57     switch (MO.getType()) {
58     default:
59       llvm_unreachable("unknown operand type");
60     case MachineOperand::MO_Immediate:
61       MCOp = MCOperand::createImm(MO.getImm());
62       break;
63     case MachineOperand::MO_Register:
64       MCOp = MCOperand::createReg(AMDGPU::getMCReg(MO.getReg(), ST));
65       break;
66     case MachineOperand::MO_MachineBasicBlock:
67       MCOp = MCOperand::createExpr(MCSymbolRefExpr::create(
68                                    MO.getMBB()->getSymbol(), Ctx));
69       break;
70     case MachineOperand::MO_GlobalAddress: {
71       const GlobalValue *GV = MO.getGlobal();
72       MCSymbol *Sym = Ctx.getOrCreateSymbol(StringRef(GV->getName()));
73       const MCExpr *SymExpr = MCSymbolRefExpr::create(Sym, Ctx);
74       const MCExpr *Expr = MCBinaryExpr::createAdd(SymExpr,
75           MCConstantExpr::create(MO.getOffset(), Ctx), Ctx);
76       MCOp = MCOperand::createExpr(Expr);
77       break;
78     }
79     case MachineOperand::MO_ExternalSymbol: {
80       MCSymbol *Sym = Ctx.getOrCreateSymbol(StringRef(MO.getSymbolName()));
81       Sym->setExternal(true);
82       const MCSymbolRefExpr *Expr = MCSymbolRefExpr::create(Sym, Ctx);
83       MCOp = MCOperand::createExpr(Expr);
84       break;
85     }
86     }
87     OutMI.addOperand(MCOp);
88   }
89 }
90 
91 void AMDGPUAsmPrinter::EmitInstruction(const MachineInstr *MI) {
92   const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>();
93   AMDGPUMCInstLower MCInstLowering(OutContext, STI);
94 
95   StringRef Err;
96   if (!STI.getInstrInfo()->verifyInstruction(MI, Err)) {
97     LLVMContext &C = MI->getParent()->getParent()->getFunction()->getContext();
98     C.emitError("Illegal instruction detected: " + Err);
99     MI->dump();
100   }
101 
102   if (MI->isBundle()) {
103     const MachineBasicBlock *MBB = MI->getParent();
104     MachineBasicBlock::const_instr_iterator I = ++MI->getIterator();
105     while (I != MBB->instr_end() && I->isInsideBundle()) {
106       EmitInstruction(&*I);
107       ++I;
108     }
109   } else {
110     MCInst TmpInst;
111     MCInstLowering.lower(MI, TmpInst);
112     EmitToStreamer(*OutStreamer, TmpInst);
113 
114     if (STI.dumpCode()) {
115       // Disassemble instruction/operands to text.
116       DisasmLines.resize(DisasmLines.size() + 1);
117       std::string &DisasmLine = DisasmLines.back();
118       raw_string_ostream DisasmStream(DisasmLine);
119 
120       AMDGPUInstPrinter InstPrinter(*TM.getMCAsmInfo(),
121                                     *MF->getSubtarget().getInstrInfo(),
122                                     *MF->getSubtarget().getRegisterInfo());
123       InstPrinter.printInst(&TmpInst, DisasmStream, StringRef(),
124                             MF->getSubtarget());
125 
126       // Disassemble instruction/operands to hex representation.
127       SmallVector<MCFixup, 4> Fixups;
128       SmallVector<char, 16> CodeBytes;
129       raw_svector_ostream CodeStream(CodeBytes);
130 
131       auto &ObjStreamer = static_cast<MCObjectStreamer&>(*OutStreamer);
132       MCCodeEmitter &InstEmitter = ObjStreamer.getAssembler().getEmitter();
133       InstEmitter.encodeInstruction(TmpInst, CodeStream, Fixups,
134                                     MF->getSubtarget<MCSubtargetInfo>());
135       HexLines.resize(HexLines.size() + 1);
136       std::string &HexLine = HexLines.back();
137       raw_string_ostream HexStream(HexLine);
138 
139       for (size_t i = 0; i < CodeBytes.size(); i += 4) {
140         unsigned int CodeDWord = *(unsigned int *)&CodeBytes[i];
141         HexStream << format("%s%08X", (i > 0 ? " " : ""), CodeDWord);
142       }
143 
144       DisasmStream.flush();
145       DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLine.size());
146     }
147   }
148 }
149