1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 /// \file
9 /// This file implements the targeting of the InstructionSelector class for
10 /// AMDGPU.
11 /// \todo This should be generated by TableGen.
12 //===----------------------------------------------------------------------===//
13 
14 #include "AMDGPUInstructionSelector.h"
15 #include "AMDGPU.h"
16 #include "AMDGPUGlobalISelUtils.h"
17 #include "AMDGPUInstrInfo.h"
18 #include "AMDGPURegisterBankInfo.h"
19 #include "AMDGPUTargetMachine.h"
20 #include "SIMachineFunctionInfo.h"
21 #include "Utils/AMDGPUBaseInfo.h"
22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
23 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
24 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
26 #include "llvm/CodeGen/MachineFrameInfo.h"
27 #include "llvm/IR/DiagnosticInfo.h"
28 #include "llvm/IR/IntrinsicsAMDGPU.h"
29 
30 #define DEBUG_TYPE "amdgpu-isel"
31 
32 using namespace llvm;
33 using namespace MIPatternMatch;
34 
35 static cl::opt<bool> AllowRiskySelect(
36   "amdgpu-global-isel-risky-select",
37   cl::desc("Allow GlobalISel to select cases that are likely to not work yet"),
38   cl::init(false),
39   cl::ReallyHidden);
40 
41 #define GET_GLOBALISEL_IMPL
42 #define AMDGPUSubtarget GCNSubtarget
43 #include "AMDGPUGenGlobalISel.inc"
44 #undef GET_GLOBALISEL_IMPL
45 #undef AMDGPUSubtarget
46 
47 AMDGPUInstructionSelector::AMDGPUInstructionSelector(
48     const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
49     const AMDGPUTargetMachine &TM)
50     : TII(*STI.getInstrInfo()), TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
51       STI(STI),
52       EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
53 #define GET_GLOBALISEL_PREDICATES_INIT
54 #include "AMDGPUGenGlobalISel.inc"
55 #undef GET_GLOBALISEL_PREDICATES_INIT
56 #define GET_GLOBALISEL_TEMPORARIES_INIT
57 #include "AMDGPUGenGlobalISel.inc"
58 #undef GET_GLOBALISEL_TEMPORARIES_INIT
59 {
60 }
61 
62 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
63 
64 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits *KB,
65                                         CodeGenCoverage &CoverageInfo,
66                                         ProfileSummaryInfo *PSI,
67                                         BlockFrequencyInfo *BFI) {
68   MRI = &MF.getRegInfo();
69   Subtarget = &MF.getSubtarget<GCNSubtarget>();
70   InstructionSelector::setupMF(MF, KB, CoverageInfo, PSI, BFI);
71 }
72 
73 bool AMDGPUInstructionSelector::isVCC(Register Reg,
74                                       const MachineRegisterInfo &MRI) const {
75   // The verifier is oblivious to s1 being a valid value for wavesize registers.
76   if (Reg.isPhysical())
77     return false;
78 
79   auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
80   const TargetRegisterClass *RC =
81       RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
82   if (RC) {
83     const LLT Ty = MRI.getType(Reg);
84     if (!Ty.isValid() || Ty.getSizeInBits() != 1)
85       return false;
86     // G_TRUNC s1 result is never vcc.
87     return MRI.getVRegDef(Reg)->getOpcode() != AMDGPU::G_TRUNC &&
88            RC->hasSuperClassEq(TRI.getBoolRC());
89   }
90 
91   const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
92   return RB->getID() == AMDGPU::VCCRegBankID;
93 }
94 
95 bool AMDGPUInstructionSelector::constrainCopyLikeIntrin(MachineInstr &MI,
96                                                         unsigned NewOpc) const {
97   MI.setDesc(TII.get(NewOpc));
98   MI.removeOperand(1); // Remove intrinsic ID.
99   MI.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
100 
101   MachineOperand &Dst = MI.getOperand(0);
102   MachineOperand &Src = MI.getOperand(1);
103 
104   // TODO: This should be legalized to s32 if needed
105   if (MRI->getType(Dst.getReg()) == LLT::scalar(1))
106     return false;
107 
108   const TargetRegisterClass *DstRC
109     = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
110   const TargetRegisterClass *SrcRC
111     = TRI.getConstrainedRegClassForOperand(Src, *MRI);
112   if (!DstRC || DstRC != SrcRC)
113     return false;
114 
115   return RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI) &&
116          RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI);
117 }
118 
119 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
120   const DebugLoc &DL = I.getDebugLoc();
121   MachineBasicBlock *BB = I.getParent();
122   I.setDesc(TII.get(TargetOpcode::COPY));
123 
124   const MachineOperand &Src = I.getOperand(1);
125   MachineOperand &Dst = I.getOperand(0);
126   Register DstReg = Dst.getReg();
127   Register SrcReg = Src.getReg();
128 
129   if (isVCC(DstReg, *MRI)) {
130     if (SrcReg == AMDGPU::SCC) {
131       const TargetRegisterClass *RC
132         = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
133       if (!RC)
134         return true;
135       return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
136     }
137 
138     if (!isVCC(SrcReg, *MRI)) {
139       // TODO: Should probably leave the copy and let copyPhysReg expand it.
140       if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI))
141         return false;
142 
143       const TargetRegisterClass *SrcRC
144         = TRI.getConstrainedRegClassForOperand(Src, *MRI);
145 
146       Optional<ValueAndVReg> ConstVal =
147           getIConstantVRegValWithLookThrough(SrcReg, *MRI, true);
148       if (ConstVal) {
149         unsigned MovOpc =
150             STI.isWave64() ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32;
151         BuildMI(*BB, &I, DL, TII.get(MovOpc), DstReg)
152             .addImm(ConstVal->Value.getBoolValue() ? -1 : 0);
153       } else {
154         Register MaskedReg = MRI->createVirtualRegister(SrcRC);
155 
156         // We can't trust the high bits at this point, so clear them.
157 
158         // TODO: Skip masking high bits if def is known boolean.
159 
160         unsigned AndOpc =
161             TRI.isSGPRClass(SrcRC) ? AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32;
162         BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg)
163             .addImm(1)
164             .addReg(SrcReg);
165         BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg)
166             .addImm(0)
167             .addReg(MaskedReg);
168       }
169 
170       if (!MRI->getRegClassOrNull(SrcReg))
171         MRI->setRegClass(SrcReg, SrcRC);
172       I.eraseFromParent();
173       return true;
174     }
175 
176     const TargetRegisterClass *RC =
177       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
178     if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
179       return false;
180 
181     return true;
182   }
183 
184   for (const MachineOperand &MO : I.operands()) {
185     if (MO.getReg().isPhysical())
186       continue;
187 
188     const TargetRegisterClass *RC =
189             TRI.getConstrainedRegClassForOperand(MO, *MRI);
190     if (!RC)
191       continue;
192     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
193   }
194   return true;
195 }
196 
197 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const {
198   const Register DefReg = I.getOperand(0).getReg();
199   const LLT DefTy = MRI->getType(DefReg);
200   if (DefTy == LLT::scalar(1)) {
201     if (!AllowRiskySelect) {
202       LLVM_DEBUG(dbgs() << "Skipping risky boolean phi\n");
203       return false;
204     }
205 
206     LLVM_DEBUG(dbgs() << "Selecting risky boolean phi\n");
207   }
208 
209   // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy)
210 
211   const RegClassOrRegBank &RegClassOrBank =
212     MRI->getRegClassOrRegBank(DefReg);
213 
214   const TargetRegisterClass *DefRC
215     = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
216   if (!DefRC) {
217     if (!DefTy.isValid()) {
218       LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
219       return false;
220     }
221 
222     const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
223     DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB);
224     if (!DefRC) {
225       LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
226       return false;
227     }
228   }
229 
230   // TODO: Verify that all registers have the same bank
231   I.setDesc(TII.get(TargetOpcode::PHI));
232   return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI);
233 }
234 
235 MachineOperand
236 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
237                                            const TargetRegisterClass &SubRC,
238                                            unsigned SubIdx) const {
239 
240   MachineInstr *MI = MO.getParent();
241   MachineBasicBlock *BB = MO.getParent()->getParent();
242   Register DstReg = MRI->createVirtualRegister(&SubRC);
243 
244   if (MO.isReg()) {
245     unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
246     Register Reg = MO.getReg();
247     BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
248             .addReg(Reg, 0, ComposedSubIdx);
249 
250     return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
251                                      MO.isKill(), MO.isDead(), MO.isUndef(),
252                                      MO.isEarlyClobber(), 0, MO.isDebug(),
253                                      MO.isInternalRead());
254   }
255 
256   assert(MO.isImm());
257 
258   APInt Imm(64, MO.getImm());
259 
260   switch (SubIdx) {
261   default:
262     llvm_unreachable("do not know to split immediate with this sub index.");
263   case AMDGPU::sub0:
264     return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
265   case AMDGPU::sub1:
266     return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
267   }
268 }
269 
270 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) {
271   switch (Opc) {
272   case AMDGPU::G_AND:
273     return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
274   case AMDGPU::G_OR:
275     return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32;
276   case AMDGPU::G_XOR:
277     return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32;
278   default:
279     llvm_unreachable("not a bit op");
280   }
281 }
282 
283 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const {
284   Register DstReg = I.getOperand(0).getReg();
285   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
286 
287   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
288   if (DstRB->getID() != AMDGPU::SGPRRegBankID &&
289       DstRB->getID() != AMDGPU::VCCRegBankID)
290     return false;
291 
292   bool Is64 = Size > 32 || (DstRB->getID() == AMDGPU::VCCRegBankID &&
293                             STI.isWave64());
294   I.setDesc(TII.get(getLogicalBitOpcode(I.getOpcode(), Is64)));
295 
296   // Dead implicit-def of scc
297   I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef
298                                          true, // isImp
299                                          false, // isKill
300                                          true)); // isDead
301   return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
302 }
303 
304 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const {
305   MachineBasicBlock *BB = I.getParent();
306   MachineFunction *MF = BB->getParent();
307   Register DstReg = I.getOperand(0).getReg();
308   const DebugLoc &DL = I.getDebugLoc();
309   LLT Ty = MRI->getType(DstReg);
310   if (Ty.isVector())
311     return false;
312 
313   unsigned Size = Ty.getSizeInBits();
314   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
315   const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID;
316   const bool Sub = I.getOpcode() == TargetOpcode::G_SUB;
317 
318   if (Size == 32) {
319     if (IsSALU) {
320       const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
321       MachineInstr *Add =
322         BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
323         .add(I.getOperand(1))
324         .add(I.getOperand(2));
325       I.eraseFromParent();
326       return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
327     }
328 
329     if (STI.hasAddNoCarry()) {
330       const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64;
331       I.setDesc(TII.get(Opc));
332       I.addOperand(*MF, MachineOperand::CreateImm(0));
333       I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
334       return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
335     }
336 
337     const unsigned Opc = Sub ? AMDGPU::V_SUB_CO_U32_e64 : AMDGPU::V_ADD_CO_U32_e64;
338 
339     Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass());
340     MachineInstr *Add
341       = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
342       .addDef(UnusedCarry, RegState::Dead)
343       .add(I.getOperand(1))
344       .add(I.getOperand(2))
345       .addImm(0);
346     I.eraseFromParent();
347     return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
348   }
349 
350   assert(!Sub && "illegal sub should not reach here");
351 
352   const TargetRegisterClass &RC
353     = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass;
354   const TargetRegisterClass &HalfRC
355     = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass;
356 
357   MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0));
358   MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0));
359   MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1));
360   MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1));
361 
362   Register DstLo = MRI->createVirtualRegister(&HalfRC);
363   Register DstHi = MRI->createVirtualRegister(&HalfRC);
364 
365   if (IsSALU) {
366     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
367       .add(Lo1)
368       .add(Lo2);
369     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
370       .add(Hi1)
371       .add(Hi2);
372   } else {
373     const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass();
374     Register CarryReg = MRI->createVirtualRegister(CarryRC);
375     BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_CO_U32_e64), DstLo)
376       .addDef(CarryReg)
377       .add(Lo1)
378       .add(Lo2)
379       .addImm(0);
380     MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi)
381       .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead)
382       .add(Hi1)
383       .add(Hi2)
384       .addReg(CarryReg, RegState::Kill)
385       .addImm(0);
386 
387     if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI))
388       return false;
389   }
390 
391   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
392     .addReg(DstLo)
393     .addImm(AMDGPU::sub0)
394     .addReg(DstHi)
395     .addImm(AMDGPU::sub1);
396 
397 
398   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI))
399     return false;
400 
401   I.eraseFromParent();
402   return true;
403 }
404 
405 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE(
406   MachineInstr &I) const {
407   MachineBasicBlock *BB = I.getParent();
408   MachineFunction *MF = BB->getParent();
409   const DebugLoc &DL = I.getDebugLoc();
410   Register Dst0Reg = I.getOperand(0).getReg();
411   Register Dst1Reg = I.getOperand(1).getReg();
412   const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO ||
413                      I.getOpcode() == AMDGPU::G_UADDE;
414   const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE ||
415                           I.getOpcode() == AMDGPU::G_USUBE;
416 
417   if (isVCC(Dst1Reg, *MRI)) {
418     unsigned NoCarryOpc =
419         IsAdd ? AMDGPU::V_ADD_CO_U32_e64 : AMDGPU::V_SUB_CO_U32_e64;
420     unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64;
421     I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc));
422     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
423     I.addOperand(*MF, MachineOperand::CreateImm(0));
424     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
425   }
426 
427   Register Src0Reg = I.getOperand(2).getReg();
428   Register Src1Reg = I.getOperand(3).getReg();
429 
430   if (HasCarryIn) {
431     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
432       .addReg(I.getOperand(4).getReg());
433   }
434 
435   unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
436   unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
437 
438   BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg)
439     .add(I.getOperand(2))
440     .add(I.getOperand(3));
441   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg)
442     .addReg(AMDGPU::SCC);
443 
444   if (!MRI->getRegClassOrNull(Dst1Reg))
445     MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass);
446 
447   if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
448       !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
449       !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI))
450     return false;
451 
452   if (HasCarryIn &&
453       !RBI.constrainGenericRegister(I.getOperand(4).getReg(),
454                                     AMDGPU::SReg_32RegClass, *MRI))
455     return false;
456 
457   I.eraseFromParent();
458   return true;
459 }
460 
461 // TODO: We should probably legalize these to only using 32-bit results.
462 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
463   MachineBasicBlock *BB = I.getParent();
464   Register DstReg = I.getOperand(0).getReg();
465   Register SrcReg = I.getOperand(1).getReg();
466   LLT DstTy = MRI->getType(DstReg);
467   LLT SrcTy = MRI->getType(SrcReg);
468   const unsigned SrcSize = SrcTy.getSizeInBits();
469   unsigned DstSize = DstTy.getSizeInBits();
470 
471   // TODO: Should handle any multiple of 32 offset.
472   unsigned Offset = I.getOperand(2).getImm();
473   if (Offset % 32 != 0 || DstSize > 128)
474     return false;
475 
476   // 16-bit operations really use 32-bit registers.
477   // FIXME: Probably should not allow 16-bit G_EXTRACT results.
478   if (DstSize == 16)
479     DstSize = 32;
480 
481   const TargetRegisterClass *DstRC =
482     TRI.getConstrainedRegClassForOperand(I.getOperand(0), *MRI);
483   if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
484     return false;
485 
486   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
487   const TargetRegisterClass *SrcRC =
488       TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank);
489   if (!SrcRC)
490     return false;
491   unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32,
492                                                          DstSize / 32);
493   SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubReg);
494   if (!SrcRC)
495     return false;
496 
497   SrcReg = constrainOperandRegClass(*MF, TRI, *MRI, TII, RBI, I,
498                                     *SrcRC, I.getOperand(1));
499   const DebugLoc &DL = I.getDebugLoc();
500   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg)
501     .addReg(SrcReg, 0, SubReg);
502 
503   I.eraseFromParent();
504   return true;
505 }
506 
507 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const {
508   MachineBasicBlock *BB = MI.getParent();
509   Register DstReg = MI.getOperand(0).getReg();
510   LLT DstTy = MRI->getType(DstReg);
511   LLT SrcTy = MRI->getType(MI.getOperand(1).getReg());
512 
513   const unsigned SrcSize = SrcTy.getSizeInBits();
514   if (SrcSize < 32)
515     return selectImpl(MI, *CoverageInfo);
516 
517   const DebugLoc &DL = MI.getDebugLoc();
518   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
519   const unsigned DstSize = DstTy.getSizeInBits();
520   const TargetRegisterClass *DstRC =
521       TRI.getRegClassForSizeOnBank(DstSize, *DstBank);
522   if (!DstRC)
523     return false;
524 
525   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8);
526   MachineInstrBuilder MIB =
527     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg);
528   for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) {
529     MachineOperand &Src = MI.getOperand(I + 1);
530     MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef()));
531     MIB.addImm(SubRegs[I]);
532 
533     const TargetRegisterClass *SrcRC
534       = TRI.getConstrainedRegClassForOperand(Src, *MRI);
535     if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI))
536       return false;
537   }
538 
539   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
540     return false;
541 
542   MI.eraseFromParent();
543   return true;
544 }
545 
546 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const {
547   MachineBasicBlock *BB = MI.getParent();
548   const int NumDst = MI.getNumOperands() - 1;
549 
550   MachineOperand &Src = MI.getOperand(NumDst);
551 
552   Register SrcReg = Src.getReg();
553   Register DstReg0 = MI.getOperand(0).getReg();
554   LLT DstTy = MRI->getType(DstReg0);
555   LLT SrcTy = MRI->getType(SrcReg);
556 
557   const unsigned DstSize = DstTy.getSizeInBits();
558   const unsigned SrcSize = SrcTy.getSizeInBits();
559   const DebugLoc &DL = MI.getDebugLoc();
560   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
561 
562   const TargetRegisterClass *SrcRC =
563       TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank);
564   if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
565     return false;
566 
567   // Note we could have mixed SGPR and VGPR destination banks for an SGPR
568   // source, and this relies on the fact that the same subregister indices are
569   // used for both.
570   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
571   for (int I = 0, E = NumDst; I != E; ++I) {
572     MachineOperand &Dst = MI.getOperand(I);
573     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg())
574       .addReg(SrcReg, 0, SubRegs[I]);
575 
576     // Make sure the subregister index is valid for the source register.
577     SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegs[I]);
578     if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
579       return false;
580 
581     const TargetRegisterClass *DstRC =
582       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
583     if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI))
584       return false;
585   }
586 
587   MI.eraseFromParent();
588   return true;
589 }
590 
591 bool AMDGPUInstructionSelector::selectG_BUILD_VECTOR_TRUNC(
592   MachineInstr &MI) const {
593   if (selectImpl(MI, *CoverageInfo))
594     return true;
595 
596   const LLT S32 = LLT::scalar(32);
597   const LLT V2S16 = LLT::fixed_vector(2, 16);
598 
599   Register Dst = MI.getOperand(0).getReg();
600   if (MRI->getType(Dst) != V2S16)
601     return false;
602 
603   const RegisterBank *DstBank = RBI.getRegBank(Dst, *MRI, TRI);
604   if (DstBank->getID() != AMDGPU::SGPRRegBankID)
605     return false;
606 
607   Register Src0 = MI.getOperand(1).getReg();
608   Register Src1 = MI.getOperand(2).getReg();
609   if (MRI->getType(Src0) != S32)
610     return false;
611 
612   const DebugLoc &DL = MI.getDebugLoc();
613   MachineBasicBlock *BB = MI.getParent();
614 
615   auto ConstSrc1 = getAnyConstantVRegValWithLookThrough(Src1, *MRI, true, true);
616   if (ConstSrc1) {
617     auto ConstSrc0 =
618         getAnyConstantVRegValWithLookThrough(Src0, *MRI, true, true);
619     if (ConstSrc0) {
620       const int64_t K0 = ConstSrc0->Value.getSExtValue();
621       const int64_t K1 = ConstSrc1->Value.getSExtValue();
622       uint32_t Lo16 = static_cast<uint32_t>(K0) & 0xffff;
623       uint32_t Hi16 = static_cast<uint32_t>(K1) & 0xffff;
624 
625       BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), Dst)
626         .addImm(Lo16 | (Hi16 << 16));
627       MI.eraseFromParent();
628       return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI);
629     }
630   }
631 
632   // TODO: This should probably be a combine somewhere
633   // (build_vector_trunc $src0, undef -> copy $src0
634   MachineInstr *Src1Def = getDefIgnoringCopies(Src1, *MRI);
635   if (Src1Def && Src1Def->getOpcode() == AMDGPU::G_IMPLICIT_DEF) {
636     MI.setDesc(TII.get(AMDGPU::COPY));
637     MI.removeOperand(2);
638     return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI) &&
639            RBI.constrainGenericRegister(Src0, AMDGPU::SReg_32RegClass, *MRI);
640   }
641 
642   Register ShiftSrc0;
643   Register ShiftSrc1;
644 
645   // With multiple uses of the shift, this will duplicate the shift and
646   // increase register pressure.
647   //
648   // (build_vector_trunc (lshr_oneuse $src0, 16), (lshr_oneuse $src1, 16)
649   //  => (S_PACK_HH_B32_B16 $src0, $src1)
650   // (build_vector_trunc $src0, (lshr_oneuse SReg_32:$src1, 16))
651   //  => (S_PACK_LH_B32_B16 $src0, $src1)
652   // (build_vector_trunc $src0, $src1)
653   //  => (S_PACK_LL_B32_B16 $src0, $src1)
654 
655   bool Shift0 = mi_match(
656       Src0, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc0), m_SpecificICst(16))));
657 
658   bool Shift1 = mi_match(
659       Src1, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc1), m_SpecificICst(16))));
660 
661   unsigned Opc = AMDGPU::S_PACK_LL_B32_B16;
662   if (Shift0 && Shift1) {
663     Opc = AMDGPU::S_PACK_HH_B32_B16;
664     MI.getOperand(1).setReg(ShiftSrc0);
665     MI.getOperand(2).setReg(ShiftSrc1);
666   } else if (Shift1) {
667     Opc = AMDGPU::S_PACK_LH_B32_B16;
668     MI.getOperand(2).setReg(ShiftSrc1);
669   } else if (Shift0 && ConstSrc1 && ConstSrc1->Value == 0) {
670     // build_vector_trunc (lshr $src0, 16), 0 -> s_lshr_b32 $src0, 16
671     auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst)
672       .addReg(ShiftSrc0)
673       .addImm(16);
674 
675     MI.eraseFromParent();
676     return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
677   }
678 
679   MI.setDesc(TII.get(Opc));
680   return constrainSelectedInstRegOperands(MI, TII, TRI, RBI);
681 }
682 
683 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const {
684   return selectG_ADD_SUB(I);
685 }
686 
687 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
688   const MachineOperand &MO = I.getOperand(0);
689 
690   // FIXME: Interface for getConstrainedRegClassForOperand needs work. The
691   // regbank check here is to know why getConstrainedRegClassForOperand failed.
692   const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI);
693   if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) ||
694       (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) {
695     I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
696     return true;
697   }
698 
699   return false;
700 }
701 
702 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const {
703   MachineBasicBlock *BB = I.getParent();
704 
705   Register DstReg = I.getOperand(0).getReg();
706   Register Src0Reg = I.getOperand(1).getReg();
707   Register Src1Reg = I.getOperand(2).getReg();
708   LLT Src1Ty = MRI->getType(Src1Reg);
709 
710   unsigned DstSize = MRI->getType(DstReg).getSizeInBits();
711   unsigned InsSize = Src1Ty.getSizeInBits();
712 
713   int64_t Offset = I.getOperand(3).getImm();
714 
715   // FIXME: These cases should have been illegal and unnecessary to check here.
716   if (Offset % 32 != 0 || InsSize % 32 != 0)
717     return false;
718 
719   // Currently not handled by getSubRegFromChannel.
720   if (InsSize > 128)
721     return false;
722 
723   unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32);
724   if (SubReg == AMDGPU::NoSubRegister)
725     return false;
726 
727   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
728   const TargetRegisterClass *DstRC =
729       TRI.getRegClassForSizeOnBank(DstSize, *DstBank);
730   if (!DstRC)
731     return false;
732 
733   const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI);
734   const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI);
735   const TargetRegisterClass *Src0RC =
736       TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank);
737   const TargetRegisterClass *Src1RC =
738       TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank);
739 
740   // Deal with weird cases where the class only partially supports the subreg
741   // index.
742   Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg);
743   if (!Src0RC || !Src1RC)
744     return false;
745 
746   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
747       !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) ||
748       !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI))
749     return false;
750 
751   const DebugLoc &DL = I.getDebugLoc();
752   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg)
753     .addReg(Src0Reg)
754     .addReg(Src1Reg)
755     .addImm(SubReg);
756 
757   I.eraseFromParent();
758   return true;
759 }
760 
761 bool AMDGPUInstructionSelector::selectG_SBFX_UBFX(MachineInstr &MI) const {
762   Register DstReg = MI.getOperand(0).getReg();
763   Register SrcReg = MI.getOperand(1).getReg();
764   Register OffsetReg = MI.getOperand(2).getReg();
765   Register WidthReg = MI.getOperand(3).getReg();
766 
767   assert(RBI.getRegBank(DstReg, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID &&
768          "scalar BFX instructions are expanded in regbankselect");
769   assert(MRI->getType(MI.getOperand(0).getReg()).getSizeInBits() == 32 &&
770          "64-bit vector BFX instructions are expanded in regbankselect");
771 
772   const DebugLoc &DL = MI.getDebugLoc();
773   MachineBasicBlock *MBB = MI.getParent();
774 
775   bool IsSigned = MI.getOpcode() == TargetOpcode::G_SBFX;
776   unsigned Opc = IsSigned ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64;
777   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), DstReg)
778                  .addReg(SrcReg)
779                  .addReg(OffsetReg)
780                  .addReg(WidthReg);
781   MI.eraseFromParent();
782   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
783 }
784 
785 bool AMDGPUInstructionSelector::selectInterpP1F16(MachineInstr &MI) const {
786   if (STI.getLDSBankCount() != 16)
787     return selectImpl(MI, *CoverageInfo);
788 
789   Register Dst = MI.getOperand(0).getReg();
790   Register Src0 = MI.getOperand(2).getReg();
791   Register M0Val = MI.getOperand(6).getReg();
792   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI) ||
793       !RBI.constrainGenericRegister(Dst, AMDGPU::VGPR_32RegClass, *MRI) ||
794       !RBI.constrainGenericRegister(Src0, AMDGPU::VGPR_32RegClass, *MRI))
795     return false;
796 
797   // This requires 2 instructions. It is possible to write a pattern to support
798   // this, but the generated isel emitter doesn't correctly deal with multiple
799   // output instructions using the same physical register input. The copy to m0
800   // is incorrectly placed before the second instruction.
801   //
802   // TODO: Match source modifiers.
803 
804   Register InterpMov = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
805   const DebugLoc &DL = MI.getDebugLoc();
806   MachineBasicBlock *MBB = MI.getParent();
807 
808   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
809     .addReg(M0Val);
810   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_MOV_F32), InterpMov)
811     .addImm(2)
812     .addImm(MI.getOperand(4).getImm())  // $attr
813     .addImm(MI.getOperand(3).getImm()); // $attrchan
814 
815   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_P1LV_F16), Dst)
816     .addImm(0)                          // $src0_modifiers
817     .addReg(Src0)                       // $src0
818     .addImm(MI.getOperand(4).getImm())  // $attr
819     .addImm(MI.getOperand(3).getImm())  // $attrchan
820     .addImm(0)                          // $src2_modifiers
821     .addReg(InterpMov)                  // $src2 - 2 f16 values selected by high
822     .addImm(MI.getOperand(5).getImm())  // $high
823     .addImm(0)                          // $clamp
824     .addImm(0);                         // $omod
825 
826   MI.eraseFromParent();
827   return true;
828 }
829 
830 // Writelane is special in that it can use SGPR and M0 (which would normally
831 // count as using the constant bus twice - but in this case it is allowed since
832 // the lane selector doesn't count as a use of the constant bus). However, it is
833 // still required to abide by the 1 SGPR rule. Fix this up if we might have
834 // multiple SGPRs.
835 bool AMDGPUInstructionSelector::selectWritelane(MachineInstr &MI) const {
836   // With a constant bus limit of at least 2, there's no issue.
837   if (STI.getConstantBusLimit(AMDGPU::V_WRITELANE_B32) > 1)
838     return selectImpl(MI, *CoverageInfo);
839 
840   MachineBasicBlock *MBB = MI.getParent();
841   const DebugLoc &DL = MI.getDebugLoc();
842   Register VDst = MI.getOperand(0).getReg();
843   Register Val = MI.getOperand(2).getReg();
844   Register LaneSelect = MI.getOperand(3).getReg();
845   Register VDstIn = MI.getOperand(4).getReg();
846 
847   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_WRITELANE_B32), VDst);
848 
849   Optional<ValueAndVReg> ConstSelect =
850       getIConstantVRegValWithLookThrough(LaneSelect, *MRI);
851   if (ConstSelect) {
852     // The selector has to be an inline immediate, so we can use whatever for
853     // the other operands.
854     MIB.addReg(Val);
855     MIB.addImm(ConstSelect->Value.getSExtValue() &
856                maskTrailingOnes<uint64_t>(STI.getWavefrontSizeLog2()));
857   } else {
858     Optional<ValueAndVReg> ConstVal =
859         getIConstantVRegValWithLookThrough(Val, *MRI);
860 
861     // If the value written is an inline immediate, we can get away without a
862     // copy to m0.
863     if (ConstVal && AMDGPU::isInlinableLiteral32(ConstVal->Value.getSExtValue(),
864                                                  STI.hasInv2PiInlineImm())) {
865       MIB.addImm(ConstVal->Value.getSExtValue());
866       MIB.addReg(LaneSelect);
867     } else {
868       MIB.addReg(Val);
869 
870       // If the lane selector was originally in a VGPR and copied with
871       // readfirstlane, there's a hazard to read the same SGPR from the
872       // VALU. Constrain to a different SGPR to help avoid needing a nop later.
873       RBI.constrainGenericRegister(LaneSelect, AMDGPU::SReg_32_XM0RegClass, *MRI);
874 
875       BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
876         .addReg(LaneSelect);
877       MIB.addReg(AMDGPU::M0);
878     }
879   }
880 
881   MIB.addReg(VDstIn);
882 
883   MI.eraseFromParent();
884   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
885 }
886 
887 // We need to handle this here because tablegen doesn't support matching
888 // instructions with multiple outputs.
889 bool AMDGPUInstructionSelector::selectDivScale(MachineInstr &MI) const {
890   Register Dst0 = MI.getOperand(0).getReg();
891   Register Dst1 = MI.getOperand(1).getReg();
892 
893   LLT Ty = MRI->getType(Dst0);
894   unsigned Opc;
895   if (Ty == LLT::scalar(32))
896     Opc = AMDGPU::V_DIV_SCALE_F32_e64;
897   else if (Ty == LLT::scalar(64))
898     Opc = AMDGPU::V_DIV_SCALE_F64_e64;
899   else
900     return false;
901 
902   // TODO: Match source modifiers.
903 
904   const DebugLoc &DL = MI.getDebugLoc();
905   MachineBasicBlock *MBB = MI.getParent();
906 
907   Register Numer = MI.getOperand(3).getReg();
908   Register Denom = MI.getOperand(4).getReg();
909   unsigned ChooseDenom = MI.getOperand(5).getImm();
910 
911   Register Src0 = ChooseDenom != 0 ? Numer : Denom;
912 
913   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0)
914     .addDef(Dst1)
915     .addImm(0)     // $src0_modifiers
916     .addUse(Src0)  // $src0
917     .addImm(0)     // $src1_modifiers
918     .addUse(Denom) // $src1
919     .addImm(0)     // $src2_modifiers
920     .addUse(Numer) // $src2
921     .addImm(0)     // $clamp
922     .addImm(0);    // $omod
923 
924   MI.eraseFromParent();
925   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
926 }
927 
928 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const {
929   unsigned IntrinsicID = I.getIntrinsicID();
930   switch (IntrinsicID) {
931   case Intrinsic::amdgcn_if_break: {
932     MachineBasicBlock *BB = I.getParent();
933 
934     // FIXME: Manually selecting to avoid dealing with the SReg_1 trick
935     // SelectionDAG uses for wave32 vs wave64.
936     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK))
937       .add(I.getOperand(0))
938       .add(I.getOperand(2))
939       .add(I.getOperand(3));
940 
941     Register DstReg = I.getOperand(0).getReg();
942     Register Src0Reg = I.getOperand(2).getReg();
943     Register Src1Reg = I.getOperand(3).getReg();
944 
945     I.eraseFromParent();
946 
947     for (Register Reg : { DstReg, Src0Reg, Src1Reg })
948       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
949 
950     return true;
951   }
952   case Intrinsic::amdgcn_interp_p1_f16:
953     return selectInterpP1F16(I);
954   case Intrinsic::amdgcn_wqm:
955     return constrainCopyLikeIntrin(I, AMDGPU::WQM);
956   case Intrinsic::amdgcn_softwqm:
957     return constrainCopyLikeIntrin(I, AMDGPU::SOFT_WQM);
958   case Intrinsic::amdgcn_strict_wwm:
959   case Intrinsic::amdgcn_wwm:
960     return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WWM);
961   case Intrinsic::amdgcn_strict_wqm:
962     return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WQM);
963   case Intrinsic::amdgcn_writelane:
964     return selectWritelane(I);
965   case Intrinsic::amdgcn_div_scale:
966     return selectDivScale(I);
967   case Intrinsic::amdgcn_icmp:
968     return selectIntrinsicIcmp(I);
969   case Intrinsic::amdgcn_ballot:
970     return selectBallot(I);
971   case Intrinsic::amdgcn_reloc_constant:
972     return selectRelocConstant(I);
973   case Intrinsic::amdgcn_groupstaticsize:
974     return selectGroupStaticSize(I);
975   case Intrinsic::returnaddress:
976     return selectReturnAddress(I);
977   case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16:
978   case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16:
979   case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16:
980   case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16:
981   case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8:
982   case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8:
983     return selectSMFMACIntrin(I);
984   default:
985     return selectImpl(I, *CoverageInfo);
986   }
987 }
988 
989 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) {
990   if (Size != 32 && Size != 64)
991     return -1;
992   switch (P) {
993   default:
994     llvm_unreachable("Unknown condition code!");
995   case CmpInst::ICMP_NE:
996     return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64;
997   case CmpInst::ICMP_EQ:
998     return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64;
999   case CmpInst::ICMP_SGT:
1000     return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64;
1001   case CmpInst::ICMP_SGE:
1002     return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64;
1003   case CmpInst::ICMP_SLT:
1004     return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64;
1005   case CmpInst::ICMP_SLE:
1006     return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64;
1007   case CmpInst::ICMP_UGT:
1008     return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64;
1009   case CmpInst::ICMP_UGE:
1010     return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64;
1011   case CmpInst::ICMP_ULT:
1012     return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64;
1013   case CmpInst::ICMP_ULE:
1014     return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64;
1015   }
1016 }
1017 
1018 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P,
1019                                               unsigned Size) const {
1020   if (Size == 64) {
1021     if (!STI.hasScalarCompareEq64())
1022       return -1;
1023 
1024     switch (P) {
1025     case CmpInst::ICMP_NE:
1026       return AMDGPU::S_CMP_LG_U64;
1027     case CmpInst::ICMP_EQ:
1028       return AMDGPU::S_CMP_EQ_U64;
1029     default:
1030       return -1;
1031     }
1032   }
1033 
1034   if (Size != 32)
1035     return -1;
1036 
1037   switch (P) {
1038   case CmpInst::ICMP_NE:
1039     return AMDGPU::S_CMP_LG_U32;
1040   case CmpInst::ICMP_EQ:
1041     return AMDGPU::S_CMP_EQ_U32;
1042   case CmpInst::ICMP_SGT:
1043     return AMDGPU::S_CMP_GT_I32;
1044   case CmpInst::ICMP_SGE:
1045     return AMDGPU::S_CMP_GE_I32;
1046   case CmpInst::ICMP_SLT:
1047     return AMDGPU::S_CMP_LT_I32;
1048   case CmpInst::ICMP_SLE:
1049     return AMDGPU::S_CMP_LE_I32;
1050   case CmpInst::ICMP_UGT:
1051     return AMDGPU::S_CMP_GT_U32;
1052   case CmpInst::ICMP_UGE:
1053     return AMDGPU::S_CMP_GE_U32;
1054   case CmpInst::ICMP_ULT:
1055     return AMDGPU::S_CMP_LT_U32;
1056   case CmpInst::ICMP_ULE:
1057     return AMDGPU::S_CMP_LE_U32;
1058   default:
1059     llvm_unreachable("Unknown condition code!");
1060   }
1061 }
1062 
1063 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const {
1064   MachineBasicBlock *BB = I.getParent();
1065   const DebugLoc &DL = I.getDebugLoc();
1066 
1067   Register SrcReg = I.getOperand(2).getReg();
1068   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
1069 
1070   auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
1071 
1072   Register CCReg = I.getOperand(0).getReg();
1073   if (!isVCC(CCReg, *MRI)) {
1074     int Opcode = getS_CMPOpcode(Pred, Size);
1075     if (Opcode == -1)
1076       return false;
1077     MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode))
1078             .add(I.getOperand(2))
1079             .add(I.getOperand(3));
1080     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg)
1081       .addReg(AMDGPU::SCC);
1082     bool Ret =
1083         constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) &&
1084         RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI);
1085     I.eraseFromParent();
1086     return Ret;
1087   }
1088 
1089   int Opcode = getV_CMPOpcode(Pred, Size);
1090   if (Opcode == -1)
1091     return false;
1092 
1093   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode),
1094             I.getOperand(0).getReg())
1095             .add(I.getOperand(2))
1096             .add(I.getOperand(3));
1097   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
1098                                *TRI.getBoolRC(), *MRI);
1099   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
1100   I.eraseFromParent();
1101   return Ret;
1102 }
1103 
1104 bool AMDGPUInstructionSelector::selectIntrinsicIcmp(MachineInstr &I) const {
1105   Register Dst = I.getOperand(0).getReg();
1106   if (isVCC(Dst, *MRI))
1107     return false;
1108 
1109   if (MRI->getType(Dst).getSizeInBits() != STI.getWavefrontSize())
1110     return false;
1111 
1112   MachineBasicBlock *BB = I.getParent();
1113   const DebugLoc &DL = I.getDebugLoc();
1114   Register SrcReg = I.getOperand(2).getReg();
1115   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
1116 
1117   auto Pred = static_cast<CmpInst::Predicate>(I.getOperand(4).getImm());
1118   if (!ICmpInst::isIntPredicate(static_cast<ICmpInst::Predicate>(Pred))) {
1119     MachineInstr *ICmp =
1120         BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Dst);
1121 
1122     if (!RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
1123                                       *TRI.getBoolRC(), *MRI))
1124       return false;
1125     I.eraseFromParent();
1126     return true;
1127   }
1128 
1129   int Opcode = getV_CMPOpcode(Pred, Size);
1130   if (Opcode == -1)
1131     return false;
1132 
1133   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), Dst)
1134                            .add(I.getOperand(2))
1135                            .add(I.getOperand(3));
1136   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), *TRI.getBoolRC(),
1137                                *MRI);
1138   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
1139   I.eraseFromParent();
1140   return Ret;
1141 }
1142 
1143 bool AMDGPUInstructionSelector::selectBallot(MachineInstr &I) const {
1144   MachineBasicBlock *BB = I.getParent();
1145   const DebugLoc &DL = I.getDebugLoc();
1146   Register DstReg = I.getOperand(0).getReg();
1147   const unsigned Size = MRI->getType(DstReg).getSizeInBits();
1148   const bool Is64 = Size == 64;
1149 
1150   if (Size != STI.getWavefrontSize())
1151     return false;
1152 
1153   Optional<ValueAndVReg> Arg =
1154       getIConstantVRegValWithLookThrough(I.getOperand(2).getReg(), *MRI);
1155 
1156   if (Arg.hasValue()) {
1157     const int64_t Value = Arg.getValue().Value.getSExtValue();
1158     if (Value == 0) {
1159       unsigned Opcode = Is64 ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32;
1160       BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg).addImm(0);
1161     } else if (Value == -1) { // all ones
1162       Register SrcReg = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO;
1163       BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg);
1164     } else
1165       return false;
1166   } else {
1167     Register SrcReg = I.getOperand(2).getReg();
1168     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg);
1169   }
1170 
1171   I.eraseFromParent();
1172   return true;
1173 }
1174 
1175 bool AMDGPUInstructionSelector::selectRelocConstant(MachineInstr &I) const {
1176   Register DstReg = I.getOperand(0).getReg();
1177   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
1178   const TargetRegisterClass *DstRC = TRI.getRegClassForSizeOnBank(32, *DstBank);
1179   if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
1180     return false;
1181 
1182   const bool IsVALU = DstBank->getID() == AMDGPU::VGPRRegBankID;
1183 
1184   Module *M = MF->getFunction().getParent();
1185   const MDNode *Metadata = I.getOperand(2).getMetadata();
1186   auto SymbolName = cast<MDString>(Metadata->getOperand(0))->getString();
1187   auto RelocSymbol = cast<GlobalVariable>(
1188     M->getOrInsertGlobal(SymbolName, Type::getInt32Ty(M->getContext())));
1189 
1190   MachineBasicBlock *BB = I.getParent();
1191   BuildMI(*BB, &I, I.getDebugLoc(),
1192           TII.get(IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32), DstReg)
1193     .addGlobalAddress(RelocSymbol, 0, SIInstrInfo::MO_ABS32_LO);
1194 
1195   I.eraseFromParent();
1196   return true;
1197 }
1198 
1199 bool AMDGPUInstructionSelector::selectGroupStaticSize(MachineInstr &I) const {
1200   Triple::OSType OS = MF->getTarget().getTargetTriple().getOS();
1201 
1202   Register DstReg = I.getOperand(0).getReg();
1203   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1204   unsigned Mov = DstRB->getID() == AMDGPU::SGPRRegBankID ?
1205     AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
1206 
1207   MachineBasicBlock *MBB = I.getParent();
1208   const DebugLoc &DL = I.getDebugLoc();
1209 
1210   auto MIB = BuildMI(*MBB, &I, DL, TII.get(Mov), DstReg);
1211 
1212   if (OS == Triple::AMDHSA || OS == Triple::AMDPAL) {
1213     const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
1214     MIB.addImm(MFI->getLDSSize());
1215   } else {
1216     Module *M = MF->getFunction().getParent();
1217     const GlobalValue *GV
1218       = Intrinsic::getDeclaration(M, Intrinsic::amdgcn_groupstaticsize);
1219     MIB.addGlobalAddress(GV, 0, SIInstrInfo::MO_ABS32_LO);
1220   }
1221 
1222   I.eraseFromParent();
1223   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1224 }
1225 
1226 bool AMDGPUInstructionSelector::selectReturnAddress(MachineInstr &I) const {
1227   MachineBasicBlock *MBB = I.getParent();
1228   MachineFunction &MF = *MBB->getParent();
1229   const DebugLoc &DL = I.getDebugLoc();
1230 
1231   MachineOperand &Dst = I.getOperand(0);
1232   Register DstReg = Dst.getReg();
1233   unsigned Depth = I.getOperand(2).getImm();
1234 
1235   const TargetRegisterClass *RC
1236     = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
1237   if (!RC->hasSubClassEq(&AMDGPU::SGPR_64RegClass) ||
1238       !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
1239     return false;
1240 
1241   // Check for kernel and shader functions
1242   if (Depth != 0 ||
1243       MF.getInfo<SIMachineFunctionInfo>()->isEntryFunction()) {
1244     BuildMI(*MBB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
1245       .addImm(0);
1246     I.eraseFromParent();
1247     return true;
1248   }
1249 
1250   MachineFrameInfo &MFI = MF.getFrameInfo();
1251   // There is a call to @llvm.returnaddress in this function
1252   MFI.setReturnAddressIsTaken(true);
1253 
1254   // Get the return address reg and mark it as an implicit live-in
1255   Register ReturnAddrReg = TRI.getReturnAddressReg(MF);
1256   Register LiveIn = getFunctionLiveInPhysReg(MF, TII, ReturnAddrReg,
1257                                              AMDGPU::SReg_64RegClass, DL);
1258   BuildMI(*MBB, &I, DL, TII.get(AMDGPU::COPY), DstReg)
1259     .addReg(LiveIn);
1260   I.eraseFromParent();
1261   return true;
1262 }
1263 
1264 bool AMDGPUInstructionSelector::selectEndCfIntrinsic(MachineInstr &MI) const {
1265   // FIXME: Manually selecting to avoid dealing with the SReg_1 trick
1266   // SelectionDAG uses for wave32 vs wave64.
1267   MachineBasicBlock *BB = MI.getParent();
1268   BuildMI(*BB, &MI, MI.getDebugLoc(), TII.get(AMDGPU::SI_END_CF))
1269       .add(MI.getOperand(1));
1270 
1271   Register Reg = MI.getOperand(1).getReg();
1272   MI.eraseFromParent();
1273 
1274   if (!MRI->getRegClassOrNull(Reg))
1275     MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
1276   return true;
1277 }
1278 
1279 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic(
1280   MachineInstr &MI, Intrinsic::ID IntrID) const {
1281   MachineBasicBlock *MBB = MI.getParent();
1282   MachineFunction *MF = MBB->getParent();
1283   const DebugLoc &DL = MI.getDebugLoc();
1284 
1285   unsigned IndexOperand = MI.getOperand(7).getImm();
1286   bool WaveRelease = MI.getOperand(8).getImm() != 0;
1287   bool WaveDone = MI.getOperand(9).getImm() != 0;
1288 
1289   if (WaveDone && !WaveRelease)
1290     report_fatal_error("ds_ordered_count: wave_done requires wave_release");
1291 
1292   unsigned OrderedCountIndex = IndexOperand & 0x3f;
1293   IndexOperand &= ~0x3f;
1294   unsigned CountDw = 0;
1295 
1296   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) {
1297     CountDw = (IndexOperand >> 24) & 0xf;
1298     IndexOperand &= ~(0xf << 24);
1299 
1300     if (CountDw < 1 || CountDw > 4) {
1301       report_fatal_error(
1302         "ds_ordered_count: dword count must be between 1 and 4");
1303     }
1304   }
1305 
1306   if (IndexOperand)
1307     report_fatal_error("ds_ordered_count: bad index operand");
1308 
1309   unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1;
1310   unsigned ShaderType = SIInstrInfo::getDSShaderTypeValue(*MF);
1311 
1312   unsigned Offset0 = OrderedCountIndex << 2;
1313   unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) |
1314                      (Instruction << 4);
1315 
1316   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10)
1317     Offset1 |= (CountDw - 1) << 6;
1318 
1319   unsigned Offset = Offset0 | (Offset1 << 8);
1320 
1321   Register M0Val = MI.getOperand(2).getReg();
1322   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1323     .addReg(M0Val);
1324 
1325   Register DstReg = MI.getOperand(0).getReg();
1326   Register ValReg = MI.getOperand(3).getReg();
1327   MachineInstrBuilder DS =
1328     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg)
1329       .addReg(ValReg)
1330       .addImm(Offset)
1331       .cloneMemRefs(MI);
1332 
1333   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI))
1334     return false;
1335 
1336   bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI);
1337   MI.eraseFromParent();
1338   return Ret;
1339 }
1340 
1341 static unsigned gwsIntrinToOpcode(unsigned IntrID) {
1342   switch (IntrID) {
1343   case Intrinsic::amdgcn_ds_gws_init:
1344     return AMDGPU::DS_GWS_INIT;
1345   case Intrinsic::amdgcn_ds_gws_barrier:
1346     return AMDGPU::DS_GWS_BARRIER;
1347   case Intrinsic::amdgcn_ds_gws_sema_v:
1348     return AMDGPU::DS_GWS_SEMA_V;
1349   case Intrinsic::amdgcn_ds_gws_sema_br:
1350     return AMDGPU::DS_GWS_SEMA_BR;
1351   case Intrinsic::amdgcn_ds_gws_sema_p:
1352     return AMDGPU::DS_GWS_SEMA_P;
1353   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1354     return AMDGPU::DS_GWS_SEMA_RELEASE_ALL;
1355   default:
1356     llvm_unreachable("not a gws intrinsic");
1357   }
1358 }
1359 
1360 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI,
1361                                                      Intrinsic::ID IID) const {
1362   if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all &&
1363       !STI.hasGWSSemaReleaseAll())
1364     return false;
1365 
1366   // intrinsic ID, vsrc, offset
1367   const bool HasVSrc = MI.getNumOperands() == 3;
1368   assert(HasVSrc || MI.getNumOperands() == 2);
1369 
1370   Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg();
1371   const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI);
1372   if (OffsetRB->getID() != AMDGPU::SGPRRegBankID)
1373     return false;
1374 
1375   MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1376   assert(OffsetDef);
1377 
1378   unsigned ImmOffset;
1379 
1380   MachineBasicBlock *MBB = MI.getParent();
1381   const DebugLoc &DL = MI.getDebugLoc();
1382 
1383   MachineInstr *Readfirstlane = nullptr;
1384 
1385   // If we legalized the VGPR input, strip out the readfirstlane to analyze the
1386   // incoming offset, in case there's an add of a constant. We'll have to put it
1387   // back later.
1388   if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) {
1389     Readfirstlane = OffsetDef;
1390     BaseOffset = OffsetDef->getOperand(1).getReg();
1391     OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1392   }
1393 
1394   if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) {
1395     // If we have a constant offset, try to use the 0 in m0 as the base.
1396     // TODO: Look into changing the default m0 initialization value. If the
1397     // default -1 only set the low 16-bits, we could leave it as-is and add 1 to
1398     // the immediate offset.
1399 
1400     ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue();
1401     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1402       .addImm(0);
1403   } else {
1404     std::tie(BaseOffset, ImmOffset) =
1405         AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset);
1406 
1407     if (Readfirstlane) {
1408       // We have the constant offset now, so put the readfirstlane back on the
1409       // variable component.
1410       if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI))
1411         return false;
1412 
1413       Readfirstlane->getOperand(1).setReg(BaseOffset);
1414       BaseOffset = Readfirstlane->getOperand(0).getReg();
1415     } else {
1416       if (!RBI.constrainGenericRegister(BaseOffset,
1417                                         AMDGPU::SReg_32RegClass, *MRI))
1418         return false;
1419     }
1420 
1421     Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1422     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base)
1423       .addReg(BaseOffset)
1424       .addImm(16);
1425 
1426     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1427       .addReg(M0Base);
1428   }
1429 
1430   // The resource id offset is computed as (<isa opaque base> + M0[21:16] +
1431   // offset field) % 64. Some versions of the programming guide omit the m0
1432   // part, or claim it's from offset 0.
1433   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID)));
1434 
1435   if (HasVSrc) {
1436     Register VSrc = MI.getOperand(1).getReg();
1437 
1438     if (STI.needsAlignedVGPRs()) {
1439       // Add implicit aligned super-reg to force alignment on the data operand.
1440       Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1441       BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef);
1442       Register NewVR =
1443           MRI->createVirtualRegister(&AMDGPU::VReg_64_Align2RegClass);
1444       BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), NewVR)
1445           .addReg(VSrc, 0, MI.getOperand(1).getSubReg())
1446           .addImm(AMDGPU::sub0)
1447           .addReg(Undef)
1448           .addImm(AMDGPU::sub1);
1449       MIB.addReg(NewVR, 0, AMDGPU::sub0);
1450       MIB.addReg(NewVR, RegState::Implicit);
1451     } else {
1452       MIB.addReg(VSrc);
1453     }
1454 
1455     if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI))
1456       return false;
1457   }
1458 
1459   MIB.addImm(ImmOffset)
1460      .cloneMemRefs(MI);
1461 
1462   MI.eraseFromParent();
1463   return true;
1464 }
1465 
1466 bool AMDGPUInstructionSelector::selectDSAppendConsume(MachineInstr &MI,
1467                                                       bool IsAppend) const {
1468   Register PtrBase = MI.getOperand(2).getReg();
1469   LLT PtrTy = MRI->getType(PtrBase);
1470   bool IsGDS = PtrTy.getAddressSpace() == AMDGPUAS::REGION_ADDRESS;
1471 
1472   unsigned Offset;
1473   std::tie(PtrBase, Offset) = selectDS1Addr1OffsetImpl(MI.getOperand(2));
1474 
1475   // TODO: Should this try to look through readfirstlane like GWS?
1476   if (!isDSOffsetLegal(PtrBase, Offset)) {
1477     PtrBase = MI.getOperand(2).getReg();
1478     Offset = 0;
1479   }
1480 
1481   MachineBasicBlock *MBB = MI.getParent();
1482   const DebugLoc &DL = MI.getDebugLoc();
1483   const unsigned Opc = IsAppend ? AMDGPU::DS_APPEND : AMDGPU::DS_CONSUME;
1484 
1485   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1486     .addReg(PtrBase);
1487   if (!RBI.constrainGenericRegister(PtrBase, AMDGPU::SReg_32RegClass, *MRI))
1488     return false;
1489 
1490   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg())
1491     .addImm(Offset)
1492     .addImm(IsGDS ? -1 : 0)
1493     .cloneMemRefs(MI);
1494   MI.eraseFromParent();
1495   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1496 }
1497 
1498 bool AMDGPUInstructionSelector::selectSBarrier(MachineInstr &MI) const {
1499   if (TM.getOptLevel() > CodeGenOpt::None) {
1500     unsigned WGSize = STI.getFlatWorkGroupSizes(MF->getFunction()).second;
1501     if (WGSize <= STI.getWavefrontSize()) {
1502       MachineBasicBlock *MBB = MI.getParent();
1503       const DebugLoc &DL = MI.getDebugLoc();
1504       BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::WAVE_BARRIER));
1505       MI.eraseFromParent();
1506       return true;
1507     }
1508   }
1509   return selectImpl(MI, *CoverageInfo);
1510 }
1511 
1512 static bool parseTexFail(uint64_t TexFailCtrl, bool &TFE, bool &LWE,
1513                          bool &IsTexFail) {
1514   if (TexFailCtrl)
1515     IsTexFail = true;
1516 
1517   TFE = (TexFailCtrl & 0x1) ? true : false;
1518   TexFailCtrl &= ~(uint64_t)0x1;
1519   LWE = (TexFailCtrl & 0x2) ? true : false;
1520   TexFailCtrl &= ~(uint64_t)0x2;
1521 
1522   return TexFailCtrl == 0;
1523 }
1524 
1525 bool AMDGPUInstructionSelector::selectImageIntrinsic(
1526   MachineInstr &MI, const AMDGPU::ImageDimIntrinsicInfo *Intr) const {
1527   MachineBasicBlock *MBB = MI.getParent();
1528   const DebugLoc &DL = MI.getDebugLoc();
1529 
1530   const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
1531     AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode);
1532 
1533   const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim);
1534   unsigned IntrOpcode = Intr->BaseOpcode;
1535   const bool IsGFX10Plus = AMDGPU::isGFX10Plus(STI);
1536 
1537   const unsigned ArgOffset = MI.getNumExplicitDefs() + 1;
1538 
1539   Register VDataIn, VDataOut;
1540   LLT VDataTy;
1541   int NumVDataDwords = -1;
1542   bool IsD16 = MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16 ||
1543                MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16;
1544 
1545   bool Unorm;
1546   if (!BaseOpcode->Sampler)
1547     Unorm = true;
1548   else
1549     Unorm = MI.getOperand(ArgOffset + Intr->UnormIndex).getImm() != 0;
1550 
1551   bool TFE;
1552   bool LWE;
1553   bool IsTexFail = false;
1554   if (!parseTexFail(MI.getOperand(ArgOffset + Intr->TexFailCtrlIndex).getImm(),
1555                     TFE, LWE, IsTexFail))
1556     return false;
1557 
1558   const int Flags = MI.getOperand(ArgOffset + Intr->NumArgs).getImm();
1559   const bool IsA16 = (Flags & 1) != 0;
1560   const bool IsG16 = (Flags & 2) != 0;
1561 
1562   // A16 implies 16 bit gradients if subtarget doesn't support G16
1563   if (IsA16 && !STI.hasG16() && !IsG16)
1564     return false;
1565 
1566   unsigned DMask = 0;
1567   unsigned DMaskLanes = 0;
1568 
1569   if (BaseOpcode->Atomic) {
1570     VDataOut = MI.getOperand(0).getReg();
1571     VDataIn = MI.getOperand(2).getReg();
1572     LLT Ty = MRI->getType(VDataIn);
1573 
1574     // Be careful to allow atomic swap on 16-bit element vectors.
1575     const bool Is64Bit = BaseOpcode->AtomicX2 ?
1576       Ty.getSizeInBits() == 128 :
1577       Ty.getSizeInBits() == 64;
1578 
1579     if (BaseOpcode->AtomicX2) {
1580       assert(MI.getOperand(3).getReg() == AMDGPU::NoRegister);
1581 
1582       DMask = Is64Bit ? 0xf : 0x3;
1583       NumVDataDwords = Is64Bit ? 4 : 2;
1584     } else {
1585       DMask = Is64Bit ? 0x3 : 0x1;
1586       NumVDataDwords = Is64Bit ? 2 : 1;
1587     }
1588   } else {
1589     DMask = MI.getOperand(ArgOffset + Intr->DMaskIndex).getImm();
1590     DMaskLanes = BaseOpcode->Gather4 ? 4 : countPopulation(DMask);
1591 
1592     if (BaseOpcode->Store) {
1593       VDataIn = MI.getOperand(1).getReg();
1594       VDataTy = MRI->getType(VDataIn);
1595       NumVDataDwords = (VDataTy.getSizeInBits() + 31) / 32;
1596     } else {
1597       VDataOut = MI.getOperand(0).getReg();
1598       VDataTy = MRI->getType(VDataOut);
1599       NumVDataDwords = DMaskLanes;
1600 
1601       if (IsD16 && !STI.hasUnpackedD16VMem())
1602         NumVDataDwords = (DMaskLanes + 1) / 2;
1603     }
1604   }
1605 
1606   // Set G16 opcode
1607   if (IsG16 && !IsA16) {
1608     const AMDGPU::MIMGG16MappingInfo *G16MappingInfo =
1609         AMDGPU::getMIMGG16MappingInfo(Intr->BaseOpcode);
1610     assert(G16MappingInfo);
1611     IntrOpcode = G16MappingInfo->G16; // set opcode to variant with _g16
1612   }
1613 
1614   // TODO: Check this in verifier.
1615   assert((!IsTexFail || DMaskLanes >= 1) && "should have legalized this");
1616 
1617   unsigned CPol = MI.getOperand(ArgOffset + Intr->CachePolicyIndex).getImm();
1618   if (BaseOpcode->Atomic)
1619     CPol |= AMDGPU::CPol::GLC; // TODO no-return optimization
1620   if (CPol & ~AMDGPU::CPol::ALL)
1621     return false;
1622 
1623   int NumVAddrRegs = 0;
1624   int NumVAddrDwords = 0;
1625   for (unsigned I = Intr->VAddrStart; I < Intr->VAddrEnd; I++) {
1626     // Skip the $noregs and 0s inserted during legalization.
1627     MachineOperand &AddrOp = MI.getOperand(ArgOffset + I);
1628     if (!AddrOp.isReg())
1629       continue; // XXX - Break?
1630 
1631     Register Addr = AddrOp.getReg();
1632     if (!Addr)
1633       break;
1634 
1635     ++NumVAddrRegs;
1636     NumVAddrDwords += (MRI->getType(Addr).getSizeInBits() + 31) / 32;
1637   }
1638 
1639   // The legalizer preprocessed the intrinsic arguments. If we aren't using
1640   // NSA, these should have been packed into a single value in the first
1641   // address register
1642   const bool UseNSA = NumVAddrRegs != 1 && NumVAddrDwords == NumVAddrRegs;
1643   if (UseNSA && !STI.hasFeature(AMDGPU::FeatureNSAEncoding)) {
1644     LLVM_DEBUG(dbgs() << "Trying to use NSA on non-NSA target\n");
1645     return false;
1646   }
1647 
1648   if (IsTexFail)
1649     ++NumVDataDwords;
1650 
1651   int Opcode = -1;
1652   if (IsGFX10Plus) {
1653     Opcode = AMDGPU::getMIMGOpcode(IntrOpcode,
1654                                    UseNSA ? AMDGPU::MIMGEncGfx10NSA
1655                                           : AMDGPU::MIMGEncGfx10Default,
1656                                    NumVDataDwords, NumVAddrDwords);
1657   } else {
1658     if (STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1659       Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8,
1660                                      NumVDataDwords, NumVAddrDwords);
1661     if (Opcode == -1)
1662       Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6,
1663                                      NumVDataDwords, NumVAddrDwords);
1664   }
1665   assert(Opcode != -1);
1666 
1667   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode))
1668     .cloneMemRefs(MI);
1669 
1670   if (VDataOut) {
1671     if (BaseOpcode->AtomicX2) {
1672       const bool Is64 = MRI->getType(VDataOut).getSizeInBits() == 64;
1673 
1674       Register TmpReg = MRI->createVirtualRegister(
1675         Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass);
1676       unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0;
1677 
1678       MIB.addDef(TmpReg);
1679       if (!MRI->use_empty(VDataOut)) {
1680         BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), VDataOut)
1681             .addReg(TmpReg, RegState::Kill, SubReg);
1682       }
1683 
1684     } else {
1685       MIB.addDef(VDataOut); // vdata output
1686     }
1687   }
1688 
1689   if (VDataIn)
1690     MIB.addReg(VDataIn); // vdata input
1691 
1692   for (int I = 0; I != NumVAddrRegs; ++I) {
1693     MachineOperand &SrcOp = MI.getOperand(ArgOffset + Intr->VAddrStart + I);
1694     if (SrcOp.isReg()) {
1695       assert(SrcOp.getReg() != 0);
1696       MIB.addReg(SrcOp.getReg());
1697     }
1698   }
1699 
1700   MIB.addReg(MI.getOperand(ArgOffset + Intr->RsrcIndex).getReg());
1701   if (BaseOpcode->Sampler)
1702     MIB.addReg(MI.getOperand(ArgOffset + Intr->SampIndex).getReg());
1703 
1704   MIB.addImm(DMask); // dmask
1705 
1706   if (IsGFX10Plus)
1707     MIB.addImm(DimInfo->Encoding);
1708   MIB.addImm(Unorm);
1709 
1710   MIB.addImm(CPol);
1711   MIB.addImm(IsA16 &&  // a16 or r128
1712              STI.hasFeature(AMDGPU::FeatureR128A16) ? -1 : 0);
1713   if (IsGFX10Plus)
1714     MIB.addImm(IsA16 ? -1 : 0);
1715 
1716   MIB.addImm(TFE); // tfe
1717   MIB.addImm(LWE); // lwe
1718   if (!IsGFX10Plus)
1719     MIB.addImm(DimInfo->DA ? -1 : 0);
1720   if (BaseOpcode->HasD16)
1721     MIB.addImm(IsD16 ? -1 : 0);
1722 
1723   if (IsTexFail) {
1724     // An image load instruction with TFE/LWE only conditionally writes to its
1725     // result registers. Initialize them to zero so that we always get well
1726     // defined result values.
1727     assert(VDataOut && !VDataIn);
1728     Register Tied = MRI->cloneVirtualRegister(VDataOut);
1729     Register Zero = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1730     BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::V_MOV_B32_e32), Zero)
1731       .addImm(0);
1732     auto Parts = TRI.getRegSplitParts(MRI->getRegClass(Tied), 4);
1733     if (STI.usePRTStrictNull()) {
1734       // With enable-prt-strict-null enabled, initialize all result registers to
1735       // zero.
1736       auto RegSeq =
1737           BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied);
1738       for (auto Sub : Parts)
1739         RegSeq.addReg(Zero).addImm(Sub);
1740     } else {
1741       // With enable-prt-strict-null disabled, only initialize the extra TFE/LWE
1742       // result register.
1743       Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1744       BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef);
1745       auto RegSeq =
1746           BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied);
1747       for (auto Sub : Parts.drop_back(1))
1748         RegSeq.addReg(Undef).addImm(Sub);
1749       RegSeq.addReg(Zero).addImm(Parts.back());
1750     }
1751     MIB.addReg(Tied, RegState::Implicit);
1752     MIB->tieOperands(0, MIB->getNumOperands() - 1);
1753   }
1754 
1755   MI.eraseFromParent();
1756   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1757 }
1758 
1759 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
1760     MachineInstr &I) const {
1761   unsigned IntrinsicID = I.getIntrinsicID();
1762   switch (IntrinsicID) {
1763   case Intrinsic::amdgcn_end_cf:
1764     return selectEndCfIntrinsic(I);
1765   case Intrinsic::amdgcn_ds_ordered_add:
1766   case Intrinsic::amdgcn_ds_ordered_swap:
1767     return selectDSOrderedIntrinsic(I, IntrinsicID);
1768   case Intrinsic::amdgcn_ds_gws_init:
1769   case Intrinsic::amdgcn_ds_gws_barrier:
1770   case Intrinsic::amdgcn_ds_gws_sema_v:
1771   case Intrinsic::amdgcn_ds_gws_sema_br:
1772   case Intrinsic::amdgcn_ds_gws_sema_p:
1773   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1774     return selectDSGWSIntrinsic(I, IntrinsicID);
1775   case Intrinsic::amdgcn_ds_append:
1776     return selectDSAppendConsume(I, true);
1777   case Intrinsic::amdgcn_ds_consume:
1778     return selectDSAppendConsume(I, false);
1779   case Intrinsic::amdgcn_s_barrier:
1780     return selectSBarrier(I);
1781   case Intrinsic::amdgcn_global_atomic_fadd:
1782     return selectGlobalAtomicFadd(I, I.getOperand(2), I.getOperand(3));
1783   case Intrinsic::amdgcn_raw_buffer_load_lds:
1784   case Intrinsic::amdgcn_struct_buffer_load_lds:
1785     return selectBufferLoadLds(I);
1786   default: {
1787     return selectImpl(I, *CoverageInfo);
1788   }
1789   }
1790 }
1791 
1792 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const {
1793   if (selectImpl(I, *CoverageInfo))
1794     return true;
1795 
1796   MachineBasicBlock *BB = I.getParent();
1797   const DebugLoc &DL = I.getDebugLoc();
1798 
1799   Register DstReg = I.getOperand(0).getReg();
1800   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
1801   assert(Size <= 32 || Size == 64);
1802   const MachineOperand &CCOp = I.getOperand(1);
1803   Register CCReg = CCOp.getReg();
1804   if (!isVCC(CCReg, *MRI)) {
1805     unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 :
1806                                          AMDGPU::S_CSELECT_B32;
1807     MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1808             .addReg(CCReg);
1809 
1810     // The generic constrainSelectedInstRegOperands doesn't work for the scc register
1811     // bank, because it does not cover the register class that we used to represent
1812     // for it.  So we need to manually set the register class here.
1813     if (!MRI->getRegClassOrNull(CCReg))
1814         MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI));
1815     MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg)
1816             .add(I.getOperand(2))
1817             .add(I.getOperand(3));
1818 
1819     bool Ret = false;
1820     Ret |= constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1821     Ret |= constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI);
1822     I.eraseFromParent();
1823     return Ret;
1824   }
1825 
1826   // Wide VGPR select should have been split in RegBankSelect.
1827   if (Size > 32)
1828     return false;
1829 
1830   MachineInstr *Select =
1831       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1832               .addImm(0)
1833               .add(I.getOperand(3))
1834               .addImm(0)
1835               .add(I.getOperand(2))
1836               .add(I.getOperand(1));
1837 
1838   bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1839   I.eraseFromParent();
1840   return Ret;
1841 }
1842 
1843 static int sizeToSubRegIndex(unsigned Size) {
1844   switch (Size) {
1845   case 32:
1846     return AMDGPU::sub0;
1847   case 64:
1848     return AMDGPU::sub0_sub1;
1849   case 96:
1850     return AMDGPU::sub0_sub1_sub2;
1851   case 128:
1852     return AMDGPU::sub0_sub1_sub2_sub3;
1853   case 256:
1854     return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1855   default:
1856     if (Size < 32)
1857       return AMDGPU::sub0;
1858     if (Size > 256)
1859       return -1;
1860     return sizeToSubRegIndex(PowerOf2Ceil(Size));
1861   }
1862 }
1863 
1864 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const {
1865   Register DstReg = I.getOperand(0).getReg();
1866   Register SrcReg = I.getOperand(1).getReg();
1867   const LLT DstTy = MRI->getType(DstReg);
1868   const LLT SrcTy = MRI->getType(SrcReg);
1869   const LLT S1 = LLT::scalar(1);
1870 
1871   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1872   const RegisterBank *DstRB;
1873   if (DstTy == S1) {
1874     // This is a special case. We don't treat s1 for legalization artifacts as
1875     // vcc booleans.
1876     DstRB = SrcRB;
1877   } else {
1878     DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1879     if (SrcRB != DstRB)
1880       return false;
1881   }
1882 
1883   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
1884 
1885   unsigned DstSize = DstTy.getSizeInBits();
1886   unsigned SrcSize = SrcTy.getSizeInBits();
1887 
1888   const TargetRegisterClass *SrcRC =
1889       TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB);
1890   const TargetRegisterClass *DstRC =
1891       TRI.getRegClassForSizeOnBank(DstSize, *DstRB);
1892   if (!SrcRC || !DstRC)
1893     return false;
1894 
1895   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
1896       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) {
1897     LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
1898     return false;
1899   }
1900 
1901   if (DstTy == LLT::fixed_vector(2, 16) && SrcTy == LLT::fixed_vector(2, 32)) {
1902     MachineBasicBlock *MBB = I.getParent();
1903     const DebugLoc &DL = I.getDebugLoc();
1904 
1905     Register LoReg = MRI->createVirtualRegister(DstRC);
1906     Register HiReg = MRI->createVirtualRegister(DstRC);
1907     BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), LoReg)
1908       .addReg(SrcReg, 0, AMDGPU::sub0);
1909     BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), HiReg)
1910       .addReg(SrcReg, 0, AMDGPU::sub1);
1911 
1912     if (IsVALU && STI.hasSDWA()) {
1913       // Write the low 16-bits of the high element into the high 16-bits of the
1914       // low element.
1915       MachineInstr *MovSDWA =
1916         BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
1917         .addImm(0)                             // $src0_modifiers
1918         .addReg(HiReg)                         // $src0
1919         .addImm(0)                             // $clamp
1920         .addImm(AMDGPU::SDWA::WORD_1)          // $dst_sel
1921         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
1922         .addImm(AMDGPU::SDWA::WORD_0)          // $src0_sel
1923         .addReg(LoReg, RegState::Implicit);
1924       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
1925     } else {
1926       Register TmpReg0 = MRI->createVirtualRegister(DstRC);
1927       Register TmpReg1 = MRI->createVirtualRegister(DstRC);
1928       Register ImmReg = MRI->createVirtualRegister(DstRC);
1929       if (IsVALU) {
1930         BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0)
1931           .addImm(16)
1932           .addReg(HiReg);
1933       } else {
1934         BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0)
1935           .addReg(HiReg)
1936           .addImm(16);
1937       }
1938 
1939       unsigned MovOpc = IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
1940       unsigned AndOpc = IsVALU ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
1941       unsigned OrOpc = IsVALU ? AMDGPU::V_OR_B32_e64 : AMDGPU::S_OR_B32;
1942 
1943       BuildMI(*MBB, I, DL, TII.get(MovOpc), ImmReg)
1944         .addImm(0xffff);
1945       BuildMI(*MBB, I, DL, TII.get(AndOpc), TmpReg1)
1946         .addReg(LoReg)
1947         .addReg(ImmReg);
1948       BuildMI(*MBB, I, DL, TII.get(OrOpc), DstReg)
1949         .addReg(TmpReg0)
1950         .addReg(TmpReg1);
1951     }
1952 
1953     I.eraseFromParent();
1954     return true;
1955   }
1956 
1957   if (!DstTy.isScalar())
1958     return false;
1959 
1960   if (SrcSize > 32) {
1961     int SubRegIdx = sizeToSubRegIndex(DstSize);
1962     if (SubRegIdx == -1)
1963       return false;
1964 
1965     // Deal with weird cases where the class only partially supports the subreg
1966     // index.
1967     const TargetRegisterClass *SrcWithSubRC
1968       = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx);
1969     if (!SrcWithSubRC)
1970       return false;
1971 
1972     if (SrcWithSubRC != SrcRC) {
1973       if (!RBI.constrainGenericRegister(SrcReg, *SrcWithSubRC, *MRI))
1974         return false;
1975     }
1976 
1977     I.getOperand(1).setSubReg(SubRegIdx);
1978   }
1979 
1980   I.setDesc(TII.get(TargetOpcode::COPY));
1981   return true;
1982 }
1983 
1984 /// \returns true if a bitmask for \p Size bits will be an inline immediate.
1985 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) {
1986   Mask = maskTrailingOnes<unsigned>(Size);
1987   int SignedMask = static_cast<int>(Mask);
1988   return SignedMask >= -16 && SignedMask <= 64;
1989 }
1990 
1991 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1.
1992 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank(
1993   Register Reg, const MachineRegisterInfo &MRI,
1994   const TargetRegisterInfo &TRI) const {
1995   const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
1996   if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>())
1997     return RB;
1998 
1999   // Ignore the type, since we don't use vcc in artifacts.
2000   if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>())
2001     return &RBI.getRegBankFromRegClass(*RC, LLT());
2002   return nullptr;
2003 }
2004 
2005 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const {
2006   bool InReg = I.getOpcode() == AMDGPU::G_SEXT_INREG;
2007   bool Signed = I.getOpcode() == AMDGPU::G_SEXT || InReg;
2008   const DebugLoc &DL = I.getDebugLoc();
2009   MachineBasicBlock &MBB = *I.getParent();
2010   const Register DstReg = I.getOperand(0).getReg();
2011   const Register SrcReg = I.getOperand(1).getReg();
2012 
2013   const LLT DstTy = MRI->getType(DstReg);
2014   const LLT SrcTy = MRI->getType(SrcReg);
2015   const unsigned SrcSize = I.getOpcode() == AMDGPU::G_SEXT_INREG ?
2016     I.getOperand(2).getImm() : SrcTy.getSizeInBits();
2017   const unsigned DstSize = DstTy.getSizeInBits();
2018   if (!DstTy.isScalar())
2019     return false;
2020 
2021   // Artifact casts should never use vcc.
2022   const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI);
2023 
2024   // FIXME: This should probably be illegal and split earlier.
2025   if (I.getOpcode() == AMDGPU::G_ANYEXT) {
2026     if (DstSize <= 32)
2027       return selectCOPY(I);
2028 
2029     const TargetRegisterClass *SrcRC =
2030         TRI.getRegClassForTypeOnBank(SrcTy, *SrcBank);
2031     const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
2032     const TargetRegisterClass *DstRC =
2033         TRI.getRegClassForSizeOnBank(DstSize, *DstBank);
2034 
2035     Register UndefReg = MRI->createVirtualRegister(SrcRC);
2036     BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
2037     BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2038       .addReg(SrcReg)
2039       .addImm(AMDGPU::sub0)
2040       .addReg(UndefReg)
2041       .addImm(AMDGPU::sub1);
2042     I.eraseFromParent();
2043 
2044     return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) &&
2045            RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI);
2046   }
2047 
2048   if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) {
2049     // 64-bit should have been split up in RegBankSelect
2050 
2051     // Try to use an and with a mask if it will save code size.
2052     unsigned Mask;
2053     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
2054       MachineInstr *ExtI =
2055       BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg)
2056         .addImm(Mask)
2057         .addReg(SrcReg);
2058       I.eraseFromParent();
2059       return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
2060     }
2061 
2062     const unsigned BFE = Signed ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64;
2063     MachineInstr *ExtI =
2064       BuildMI(MBB, I, DL, TII.get(BFE), DstReg)
2065       .addReg(SrcReg)
2066       .addImm(0) // Offset
2067       .addImm(SrcSize); // Width
2068     I.eraseFromParent();
2069     return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
2070   }
2071 
2072   if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) {
2073     const TargetRegisterClass &SrcRC = InReg && DstSize > 32 ?
2074       AMDGPU::SReg_64RegClass : AMDGPU::SReg_32RegClass;
2075     if (!RBI.constrainGenericRegister(SrcReg, SrcRC, *MRI))
2076       return false;
2077 
2078     if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) {
2079       const unsigned SextOpc = SrcSize == 8 ?
2080         AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16;
2081       BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg)
2082         .addReg(SrcReg);
2083       I.eraseFromParent();
2084       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
2085     }
2086 
2087     const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64;
2088     const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
2089 
2090     // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width.
2091     if (DstSize > 32 && (SrcSize <= 32 || InReg)) {
2092       // We need a 64-bit register source, but the high bits don't matter.
2093       Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
2094       Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2095       unsigned SubReg = InReg ? AMDGPU::sub0 : 0;
2096 
2097       BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
2098       BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg)
2099         .addReg(SrcReg, 0, SubReg)
2100         .addImm(AMDGPU::sub0)
2101         .addReg(UndefReg)
2102         .addImm(AMDGPU::sub1);
2103 
2104       BuildMI(MBB, I, DL, TII.get(BFE64), DstReg)
2105         .addReg(ExtReg)
2106         .addImm(SrcSize << 16);
2107 
2108       I.eraseFromParent();
2109       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI);
2110     }
2111 
2112     unsigned Mask;
2113     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
2114       BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg)
2115         .addReg(SrcReg)
2116         .addImm(Mask);
2117     } else {
2118       BuildMI(MBB, I, DL, TII.get(BFE32), DstReg)
2119         .addReg(SrcReg)
2120         .addImm(SrcSize << 16);
2121     }
2122 
2123     I.eraseFromParent();
2124     return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
2125   }
2126 
2127   return false;
2128 }
2129 
2130 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
2131   MachineBasicBlock *BB = I.getParent();
2132   MachineOperand &ImmOp = I.getOperand(1);
2133   Register DstReg = I.getOperand(0).getReg();
2134   unsigned Size = MRI->getType(DstReg).getSizeInBits();
2135 
2136   // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
2137   if (ImmOp.isFPImm()) {
2138     const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
2139     ImmOp.ChangeToImmediate(Imm.getZExtValue());
2140   } else if (ImmOp.isCImm()) {
2141     ImmOp.ChangeToImmediate(ImmOp.getCImm()->getSExtValue());
2142   } else {
2143     llvm_unreachable("Not supported by g_constants");
2144   }
2145 
2146   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2147   const bool IsSgpr = DstRB->getID() == AMDGPU::SGPRRegBankID;
2148 
2149   unsigned Opcode;
2150   if (DstRB->getID() == AMDGPU::VCCRegBankID) {
2151     Opcode = STI.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64;
2152   } else {
2153     Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
2154 
2155     // We should never produce s1 values on banks other than VCC. If the user of
2156     // this already constrained the register, we may incorrectly think it's VCC
2157     // if it wasn't originally.
2158     if (Size == 1)
2159       return false;
2160   }
2161 
2162   if (Size != 64) {
2163     I.setDesc(TII.get(Opcode));
2164     I.addImplicitDefUseOperands(*MF);
2165     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
2166   }
2167 
2168   const DebugLoc &DL = I.getDebugLoc();
2169 
2170   APInt Imm(Size, I.getOperand(1).getImm());
2171 
2172   MachineInstr *ResInst;
2173   if (IsSgpr && TII.isInlineConstant(Imm)) {
2174     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
2175       .addImm(I.getOperand(1).getImm());
2176   } else {
2177     const TargetRegisterClass *RC = IsSgpr ?
2178       &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass;
2179     Register LoReg = MRI->createVirtualRegister(RC);
2180     Register HiReg = MRI->createVirtualRegister(RC);
2181 
2182     BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
2183       .addImm(Imm.trunc(32).getZExtValue());
2184 
2185     BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
2186       .addImm(Imm.ashr(32).getZExtValue());
2187 
2188     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2189       .addReg(LoReg)
2190       .addImm(AMDGPU::sub0)
2191       .addReg(HiReg)
2192       .addImm(AMDGPU::sub1);
2193   }
2194 
2195   // We can't call constrainSelectedInstRegOperands here, because it doesn't
2196   // work for target independent opcodes
2197   I.eraseFromParent();
2198   const TargetRegisterClass *DstRC =
2199     TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI);
2200   if (!DstRC)
2201     return true;
2202   return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI);
2203 }
2204 
2205 bool AMDGPUInstructionSelector::selectG_FNEG(MachineInstr &MI) const {
2206   // Only manually handle the f64 SGPR case.
2207   //
2208   // FIXME: This is a workaround for 2.5 different tablegen problems. Because
2209   // the bit ops theoretically have a second result due to the implicit def of
2210   // SCC, the GlobalISelEmitter is overly conservative and rejects it. Fixing
2211   // that is easy by disabling the check. The result works, but uses a
2212   // nonsensical sreg32orlds_and_sreg_1 regclass.
2213   //
2214   // The DAG emitter is more problematic, and incorrectly adds both S_XOR_B32 to
2215   // the variadic REG_SEQUENCE operands.
2216 
2217   Register Dst = MI.getOperand(0).getReg();
2218   const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI);
2219   if (DstRB->getID() != AMDGPU::SGPRRegBankID ||
2220       MRI->getType(Dst) != LLT::scalar(64))
2221     return false;
2222 
2223   Register Src = MI.getOperand(1).getReg();
2224   MachineInstr *Fabs = getOpcodeDef(TargetOpcode::G_FABS, Src, *MRI);
2225   if (Fabs)
2226     Src = Fabs->getOperand(1).getReg();
2227 
2228   if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) ||
2229       !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI))
2230     return false;
2231 
2232   MachineBasicBlock *BB = MI.getParent();
2233   const DebugLoc &DL = MI.getDebugLoc();
2234   Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2235   Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2236   Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2237   Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2238 
2239   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg)
2240     .addReg(Src, 0, AMDGPU::sub0);
2241   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg)
2242     .addReg(Src, 0, AMDGPU::sub1);
2243   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg)
2244     .addImm(0x80000000);
2245 
2246   // Set or toggle sign bit.
2247   unsigned Opc = Fabs ? AMDGPU::S_OR_B32 : AMDGPU::S_XOR_B32;
2248   BuildMI(*BB, &MI, DL, TII.get(Opc), OpReg)
2249     .addReg(HiReg)
2250     .addReg(ConstReg);
2251   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst)
2252     .addReg(LoReg)
2253     .addImm(AMDGPU::sub0)
2254     .addReg(OpReg)
2255     .addImm(AMDGPU::sub1);
2256   MI.eraseFromParent();
2257   return true;
2258 }
2259 
2260 // FIXME: This is a workaround for the same tablegen problems as G_FNEG
2261 bool AMDGPUInstructionSelector::selectG_FABS(MachineInstr &MI) const {
2262   Register Dst = MI.getOperand(0).getReg();
2263   const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI);
2264   if (DstRB->getID() != AMDGPU::SGPRRegBankID ||
2265       MRI->getType(Dst) != LLT::scalar(64))
2266     return false;
2267 
2268   Register Src = MI.getOperand(1).getReg();
2269   MachineBasicBlock *BB = MI.getParent();
2270   const DebugLoc &DL = MI.getDebugLoc();
2271   Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2272   Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2273   Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2274   Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2275 
2276   if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) ||
2277       !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI))
2278     return false;
2279 
2280   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg)
2281     .addReg(Src, 0, AMDGPU::sub0);
2282   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg)
2283     .addReg(Src, 0, AMDGPU::sub1);
2284   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg)
2285     .addImm(0x7fffffff);
2286 
2287   // Clear sign bit.
2288   // TODO: Should this used S_BITSET0_*?
2289   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_AND_B32), OpReg)
2290     .addReg(HiReg)
2291     .addReg(ConstReg);
2292   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst)
2293     .addReg(LoReg)
2294     .addImm(AMDGPU::sub0)
2295     .addReg(OpReg)
2296     .addImm(AMDGPU::sub1);
2297 
2298   MI.eraseFromParent();
2299   return true;
2300 }
2301 
2302 static bool isConstant(const MachineInstr &MI) {
2303   return MI.getOpcode() == TargetOpcode::G_CONSTANT;
2304 }
2305 
2306 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
2307     const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
2308 
2309   const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
2310 
2311   assert(PtrMI);
2312 
2313   if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD)
2314     return;
2315 
2316   GEPInfo GEPInfo(*PtrMI);
2317 
2318   for (unsigned i = 1; i != 3; ++i) {
2319     const MachineOperand &GEPOp = PtrMI->getOperand(i);
2320     const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
2321     assert(OpDef);
2322     if (i == 2 && isConstant(*OpDef)) {
2323       // TODO: Could handle constant base + variable offset, but a combine
2324       // probably should have commuted it.
2325       assert(GEPInfo.Imm == 0);
2326       GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
2327       continue;
2328     }
2329     const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
2330     if (OpBank->getID() == AMDGPU::SGPRRegBankID)
2331       GEPInfo.SgprParts.push_back(GEPOp.getReg());
2332     else
2333       GEPInfo.VgprParts.push_back(GEPOp.getReg());
2334   }
2335 
2336   AddrInfo.push_back(GEPInfo);
2337   getAddrModeInfo(*PtrMI, MRI, AddrInfo);
2338 }
2339 
2340 bool AMDGPUInstructionSelector::isSGPR(Register Reg) const {
2341   return RBI.getRegBank(Reg, *MRI, TRI)->getID() == AMDGPU::SGPRRegBankID;
2342 }
2343 
2344 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
2345   if (!MI.hasOneMemOperand())
2346     return false;
2347 
2348   const MachineMemOperand *MMO = *MI.memoperands_begin();
2349   const Value *Ptr = MMO->getValue();
2350 
2351   // UndefValue means this is a load of a kernel input.  These are uniform.
2352   // Sometimes LDS instructions have constant pointers.
2353   // If Ptr is null, then that means this mem operand contains a
2354   // PseudoSourceValue like GOT.
2355   if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
2356       isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
2357     return true;
2358 
2359   if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
2360     return true;
2361 
2362   const Instruction *I = dyn_cast<Instruction>(Ptr);
2363   return I && I->getMetadata("amdgpu.uniform");
2364 }
2365 
2366 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
2367   for (const GEPInfo &GEPInfo : AddrInfo) {
2368     if (!GEPInfo.VgprParts.empty())
2369       return true;
2370   }
2371   return false;
2372 }
2373 
2374 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const {
2375   const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
2376   unsigned AS = PtrTy.getAddressSpace();
2377   if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) &&
2378       STI.ldsRequiresM0Init()) {
2379     MachineBasicBlock *BB = I.getParent();
2380 
2381     // If DS instructions require M0 initialization, insert it before selecting.
2382     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2383       .addImm(-1);
2384   }
2385 }
2386 
2387 bool AMDGPUInstructionSelector::selectG_LOAD_STORE_ATOMICRMW(
2388   MachineInstr &I) const {
2389   if (I.getOpcode() == TargetOpcode::G_ATOMICRMW_FADD) {
2390     const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
2391     unsigned AS = PtrTy.getAddressSpace();
2392     if (AS == AMDGPUAS::GLOBAL_ADDRESS)
2393       return selectGlobalAtomicFadd(I, I.getOperand(1), I.getOperand(2));
2394   }
2395 
2396   initM0(I);
2397   return selectImpl(I, *CoverageInfo);
2398 }
2399 
2400 static bool isVCmpResult(Register Reg, MachineRegisterInfo &MRI) {
2401   if (Reg.isPhysical())
2402     return false;
2403 
2404   MachineInstr &MI = *MRI.getUniqueVRegDef(Reg);
2405   const unsigned Opcode = MI.getOpcode();
2406 
2407   if (Opcode == AMDGPU::COPY)
2408     return isVCmpResult(MI.getOperand(1).getReg(), MRI);
2409 
2410   if (Opcode == AMDGPU::G_AND || Opcode == AMDGPU::G_OR ||
2411       Opcode == AMDGPU::G_XOR)
2412     return isVCmpResult(MI.getOperand(1).getReg(), MRI) &&
2413            isVCmpResult(MI.getOperand(2).getReg(), MRI);
2414 
2415   if (Opcode == TargetOpcode::G_INTRINSIC)
2416     return MI.getIntrinsicID() == Intrinsic::amdgcn_class;
2417 
2418   return Opcode == AMDGPU::G_ICMP || Opcode == AMDGPU::G_FCMP;
2419 }
2420 
2421 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const {
2422   MachineBasicBlock *BB = I.getParent();
2423   MachineOperand &CondOp = I.getOperand(0);
2424   Register CondReg = CondOp.getReg();
2425   const DebugLoc &DL = I.getDebugLoc();
2426 
2427   unsigned BrOpcode;
2428   Register CondPhysReg;
2429   const TargetRegisterClass *ConstrainRC;
2430 
2431   // In SelectionDAG, we inspect the IR block for uniformity metadata to decide
2432   // whether the branch is uniform when selecting the instruction. In
2433   // GlobalISel, we should push that decision into RegBankSelect. Assume for now
2434   // RegBankSelect knows what it's doing if the branch condition is scc, even
2435   // though it currently does not.
2436   if (!isVCC(CondReg, *MRI)) {
2437     if (MRI->getType(CondReg) != LLT::scalar(32))
2438       return false;
2439 
2440     CondPhysReg = AMDGPU::SCC;
2441     BrOpcode = AMDGPU::S_CBRANCH_SCC1;
2442     ConstrainRC = &AMDGPU::SReg_32RegClass;
2443   } else {
2444     // FIXME: Should scc->vcc copies and with exec?
2445 
2446     // Unless the value of CondReg is a result of a V_CMP* instruction then we
2447     // need to insert an and with exec.
2448     if (!isVCmpResult(CondReg, *MRI)) {
2449       const bool Is64 = STI.isWave64();
2450       const unsigned Opcode = Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
2451       const Register Exec = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO;
2452 
2453       Register TmpReg = MRI->createVirtualRegister(TRI.getBoolRC());
2454       BuildMI(*BB, &I, DL, TII.get(Opcode), TmpReg)
2455           .addReg(CondReg)
2456           .addReg(Exec);
2457       CondReg = TmpReg;
2458     }
2459 
2460     CondPhysReg = TRI.getVCC();
2461     BrOpcode = AMDGPU::S_CBRANCH_VCCNZ;
2462     ConstrainRC = TRI.getBoolRC();
2463   }
2464 
2465   if (!MRI->getRegClassOrNull(CondReg))
2466     MRI->setRegClass(CondReg, ConstrainRC);
2467 
2468   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg)
2469     .addReg(CondReg);
2470   BuildMI(*BB, &I, DL, TII.get(BrOpcode))
2471     .addMBB(I.getOperand(1).getMBB());
2472 
2473   I.eraseFromParent();
2474   return true;
2475 }
2476 
2477 bool AMDGPUInstructionSelector::selectG_GLOBAL_VALUE(
2478   MachineInstr &I) const {
2479   Register DstReg = I.getOperand(0).getReg();
2480   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2481   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
2482   I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32));
2483   if (IsVGPR)
2484     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
2485 
2486   return RBI.constrainGenericRegister(
2487     DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI);
2488 }
2489 
2490 bool AMDGPUInstructionSelector::selectG_PTRMASK(MachineInstr &I) const {
2491   Register DstReg = I.getOperand(0).getReg();
2492   Register SrcReg = I.getOperand(1).getReg();
2493   Register MaskReg = I.getOperand(2).getReg();
2494   LLT Ty = MRI->getType(DstReg);
2495   LLT MaskTy = MRI->getType(MaskReg);
2496   MachineBasicBlock *BB = I.getParent();
2497   const DebugLoc &DL = I.getDebugLoc();
2498 
2499   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2500   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
2501   const RegisterBank *MaskRB = RBI.getRegBank(MaskReg, *MRI, TRI);
2502   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
2503   if (DstRB != SrcRB) // Should only happen for hand written MIR.
2504     return false;
2505 
2506   // Try to avoid emitting a bit operation when we only need to touch half of
2507   // the 64-bit pointer.
2508   APInt MaskOnes = KnownBits->getKnownOnes(MaskReg).zextOrSelf(64);
2509   const APInt MaskHi32 = APInt::getHighBitsSet(64, 32);
2510   const APInt MaskLo32 = APInt::getLowBitsSet(64, 32);
2511 
2512   const bool CanCopyLow32 = (MaskOnes & MaskLo32) == MaskLo32;
2513   const bool CanCopyHi32 = (MaskOnes & MaskHi32) == MaskHi32;
2514 
2515   if (!IsVGPR && Ty.getSizeInBits() == 64 &&
2516       !CanCopyLow32 && !CanCopyHi32) {
2517     auto MIB = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_AND_B64), DstReg)
2518       .addReg(SrcReg)
2519       .addReg(MaskReg);
2520     I.eraseFromParent();
2521     return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
2522   }
2523 
2524   unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
2525   const TargetRegisterClass &RegRC
2526     = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
2527 
2528   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB);
2529   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB);
2530   const TargetRegisterClass *MaskRC =
2531       TRI.getRegClassForTypeOnBank(MaskTy, *MaskRB);
2532 
2533   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
2534       !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
2535       !RBI.constrainGenericRegister(MaskReg, *MaskRC, *MRI))
2536     return false;
2537 
2538   if (Ty.getSizeInBits() == 32) {
2539     assert(MaskTy.getSizeInBits() == 32 &&
2540            "ptrmask should have been narrowed during legalize");
2541 
2542     BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg)
2543       .addReg(SrcReg)
2544       .addReg(MaskReg);
2545     I.eraseFromParent();
2546     return true;
2547   }
2548 
2549   Register HiReg = MRI->createVirtualRegister(&RegRC);
2550   Register LoReg = MRI->createVirtualRegister(&RegRC);
2551 
2552   // Extract the subregisters from the source pointer.
2553   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg)
2554     .addReg(SrcReg, 0, AMDGPU::sub0);
2555   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg)
2556     .addReg(SrcReg, 0, AMDGPU::sub1);
2557 
2558   Register MaskedLo, MaskedHi;
2559 
2560   if (CanCopyLow32) {
2561     // If all the bits in the low half are 1, we only need a copy for it.
2562     MaskedLo = LoReg;
2563   } else {
2564     // Extract the mask subregister and apply the and.
2565     Register MaskLo = MRI->createVirtualRegister(&RegRC);
2566     MaskedLo = MRI->createVirtualRegister(&RegRC);
2567 
2568     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskLo)
2569       .addReg(MaskReg, 0, AMDGPU::sub0);
2570     BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedLo)
2571       .addReg(LoReg)
2572       .addReg(MaskLo);
2573   }
2574 
2575   if (CanCopyHi32) {
2576     // If all the bits in the high half are 1, we only need a copy for it.
2577     MaskedHi = HiReg;
2578   } else {
2579     Register MaskHi = MRI->createVirtualRegister(&RegRC);
2580     MaskedHi = MRI->createVirtualRegister(&RegRC);
2581 
2582     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskHi)
2583       .addReg(MaskReg, 0, AMDGPU::sub1);
2584     BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedHi)
2585       .addReg(HiReg)
2586       .addReg(MaskHi);
2587   }
2588 
2589   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2590     .addReg(MaskedLo)
2591     .addImm(AMDGPU::sub0)
2592     .addReg(MaskedHi)
2593     .addImm(AMDGPU::sub1);
2594   I.eraseFromParent();
2595   return true;
2596 }
2597 
2598 /// Return the register to use for the index value, and the subregister to use
2599 /// for the indirectly accessed register.
2600 static std::pair<Register, unsigned>
2601 computeIndirectRegIndex(MachineRegisterInfo &MRI,
2602                         const SIRegisterInfo &TRI,
2603                         const TargetRegisterClass *SuperRC,
2604                         Register IdxReg,
2605                         unsigned EltSize) {
2606   Register IdxBaseReg;
2607   int Offset;
2608 
2609   std::tie(IdxBaseReg, Offset) = AMDGPU::getBaseWithConstantOffset(MRI, IdxReg);
2610   if (IdxBaseReg == AMDGPU::NoRegister) {
2611     // This will happen if the index is a known constant. This should ordinarily
2612     // be legalized out, but handle it as a register just in case.
2613     assert(Offset == 0);
2614     IdxBaseReg = IdxReg;
2615   }
2616 
2617   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SuperRC, EltSize);
2618 
2619   // Skip out of bounds offsets, or else we would end up using an undefined
2620   // register.
2621   if (static_cast<unsigned>(Offset) >= SubRegs.size())
2622     return std::make_pair(IdxReg, SubRegs[0]);
2623   return std::make_pair(IdxBaseReg, SubRegs[Offset]);
2624 }
2625 
2626 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT(
2627   MachineInstr &MI) const {
2628   Register DstReg = MI.getOperand(0).getReg();
2629   Register SrcReg = MI.getOperand(1).getReg();
2630   Register IdxReg = MI.getOperand(2).getReg();
2631 
2632   LLT DstTy = MRI->getType(DstReg);
2633   LLT SrcTy = MRI->getType(SrcReg);
2634 
2635   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2636   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
2637   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
2638 
2639   // The index must be scalar. If it wasn't RegBankSelect should have moved this
2640   // into a waterfall loop.
2641   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
2642     return false;
2643 
2644   const TargetRegisterClass *SrcRC =
2645       TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB);
2646   const TargetRegisterClass *DstRC =
2647       TRI.getRegClassForTypeOnBank(DstTy, *DstRB);
2648   if (!SrcRC || !DstRC)
2649     return false;
2650   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
2651       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
2652       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
2653     return false;
2654 
2655   MachineBasicBlock *BB = MI.getParent();
2656   const DebugLoc &DL = MI.getDebugLoc();
2657   const bool Is64 = DstTy.getSizeInBits() == 64;
2658 
2659   unsigned SubReg;
2660   std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, SrcRC, IdxReg,
2661                                                      DstTy.getSizeInBits() / 8);
2662 
2663   if (SrcRB->getID() == AMDGPU::SGPRRegBankID) {
2664     if (DstTy.getSizeInBits() != 32 && !Is64)
2665       return false;
2666 
2667     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2668       .addReg(IdxReg);
2669 
2670     unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32;
2671     BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg)
2672       .addReg(SrcReg, 0, SubReg)
2673       .addReg(SrcReg, RegState::Implicit);
2674     MI.eraseFromParent();
2675     return true;
2676   }
2677 
2678   if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32)
2679     return false;
2680 
2681   if (!STI.useVGPRIndexMode()) {
2682     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2683       .addReg(IdxReg);
2684     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg)
2685       .addReg(SrcReg, 0, SubReg)
2686       .addReg(SrcReg, RegState::Implicit);
2687     MI.eraseFromParent();
2688     return true;
2689   }
2690 
2691   const MCInstrDesc &GPRIDXDesc =
2692       TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*SrcRC), true);
2693   BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg)
2694       .addReg(SrcReg)
2695       .addReg(IdxReg)
2696       .addImm(SubReg);
2697 
2698   MI.eraseFromParent();
2699   return true;
2700 }
2701 
2702 // TODO: Fold insert_vector_elt (extract_vector_elt) into movrelsd
2703 bool AMDGPUInstructionSelector::selectG_INSERT_VECTOR_ELT(
2704   MachineInstr &MI) const {
2705   Register DstReg = MI.getOperand(0).getReg();
2706   Register VecReg = MI.getOperand(1).getReg();
2707   Register ValReg = MI.getOperand(2).getReg();
2708   Register IdxReg = MI.getOperand(3).getReg();
2709 
2710   LLT VecTy = MRI->getType(DstReg);
2711   LLT ValTy = MRI->getType(ValReg);
2712   unsigned VecSize = VecTy.getSizeInBits();
2713   unsigned ValSize = ValTy.getSizeInBits();
2714 
2715   const RegisterBank *VecRB = RBI.getRegBank(VecReg, *MRI, TRI);
2716   const RegisterBank *ValRB = RBI.getRegBank(ValReg, *MRI, TRI);
2717   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
2718 
2719   assert(VecTy.getElementType() == ValTy);
2720 
2721   // The index must be scalar. If it wasn't RegBankSelect should have moved this
2722   // into a waterfall loop.
2723   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
2724     return false;
2725 
2726   const TargetRegisterClass *VecRC =
2727       TRI.getRegClassForTypeOnBank(VecTy, *VecRB);
2728   const TargetRegisterClass *ValRC =
2729       TRI.getRegClassForTypeOnBank(ValTy, *ValRB);
2730 
2731   if (!RBI.constrainGenericRegister(VecReg, *VecRC, *MRI) ||
2732       !RBI.constrainGenericRegister(DstReg, *VecRC, *MRI) ||
2733       !RBI.constrainGenericRegister(ValReg, *ValRC, *MRI) ||
2734       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
2735     return false;
2736 
2737   if (VecRB->getID() == AMDGPU::VGPRRegBankID && ValSize != 32)
2738     return false;
2739 
2740   unsigned SubReg;
2741   std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, VecRC, IdxReg,
2742                                                      ValSize / 8);
2743 
2744   const bool IndexMode = VecRB->getID() == AMDGPU::VGPRRegBankID &&
2745                          STI.useVGPRIndexMode();
2746 
2747   MachineBasicBlock *BB = MI.getParent();
2748   const DebugLoc &DL = MI.getDebugLoc();
2749 
2750   if (!IndexMode) {
2751     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2752       .addReg(IdxReg);
2753 
2754     const MCInstrDesc &RegWriteOp = TII.getIndirectRegWriteMovRelPseudo(
2755         VecSize, ValSize, VecRB->getID() == AMDGPU::SGPRRegBankID);
2756     BuildMI(*BB, MI, DL, RegWriteOp, DstReg)
2757         .addReg(VecReg)
2758         .addReg(ValReg)
2759         .addImm(SubReg);
2760     MI.eraseFromParent();
2761     return true;
2762   }
2763 
2764   const MCInstrDesc &GPRIDXDesc =
2765       TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*VecRC), false);
2766   BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg)
2767       .addReg(VecReg)
2768       .addReg(ValReg)
2769       .addReg(IdxReg)
2770       .addImm(SubReg);
2771 
2772   MI.eraseFromParent();
2773   return true;
2774 }
2775 
2776 static bool isZeroOrUndef(int X) {
2777   return X == 0 || X == -1;
2778 }
2779 
2780 static bool isOneOrUndef(int X) {
2781   return X == 1 || X == -1;
2782 }
2783 
2784 static bool isZeroOrOneOrUndef(int X) {
2785   return X == 0 || X == 1 || X == -1;
2786 }
2787 
2788 // Normalize a VOP3P shuffle mask to refer to the low/high half of a single
2789 // 32-bit register.
2790 static Register normalizeVOP3PMask(int NewMask[2], Register Src0, Register Src1,
2791                                    ArrayRef<int> Mask) {
2792   NewMask[0] = Mask[0];
2793   NewMask[1] = Mask[1];
2794   if (isZeroOrOneOrUndef(Mask[0]) && isZeroOrOneOrUndef(Mask[1]))
2795     return Src0;
2796 
2797   assert(NewMask[0] == 2 || NewMask[0] == 3 || NewMask[0] == -1);
2798   assert(NewMask[1] == 2 || NewMask[1] == 3 || NewMask[1] == -1);
2799 
2800   // Shift the mask inputs to be 0/1;
2801   NewMask[0] = NewMask[0] == -1 ? -1 : NewMask[0] - 2;
2802   NewMask[1] = NewMask[1] == -1 ? -1 : NewMask[1] - 2;
2803   return Src1;
2804 }
2805 
2806 // This is only legal with VOP3P instructions as an aid to op_sel matching.
2807 bool AMDGPUInstructionSelector::selectG_SHUFFLE_VECTOR(
2808   MachineInstr &MI) const {
2809   Register DstReg = MI.getOperand(0).getReg();
2810   Register Src0Reg = MI.getOperand(1).getReg();
2811   Register Src1Reg = MI.getOperand(2).getReg();
2812   ArrayRef<int> ShufMask = MI.getOperand(3).getShuffleMask();
2813 
2814   const LLT V2S16 = LLT::fixed_vector(2, 16);
2815   if (MRI->getType(DstReg) != V2S16 || MRI->getType(Src0Reg) != V2S16)
2816     return false;
2817 
2818   if (!AMDGPU::isLegalVOP3PShuffleMask(ShufMask))
2819     return false;
2820 
2821   assert(ShufMask.size() == 2);
2822   assert(STI.hasSDWA() && "no target has VOP3P but not SDWA");
2823 
2824   MachineBasicBlock *MBB = MI.getParent();
2825   const DebugLoc &DL = MI.getDebugLoc();
2826 
2827   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2828   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
2829   const TargetRegisterClass &RC = IsVALU ?
2830     AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
2831 
2832   // Handle the degenerate case which should have folded out.
2833   if (ShufMask[0] == -1 && ShufMask[1] == -1) {
2834     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::IMPLICIT_DEF), DstReg);
2835 
2836     MI.eraseFromParent();
2837     return RBI.constrainGenericRegister(DstReg, RC, *MRI);
2838   }
2839 
2840   // A legal VOP3P mask only reads one of the sources.
2841   int Mask[2];
2842   Register SrcVec = normalizeVOP3PMask(Mask, Src0Reg, Src1Reg, ShufMask);
2843 
2844   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI) ||
2845       !RBI.constrainGenericRegister(SrcVec, RC, *MRI))
2846     return false;
2847 
2848   // TODO: This also should have been folded out
2849   if (isZeroOrUndef(Mask[0]) && isOneOrUndef(Mask[1])) {
2850     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::COPY), DstReg)
2851       .addReg(SrcVec);
2852 
2853     MI.eraseFromParent();
2854     return true;
2855   }
2856 
2857   if (Mask[0] == 1 && Mask[1] == -1) {
2858     if (IsVALU) {
2859       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg)
2860         .addImm(16)
2861         .addReg(SrcVec);
2862     } else {
2863       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg)
2864         .addReg(SrcVec)
2865         .addImm(16);
2866     }
2867   } else if (Mask[0] == -1 && Mask[1] == 0) {
2868     if (IsVALU) {
2869       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), DstReg)
2870         .addImm(16)
2871         .addReg(SrcVec);
2872     } else {
2873       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHL_B32), DstReg)
2874         .addReg(SrcVec)
2875         .addImm(16);
2876     }
2877   } else if (Mask[0] == 0 && Mask[1] == 0) {
2878     if (IsVALU) {
2879       // Write low half of the register into the high half.
2880       MachineInstr *MovSDWA =
2881         BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
2882         .addImm(0)                             // $src0_modifiers
2883         .addReg(SrcVec)                        // $src0
2884         .addImm(0)                             // $clamp
2885         .addImm(AMDGPU::SDWA::WORD_1)          // $dst_sel
2886         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
2887         .addImm(AMDGPU::SDWA::WORD_0)          // $src0_sel
2888         .addReg(SrcVec, RegState::Implicit);
2889       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
2890     } else {
2891       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg)
2892         .addReg(SrcVec)
2893         .addReg(SrcVec);
2894     }
2895   } else if (Mask[0] == 1 && Mask[1] == 1) {
2896     if (IsVALU) {
2897       // Write high half of the register into the low half.
2898       MachineInstr *MovSDWA =
2899         BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
2900         .addImm(0)                             // $src0_modifiers
2901         .addReg(SrcVec)                        // $src0
2902         .addImm(0)                             // $clamp
2903         .addImm(AMDGPU::SDWA::WORD_0)          // $dst_sel
2904         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
2905         .addImm(AMDGPU::SDWA::WORD_1)          // $src0_sel
2906         .addReg(SrcVec, RegState::Implicit);
2907       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
2908     } else {
2909       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HH_B32_B16), DstReg)
2910         .addReg(SrcVec)
2911         .addReg(SrcVec);
2912     }
2913   } else if (Mask[0] == 1 && Mask[1] == 0) {
2914     if (IsVALU) {
2915       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_ALIGNBIT_B32_e64), DstReg)
2916         .addReg(SrcVec)
2917         .addReg(SrcVec)
2918         .addImm(16);
2919     } else {
2920       Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2921       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), TmpReg)
2922         .addReg(SrcVec)
2923         .addImm(16);
2924       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg)
2925         .addReg(TmpReg)
2926         .addReg(SrcVec);
2927     }
2928   } else
2929     llvm_unreachable("all shuffle masks should be handled");
2930 
2931   MI.eraseFromParent();
2932   return true;
2933 }
2934 
2935 bool AMDGPUInstructionSelector::selectAMDGPU_BUFFER_ATOMIC_FADD(
2936   MachineInstr &MI) const {
2937   if (STI.hasGFX90AInsts())
2938     return selectImpl(MI, *CoverageInfo);
2939 
2940   MachineBasicBlock *MBB = MI.getParent();
2941   const DebugLoc &DL = MI.getDebugLoc();
2942 
2943   if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) {
2944     Function &F = MBB->getParent()->getFunction();
2945     DiagnosticInfoUnsupported
2946       NoFpRet(F, "return versions of fp atomics not supported",
2947               MI.getDebugLoc(), DS_Error);
2948     F.getContext().diagnose(NoFpRet);
2949     return false;
2950   }
2951 
2952   // FIXME: This is only needed because tablegen requires number of dst operands
2953   // in match and replace pattern to be the same. Otherwise patterns can be
2954   // exported from SDag path.
2955   MachineOperand &VDataIn = MI.getOperand(1);
2956   MachineOperand &VIndex = MI.getOperand(3);
2957   MachineOperand &VOffset = MI.getOperand(4);
2958   MachineOperand &SOffset = MI.getOperand(5);
2959   int16_t Offset = MI.getOperand(6).getImm();
2960 
2961   bool HasVOffset = !isOperandImmEqual(VOffset, 0, *MRI);
2962   bool HasVIndex = !isOperandImmEqual(VIndex, 0, *MRI);
2963 
2964   unsigned Opcode;
2965   if (HasVOffset) {
2966     Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN
2967                        : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN;
2968   } else {
2969     Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN
2970                        : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET;
2971   }
2972 
2973   if (MRI->getType(VDataIn.getReg()).isVector()) {
2974     switch (Opcode) {
2975     case AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN:
2976       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN;
2977       break;
2978     case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN:
2979       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFEN;
2980       break;
2981     case AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN:
2982       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_IDXEN;
2983       break;
2984     case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET:
2985       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFSET;
2986       break;
2987     }
2988   }
2989 
2990   auto I = BuildMI(*MBB, MI, DL, TII.get(Opcode));
2991   I.add(VDataIn);
2992 
2993   if (Opcode == AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN ||
2994       Opcode == AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN) {
2995     Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class());
2996     BuildMI(*MBB, &*I, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg)
2997       .addReg(VIndex.getReg())
2998       .addImm(AMDGPU::sub0)
2999       .addReg(VOffset.getReg())
3000       .addImm(AMDGPU::sub1);
3001 
3002     I.addReg(IdxReg);
3003   } else if (HasVIndex) {
3004     I.add(VIndex);
3005   } else if (HasVOffset) {
3006     I.add(VOffset);
3007   }
3008 
3009   I.add(MI.getOperand(2)); // rsrc
3010   I.add(SOffset);
3011   I.addImm(Offset);
3012   I.addImm(MI.getOperand(7).getImm()); // cpol
3013   I.cloneMemRefs(MI);
3014 
3015   MI.eraseFromParent();
3016 
3017   return true;
3018 }
3019 
3020 bool AMDGPUInstructionSelector::selectGlobalAtomicFadd(
3021   MachineInstr &MI, MachineOperand &AddrOp, MachineOperand &DataOp) const {
3022 
3023   if (STI.hasGFX90AInsts()) {
3024     // gfx90a adds return versions of the global atomic fadd instructions so no
3025     // special handling is required.
3026     return selectImpl(MI, *CoverageInfo);
3027   }
3028 
3029   MachineBasicBlock *MBB = MI.getParent();
3030   const DebugLoc &DL = MI.getDebugLoc();
3031 
3032   if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) {
3033     Function &F = MBB->getParent()->getFunction();
3034     DiagnosticInfoUnsupported
3035       NoFpRet(F, "return versions of fp atomics not supported",
3036               MI.getDebugLoc(), DS_Error);
3037     F.getContext().diagnose(NoFpRet);
3038     return false;
3039   }
3040 
3041   // FIXME: This is only needed because tablegen requires number of dst operands
3042   // in match and replace pattern to be the same. Otherwise patterns can be
3043   // exported from SDag path.
3044   auto Addr = selectFlatOffsetImpl(AddrOp, SIInstrFlags::FlatGlobal);
3045 
3046   Register Data = DataOp.getReg();
3047   const unsigned Opc = MRI->getType(Data).isVector() ?
3048     AMDGPU::GLOBAL_ATOMIC_PK_ADD_F16 : AMDGPU::GLOBAL_ATOMIC_ADD_F32;
3049   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc))
3050     .addReg(Addr.first)
3051     .addReg(Data)
3052     .addImm(Addr.second)
3053     .addImm(0) // cpol
3054     .cloneMemRefs(MI);
3055 
3056   MI.eraseFromParent();
3057   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
3058 }
3059 
3060 bool AMDGPUInstructionSelector::selectBufferLoadLds(MachineInstr &MI) const {
3061   unsigned Opc;
3062   unsigned Size = MI.getOperand(3).getImm();
3063 
3064   // The struct intrinsic variants add one additional operand over raw.
3065   const bool HasVIndex = MI.getNumOperands() == 9;
3066   Register VIndex;
3067   int OpOffset = 0;
3068   if (HasVIndex) {
3069     VIndex = MI.getOperand(4).getReg();
3070     OpOffset = 1;
3071   }
3072 
3073   Register VOffset = MI.getOperand(4 + OpOffset).getReg();
3074   Optional<ValueAndVReg> MaybeVOffset =
3075       getIConstantVRegValWithLookThrough(VOffset, *MRI);
3076   const bool HasVOffset = !MaybeVOffset || MaybeVOffset->Value.getZExtValue();
3077 
3078   switch (Size) {
3079   default:
3080     return false;
3081   case 1:
3082     Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_UBYTE_LDS_BOTHEN
3083                                  : AMDGPU::BUFFER_LOAD_UBYTE_LDS_IDXEN
3084                     : HasVOffset ? AMDGPU::BUFFER_LOAD_UBYTE_LDS_OFFEN
3085                                  : AMDGPU::BUFFER_LOAD_UBYTE_LDS_OFFSET;
3086     break;
3087   case 2:
3088     Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_USHORT_LDS_BOTHEN
3089                                  : AMDGPU::BUFFER_LOAD_USHORT_LDS_IDXEN
3090                     : HasVOffset ? AMDGPU::BUFFER_LOAD_USHORT_LDS_OFFEN
3091                                  : AMDGPU::BUFFER_LOAD_USHORT_LDS_OFFSET;
3092     break;
3093   case 4:
3094     Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_DWORD_LDS_BOTHEN
3095                                  : AMDGPU::BUFFER_LOAD_DWORD_LDS_IDXEN
3096                     : HasVOffset ? AMDGPU::BUFFER_LOAD_DWORD_LDS_OFFEN
3097                                  : AMDGPU::BUFFER_LOAD_DWORD_LDS_OFFSET;
3098     break;
3099   }
3100 
3101   MachineBasicBlock *MBB = MI.getParent();
3102   const DebugLoc &DL = MI.getDebugLoc();
3103   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
3104     .add(MI.getOperand(2));
3105 
3106   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc));
3107 
3108   if (HasVIndex && HasVOffset) {
3109     Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class());
3110     BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg)
3111       .addReg(VIndex)
3112       .addImm(AMDGPU::sub0)
3113       .addReg(VOffset)
3114       .addImm(AMDGPU::sub1);
3115 
3116     MIB.addReg(IdxReg);
3117   } else if (HasVIndex) {
3118     MIB.addReg(VIndex);
3119   } else if (HasVOffset) {
3120     MIB.addReg(VOffset);
3121   }
3122 
3123   MIB.add(MI.getOperand(1));            // rsrc
3124   MIB.add(MI.getOperand(5 + OpOffset)); // soffset
3125   MIB.add(MI.getOperand(6 + OpOffset)); // imm offset
3126   unsigned Aux = MI.getOperand(7 + OpOffset).getImm();
3127   MIB.addImm(Aux & AMDGPU::CPol::ALL);  // cpol
3128   MIB.addImm((Aux >> 3) & 1);           // swz
3129 
3130   MachineMemOperand *LoadMMO = *MI.memoperands_begin();
3131   MachinePointerInfo LoadPtrI = LoadMMO->getPointerInfo();
3132   LoadPtrI.Offset = MI.getOperand(6 + OpOffset).getImm();
3133   MachinePointerInfo StorePtrI = LoadPtrI;
3134   StorePtrI.V = nullptr;
3135   StorePtrI.AddrSpace = AMDGPUAS::LOCAL_ADDRESS;
3136 
3137   auto F = LoadMMO->getFlags() &
3138            ~(MachineMemOperand::MOStore | MachineMemOperand::MOLoad);
3139   LoadMMO = MF->getMachineMemOperand(LoadPtrI, F | MachineMemOperand::MOLoad,
3140                                      Size, LoadMMO->getBaseAlign());
3141 
3142   MachineMemOperand *StoreMMO =
3143       MF->getMachineMemOperand(StorePtrI, F | MachineMemOperand::MOStore,
3144                                sizeof(int32_t), LoadMMO->getBaseAlign());
3145 
3146   MIB.setMemRefs({LoadMMO, StoreMMO});
3147 
3148   MI.eraseFromParent();
3149   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
3150 }
3151 
3152 bool AMDGPUInstructionSelector::selectBVHIntrinsic(MachineInstr &MI) const{
3153   MI.setDesc(TII.get(MI.getOperand(1).getImm()));
3154   MI.removeOperand(1);
3155   MI.addImplicitDefUseOperands(*MI.getParent()->getParent());
3156   return true;
3157 }
3158 
3159 bool AMDGPUInstructionSelector::selectSMFMACIntrin(MachineInstr &MI) const {
3160   unsigned Opc;
3161   switch (MI.getIntrinsicID()) {
3162   case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16:
3163     Opc = AMDGPU::V_SMFMAC_F32_16X16X32_F16_e64;
3164     break;
3165   case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16:
3166     Opc = AMDGPU::V_SMFMAC_F32_32X32X16_F16_e64;
3167     break;
3168   case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16:
3169     Opc = AMDGPU::V_SMFMAC_F32_16X16X32_BF16_e64;
3170     break;
3171   case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16:
3172     Opc = AMDGPU::V_SMFMAC_F32_32X32X16_BF16_e64;
3173     break;
3174   case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8:
3175     Opc = AMDGPU::V_SMFMAC_I32_16X16X64_I8_e64;
3176     break;
3177   case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8:
3178     Opc = AMDGPU::V_SMFMAC_I32_32X32X32_I8_e64;
3179     break;
3180   default:
3181     llvm_unreachable("unhandled smfmac intrinsic");
3182   }
3183 
3184   auto VDst_In = MI.getOperand(4);
3185 
3186   MI.setDesc(TII.get(Opc));
3187   MI.removeOperand(4); // VDst_In
3188   MI.removeOperand(1); // Intrinsic ID
3189   MI.addOperand(VDst_In); // Readd VDst_In to the end
3190   MI.addImplicitDefUseOperands(*MI.getParent()->getParent());
3191   return true;
3192 }
3193 
3194 bool AMDGPUInstructionSelector::selectWaveAddress(MachineInstr &MI) const {
3195   Register DstReg = MI.getOperand(0).getReg();
3196   Register SrcReg = MI.getOperand(1).getReg();
3197   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
3198   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
3199   MachineBasicBlock *MBB = MI.getParent();
3200   const DebugLoc &DL = MI.getDebugLoc();
3201 
3202   if (IsVALU) {
3203     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg)
3204       .addImm(Subtarget->getWavefrontSizeLog2())
3205       .addReg(SrcReg);
3206   } else {
3207     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg)
3208       .addReg(SrcReg)
3209       .addImm(Subtarget->getWavefrontSizeLog2());
3210   }
3211 
3212   const TargetRegisterClass &RC =
3213       IsVALU ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
3214   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI))
3215     return false;
3216 
3217   MI.eraseFromParent();
3218   return true;
3219 }
3220 
3221 bool AMDGPUInstructionSelector::select(MachineInstr &I) {
3222   if (I.isPHI())
3223     return selectPHI(I);
3224 
3225   if (!I.isPreISelOpcode()) {
3226     if (I.isCopy())
3227       return selectCOPY(I);
3228     return true;
3229   }
3230 
3231   switch (I.getOpcode()) {
3232   case TargetOpcode::G_AND:
3233   case TargetOpcode::G_OR:
3234   case TargetOpcode::G_XOR:
3235     if (selectImpl(I, *CoverageInfo))
3236       return true;
3237     return selectG_AND_OR_XOR(I);
3238   case TargetOpcode::G_ADD:
3239   case TargetOpcode::G_SUB:
3240     if (selectImpl(I, *CoverageInfo))
3241       return true;
3242     return selectG_ADD_SUB(I);
3243   case TargetOpcode::G_UADDO:
3244   case TargetOpcode::G_USUBO:
3245   case TargetOpcode::G_UADDE:
3246   case TargetOpcode::G_USUBE:
3247     return selectG_UADDO_USUBO_UADDE_USUBE(I);
3248   case TargetOpcode::G_INTTOPTR:
3249   case TargetOpcode::G_BITCAST:
3250   case TargetOpcode::G_PTRTOINT:
3251     return selectCOPY(I);
3252   case TargetOpcode::G_CONSTANT:
3253   case TargetOpcode::G_FCONSTANT:
3254     return selectG_CONSTANT(I);
3255   case TargetOpcode::G_FNEG:
3256     if (selectImpl(I, *CoverageInfo))
3257       return true;
3258     return selectG_FNEG(I);
3259   case TargetOpcode::G_FABS:
3260     if (selectImpl(I, *CoverageInfo))
3261       return true;
3262     return selectG_FABS(I);
3263   case TargetOpcode::G_EXTRACT:
3264     return selectG_EXTRACT(I);
3265   case TargetOpcode::G_MERGE_VALUES:
3266   case TargetOpcode::G_BUILD_VECTOR:
3267   case TargetOpcode::G_CONCAT_VECTORS:
3268     return selectG_MERGE_VALUES(I);
3269   case TargetOpcode::G_UNMERGE_VALUES:
3270     return selectG_UNMERGE_VALUES(I);
3271   case TargetOpcode::G_BUILD_VECTOR_TRUNC:
3272     return selectG_BUILD_VECTOR_TRUNC(I);
3273   case TargetOpcode::G_PTR_ADD:
3274     return selectG_PTR_ADD(I);
3275   case TargetOpcode::G_IMPLICIT_DEF:
3276     return selectG_IMPLICIT_DEF(I);
3277   case TargetOpcode::G_FREEZE:
3278     return selectCOPY(I);
3279   case TargetOpcode::G_INSERT:
3280     return selectG_INSERT(I);
3281   case TargetOpcode::G_INTRINSIC:
3282     return selectG_INTRINSIC(I);
3283   case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
3284     return selectG_INTRINSIC_W_SIDE_EFFECTS(I);
3285   case TargetOpcode::G_ICMP:
3286     if (selectG_ICMP(I))
3287       return true;
3288     return selectImpl(I, *CoverageInfo);
3289   case TargetOpcode::G_LOAD:
3290   case TargetOpcode::G_STORE:
3291   case TargetOpcode::G_ATOMIC_CMPXCHG:
3292   case TargetOpcode::G_ATOMICRMW_XCHG:
3293   case TargetOpcode::G_ATOMICRMW_ADD:
3294   case TargetOpcode::G_ATOMICRMW_SUB:
3295   case TargetOpcode::G_ATOMICRMW_AND:
3296   case TargetOpcode::G_ATOMICRMW_OR:
3297   case TargetOpcode::G_ATOMICRMW_XOR:
3298   case TargetOpcode::G_ATOMICRMW_MIN:
3299   case TargetOpcode::G_ATOMICRMW_MAX:
3300   case TargetOpcode::G_ATOMICRMW_UMIN:
3301   case TargetOpcode::G_ATOMICRMW_UMAX:
3302   case TargetOpcode::G_ATOMICRMW_FADD:
3303   case AMDGPU::G_AMDGPU_ATOMIC_INC:
3304   case AMDGPU::G_AMDGPU_ATOMIC_DEC:
3305   case AMDGPU::G_AMDGPU_ATOMIC_FMIN:
3306   case AMDGPU::G_AMDGPU_ATOMIC_FMAX:
3307     return selectG_LOAD_STORE_ATOMICRMW(I);
3308   case TargetOpcode::G_SELECT:
3309     return selectG_SELECT(I);
3310   case TargetOpcode::G_TRUNC:
3311     return selectG_TRUNC(I);
3312   case TargetOpcode::G_SEXT:
3313   case TargetOpcode::G_ZEXT:
3314   case TargetOpcode::G_ANYEXT:
3315   case TargetOpcode::G_SEXT_INREG:
3316     if (selectImpl(I, *CoverageInfo))
3317       return true;
3318     return selectG_SZA_EXT(I);
3319   case TargetOpcode::G_BRCOND:
3320     return selectG_BRCOND(I);
3321   case TargetOpcode::G_GLOBAL_VALUE:
3322     return selectG_GLOBAL_VALUE(I);
3323   case TargetOpcode::G_PTRMASK:
3324     return selectG_PTRMASK(I);
3325   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
3326     return selectG_EXTRACT_VECTOR_ELT(I);
3327   case TargetOpcode::G_INSERT_VECTOR_ELT:
3328     return selectG_INSERT_VECTOR_ELT(I);
3329   case TargetOpcode::G_SHUFFLE_VECTOR:
3330     return selectG_SHUFFLE_VECTOR(I);
3331   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD:
3332   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16:
3333   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE:
3334   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16: {
3335     const AMDGPU::ImageDimIntrinsicInfo *Intr
3336       = AMDGPU::getImageDimIntrinsicInfo(I.getIntrinsicID());
3337     assert(Intr && "not an image intrinsic with image pseudo");
3338     return selectImageIntrinsic(I, Intr);
3339   }
3340   case AMDGPU::G_AMDGPU_INTRIN_BVH_INTERSECT_RAY:
3341     return selectBVHIntrinsic(I);
3342   case AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD:
3343     return selectAMDGPU_BUFFER_ATOMIC_FADD(I);
3344   case AMDGPU::G_SBFX:
3345   case AMDGPU::G_UBFX:
3346     return selectG_SBFX_UBFX(I);
3347   case AMDGPU::G_SI_CALL:
3348     I.setDesc(TII.get(AMDGPU::SI_CALL));
3349     return true;
3350   case AMDGPU::G_AMDGPU_WAVE_ADDRESS:
3351     return selectWaveAddress(I);
3352   default:
3353     return selectImpl(I, *CoverageInfo);
3354   }
3355   return false;
3356 }
3357 
3358 InstructionSelector::ComplexRendererFns
3359 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
3360   return {{
3361       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
3362   }};
3363 
3364 }
3365 
3366 std::pair<Register, unsigned>
3367 AMDGPUInstructionSelector::selectVOP3ModsImpl(MachineOperand &Root,
3368                                               bool AllowAbs) const {
3369   Register Src = Root.getReg();
3370   Register OrigSrc = Src;
3371   unsigned Mods = 0;
3372   MachineInstr *MI = getDefIgnoringCopies(Src, *MRI);
3373 
3374   if (MI && MI->getOpcode() == AMDGPU::G_FNEG) {
3375     Src = MI->getOperand(1).getReg();
3376     Mods |= SISrcMods::NEG;
3377     MI = getDefIgnoringCopies(Src, *MRI);
3378   }
3379 
3380   if (AllowAbs && MI && MI->getOpcode() == AMDGPU::G_FABS) {
3381     Src = MI->getOperand(1).getReg();
3382     Mods |= SISrcMods::ABS;
3383   }
3384 
3385   if (Mods != 0 &&
3386       RBI.getRegBank(Src, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) {
3387     MachineInstr *UseMI = Root.getParent();
3388 
3389     // If we looked through copies to find source modifiers on an SGPR operand,
3390     // we now have an SGPR register source. To avoid potentially violating the
3391     // constant bus restriction, we need to insert a copy to a VGPR.
3392     Register VGPRSrc = MRI->cloneVirtualRegister(OrigSrc);
3393     BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(),
3394             TII.get(AMDGPU::COPY), VGPRSrc)
3395       .addReg(Src);
3396     Src = VGPRSrc;
3397   }
3398 
3399   return std::make_pair(Src, Mods);
3400 }
3401 
3402 ///
3403 /// This will select either an SGPR or VGPR operand and will save us from
3404 /// having to write an extra tablegen pattern.
3405 InstructionSelector::ComplexRendererFns
3406 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
3407   return {{
3408       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
3409   }};
3410 }
3411 
3412 InstructionSelector::ComplexRendererFns
3413 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
3414   Register Src;
3415   unsigned Mods;
3416   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
3417 
3418   return {{
3419       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3420       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
3421       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
3422       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
3423   }};
3424 }
3425 
3426 InstructionSelector::ComplexRendererFns
3427 AMDGPUInstructionSelector::selectVOP3BMods0(MachineOperand &Root) const {
3428   Register Src;
3429   unsigned Mods;
3430   std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false);
3431 
3432   return {{
3433       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3434       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
3435       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
3436       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
3437   }};
3438 }
3439 
3440 InstructionSelector::ComplexRendererFns
3441 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
3442   return {{
3443       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
3444       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
3445       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // omod
3446   }};
3447 }
3448 
3449 InstructionSelector::ComplexRendererFns
3450 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
3451   Register Src;
3452   unsigned Mods;
3453   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
3454 
3455   return {{
3456       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3457       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3458   }};
3459 }
3460 
3461 InstructionSelector::ComplexRendererFns
3462 AMDGPUInstructionSelector::selectVOP3BMods(MachineOperand &Root) const {
3463   Register Src;
3464   unsigned Mods;
3465   std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false);
3466 
3467   return {{
3468       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3469       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods
3470   }};
3471 }
3472 
3473 InstructionSelector::ComplexRendererFns
3474 AMDGPUInstructionSelector::selectVOP3NoMods(MachineOperand &Root) const {
3475   Register Reg = Root.getReg();
3476   const MachineInstr *Def = getDefIgnoringCopies(Reg, *MRI);
3477   if (Def && (Def->getOpcode() == AMDGPU::G_FNEG ||
3478               Def->getOpcode() == AMDGPU::G_FABS))
3479     return {};
3480   return {{
3481       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
3482   }};
3483 }
3484 
3485 std::pair<Register, unsigned>
3486 AMDGPUInstructionSelector::selectVOP3PModsImpl(
3487   Register Src, const MachineRegisterInfo &MRI, bool IsDOT) const {
3488   unsigned Mods = 0;
3489   MachineInstr *MI = MRI.getVRegDef(Src);
3490 
3491   if (MI && MI->getOpcode() == AMDGPU::G_FNEG &&
3492       // It's possible to see an f32 fneg here, but unlikely.
3493       // TODO: Treat f32 fneg as only high bit.
3494       MRI.getType(Src) == LLT::fixed_vector(2, 16)) {
3495     Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI);
3496     Src = MI->getOperand(1).getReg();
3497     MI = MRI.getVRegDef(Src);
3498   }
3499 
3500   // TODO: Match op_sel through g_build_vector_trunc and g_shuffle_vector.
3501   (void)IsDOT; // DOTs do not use OPSEL on gfx940+, check ST.hasDOTOpSelHazard()
3502 
3503   // Packed instructions do not have abs modifiers.
3504   Mods |= SISrcMods::OP_SEL_1;
3505 
3506   return std::make_pair(Src, Mods);
3507 }
3508 
3509 InstructionSelector::ComplexRendererFns
3510 AMDGPUInstructionSelector::selectVOP3PMods(MachineOperand &Root) const {
3511   MachineRegisterInfo &MRI
3512     = Root.getParent()->getParent()->getParent()->getRegInfo();
3513 
3514   Register Src;
3515   unsigned Mods;
3516   std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI);
3517 
3518   return {{
3519       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3520       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3521   }};
3522 }
3523 
3524 InstructionSelector::ComplexRendererFns
3525 AMDGPUInstructionSelector::selectVOP3PModsDOT(MachineOperand &Root) const {
3526   MachineRegisterInfo &MRI
3527     = Root.getParent()->getParent()->getParent()->getRegInfo();
3528 
3529   Register Src;
3530   unsigned Mods;
3531   std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI, true);
3532 
3533   return {{
3534       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3535       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3536   }};
3537 }
3538 
3539 InstructionSelector::ComplexRendererFns
3540 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const {
3541   Register Src;
3542   unsigned Mods;
3543   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
3544   if (!isKnownNeverNaN(Src, *MRI))
3545     return None;
3546 
3547   return {{
3548       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3549       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3550   }};
3551 }
3552 
3553 InstructionSelector::ComplexRendererFns
3554 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const {
3555   // FIXME: Handle op_sel
3556   return {{
3557       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
3558       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods
3559   }};
3560 }
3561 
3562 InstructionSelector::ComplexRendererFns
3563 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
3564   SmallVector<GEPInfo, 4> AddrInfo;
3565   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
3566 
3567   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
3568     return None;
3569 
3570   const GEPInfo &GEPInfo = AddrInfo[0];
3571   Optional<int64_t> EncodedImm =
3572       AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm, false);
3573   if (!EncodedImm)
3574     return None;
3575 
3576   unsigned PtrReg = GEPInfo.SgprParts[0];
3577   return {{
3578     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
3579     [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }
3580   }};
3581 }
3582 
3583 InstructionSelector::ComplexRendererFns
3584 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
3585   SmallVector<GEPInfo, 4> AddrInfo;
3586   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
3587 
3588   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
3589     return None;
3590 
3591   const GEPInfo &GEPInfo = AddrInfo[0];
3592   Register PtrReg = GEPInfo.SgprParts[0];
3593   Optional<int64_t> EncodedImm =
3594       AMDGPU::getSMRDEncodedLiteralOffset32(STI, GEPInfo.Imm);
3595   if (!EncodedImm)
3596     return None;
3597 
3598   return {{
3599     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
3600     [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }
3601   }};
3602 }
3603 
3604 InstructionSelector::ComplexRendererFns
3605 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
3606   MachineInstr *MI = Root.getParent();
3607   MachineBasicBlock *MBB = MI->getParent();
3608 
3609   SmallVector<GEPInfo, 4> AddrInfo;
3610   getAddrModeInfo(*MI, *MRI, AddrInfo);
3611 
3612   // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
3613   // then we can select all ptr + 32-bit offsets not just immediate offsets.
3614   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
3615     return None;
3616 
3617   const GEPInfo &GEPInfo = AddrInfo[0];
3618   // SGPR offset is unsigned.
3619   if (!GEPInfo.Imm || GEPInfo.Imm < 0 || !isUInt<32>(GEPInfo.Imm))
3620     return None;
3621 
3622   // If we make it this far we have a load with an 32-bit immediate offset.
3623   // It is OK to select this using a sgpr offset, because we have already
3624   // failed trying to select this load into one of the _IMM variants since
3625   // the _IMM Patterns are considered before the _SGPR patterns.
3626   Register PtrReg = GEPInfo.SgprParts[0];
3627   Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
3628   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
3629           .addImm(GEPInfo.Imm);
3630   return {{
3631     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
3632     [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
3633   }};
3634 }
3635 
3636 std::pair<Register, int>
3637 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root,
3638                                                 uint64_t FlatVariant) const {
3639   MachineInstr *MI = Root.getParent();
3640 
3641   auto Default = std::make_pair(Root.getReg(), 0);
3642 
3643   if (!STI.hasFlatInstOffsets())
3644     return Default;
3645 
3646   Register PtrBase;
3647   int64_t ConstOffset;
3648   std::tie(PtrBase, ConstOffset) =
3649       getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
3650   if (ConstOffset == 0)
3651     return Default;
3652 
3653   unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace();
3654   if (!TII.isLegalFLATOffset(ConstOffset, AddrSpace, FlatVariant))
3655     return Default;
3656 
3657   return std::make_pair(PtrBase, ConstOffset);
3658 }
3659 
3660 InstructionSelector::ComplexRendererFns
3661 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const {
3662   auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FLAT);
3663 
3664   return {{
3665       [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); },
3666       [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); },
3667     }};
3668 }
3669 
3670 InstructionSelector::ComplexRendererFns
3671 AMDGPUInstructionSelector::selectGlobalOffset(MachineOperand &Root) const {
3672   auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatGlobal);
3673 
3674   return {{
3675       [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); },
3676       [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); },
3677   }};
3678 }
3679 
3680 InstructionSelector::ComplexRendererFns
3681 AMDGPUInstructionSelector::selectScratchOffset(MachineOperand &Root) const {
3682   auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatScratch);
3683 
3684   return {{
3685       [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); },
3686       [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); },
3687     }};
3688 }
3689 
3690 /// Match a zero extend from a 32-bit value to 64-bits.
3691 static Register matchZeroExtendFromS32(MachineRegisterInfo &MRI, Register Reg) {
3692   Register ZExtSrc;
3693   if (mi_match(Reg, MRI, m_GZExt(m_Reg(ZExtSrc))))
3694     return MRI.getType(ZExtSrc) == LLT::scalar(32) ? ZExtSrc : Register();
3695 
3696   // Match legalized form %zext = G_MERGE_VALUES (s32 %x), (s32 0)
3697   const MachineInstr *Def = getDefIgnoringCopies(Reg, MRI);
3698   if (Def->getOpcode() != AMDGPU::G_MERGE_VALUES)
3699     return false;
3700 
3701   if (mi_match(Def->getOperand(2).getReg(), MRI, m_ZeroInt())) {
3702     return Def->getOperand(1).getReg();
3703   }
3704 
3705   return Register();
3706 }
3707 
3708 // Match (64-bit SGPR base) + (zext vgpr offset) + sext(imm offset)
3709 InstructionSelector::ComplexRendererFns
3710 AMDGPUInstructionSelector::selectGlobalSAddr(MachineOperand &Root) const {
3711   Register Addr = Root.getReg();
3712   Register PtrBase;
3713   int64_t ConstOffset;
3714   int64_t ImmOffset = 0;
3715 
3716   // Match the immediate offset first, which canonically is moved as low as
3717   // possible.
3718   std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI);
3719 
3720   if (ConstOffset != 0) {
3721     if (TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::GLOBAL_ADDRESS,
3722                               SIInstrFlags::FlatGlobal)) {
3723       Addr = PtrBase;
3724       ImmOffset = ConstOffset;
3725     } else {
3726       auto PtrBaseDef = getDefSrcRegIgnoringCopies(PtrBase, *MRI);
3727       if (isSGPR(PtrBaseDef->Reg)) {
3728         if (ConstOffset > 0) {
3729           // Offset is too large.
3730           //
3731           // saddr + large_offset -> saddr +
3732           //                         (voffset = large_offset & ~MaxOffset) +
3733           //                         (large_offset & MaxOffset);
3734           int64_t SplitImmOffset, RemainderOffset;
3735           std::tie(SplitImmOffset, RemainderOffset) = TII.splitFlatOffset(
3736               ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, SIInstrFlags::FlatGlobal);
3737 
3738           if (isUInt<32>(RemainderOffset)) {
3739             MachineInstr *MI = Root.getParent();
3740             MachineBasicBlock *MBB = MI->getParent();
3741             Register HighBits =
3742                 MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3743 
3744             BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
3745                     HighBits)
3746                 .addImm(RemainderOffset);
3747 
3748             return {{
3749                 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrBase); }, // saddr
3750                 [=](MachineInstrBuilder &MIB) {
3751                   MIB.addReg(HighBits);
3752                 }, // voffset
3753                 [=](MachineInstrBuilder &MIB) { MIB.addImm(SplitImmOffset); },
3754             }};
3755           }
3756         }
3757 
3758         // We are adding a 64 bit SGPR and a constant. If constant bus limit
3759         // is 1 we would need to perform 1 or 2 extra moves for each half of
3760         // the constant and it is better to do a scalar add and then issue a
3761         // single VALU instruction to materialize zero. Otherwise it is less
3762         // instructions to perform VALU adds with immediates or inline literals.
3763         unsigned NumLiterals =
3764             !TII.isInlineConstant(APInt(32, ConstOffset & 0xffffffff)) +
3765             !TII.isInlineConstant(APInt(32, ConstOffset >> 32));
3766         if (STI.getConstantBusLimit(AMDGPU::V_ADD_U32_e64) > NumLiterals)
3767           return None;
3768       }
3769     }
3770   }
3771 
3772   // Match the variable offset.
3773   auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI);
3774   if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) {
3775     // Look through the SGPR->VGPR copy.
3776     Register SAddr =
3777         getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI);
3778 
3779     if (SAddr && isSGPR(SAddr)) {
3780       Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg();
3781 
3782       // It's possible voffset is an SGPR here, but the copy to VGPR will be
3783       // inserted later.
3784       if (Register VOffset = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) {
3785         return {{[=](MachineInstrBuilder &MIB) { // saddr
3786                    MIB.addReg(SAddr);
3787                  },
3788                  [=](MachineInstrBuilder &MIB) { // voffset
3789                    MIB.addReg(VOffset);
3790                  },
3791                  [=](MachineInstrBuilder &MIB) { // offset
3792                    MIB.addImm(ImmOffset);
3793                  }}};
3794       }
3795     }
3796   }
3797 
3798   // FIXME: We should probably have folded COPY (G_IMPLICIT_DEF) earlier, and
3799   // drop this.
3800   if (AddrDef->MI->getOpcode() == AMDGPU::G_IMPLICIT_DEF ||
3801       AddrDef->MI->getOpcode() == AMDGPU::G_CONSTANT || !isSGPR(AddrDef->Reg))
3802     return None;
3803 
3804   // It's cheaper to materialize a single 32-bit zero for vaddr than the two
3805   // moves required to copy a 64-bit SGPR to VGPR.
3806   MachineInstr *MI = Root.getParent();
3807   MachineBasicBlock *MBB = MI->getParent();
3808   Register VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3809 
3810   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), VOffset)
3811       .addImm(0);
3812 
3813   return {{
3814       [=](MachineInstrBuilder &MIB) { MIB.addReg(AddrDef->Reg); }, // saddr
3815       [=](MachineInstrBuilder &MIB) { MIB.addReg(VOffset); },      // voffset
3816       [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); }     // offset
3817   }};
3818 }
3819 
3820 InstructionSelector::ComplexRendererFns
3821 AMDGPUInstructionSelector::selectScratchSAddr(MachineOperand &Root) const {
3822   Register Addr = Root.getReg();
3823   Register PtrBase;
3824   int64_t ConstOffset;
3825   int64_t ImmOffset = 0;
3826 
3827   // Match the immediate offset first, which canonically is moved as low as
3828   // possible.
3829   std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI);
3830 
3831   if (ConstOffset != 0 &&
3832       TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS,
3833                             SIInstrFlags::FlatScratch)) {
3834     Addr = PtrBase;
3835     ImmOffset = ConstOffset;
3836   }
3837 
3838   auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI);
3839   if (AddrDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) {
3840     int FI = AddrDef->MI->getOperand(1).getIndex();
3841     return {{
3842         [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr
3843         [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
3844     }};
3845   }
3846 
3847   Register SAddr = AddrDef->Reg;
3848 
3849   if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) {
3850     Register LHS = AddrDef->MI->getOperand(1).getReg();
3851     Register RHS = AddrDef->MI->getOperand(2).getReg();
3852     auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI);
3853     auto RHSDef = getDefSrcRegIgnoringCopies(RHS, *MRI);
3854 
3855     if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX &&
3856         isSGPR(RHSDef->Reg)) {
3857       int FI = LHSDef->MI->getOperand(1).getIndex();
3858       MachineInstr &I = *Root.getParent();
3859       MachineBasicBlock *BB = I.getParent();
3860       const DebugLoc &DL = I.getDebugLoc();
3861       SAddr = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
3862 
3863       BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_I32), SAddr)
3864           .addFrameIndex(FI)
3865           .addReg(RHSDef->Reg);
3866     }
3867   }
3868 
3869   if (!isSGPR(SAddr))
3870     return None;
3871 
3872   return {{
3873       [=](MachineInstrBuilder &MIB) { MIB.addReg(SAddr); }, // saddr
3874       [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
3875   }};
3876 }
3877 
3878 InstructionSelector::ComplexRendererFns
3879 AMDGPUInstructionSelector::selectScratchSVAddr(MachineOperand &Root) const {
3880   Register Addr = Root.getReg();
3881   Register PtrBase;
3882   int64_t ConstOffset;
3883   int64_t ImmOffset = 0;
3884 
3885   // Match the immediate offset first, which canonically is moved as low as
3886   // possible.
3887   std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI);
3888 
3889   if (ConstOffset != 0 &&
3890       TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, true)) {
3891     Addr = PtrBase;
3892     ImmOffset = ConstOffset;
3893   }
3894 
3895   auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI);
3896   if (AddrDef->MI->getOpcode() != AMDGPU::G_PTR_ADD)
3897     return None;
3898 
3899   Register RHS = AddrDef->MI->getOperand(2).getReg();
3900   if (RBI.getRegBank(RHS, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID)
3901     return None;
3902 
3903   Register LHS = AddrDef->MI->getOperand(1).getReg();
3904   auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI);
3905 
3906   if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) {
3907     int FI = LHSDef->MI->getOperand(1).getIndex();
3908     return {{
3909         [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr
3910         [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr
3911         [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
3912     }};
3913   }
3914 
3915   if (!isSGPR(LHS))
3916     return None;
3917 
3918   return {{
3919       [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr
3920       [=](MachineInstrBuilder &MIB) { MIB.addReg(LHS); }, // saddr
3921       [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
3922   }};
3923 }
3924 
3925 InstructionSelector::ComplexRendererFns
3926 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const {
3927   MachineInstr *MI = Root.getParent();
3928   MachineBasicBlock *MBB = MI->getParent();
3929   MachineFunction *MF = MBB->getParent();
3930   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
3931 
3932   int64_t Offset = 0;
3933   if (mi_match(Root.getReg(), *MRI, m_ICst(Offset)) &&
3934       Offset != TM.getNullPointerValue(AMDGPUAS::PRIVATE_ADDRESS)) {
3935     Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3936 
3937     // TODO: Should this be inside the render function? The iterator seems to
3938     // move.
3939     BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
3940             HighBits)
3941       .addImm(Offset & ~4095);
3942 
3943     return {{[=](MachineInstrBuilder &MIB) { // rsrc
3944                MIB.addReg(Info->getScratchRSrcReg());
3945              },
3946              [=](MachineInstrBuilder &MIB) { // vaddr
3947                MIB.addReg(HighBits);
3948              },
3949              [=](MachineInstrBuilder &MIB) { // soffset
3950                // Use constant zero for soffset and rely on eliminateFrameIndex
3951                // to choose the appropriate frame register if need be.
3952                MIB.addImm(0);
3953              },
3954              [=](MachineInstrBuilder &MIB) { // offset
3955                MIB.addImm(Offset & 4095);
3956              }}};
3957   }
3958 
3959   assert(Offset == 0 || Offset == -1);
3960 
3961   // Try to fold a frame index directly into the MUBUF vaddr field, and any
3962   // offsets.
3963   Optional<int> FI;
3964   Register VAddr = Root.getReg();
3965   if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) {
3966     Register PtrBase;
3967     int64_t ConstOffset;
3968     std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(VAddr, *MRI);
3969     if (ConstOffset != 0) {
3970       if (SIInstrInfo::isLegalMUBUFImmOffset(ConstOffset) &&
3971           (!STI.privateMemoryResourceIsRangeChecked() ||
3972            KnownBits->signBitIsZero(PtrBase))) {
3973         const MachineInstr *PtrBaseDef = MRI->getVRegDef(PtrBase);
3974         if (PtrBaseDef->getOpcode() == AMDGPU::G_FRAME_INDEX)
3975           FI = PtrBaseDef->getOperand(1).getIndex();
3976         else
3977           VAddr = PtrBase;
3978         Offset = ConstOffset;
3979       }
3980     } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) {
3981       FI = RootDef->getOperand(1).getIndex();
3982     }
3983   }
3984 
3985   return {{[=](MachineInstrBuilder &MIB) { // rsrc
3986              MIB.addReg(Info->getScratchRSrcReg());
3987            },
3988            [=](MachineInstrBuilder &MIB) { // vaddr
3989              if (FI.hasValue())
3990                MIB.addFrameIndex(FI.getValue());
3991              else
3992                MIB.addReg(VAddr);
3993            },
3994            [=](MachineInstrBuilder &MIB) { // soffset
3995              // Use constant zero for soffset and rely on eliminateFrameIndex
3996              // to choose the appropriate frame register if need be.
3997              MIB.addImm(0);
3998            },
3999            [=](MachineInstrBuilder &MIB) { // offset
4000              MIB.addImm(Offset);
4001            }}};
4002 }
4003 
4004 bool AMDGPUInstructionSelector::isDSOffsetLegal(Register Base,
4005                                                 int64_t Offset) const {
4006   if (!isUInt<16>(Offset))
4007     return false;
4008 
4009   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
4010     return true;
4011 
4012   // On Southern Islands instruction with a negative base value and an offset
4013   // don't seem to work.
4014   return KnownBits->signBitIsZero(Base);
4015 }
4016 
4017 bool AMDGPUInstructionSelector::isDSOffset2Legal(Register Base, int64_t Offset0,
4018                                                  int64_t Offset1,
4019                                                  unsigned Size) const {
4020   if (Offset0 % Size != 0 || Offset1 % Size != 0)
4021     return false;
4022   if (!isUInt<8>(Offset0 / Size) || !isUInt<8>(Offset1 / Size))
4023     return false;
4024 
4025   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
4026     return true;
4027 
4028   // On Southern Islands instruction with a negative base value and an offset
4029   // don't seem to work.
4030   return KnownBits->signBitIsZero(Base);
4031 }
4032 
4033 bool AMDGPUInstructionSelector::isUnneededShiftMask(const MachineInstr &MI,
4034                                                     unsigned ShAmtBits) const {
4035   assert(MI.getOpcode() == TargetOpcode::G_AND);
4036 
4037   Optional<APInt> RHS = getIConstantVRegVal(MI.getOperand(2).getReg(), *MRI);
4038   if (!RHS)
4039     return false;
4040 
4041   if (RHS->countTrailingOnes() >= ShAmtBits)
4042     return true;
4043 
4044   const APInt &LHSKnownZeros =
4045       KnownBits->getKnownZeroes(MI.getOperand(1).getReg());
4046   return (LHSKnownZeros | *RHS).countTrailingOnes() >= ShAmtBits;
4047 }
4048 
4049 // Return the wave level SGPR base address if this is a wave address.
4050 static Register getWaveAddress(const MachineInstr *Def) {
4051   return Def->getOpcode() == AMDGPU::G_AMDGPU_WAVE_ADDRESS
4052              ? Def->getOperand(1).getReg()
4053              : Register();
4054 }
4055 
4056 InstructionSelector::ComplexRendererFns
4057 AMDGPUInstructionSelector::selectMUBUFScratchOffset(
4058     MachineOperand &Root) const {
4059   Register Reg = Root.getReg();
4060   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
4061 
4062   const MachineInstr *Def = MRI->getVRegDef(Reg);
4063   if (Register WaveBase = getWaveAddress(Def)) {
4064     return {{
4065         [=](MachineInstrBuilder &MIB) { // rsrc
4066           MIB.addReg(Info->getScratchRSrcReg());
4067         },
4068         [=](MachineInstrBuilder &MIB) { // soffset
4069           MIB.addReg(WaveBase);
4070         },
4071         [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // offset
4072     }};
4073   }
4074 
4075   int64_t Offset = 0;
4076 
4077   // FIXME: Copy check is a hack
4078   Register BasePtr;
4079   if (mi_match(Reg, *MRI, m_GPtrAdd(m_Reg(BasePtr), m_Copy(m_ICst(Offset))))) {
4080     if (!SIInstrInfo::isLegalMUBUFImmOffset(Offset))
4081       return {};
4082     const MachineInstr *BasePtrDef = MRI->getVRegDef(BasePtr);
4083     Register WaveBase = getWaveAddress(BasePtrDef);
4084     if (!WaveBase)
4085       return {};
4086 
4087     return {{
4088         [=](MachineInstrBuilder &MIB) { // rsrc
4089           MIB.addReg(Info->getScratchRSrcReg());
4090         },
4091         [=](MachineInstrBuilder &MIB) { // soffset
4092           MIB.addReg(WaveBase);
4093         },
4094         [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset
4095     }};
4096   }
4097 
4098   if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) ||
4099       !SIInstrInfo::isLegalMUBUFImmOffset(Offset))
4100     return {};
4101 
4102   return {{
4103       [=](MachineInstrBuilder &MIB) { // rsrc
4104         MIB.addReg(Info->getScratchRSrcReg());
4105       },
4106       [=](MachineInstrBuilder &MIB) { // soffset
4107         MIB.addImm(0);
4108       },
4109       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset
4110   }};
4111 }
4112 
4113 std::pair<Register, unsigned>
4114 AMDGPUInstructionSelector::selectDS1Addr1OffsetImpl(MachineOperand &Root) const {
4115   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
4116   if (!RootDef)
4117     return std::make_pair(Root.getReg(), 0);
4118 
4119   int64_t ConstAddr = 0;
4120 
4121   Register PtrBase;
4122   int64_t Offset;
4123   std::tie(PtrBase, Offset) =
4124     getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
4125 
4126   if (Offset) {
4127     if (isDSOffsetLegal(PtrBase, Offset)) {
4128       // (add n0, c0)
4129       return std::make_pair(PtrBase, Offset);
4130     }
4131   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
4132     // TODO
4133 
4134 
4135   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
4136     // TODO
4137 
4138   }
4139 
4140   return std::make_pair(Root.getReg(), 0);
4141 }
4142 
4143 InstructionSelector::ComplexRendererFns
4144 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const {
4145   Register Reg;
4146   unsigned Offset;
4147   std::tie(Reg, Offset) = selectDS1Addr1OffsetImpl(Root);
4148   return {{
4149       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
4150       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }
4151     }};
4152 }
4153 
4154 InstructionSelector::ComplexRendererFns
4155 AMDGPUInstructionSelector::selectDS64Bit4ByteAligned(MachineOperand &Root) const {
4156   return selectDSReadWrite2(Root, 4);
4157 }
4158 
4159 InstructionSelector::ComplexRendererFns
4160 AMDGPUInstructionSelector::selectDS128Bit8ByteAligned(MachineOperand &Root) const {
4161   return selectDSReadWrite2(Root, 8);
4162 }
4163 
4164 InstructionSelector::ComplexRendererFns
4165 AMDGPUInstructionSelector::selectDSReadWrite2(MachineOperand &Root,
4166                                               unsigned Size) const {
4167   Register Reg;
4168   unsigned Offset;
4169   std::tie(Reg, Offset) = selectDSReadWrite2Impl(Root, Size);
4170   return {{
4171       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
4172       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); },
4173       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset+1); }
4174     }};
4175 }
4176 
4177 std::pair<Register, unsigned>
4178 AMDGPUInstructionSelector::selectDSReadWrite2Impl(MachineOperand &Root,
4179                                                   unsigned Size) const {
4180   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
4181   if (!RootDef)
4182     return std::make_pair(Root.getReg(), 0);
4183 
4184   int64_t ConstAddr = 0;
4185 
4186   Register PtrBase;
4187   int64_t Offset;
4188   std::tie(PtrBase, Offset) =
4189     getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
4190 
4191   if (Offset) {
4192     int64_t OffsetValue0 = Offset;
4193     int64_t OffsetValue1 = Offset + Size;
4194     if (isDSOffset2Legal(PtrBase, OffsetValue0, OffsetValue1, Size)) {
4195       // (add n0, c0)
4196       return std::make_pair(PtrBase, OffsetValue0 / Size);
4197     }
4198   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
4199     // TODO
4200 
4201   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
4202     // TODO
4203 
4204   }
4205 
4206   return std::make_pair(Root.getReg(), 0);
4207 }
4208 
4209 /// If \p Root is a G_PTR_ADD with a G_CONSTANT on the right hand side, return
4210 /// the base value with the constant offset. There may be intervening copies
4211 /// between \p Root and the identified constant. Returns \p Root, 0 if this does
4212 /// not match the pattern.
4213 std::pair<Register, int64_t>
4214 AMDGPUInstructionSelector::getPtrBaseWithConstantOffset(
4215   Register Root, const MachineRegisterInfo &MRI) const {
4216   MachineInstr *RootI = getDefIgnoringCopies(Root, MRI);
4217   if (RootI->getOpcode() != TargetOpcode::G_PTR_ADD)
4218     return {Root, 0};
4219 
4220   MachineOperand &RHS = RootI->getOperand(2);
4221   Optional<ValueAndVReg> MaybeOffset =
4222       getIConstantVRegValWithLookThrough(RHS.getReg(), MRI);
4223   if (!MaybeOffset)
4224     return {Root, 0};
4225   return {RootI->getOperand(1).getReg(), MaybeOffset->Value.getSExtValue()};
4226 }
4227 
4228 static void addZeroImm(MachineInstrBuilder &MIB) {
4229   MIB.addImm(0);
4230 }
4231 
4232 /// Return a resource descriptor for use with an arbitrary 64-bit pointer. If \p
4233 /// BasePtr is not valid, a null base pointer will be used.
4234 static Register buildRSRC(MachineIRBuilder &B, MachineRegisterInfo &MRI,
4235                           uint32_t FormatLo, uint32_t FormatHi,
4236                           Register BasePtr) {
4237   Register RSrc2 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
4238   Register RSrc3 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
4239   Register RSrcHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
4240   Register RSrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass);
4241 
4242   B.buildInstr(AMDGPU::S_MOV_B32)
4243     .addDef(RSrc2)
4244     .addImm(FormatLo);
4245   B.buildInstr(AMDGPU::S_MOV_B32)
4246     .addDef(RSrc3)
4247     .addImm(FormatHi);
4248 
4249   // Build the half of the subregister with the constants before building the
4250   // full 128-bit register. If we are building multiple resource descriptors,
4251   // this will allow CSEing of the 2-component register.
4252   B.buildInstr(AMDGPU::REG_SEQUENCE)
4253     .addDef(RSrcHi)
4254     .addReg(RSrc2)
4255     .addImm(AMDGPU::sub0)
4256     .addReg(RSrc3)
4257     .addImm(AMDGPU::sub1);
4258 
4259   Register RSrcLo = BasePtr;
4260   if (!BasePtr) {
4261     RSrcLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
4262     B.buildInstr(AMDGPU::S_MOV_B64)
4263       .addDef(RSrcLo)
4264       .addImm(0);
4265   }
4266 
4267   B.buildInstr(AMDGPU::REG_SEQUENCE)
4268     .addDef(RSrc)
4269     .addReg(RSrcLo)
4270     .addImm(AMDGPU::sub0_sub1)
4271     .addReg(RSrcHi)
4272     .addImm(AMDGPU::sub2_sub3);
4273 
4274   return RSrc;
4275 }
4276 
4277 static Register buildAddr64RSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI,
4278                                 const SIInstrInfo &TII, Register BasePtr) {
4279   uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat();
4280 
4281   // FIXME: Why are half the "default" bits ignored based on the addressing
4282   // mode?
4283   return buildRSRC(B, MRI, 0, Hi_32(DefaultFormat), BasePtr);
4284 }
4285 
4286 static Register buildOffsetSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI,
4287                                const SIInstrInfo &TII, Register BasePtr) {
4288   uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat();
4289 
4290   // FIXME: Why are half the "default" bits ignored based on the addressing
4291   // mode?
4292   return buildRSRC(B, MRI, -1, Hi_32(DefaultFormat), BasePtr);
4293 }
4294 
4295 AMDGPUInstructionSelector::MUBUFAddressData
4296 AMDGPUInstructionSelector::parseMUBUFAddress(Register Src) const {
4297   MUBUFAddressData Data;
4298   Data.N0 = Src;
4299 
4300   Register PtrBase;
4301   int64_t Offset;
4302 
4303   std::tie(PtrBase, Offset) = getPtrBaseWithConstantOffset(Src, *MRI);
4304   if (isUInt<32>(Offset)) {
4305     Data.N0 = PtrBase;
4306     Data.Offset = Offset;
4307   }
4308 
4309   if (MachineInstr *InputAdd
4310       = getOpcodeDef(TargetOpcode::G_PTR_ADD, Data.N0, *MRI)) {
4311     Data.N2 = InputAdd->getOperand(1).getReg();
4312     Data.N3 = InputAdd->getOperand(2).getReg();
4313 
4314     // FIXME: Need to fix extra SGPR->VGPRcopies inserted
4315     // FIXME: Don't know this was defined by operand 0
4316     //
4317     // TODO: Remove this when we have copy folding optimizations after
4318     // RegBankSelect.
4319     Data.N2 = getDefIgnoringCopies(Data.N2, *MRI)->getOperand(0).getReg();
4320     Data.N3 = getDefIgnoringCopies(Data.N3, *MRI)->getOperand(0).getReg();
4321   }
4322 
4323   return Data;
4324 }
4325 
4326 /// Return if the addr64 mubuf mode should be used for the given address.
4327 bool AMDGPUInstructionSelector::shouldUseAddr64(MUBUFAddressData Addr) const {
4328   // (ptr_add N2, N3) -> addr64, or
4329   // (ptr_add (ptr_add N2, N3), C1) -> addr64
4330   if (Addr.N2)
4331     return true;
4332 
4333   const RegisterBank *N0Bank = RBI.getRegBank(Addr.N0, *MRI, TRI);
4334   return N0Bank->getID() == AMDGPU::VGPRRegBankID;
4335 }
4336 
4337 /// Split an immediate offset \p ImmOffset depending on whether it fits in the
4338 /// immediate field. Modifies \p ImmOffset and sets \p SOffset to the variable
4339 /// component.
4340 void AMDGPUInstructionSelector::splitIllegalMUBUFOffset(
4341   MachineIRBuilder &B, Register &SOffset, int64_t &ImmOffset) const {
4342   if (SIInstrInfo::isLegalMUBUFImmOffset(ImmOffset))
4343     return;
4344 
4345   // Illegal offset, store it in soffset.
4346   SOffset = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
4347   B.buildInstr(AMDGPU::S_MOV_B32)
4348     .addDef(SOffset)
4349     .addImm(ImmOffset);
4350   ImmOffset = 0;
4351 }
4352 
4353 bool AMDGPUInstructionSelector::selectMUBUFAddr64Impl(
4354   MachineOperand &Root, Register &VAddr, Register &RSrcReg,
4355   Register &SOffset, int64_t &Offset) const {
4356   // FIXME: Predicates should stop this from reaching here.
4357   // addr64 bit was removed for volcanic islands.
4358   if (!STI.hasAddr64() || STI.useFlatForGlobal())
4359     return false;
4360 
4361   MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg());
4362   if (!shouldUseAddr64(AddrData))
4363     return false;
4364 
4365   Register N0 = AddrData.N0;
4366   Register N2 = AddrData.N2;
4367   Register N3 = AddrData.N3;
4368   Offset = AddrData.Offset;
4369 
4370   // Base pointer for the SRD.
4371   Register SRDPtr;
4372 
4373   if (N2) {
4374     if (RBI.getRegBank(N2, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
4375       assert(N3);
4376       if (RBI.getRegBank(N3, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
4377         // Both N2 and N3 are divergent. Use N0 (the result of the add) as the
4378         // addr64, and construct the default resource from a 0 address.
4379         VAddr = N0;
4380       } else {
4381         SRDPtr = N3;
4382         VAddr = N2;
4383       }
4384     } else {
4385       // N2 is not divergent.
4386       SRDPtr = N2;
4387       VAddr = N3;
4388     }
4389   } else if (RBI.getRegBank(N0, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
4390     // Use the default null pointer in the resource
4391     VAddr = N0;
4392   } else {
4393     // N0 -> offset, or
4394     // (N0 + C1) -> offset
4395     SRDPtr = N0;
4396   }
4397 
4398   MachineIRBuilder B(*Root.getParent());
4399   RSrcReg = buildAddr64RSrc(B, *MRI, TII, SRDPtr);
4400   splitIllegalMUBUFOffset(B, SOffset, Offset);
4401   return true;
4402 }
4403 
4404 bool AMDGPUInstructionSelector::selectMUBUFOffsetImpl(
4405   MachineOperand &Root, Register &RSrcReg, Register &SOffset,
4406   int64_t &Offset) const {
4407 
4408   // FIXME: Pattern should not reach here.
4409   if (STI.useFlatForGlobal())
4410     return false;
4411 
4412   MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg());
4413   if (shouldUseAddr64(AddrData))
4414     return false;
4415 
4416   // N0 -> offset, or
4417   // (N0 + C1) -> offset
4418   Register SRDPtr = AddrData.N0;
4419   Offset = AddrData.Offset;
4420 
4421   // TODO: Look through extensions for 32-bit soffset.
4422   MachineIRBuilder B(*Root.getParent());
4423 
4424   RSrcReg = buildOffsetSrc(B, *MRI, TII, SRDPtr);
4425   splitIllegalMUBUFOffset(B, SOffset, Offset);
4426   return true;
4427 }
4428 
4429 InstructionSelector::ComplexRendererFns
4430 AMDGPUInstructionSelector::selectMUBUFAddr64(MachineOperand &Root) const {
4431   Register VAddr;
4432   Register RSrcReg;
4433   Register SOffset;
4434   int64_t Offset = 0;
4435 
4436   if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset))
4437     return {};
4438 
4439   // FIXME: Use defaulted operands for trailing 0s and remove from the complex
4440   // pattern.
4441   return {{
4442       [=](MachineInstrBuilder &MIB) {  // rsrc
4443         MIB.addReg(RSrcReg);
4444       },
4445       [=](MachineInstrBuilder &MIB) { // vaddr
4446         MIB.addReg(VAddr);
4447       },
4448       [=](MachineInstrBuilder &MIB) { // soffset
4449         if (SOffset)
4450           MIB.addReg(SOffset);
4451         else
4452           MIB.addImm(0);
4453       },
4454       [=](MachineInstrBuilder &MIB) { // offset
4455         MIB.addImm(Offset);
4456       },
4457       addZeroImm, //  cpol
4458       addZeroImm, //  tfe
4459       addZeroImm  //  swz
4460     }};
4461 }
4462 
4463 InstructionSelector::ComplexRendererFns
4464 AMDGPUInstructionSelector::selectMUBUFOffset(MachineOperand &Root) const {
4465   Register RSrcReg;
4466   Register SOffset;
4467   int64_t Offset = 0;
4468 
4469   if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset))
4470     return {};
4471 
4472   return {{
4473       [=](MachineInstrBuilder &MIB) {  // rsrc
4474         MIB.addReg(RSrcReg);
4475       },
4476       [=](MachineInstrBuilder &MIB) { // soffset
4477         if (SOffset)
4478           MIB.addReg(SOffset);
4479         else
4480           MIB.addImm(0);
4481       },
4482       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset
4483       addZeroImm, //  cpol
4484       addZeroImm, //  tfe
4485       addZeroImm, //  swz
4486     }};
4487 }
4488 
4489 InstructionSelector::ComplexRendererFns
4490 AMDGPUInstructionSelector::selectMUBUFAddr64Atomic(MachineOperand &Root) const {
4491   Register VAddr;
4492   Register RSrcReg;
4493   Register SOffset;
4494   int64_t Offset = 0;
4495 
4496   if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset))
4497     return {};
4498 
4499   // FIXME: Use defaulted operands for trailing 0s and remove from the complex
4500   // pattern.
4501   return {{
4502       [=](MachineInstrBuilder &MIB) {  // rsrc
4503         MIB.addReg(RSrcReg);
4504       },
4505       [=](MachineInstrBuilder &MIB) { // vaddr
4506         MIB.addReg(VAddr);
4507       },
4508       [=](MachineInstrBuilder &MIB) { // soffset
4509         if (SOffset)
4510           MIB.addReg(SOffset);
4511         else
4512           MIB.addImm(0);
4513       },
4514       [=](MachineInstrBuilder &MIB) { // offset
4515         MIB.addImm(Offset);
4516       },
4517       [=](MachineInstrBuilder &MIB) {
4518         MIB.addImm(AMDGPU::CPol::GLC); // cpol
4519       }
4520     }};
4521 }
4522 
4523 InstructionSelector::ComplexRendererFns
4524 AMDGPUInstructionSelector::selectMUBUFOffsetAtomic(MachineOperand &Root) const {
4525   Register RSrcReg;
4526   Register SOffset;
4527   int64_t Offset = 0;
4528 
4529   if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset))
4530     return {};
4531 
4532   return {{
4533       [=](MachineInstrBuilder &MIB) {  // rsrc
4534         MIB.addReg(RSrcReg);
4535       },
4536       [=](MachineInstrBuilder &MIB) { // soffset
4537         if (SOffset)
4538           MIB.addReg(SOffset);
4539         else
4540           MIB.addImm(0);
4541       },
4542       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset
4543       [=](MachineInstrBuilder &MIB) { MIB.addImm(AMDGPU::CPol::GLC); } // cpol
4544     }};
4545 }
4546 
4547 /// Get an immediate that must be 32-bits, and treated as zero extended.
4548 static Optional<uint64_t> getConstantZext32Val(Register Reg,
4549                                                const MachineRegisterInfo &MRI) {
4550   // getIConstantVRegVal sexts any values, so see if that matters.
4551   Optional<int64_t> OffsetVal = getIConstantVRegSExtVal(Reg, MRI);
4552   if (!OffsetVal || !isInt<32>(*OffsetVal))
4553     return None;
4554   return Lo_32(*OffsetVal);
4555 }
4556 
4557 InstructionSelector::ComplexRendererFns
4558 AMDGPUInstructionSelector::selectSMRDBufferImm(MachineOperand &Root) const {
4559   Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI);
4560   if (!OffsetVal)
4561     return {};
4562 
4563   Optional<int64_t> EncodedImm =
4564       AMDGPU::getSMRDEncodedOffset(STI, *OffsetVal, true);
4565   if (!EncodedImm)
4566     return {};
4567 
4568   return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }  }};
4569 }
4570 
4571 InstructionSelector::ComplexRendererFns
4572 AMDGPUInstructionSelector::selectSMRDBufferImm32(MachineOperand &Root) const {
4573   assert(STI.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS);
4574 
4575   Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI);
4576   if (!OffsetVal)
4577     return {};
4578 
4579   Optional<int64_t> EncodedImm
4580     = AMDGPU::getSMRDEncodedLiteralOffset32(STI, *OffsetVal);
4581   if (!EncodedImm)
4582     return {};
4583 
4584   return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }  }};
4585 }
4586 
4587 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB,
4588                                                  const MachineInstr &MI,
4589                                                  int OpIdx) const {
4590   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
4591          "Expected G_CONSTANT");
4592   MIB.addImm(MI.getOperand(1).getCImm()->getSExtValue());
4593 }
4594 
4595 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB,
4596                                                 const MachineInstr &MI,
4597                                                 int OpIdx) const {
4598   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
4599          "Expected G_CONSTANT");
4600   MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue());
4601 }
4602 
4603 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB,
4604                                                  const MachineInstr &MI,
4605                                                  int OpIdx) const {
4606   assert(OpIdx == -1);
4607 
4608   const MachineOperand &Op = MI.getOperand(1);
4609   if (MI.getOpcode() == TargetOpcode::G_FCONSTANT)
4610     MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue());
4611   else {
4612     assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT");
4613     MIB.addImm(Op.getCImm()->getSExtValue());
4614   }
4615 }
4616 
4617 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB,
4618                                                 const MachineInstr &MI,
4619                                                 int OpIdx) const {
4620   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
4621          "Expected G_CONSTANT");
4622   MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation());
4623 }
4624 
4625 /// This only really exists to satisfy DAG type checking machinery, so is a
4626 /// no-op here.
4627 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB,
4628                                                 const MachineInstr &MI,
4629                                                 int OpIdx) const {
4630   MIB.addImm(MI.getOperand(OpIdx).getImm());
4631 }
4632 
4633 void AMDGPUInstructionSelector::renderExtractCPol(MachineInstrBuilder &MIB,
4634                                                   const MachineInstr &MI,
4635                                                   int OpIdx) const {
4636   assert(OpIdx >= 0 && "expected to match an immediate operand");
4637   MIB.addImm(MI.getOperand(OpIdx).getImm() & AMDGPU::CPol::ALL);
4638 }
4639 
4640 void AMDGPUInstructionSelector::renderExtractSWZ(MachineInstrBuilder &MIB,
4641                                                  const MachineInstr &MI,
4642                                                  int OpIdx) const {
4643   assert(OpIdx >= 0 && "expected to match an immediate operand");
4644   MIB.addImm((MI.getOperand(OpIdx).getImm() >> 3) & 1);
4645 }
4646 
4647 void AMDGPUInstructionSelector::renderSetGLC(MachineInstrBuilder &MIB,
4648                                              const MachineInstr &MI,
4649                                              int OpIdx) const {
4650   assert(OpIdx >= 0 && "expected to match an immediate operand");
4651   MIB.addImm(MI.getOperand(OpIdx).getImm() | AMDGPU::CPol::GLC);
4652 }
4653 
4654 void AMDGPUInstructionSelector::renderFrameIndex(MachineInstrBuilder &MIB,
4655                                                  const MachineInstr &MI,
4656                                                  int OpIdx) const {
4657   MIB.addFrameIndex((MI.getOperand(1).getIndex()));
4658 }
4659 
4660 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const {
4661   return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm());
4662 }
4663 
4664 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const {
4665   return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm());
4666 }
4667 
4668 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const {
4669   return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm());
4670 }
4671 
4672 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const {
4673   return TII.isInlineConstant(Imm);
4674 }
4675