1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 /// \file
9 /// This file implements the targeting of the InstructionSelector class for
10 /// AMDGPU.
11 /// \todo This should be generated by TableGen.
12 //===----------------------------------------------------------------------===//
13 
14 #include "AMDGPUInstructionSelector.h"
15 #include "AMDGPUInstrInfo.h"
16 #include "AMDGPUGlobalISelUtils.h"
17 #include "AMDGPURegisterBankInfo.h"
18 #include "AMDGPUSubtarget.h"
19 #include "AMDGPUTargetMachine.h"
20 #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
21 #include "SIMachineFunctionInfo.h"
22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
23 #include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
24 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
26 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
27 #include "llvm/CodeGen/GlobalISel/Utils.h"
28 #include "llvm/CodeGen/MachineBasicBlock.h"
29 #include "llvm/CodeGen/MachineFunction.h"
30 #include "llvm/CodeGen/MachineInstr.h"
31 #include "llvm/CodeGen/MachineInstrBuilder.h"
32 #include "llvm/CodeGen/MachineRegisterInfo.h"
33 #include "llvm/IR/Type.h"
34 #include "llvm/Support/Debug.h"
35 #include "llvm/Support/raw_ostream.h"
36 
37 #define DEBUG_TYPE "amdgpu-isel"
38 
39 using namespace llvm;
40 using namespace MIPatternMatch;
41 
42 #define GET_GLOBALISEL_IMPL
43 #define AMDGPUSubtarget GCNSubtarget
44 #include "AMDGPUGenGlobalISel.inc"
45 #undef GET_GLOBALISEL_IMPL
46 #undef AMDGPUSubtarget
47 
48 AMDGPUInstructionSelector::AMDGPUInstructionSelector(
49     const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
50     const AMDGPUTargetMachine &TM)
51     : InstructionSelector(), TII(*STI.getInstrInfo()),
52       TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
53       STI(STI),
54       EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
55 #define GET_GLOBALISEL_PREDICATES_INIT
56 #include "AMDGPUGenGlobalISel.inc"
57 #undef GET_GLOBALISEL_PREDICATES_INIT
58 #define GET_GLOBALISEL_TEMPORARIES_INIT
59 #include "AMDGPUGenGlobalISel.inc"
60 #undef GET_GLOBALISEL_TEMPORARIES_INIT
61 {
62 }
63 
64 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
65 
66 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits &KB,
67                                         CodeGenCoverage &CoverageInfo) {
68   MRI = &MF.getRegInfo();
69   InstructionSelector::setupMF(MF, KB, CoverageInfo);
70 }
71 
72 bool AMDGPUInstructionSelector::isVCC(Register Reg,
73                                       const MachineRegisterInfo &MRI) const {
74   if (Register::isPhysicalRegister(Reg))
75     return Reg == TRI.getVCC();
76 
77   auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
78   const TargetRegisterClass *RC =
79       RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
80   if (RC) {
81     const LLT Ty = MRI.getType(Reg);
82     return RC->hasSuperClassEq(TRI.getBoolRC()) &&
83            Ty.isValid() && Ty.getSizeInBits() == 1;
84   }
85 
86   const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
87   return RB->getID() == AMDGPU::VCCRegBankID;
88 }
89 
90 bool AMDGPUInstructionSelector::constrainCopyLikeIntrin(MachineInstr &MI,
91                                                         unsigned NewOpc) const {
92   MI.setDesc(TII.get(NewOpc));
93   MI.RemoveOperand(1); // Remove intrinsic ID.
94   MI.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
95 
96   MachineOperand &Dst = MI.getOperand(0);
97   MachineOperand &Src = MI.getOperand(1);
98 
99   // TODO: This should be legalized to s32 if needed
100   if (MRI->getType(Dst.getReg()) == LLT::scalar(1))
101     return false;
102 
103   const TargetRegisterClass *DstRC
104     = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
105   const TargetRegisterClass *SrcRC
106     = TRI.getConstrainedRegClassForOperand(Src, *MRI);
107   if (!DstRC || DstRC != SrcRC)
108     return false;
109 
110   return RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI) &&
111          RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI);
112 }
113 
114 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
115   const DebugLoc &DL = I.getDebugLoc();
116   MachineBasicBlock *BB = I.getParent();
117   I.setDesc(TII.get(TargetOpcode::COPY));
118 
119   const MachineOperand &Src = I.getOperand(1);
120   MachineOperand &Dst = I.getOperand(0);
121   Register DstReg = Dst.getReg();
122   Register SrcReg = Src.getReg();
123 
124   if (isVCC(DstReg, *MRI)) {
125     if (SrcReg == AMDGPU::SCC) {
126       const TargetRegisterClass *RC
127         = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
128       if (!RC)
129         return true;
130       return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
131     }
132 
133     if (!isVCC(SrcReg, *MRI)) {
134       // TODO: Should probably leave the copy and let copyPhysReg expand it.
135       if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI))
136         return false;
137 
138       const TargetRegisterClass *SrcRC
139         = TRI.getConstrainedRegClassForOperand(Src, *MRI);
140 
141       Register MaskedReg = MRI->createVirtualRegister(SrcRC);
142 
143       // We can't trust the high bits at this point, so clear them.
144 
145       // TODO: Skip masking high bits if def is known boolean.
146 
147       unsigned AndOpc = TRI.isSGPRClass(SrcRC) ?
148         AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32;
149       BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg)
150         .addImm(1)
151         .addReg(SrcReg);
152       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg)
153         .addImm(0)
154         .addReg(MaskedReg);
155 
156       if (!MRI->getRegClassOrNull(SrcReg))
157         MRI->setRegClass(SrcReg, SrcRC);
158       I.eraseFromParent();
159       return true;
160     }
161 
162     const TargetRegisterClass *RC =
163       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
164     if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
165       return false;
166 
167     // Don't constrain the source register to a class so the def instruction
168     // handles it (unless it's undef).
169     //
170     // FIXME: This is a hack. When selecting the def, we neeed to know
171     // specifically know that the result is VCCRegBank, and not just an SGPR
172     // with size 1. An SReg_32 with size 1 is ambiguous with wave32.
173     if (Src.isUndef()) {
174       const TargetRegisterClass *SrcRC =
175         TRI.getConstrainedRegClassForOperand(Src, *MRI);
176       if (SrcRC && !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
177         return false;
178     }
179 
180     return true;
181   }
182 
183   for (const MachineOperand &MO : I.operands()) {
184     if (Register::isPhysicalRegister(MO.getReg()))
185       continue;
186 
187     const TargetRegisterClass *RC =
188             TRI.getConstrainedRegClassForOperand(MO, *MRI);
189     if (!RC)
190       continue;
191     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
192   }
193   return true;
194 }
195 
196 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const {
197   const Register DefReg = I.getOperand(0).getReg();
198   const LLT DefTy = MRI->getType(DefReg);
199 
200   // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy)
201 
202   const RegClassOrRegBank &RegClassOrBank =
203     MRI->getRegClassOrRegBank(DefReg);
204 
205   const TargetRegisterClass *DefRC
206     = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
207   if (!DefRC) {
208     if (!DefTy.isValid()) {
209       LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
210       return false;
211     }
212 
213     const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
214     DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, *MRI);
215     if (!DefRC) {
216       LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
217       return false;
218     }
219   }
220 
221   // TODO: Verify that all registers have the same bank
222   I.setDesc(TII.get(TargetOpcode::PHI));
223   return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI);
224 }
225 
226 MachineOperand
227 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
228                                            const TargetRegisterClass &SubRC,
229                                            unsigned SubIdx) const {
230 
231   MachineInstr *MI = MO.getParent();
232   MachineBasicBlock *BB = MO.getParent()->getParent();
233   Register DstReg = MRI->createVirtualRegister(&SubRC);
234 
235   if (MO.isReg()) {
236     unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
237     Register Reg = MO.getReg();
238     BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
239             .addReg(Reg, 0, ComposedSubIdx);
240 
241     return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
242                                      MO.isKill(), MO.isDead(), MO.isUndef(),
243                                      MO.isEarlyClobber(), 0, MO.isDebug(),
244                                      MO.isInternalRead());
245   }
246 
247   assert(MO.isImm());
248 
249   APInt Imm(64, MO.getImm());
250 
251   switch (SubIdx) {
252   default:
253     llvm_unreachable("do not know to split immediate with this sub index.");
254   case AMDGPU::sub0:
255     return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
256   case AMDGPU::sub1:
257     return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
258   }
259 }
260 
261 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) {
262   switch (Opc) {
263   case AMDGPU::G_AND:
264     return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
265   case AMDGPU::G_OR:
266     return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32;
267   case AMDGPU::G_XOR:
268     return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32;
269   default:
270     llvm_unreachable("not a bit op");
271   }
272 }
273 
274 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const {
275   MachineOperand &Dst = I.getOperand(0);
276   MachineOperand &Src0 = I.getOperand(1);
277   MachineOperand &Src1 = I.getOperand(2);
278   Register DstReg = Dst.getReg();
279   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
280 
281   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
282   if (DstRB->getID() == AMDGPU::VCCRegBankID) {
283     const TargetRegisterClass *RC = TRI.getBoolRC();
284     unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(),
285                                            RC == &AMDGPU::SReg_64RegClass);
286     I.setDesc(TII.get(InstOpc));
287     // Dead implicit-def of scc
288     I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef
289                                            true, // isImp
290                                            false, // isKill
291                                            true)); // isDead
292 
293     // FIXME: Hack to avoid turning the register bank into a register class.
294     // The selector for G_ICMP relies on seeing the register bank for the result
295     // is VCC. In wave32 if we constrain the registers to SReg_32 here, it will
296     // be ambiguous whether it's a scalar or vector bool.
297     if (Src0.isUndef() && !MRI->getRegClassOrNull(Src0.getReg()))
298       MRI->setRegClass(Src0.getReg(), RC);
299     if (Src1.isUndef() && !MRI->getRegClassOrNull(Src1.getReg()))
300       MRI->setRegClass(Src1.getReg(), RC);
301 
302     return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
303   }
304 
305   // TODO: Should this allow an SCC bank result, and produce a copy from SCC for
306   // the result?
307   if (DstRB->getID() == AMDGPU::SGPRRegBankID) {
308     unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(), Size > 32);
309     I.setDesc(TII.get(InstOpc));
310     // Dead implicit-def of scc
311     I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef
312                                            true, // isImp
313                                            false, // isKill
314                                            true)); // isDead
315     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
316   }
317 
318   return false;
319 }
320 
321 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const {
322   MachineBasicBlock *BB = I.getParent();
323   MachineFunction *MF = BB->getParent();
324   Register DstReg = I.getOperand(0).getReg();
325   const DebugLoc &DL = I.getDebugLoc();
326   LLT Ty = MRI->getType(DstReg);
327   if (Ty.isVector())
328     return false;
329 
330   unsigned Size = Ty.getSizeInBits();
331   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
332   const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID;
333   const bool Sub = I.getOpcode() == TargetOpcode::G_SUB;
334 
335   if (Size == 32) {
336     if (IsSALU) {
337       const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
338       MachineInstr *Add =
339         BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
340         .add(I.getOperand(1))
341         .add(I.getOperand(2));
342       I.eraseFromParent();
343       return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
344     }
345 
346     if (STI.hasAddNoCarry()) {
347       const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64;
348       I.setDesc(TII.get(Opc));
349       I.addOperand(*MF, MachineOperand::CreateImm(0));
350       I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
351       return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
352     }
353 
354     const unsigned Opc = Sub ? AMDGPU::V_SUB_I32_e64 : AMDGPU::V_ADD_I32_e64;
355 
356     Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass());
357     MachineInstr *Add
358       = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
359       .addDef(UnusedCarry, RegState::Dead)
360       .add(I.getOperand(1))
361       .add(I.getOperand(2))
362       .addImm(0);
363     I.eraseFromParent();
364     return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
365   }
366 
367   assert(!Sub && "illegal sub should not reach here");
368 
369   const TargetRegisterClass &RC
370     = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass;
371   const TargetRegisterClass &HalfRC
372     = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass;
373 
374   MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0));
375   MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0));
376   MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1));
377   MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1));
378 
379   Register DstLo = MRI->createVirtualRegister(&HalfRC);
380   Register DstHi = MRI->createVirtualRegister(&HalfRC);
381 
382   if (IsSALU) {
383     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
384       .add(Lo1)
385       .add(Lo2);
386     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
387       .add(Hi1)
388       .add(Hi2);
389   } else {
390     const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass();
391     Register CarryReg = MRI->createVirtualRegister(CarryRC);
392     BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_I32_e64), DstLo)
393       .addDef(CarryReg)
394       .add(Lo1)
395       .add(Lo2)
396       .addImm(0);
397     MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi)
398       .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead)
399       .add(Hi1)
400       .add(Hi2)
401       .addReg(CarryReg, RegState::Kill)
402       .addImm(0);
403 
404     if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI))
405       return false;
406   }
407 
408   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
409     .addReg(DstLo)
410     .addImm(AMDGPU::sub0)
411     .addReg(DstHi)
412     .addImm(AMDGPU::sub1);
413 
414 
415   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI))
416     return false;
417 
418   I.eraseFromParent();
419   return true;
420 }
421 
422 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE(
423   MachineInstr &I) const {
424   MachineBasicBlock *BB = I.getParent();
425   MachineFunction *MF = BB->getParent();
426   const DebugLoc &DL = I.getDebugLoc();
427   Register Dst0Reg = I.getOperand(0).getReg();
428   Register Dst1Reg = I.getOperand(1).getReg();
429   const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO ||
430                      I.getOpcode() == AMDGPU::G_UADDE;
431   const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE ||
432                           I.getOpcode() == AMDGPU::G_USUBE;
433 
434   if (isVCC(Dst1Reg, *MRI)) {
435       // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
436       // carry out despite the _i32 name. These were renamed in VI to _U32.
437       // FIXME: We should probably rename the opcodes here.
438     unsigned NoCarryOpc = IsAdd ? AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
439     unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64;
440     I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc));
441     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
442     I.addOperand(*MF, MachineOperand::CreateImm(0));
443     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
444   }
445 
446   Register Src0Reg = I.getOperand(2).getReg();
447   Register Src1Reg = I.getOperand(3).getReg();
448 
449   if (HasCarryIn) {
450     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
451       .addReg(I.getOperand(4).getReg());
452   }
453 
454   unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
455   unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
456 
457   BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg)
458     .add(I.getOperand(2))
459     .add(I.getOperand(3));
460   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg)
461     .addReg(AMDGPU::SCC);
462 
463   if (!MRI->getRegClassOrNull(Dst1Reg))
464     MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass);
465 
466   if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
467       !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
468       !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI))
469     return false;
470 
471   if (HasCarryIn &&
472       !RBI.constrainGenericRegister(I.getOperand(4).getReg(),
473                                     AMDGPU::SReg_32RegClass, *MRI))
474     return false;
475 
476   I.eraseFromParent();
477   return true;
478 }
479 
480 // TODO: We should probably legalize these to only using 32-bit results.
481 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
482   MachineBasicBlock *BB = I.getParent();
483   Register DstReg = I.getOperand(0).getReg();
484   Register SrcReg = I.getOperand(1).getReg();
485   LLT DstTy = MRI->getType(DstReg);
486   LLT SrcTy = MRI->getType(SrcReg);
487   const unsigned SrcSize = SrcTy.getSizeInBits();
488   const unsigned DstSize = DstTy.getSizeInBits();
489 
490   // TODO: Should handle any multiple of 32 offset.
491   unsigned Offset = I.getOperand(2).getImm();
492   if (Offset % 32 != 0 || DstSize > 128)
493     return false;
494 
495   const TargetRegisterClass *DstRC =
496     TRI.getConstrainedRegClassForOperand(I.getOperand(0), *MRI);
497   if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
498     return false;
499 
500   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
501   const TargetRegisterClass *SrcRC =
502     TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI);
503   if (!SrcRC)
504     return false;
505   unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32,
506                                                          DstSize / 32);
507   SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubReg);
508   if (!SrcRC)
509     return false;
510 
511   SrcReg = constrainOperandRegClass(*MF, TRI, *MRI, TII, RBI, I,
512                                     *SrcRC, I.getOperand(1));
513   const DebugLoc &DL = I.getDebugLoc();
514   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg)
515     .addReg(SrcReg, 0, SubReg);
516 
517   I.eraseFromParent();
518   return true;
519 }
520 
521 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const {
522   MachineBasicBlock *BB = MI.getParent();
523   Register DstReg = MI.getOperand(0).getReg();
524   LLT DstTy = MRI->getType(DstReg);
525   LLT SrcTy = MRI->getType(MI.getOperand(1).getReg());
526 
527   const unsigned SrcSize = SrcTy.getSizeInBits();
528   if (SrcSize < 32)
529     return selectImpl(MI, *CoverageInfo);
530 
531   const DebugLoc &DL = MI.getDebugLoc();
532   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
533   const unsigned DstSize = DstTy.getSizeInBits();
534   const TargetRegisterClass *DstRC =
535     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
536   if (!DstRC)
537     return false;
538 
539   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8);
540   MachineInstrBuilder MIB =
541     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg);
542   for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) {
543     MachineOperand &Src = MI.getOperand(I + 1);
544     MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef()));
545     MIB.addImm(SubRegs[I]);
546 
547     const TargetRegisterClass *SrcRC
548       = TRI.getConstrainedRegClassForOperand(Src, *MRI);
549     if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI))
550       return false;
551   }
552 
553   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
554     return false;
555 
556   MI.eraseFromParent();
557   return true;
558 }
559 
560 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const {
561   MachineBasicBlock *BB = MI.getParent();
562   const int NumDst = MI.getNumOperands() - 1;
563 
564   MachineOperand &Src = MI.getOperand(NumDst);
565 
566   Register SrcReg = Src.getReg();
567   Register DstReg0 = MI.getOperand(0).getReg();
568   LLT DstTy = MRI->getType(DstReg0);
569   LLT SrcTy = MRI->getType(SrcReg);
570 
571   const unsigned DstSize = DstTy.getSizeInBits();
572   const unsigned SrcSize = SrcTy.getSizeInBits();
573   const DebugLoc &DL = MI.getDebugLoc();
574   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
575 
576   const TargetRegisterClass *SrcRC =
577     TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI);
578   if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
579     return false;
580 
581   const unsigned SrcFlags = getUndefRegState(Src.isUndef());
582 
583   // Note we could have mixed SGPR and VGPR destination banks for an SGPR
584   // source, and this relies on the fact that the same subregister indices are
585   // used for both.
586   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
587   for (int I = 0, E = NumDst; I != E; ++I) {
588     MachineOperand &Dst = MI.getOperand(I);
589     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg())
590       .addReg(SrcReg, SrcFlags, SubRegs[I]);
591 
592     const TargetRegisterClass *DstRC =
593       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
594     if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI))
595       return false;
596   }
597 
598   MI.eraseFromParent();
599   return true;
600 }
601 
602 static bool isZero(Register Reg, const MachineRegisterInfo &MRI) {
603   int64_t Val;
604   return mi_match(Reg, MRI, m_ICst(Val)) && Val == 0;
605 }
606 
607 bool AMDGPUInstructionSelector::selectG_BUILD_VECTOR_TRUNC(
608   MachineInstr &MI) const {
609   if (selectImpl(MI, *CoverageInfo))
610     return true;
611 
612   const LLT S32 = LLT::scalar(32);
613   const LLT V2S16 = LLT::vector(2, 16);
614 
615   Register Dst = MI.getOperand(0).getReg();
616   if (MRI->getType(Dst) != V2S16)
617     return false;
618 
619   const RegisterBank *DstBank = RBI.getRegBank(Dst, *MRI, TRI);
620   if (DstBank->getID() != AMDGPU::SGPRRegBankID)
621     return false;
622 
623   Register Src0 = MI.getOperand(1).getReg();
624   Register Src1 = MI.getOperand(2).getReg();
625   if (MRI->getType(Src0) != S32)
626     return false;
627 
628   const DebugLoc &DL = MI.getDebugLoc();
629   MachineBasicBlock *BB = MI.getParent();
630 
631   // TODO: This should probably be a combine somewhere
632   // (build_vector_trunc $src0, undef -> copy $src0
633   MachineInstr *Src1Def = getDefIgnoringCopies(Src1, *MRI);
634   if (Src1Def && Src1Def->getOpcode() == AMDGPU::G_IMPLICIT_DEF) {
635     MI.setDesc(TII.get(AMDGPU::COPY));
636     MI.RemoveOperand(2);
637     return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI) &&
638            RBI.constrainGenericRegister(Src0, AMDGPU::SReg_32RegClass, *MRI);
639   }
640 
641   Register ShiftSrc0;
642   Register ShiftSrc1;
643   int64_t ShiftAmt;
644 
645   // With multiple uses of the shift, this will duplicate the shift and
646   // increase register pressure.
647   //
648   // (build_vector_trunc (lshr_oneuse $src0, 16), (lshr_oneuse $src1, 16)
649   //  => (S_PACK_HH_B32_B16 $src0, $src1)
650   // (build_vector_trunc $src0, (lshr_oneuse SReg_32:$src1, 16))
651   //  => (S_PACK_LH_B32_B16 $src0, $src1)
652   // (build_vector_trunc $src0, $src1)
653   //  => (S_PACK_LL_B32_B16 $src0, $src1)
654 
655   // FIXME: This is an inconvenient way to check a specific value
656   bool Shift0 = mi_match(
657     Src0, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc0), m_ICst(ShiftAmt)))) &&
658     ShiftAmt == 16;
659 
660   bool Shift1 = mi_match(
661     Src1, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc1), m_ICst(ShiftAmt)))) &&
662     ShiftAmt == 16;
663 
664   unsigned Opc = AMDGPU::S_PACK_LL_B32_B16;
665   if (Shift0 && Shift1) {
666     Opc = AMDGPU::S_PACK_HH_B32_B16;
667     MI.getOperand(1).setReg(ShiftSrc0);
668     MI.getOperand(2).setReg(ShiftSrc1);
669   } else if (Shift1) {
670     Opc = AMDGPU::S_PACK_LH_B32_B16;
671     MI.getOperand(2).setReg(ShiftSrc1);
672   } else if (Shift0 && isZero(Src1, *MRI)) {
673     // build_vector_trunc (lshr $src0, 16), 0 -> s_lshr_b32 $src0, 16
674     auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst)
675       .addReg(ShiftSrc0)
676       .addImm(16);
677 
678     MI.eraseFromParent();
679     return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
680   }
681 
682   MI.setDesc(TII.get(Opc));
683   return constrainSelectedInstRegOperands(MI, TII, TRI, RBI);
684 }
685 
686 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const {
687   return selectG_ADD_SUB(I);
688 }
689 
690 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
691   const MachineOperand &MO = I.getOperand(0);
692 
693   // FIXME: Interface for getConstrainedRegClassForOperand needs work. The
694   // regbank check here is to know why getConstrainedRegClassForOperand failed.
695   const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI);
696   if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) ||
697       (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) {
698     I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
699     return true;
700   }
701 
702   return false;
703 }
704 
705 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const {
706   MachineBasicBlock *BB = I.getParent();
707 
708   Register DstReg = I.getOperand(0).getReg();
709   Register Src0Reg = I.getOperand(1).getReg();
710   Register Src1Reg = I.getOperand(2).getReg();
711   LLT Src1Ty = MRI->getType(Src1Reg);
712 
713   unsigned DstSize = MRI->getType(DstReg).getSizeInBits();
714   unsigned InsSize = Src1Ty.getSizeInBits();
715 
716   int64_t Offset = I.getOperand(3).getImm();
717   if (Offset % 32 != 0)
718     return false;
719 
720   unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32);
721   if (SubReg == AMDGPU::NoSubRegister)
722     return false;
723 
724   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
725   const TargetRegisterClass *DstRC =
726     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
727   if (!DstRC)
728     return false;
729 
730   const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI);
731   const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI);
732   const TargetRegisterClass *Src0RC =
733     TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank, *MRI);
734   const TargetRegisterClass *Src1RC =
735     TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank, *MRI);
736 
737   // Deal with weird cases where the class only partially supports the subreg
738   // index.
739   Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg);
740   if (!Src0RC || !Src1RC)
741     return false;
742 
743   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
744       !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) ||
745       !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI))
746     return false;
747 
748   const DebugLoc &DL = I.getDebugLoc();
749   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg)
750     .addReg(Src0Reg)
751     .addReg(Src1Reg)
752     .addImm(SubReg);
753 
754   I.eraseFromParent();
755   return true;
756 }
757 
758 bool AMDGPUInstructionSelector::selectInterpP1F16(MachineInstr &MI) const {
759   if (STI.getLDSBankCount() != 16)
760     return selectImpl(MI, *CoverageInfo);
761 
762   Register Dst = MI.getOperand(0).getReg();
763   Register Src0 = MI.getOperand(2).getReg();
764   Register M0Val = MI.getOperand(6).getReg();
765   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI) ||
766       !RBI.constrainGenericRegister(Dst, AMDGPU::VGPR_32RegClass, *MRI) ||
767       !RBI.constrainGenericRegister(Src0, AMDGPU::VGPR_32RegClass, *MRI))
768     return false;
769 
770   // This requires 2 instructions. It is possible to write a pattern to support
771   // this, but the generated isel emitter doesn't correctly deal with multiple
772   // output instructions using the same physical register input. The copy to m0
773   // is incorrectly placed before the second instruction.
774   //
775   // TODO: Match source modifiers.
776 
777   Register InterpMov = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
778   const DebugLoc &DL = MI.getDebugLoc();
779   MachineBasicBlock *MBB = MI.getParent();
780 
781   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
782     .addReg(M0Val);
783   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_MOV_F32), InterpMov)
784     .addImm(2)
785     .addImm(MI.getOperand(4).getImm())  // $attr
786     .addImm(MI.getOperand(3).getImm()); // $attrchan
787 
788   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_P1LV_F16), Dst)
789     .addImm(0)                          // $src0_modifiers
790     .addReg(Src0)                       // $src0
791     .addImm(MI.getOperand(4).getImm())  // $attr
792     .addImm(MI.getOperand(3).getImm())  // $attrchan
793     .addImm(0)                          // $src2_modifiers
794     .addReg(InterpMov)                  // $src2 - 2 f16 values selected by high
795     .addImm(MI.getOperand(5).getImm())  // $high
796     .addImm(0)                          // $clamp
797     .addImm(0);                         // $omod
798 
799   MI.eraseFromParent();
800   return true;
801 }
802 
803 // We need to handle this here because tablegen doesn't support matching
804 // instructions with multiple outputs.
805 bool AMDGPUInstructionSelector::selectDivScale(MachineInstr &MI) const {
806   Register Dst0 = MI.getOperand(0).getReg();
807   Register Dst1 = MI.getOperand(1).getReg();
808 
809   LLT Ty = MRI->getType(Dst0);
810   unsigned Opc;
811   if (Ty == LLT::scalar(32))
812     Opc = AMDGPU::V_DIV_SCALE_F32;
813   else if (Ty == LLT::scalar(64))
814     Opc = AMDGPU::V_DIV_SCALE_F64;
815   else
816     return false;
817 
818   const DebugLoc &DL = MI.getDebugLoc();
819   MachineBasicBlock *MBB = MI.getParent();
820 
821   Register Numer = MI.getOperand(3).getReg();
822   Register Denom = MI.getOperand(4).getReg();
823   unsigned ChooseDenom = MI.getOperand(5).getImm();
824 
825   Register Src0 = ChooseDenom != 0 ? Numer : Denom;
826 
827   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0)
828     .addDef(Dst1)
829     .addUse(Src0)
830     .addUse(Denom)
831     .addUse(Numer);
832 
833   MI.eraseFromParent();
834   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
835 }
836 
837 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const {
838   unsigned IntrinsicID = I.getIntrinsicID();
839   switch (IntrinsicID) {
840   case Intrinsic::amdgcn_if_break: {
841     MachineBasicBlock *BB = I.getParent();
842 
843     // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
844     // SelectionDAG uses for wave32 vs wave64.
845     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK))
846       .add(I.getOperand(0))
847       .add(I.getOperand(2))
848       .add(I.getOperand(3));
849 
850     Register DstReg = I.getOperand(0).getReg();
851     Register Src0Reg = I.getOperand(2).getReg();
852     Register Src1Reg = I.getOperand(3).getReg();
853 
854     I.eraseFromParent();
855 
856     for (Register Reg : { DstReg, Src0Reg, Src1Reg })
857       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
858 
859     return true;
860   }
861   case Intrinsic::amdgcn_interp_p1_f16:
862     return selectInterpP1F16(I);
863   case Intrinsic::amdgcn_wqm:
864     return constrainCopyLikeIntrin(I, AMDGPU::WQM);
865   case Intrinsic::amdgcn_softwqm:
866     return constrainCopyLikeIntrin(I, AMDGPU::SOFT_WQM);
867   case Intrinsic::amdgcn_wwm:
868     return constrainCopyLikeIntrin(I, AMDGPU::WWM);
869   case Intrinsic::amdgcn_div_scale:
870     return selectDivScale(I);
871   default:
872     return selectImpl(I, *CoverageInfo);
873   }
874 }
875 
876 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) {
877   if (Size != 32 && Size != 64)
878     return -1;
879   switch (P) {
880   default:
881     llvm_unreachable("Unknown condition code!");
882   case CmpInst::ICMP_NE:
883     return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64;
884   case CmpInst::ICMP_EQ:
885     return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64;
886   case CmpInst::ICMP_SGT:
887     return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64;
888   case CmpInst::ICMP_SGE:
889     return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64;
890   case CmpInst::ICMP_SLT:
891     return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64;
892   case CmpInst::ICMP_SLE:
893     return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64;
894   case CmpInst::ICMP_UGT:
895     return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64;
896   case CmpInst::ICMP_UGE:
897     return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64;
898   case CmpInst::ICMP_ULT:
899     return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64;
900   case CmpInst::ICMP_ULE:
901     return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64;
902   }
903 }
904 
905 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P,
906                                               unsigned Size) const {
907   if (Size == 64) {
908     if (!STI.hasScalarCompareEq64())
909       return -1;
910 
911     switch (P) {
912     case CmpInst::ICMP_NE:
913       return AMDGPU::S_CMP_LG_U64;
914     case CmpInst::ICMP_EQ:
915       return AMDGPU::S_CMP_EQ_U64;
916     default:
917       return -1;
918     }
919   }
920 
921   if (Size != 32)
922     return -1;
923 
924   switch (P) {
925   case CmpInst::ICMP_NE:
926     return AMDGPU::S_CMP_LG_U32;
927   case CmpInst::ICMP_EQ:
928     return AMDGPU::S_CMP_EQ_U32;
929   case CmpInst::ICMP_SGT:
930     return AMDGPU::S_CMP_GT_I32;
931   case CmpInst::ICMP_SGE:
932     return AMDGPU::S_CMP_GE_I32;
933   case CmpInst::ICMP_SLT:
934     return AMDGPU::S_CMP_LT_I32;
935   case CmpInst::ICMP_SLE:
936     return AMDGPU::S_CMP_LE_I32;
937   case CmpInst::ICMP_UGT:
938     return AMDGPU::S_CMP_GT_U32;
939   case CmpInst::ICMP_UGE:
940     return AMDGPU::S_CMP_GE_U32;
941   case CmpInst::ICMP_ULT:
942     return AMDGPU::S_CMP_LT_U32;
943   case CmpInst::ICMP_ULE:
944     return AMDGPU::S_CMP_LE_U32;
945   default:
946     llvm_unreachable("Unknown condition code!");
947   }
948 }
949 
950 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const {
951   MachineBasicBlock *BB = I.getParent();
952   const DebugLoc &DL = I.getDebugLoc();
953 
954   Register SrcReg = I.getOperand(2).getReg();
955   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
956 
957   auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
958 
959   Register CCReg = I.getOperand(0).getReg();
960   if (!isVCC(CCReg, *MRI)) {
961     int Opcode = getS_CMPOpcode(Pred, Size);
962     if (Opcode == -1)
963       return false;
964     MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode))
965             .add(I.getOperand(2))
966             .add(I.getOperand(3));
967     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg)
968       .addReg(AMDGPU::SCC);
969     bool Ret =
970         constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) &&
971         RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI);
972     I.eraseFromParent();
973     return Ret;
974   }
975 
976   int Opcode = getV_CMPOpcode(Pred, Size);
977   if (Opcode == -1)
978     return false;
979 
980   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode),
981             I.getOperand(0).getReg())
982             .add(I.getOperand(2))
983             .add(I.getOperand(3));
984   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
985                                *TRI.getBoolRC(), *MRI);
986   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
987   I.eraseFromParent();
988   return Ret;
989 }
990 
991 bool AMDGPUInstructionSelector::selectEndCfIntrinsic(MachineInstr &MI) const {
992   // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
993   // SelectionDAG uses for wave32 vs wave64.
994   MachineBasicBlock *BB = MI.getParent();
995   BuildMI(*BB, &MI, MI.getDebugLoc(), TII.get(AMDGPU::SI_END_CF))
996       .add(MI.getOperand(1));
997 
998   Register Reg = MI.getOperand(1).getReg();
999   MI.eraseFromParent();
1000 
1001   if (!MRI->getRegClassOrNull(Reg))
1002     MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
1003   return true;
1004 }
1005 
1006 static unsigned getDSShaderTypeValue(const MachineFunction &MF) {
1007   switch (MF.getFunction().getCallingConv()) {
1008   case CallingConv::AMDGPU_PS:
1009     return 1;
1010   case CallingConv::AMDGPU_VS:
1011     return 2;
1012   case CallingConv::AMDGPU_GS:
1013     return 3;
1014   case CallingConv::AMDGPU_HS:
1015   case CallingConv::AMDGPU_LS:
1016   case CallingConv::AMDGPU_ES:
1017     report_fatal_error("ds_ordered_count unsupported for this calling conv");
1018   case CallingConv::AMDGPU_CS:
1019   case CallingConv::AMDGPU_KERNEL:
1020   case CallingConv::C:
1021   case CallingConv::Fast:
1022   default:
1023     // Assume other calling conventions are various compute callable functions
1024     return 0;
1025   }
1026 }
1027 
1028 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic(
1029   MachineInstr &MI, Intrinsic::ID IntrID) const {
1030   MachineBasicBlock *MBB = MI.getParent();
1031   MachineFunction *MF = MBB->getParent();
1032   const DebugLoc &DL = MI.getDebugLoc();
1033 
1034   unsigned IndexOperand = MI.getOperand(7).getImm();
1035   bool WaveRelease = MI.getOperand(8).getImm() != 0;
1036   bool WaveDone = MI.getOperand(9).getImm() != 0;
1037 
1038   if (WaveDone && !WaveRelease)
1039     report_fatal_error("ds_ordered_count: wave_done requires wave_release");
1040 
1041   unsigned OrderedCountIndex = IndexOperand & 0x3f;
1042   IndexOperand &= ~0x3f;
1043   unsigned CountDw = 0;
1044 
1045   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) {
1046     CountDw = (IndexOperand >> 24) & 0xf;
1047     IndexOperand &= ~(0xf << 24);
1048 
1049     if (CountDw < 1 || CountDw > 4) {
1050       report_fatal_error(
1051         "ds_ordered_count: dword count must be between 1 and 4");
1052     }
1053   }
1054 
1055   if (IndexOperand)
1056     report_fatal_error("ds_ordered_count: bad index operand");
1057 
1058   unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1;
1059   unsigned ShaderType = getDSShaderTypeValue(*MF);
1060 
1061   unsigned Offset0 = OrderedCountIndex << 2;
1062   unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) |
1063                      (Instruction << 4);
1064 
1065   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10)
1066     Offset1 |= (CountDw - 1) << 6;
1067 
1068   unsigned Offset = Offset0 | (Offset1 << 8);
1069 
1070   Register M0Val = MI.getOperand(2).getReg();
1071   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1072     .addReg(M0Val);
1073 
1074   Register DstReg = MI.getOperand(0).getReg();
1075   Register ValReg = MI.getOperand(3).getReg();
1076   MachineInstrBuilder DS =
1077     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg)
1078       .addReg(ValReg)
1079       .addImm(Offset)
1080       .cloneMemRefs(MI);
1081 
1082   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI))
1083     return false;
1084 
1085   bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI);
1086   MI.eraseFromParent();
1087   return Ret;
1088 }
1089 
1090 static unsigned gwsIntrinToOpcode(unsigned IntrID) {
1091   switch (IntrID) {
1092   case Intrinsic::amdgcn_ds_gws_init:
1093     return AMDGPU::DS_GWS_INIT;
1094   case Intrinsic::amdgcn_ds_gws_barrier:
1095     return AMDGPU::DS_GWS_BARRIER;
1096   case Intrinsic::amdgcn_ds_gws_sema_v:
1097     return AMDGPU::DS_GWS_SEMA_V;
1098   case Intrinsic::amdgcn_ds_gws_sema_br:
1099     return AMDGPU::DS_GWS_SEMA_BR;
1100   case Intrinsic::amdgcn_ds_gws_sema_p:
1101     return AMDGPU::DS_GWS_SEMA_P;
1102   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1103     return AMDGPU::DS_GWS_SEMA_RELEASE_ALL;
1104   default:
1105     llvm_unreachable("not a gws intrinsic");
1106   }
1107 }
1108 
1109 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI,
1110                                                      Intrinsic::ID IID) const {
1111   if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all &&
1112       !STI.hasGWSSemaReleaseAll())
1113     return false;
1114 
1115   // intrinsic ID, vsrc, offset
1116   const bool HasVSrc = MI.getNumOperands() == 3;
1117   assert(HasVSrc || MI.getNumOperands() == 2);
1118 
1119   Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg();
1120   const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI);
1121   if (OffsetRB->getID() != AMDGPU::SGPRRegBankID)
1122     return false;
1123 
1124   MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1125   assert(OffsetDef);
1126 
1127   unsigned ImmOffset;
1128 
1129   MachineBasicBlock *MBB = MI.getParent();
1130   const DebugLoc &DL = MI.getDebugLoc();
1131 
1132   MachineInstr *Readfirstlane = nullptr;
1133 
1134   // If we legalized the VGPR input, strip out the readfirstlane to analyze the
1135   // incoming offset, in case there's an add of a constant. We'll have to put it
1136   // back later.
1137   if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) {
1138     Readfirstlane = OffsetDef;
1139     BaseOffset = OffsetDef->getOperand(1).getReg();
1140     OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1141   }
1142 
1143   if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) {
1144     // If we have a constant offset, try to use the 0 in m0 as the base.
1145     // TODO: Look into changing the default m0 initialization value. If the
1146     // default -1 only set the low 16-bits, we could leave it as-is and add 1 to
1147     // the immediate offset.
1148 
1149     ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue();
1150     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1151       .addImm(0);
1152   } else {
1153     std::tie(BaseOffset, ImmOffset, OffsetDef)
1154       = AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset);
1155 
1156     if (Readfirstlane) {
1157       // We have the constant offset now, so put the readfirstlane back on the
1158       // variable component.
1159       if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI))
1160         return false;
1161 
1162       Readfirstlane->getOperand(1).setReg(BaseOffset);
1163       BaseOffset = Readfirstlane->getOperand(0).getReg();
1164     } else {
1165       if (!RBI.constrainGenericRegister(BaseOffset,
1166                                         AMDGPU::SReg_32RegClass, *MRI))
1167         return false;
1168     }
1169 
1170     Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1171     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base)
1172       .addReg(BaseOffset)
1173       .addImm(16);
1174 
1175     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1176       .addReg(M0Base);
1177   }
1178 
1179   // The resource id offset is computed as (<isa opaque base> + M0[21:16] +
1180   // offset field) % 64. Some versions of the programming guide omit the m0
1181   // part, or claim it's from offset 0.
1182   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID)));
1183 
1184   if (HasVSrc) {
1185     Register VSrc = MI.getOperand(1).getReg();
1186     MIB.addReg(VSrc);
1187     if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI))
1188       return false;
1189   }
1190 
1191   MIB.addImm(ImmOffset)
1192      .addImm(-1) // $gds
1193      .cloneMemRefs(MI);
1194 
1195   MI.eraseFromParent();
1196   return true;
1197 }
1198 
1199 bool AMDGPUInstructionSelector::selectDSAppendConsume(MachineInstr &MI,
1200                                                       bool IsAppend) const {
1201   Register PtrBase = MI.getOperand(2).getReg();
1202   LLT PtrTy = MRI->getType(PtrBase);
1203   bool IsGDS = PtrTy.getAddressSpace() == AMDGPUAS::REGION_ADDRESS;
1204 
1205   unsigned Offset;
1206   std::tie(PtrBase, Offset) = selectDS1Addr1OffsetImpl(MI.getOperand(2));
1207 
1208   // TODO: Should this try to look through readfirstlane like GWS?
1209   if (!isDSOffsetLegal(PtrBase, Offset, 16)) {
1210     PtrBase = MI.getOperand(2).getReg();
1211     Offset = 0;
1212   }
1213 
1214   MachineBasicBlock *MBB = MI.getParent();
1215   const DebugLoc &DL = MI.getDebugLoc();
1216   const unsigned Opc = IsAppend ? AMDGPU::DS_APPEND : AMDGPU::DS_CONSUME;
1217 
1218   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1219     .addReg(PtrBase);
1220   BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg())
1221     .addImm(Offset)
1222     .addImm(IsGDS ? -1 : 0)
1223     .cloneMemRefs(MI);
1224   MI.eraseFromParent();
1225   return true;
1226 }
1227 
1228 static bool parseTexFail(uint64_t TexFailCtrl, bool &TFE, bool &LWE,
1229                          bool &IsTexFail) {
1230   if (TexFailCtrl)
1231     IsTexFail = true;
1232 
1233   TFE = (TexFailCtrl & 0x1) ? 1 : 0;
1234   TexFailCtrl &= ~(uint64_t)0x1;
1235   LWE = (TexFailCtrl & 0x2) ? 1 : 0;
1236   TexFailCtrl &= ~(uint64_t)0x2;
1237 
1238   return TexFailCtrl == 0;
1239 }
1240 
1241 static bool parseCachePolicy(uint64_t Value,
1242                              bool *GLC, bool *SLC, bool *DLC) {
1243   if (GLC) {
1244     *GLC = (Value & 0x1) ? 1 : 0;
1245     Value &= ~(uint64_t)0x1;
1246   }
1247   if (SLC) {
1248     *SLC = (Value & 0x2) ? 1 : 0;
1249     Value &= ~(uint64_t)0x2;
1250   }
1251   if (DLC) {
1252     *DLC = (Value & 0x4) ? 1 : 0;
1253     Value &= ~(uint64_t)0x4;
1254   }
1255 
1256   return Value == 0;
1257 }
1258 
1259 bool AMDGPUInstructionSelector::selectImageIntrinsic(
1260   MachineInstr &MI, const AMDGPU::ImageDimIntrinsicInfo *Intr) const {
1261   MachineBasicBlock *MBB = MI.getParent();
1262   const DebugLoc &DL = MI.getDebugLoc();
1263 
1264   const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
1265     AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode);
1266 
1267   const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim);
1268   const AMDGPU::MIMGLZMappingInfo *LZMappingInfo =
1269       AMDGPU::getMIMGLZMappingInfo(Intr->BaseOpcode);
1270   const AMDGPU::MIMGMIPMappingInfo *MIPMappingInfo =
1271       AMDGPU::getMIMGMIPMappingInfo(Intr->BaseOpcode);
1272   unsigned IntrOpcode = Intr->BaseOpcode;
1273   const bool IsGFX10 = STI.getGeneration() >= AMDGPUSubtarget::GFX10;
1274 
1275   const LLT S16 = LLT::scalar(16);
1276   const int VAddrIdx = getImageVAddrIdxBegin(BaseOpcode,
1277                                              MI.getNumExplicitDefs());
1278   int NumVAddr, NumGradients;
1279   std::tie(NumVAddr, NumGradients) = getImageNumVAddr(Intr, BaseOpcode);
1280 
1281   const LLT AddrTy = MRI->getType(MI.getOperand(VAddrIdx).getReg());
1282   const bool IsA16 = AddrTy.getScalarType() == S16;
1283 
1284   Register VDataIn, VDataOut;
1285   LLT VDataTy;
1286   int NumVDataDwords = -1;
1287   bool IsD16 = false;
1288 
1289   // XXX - Can we just get the second to last argument for ctrl?
1290   unsigned CtrlIdx; // Index of texfailctrl argument
1291   bool Unorm;
1292   if (!BaseOpcode->Sampler) {
1293     Unorm = true;
1294     CtrlIdx = VAddrIdx + NumVAddr + 1;
1295   } else {
1296     Unorm = MI.getOperand(VAddrIdx + NumVAddr + 2).getImm() != 0;
1297     CtrlIdx = VAddrIdx + NumVAddr + 3;
1298   }
1299 
1300   bool TFE;
1301   bool LWE;
1302   bool IsTexFail = false;
1303   if (!parseTexFail(MI.getOperand(CtrlIdx).getImm(), TFE, LWE, IsTexFail))
1304     return false;
1305 
1306   unsigned DMask = 0;
1307   unsigned DMaskLanes = 0;
1308 
1309   if (BaseOpcode->Atomic) {
1310     VDataOut = MI.getOperand(0).getReg();
1311     VDataIn = MI.getOperand(2).getReg();
1312     LLT Ty = MRI->getType(VDataIn);
1313 
1314     // Be careful to allow atomic swap on 16-bit element vectors.
1315     const bool Is64Bit = BaseOpcode->AtomicX2 ?
1316       Ty.getSizeInBits() == 128 :
1317       Ty.getSizeInBits() == 64;
1318 
1319     if (BaseOpcode->AtomicX2) {
1320       assert(MI.getOperand(3).getReg() == AMDGPU::NoRegister);
1321 
1322       DMask = Is64Bit ? 0xf : 0x3;
1323       NumVDataDwords = Is64Bit ? 4 : 2;
1324     } else {
1325       DMask = Is64Bit ? 0x3 : 0x1;
1326       NumVDataDwords = Is64Bit ? 2 : 1;
1327     }
1328   } else {
1329     const int DMaskIdx = 2; // Input/output + intrinsic ID.
1330 
1331     DMask = MI.getOperand(DMaskIdx).getImm();
1332     DMaskLanes = BaseOpcode->Gather4 ? 4 : countPopulation(DMask);
1333 
1334     if (BaseOpcode->Store) {
1335       VDataIn = MI.getOperand(1).getReg();
1336       VDataTy = MRI->getType(VDataIn);
1337       NumVDataDwords = (VDataTy.getSizeInBits() + 31) / 32;
1338     } else {
1339       VDataOut = MI.getOperand(0).getReg();
1340       VDataTy = MRI->getType(VDataOut);
1341       NumVDataDwords = DMaskLanes;
1342 
1343       // One memoperand is mandatory, except for getresinfo.
1344       // FIXME: Check this in verifier.
1345       if (!MI.memoperands_empty()) {
1346         const MachineMemOperand *MMO = *MI.memoperands_begin();
1347 
1348         // Infer d16 from the memory size, as the register type will be mangled by
1349         // unpacked subtargets, or by TFE.
1350         IsD16 = ((8 * MMO->getSize()) / DMaskLanes) < 32;
1351 
1352         if (IsD16 && !STI.hasUnpackedD16VMem())
1353           NumVDataDwords = (DMaskLanes + 1) / 2;
1354       }
1355     }
1356   }
1357 
1358   // Optimize _L to _LZ when _L is zero
1359   if (LZMappingInfo) {
1360     // The legalizer replaced the register with an immediate 0 if we need to
1361     // change the opcode.
1362     const MachineOperand &Lod = MI.getOperand(VAddrIdx + NumVAddr - 1);
1363     if (Lod.isImm()) {
1364       assert(Lod.getImm() == 0);
1365       IntrOpcode = LZMappingInfo->LZ;  // set new opcode to _lz variant of _l
1366     }
1367   }
1368 
1369   // Optimize _mip away, when 'lod' is zero
1370   if (MIPMappingInfo) {
1371     const MachineOperand &Lod = MI.getOperand(VAddrIdx + NumVAddr - 1);
1372     if (Lod.isImm()) {
1373       assert(Lod.getImm() == 0);
1374       IntrOpcode = MIPMappingInfo->NONMIP;  // set new opcode to variant without _mip
1375     }
1376   }
1377 
1378   // TODO: Check this in verifier.
1379   assert((!IsTexFail || DMaskLanes >= 1) && "should have legalized this");
1380 
1381   bool GLC = false;
1382   bool SLC = false;
1383   bool DLC = false;
1384   if (BaseOpcode->Atomic) {
1385     GLC = true; // TODO no-return optimization
1386     if (!parseCachePolicy(MI.getOperand(CtrlIdx + 1).getImm(), nullptr, &SLC,
1387                           IsGFX10 ? &DLC : nullptr))
1388       return false;
1389   } else {
1390     if (!parseCachePolicy(MI.getOperand(CtrlIdx + 1).getImm(), &GLC, &SLC,
1391                           IsGFX10 ? &DLC : nullptr))
1392       return false;
1393   }
1394 
1395   int NumVAddrRegs = 0;
1396   int NumVAddrDwords = 0;
1397   for (int I = 0; I < NumVAddr; ++I) {
1398     // Skip the $noregs and 0s inserted during legalization.
1399     MachineOperand &AddrOp = MI.getOperand(VAddrIdx + I);
1400     if (!AddrOp.isReg())
1401       continue; // XXX - Break?
1402 
1403     Register Addr = AddrOp.getReg();
1404     if (!Addr)
1405       break;
1406 
1407     ++NumVAddrRegs;
1408     NumVAddrDwords += (MRI->getType(Addr).getSizeInBits() + 31) / 32;
1409   }
1410 
1411   // The legalizer preprocessed the intrinsic arguments. If we aren't using
1412   // NSA, these should have beeen packed into a single value in the first
1413   // address register
1414   const bool UseNSA = NumVAddrRegs != 1 && NumVAddrDwords == NumVAddrRegs;
1415   if (UseNSA && !STI.hasFeature(AMDGPU::FeatureNSAEncoding)) {
1416     LLVM_DEBUG(dbgs() << "Trying to use NSA on non-NSA target\n");
1417     return false;
1418   }
1419 
1420   if (IsTexFail)
1421     ++NumVDataDwords;
1422 
1423   int Opcode = -1;
1424   if (IsGFX10) {
1425     Opcode = AMDGPU::getMIMGOpcode(IntrOpcode,
1426                                    UseNSA ? AMDGPU::MIMGEncGfx10NSA
1427                                           : AMDGPU::MIMGEncGfx10Default,
1428                                    NumVDataDwords, NumVAddrDwords);
1429   } else {
1430     if (STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1431       Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8,
1432                                      NumVDataDwords, NumVAddrDwords);
1433     if (Opcode == -1)
1434       Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6,
1435                                      NumVDataDwords, NumVAddrDwords);
1436   }
1437   assert(Opcode != -1);
1438 
1439   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode))
1440     .cloneMemRefs(MI);
1441 
1442   if (VDataOut) {
1443     if (BaseOpcode->AtomicX2) {
1444       const bool Is64 = MRI->getType(VDataOut).getSizeInBits() == 64;
1445 
1446       Register TmpReg = MRI->createVirtualRegister(
1447         Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass);
1448       unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0;
1449 
1450       MIB.addDef(TmpReg);
1451       BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), VDataOut)
1452         .addReg(TmpReg, RegState::Kill, SubReg);
1453 
1454     } else {
1455       MIB.addDef(VDataOut); // vdata output
1456     }
1457   }
1458 
1459   if (VDataIn)
1460     MIB.addReg(VDataIn); // vdata input
1461 
1462   for (int i = 0; i != NumVAddrRegs; ++i) {
1463     MachineOperand &SrcOp = MI.getOperand(VAddrIdx + i);
1464     if (SrcOp.isReg()) {
1465       assert(SrcOp.getReg() != 0);
1466       MIB.addReg(SrcOp.getReg());
1467     }
1468   }
1469 
1470   MIB.addReg(MI.getOperand(VAddrIdx + NumVAddr).getReg()); // rsrc
1471   if (BaseOpcode->Sampler)
1472     MIB.addReg(MI.getOperand(VAddrIdx + NumVAddr + 1).getReg()); // sampler
1473 
1474   MIB.addImm(DMask); // dmask
1475 
1476   if (IsGFX10)
1477     MIB.addImm(DimInfo->Encoding);
1478   MIB.addImm(Unorm);
1479   if (IsGFX10)
1480     MIB.addImm(DLC);
1481 
1482   MIB.addImm(GLC);
1483   MIB.addImm(SLC);
1484   MIB.addImm(IsA16 &&  // a16 or r128
1485              STI.hasFeature(AMDGPU::FeatureR128A16) ? -1 : 0);
1486   if (IsGFX10)
1487     MIB.addImm(IsA16 ? -1 : 0);
1488 
1489   MIB.addImm(TFE); // tfe
1490   MIB.addImm(LWE); // lwe
1491   if (!IsGFX10)
1492     MIB.addImm(DimInfo->DA ? -1 : 0);
1493   if (BaseOpcode->HasD16)
1494     MIB.addImm(IsD16 ? -1 : 0);
1495 
1496   MI.eraseFromParent();
1497   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1498 }
1499 
1500 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
1501     MachineInstr &I) const {
1502   unsigned IntrinsicID = I.getIntrinsicID();
1503   switch (IntrinsicID) {
1504   case Intrinsic::amdgcn_end_cf:
1505     return selectEndCfIntrinsic(I);
1506   case Intrinsic::amdgcn_ds_ordered_add:
1507   case Intrinsic::amdgcn_ds_ordered_swap:
1508     return selectDSOrderedIntrinsic(I, IntrinsicID);
1509   case Intrinsic::amdgcn_ds_gws_init:
1510   case Intrinsic::amdgcn_ds_gws_barrier:
1511   case Intrinsic::amdgcn_ds_gws_sema_v:
1512   case Intrinsic::amdgcn_ds_gws_sema_br:
1513   case Intrinsic::amdgcn_ds_gws_sema_p:
1514   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1515     return selectDSGWSIntrinsic(I, IntrinsicID);
1516   case Intrinsic::amdgcn_ds_append:
1517     return selectDSAppendConsume(I, true);
1518   case Intrinsic::amdgcn_ds_consume:
1519     return selectDSAppendConsume(I, false);
1520   default: {
1521     return selectImpl(I, *CoverageInfo);
1522   }
1523   }
1524 }
1525 
1526 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const {
1527   if (selectImpl(I, *CoverageInfo))
1528     return true;
1529 
1530   MachineBasicBlock *BB = I.getParent();
1531   const DebugLoc &DL = I.getDebugLoc();
1532 
1533   Register DstReg = I.getOperand(0).getReg();
1534   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
1535   assert(Size <= 32 || Size == 64);
1536   const MachineOperand &CCOp = I.getOperand(1);
1537   Register CCReg = CCOp.getReg();
1538   if (!isVCC(CCReg, *MRI)) {
1539     unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 :
1540                                          AMDGPU::S_CSELECT_B32;
1541     MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1542             .addReg(CCReg);
1543 
1544     // The generic constrainSelectedInstRegOperands doesn't work for the scc register
1545     // bank, because it does not cover the register class that we used to represent
1546     // for it.  So we need to manually set the register class here.
1547     if (!MRI->getRegClassOrNull(CCReg))
1548         MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI));
1549     MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg)
1550             .add(I.getOperand(2))
1551             .add(I.getOperand(3));
1552 
1553     bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI) |
1554                constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI);
1555     I.eraseFromParent();
1556     return Ret;
1557   }
1558 
1559   // Wide VGPR select should have been split in RegBankSelect.
1560   if (Size > 32)
1561     return false;
1562 
1563   MachineInstr *Select =
1564       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1565               .addImm(0)
1566               .add(I.getOperand(3))
1567               .addImm(0)
1568               .add(I.getOperand(2))
1569               .add(I.getOperand(1));
1570 
1571   bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1572   I.eraseFromParent();
1573   return Ret;
1574 }
1575 
1576 bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const {
1577   initM0(I);
1578   return selectImpl(I, *CoverageInfo);
1579 }
1580 
1581 static int sizeToSubRegIndex(unsigned Size) {
1582   switch (Size) {
1583   case 32:
1584     return AMDGPU::sub0;
1585   case 64:
1586     return AMDGPU::sub0_sub1;
1587   case 96:
1588     return AMDGPU::sub0_sub1_sub2;
1589   case 128:
1590     return AMDGPU::sub0_sub1_sub2_sub3;
1591   case 256:
1592     return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1593   default:
1594     if (Size < 32)
1595       return AMDGPU::sub0;
1596     if (Size > 256)
1597       return -1;
1598     return sizeToSubRegIndex(PowerOf2Ceil(Size));
1599   }
1600 }
1601 
1602 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const {
1603   Register DstReg = I.getOperand(0).getReg();
1604   Register SrcReg = I.getOperand(1).getReg();
1605   const LLT DstTy = MRI->getType(DstReg);
1606   const LLT SrcTy = MRI->getType(SrcReg);
1607   const LLT S1 = LLT::scalar(1);
1608 
1609   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1610   const RegisterBank *DstRB;
1611   if (DstTy == S1) {
1612     // This is a special case. We don't treat s1 for legalization artifacts as
1613     // vcc booleans.
1614     DstRB = SrcRB;
1615   } else {
1616     DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1617     if (SrcRB != DstRB)
1618       return false;
1619   }
1620 
1621   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
1622 
1623   unsigned DstSize = DstTy.getSizeInBits();
1624   unsigned SrcSize = SrcTy.getSizeInBits();
1625 
1626   const TargetRegisterClass *SrcRC
1627     = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, *MRI);
1628   const TargetRegisterClass *DstRC
1629     = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, *MRI);
1630 
1631   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
1632       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) {
1633     LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
1634     return false;
1635   }
1636 
1637   if (DstTy == LLT::vector(2, 16) && SrcTy == LLT::vector(2, 32)) {
1638     MachineBasicBlock *MBB = I.getParent();
1639     const DebugLoc &DL = I.getDebugLoc();
1640 
1641     Register LoReg = MRI->createVirtualRegister(DstRC);
1642     Register HiReg = MRI->createVirtualRegister(DstRC);
1643     BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), LoReg)
1644       .addReg(SrcReg, 0, AMDGPU::sub0);
1645     BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), HiReg)
1646       .addReg(SrcReg, 0, AMDGPU::sub1);
1647 
1648     if (IsVALU && STI.hasSDWA()) {
1649       // Write the low 16-bits of the high element into the high 16-bits of the
1650       // low element.
1651       MachineInstr *MovSDWA =
1652         BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
1653         .addImm(0)                             // $src0_modifiers
1654         .addReg(HiReg)                         // $src0
1655         .addImm(0)                             // $clamp
1656         .addImm(AMDGPU::SDWA::WORD_1)          // $dst_sel
1657         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
1658         .addImm(AMDGPU::SDWA::WORD_0)          // $src0_sel
1659         .addReg(LoReg, RegState::Implicit);
1660       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
1661     } else {
1662       Register TmpReg0 = MRI->createVirtualRegister(DstRC);
1663       Register TmpReg1 = MRI->createVirtualRegister(DstRC);
1664       Register ImmReg = MRI->createVirtualRegister(DstRC);
1665       if (IsVALU) {
1666         BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0)
1667           .addImm(16)
1668           .addReg(HiReg);
1669       } else {
1670         BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0)
1671           .addReg(HiReg)
1672           .addImm(16);
1673       }
1674 
1675       unsigned MovOpc = IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
1676       unsigned AndOpc = IsVALU ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
1677       unsigned OrOpc = IsVALU ? AMDGPU::V_OR_B32_e64 : AMDGPU::S_OR_B32;
1678 
1679       BuildMI(*MBB, I, DL, TII.get(MovOpc), ImmReg)
1680         .addImm(0xffff);
1681       BuildMI(*MBB, I, DL, TII.get(AndOpc), TmpReg1)
1682         .addReg(LoReg)
1683         .addReg(ImmReg);
1684       BuildMI(*MBB, I, DL, TII.get(OrOpc), DstReg)
1685         .addReg(TmpReg0)
1686         .addReg(TmpReg1);
1687     }
1688 
1689     I.eraseFromParent();
1690     return true;
1691   }
1692 
1693   if (!DstTy.isScalar())
1694     return false;
1695 
1696   if (SrcSize > 32) {
1697     int SubRegIdx = sizeToSubRegIndex(DstSize);
1698     if (SubRegIdx == -1)
1699       return false;
1700 
1701     // Deal with weird cases where the class only partially supports the subreg
1702     // index.
1703     const TargetRegisterClass *SrcWithSubRC
1704       = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx);
1705     if (!SrcWithSubRC)
1706       return false;
1707 
1708     if (SrcWithSubRC != SrcRC) {
1709       if (!RBI.constrainGenericRegister(SrcReg, *SrcWithSubRC, *MRI))
1710         return false;
1711     }
1712 
1713     I.getOperand(1).setSubReg(SubRegIdx);
1714   }
1715 
1716   I.setDesc(TII.get(TargetOpcode::COPY));
1717   return true;
1718 }
1719 
1720 /// \returns true if a bitmask for \p Size bits will be an inline immediate.
1721 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) {
1722   Mask = maskTrailingOnes<unsigned>(Size);
1723   int SignedMask = static_cast<int>(Mask);
1724   return SignedMask >= -16 && SignedMask <= 64;
1725 }
1726 
1727 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1.
1728 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank(
1729   Register Reg, const MachineRegisterInfo &MRI,
1730   const TargetRegisterInfo &TRI) const {
1731   const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
1732   if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>())
1733     return RB;
1734 
1735   // Ignore the type, since we don't use vcc in artifacts.
1736   if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>())
1737     return &RBI.getRegBankFromRegClass(*RC, LLT());
1738   return nullptr;
1739 }
1740 
1741 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const {
1742   bool InReg = I.getOpcode() == AMDGPU::G_SEXT_INREG;
1743   bool Signed = I.getOpcode() == AMDGPU::G_SEXT || InReg;
1744   const DebugLoc &DL = I.getDebugLoc();
1745   MachineBasicBlock &MBB = *I.getParent();
1746   const Register DstReg = I.getOperand(0).getReg();
1747   const Register SrcReg = I.getOperand(1).getReg();
1748 
1749   const LLT DstTy = MRI->getType(DstReg);
1750   const LLT SrcTy = MRI->getType(SrcReg);
1751   const unsigned SrcSize = I.getOpcode() == AMDGPU::G_SEXT_INREG ?
1752     I.getOperand(2).getImm() : SrcTy.getSizeInBits();
1753   const unsigned DstSize = DstTy.getSizeInBits();
1754   if (!DstTy.isScalar())
1755     return false;
1756 
1757   if (I.getOpcode() == AMDGPU::G_ANYEXT)
1758     return selectCOPY(I);
1759 
1760   // Artifact casts should never use vcc.
1761   const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI);
1762 
1763   if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) {
1764     // 64-bit should have been split up in RegBankSelect
1765 
1766     // Try to use an and with a mask if it will save code size.
1767     unsigned Mask;
1768     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1769       MachineInstr *ExtI =
1770       BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg)
1771         .addImm(Mask)
1772         .addReg(SrcReg);
1773       I.eraseFromParent();
1774       return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1775     }
1776 
1777     const unsigned BFE = Signed ? AMDGPU::V_BFE_I32 : AMDGPU::V_BFE_U32;
1778     MachineInstr *ExtI =
1779       BuildMI(MBB, I, DL, TII.get(BFE), DstReg)
1780       .addReg(SrcReg)
1781       .addImm(0) // Offset
1782       .addImm(SrcSize); // Width
1783     I.eraseFromParent();
1784     return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1785   }
1786 
1787   if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) {
1788     const TargetRegisterClass &SrcRC = InReg && DstSize > 32 ?
1789       AMDGPU::SReg_64RegClass : AMDGPU::SReg_32RegClass;
1790     if (!RBI.constrainGenericRegister(SrcReg, SrcRC, *MRI))
1791       return false;
1792 
1793     if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) {
1794       const unsigned SextOpc = SrcSize == 8 ?
1795         AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16;
1796       BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg)
1797         .addReg(SrcReg);
1798       I.eraseFromParent();
1799       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
1800     }
1801 
1802     const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64;
1803     const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1804 
1805     // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width.
1806     if (DstSize > 32 && (SrcSize <= 32 || InReg)) {
1807       // We need a 64-bit register source, but the high bits don't matter.
1808       Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
1809       Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1810       unsigned SubReg = InReg ? AMDGPU::sub0 : 0;
1811 
1812       BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
1813       BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg)
1814         .addReg(SrcReg, 0, SubReg)
1815         .addImm(AMDGPU::sub0)
1816         .addReg(UndefReg)
1817         .addImm(AMDGPU::sub1);
1818 
1819       BuildMI(MBB, I, DL, TII.get(BFE64), DstReg)
1820         .addReg(ExtReg)
1821         .addImm(SrcSize << 16);
1822 
1823       I.eraseFromParent();
1824       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI);
1825     }
1826 
1827     unsigned Mask;
1828     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1829       BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg)
1830         .addReg(SrcReg)
1831         .addImm(Mask);
1832     } else {
1833       BuildMI(MBB, I, DL, TII.get(BFE32), DstReg)
1834         .addReg(SrcReg)
1835         .addImm(SrcSize << 16);
1836     }
1837 
1838     I.eraseFromParent();
1839     return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
1840   }
1841 
1842   return false;
1843 }
1844 
1845 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
1846   MachineBasicBlock *BB = I.getParent();
1847   MachineOperand &ImmOp = I.getOperand(1);
1848 
1849   // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
1850   if (ImmOp.isFPImm()) {
1851     const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
1852     ImmOp.ChangeToImmediate(Imm.getZExtValue());
1853   } else if (ImmOp.isCImm()) {
1854     ImmOp.ChangeToImmediate(ImmOp.getCImm()->getZExtValue());
1855   }
1856 
1857   Register DstReg = I.getOperand(0).getReg();
1858   unsigned Size;
1859   bool IsSgpr;
1860   const RegisterBank *RB = MRI->getRegBankOrNull(I.getOperand(0).getReg());
1861   if (RB) {
1862     IsSgpr = RB->getID() == AMDGPU::SGPRRegBankID;
1863     Size = MRI->getType(DstReg).getSizeInBits();
1864   } else {
1865     const TargetRegisterClass *RC = TRI.getRegClassForReg(*MRI, DstReg);
1866     IsSgpr = TRI.isSGPRClass(RC);
1867     Size = TRI.getRegSizeInBits(*RC);
1868   }
1869 
1870   if (Size != 32 && Size != 64)
1871     return false;
1872 
1873   unsigned Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
1874   if (Size == 32) {
1875     I.setDesc(TII.get(Opcode));
1876     I.addImplicitDefUseOperands(*MF);
1877     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1878   }
1879 
1880   const DebugLoc &DL = I.getDebugLoc();
1881 
1882   APInt Imm(Size, I.getOperand(1).getImm());
1883 
1884   MachineInstr *ResInst;
1885   if (IsSgpr && TII.isInlineConstant(Imm)) {
1886     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
1887       .addImm(I.getOperand(1).getImm());
1888   } else {
1889     const TargetRegisterClass *RC = IsSgpr ?
1890       &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass;
1891     Register LoReg = MRI->createVirtualRegister(RC);
1892     Register HiReg = MRI->createVirtualRegister(RC);
1893 
1894     BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
1895       .addImm(Imm.trunc(32).getZExtValue());
1896 
1897     BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
1898       .addImm(Imm.ashr(32).getZExtValue());
1899 
1900     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1901       .addReg(LoReg)
1902       .addImm(AMDGPU::sub0)
1903       .addReg(HiReg)
1904       .addImm(AMDGPU::sub1);
1905   }
1906 
1907   // We can't call constrainSelectedInstRegOperands here, because it doesn't
1908   // work for target independent opcodes
1909   I.eraseFromParent();
1910   const TargetRegisterClass *DstRC =
1911     TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI);
1912   if (!DstRC)
1913     return true;
1914   return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI);
1915 }
1916 
1917 bool AMDGPUInstructionSelector::selectG_FNEG(MachineInstr &MI) const {
1918   // Only manually handle the f64 SGPR case.
1919   //
1920   // FIXME: This is a workaround for 2.5 different tablegen problems. Because
1921   // the bit ops theoretically have a second result due to the implicit def of
1922   // SCC, the GlobalISelEmitter is overly conservative and rejects it. Fixing
1923   // that is easy by disabling the check. The result works, but uses a
1924   // nonsensical sreg32orlds_and_sreg_1 regclass.
1925   //
1926   // The DAG emitter is more problematic, and incorrectly adds both S_XOR_B32 to
1927   // the variadic REG_SEQUENCE operands.
1928 
1929   Register Dst = MI.getOperand(0).getReg();
1930   const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI);
1931   if (DstRB->getID() != AMDGPU::SGPRRegBankID ||
1932       MRI->getType(Dst) != LLT::scalar(64))
1933     return false;
1934 
1935   Register Src = MI.getOperand(1).getReg();
1936   MachineInstr *Fabs = getOpcodeDef(TargetOpcode::G_FABS, Src, *MRI);
1937   if (Fabs)
1938     Src = Fabs->getOperand(1).getReg();
1939 
1940   if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) ||
1941       !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI))
1942     return false;
1943 
1944   MachineBasicBlock *BB = MI.getParent();
1945   const DebugLoc &DL = MI.getDebugLoc();
1946   Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1947   Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1948   Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1949   Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1950 
1951   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg)
1952     .addReg(Src, 0, AMDGPU::sub0);
1953   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg)
1954     .addReg(Src, 0, AMDGPU::sub1);
1955   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg)
1956     .addImm(0x80000000);
1957 
1958   // Set or toggle sign bit.
1959   unsigned Opc = Fabs ? AMDGPU::S_OR_B32 : AMDGPU::S_XOR_B32;
1960   BuildMI(*BB, &MI, DL, TII.get(Opc), OpReg)
1961     .addReg(HiReg)
1962     .addReg(ConstReg);
1963   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst)
1964     .addReg(LoReg)
1965     .addImm(AMDGPU::sub0)
1966     .addReg(OpReg)
1967     .addImm(AMDGPU::sub1);
1968   MI.eraseFromParent();
1969   return true;
1970 }
1971 
1972 static bool isConstant(const MachineInstr &MI) {
1973   return MI.getOpcode() == TargetOpcode::G_CONSTANT;
1974 }
1975 
1976 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
1977     const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
1978 
1979   const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
1980 
1981   assert(PtrMI);
1982 
1983   if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD)
1984     return;
1985 
1986   GEPInfo GEPInfo(*PtrMI);
1987 
1988   for (unsigned i = 1; i != 3; ++i) {
1989     const MachineOperand &GEPOp = PtrMI->getOperand(i);
1990     const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
1991     assert(OpDef);
1992     if (i == 2 && isConstant(*OpDef)) {
1993       // TODO: Could handle constant base + variable offset, but a combine
1994       // probably should have commuted it.
1995       assert(GEPInfo.Imm == 0);
1996       GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
1997       continue;
1998     }
1999     const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
2000     if (OpBank->getID() == AMDGPU::SGPRRegBankID)
2001       GEPInfo.SgprParts.push_back(GEPOp.getReg());
2002     else
2003       GEPInfo.VgprParts.push_back(GEPOp.getReg());
2004   }
2005 
2006   AddrInfo.push_back(GEPInfo);
2007   getAddrModeInfo(*PtrMI, MRI, AddrInfo);
2008 }
2009 
2010 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
2011   if (!MI.hasOneMemOperand())
2012     return false;
2013 
2014   const MachineMemOperand *MMO = *MI.memoperands_begin();
2015   const Value *Ptr = MMO->getValue();
2016 
2017   // UndefValue means this is a load of a kernel input.  These are uniform.
2018   // Sometimes LDS instructions have constant pointers.
2019   // If Ptr is null, then that means this mem operand contains a
2020   // PseudoSourceValue like GOT.
2021   if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
2022       isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
2023     return true;
2024 
2025   if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
2026     return true;
2027 
2028   const Instruction *I = dyn_cast<Instruction>(Ptr);
2029   return I && I->getMetadata("amdgpu.uniform");
2030 }
2031 
2032 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
2033   for (const GEPInfo &GEPInfo : AddrInfo) {
2034     if (!GEPInfo.VgprParts.empty())
2035       return true;
2036   }
2037   return false;
2038 }
2039 
2040 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const {
2041   MachineBasicBlock *BB = I.getParent();
2042 
2043   const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
2044   unsigned AS = PtrTy.getAddressSpace();
2045   if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) &&
2046       STI.ldsRequiresM0Init()) {
2047     // If DS instructions require M0 initializtion, insert it before selecting.
2048     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2049       .addImm(-1);
2050   }
2051 }
2052 
2053 bool AMDGPUInstructionSelector::selectG_LOAD_ATOMICRMW(MachineInstr &I) const {
2054   initM0(I);
2055   return selectImpl(I, *CoverageInfo);
2056 }
2057 
2058 // TODO: No rtn optimization.
2059 bool AMDGPUInstructionSelector::selectG_AMDGPU_ATOMIC_CMPXCHG(
2060   MachineInstr &MI) const {
2061   Register PtrReg = MI.getOperand(1).getReg();
2062   const LLT PtrTy = MRI->getType(PtrReg);
2063   if (PtrTy.getAddressSpace() == AMDGPUAS::FLAT_ADDRESS ||
2064       STI.useFlatForGlobal())
2065     return selectImpl(MI, *CoverageInfo);
2066 
2067   Register DstReg = MI.getOperand(0).getReg();
2068   const LLT Ty = MRI->getType(DstReg);
2069   const bool Is64 = Ty.getSizeInBits() == 64;
2070   const unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0;
2071   Register TmpReg = MRI->createVirtualRegister(
2072     Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass);
2073 
2074   const DebugLoc &DL = MI.getDebugLoc();
2075   MachineBasicBlock *BB = MI.getParent();
2076 
2077   Register VAddr, RSrcReg, SOffset;
2078   int64_t Offset = 0;
2079 
2080   unsigned Opcode;
2081   if (selectMUBUFOffsetImpl(MI.getOperand(1), RSrcReg, SOffset, Offset)) {
2082     Opcode = Is64 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_OFFSET_RTN :
2083                              AMDGPU::BUFFER_ATOMIC_CMPSWAP_OFFSET_RTN;
2084   } else if (selectMUBUFAddr64Impl(MI.getOperand(1), VAddr,
2085                                    RSrcReg, SOffset, Offset)) {
2086     Opcode = Is64 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_ADDR64_RTN :
2087                     AMDGPU::BUFFER_ATOMIC_CMPSWAP_ADDR64_RTN;
2088   } else
2089     return selectImpl(MI, *CoverageInfo);
2090 
2091   auto MIB = BuildMI(*BB, &MI, DL, TII.get(Opcode), TmpReg)
2092     .addReg(MI.getOperand(2).getReg());
2093 
2094   if (VAddr)
2095     MIB.addReg(VAddr);
2096 
2097   MIB.addReg(RSrcReg);
2098   if (SOffset)
2099     MIB.addReg(SOffset);
2100   else
2101     MIB.addImm(0);
2102 
2103   MIB.addImm(Offset);
2104   MIB.addImm(0); // slc
2105   MIB.cloneMemRefs(MI);
2106 
2107   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), DstReg)
2108     .addReg(TmpReg, RegState::Kill, SubReg);
2109 
2110   MI.eraseFromParent();
2111 
2112   MRI->setRegClass(
2113     DstReg, Is64 ? &AMDGPU::VReg_64RegClass : &AMDGPU::VGPR_32RegClass);
2114   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
2115 }
2116 
2117 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const {
2118   MachineBasicBlock *BB = I.getParent();
2119   MachineOperand &CondOp = I.getOperand(0);
2120   Register CondReg = CondOp.getReg();
2121   const DebugLoc &DL = I.getDebugLoc();
2122 
2123   unsigned BrOpcode;
2124   Register CondPhysReg;
2125   const TargetRegisterClass *ConstrainRC;
2126 
2127   // In SelectionDAG, we inspect the IR block for uniformity metadata to decide
2128   // whether the branch is uniform when selecting the instruction. In
2129   // GlobalISel, we should push that decision into RegBankSelect. Assume for now
2130   // RegBankSelect knows what it's doing if the branch condition is scc, even
2131   // though it currently does not.
2132   if (!isVCC(CondReg, *MRI)) {
2133     if (MRI->getType(CondReg) != LLT::scalar(32))
2134       return false;
2135 
2136     CondPhysReg = AMDGPU::SCC;
2137     BrOpcode = AMDGPU::S_CBRANCH_SCC1;
2138     // FIXME: Hack for isSCC tests
2139     ConstrainRC = &AMDGPU::SGPR_32RegClass;
2140   } else {
2141     // FIXME: Do we have to insert an and with exec here, like in SelectionDAG?
2142     // We sort of know that a VCC producer based on the register bank, that ands
2143     // inactive lanes with 0. What if there was a logical operation with vcc
2144     // producers in different blocks/with different exec masks?
2145     // FIXME: Should scc->vcc copies and with exec?
2146     CondPhysReg = TRI.getVCC();
2147     BrOpcode = AMDGPU::S_CBRANCH_VCCNZ;
2148     ConstrainRC = TRI.getBoolRC();
2149   }
2150 
2151   if (!MRI->getRegClassOrNull(CondReg))
2152     MRI->setRegClass(CondReg, ConstrainRC);
2153 
2154   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg)
2155     .addReg(CondReg);
2156   BuildMI(*BB, &I, DL, TII.get(BrOpcode))
2157     .addMBB(I.getOperand(1).getMBB());
2158 
2159   I.eraseFromParent();
2160   return true;
2161 }
2162 
2163 bool AMDGPUInstructionSelector::selectG_FRAME_INDEX_GLOBAL_VALUE(
2164   MachineInstr &I) const {
2165   Register DstReg = I.getOperand(0).getReg();
2166   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2167   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
2168   I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32));
2169   if (IsVGPR)
2170     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
2171 
2172   return RBI.constrainGenericRegister(
2173     DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI);
2174 }
2175 
2176 bool AMDGPUInstructionSelector::selectG_PTR_MASK(MachineInstr &I) const {
2177   uint64_t Align = I.getOperand(2).getImm();
2178   const uint64_t Mask = ~((UINT64_C(1) << Align) - 1);
2179 
2180   MachineBasicBlock *BB = I.getParent();
2181 
2182   Register DstReg = I.getOperand(0).getReg();
2183   Register SrcReg = I.getOperand(1).getReg();
2184 
2185   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2186   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
2187   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
2188   unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
2189   unsigned MovOpc = IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
2190   const TargetRegisterClass &RegRC
2191     = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
2192 
2193   LLT Ty = MRI->getType(DstReg);
2194 
2195   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB,
2196                                                                   *MRI);
2197   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB,
2198                                                                   *MRI);
2199   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
2200       !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
2201     return false;
2202 
2203   const DebugLoc &DL = I.getDebugLoc();
2204   Register ImmReg = MRI->createVirtualRegister(&RegRC);
2205   BuildMI(*BB, &I, DL, TII.get(MovOpc), ImmReg)
2206     .addImm(Mask);
2207 
2208   if (Ty.getSizeInBits() == 32) {
2209     BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg)
2210       .addReg(SrcReg)
2211       .addReg(ImmReg);
2212     I.eraseFromParent();
2213     return true;
2214   }
2215 
2216   Register HiReg = MRI->createVirtualRegister(&RegRC);
2217   Register LoReg = MRI->createVirtualRegister(&RegRC);
2218   Register MaskLo = MRI->createVirtualRegister(&RegRC);
2219 
2220   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg)
2221     .addReg(SrcReg, 0, AMDGPU::sub0);
2222   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg)
2223     .addReg(SrcReg, 0, AMDGPU::sub1);
2224 
2225   BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskLo)
2226     .addReg(LoReg)
2227     .addReg(ImmReg);
2228   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2229     .addReg(MaskLo)
2230     .addImm(AMDGPU::sub0)
2231     .addReg(HiReg)
2232     .addImm(AMDGPU::sub1);
2233   I.eraseFromParent();
2234   return true;
2235 }
2236 
2237 /// Return the register to use for the index value, and the subregister to use
2238 /// for the indirectly accessed register.
2239 static std::pair<Register, unsigned>
2240 computeIndirectRegIndex(MachineRegisterInfo &MRI,
2241                         const SIRegisterInfo &TRI,
2242                         const TargetRegisterClass *SuperRC,
2243                         Register IdxReg,
2244                         unsigned EltSize) {
2245   Register IdxBaseReg;
2246   int Offset;
2247   MachineInstr *Unused;
2248 
2249   std::tie(IdxBaseReg, Offset, Unused)
2250     = AMDGPU::getBaseWithConstantOffset(MRI, IdxReg);
2251   if (IdxBaseReg == AMDGPU::NoRegister) {
2252     // This will happen if the index is a known constant. This should ordinarily
2253     // be legalized out, but handle it as a register just in case.
2254     assert(Offset == 0);
2255     IdxBaseReg = IdxReg;
2256   }
2257 
2258   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SuperRC, EltSize);
2259 
2260   // Skip out of bounds offsets, or else we would end up using an undefined
2261   // register.
2262   if (static_cast<unsigned>(Offset) >= SubRegs.size())
2263     return std::make_pair(IdxReg, SubRegs[0]);
2264   return std::make_pair(IdxBaseReg, SubRegs[Offset]);
2265 }
2266 
2267 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT(
2268   MachineInstr &MI) const {
2269   Register DstReg = MI.getOperand(0).getReg();
2270   Register SrcReg = MI.getOperand(1).getReg();
2271   Register IdxReg = MI.getOperand(2).getReg();
2272 
2273   LLT DstTy = MRI->getType(DstReg);
2274   LLT SrcTy = MRI->getType(SrcReg);
2275 
2276   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2277   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
2278   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
2279 
2280   // The index must be scalar. If it wasn't RegBankSelect should have moved this
2281   // into a waterfall loop.
2282   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
2283     return false;
2284 
2285   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB,
2286                                                                   *MRI);
2287   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(DstTy, *DstRB,
2288                                                                   *MRI);
2289   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
2290       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
2291       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
2292     return false;
2293 
2294   MachineBasicBlock *BB = MI.getParent();
2295   const DebugLoc &DL = MI.getDebugLoc();
2296   const bool Is64 = DstTy.getSizeInBits() == 64;
2297 
2298   unsigned SubReg;
2299   std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, SrcRC, IdxReg,
2300                                                      DstTy.getSizeInBits() / 8);
2301 
2302   if (SrcRB->getID() == AMDGPU::SGPRRegBankID) {
2303     if (DstTy.getSizeInBits() != 32 && !Is64)
2304       return false;
2305 
2306     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2307       .addReg(IdxReg);
2308 
2309     unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32;
2310     BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg)
2311       .addReg(SrcReg, 0, SubReg)
2312       .addReg(SrcReg, RegState::Implicit);
2313     MI.eraseFromParent();
2314     return true;
2315   }
2316 
2317   if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32)
2318     return false;
2319 
2320   if (!STI.useVGPRIndexMode()) {
2321     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2322       .addReg(IdxReg);
2323     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg)
2324       .addReg(SrcReg, RegState::Undef, SubReg)
2325       .addReg(SrcReg, RegState::Implicit);
2326     MI.eraseFromParent();
2327     return true;
2328   }
2329 
2330   BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_ON))
2331     .addReg(IdxReg)
2332     .addImm(AMDGPU::VGPRIndexMode::SRC0_ENABLE);
2333   BuildMI(*BB, MI, DL, TII.get(AMDGPU::V_MOV_B32_e32), DstReg)
2334     .addReg(SrcReg, RegState::Undef, SubReg)
2335     .addReg(SrcReg, RegState::Implicit)
2336     .addReg(AMDGPU::M0, RegState::Implicit);
2337   BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_OFF));
2338 
2339   MI.eraseFromParent();
2340   return true;
2341 }
2342 
2343 // TODO: Fold insert_vector_elt (extract_vector_elt) into movrelsd
2344 bool AMDGPUInstructionSelector::selectG_INSERT_VECTOR_ELT(
2345   MachineInstr &MI) const {
2346   Register DstReg = MI.getOperand(0).getReg();
2347   Register VecReg = MI.getOperand(1).getReg();
2348   Register ValReg = MI.getOperand(2).getReg();
2349   Register IdxReg = MI.getOperand(3).getReg();
2350 
2351   LLT VecTy = MRI->getType(DstReg);
2352   LLT ValTy = MRI->getType(ValReg);
2353   unsigned VecSize = VecTy.getSizeInBits();
2354   unsigned ValSize = ValTy.getSizeInBits();
2355 
2356   const RegisterBank *VecRB = RBI.getRegBank(VecReg, *MRI, TRI);
2357   const RegisterBank *ValRB = RBI.getRegBank(ValReg, *MRI, TRI);
2358   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
2359 
2360   assert(VecTy.getElementType() == ValTy);
2361 
2362   // The index must be scalar. If it wasn't RegBankSelect should have moved this
2363   // into a waterfall loop.
2364   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
2365     return false;
2366 
2367   const TargetRegisterClass *VecRC = TRI.getRegClassForTypeOnBank(VecTy, *VecRB,
2368                                                                   *MRI);
2369   const TargetRegisterClass *ValRC = TRI.getRegClassForTypeOnBank(ValTy, *ValRB,
2370                                                                   *MRI);
2371 
2372   if (!RBI.constrainGenericRegister(VecReg, *VecRC, *MRI) ||
2373       !RBI.constrainGenericRegister(DstReg, *VecRC, *MRI) ||
2374       !RBI.constrainGenericRegister(ValReg, *ValRC, *MRI) ||
2375       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
2376     return false;
2377 
2378   if (VecRB->getID() == AMDGPU::VGPRRegBankID && ValSize != 32)
2379     return false;
2380 
2381   unsigned SubReg;
2382   std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, VecRC, IdxReg,
2383                                                      ValSize / 8);
2384 
2385   const bool IndexMode = VecRB->getID() == AMDGPU::VGPRRegBankID &&
2386                          STI.useVGPRIndexMode();
2387 
2388   MachineBasicBlock *BB = MI.getParent();
2389   const DebugLoc &DL = MI.getDebugLoc();
2390 
2391   if (IndexMode) {
2392     BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_ON))
2393       .addReg(IdxReg)
2394       .addImm(AMDGPU::VGPRIndexMode::DST_ENABLE);
2395   } else {
2396     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2397       .addReg(IdxReg);
2398   }
2399 
2400   const MCInstrDesc &RegWriteOp
2401     = TII.getIndirectRegWritePseudo(VecSize, ValSize,
2402                                     VecRB->getID() == AMDGPU::SGPRRegBankID);
2403   BuildMI(*BB, MI, DL, RegWriteOp, DstReg)
2404     .addReg(VecReg)
2405     .addReg(ValReg)
2406     .addImm(SubReg);
2407 
2408   if (IndexMode)
2409     BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_OFF));
2410 
2411   MI.eraseFromParent();
2412   return true;
2413 }
2414 
2415 static bool isZeroOrUndef(int X) {
2416   return X == 0 || X == -1;
2417 }
2418 
2419 static bool isOneOrUndef(int X) {
2420   return X == 1 || X == -1;
2421 }
2422 
2423 static bool isZeroOrOneOrUndef(int X) {
2424   return X == 0 || X == 1 || X == -1;
2425 }
2426 
2427 // Normalize a VOP3P shuffle mask to refer to the low/high half of a single
2428 // 32-bit register.
2429 static Register normalizeVOP3PMask(int NewMask[2], Register Src0, Register Src1,
2430                                    ArrayRef<int> Mask) {
2431   NewMask[0] = Mask[0];
2432   NewMask[1] = Mask[1];
2433   if (isZeroOrOneOrUndef(Mask[0]) && isZeroOrOneOrUndef(Mask[1]))
2434     return Src0;
2435 
2436   assert(NewMask[0] == 2 || NewMask[0] == 3 || NewMask[0] == -1);
2437   assert(NewMask[1] == 2 || NewMask[1] == 3 || NewMask[1] == -1);
2438 
2439   // Shift the mask inputs to be 0/1;
2440   NewMask[0] = NewMask[0] == -1 ? -1 : NewMask[0] - 2;
2441   NewMask[1] = NewMask[1] == -1 ? -1 : NewMask[1] - 2;
2442   return Src1;
2443 }
2444 
2445 // This is only legal with VOP3P instructions as an aid to op_sel matching.
2446 bool AMDGPUInstructionSelector::selectG_SHUFFLE_VECTOR(
2447   MachineInstr &MI) const {
2448   Register DstReg = MI.getOperand(0).getReg();
2449   Register Src0Reg = MI.getOperand(1).getReg();
2450   Register Src1Reg = MI.getOperand(2).getReg();
2451   ArrayRef<int> ShufMask = MI.getOperand(3).getShuffleMask();
2452 
2453   const LLT V2S16 = LLT::vector(2, 16);
2454   if (MRI->getType(DstReg) != V2S16 || MRI->getType(Src0Reg) != V2S16)
2455     return false;
2456 
2457   if (!AMDGPU::isLegalVOP3PShuffleMask(ShufMask))
2458     return false;
2459 
2460   assert(ShufMask.size() == 2);
2461   assert(STI.hasSDWA() && "no target has VOP3P but not SDWA");
2462 
2463   MachineBasicBlock *MBB = MI.getParent();
2464   const DebugLoc &DL = MI.getDebugLoc();
2465 
2466   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2467   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
2468   const TargetRegisterClass &RC = IsVALU ?
2469     AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
2470 
2471   // Handle the degenerate case which should have folded out.
2472   if (ShufMask[0] == -1 && ShufMask[1] == -1) {
2473     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::IMPLICIT_DEF), DstReg);
2474 
2475     MI.eraseFromParent();
2476     return RBI.constrainGenericRegister(DstReg, RC, *MRI);
2477   }
2478 
2479   // A legal VOP3P mask only reads one of the sources.
2480   int Mask[2];
2481   Register SrcVec = normalizeVOP3PMask(Mask, Src0Reg, Src1Reg, ShufMask);
2482 
2483   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI) ||
2484       !RBI.constrainGenericRegister(SrcVec, RC, *MRI))
2485     return false;
2486 
2487   // TODO: This also should have been folded out
2488   if (isZeroOrUndef(Mask[0]) && isOneOrUndef(Mask[1])) {
2489     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::COPY), DstReg)
2490       .addReg(SrcVec);
2491 
2492     MI.eraseFromParent();
2493     return true;
2494   }
2495 
2496   if (Mask[0] == 1 && Mask[1] == -1) {
2497     if (IsVALU) {
2498       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg)
2499         .addImm(16)
2500         .addReg(SrcVec);
2501     } else {
2502       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg)
2503         .addReg(SrcVec)
2504         .addImm(16);
2505     }
2506   } else if (Mask[0] == -1 && Mask[1] == 0) {
2507     if (IsVALU) {
2508       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), DstReg)
2509         .addImm(16)
2510         .addReg(SrcVec);
2511     } else {
2512       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHL_B32), DstReg)
2513         .addReg(SrcVec)
2514         .addImm(16);
2515     }
2516   } else if (Mask[0] == 0 && Mask[1] == 0) {
2517     if (IsVALU) {
2518       // Write low half of the register into the high half.
2519       MachineInstr *MovSDWA =
2520         BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
2521         .addImm(0)                             // $src0_modifiers
2522         .addReg(SrcVec)                        // $src0
2523         .addImm(0)                             // $clamp
2524         .addImm(AMDGPU::SDWA::WORD_1)          // $dst_sel
2525         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
2526         .addImm(AMDGPU::SDWA::WORD_0)          // $src0_sel
2527         .addReg(SrcVec, RegState::Implicit);
2528       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
2529     } else {
2530       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg)
2531         .addReg(SrcVec)
2532         .addReg(SrcVec);
2533     }
2534   } else if (Mask[0] == 1 && Mask[1] == 1) {
2535     if (IsVALU) {
2536       // Write high half of the register into the low half.
2537       MachineInstr *MovSDWA =
2538         BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
2539         .addImm(0)                             // $src0_modifiers
2540         .addReg(SrcVec)                        // $src0
2541         .addImm(0)                             // $clamp
2542         .addImm(AMDGPU::SDWA::WORD_0)          // $dst_sel
2543         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
2544         .addImm(AMDGPU::SDWA::WORD_1)          // $src0_sel
2545         .addReg(SrcVec, RegState::Implicit);
2546       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
2547     } else {
2548       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HH_B32_B16), DstReg)
2549         .addReg(SrcVec)
2550         .addReg(SrcVec);
2551     }
2552   } else if (Mask[0] == 1 && Mask[1] == 0) {
2553     if (IsVALU) {
2554       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_ALIGNBIT_B32), DstReg)
2555         .addReg(SrcVec)
2556         .addReg(SrcVec)
2557         .addImm(16);
2558     } else {
2559       Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2560       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), TmpReg)
2561         .addReg(SrcVec)
2562         .addImm(16);
2563       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg)
2564         .addReg(TmpReg)
2565         .addReg(SrcVec);
2566     }
2567   } else
2568     llvm_unreachable("all shuffle masks should be handled");
2569 
2570   MI.eraseFromParent();
2571   return true;
2572 }
2573 
2574 bool AMDGPUInstructionSelector::select(MachineInstr &I) {
2575   if (I.isPHI())
2576     return selectPHI(I);
2577 
2578   if (!I.isPreISelOpcode()) {
2579     if (I.isCopy())
2580       return selectCOPY(I);
2581     return true;
2582   }
2583 
2584   switch (I.getOpcode()) {
2585   case TargetOpcode::G_AND:
2586   case TargetOpcode::G_OR:
2587   case TargetOpcode::G_XOR:
2588     if (selectImpl(I, *CoverageInfo))
2589       return true;
2590     return selectG_AND_OR_XOR(I);
2591   case TargetOpcode::G_ADD:
2592   case TargetOpcode::G_SUB:
2593     if (selectImpl(I, *CoverageInfo))
2594       return true;
2595     return selectG_ADD_SUB(I);
2596   case TargetOpcode::G_UADDO:
2597   case TargetOpcode::G_USUBO:
2598   case TargetOpcode::G_UADDE:
2599   case TargetOpcode::G_USUBE:
2600     return selectG_UADDO_USUBO_UADDE_USUBE(I);
2601   case TargetOpcode::G_INTTOPTR:
2602   case TargetOpcode::G_BITCAST:
2603   case TargetOpcode::G_PTRTOINT:
2604     return selectCOPY(I);
2605   case TargetOpcode::G_CONSTANT:
2606   case TargetOpcode::G_FCONSTANT:
2607     return selectG_CONSTANT(I);
2608   case TargetOpcode::G_FNEG:
2609     if (selectImpl(I, *CoverageInfo))
2610       return true;
2611     return selectG_FNEG(I);
2612   case TargetOpcode::G_EXTRACT:
2613     return selectG_EXTRACT(I);
2614   case TargetOpcode::G_MERGE_VALUES:
2615   case TargetOpcode::G_BUILD_VECTOR:
2616   case TargetOpcode::G_CONCAT_VECTORS:
2617     return selectG_MERGE_VALUES(I);
2618   case TargetOpcode::G_UNMERGE_VALUES:
2619     return selectG_UNMERGE_VALUES(I);
2620   case TargetOpcode::G_BUILD_VECTOR_TRUNC:
2621     return selectG_BUILD_VECTOR_TRUNC(I);
2622   case TargetOpcode::G_PTR_ADD:
2623     return selectG_PTR_ADD(I);
2624   case TargetOpcode::G_IMPLICIT_DEF:
2625     return selectG_IMPLICIT_DEF(I);
2626   case TargetOpcode::G_INSERT:
2627     return selectG_INSERT(I);
2628   case TargetOpcode::G_INTRINSIC:
2629     return selectG_INTRINSIC(I);
2630   case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
2631     return selectG_INTRINSIC_W_SIDE_EFFECTS(I);
2632   case TargetOpcode::G_ICMP:
2633     if (selectG_ICMP(I))
2634       return true;
2635     return selectImpl(I, *CoverageInfo);
2636   case TargetOpcode::G_LOAD:
2637   case TargetOpcode::G_ATOMIC_CMPXCHG:
2638   case TargetOpcode::G_ATOMICRMW_XCHG:
2639   case TargetOpcode::G_ATOMICRMW_ADD:
2640   case TargetOpcode::G_ATOMICRMW_SUB:
2641   case TargetOpcode::G_ATOMICRMW_AND:
2642   case TargetOpcode::G_ATOMICRMW_OR:
2643   case TargetOpcode::G_ATOMICRMW_XOR:
2644   case TargetOpcode::G_ATOMICRMW_MIN:
2645   case TargetOpcode::G_ATOMICRMW_MAX:
2646   case TargetOpcode::G_ATOMICRMW_UMIN:
2647   case TargetOpcode::G_ATOMICRMW_UMAX:
2648   case TargetOpcode::G_ATOMICRMW_FADD:
2649     return selectG_LOAD_ATOMICRMW(I);
2650   case AMDGPU::G_AMDGPU_ATOMIC_CMPXCHG:
2651     return selectG_AMDGPU_ATOMIC_CMPXCHG(I);
2652   case TargetOpcode::G_SELECT:
2653     return selectG_SELECT(I);
2654   case TargetOpcode::G_STORE:
2655     return selectG_STORE(I);
2656   case TargetOpcode::G_TRUNC:
2657     return selectG_TRUNC(I);
2658   case TargetOpcode::G_SEXT:
2659   case TargetOpcode::G_ZEXT:
2660   case TargetOpcode::G_ANYEXT:
2661   case TargetOpcode::G_SEXT_INREG:
2662     if (selectImpl(I, *CoverageInfo))
2663       return true;
2664     return selectG_SZA_EXT(I);
2665   case TargetOpcode::G_BRCOND:
2666     return selectG_BRCOND(I);
2667   case TargetOpcode::G_FRAME_INDEX:
2668   case TargetOpcode::G_GLOBAL_VALUE:
2669     return selectG_FRAME_INDEX_GLOBAL_VALUE(I);
2670   case TargetOpcode::G_PTR_MASK:
2671     return selectG_PTR_MASK(I);
2672   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
2673     return selectG_EXTRACT_VECTOR_ELT(I);
2674   case TargetOpcode::G_INSERT_VECTOR_ELT:
2675     return selectG_INSERT_VECTOR_ELT(I);
2676   case TargetOpcode::G_SHUFFLE_VECTOR:
2677     return selectG_SHUFFLE_VECTOR(I);
2678   case AMDGPU::G_AMDGPU_ATOMIC_INC:
2679   case AMDGPU::G_AMDGPU_ATOMIC_DEC:
2680     initM0(I);
2681     return selectImpl(I, *CoverageInfo);
2682   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD:
2683   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE: {
2684     const AMDGPU::ImageDimIntrinsicInfo *Intr
2685       = AMDGPU::getImageDimIntrinsicInfo(I.getIntrinsicID());
2686     assert(Intr && "not an image intrinsic with image pseudo");
2687     return selectImageIntrinsic(I, Intr);
2688   }
2689   default:
2690     return selectImpl(I, *CoverageInfo);
2691   }
2692   return false;
2693 }
2694 
2695 InstructionSelector::ComplexRendererFns
2696 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
2697   return {{
2698       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
2699   }};
2700 
2701 }
2702 
2703 std::pair<Register, unsigned>
2704 AMDGPUInstructionSelector::selectVOP3ModsImpl(MachineOperand &Root) const {
2705   Register Src = Root.getReg();
2706   Register OrigSrc = Src;
2707   unsigned Mods = 0;
2708   MachineInstr *MI = getDefIgnoringCopies(Src, *MRI);
2709 
2710   if (MI && MI->getOpcode() == AMDGPU::G_FNEG) {
2711     Src = MI->getOperand(1).getReg();
2712     Mods |= SISrcMods::NEG;
2713     MI = getDefIgnoringCopies(Src, *MRI);
2714   }
2715 
2716   if (MI && MI->getOpcode() == AMDGPU::G_FABS) {
2717     Src = MI->getOperand(1).getReg();
2718     Mods |= SISrcMods::ABS;
2719   }
2720 
2721   if (Mods != 0 &&
2722       RBI.getRegBank(Src, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) {
2723     MachineInstr *UseMI = Root.getParent();
2724 
2725     // If we looked through copies to find source modifiers on an SGPR operand,
2726     // we now have an SGPR register source. To avoid potentially violating the
2727     // constant bus restriction, we need to insert a copy to a VGPR.
2728     Register VGPRSrc = MRI->cloneVirtualRegister(OrigSrc);
2729     BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(),
2730             TII.get(AMDGPU::COPY), VGPRSrc)
2731       .addReg(Src);
2732     Src = VGPRSrc;
2733   }
2734 
2735   return std::make_pair(Src, Mods);
2736 }
2737 
2738 ///
2739 /// This will select either an SGPR or VGPR operand and will save us from
2740 /// having to write an extra tablegen pattern.
2741 InstructionSelector::ComplexRendererFns
2742 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
2743   return {{
2744       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
2745   }};
2746 }
2747 
2748 InstructionSelector::ComplexRendererFns
2749 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
2750   Register Src;
2751   unsigned Mods;
2752   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
2753 
2754   return {{
2755       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
2756       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
2757       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
2758       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
2759   }};
2760 }
2761 
2762 InstructionSelector::ComplexRendererFns
2763 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
2764   return {{
2765       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
2766       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
2767       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // omod
2768   }};
2769 }
2770 
2771 InstructionSelector::ComplexRendererFns
2772 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
2773   Register Src;
2774   unsigned Mods;
2775   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
2776 
2777   return {{
2778       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
2779       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
2780   }};
2781 }
2782 
2783 InstructionSelector::ComplexRendererFns
2784 AMDGPUInstructionSelector::selectVOP3NoMods(MachineOperand &Root) const {
2785   Register Reg = Root.getReg();
2786   const MachineInstr *Def = getDefIgnoringCopies(Reg, *MRI);
2787   if (Def && (Def->getOpcode() == AMDGPU::G_FNEG ||
2788               Def->getOpcode() == AMDGPU::G_FABS))
2789     return {};
2790   return {{
2791       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
2792   }};
2793 }
2794 
2795 std::pair<Register, unsigned>
2796 AMDGPUInstructionSelector::selectVOP3PModsImpl(
2797   Register Src, const MachineRegisterInfo &MRI) const {
2798   unsigned Mods = 0;
2799   MachineInstr *MI = MRI.getVRegDef(Src);
2800 
2801   if (MI && MI->getOpcode() == AMDGPU::G_FNEG &&
2802       // It's possible to see an f32 fneg here, but unlikely.
2803       // TODO: Treat f32 fneg as only high bit.
2804       MRI.getType(Src) == LLT::vector(2, 16)) {
2805     Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI);
2806     Src = MI->getOperand(1).getReg();
2807     MI = MRI.getVRegDef(Src);
2808   }
2809 
2810   // TODO: Match op_sel through g_build_vector_trunc and g_shuffle_vector.
2811 
2812   // Packed instructions do not have abs modifiers.
2813   Mods |= SISrcMods::OP_SEL_1;
2814 
2815   return std::make_pair(Src, Mods);
2816 }
2817 
2818 InstructionSelector::ComplexRendererFns
2819 AMDGPUInstructionSelector::selectVOP3PMods(MachineOperand &Root) const {
2820   MachineRegisterInfo &MRI
2821     = Root.getParent()->getParent()->getParent()->getRegInfo();
2822 
2823   Register Src;
2824   unsigned Mods;
2825   std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI);
2826 
2827   return {{
2828       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
2829       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
2830   }};
2831 }
2832 
2833 InstructionSelector::ComplexRendererFns
2834 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const {
2835   Register Src;
2836   unsigned Mods;
2837   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
2838   if (!TM.Options.NoNaNsFPMath && !isKnownNeverNaN(Src, *MRI))
2839     return None;
2840 
2841   return {{
2842       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
2843       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
2844   }};
2845 }
2846 
2847 InstructionSelector::ComplexRendererFns
2848 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const {
2849   // FIXME: Handle op_sel
2850   return {{
2851       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
2852       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods
2853   }};
2854 }
2855 
2856 InstructionSelector::ComplexRendererFns
2857 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
2858   SmallVector<GEPInfo, 4> AddrInfo;
2859   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
2860 
2861   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
2862     return None;
2863 
2864   const GEPInfo &GEPInfo = AddrInfo[0];
2865   Optional<int64_t> EncodedImm =
2866       AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm, false);
2867   if (!EncodedImm)
2868     return None;
2869 
2870   unsigned PtrReg = GEPInfo.SgprParts[0];
2871   return {{
2872     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
2873     [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }
2874   }};
2875 }
2876 
2877 InstructionSelector::ComplexRendererFns
2878 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
2879   SmallVector<GEPInfo, 4> AddrInfo;
2880   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
2881 
2882   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
2883     return None;
2884 
2885   const GEPInfo &GEPInfo = AddrInfo[0];
2886   unsigned PtrReg = GEPInfo.SgprParts[0];
2887   Optional<int64_t> EncodedImm =
2888       AMDGPU::getSMRDEncodedLiteralOffset32(STI, GEPInfo.Imm);
2889   if (!EncodedImm)
2890     return None;
2891 
2892   return {{
2893     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
2894     [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }
2895   }};
2896 }
2897 
2898 InstructionSelector::ComplexRendererFns
2899 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
2900   MachineInstr *MI = Root.getParent();
2901   MachineBasicBlock *MBB = MI->getParent();
2902 
2903   SmallVector<GEPInfo, 4> AddrInfo;
2904   getAddrModeInfo(*MI, *MRI, AddrInfo);
2905 
2906   // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
2907   // then we can select all ptr + 32-bit offsets not just immediate offsets.
2908   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
2909     return None;
2910 
2911   const GEPInfo &GEPInfo = AddrInfo[0];
2912   // SGPR offset is unsigned.
2913   if (!GEPInfo.Imm || GEPInfo.Imm < 0 || !isUInt<32>(GEPInfo.Imm))
2914     return None;
2915 
2916   // If we make it this far we have a load with an 32-bit immediate offset.
2917   // It is OK to select this using a sgpr offset, because we have already
2918   // failed trying to select this load into one of the _IMM variants since
2919   // the _IMM Patterns are considered before the _SGPR patterns.
2920   unsigned PtrReg = GEPInfo.SgprParts[0];
2921   Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2922   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
2923           .addImm(GEPInfo.Imm);
2924   return {{
2925     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
2926     [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
2927   }};
2928 }
2929 
2930 template <bool Signed>
2931 InstructionSelector::ComplexRendererFns
2932 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root) const {
2933   MachineInstr *MI = Root.getParent();
2934 
2935   InstructionSelector::ComplexRendererFns Default = {{
2936       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
2937       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },  // offset
2938       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // slc
2939     }};
2940 
2941   if (!STI.hasFlatInstOffsets())
2942     return Default;
2943 
2944   const MachineInstr *OpDef = MRI->getVRegDef(Root.getReg());
2945   if (!OpDef || OpDef->getOpcode() != AMDGPU::G_PTR_ADD)
2946     return Default;
2947 
2948   Optional<int64_t> Offset =
2949     getConstantVRegVal(OpDef->getOperand(2).getReg(), *MRI);
2950   if (!Offset.hasValue())
2951     return Default;
2952 
2953   unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace();
2954   if (!TII.isLegalFLATOffset(Offset.getValue(), AddrSpace, Signed))
2955     return Default;
2956 
2957   Register BasePtr = OpDef->getOperand(1).getReg();
2958 
2959   return {{
2960       [=](MachineInstrBuilder &MIB) { MIB.addReg(BasePtr); },
2961       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset.getValue()); },
2962       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // slc
2963     }};
2964 }
2965 
2966 InstructionSelector::ComplexRendererFns
2967 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const {
2968   return selectFlatOffsetImpl<false>(Root);
2969 }
2970 
2971 InstructionSelector::ComplexRendererFns
2972 AMDGPUInstructionSelector::selectFlatOffsetSigned(MachineOperand &Root) const {
2973   return selectFlatOffsetImpl<true>(Root);
2974 }
2975 
2976 static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) {
2977   auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>();
2978   return PSV && PSV->isStack();
2979 }
2980 
2981 InstructionSelector::ComplexRendererFns
2982 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const {
2983   MachineInstr *MI = Root.getParent();
2984   MachineBasicBlock *MBB = MI->getParent();
2985   MachineFunction *MF = MBB->getParent();
2986   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
2987 
2988   int64_t Offset = 0;
2989   if (mi_match(Root.getReg(), *MRI, m_ICst(Offset))) {
2990     Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2991 
2992     // TODO: Should this be inside the render function? The iterator seems to
2993     // move.
2994     BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
2995             HighBits)
2996       .addImm(Offset & ~4095);
2997 
2998     return {{[=](MachineInstrBuilder &MIB) { // rsrc
2999                MIB.addReg(Info->getScratchRSrcReg());
3000              },
3001              [=](MachineInstrBuilder &MIB) { // vaddr
3002                MIB.addReg(HighBits);
3003              },
3004              [=](MachineInstrBuilder &MIB) { // soffset
3005                const MachineMemOperand *MMO = *MI->memoperands_begin();
3006                const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
3007 
3008                if (isStackPtrRelative(PtrInfo))
3009                  MIB.addReg(Info->getStackPtrOffsetReg());
3010                else
3011                  MIB.addImm(0);
3012              },
3013              [=](MachineInstrBuilder &MIB) { // offset
3014                MIB.addImm(Offset & 4095);
3015              }}};
3016   }
3017 
3018   assert(Offset == 0);
3019 
3020   // Try to fold a frame index directly into the MUBUF vaddr field, and any
3021   // offsets.
3022   Optional<int> FI;
3023   Register VAddr = Root.getReg();
3024   if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) {
3025     if (isBaseWithConstantOffset(Root, *MRI)) {
3026       const MachineOperand &LHS = RootDef->getOperand(1);
3027       const MachineOperand &RHS = RootDef->getOperand(2);
3028       const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg());
3029       const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg());
3030       if (LHSDef && RHSDef) {
3031         int64_t PossibleOffset =
3032             RHSDef->getOperand(1).getCImm()->getSExtValue();
3033         if (SIInstrInfo::isLegalMUBUFImmOffset(PossibleOffset) &&
3034             (!STI.privateMemoryResourceIsRangeChecked() ||
3035              KnownBits->signBitIsZero(LHS.getReg()))) {
3036           if (LHSDef->getOpcode() == AMDGPU::G_FRAME_INDEX)
3037             FI = LHSDef->getOperand(1).getIndex();
3038           else
3039             VAddr = LHS.getReg();
3040           Offset = PossibleOffset;
3041         }
3042       }
3043     } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) {
3044       FI = RootDef->getOperand(1).getIndex();
3045     }
3046   }
3047 
3048   return {{[=](MachineInstrBuilder &MIB) { // rsrc
3049              MIB.addReg(Info->getScratchRSrcReg());
3050            },
3051            [=](MachineInstrBuilder &MIB) { // vaddr
3052              if (FI.hasValue())
3053                MIB.addFrameIndex(FI.getValue());
3054              else
3055                MIB.addReg(VAddr);
3056            },
3057            [=](MachineInstrBuilder &MIB) { // soffset
3058              // If we don't know this private access is a local stack object, it
3059              // needs to be relative to the entry point's scratch wave offset.
3060              // TODO: Should split large offsets that don't fit like above.
3061              // TODO: Don't use scratch wave offset just because the offset
3062              // didn't fit.
3063              if (!Info->isEntryFunction() && FI.hasValue())
3064                MIB.addReg(Info->getStackPtrOffsetReg());
3065              else
3066                MIB.addImm(0);
3067            },
3068            [=](MachineInstrBuilder &MIB) { // offset
3069              MIB.addImm(Offset);
3070            }}};
3071 }
3072 
3073 bool AMDGPUInstructionSelector::isDSOffsetLegal(Register Base,
3074                                                 int64_t Offset,
3075                                                 unsigned OffsetBits) const {
3076   if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
3077       (OffsetBits == 8 && !isUInt<8>(Offset)))
3078     return false;
3079 
3080   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
3081     return true;
3082 
3083   // On Southern Islands instruction with a negative base value and an offset
3084   // don't seem to work.
3085   return KnownBits->signBitIsZero(Base);
3086 }
3087 
3088 InstructionSelector::ComplexRendererFns
3089 AMDGPUInstructionSelector::selectMUBUFScratchOffset(
3090     MachineOperand &Root) const {
3091   MachineInstr *MI = Root.getParent();
3092   MachineBasicBlock *MBB = MI->getParent();
3093 
3094   int64_t Offset = 0;
3095   if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) ||
3096       !SIInstrInfo::isLegalMUBUFImmOffset(Offset))
3097     return {};
3098 
3099   const MachineFunction *MF = MBB->getParent();
3100   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
3101   const MachineMemOperand *MMO = *MI->memoperands_begin();
3102   const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
3103 
3104   return {{
3105       [=](MachineInstrBuilder &MIB) { // rsrc
3106         MIB.addReg(Info->getScratchRSrcReg());
3107       },
3108       [=](MachineInstrBuilder &MIB) { // soffset
3109         if (isStackPtrRelative(PtrInfo))
3110           MIB.addReg(Info->getStackPtrOffsetReg());
3111         else
3112           MIB.addImm(0);
3113       },
3114       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset
3115   }};
3116 }
3117 
3118 std::pair<Register, unsigned>
3119 AMDGPUInstructionSelector::selectDS1Addr1OffsetImpl(MachineOperand &Root) const {
3120   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
3121   if (!RootDef)
3122     return std::make_pair(Root.getReg(), 0);
3123 
3124   int64_t ConstAddr = 0;
3125 
3126   Register PtrBase;
3127   int64_t Offset;
3128   std::tie(PtrBase, Offset) =
3129     getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
3130 
3131   if (Offset) {
3132     if (isDSOffsetLegal(PtrBase, Offset, 16)) {
3133       // (add n0, c0)
3134       return std::make_pair(PtrBase, Offset);
3135     }
3136   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
3137     // TODO
3138 
3139 
3140   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
3141     // TODO
3142 
3143   }
3144 
3145   return std::make_pair(Root.getReg(), 0);
3146 }
3147 
3148 InstructionSelector::ComplexRendererFns
3149 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const {
3150   Register Reg;
3151   unsigned Offset;
3152   std::tie(Reg, Offset) = selectDS1Addr1OffsetImpl(Root);
3153   return {{
3154       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
3155       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }
3156     }};
3157 }
3158 
3159 InstructionSelector::ComplexRendererFns
3160 AMDGPUInstructionSelector::selectDS64Bit4ByteAligned(MachineOperand &Root) const {
3161   Register Reg;
3162   unsigned Offset;
3163   std::tie(Reg, Offset) = selectDS64Bit4ByteAlignedImpl(Root);
3164   return {{
3165       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
3166       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); },
3167       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset+1); }
3168     }};
3169 }
3170 
3171 std::pair<Register, unsigned>
3172 AMDGPUInstructionSelector::selectDS64Bit4ByteAlignedImpl(MachineOperand &Root) const {
3173   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
3174   if (!RootDef)
3175     return std::make_pair(Root.getReg(), 0);
3176 
3177   int64_t ConstAddr = 0;
3178 
3179   Register PtrBase;
3180   int64_t Offset;
3181   std::tie(PtrBase, Offset) =
3182     getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
3183 
3184   if (Offset) {
3185     int64_t DWordOffset0 = Offset / 4;
3186     int64_t DWordOffset1 = DWordOffset0 + 1;
3187     if (isDSOffsetLegal(PtrBase, DWordOffset1, 8)) {
3188       // (add n0, c0)
3189       return std::make_pair(PtrBase, DWordOffset0);
3190     }
3191   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
3192     // TODO
3193 
3194   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
3195     // TODO
3196 
3197   }
3198 
3199   return std::make_pair(Root.getReg(), 0);
3200 }
3201 
3202 /// If \p Root is a G_PTR_ADD with a G_CONSTANT on the right hand side, return
3203 /// the base value with the constant offset. There may be intervening copies
3204 /// between \p Root and the identified constant. Returns \p Root, 0 if this does
3205 /// not match the pattern.
3206 std::pair<Register, int64_t>
3207 AMDGPUInstructionSelector::getPtrBaseWithConstantOffset(
3208   Register Root, const MachineRegisterInfo &MRI) const {
3209   MachineInstr *RootI = MRI.getVRegDef(Root);
3210   if (RootI->getOpcode() != TargetOpcode::G_PTR_ADD)
3211     return {Root, 0};
3212 
3213   MachineOperand &RHS = RootI->getOperand(2);
3214   Optional<ValueAndVReg> MaybeOffset
3215     = getConstantVRegValWithLookThrough(RHS.getReg(), MRI, true);
3216   if (!MaybeOffset)
3217     return {Root, 0};
3218   return {RootI->getOperand(1).getReg(), MaybeOffset->Value};
3219 }
3220 
3221 static void addZeroImm(MachineInstrBuilder &MIB) {
3222   MIB.addImm(0);
3223 }
3224 
3225 /// Return a resource descriptor for use with an arbitrary 64-bit pointer. If \p
3226 /// BasePtr is not valid, a null base pointer will be used.
3227 static Register buildRSRC(MachineIRBuilder &B, MachineRegisterInfo &MRI,
3228                           uint32_t FormatLo, uint32_t FormatHi,
3229                           Register BasePtr) {
3230   Register RSrc2 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
3231   Register RSrc3 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
3232   Register RSrcHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
3233   Register RSrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass);
3234 
3235   B.buildInstr(AMDGPU::S_MOV_B32)
3236     .addDef(RSrc2)
3237     .addImm(FormatLo);
3238   B.buildInstr(AMDGPU::S_MOV_B32)
3239     .addDef(RSrc3)
3240     .addImm(FormatHi);
3241 
3242   // Build the half of the subregister with the constants before building the
3243   // full 128-bit register. If we are building multiple resource descriptors,
3244   // this will allow CSEing of the 2-component register.
3245   B.buildInstr(AMDGPU::REG_SEQUENCE)
3246     .addDef(RSrcHi)
3247     .addReg(RSrc2)
3248     .addImm(AMDGPU::sub0)
3249     .addReg(RSrc3)
3250     .addImm(AMDGPU::sub1);
3251 
3252   Register RSrcLo = BasePtr;
3253   if (!BasePtr) {
3254     RSrcLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
3255     B.buildInstr(AMDGPU::S_MOV_B64)
3256       .addDef(RSrcLo)
3257       .addImm(0);
3258   }
3259 
3260   B.buildInstr(AMDGPU::REG_SEQUENCE)
3261     .addDef(RSrc)
3262     .addReg(RSrcLo)
3263     .addImm(AMDGPU::sub0_sub1)
3264     .addReg(RSrcHi)
3265     .addImm(AMDGPU::sub2_sub3);
3266 
3267   return RSrc;
3268 }
3269 
3270 static Register buildAddr64RSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI,
3271                                 const SIInstrInfo &TII, Register BasePtr) {
3272   uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat();
3273 
3274   // FIXME: Why are half the "default" bits ignored based on the addressing
3275   // mode?
3276   return buildRSRC(B, MRI, 0, Hi_32(DefaultFormat), BasePtr);
3277 }
3278 
3279 static Register buildOffsetSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI,
3280                                const SIInstrInfo &TII, Register BasePtr) {
3281   uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat();
3282 
3283   // FIXME: Why are half the "default" bits ignored based on the addressing
3284   // mode?
3285   return buildRSRC(B, MRI, -1, Hi_32(DefaultFormat), BasePtr);
3286 }
3287 
3288 AMDGPUInstructionSelector::MUBUFAddressData
3289 AMDGPUInstructionSelector::parseMUBUFAddress(Register Src) const {
3290   MUBUFAddressData Data;
3291   Data.N0 = Src;
3292 
3293   Register PtrBase;
3294   int64_t Offset;
3295 
3296   std::tie(PtrBase, Offset) = getPtrBaseWithConstantOffset(Src, *MRI);
3297   if (isUInt<32>(Offset)) {
3298     Data.N0 = PtrBase;
3299     Data.Offset = Offset;
3300   }
3301 
3302   if (MachineInstr *InputAdd
3303       = getOpcodeDef(TargetOpcode::G_PTR_ADD, Data.N0, *MRI)) {
3304     Data.N2 = InputAdd->getOperand(1).getReg();
3305     Data.N3 = InputAdd->getOperand(2).getReg();
3306 
3307     // FIXME: Need to fix extra SGPR->VGPRcopies inserted
3308     // FIXME: Don't know this was defined by operand 0
3309     //
3310     // TODO: Remove this when we have copy folding optimizations after
3311     // RegBankSelect.
3312     Data.N2 = getDefIgnoringCopies(Data.N2, *MRI)->getOperand(0).getReg();
3313     Data.N3 = getDefIgnoringCopies(Data.N3, *MRI)->getOperand(0).getReg();
3314   }
3315 
3316   return Data;
3317 }
3318 
3319 /// Return if the addr64 mubuf mode should be used for the given address.
3320 bool AMDGPUInstructionSelector::shouldUseAddr64(MUBUFAddressData Addr) const {
3321   // (ptr_add N2, N3) -> addr64, or
3322   // (ptr_add (ptr_add N2, N3), C1) -> addr64
3323   if (Addr.N2)
3324     return true;
3325 
3326   const RegisterBank *N0Bank = RBI.getRegBank(Addr.N0, *MRI, TRI);
3327   return N0Bank->getID() == AMDGPU::VGPRRegBankID;
3328 }
3329 
3330 /// Split an immediate offset \p ImmOffset depending on whether it fits in the
3331 /// immediate field. Modifies \p ImmOffset and sets \p SOffset to the variable
3332 /// component.
3333 void AMDGPUInstructionSelector::splitIllegalMUBUFOffset(
3334   MachineIRBuilder &B, Register &SOffset, int64_t &ImmOffset) const {
3335   if (SIInstrInfo::isLegalMUBUFImmOffset(ImmOffset))
3336     return;
3337 
3338   // Illegal offset, store it in soffset.
3339   SOffset = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
3340   B.buildInstr(AMDGPU::S_MOV_B32)
3341     .addDef(SOffset)
3342     .addImm(ImmOffset);
3343   ImmOffset = 0;
3344 }
3345 
3346 bool AMDGPUInstructionSelector::selectMUBUFAddr64Impl(
3347   MachineOperand &Root, Register &VAddr, Register &RSrcReg,
3348   Register &SOffset, int64_t &Offset) const {
3349   // FIXME: Predicates should stop this from reaching here.
3350   // addr64 bit was removed for volcanic islands.
3351   if (!STI.hasAddr64() || STI.useFlatForGlobal())
3352     return false;
3353 
3354   MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg());
3355   if (!shouldUseAddr64(AddrData))
3356     return false;
3357 
3358   Register N0 = AddrData.N0;
3359   Register N2 = AddrData.N2;
3360   Register N3 = AddrData.N3;
3361   Offset = AddrData.Offset;
3362 
3363   // Base pointer for the SRD.
3364   Register SRDPtr;
3365 
3366   if (N2) {
3367     if (RBI.getRegBank(N2, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
3368       assert(N3);
3369       if (RBI.getRegBank(N3, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
3370         // Both N2 and N3 are divergent. Use N0 (the result of the add) as the
3371         // addr64, and construct the default resource from a 0 address.
3372         VAddr = N0;
3373       } else {
3374         SRDPtr = N3;
3375         VAddr = N2;
3376       }
3377     } else {
3378       // N2 is not divergent.
3379       SRDPtr = N2;
3380       VAddr = N3;
3381     }
3382   } else if (RBI.getRegBank(N0, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
3383     // Use the default null pointer in the resource
3384     VAddr = N0;
3385   } else {
3386     // N0 -> offset, or
3387     // (N0 + C1) -> offset
3388     SRDPtr = N0;
3389   }
3390 
3391   MachineIRBuilder B(*Root.getParent());
3392   RSrcReg = buildAddr64RSrc(B, *MRI, TII, SRDPtr);
3393   splitIllegalMUBUFOffset(B, SOffset, Offset);
3394   return true;
3395 }
3396 
3397 bool AMDGPUInstructionSelector::selectMUBUFOffsetImpl(
3398   MachineOperand &Root, Register &RSrcReg, Register &SOffset,
3399   int64_t &Offset) const {
3400   MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg());
3401   if (shouldUseAddr64(AddrData))
3402     return false;
3403 
3404   // N0 -> offset, or
3405   // (N0 + C1) -> offset
3406   Register SRDPtr = AddrData.N0;
3407   Offset = AddrData.Offset;
3408 
3409   // TODO: Look through extensions for 32-bit soffset.
3410   MachineIRBuilder B(*Root.getParent());
3411 
3412   RSrcReg = buildOffsetSrc(B, *MRI, TII, SRDPtr);
3413   splitIllegalMUBUFOffset(B, SOffset, Offset);
3414   return true;
3415 }
3416 
3417 InstructionSelector::ComplexRendererFns
3418 AMDGPUInstructionSelector::selectMUBUFAddr64(MachineOperand &Root) const {
3419   Register VAddr;
3420   Register RSrcReg;
3421   Register SOffset;
3422   int64_t Offset = 0;
3423 
3424   if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset))
3425     return {};
3426 
3427   // FIXME: Use defaulted operands for trailing 0s and remove from the complex
3428   // pattern.
3429   return {{
3430       [=](MachineInstrBuilder &MIB) {  // rsrc
3431         MIB.addReg(RSrcReg);
3432       },
3433       [=](MachineInstrBuilder &MIB) { // vaddr
3434         MIB.addReg(VAddr);
3435       },
3436       [=](MachineInstrBuilder &MIB) { // soffset
3437         if (SOffset)
3438           MIB.addReg(SOffset);
3439         else
3440           MIB.addImm(0);
3441       },
3442       [=](MachineInstrBuilder &MIB) { // offset
3443         MIB.addImm(Offset);
3444       },
3445       addZeroImm, //  glc
3446       addZeroImm, //  slc
3447       addZeroImm, //  tfe
3448       addZeroImm, //  dlc
3449       addZeroImm  //  swz
3450     }};
3451 }
3452 
3453 InstructionSelector::ComplexRendererFns
3454 AMDGPUInstructionSelector::selectMUBUFOffset(MachineOperand &Root) const {
3455   Register RSrcReg;
3456   Register SOffset;
3457   int64_t Offset = 0;
3458 
3459   if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset))
3460     return {};
3461 
3462   return {{
3463       [=](MachineInstrBuilder &MIB) {  // rsrc
3464         MIB.addReg(RSrcReg);
3465       },
3466       [=](MachineInstrBuilder &MIB) { // soffset
3467         if (SOffset)
3468           MIB.addReg(SOffset);
3469         else
3470           MIB.addImm(0);
3471       },
3472       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset
3473       addZeroImm, //  glc
3474       addZeroImm, //  slc
3475       addZeroImm, //  tfe
3476       addZeroImm, //  dlc
3477       addZeroImm  //  swz
3478     }};
3479 }
3480 
3481 InstructionSelector::ComplexRendererFns
3482 AMDGPUInstructionSelector::selectMUBUFAddr64Atomic(MachineOperand &Root) const {
3483   Register VAddr;
3484   Register RSrcReg;
3485   Register SOffset;
3486   int64_t Offset = 0;
3487 
3488   if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset))
3489     return {};
3490 
3491   // FIXME: Use defaulted operands for trailing 0s and remove from the complex
3492   // pattern.
3493   return {{
3494       [=](MachineInstrBuilder &MIB) {  // rsrc
3495         MIB.addReg(RSrcReg);
3496       },
3497       [=](MachineInstrBuilder &MIB) { // vaddr
3498         MIB.addReg(VAddr);
3499       },
3500       [=](MachineInstrBuilder &MIB) { // soffset
3501         if (SOffset)
3502           MIB.addReg(SOffset);
3503         else
3504           MIB.addImm(0);
3505       },
3506       [=](MachineInstrBuilder &MIB) { // offset
3507         MIB.addImm(Offset);
3508       },
3509       addZeroImm //  slc
3510     }};
3511 }
3512 
3513 InstructionSelector::ComplexRendererFns
3514 AMDGPUInstructionSelector::selectMUBUFOffsetAtomic(MachineOperand &Root) const {
3515   Register RSrcReg;
3516   Register SOffset;
3517   int64_t Offset = 0;
3518 
3519   if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset))
3520     return {};
3521 
3522   return {{
3523       [=](MachineInstrBuilder &MIB) {  // rsrc
3524         MIB.addReg(RSrcReg);
3525       },
3526       [=](MachineInstrBuilder &MIB) { // soffset
3527         if (SOffset)
3528           MIB.addReg(SOffset);
3529         else
3530           MIB.addImm(0);
3531       },
3532       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset
3533       addZeroImm //  slc
3534     }};
3535 }
3536 
3537 /// Get an immediate that must be 32-bits, and treated as zero extended.
3538 static Optional<uint64_t> getConstantZext32Val(Register Reg,
3539                                                const MachineRegisterInfo &MRI) {
3540   // getConstantVRegVal sexts any values, so see if that matters.
3541   Optional<int64_t> OffsetVal = getConstantVRegVal(Reg, MRI);
3542   if (!OffsetVal || !isInt<32>(*OffsetVal))
3543     return None;
3544   return Lo_32(*OffsetVal);
3545 }
3546 
3547 InstructionSelector::ComplexRendererFns
3548 AMDGPUInstructionSelector::selectSMRDBufferImm(MachineOperand &Root) const {
3549   Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI);
3550   if (!OffsetVal)
3551     return {};
3552 
3553   Optional<int64_t> EncodedImm =
3554       AMDGPU::getSMRDEncodedOffset(STI, *OffsetVal, true);
3555   if (!EncodedImm)
3556     return {};
3557 
3558   return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }  }};
3559 }
3560 
3561 InstructionSelector::ComplexRendererFns
3562 AMDGPUInstructionSelector::selectSMRDBufferImm32(MachineOperand &Root) const {
3563   assert(STI.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS);
3564 
3565   Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI);
3566   if (!OffsetVal)
3567     return {};
3568 
3569   Optional<int64_t> EncodedImm
3570     = AMDGPU::getSMRDEncodedLiteralOffset32(STI, *OffsetVal);
3571   if (!EncodedImm)
3572     return {};
3573 
3574   return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }  }};
3575 }
3576 
3577 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB,
3578                                                  const MachineInstr &MI,
3579                                                  int OpIdx) const {
3580   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
3581          "Expected G_CONSTANT");
3582   MIB.addImm(MI.getOperand(1).getCImm()->getSExtValue());
3583 }
3584 
3585 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB,
3586                                                 const MachineInstr &MI,
3587                                                 int OpIdx) const {
3588   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
3589          "Expected G_CONSTANT");
3590   MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue());
3591 }
3592 
3593 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB,
3594                                                  const MachineInstr &MI,
3595                                                  int OpIdx) const {
3596   assert(OpIdx == -1);
3597 
3598   const MachineOperand &Op = MI.getOperand(1);
3599   if (MI.getOpcode() == TargetOpcode::G_FCONSTANT)
3600     MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue());
3601   else {
3602     assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT");
3603     MIB.addImm(Op.getCImm()->getSExtValue());
3604   }
3605 }
3606 
3607 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB,
3608                                                 const MachineInstr &MI,
3609                                                 int OpIdx) const {
3610   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
3611          "Expected G_CONSTANT");
3612   MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation());
3613 }
3614 
3615 /// This only really exists to satisfy DAG type checking machinery, so is a
3616 /// no-op here.
3617 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB,
3618                                                 const MachineInstr &MI,
3619                                                 int OpIdx) const {
3620   MIB.addImm(MI.getOperand(OpIdx).getImm());
3621 }
3622 
3623 void AMDGPUInstructionSelector::renderExtractGLC(MachineInstrBuilder &MIB,
3624                                                  const MachineInstr &MI,
3625                                                  int OpIdx) const {
3626   assert(OpIdx >= 0 && "expected to match an immediate operand");
3627   MIB.addImm(MI.getOperand(OpIdx).getImm() & 1);
3628 }
3629 
3630 void AMDGPUInstructionSelector::renderExtractSLC(MachineInstrBuilder &MIB,
3631                                                  const MachineInstr &MI,
3632                                                  int OpIdx) const {
3633   assert(OpIdx >= 0 && "expected to match an immediate operand");
3634   MIB.addImm((MI.getOperand(OpIdx).getImm() >> 1) & 1);
3635 }
3636 
3637 void AMDGPUInstructionSelector::renderExtractDLC(MachineInstrBuilder &MIB,
3638                                                  const MachineInstr &MI,
3639                                                  int OpIdx) const {
3640   assert(OpIdx >= 0 && "expected to match an immediate operand");
3641   MIB.addImm((MI.getOperand(OpIdx).getImm() >> 2) & 1);
3642 }
3643 
3644 void AMDGPUInstructionSelector::renderExtractSWZ(MachineInstrBuilder &MIB,
3645                                                  const MachineInstr &MI,
3646                                                  int OpIdx) const {
3647   assert(OpIdx >= 0 && "expected to match an immediate operand");
3648   MIB.addImm((MI.getOperand(OpIdx).getImm() >> 3) & 1);
3649 }
3650 
3651 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const {
3652   return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm());
3653 }
3654 
3655 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const {
3656   return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm());
3657 }
3658 
3659 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const {
3660   return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm());
3661 }
3662 
3663 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const {
3664   return TII.isInlineConstant(Imm);
3665 }
3666