1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// \file 9 /// This file implements the targeting of the InstructionSelector class for 10 /// AMDGPU. 11 /// \todo This should be generated by TableGen. 12 //===----------------------------------------------------------------------===// 13 14 #include "AMDGPUInstructionSelector.h" 15 #include "AMDGPU.h" 16 #include "AMDGPUGlobalISelUtils.h" 17 #include "AMDGPUInstrInfo.h" 18 #include "AMDGPURegisterBankInfo.h" 19 #include "AMDGPUTargetMachine.h" 20 #include "SIMachineFunctionInfo.h" 21 #include "Utils/AMDGPUBaseInfo.h" 22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h" 23 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h" 24 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" 25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 26 #include "llvm/CodeGen/MachineFrameInfo.h" 27 #include "llvm/IR/DiagnosticInfo.h" 28 #include "llvm/IR/IntrinsicsAMDGPU.h" 29 30 #define DEBUG_TYPE "amdgpu-isel" 31 32 using namespace llvm; 33 using namespace MIPatternMatch; 34 35 static cl::opt<bool> AllowRiskySelect( 36 "amdgpu-global-isel-risky-select", 37 cl::desc("Allow GlobalISel to select cases that are likely to not work yet"), 38 cl::init(false), 39 cl::ReallyHidden); 40 41 #define GET_GLOBALISEL_IMPL 42 #define AMDGPUSubtarget GCNSubtarget 43 #include "AMDGPUGenGlobalISel.inc" 44 #undef GET_GLOBALISEL_IMPL 45 #undef AMDGPUSubtarget 46 47 AMDGPUInstructionSelector::AMDGPUInstructionSelector( 48 const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI, 49 const AMDGPUTargetMachine &TM) 50 : TII(*STI.getInstrInfo()), TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM), 51 STI(STI), 52 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG), 53 #define GET_GLOBALISEL_PREDICATES_INIT 54 #include "AMDGPUGenGlobalISel.inc" 55 #undef GET_GLOBALISEL_PREDICATES_INIT 56 #define GET_GLOBALISEL_TEMPORARIES_INIT 57 #include "AMDGPUGenGlobalISel.inc" 58 #undef GET_GLOBALISEL_TEMPORARIES_INIT 59 { 60 } 61 62 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; } 63 64 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits *KB, 65 CodeGenCoverage &CoverageInfo, 66 ProfileSummaryInfo *PSI, 67 BlockFrequencyInfo *BFI) { 68 MRI = &MF.getRegInfo(); 69 Subtarget = &MF.getSubtarget<GCNSubtarget>(); 70 InstructionSelector::setupMF(MF, KB, CoverageInfo, PSI, BFI); 71 } 72 73 bool AMDGPUInstructionSelector::isVCC(Register Reg, 74 const MachineRegisterInfo &MRI) const { 75 // The verifier is oblivious to s1 being a valid value for wavesize registers. 76 if (Reg.isPhysical()) 77 return false; 78 79 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 80 const TargetRegisterClass *RC = 81 RegClassOrBank.dyn_cast<const TargetRegisterClass*>(); 82 if (RC) { 83 const LLT Ty = MRI.getType(Reg); 84 if (!Ty.isValid() || Ty.getSizeInBits() != 1) 85 return false; 86 // G_TRUNC s1 result is never vcc. 87 return MRI.getVRegDef(Reg)->getOpcode() != AMDGPU::G_TRUNC && 88 RC->hasSuperClassEq(TRI.getBoolRC()); 89 } 90 91 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>(); 92 return RB->getID() == AMDGPU::VCCRegBankID; 93 } 94 95 bool AMDGPUInstructionSelector::constrainCopyLikeIntrin(MachineInstr &MI, 96 unsigned NewOpc) const { 97 MI.setDesc(TII.get(NewOpc)); 98 MI.removeOperand(1); // Remove intrinsic ID. 99 MI.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 100 101 MachineOperand &Dst = MI.getOperand(0); 102 MachineOperand &Src = MI.getOperand(1); 103 104 // TODO: This should be legalized to s32 if needed 105 if (MRI->getType(Dst.getReg()) == LLT::scalar(1)) 106 return false; 107 108 const TargetRegisterClass *DstRC 109 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 110 const TargetRegisterClass *SrcRC 111 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 112 if (!DstRC || DstRC != SrcRC) 113 return false; 114 115 return RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI) && 116 RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI); 117 } 118 119 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const { 120 const DebugLoc &DL = I.getDebugLoc(); 121 MachineBasicBlock *BB = I.getParent(); 122 I.setDesc(TII.get(TargetOpcode::COPY)); 123 124 const MachineOperand &Src = I.getOperand(1); 125 MachineOperand &Dst = I.getOperand(0); 126 Register DstReg = Dst.getReg(); 127 Register SrcReg = Src.getReg(); 128 129 if (isVCC(DstReg, *MRI)) { 130 if (SrcReg == AMDGPU::SCC) { 131 const TargetRegisterClass *RC 132 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 133 if (!RC) 134 return true; 135 return RBI.constrainGenericRegister(DstReg, *RC, *MRI); 136 } 137 138 if (!isVCC(SrcReg, *MRI)) { 139 // TODO: Should probably leave the copy and let copyPhysReg expand it. 140 if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI)) 141 return false; 142 143 const TargetRegisterClass *SrcRC 144 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 145 146 Optional<ValueAndVReg> ConstVal = 147 getIConstantVRegValWithLookThrough(SrcReg, *MRI, true); 148 if (ConstVal) { 149 unsigned MovOpc = 150 STI.isWave64() ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 151 BuildMI(*BB, &I, DL, TII.get(MovOpc), DstReg) 152 .addImm(ConstVal->Value.getBoolValue() ? -1 : 0); 153 } else { 154 Register MaskedReg = MRI->createVirtualRegister(SrcRC); 155 156 // We can't trust the high bits at this point, so clear them. 157 158 // TODO: Skip masking high bits if def is known boolean. 159 160 unsigned AndOpc = 161 TRI.isSGPRClass(SrcRC) ? AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32; 162 BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg) 163 .addImm(1) 164 .addReg(SrcReg); 165 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg) 166 .addImm(0) 167 .addReg(MaskedReg); 168 } 169 170 if (!MRI->getRegClassOrNull(SrcReg)) 171 MRI->setRegClass(SrcReg, SrcRC); 172 I.eraseFromParent(); 173 return true; 174 } 175 176 const TargetRegisterClass *RC = 177 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 178 if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 179 return false; 180 181 return true; 182 } 183 184 for (const MachineOperand &MO : I.operands()) { 185 if (MO.getReg().isPhysical()) 186 continue; 187 188 const TargetRegisterClass *RC = 189 TRI.getConstrainedRegClassForOperand(MO, *MRI); 190 if (!RC) 191 continue; 192 RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI); 193 } 194 return true; 195 } 196 197 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const { 198 const Register DefReg = I.getOperand(0).getReg(); 199 const LLT DefTy = MRI->getType(DefReg); 200 if (DefTy == LLT::scalar(1)) { 201 if (!AllowRiskySelect) { 202 LLVM_DEBUG(dbgs() << "Skipping risky boolean phi\n"); 203 return false; 204 } 205 206 LLVM_DEBUG(dbgs() << "Selecting risky boolean phi\n"); 207 } 208 209 // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy) 210 211 const RegClassOrRegBank &RegClassOrBank = 212 MRI->getRegClassOrRegBank(DefReg); 213 214 const TargetRegisterClass *DefRC 215 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>(); 216 if (!DefRC) { 217 if (!DefTy.isValid()) { 218 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n"); 219 return false; 220 } 221 222 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>(); 223 DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB); 224 if (!DefRC) { 225 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n"); 226 return false; 227 } 228 } 229 230 // TODO: Verify that all registers have the same bank 231 I.setDesc(TII.get(TargetOpcode::PHI)); 232 return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI); 233 } 234 235 MachineOperand 236 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO, 237 const TargetRegisterClass &SubRC, 238 unsigned SubIdx) const { 239 240 MachineInstr *MI = MO.getParent(); 241 MachineBasicBlock *BB = MO.getParent()->getParent(); 242 Register DstReg = MRI->createVirtualRegister(&SubRC); 243 244 if (MO.isReg()) { 245 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx); 246 Register Reg = MO.getReg(); 247 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg) 248 .addReg(Reg, 0, ComposedSubIdx); 249 250 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(), 251 MO.isKill(), MO.isDead(), MO.isUndef(), 252 MO.isEarlyClobber(), 0, MO.isDebug(), 253 MO.isInternalRead()); 254 } 255 256 assert(MO.isImm()); 257 258 APInt Imm(64, MO.getImm()); 259 260 switch (SubIdx) { 261 default: 262 llvm_unreachable("do not know to split immediate with this sub index."); 263 case AMDGPU::sub0: 264 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue()); 265 case AMDGPU::sub1: 266 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue()); 267 } 268 } 269 270 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) { 271 switch (Opc) { 272 case AMDGPU::G_AND: 273 return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 274 case AMDGPU::G_OR: 275 return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32; 276 case AMDGPU::G_XOR: 277 return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32; 278 default: 279 llvm_unreachable("not a bit op"); 280 } 281 } 282 283 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const { 284 Register DstReg = I.getOperand(0).getReg(); 285 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 286 287 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 288 if (DstRB->getID() != AMDGPU::SGPRRegBankID && 289 DstRB->getID() != AMDGPU::VCCRegBankID) 290 return false; 291 292 bool Is64 = Size > 32 || (DstRB->getID() == AMDGPU::VCCRegBankID && 293 STI.isWave64()); 294 I.setDesc(TII.get(getLogicalBitOpcode(I.getOpcode(), Is64))); 295 296 // Dead implicit-def of scc 297 I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef 298 true, // isImp 299 false, // isKill 300 true)); // isDead 301 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 302 } 303 304 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const { 305 MachineBasicBlock *BB = I.getParent(); 306 MachineFunction *MF = BB->getParent(); 307 Register DstReg = I.getOperand(0).getReg(); 308 const DebugLoc &DL = I.getDebugLoc(); 309 LLT Ty = MRI->getType(DstReg); 310 if (Ty.isVector()) 311 return false; 312 313 unsigned Size = Ty.getSizeInBits(); 314 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 315 const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID; 316 const bool Sub = I.getOpcode() == TargetOpcode::G_SUB; 317 318 if (Size == 32) { 319 if (IsSALU) { 320 const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32; 321 MachineInstr *Add = 322 BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 323 .add(I.getOperand(1)) 324 .add(I.getOperand(2)); 325 I.eraseFromParent(); 326 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 327 } 328 329 if (STI.hasAddNoCarry()) { 330 const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64; 331 I.setDesc(TII.get(Opc)); 332 I.addOperand(*MF, MachineOperand::CreateImm(0)); 333 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 334 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 335 } 336 337 const unsigned Opc = Sub ? AMDGPU::V_SUB_CO_U32_e64 : AMDGPU::V_ADD_CO_U32_e64; 338 339 Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass()); 340 MachineInstr *Add 341 = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 342 .addDef(UnusedCarry, RegState::Dead) 343 .add(I.getOperand(1)) 344 .add(I.getOperand(2)) 345 .addImm(0); 346 I.eraseFromParent(); 347 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 348 } 349 350 assert(!Sub && "illegal sub should not reach here"); 351 352 const TargetRegisterClass &RC 353 = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass; 354 const TargetRegisterClass &HalfRC 355 = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass; 356 357 MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0)); 358 MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0)); 359 MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1)); 360 MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1)); 361 362 Register DstLo = MRI->createVirtualRegister(&HalfRC); 363 Register DstHi = MRI->createVirtualRegister(&HalfRC); 364 365 if (IsSALU) { 366 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo) 367 .add(Lo1) 368 .add(Lo2); 369 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi) 370 .add(Hi1) 371 .add(Hi2); 372 } else { 373 const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass(); 374 Register CarryReg = MRI->createVirtualRegister(CarryRC); 375 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_CO_U32_e64), DstLo) 376 .addDef(CarryReg) 377 .add(Lo1) 378 .add(Lo2) 379 .addImm(0); 380 MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi) 381 .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead) 382 .add(Hi1) 383 .add(Hi2) 384 .addReg(CarryReg, RegState::Kill) 385 .addImm(0); 386 387 if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI)) 388 return false; 389 } 390 391 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 392 .addReg(DstLo) 393 .addImm(AMDGPU::sub0) 394 .addReg(DstHi) 395 .addImm(AMDGPU::sub1); 396 397 398 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 399 return false; 400 401 I.eraseFromParent(); 402 return true; 403 } 404 405 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE( 406 MachineInstr &I) const { 407 MachineBasicBlock *BB = I.getParent(); 408 MachineFunction *MF = BB->getParent(); 409 const DebugLoc &DL = I.getDebugLoc(); 410 Register Dst0Reg = I.getOperand(0).getReg(); 411 Register Dst1Reg = I.getOperand(1).getReg(); 412 const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO || 413 I.getOpcode() == AMDGPU::G_UADDE; 414 const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE || 415 I.getOpcode() == AMDGPU::G_USUBE; 416 417 if (isVCC(Dst1Reg, *MRI)) { 418 unsigned NoCarryOpc = 419 IsAdd ? AMDGPU::V_ADD_CO_U32_e64 : AMDGPU::V_SUB_CO_U32_e64; 420 unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64; 421 I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc)); 422 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 423 I.addOperand(*MF, MachineOperand::CreateImm(0)); 424 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 425 } 426 427 Register Src0Reg = I.getOperand(2).getReg(); 428 Register Src1Reg = I.getOperand(3).getReg(); 429 430 if (HasCarryIn) { 431 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 432 .addReg(I.getOperand(4).getReg()); 433 } 434 435 unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32; 436 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32; 437 438 BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg) 439 .add(I.getOperand(2)) 440 .add(I.getOperand(3)); 441 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg) 442 .addReg(AMDGPU::SCC); 443 444 if (!MRI->getRegClassOrNull(Dst1Reg)) 445 MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass); 446 447 if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) || 448 !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) || 449 !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI)) 450 return false; 451 452 if (HasCarryIn && 453 !RBI.constrainGenericRegister(I.getOperand(4).getReg(), 454 AMDGPU::SReg_32RegClass, *MRI)) 455 return false; 456 457 I.eraseFromParent(); 458 return true; 459 } 460 461 bool AMDGPUInstructionSelector::selectG_AMDGPU_MAD_64_32( 462 MachineInstr &I) const { 463 MachineBasicBlock *BB = I.getParent(); 464 MachineFunction *MF = BB->getParent(); 465 const bool IsUnsigned = I.getOpcode() == AMDGPU::G_AMDGPU_MAD_U64_U32; 466 467 unsigned Opc; 468 if (Subtarget->getGeneration() == AMDGPUSubtarget::GFX11) 469 Opc = IsUnsigned ? AMDGPU::V_MAD_U64_U32_gfx11_e64 470 : AMDGPU::V_MAD_I64_I32_gfx11_e64; 471 else 472 Opc = IsUnsigned ? AMDGPU::V_MAD_U64_U32_e64 : AMDGPU::V_MAD_I64_I32_e64; 473 I.setDesc(TII.get(Opc)); 474 I.addOperand(*MF, MachineOperand::CreateImm(0)); 475 I.addImplicitDefUseOperands(*MF); 476 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 477 } 478 479 // TODO: We should probably legalize these to only using 32-bit results. 480 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const { 481 MachineBasicBlock *BB = I.getParent(); 482 Register DstReg = I.getOperand(0).getReg(); 483 Register SrcReg = I.getOperand(1).getReg(); 484 LLT DstTy = MRI->getType(DstReg); 485 LLT SrcTy = MRI->getType(SrcReg); 486 const unsigned SrcSize = SrcTy.getSizeInBits(); 487 unsigned DstSize = DstTy.getSizeInBits(); 488 489 // TODO: Should handle any multiple of 32 offset. 490 unsigned Offset = I.getOperand(2).getImm(); 491 if (Offset % 32 != 0 || DstSize > 128) 492 return false; 493 494 // 16-bit operations really use 32-bit registers. 495 // FIXME: Probably should not allow 16-bit G_EXTRACT results. 496 if (DstSize == 16) 497 DstSize = 32; 498 499 const TargetRegisterClass *DstRC = 500 TRI.getConstrainedRegClassForOperand(I.getOperand(0), *MRI); 501 if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 502 return false; 503 504 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 505 const TargetRegisterClass *SrcRC = 506 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank); 507 if (!SrcRC) 508 return false; 509 unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32, 510 DstSize / 32); 511 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubReg); 512 if (!SrcRC) 513 return false; 514 515 SrcReg = constrainOperandRegClass(*MF, TRI, *MRI, TII, RBI, I, 516 *SrcRC, I.getOperand(1)); 517 const DebugLoc &DL = I.getDebugLoc(); 518 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg) 519 .addReg(SrcReg, 0, SubReg); 520 521 I.eraseFromParent(); 522 return true; 523 } 524 525 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const { 526 MachineBasicBlock *BB = MI.getParent(); 527 Register DstReg = MI.getOperand(0).getReg(); 528 LLT DstTy = MRI->getType(DstReg); 529 LLT SrcTy = MRI->getType(MI.getOperand(1).getReg()); 530 531 const unsigned SrcSize = SrcTy.getSizeInBits(); 532 if (SrcSize < 32) 533 return selectImpl(MI, *CoverageInfo); 534 535 const DebugLoc &DL = MI.getDebugLoc(); 536 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 537 const unsigned DstSize = DstTy.getSizeInBits(); 538 const TargetRegisterClass *DstRC = 539 TRI.getRegClassForSizeOnBank(DstSize, *DstBank); 540 if (!DstRC) 541 return false; 542 543 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8); 544 MachineInstrBuilder MIB = 545 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg); 546 for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) { 547 MachineOperand &Src = MI.getOperand(I + 1); 548 MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef())); 549 MIB.addImm(SubRegs[I]); 550 551 const TargetRegisterClass *SrcRC 552 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 553 if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI)) 554 return false; 555 } 556 557 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 558 return false; 559 560 MI.eraseFromParent(); 561 return true; 562 } 563 564 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const { 565 MachineBasicBlock *BB = MI.getParent(); 566 const int NumDst = MI.getNumOperands() - 1; 567 568 MachineOperand &Src = MI.getOperand(NumDst); 569 570 Register SrcReg = Src.getReg(); 571 Register DstReg0 = MI.getOperand(0).getReg(); 572 LLT DstTy = MRI->getType(DstReg0); 573 LLT SrcTy = MRI->getType(SrcReg); 574 575 const unsigned DstSize = DstTy.getSizeInBits(); 576 const unsigned SrcSize = SrcTy.getSizeInBits(); 577 const DebugLoc &DL = MI.getDebugLoc(); 578 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 579 580 const TargetRegisterClass *SrcRC = 581 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank); 582 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 583 return false; 584 585 // Note we could have mixed SGPR and VGPR destination banks for an SGPR 586 // source, and this relies on the fact that the same subregister indices are 587 // used for both. 588 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8); 589 for (int I = 0, E = NumDst; I != E; ++I) { 590 MachineOperand &Dst = MI.getOperand(I); 591 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg()) 592 .addReg(SrcReg, 0, SubRegs[I]); 593 594 // Make sure the subregister index is valid for the source register. 595 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegs[I]); 596 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 597 return false; 598 599 const TargetRegisterClass *DstRC = 600 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 601 if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI)) 602 return false; 603 } 604 605 MI.eraseFromParent(); 606 return true; 607 } 608 609 bool AMDGPUInstructionSelector::selectG_BUILD_VECTOR_TRUNC( 610 MachineInstr &MI) const { 611 if (selectImpl(MI, *CoverageInfo)) 612 return true; 613 614 const LLT S32 = LLT::scalar(32); 615 const LLT V2S16 = LLT::fixed_vector(2, 16); 616 617 Register Dst = MI.getOperand(0).getReg(); 618 if (MRI->getType(Dst) != V2S16) 619 return false; 620 621 const RegisterBank *DstBank = RBI.getRegBank(Dst, *MRI, TRI); 622 if (DstBank->getID() != AMDGPU::SGPRRegBankID) 623 return false; 624 625 Register Src0 = MI.getOperand(1).getReg(); 626 Register Src1 = MI.getOperand(2).getReg(); 627 if (MRI->getType(Src0) != S32) 628 return false; 629 630 const DebugLoc &DL = MI.getDebugLoc(); 631 MachineBasicBlock *BB = MI.getParent(); 632 633 auto ConstSrc1 = getAnyConstantVRegValWithLookThrough(Src1, *MRI, true, true); 634 if (ConstSrc1) { 635 auto ConstSrc0 = 636 getAnyConstantVRegValWithLookThrough(Src0, *MRI, true, true); 637 if (ConstSrc0) { 638 const int64_t K0 = ConstSrc0->Value.getSExtValue(); 639 const int64_t K1 = ConstSrc1->Value.getSExtValue(); 640 uint32_t Lo16 = static_cast<uint32_t>(K0) & 0xffff; 641 uint32_t Hi16 = static_cast<uint32_t>(K1) & 0xffff; 642 643 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), Dst) 644 .addImm(Lo16 | (Hi16 << 16)); 645 MI.eraseFromParent(); 646 return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI); 647 } 648 } 649 650 // TODO: This should probably be a combine somewhere 651 // (build_vector_trunc $src0, undef -> copy $src0 652 MachineInstr *Src1Def = getDefIgnoringCopies(Src1, *MRI); 653 if (Src1Def && Src1Def->getOpcode() == AMDGPU::G_IMPLICIT_DEF) { 654 MI.setDesc(TII.get(AMDGPU::COPY)); 655 MI.removeOperand(2); 656 return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI) && 657 RBI.constrainGenericRegister(Src0, AMDGPU::SReg_32RegClass, *MRI); 658 } 659 660 Register ShiftSrc0; 661 Register ShiftSrc1; 662 663 // With multiple uses of the shift, this will duplicate the shift and 664 // increase register pressure. 665 // 666 // (build_vector_trunc (lshr_oneuse $src0, 16), (lshr_oneuse $src1, 16) 667 // => (S_PACK_HH_B32_B16 $src0, $src1) 668 // (build_vector_trunc (lshr_oneuse SReg_32:$src0, 16), $src1) 669 // => (S_PACK_HL_B32_B16 $src0, $src1) 670 // (build_vector_trunc $src0, (lshr_oneuse SReg_32:$src1, 16)) 671 // => (S_PACK_LH_B32_B16 $src0, $src1) 672 // (build_vector_trunc $src0, $src1) 673 // => (S_PACK_LL_B32_B16 $src0, $src1) 674 675 bool Shift0 = mi_match( 676 Src0, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc0), m_SpecificICst(16)))); 677 678 bool Shift1 = mi_match( 679 Src1, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc1), m_SpecificICst(16)))); 680 681 unsigned Opc = AMDGPU::S_PACK_LL_B32_B16; 682 if (Shift0 && Shift1) { 683 Opc = AMDGPU::S_PACK_HH_B32_B16; 684 MI.getOperand(1).setReg(ShiftSrc0); 685 MI.getOperand(2).setReg(ShiftSrc1); 686 } else if (Shift1) { 687 Opc = AMDGPU::S_PACK_LH_B32_B16; 688 MI.getOperand(2).setReg(ShiftSrc1); 689 } else if (Shift0) { 690 if (ConstSrc1 && ConstSrc1->Value == 0) { 691 // build_vector_trunc (lshr $src0, 16), 0 -> s_lshr_b32 $src0, 16 692 auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst) 693 .addReg(ShiftSrc0) 694 .addImm(16); 695 696 MI.eraseFromParent(); 697 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 698 } 699 if (STI.hasSPackHL()) { 700 Opc = AMDGPU::S_PACK_HL_B32_B16; 701 MI.getOperand(1).setReg(ShiftSrc0); 702 } 703 } 704 705 MI.setDesc(TII.get(Opc)); 706 return constrainSelectedInstRegOperands(MI, TII, TRI, RBI); 707 } 708 709 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const { 710 return selectG_ADD_SUB(I); 711 } 712 713 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const { 714 const MachineOperand &MO = I.getOperand(0); 715 716 // FIXME: Interface for getConstrainedRegClassForOperand needs work. The 717 // regbank check here is to know why getConstrainedRegClassForOperand failed. 718 const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI); 719 if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) || 720 (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) { 721 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF)); 722 return true; 723 } 724 725 return false; 726 } 727 728 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const { 729 MachineBasicBlock *BB = I.getParent(); 730 731 Register DstReg = I.getOperand(0).getReg(); 732 Register Src0Reg = I.getOperand(1).getReg(); 733 Register Src1Reg = I.getOperand(2).getReg(); 734 LLT Src1Ty = MRI->getType(Src1Reg); 735 736 unsigned DstSize = MRI->getType(DstReg).getSizeInBits(); 737 unsigned InsSize = Src1Ty.getSizeInBits(); 738 739 int64_t Offset = I.getOperand(3).getImm(); 740 741 // FIXME: These cases should have been illegal and unnecessary to check here. 742 if (Offset % 32 != 0 || InsSize % 32 != 0) 743 return false; 744 745 // Currently not handled by getSubRegFromChannel. 746 if (InsSize > 128) 747 return false; 748 749 unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32); 750 if (SubReg == AMDGPU::NoSubRegister) 751 return false; 752 753 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 754 const TargetRegisterClass *DstRC = 755 TRI.getRegClassForSizeOnBank(DstSize, *DstBank); 756 if (!DstRC) 757 return false; 758 759 const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI); 760 const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI); 761 const TargetRegisterClass *Src0RC = 762 TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank); 763 const TargetRegisterClass *Src1RC = 764 TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank); 765 766 // Deal with weird cases where the class only partially supports the subreg 767 // index. 768 Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg); 769 if (!Src0RC || !Src1RC) 770 return false; 771 772 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 773 !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) || 774 !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI)) 775 return false; 776 777 const DebugLoc &DL = I.getDebugLoc(); 778 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg) 779 .addReg(Src0Reg) 780 .addReg(Src1Reg) 781 .addImm(SubReg); 782 783 I.eraseFromParent(); 784 return true; 785 } 786 787 bool AMDGPUInstructionSelector::selectG_SBFX_UBFX(MachineInstr &MI) const { 788 Register DstReg = MI.getOperand(0).getReg(); 789 Register SrcReg = MI.getOperand(1).getReg(); 790 Register OffsetReg = MI.getOperand(2).getReg(); 791 Register WidthReg = MI.getOperand(3).getReg(); 792 793 assert(RBI.getRegBank(DstReg, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID && 794 "scalar BFX instructions are expanded in regbankselect"); 795 assert(MRI->getType(MI.getOperand(0).getReg()).getSizeInBits() == 32 && 796 "64-bit vector BFX instructions are expanded in regbankselect"); 797 798 const DebugLoc &DL = MI.getDebugLoc(); 799 MachineBasicBlock *MBB = MI.getParent(); 800 801 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SBFX; 802 unsigned Opc = IsSigned ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64; 803 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), DstReg) 804 .addReg(SrcReg) 805 .addReg(OffsetReg) 806 .addReg(WidthReg); 807 MI.eraseFromParent(); 808 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 809 } 810 811 bool AMDGPUInstructionSelector::selectInterpP1F16(MachineInstr &MI) const { 812 if (STI.getLDSBankCount() != 16) 813 return selectImpl(MI, *CoverageInfo); 814 815 Register Dst = MI.getOperand(0).getReg(); 816 Register Src0 = MI.getOperand(2).getReg(); 817 Register M0Val = MI.getOperand(6).getReg(); 818 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI) || 819 !RBI.constrainGenericRegister(Dst, AMDGPU::VGPR_32RegClass, *MRI) || 820 !RBI.constrainGenericRegister(Src0, AMDGPU::VGPR_32RegClass, *MRI)) 821 return false; 822 823 // This requires 2 instructions. It is possible to write a pattern to support 824 // this, but the generated isel emitter doesn't correctly deal with multiple 825 // output instructions using the same physical register input. The copy to m0 826 // is incorrectly placed before the second instruction. 827 // 828 // TODO: Match source modifiers. 829 830 Register InterpMov = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 831 const DebugLoc &DL = MI.getDebugLoc(); 832 MachineBasicBlock *MBB = MI.getParent(); 833 834 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 835 .addReg(M0Val); 836 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_MOV_F32), InterpMov) 837 .addImm(2) 838 .addImm(MI.getOperand(4).getImm()) // $attr 839 .addImm(MI.getOperand(3).getImm()); // $attrchan 840 841 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_P1LV_F16), Dst) 842 .addImm(0) // $src0_modifiers 843 .addReg(Src0) // $src0 844 .addImm(MI.getOperand(4).getImm()) // $attr 845 .addImm(MI.getOperand(3).getImm()) // $attrchan 846 .addImm(0) // $src2_modifiers 847 .addReg(InterpMov) // $src2 - 2 f16 values selected by high 848 .addImm(MI.getOperand(5).getImm()) // $high 849 .addImm(0) // $clamp 850 .addImm(0); // $omod 851 852 MI.eraseFromParent(); 853 return true; 854 } 855 856 // Writelane is special in that it can use SGPR and M0 (which would normally 857 // count as using the constant bus twice - but in this case it is allowed since 858 // the lane selector doesn't count as a use of the constant bus). However, it is 859 // still required to abide by the 1 SGPR rule. Fix this up if we might have 860 // multiple SGPRs. 861 bool AMDGPUInstructionSelector::selectWritelane(MachineInstr &MI) const { 862 // With a constant bus limit of at least 2, there's no issue. 863 if (STI.getConstantBusLimit(AMDGPU::V_WRITELANE_B32) > 1) 864 return selectImpl(MI, *CoverageInfo); 865 866 MachineBasicBlock *MBB = MI.getParent(); 867 const DebugLoc &DL = MI.getDebugLoc(); 868 Register VDst = MI.getOperand(0).getReg(); 869 Register Val = MI.getOperand(2).getReg(); 870 Register LaneSelect = MI.getOperand(3).getReg(); 871 Register VDstIn = MI.getOperand(4).getReg(); 872 873 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_WRITELANE_B32), VDst); 874 875 Optional<ValueAndVReg> ConstSelect = 876 getIConstantVRegValWithLookThrough(LaneSelect, *MRI); 877 if (ConstSelect) { 878 // The selector has to be an inline immediate, so we can use whatever for 879 // the other operands. 880 MIB.addReg(Val); 881 MIB.addImm(ConstSelect->Value.getSExtValue() & 882 maskTrailingOnes<uint64_t>(STI.getWavefrontSizeLog2())); 883 } else { 884 Optional<ValueAndVReg> ConstVal = 885 getIConstantVRegValWithLookThrough(Val, *MRI); 886 887 // If the value written is an inline immediate, we can get away without a 888 // copy to m0. 889 if (ConstVal && AMDGPU::isInlinableLiteral32(ConstVal->Value.getSExtValue(), 890 STI.hasInv2PiInlineImm())) { 891 MIB.addImm(ConstVal->Value.getSExtValue()); 892 MIB.addReg(LaneSelect); 893 } else { 894 MIB.addReg(Val); 895 896 // If the lane selector was originally in a VGPR and copied with 897 // readfirstlane, there's a hazard to read the same SGPR from the 898 // VALU. Constrain to a different SGPR to help avoid needing a nop later. 899 RBI.constrainGenericRegister(LaneSelect, AMDGPU::SReg_32_XM0RegClass, *MRI); 900 901 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 902 .addReg(LaneSelect); 903 MIB.addReg(AMDGPU::M0); 904 } 905 } 906 907 MIB.addReg(VDstIn); 908 909 MI.eraseFromParent(); 910 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 911 } 912 913 // We need to handle this here because tablegen doesn't support matching 914 // instructions with multiple outputs. 915 bool AMDGPUInstructionSelector::selectDivScale(MachineInstr &MI) const { 916 Register Dst0 = MI.getOperand(0).getReg(); 917 Register Dst1 = MI.getOperand(1).getReg(); 918 919 LLT Ty = MRI->getType(Dst0); 920 unsigned Opc; 921 if (Ty == LLT::scalar(32)) 922 Opc = AMDGPU::V_DIV_SCALE_F32_e64; 923 else if (Ty == LLT::scalar(64)) 924 Opc = AMDGPU::V_DIV_SCALE_F64_e64; 925 else 926 return false; 927 928 // TODO: Match source modifiers. 929 930 const DebugLoc &DL = MI.getDebugLoc(); 931 MachineBasicBlock *MBB = MI.getParent(); 932 933 Register Numer = MI.getOperand(3).getReg(); 934 Register Denom = MI.getOperand(4).getReg(); 935 unsigned ChooseDenom = MI.getOperand(5).getImm(); 936 937 Register Src0 = ChooseDenom != 0 ? Numer : Denom; 938 939 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0) 940 .addDef(Dst1) 941 .addImm(0) // $src0_modifiers 942 .addUse(Src0) // $src0 943 .addImm(0) // $src1_modifiers 944 .addUse(Denom) // $src1 945 .addImm(0) // $src2_modifiers 946 .addUse(Numer) // $src2 947 .addImm(0) // $clamp 948 .addImm(0); // $omod 949 950 MI.eraseFromParent(); 951 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 952 } 953 954 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const { 955 unsigned IntrinsicID = I.getIntrinsicID(); 956 switch (IntrinsicID) { 957 case Intrinsic::amdgcn_if_break: { 958 MachineBasicBlock *BB = I.getParent(); 959 960 // FIXME: Manually selecting to avoid dealing with the SReg_1 trick 961 // SelectionDAG uses for wave32 vs wave64. 962 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK)) 963 .add(I.getOperand(0)) 964 .add(I.getOperand(2)) 965 .add(I.getOperand(3)); 966 967 Register DstReg = I.getOperand(0).getReg(); 968 Register Src0Reg = I.getOperand(2).getReg(); 969 Register Src1Reg = I.getOperand(3).getReg(); 970 971 I.eraseFromParent(); 972 973 for (Register Reg : { DstReg, Src0Reg, Src1Reg }) 974 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 975 976 return true; 977 } 978 case Intrinsic::amdgcn_interp_p1_f16: 979 return selectInterpP1F16(I); 980 case Intrinsic::amdgcn_wqm: 981 return constrainCopyLikeIntrin(I, AMDGPU::WQM); 982 case Intrinsic::amdgcn_softwqm: 983 return constrainCopyLikeIntrin(I, AMDGPU::SOFT_WQM); 984 case Intrinsic::amdgcn_strict_wwm: 985 case Intrinsic::amdgcn_wwm: 986 return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WWM); 987 case Intrinsic::amdgcn_strict_wqm: 988 return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WQM); 989 case Intrinsic::amdgcn_writelane: 990 return selectWritelane(I); 991 case Intrinsic::amdgcn_div_scale: 992 return selectDivScale(I); 993 case Intrinsic::amdgcn_icmp: 994 return selectIntrinsicIcmp(I); 995 case Intrinsic::amdgcn_ballot: 996 return selectBallot(I); 997 case Intrinsic::amdgcn_reloc_constant: 998 return selectRelocConstant(I); 999 case Intrinsic::amdgcn_groupstaticsize: 1000 return selectGroupStaticSize(I); 1001 case Intrinsic::returnaddress: 1002 return selectReturnAddress(I); 1003 case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16: 1004 case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16: 1005 case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16: 1006 case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16: 1007 case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8: 1008 case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8: 1009 return selectSMFMACIntrin(I); 1010 default: 1011 return selectImpl(I, *CoverageInfo); 1012 } 1013 } 1014 1015 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) { 1016 if (Size != 32 && Size != 64) 1017 return -1; 1018 switch (P) { 1019 default: 1020 llvm_unreachable("Unknown condition code!"); 1021 case CmpInst::ICMP_NE: 1022 return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64; 1023 case CmpInst::ICMP_EQ: 1024 return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64; 1025 case CmpInst::ICMP_SGT: 1026 return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64; 1027 case CmpInst::ICMP_SGE: 1028 return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64; 1029 case CmpInst::ICMP_SLT: 1030 return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64; 1031 case CmpInst::ICMP_SLE: 1032 return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64; 1033 case CmpInst::ICMP_UGT: 1034 return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64; 1035 case CmpInst::ICMP_UGE: 1036 return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64; 1037 case CmpInst::ICMP_ULT: 1038 return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64; 1039 case CmpInst::ICMP_ULE: 1040 return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64; 1041 } 1042 } 1043 1044 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P, 1045 unsigned Size) const { 1046 if (Size == 64) { 1047 if (!STI.hasScalarCompareEq64()) 1048 return -1; 1049 1050 switch (P) { 1051 case CmpInst::ICMP_NE: 1052 return AMDGPU::S_CMP_LG_U64; 1053 case CmpInst::ICMP_EQ: 1054 return AMDGPU::S_CMP_EQ_U64; 1055 default: 1056 return -1; 1057 } 1058 } 1059 1060 if (Size != 32) 1061 return -1; 1062 1063 switch (P) { 1064 case CmpInst::ICMP_NE: 1065 return AMDGPU::S_CMP_LG_U32; 1066 case CmpInst::ICMP_EQ: 1067 return AMDGPU::S_CMP_EQ_U32; 1068 case CmpInst::ICMP_SGT: 1069 return AMDGPU::S_CMP_GT_I32; 1070 case CmpInst::ICMP_SGE: 1071 return AMDGPU::S_CMP_GE_I32; 1072 case CmpInst::ICMP_SLT: 1073 return AMDGPU::S_CMP_LT_I32; 1074 case CmpInst::ICMP_SLE: 1075 return AMDGPU::S_CMP_LE_I32; 1076 case CmpInst::ICMP_UGT: 1077 return AMDGPU::S_CMP_GT_U32; 1078 case CmpInst::ICMP_UGE: 1079 return AMDGPU::S_CMP_GE_U32; 1080 case CmpInst::ICMP_ULT: 1081 return AMDGPU::S_CMP_LT_U32; 1082 case CmpInst::ICMP_ULE: 1083 return AMDGPU::S_CMP_LE_U32; 1084 default: 1085 llvm_unreachable("Unknown condition code!"); 1086 } 1087 } 1088 1089 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const { 1090 MachineBasicBlock *BB = I.getParent(); 1091 const DebugLoc &DL = I.getDebugLoc(); 1092 1093 Register SrcReg = I.getOperand(2).getReg(); 1094 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 1095 1096 auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate(); 1097 1098 Register CCReg = I.getOperand(0).getReg(); 1099 if (!isVCC(CCReg, *MRI)) { 1100 int Opcode = getS_CMPOpcode(Pred, Size); 1101 if (Opcode == -1) 1102 return false; 1103 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode)) 1104 .add(I.getOperand(2)) 1105 .add(I.getOperand(3)); 1106 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg) 1107 .addReg(AMDGPU::SCC); 1108 bool Ret = 1109 constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) && 1110 RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI); 1111 I.eraseFromParent(); 1112 return Ret; 1113 } 1114 1115 int Opcode = getV_CMPOpcode(Pred, Size); 1116 if (Opcode == -1) 1117 return false; 1118 1119 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), 1120 I.getOperand(0).getReg()) 1121 .add(I.getOperand(2)) 1122 .add(I.getOperand(3)); 1123 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 1124 *TRI.getBoolRC(), *MRI); 1125 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 1126 I.eraseFromParent(); 1127 return Ret; 1128 } 1129 1130 bool AMDGPUInstructionSelector::selectIntrinsicIcmp(MachineInstr &I) const { 1131 Register Dst = I.getOperand(0).getReg(); 1132 if (isVCC(Dst, *MRI)) 1133 return false; 1134 1135 if (MRI->getType(Dst).getSizeInBits() != STI.getWavefrontSize()) 1136 return false; 1137 1138 MachineBasicBlock *BB = I.getParent(); 1139 const DebugLoc &DL = I.getDebugLoc(); 1140 Register SrcReg = I.getOperand(2).getReg(); 1141 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 1142 1143 auto Pred = static_cast<CmpInst::Predicate>(I.getOperand(4).getImm()); 1144 if (!ICmpInst::isIntPredicate(static_cast<ICmpInst::Predicate>(Pred))) { 1145 MachineInstr *ICmp = 1146 BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Dst); 1147 1148 if (!RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 1149 *TRI.getBoolRC(), *MRI)) 1150 return false; 1151 I.eraseFromParent(); 1152 return true; 1153 } 1154 1155 int Opcode = getV_CMPOpcode(Pred, Size); 1156 if (Opcode == -1) 1157 return false; 1158 1159 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), Dst) 1160 .add(I.getOperand(2)) 1161 .add(I.getOperand(3)); 1162 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), *TRI.getBoolRC(), 1163 *MRI); 1164 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 1165 I.eraseFromParent(); 1166 return Ret; 1167 } 1168 1169 bool AMDGPUInstructionSelector::selectBallot(MachineInstr &I) const { 1170 MachineBasicBlock *BB = I.getParent(); 1171 const DebugLoc &DL = I.getDebugLoc(); 1172 Register DstReg = I.getOperand(0).getReg(); 1173 const unsigned Size = MRI->getType(DstReg).getSizeInBits(); 1174 const bool Is64 = Size == 64; 1175 1176 if (Size != STI.getWavefrontSize()) 1177 return false; 1178 1179 Optional<ValueAndVReg> Arg = 1180 getIConstantVRegValWithLookThrough(I.getOperand(2).getReg(), *MRI); 1181 1182 if (Arg) { 1183 const int64_t Value = Arg.getValue().Value.getSExtValue(); 1184 if (Value == 0) { 1185 unsigned Opcode = Is64 ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 1186 BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg).addImm(0); 1187 } else if (Value == -1) { // all ones 1188 Register SrcReg = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO; 1189 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg); 1190 } else 1191 return false; 1192 } else { 1193 Register SrcReg = I.getOperand(2).getReg(); 1194 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg); 1195 } 1196 1197 I.eraseFromParent(); 1198 return true; 1199 } 1200 1201 bool AMDGPUInstructionSelector::selectRelocConstant(MachineInstr &I) const { 1202 Register DstReg = I.getOperand(0).getReg(); 1203 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 1204 const TargetRegisterClass *DstRC = TRI.getRegClassForSizeOnBank(32, *DstBank); 1205 if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 1206 return false; 1207 1208 const bool IsVALU = DstBank->getID() == AMDGPU::VGPRRegBankID; 1209 1210 Module *M = MF->getFunction().getParent(); 1211 const MDNode *Metadata = I.getOperand(2).getMetadata(); 1212 auto SymbolName = cast<MDString>(Metadata->getOperand(0))->getString(); 1213 auto RelocSymbol = cast<GlobalVariable>( 1214 M->getOrInsertGlobal(SymbolName, Type::getInt32Ty(M->getContext()))); 1215 1216 MachineBasicBlock *BB = I.getParent(); 1217 BuildMI(*BB, &I, I.getDebugLoc(), 1218 TII.get(IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32), DstReg) 1219 .addGlobalAddress(RelocSymbol, 0, SIInstrInfo::MO_ABS32_LO); 1220 1221 I.eraseFromParent(); 1222 return true; 1223 } 1224 1225 bool AMDGPUInstructionSelector::selectGroupStaticSize(MachineInstr &I) const { 1226 Triple::OSType OS = MF->getTarget().getTargetTriple().getOS(); 1227 1228 Register DstReg = I.getOperand(0).getReg(); 1229 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1230 unsigned Mov = DstRB->getID() == AMDGPU::SGPRRegBankID ? 1231 AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 1232 1233 MachineBasicBlock *MBB = I.getParent(); 1234 const DebugLoc &DL = I.getDebugLoc(); 1235 1236 auto MIB = BuildMI(*MBB, &I, DL, TII.get(Mov), DstReg); 1237 1238 if (OS == Triple::AMDHSA || OS == Triple::AMDPAL) { 1239 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); 1240 MIB.addImm(MFI->getLDSSize()); 1241 } else { 1242 Module *M = MF->getFunction().getParent(); 1243 const GlobalValue *GV 1244 = Intrinsic::getDeclaration(M, Intrinsic::amdgcn_groupstaticsize); 1245 MIB.addGlobalAddress(GV, 0, SIInstrInfo::MO_ABS32_LO); 1246 } 1247 1248 I.eraseFromParent(); 1249 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1250 } 1251 1252 bool AMDGPUInstructionSelector::selectReturnAddress(MachineInstr &I) const { 1253 MachineBasicBlock *MBB = I.getParent(); 1254 MachineFunction &MF = *MBB->getParent(); 1255 const DebugLoc &DL = I.getDebugLoc(); 1256 1257 MachineOperand &Dst = I.getOperand(0); 1258 Register DstReg = Dst.getReg(); 1259 unsigned Depth = I.getOperand(2).getImm(); 1260 1261 const TargetRegisterClass *RC 1262 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 1263 if (!RC->hasSubClassEq(&AMDGPU::SGPR_64RegClass) || 1264 !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 1265 return false; 1266 1267 // Check for kernel and shader functions 1268 if (Depth != 0 || 1269 MF.getInfo<SIMachineFunctionInfo>()->isEntryFunction()) { 1270 BuildMI(*MBB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 1271 .addImm(0); 1272 I.eraseFromParent(); 1273 return true; 1274 } 1275 1276 MachineFrameInfo &MFI = MF.getFrameInfo(); 1277 // There is a call to @llvm.returnaddress in this function 1278 MFI.setReturnAddressIsTaken(true); 1279 1280 // Get the return address reg and mark it as an implicit live-in 1281 Register ReturnAddrReg = TRI.getReturnAddressReg(MF); 1282 Register LiveIn = getFunctionLiveInPhysReg(MF, TII, ReturnAddrReg, 1283 AMDGPU::SReg_64RegClass, DL); 1284 BuildMI(*MBB, &I, DL, TII.get(AMDGPU::COPY), DstReg) 1285 .addReg(LiveIn); 1286 I.eraseFromParent(); 1287 return true; 1288 } 1289 1290 bool AMDGPUInstructionSelector::selectEndCfIntrinsic(MachineInstr &MI) const { 1291 // FIXME: Manually selecting to avoid dealing with the SReg_1 trick 1292 // SelectionDAG uses for wave32 vs wave64. 1293 MachineBasicBlock *BB = MI.getParent(); 1294 BuildMI(*BB, &MI, MI.getDebugLoc(), TII.get(AMDGPU::SI_END_CF)) 1295 .add(MI.getOperand(1)); 1296 1297 Register Reg = MI.getOperand(1).getReg(); 1298 MI.eraseFromParent(); 1299 1300 if (!MRI->getRegClassOrNull(Reg)) 1301 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 1302 return true; 1303 } 1304 1305 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic( 1306 MachineInstr &MI, Intrinsic::ID IntrID) const { 1307 MachineBasicBlock *MBB = MI.getParent(); 1308 MachineFunction *MF = MBB->getParent(); 1309 const DebugLoc &DL = MI.getDebugLoc(); 1310 1311 unsigned IndexOperand = MI.getOperand(7).getImm(); 1312 bool WaveRelease = MI.getOperand(8).getImm() != 0; 1313 bool WaveDone = MI.getOperand(9).getImm() != 0; 1314 1315 if (WaveDone && !WaveRelease) 1316 report_fatal_error("ds_ordered_count: wave_done requires wave_release"); 1317 1318 unsigned OrderedCountIndex = IndexOperand & 0x3f; 1319 IndexOperand &= ~0x3f; 1320 unsigned CountDw = 0; 1321 1322 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) { 1323 CountDw = (IndexOperand >> 24) & 0xf; 1324 IndexOperand &= ~(0xf << 24); 1325 1326 if (CountDw < 1 || CountDw > 4) { 1327 report_fatal_error( 1328 "ds_ordered_count: dword count must be between 1 and 4"); 1329 } 1330 } 1331 1332 if (IndexOperand) 1333 report_fatal_error("ds_ordered_count: bad index operand"); 1334 1335 unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1; 1336 unsigned ShaderType = SIInstrInfo::getDSShaderTypeValue(*MF); 1337 1338 unsigned Offset0 = OrderedCountIndex << 2; 1339 unsigned Offset1 = WaveRelease | (WaveDone << 1) | (Instruction << 4); 1340 1341 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) 1342 Offset1 |= (CountDw - 1) << 6; 1343 1344 if (STI.getGeneration() < AMDGPUSubtarget::GFX11) 1345 Offset1 |= ShaderType << 2; 1346 1347 unsigned Offset = Offset0 | (Offset1 << 8); 1348 1349 Register M0Val = MI.getOperand(2).getReg(); 1350 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1351 .addReg(M0Val); 1352 1353 Register DstReg = MI.getOperand(0).getReg(); 1354 Register ValReg = MI.getOperand(3).getReg(); 1355 MachineInstrBuilder DS = 1356 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg) 1357 .addReg(ValReg) 1358 .addImm(Offset) 1359 .cloneMemRefs(MI); 1360 1361 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI)) 1362 return false; 1363 1364 bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI); 1365 MI.eraseFromParent(); 1366 return Ret; 1367 } 1368 1369 static unsigned gwsIntrinToOpcode(unsigned IntrID) { 1370 switch (IntrID) { 1371 case Intrinsic::amdgcn_ds_gws_init: 1372 return AMDGPU::DS_GWS_INIT; 1373 case Intrinsic::amdgcn_ds_gws_barrier: 1374 return AMDGPU::DS_GWS_BARRIER; 1375 case Intrinsic::amdgcn_ds_gws_sema_v: 1376 return AMDGPU::DS_GWS_SEMA_V; 1377 case Intrinsic::amdgcn_ds_gws_sema_br: 1378 return AMDGPU::DS_GWS_SEMA_BR; 1379 case Intrinsic::amdgcn_ds_gws_sema_p: 1380 return AMDGPU::DS_GWS_SEMA_P; 1381 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1382 return AMDGPU::DS_GWS_SEMA_RELEASE_ALL; 1383 default: 1384 llvm_unreachable("not a gws intrinsic"); 1385 } 1386 } 1387 1388 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI, 1389 Intrinsic::ID IID) const { 1390 if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all && 1391 !STI.hasGWSSemaReleaseAll()) 1392 return false; 1393 1394 // intrinsic ID, vsrc, offset 1395 const bool HasVSrc = MI.getNumOperands() == 3; 1396 assert(HasVSrc || MI.getNumOperands() == 2); 1397 1398 Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg(); 1399 const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI); 1400 if (OffsetRB->getID() != AMDGPU::SGPRRegBankID) 1401 return false; 1402 1403 MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1404 assert(OffsetDef); 1405 1406 unsigned ImmOffset; 1407 1408 MachineBasicBlock *MBB = MI.getParent(); 1409 const DebugLoc &DL = MI.getDebugLoc(); 1410 1411 MachineInstr *Readfirstlane = nullptr; 1412 1413 // If we legalized the VGPR input, strip out the readfirstlane to analyze the 1414 // incoming offset, in case there's an add of a constant. We'll have to put it 1415 // back later. 1416 if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) { 1417 Readfirstlane = OffsetDef; 1418 BaseOffset = OffsetDef->getOperand(1).getReg(); 1419 OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1420 } 1421 1422 if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) { 1423 // If we have a constant offset, try to use the 0 in m0 as the base. 1424 // TODO: Look into changing the default m0 initialization value. If the 1425 // default -1 only set the low 16-bits, we could leave it as-is and add 1 to 1426 // the immediate offset. 1427 1428 ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue(); 1429 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 1430 .addImm(0); 1431 } else { 1432 std::tie(BaseOffset, ImmOffset) = 1433 AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset); 1434 1435 if (Readfirstlane) { 1436 // We have the constant offset now, so put the readfirstlane back on the 1437 // variable component. 1438 if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI)) 1439 return false; 1440 1441 Readfirstlane->getOperand(1).setReg(BaseOffset); 1442 BaseOffset = Readfirstlane->getOperand(0).getReg(); 1443 } else { 1444 if (!RBI.constrainGenericRegister(BaseOffset, 1445 AMDGPU::SReg_32RegClass, *MRI)) 1446 return false; 1447 } 1448 1449 Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1450 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base) 1451 .addReg(BaseOffset) 1452 .addImm(16); 1453 1454 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1455 .addReg(M0Base); 1456 } 1457 1458 // The resource id offset is computed as (<isa opaque base> + M0[21:16] + 1459 // offset field) % 64. Some versions of the programming guide omit the m0 1460 // part, or claim it's from offset 0. 1461 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID))); 1462 1463 if (HasVSrc) { 1464 Register VSrc = MI.getOperand(1).getReg(); 1465 MIB.addReg(VSrc); 1466 1467 if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI)) 1468 return false; 1469 } 1470 1471 MIB.addImm(ImmOffset) 1472 .cloneMemRefs(MI); 1473 1474 TII.enforceOperandRCAlignment(*MIB, AMDGPU::OpName::data0); 1475 1476 MI.eraseFromParent(); 1477 return true; 1478 } 1479 1480 bool AMDGPUInstructionSelector::selectDSAppendConsume(MachineInstr &MI, 1481 bool IsAppend) const { 1482 Register PtrBase = MI.getOperand(2).getReg(); 1483 LLT PtrTy = MRI->getType(PtrBase); 1484 bool IsGDS = PtrTy.getAddressSpace() == AMDGPUAS::REGION_ADDRESS; 1485 1486 unsigned Offset; 1487 std::tie(PtrBase, Offset) = selectDS1Addr1OffsetImpl(MI.getOperand(2)); 1488 1489 // TODO: Should this try to look through readfirstlane like GWS? 1490 if (!isDSOffsetLegal(PtrBase, Offset)) { 1491 PtrBase = MI.getOperand(2).getReg(); 1492 Offset = 0; 1493 } 1494 1495 MachineBasicBlock *MBB = MI.getParent(); 1496 const DebugLoc &DL = MI.getDebugLoc(); 1497 const unsigned Opc = IsAppend ? AMDGPU::DS_APPEND : AMDGPU::DS_CONSUME; 1498 1499 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1500 .addReg(PtrBase); 1501 if (!RBI.constrainGenericRegister(PtrBase, AMDGPU::SReg_32RegClass, *MRI)) 1502 return false; 1503 1504 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg()) 1505 .addImm(Offset) 1506 .addImm(IsGDS ? -1 : 0) 1507 .cloneMemRefs(MI); 1508 MI.eraseFromParent(); 1509 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1510 } 1511 1512 bool AMDGPUInstructionSelector::selectSBarrier(MachineInstr &MI) const { 1513 if (TM.getOptLevel() > CodeGenOpt::None) { 1514 unsigned WGSize = STI.getFlatWorkGroupSizes(MF->getFunction()).second; 1515 if (WGSize <= STI.getWavefrontSize()) { 1516 MachineBasicBlock *MBB = MI.getParent(); 1517 const DebugLoc &DL = MI.getDebugLoc(); 1518 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::WAVE_BARRIER)); 1519 MI.eraseFromParent(); 1520 return true; 1521 } 1522 } 1523 return selectImpl(MI, *CoverageInfo); 1524 } 1525 1526 static bool parseTexFail(uint64_t TexFailCtrl, bool &TFE, bool &LWE, 1527 bool &IsTexFail) { 1528 if (TexFailCtrl) 1529 IsTexFail = true; 1530 1531 TFE = (TexFailCtrl & 0x1) ? true : false; 1532 TexFailCtrl &= ~(uint64_t)0x1; 1533 LWE = (TexFailCtrl & 0x2) ? true : false; 1534 TexFailCtrl &= ~(uint64_t)0x2; 1535 1536 return TexFailCtrl == 0; 1537 } 1538 1539 bool AMDGPUInstructionSelector::selectImageIntrinsic( 1540 MachineInstr &MI, const AMDGPU::ImageDimIntrinsicInfo *Intr) const { 1541 MachineBasicBlock *MBB = MI.getParent(); 1542 const DebugLoc &DL = MI.getDebugLoc(); 1543 1544 const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 1545 AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode); 1546 1547 const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim); 1548 unsigned IntrOpcode = Intr->BaseOpcode; 1549 const bool IsGFX10Plus = AMDGPU::isGFX10Plus(STI); 1550 const bool IsGFX11Plus = AMDGPU::isGFX11Plus(STI); 1551 1552 const unsigned ArgOffset = MI.getNumExplicitDefs() + 1; 1553 1554 Register VDataIn, VDataOut; 1555 LLT VDataTy; 1556 int NumVDataDwords = -1; 1557 bool IsD16 = MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16 || 1558 MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16; 1559 1560 bool Unorm; 1561 if (!BaseOpcode->Sampler) 1562 Unorm = true; 1563 else 1564 Unorm = MI.getOperand(ArgOffset + Intr->UnormIndex).getImm() != 0; 1565 1566 bool TFE; 1567 bool LWE; 1568 bool IsTexFail = false; 1569 if (!parseTexFail(MI.getOperand(ArgOffset + Intr->TexFailCtrlIndex).getImm(), 1570 TFE, LWE, IsTexFail)) 1571 return false; 1572 1573 const int Flags = MI.getOperand(ArgOffset + Intr->NumArgs).getImm(); 1574 const bool IsA16 = (Flags & 1) != 0; 1575 const bool IsG16 = (Flags & 2) != 0; 1576 1577 // A16 implies 16 bit gradients if subtarget doesn't support G16 1578 if (IsA16 && !STI.hasG16() && !IsG16) 1579 return false; 1580 1581 unsigned DMask = 0; 1582 unsigned DMaskLanes = 0; 1583 1584 if (BaseOpcode->Atomic) { 1585 VDataOut = MI.getOperand(0).getReg(); 1586 VDataIn = MI.getOperand(2).getReg(); 1587 LLT Ty = MRI->getType(VDataIn); 1588 1589 // Be careful to allow atomic swap on 16-bit element vectors. 1590 const bool Is64Bit = BaseOpcode->AtomicX2 ? 1591 Ty.getSizeInBits() == 128 : 1592 Ty.getSizeInBits() == 64; 1593 1594 if (BaseOpcode->AtomicX2) { 1595 assert(MI.getOperand(3).getReg() == AMDGPU::NoRegister); 1596 1597 DMask = Is64Bit ? 0xf : 0x3; 1598 NumVDataDwords = Is64Bit ? 4 : 2; 1599 } else { 1600 DMask = Is64Bit ? 0x3 : 0x1; 1601 NumVDataDwords = Is64Bit ? 2 : 1; 1602 } 1603 } else { 1604 DMask = MI.getOperand(ArgOffset + Intr->DMaskIndex).getImm(); 1605 DMaskLanes = BaseOpcode->Gather4 ? 4 : countPopulation(DMask); 1606 1607 if (BaseOpcode->Store) { 1608 VDataIn = MI.getOperand(1).getReg(); 1609 VDataTy = MRI->getType(VDataIn); 1610 NumVDataDwords = (VDataTy.getSizeInBits() + 31) / 32; 1611 } else { 1612 VDataOut = MI.getOperand(0).getReg(); 1613 VDataTy = MRI->getType(VDataOut); 1614 NumVDataDwords = DMaskLanes; 1615 1616 if (IsD16 && !STI.hasUnpackedD16VMem()) 1617 NumVDataDwords = (DMaskLanes + 1) / 2; 1618 } 1619 } 1620 1621 // Set G16 opcode 1622 if (IsG16 && !IsA16) { 1623 const AMDGPU::MIMGG16MappingInfo *G16MappingInfo = 1624 AMDGPU::getMIMGG16MappingInfo(Intr->BaseOpcode); 1625 assert(G16MappingInfo); 1626 IntrOpcode = G16MappingInfo->G16; // set opcode to variant with _g16 1627 } 1628 1629 // TODO: Check this in verifier. 1630 assert((!IsTexFail || DMaskLanes >= 1) && "should have legalized this"); 1631 1632 unsigned CPol = MI.getOperand(ArgOffset + Intr->CachePolicyIndex).getImm(); 1633 if (BaseOpcode->Atomic) 1634 CPol |= AMDGPU::CPol::GLC; // TODO no-return optimization 1635 if (CPol & ~AMDGPU::CPol::ALL) 1636 return false; 1637 1638 int NumVAddrRegs = 0; 1639 int NumVAddrDwords = 0; 1640 for (unsigned I = Intr->VAddrStart; I < Intr->VAddrEnd; I++) { 1641 // Skip the $noregs and 0s inserted during legalization. 1642 MachineOperand &AddrOp = MI.getOperand(ArgOffset + I); 1643 if (!AddrOp.isReg()) 1644 continue; // XXX - Break? 1645 1646 Register Addr = AddrOp.getReg(); 1647 if (!Addr) 1648 break; 1649 1650 ++NumVAddrRegs; 1651 NumVAddrDwords += (MRI->getType(Addr).getSizeInBits() + 31) / 32; 1652 } 1653 1654 // The legalizer preprocessed the intrinsic arguments. If we aren't using 1655 // NSA, these should have been packed into a single value in the first 1656 // address register 1657 const bool UseNSA = NumVAddrRegs != 1 && NumVAddrDwords == NumVAddrRegs; 1658 if (UseNSA && !STI.hasFeature(AMDGPU::FeatureNSAEncoding)) { 1659 LLVM_DEBUG(dbgs() << "Trying to use NSA on non-NSA target\n"); 1660 return false; 1661 } 1662 1663 if (IsTexFail) 1664 ++NumVDataDwords; 1665 1666 int Opcode = -1; 1667 if (IsGFX11Plus) { 1668 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, 1669 UseNSA ? AMDGPU::MIMGEncGfx11NSA 1670 : AMDGPU::MIMGEncGfx11Default, 1671 NumVDataDwords, NumVAddrDwords); 1672 } else if (IsGFX10Plus) { 1673 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, 1674 UseNSA ? AMDGPU::MIMGEncGfx10NSA 1675 : AMDGPU::MIMGEncGfx10Default, 1676 NumVDataDwords, NumVAddrDwords); 1677 } else { 1678 if (Subtarget->hasGFX90AInsts()) { 1679 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx90a, 1680 NumVDataDwords, NumVAddrDwords); 1681 if (Opcode == -1) { 1682 LLVM_DEBUG( 1683 dbgs() 1684 << "requested image instruction is not supported on this GPU\n"); 1685 return false; 1686 } 1687 } 1688 if (Opcode == -1 && 1689 STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) 1690 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8, 1691 NumVDataDwords, NumVAddrDwords); 1692 if (Opcode == -1) 1693 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6, 1694 NumVDataDwords, NumVAddrDwords); 1695 } 1696 assert(Opcode != -1); 1697 1698 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode)) 1699 .cloneMemRefs(MI); 1700 1701 if (VDataOut) { 1702 if (BaseOpcode->AtomicX2) { 1703 const bool Is64 = MRI->getType(VDataOut).getSizeInBits() == 64; 1704 1705 Register TmpReg = MRI->createVirtualRegister( 1706 Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass); 1707 unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0; 1708 1709 MIB.addDef(TmpReg); 1710 if (!MRI->use_empty(VDataOut)) { 1711 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), VDataOut) 1712 .addReg(TmpReg, RegState::Kill, SubReg); 1713 } 1714 1715 } else { 1716 MIB.addDef(VDataOut); // vdata output 1717 } 1718 } 1719 1720 if (VDataIn) 1721 MIB.addReg(VDataIn); // vdata input 1722 1723 for (int I = 0; I != NumVAddrRegs; ++I) { 1724 MachineOperand &SrcOp = MI.getOperand(ArgOffset + Intr->VAddrStart + I); 1725 if (SrcOp.isReg()) { 1726 assert(SrcOp.getReg() != 0); 1727 MIB.addReg(SrcOp.getReg()); 1728 } 1729 } 1730 1731 MIB.addReg(MI.getOperand(ArgOffset + Intr->RsrcIndex).getReg()); 1732 if (BaseOpcode->Sampler) 1733 MIB.addReg(MI.getOperand(ArgOffset + Intr->SampIndex).getReg()); 1734 1735 MIB.addImm(DMask); // dmask 1736 1737 if (IsGFX10Plus) 1738 MIB.addImm(DimInfo->Encoding); 1739 MIB.addImm(Unorm); 1740 1741 MIB.addImm(CPol); 1742 MIB.addImm(IsA16 && // a16 or r128 1743 STI.hasFeature(AMDGPU::FeatureR128A16) ? -1 : 0); 1744 if (IsGFX10Plus) 1745 MIB.addImm(IsA16 ? -1 : 0); 1746 1747 if (!Subtarget->hasGFX90AInsts()) { 1748 MIB.addImm(TFE); // tfe 1749 } else if (TFE) { 1750 LLVM_DEBUG(dbgs() << "TFE is not supported on this GPU\n"); 1751 return false; 1752 } 1753 1754 MIB.addImm(LWE); // lwe 1755 if (!IsGFX10Plus) 1756 MIB.addImm(DimInfo->DA ? -1 : 0); 1757 if (BaseOpcode->HasD16) 1758 MIB.addImm(IsD16 ? -1 : 0); 1759 1760 if (IsTexFail) { 1761 // An image load instruction with TFE/LWE only conditionally writes to its 1762 // result registers. Initialize them to zero so that we always get well 1763 // defined result values. 1764 assert(VDataOut && !VDataIn); 1765 Register Tied = MRI->cloneVirtualRegister(VDataOut); 1766 Register Zero = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1767 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::V_MOV_B32_e32), Zero) 1768 .addImm(0); 1769 auto Parts = TRI.getRegSplitParts(MRI->getRegClass(Tied), 4); 1770 if (STI.usePRTStrictNull()) { 1771 // With enable-prt-strict-null enabled, initialize all result registers to 1772 // zero. 1773 auto RegSeq = 1774 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied); 1775 for (auto Sub : Parts) 1776 RegSeq.addReg(Zero).addImm(Sub); 1777 } else { 1778 // With enable-prt-strict-null disabled, only initialize the extra TFE/LWE 1779 // result register. 1780 Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1781 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef); 1782 auto RegSeq = 1783 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied); 1784 for (auto Sub : Parts.drop_back(1)) 1785 RegSeq.addReg(Undef).addImm(Sub); 1786 RegSeq.addReg(Zero).addImm(Parts.back()); 1787 } 1788 MIB.addReg(Tied, RegState::Implicit); 1789 MIB->tieOperands(0, MIB->getNumOperands() - 1); 1790 } 1791 1792 MI.eraseFromParent(); 1793 constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1794 TII.enforceOperandRCAlignment(*MIB, AMDGPU::OpName::vaddr); 1795 return true; 1796 } 1797 1798 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS( 1799 MachineInstr &I) const { 1800 unsigned IntrinsicID = I.getIntrinsicID(); 1801 switch (IntrinsicID) { 1802 case Intrinsic::amdgcn_end_cf: 1803 return selectEndCfIntrinsic(I); 1804 case Intrinsic::amdgcn_ds_ordered_add: 1805 case Intrinsic::amdgcn_ds_ordered_swap: 1806 return selectDSOrderedIntrinsic(I, IntrinsicID); 1807 case Intrinsic::amdgcn_ds_gws_init: 1808 case Intrinsic::amdgcn_ds_gws_barrier: 1809 case Intrinsic::amdgcn_ds_gws_sema_v: 1810 case Intrinsic::amdgcn_ds_gws_sema_br: 1811 case Intrinsic::amdgcn_ds_gws_sema_p: 1812 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1813 return selectDSGWSIntrinsic(I, IntrinsicID); 1814 case Intrinsic::amdgcn_ds_append: 1815 return selectDSAppendConsume(I, true); 1816 case Intrinsic::amdgcn_ds_consume: 1817 return selectDSAppendConsume(I, false); 1818 case Intrinsic::amdgcn_s_barrier: 1819 return selectSBarrier(I); 1820 case Intrinsic::amdgcn_global_atomic_fadd: 1821 return selectGlobalAtomicFadd(I, I.getOperand(2), I.getOperand(3)); 1822 case Intrinsic::amdgcn_raw_buffer_load_lds: 1823 case Intrinsic::amdgcn_struct_buffer_load_lds: 1824 return selectBufferLoadLds(I); 1825 case Intrinsic::amdgcn_global_load_lds: 1826 return selectGlobalLoadLds(I); 1827 default: { 1828 return selectImpl(I, *CoverageInfo); 1829 } 1830 } 1831 } 1832 1833 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const { 1834 if (selectImpl(I, *CoverageInfo)) 1835 return true; 1836 1837 MachineBasicBlock *BB = I.getParent(); 1838 const DebugLoc &DL = I.getDebugLoc(); 1839 1840 Register DstReg = I.getOperand(0).getReg(); 1841 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 1842 assert(Size <= 32 || Size == 64); 1843 const MachineOperand &CCOp = I.getOperand(1); 1844 Register CCReg = CCOp.getReg(); 1845 if (!isVCC(CCReg, *MRI)) { 1846 unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 : 1847 AMDGPU::S_CSELECT_B32; 1848 MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 1849 .addReg(CCReg); 1850 1851 // The generic constrainSelectedInstRegOperands doesn't work for the scc register 1852 // bank, because it does not cover the register class that we used to represent 1853 // for it. So we need to manually set the register class here. 1854 if (!MRI->getRegClassOrNull(CCReg)) 1855 MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI)); 1856 MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg) 1857 .add(I.getOperand(2)) 1858 .add(I.getOperand(3)); 1859 1860 bool Ret = false; 1861 Ret |= constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1862 Ret |= constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI); 1863 I.eraseFromParent(); 1864 return Ret; 1865 } 1866 1867 // Wide VGPR select should have been split in RegBankSelect. 1868 if (Size > 32) 1869 return false; 1870 1871 MachineInstr *Select = 1872 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 1873 .addImm(0) 1874 .add(I.getOperand(3)) 1875 .addImm(0) 1876 .add(I.getOperand(2)) 1877 .add(I.getOperand(1)); 1878 1879 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1880 I.eraseFromParent(); 1881 return Ret; 1882 } 1883 1884 static int sizeToSubRegIndex(unsigned Size) { 1885 switch (Size) { 1886 case 32: 1887 return AMDGPU::sub0; 1888 case 64: 1889 return AMDGPU::sub0_sub1; 1890 case 96: 1891 return AMDGPU::sub0_sub1_sub2; 1892 case 128: 1893 return AMDGPU::sub0_sub1_sub2_sub3; 1894 case 256: 1895 return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7; 1896 default: 1897 if (Size < 32) 1898 return AMDGPU::sub0; 1899 if (Size > 256) 1900 return -1; 1901 return sizeToSubRegIndex(PowerOf2Ceil(Size)); 1902 } 1903 } 1904 1905 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const { 1906 Register DstReg = I.getOperand(0).getReg(); 1907 Register SrcReg = I.getOperand(1).getReg(); 1908 const LLT DstTy = MRI->getType(DstReg); 1909 const LLT SrcTy = MRI->getType(SrcReg); 1910 const LLT S1 = LLT::scalar(1); 1911 1912 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 1913 const RegisterBank *DstRB; 1914 if (DstTy == S1) { 1915 // This is a special case. We don't treat s1 for legalization artifacts as 1916 // vcc booleans. 1917 DstRB = SrcRB; 1918 } else { 1919 DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1920 if (SrcRB != DstRB) 1921 return false; 1922 } 1923 1924 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 1925 1926 unsigned DstSize = DstTy.getSizeInBits(); 1927 unsigned SrcSize = SrcTy.getSizeInBits(); 1928 1929 const TargetRegisterClass *SrcRC = 1930 TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB); 1931 const TargetRegisterClass *DstRC = 1932 TRI.getRegClassForSizeOnBank(DstSize, *DstRB); 1933 if (!SrcRC || !DstRC) 1934 return false; 1935 1936 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 1937 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) { 1938 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n"); 1939 return false; 1940 } 1941 1942 if (DstTy == LLT::fixed_vector(2, 16) && SrcTy == LLT::fixed_vector(2, 32)) { 1943 MachineBasicBlock *MBB = I.getParent(); 1944 const DebugLoc &DL = I.getDebugLoc(); 1945 1946 Register LoReg = MRI->createVirtualRegister(DstRC); 1947 Register HiReg = MRI->createVirtualRegister(DstRC); 1948 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), LoReg) 1949 .addReg(SrcReg, 0, AMDGPU::sub0); 1950 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), HiReg) 1951 .addReg(SrcReg, 0, AMDGPU::sub1); 1952 1953 if (IsVALU && STI.hasSDWA()) { 1954 // Write the low 16-bits of the high element into the high 16-bits of the 1955 // low element. 1956 MachineInstr *MovSDWA = 1957 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 1958 .addImm(0) // $src0_modifiers 1959 .addReg(HiReg) // $src0 1960 .addImm(0) // $clamp 1961 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 1962 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 1963 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 1964 .addReg(LoReg, RegState::Implicit); 1965 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 1966 } else { 1967 Register TmpReg0 = MRI->createVirtualRegister(DstRC); 1968 Register TmpReg1 = MRI->createVirtualRegister(DstRC); 1969 Register ImmReg = MRI->createVirtualRegister(DstRC); 1970 if (IsVALU) { 1971 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0) 1972 .addImm(16) 1973 .addReg(HiReg); 1974 } else { 1975 BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0) 1976 .addReg(HiReg) 1977 .addImm(16); 1978 } 1979 1980 unsigned MovOpc = IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32; 1981 unsigned AndOpc = IsVALU ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 1982 unsigned OrOpc = IsVALU ? AMDGPU::V_OR_B32_e64 : AMDGPU::S_OR_B32; 1983 1984 BuildMI(*MBB, I, DL, TII.get(MovOpc), ImmReg) 1985 .addImm(0xffff); 1986 BuildMI(*MBB, I, DL, TII.get(AndOpc), TmpReg1) 1987 .addReg(LoReg) 1988 .addReg(ImmReg); 1989 BuildMI(*MBB, I, DL, TII.get(OrOpc), DstReg) 1990 .addReg(TmpReg0) 1991 .addReg(TmpReg1); 1992 } 1993 1994 I.eraseFromParent(); 1995 return true; 1996 } 1997 1998 if (!DstTy.isScalar()) 1999 return false; 2000 2001 if (SrcSize > 32) { 2002 int SubRegIdx = sizeToSubRegIndex(DstSize); 2003 if (SubRegIdx == -1) 2004 return false; 2005 2006 // Deal with weird cases where the class only partially supports the subreg 2007 // index. 2008 const TargetRegisterClass *SrcWithSubRC 2009 = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx); 2010 if (!SrcWithSubRC) 2011 return false; 2012 2013 if (SrcWithSubRC != SrcRC) { 2014 if (!RBI.constrainGenericRegister(SrcReg, *SrcWithSubRC, *MRI)) 2015 return false; 2016 } 2017 2018 I.getOperand(1).setSubReg(SubRegIdx); 2019 } 2020 2021 I.setDesc(TII.get(TargetOpcode::COPY)); 2022 return true; 2023 } 2024 2025 /// \returns true if a bitmask for \p Size bits will be an inline immediate. 2026 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) { 2027 Mask = maskTrailingOnes<unsigned>(Size); 2028 int SignedMask = static_cast<int>(Mask); 2029 return SignedMask >= -16 && SignedMask <= 64; 2030 } 2031 2032 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1. 2033 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank( 2034 Register Reg, const MachineRegisterInfo &MRI, 2035 const TargetRegisterInfo &TRI) const { 2036 const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 2037 if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>()) 2038 return RB; 2039 2040 // Ignore the type, since we don't use vcc in artifacts. 2041 if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>()) 2042 return &RBI.getRegBankFromRegClass(*RC, LLT()); 2043 return nullptr; 2044 } 2045 2046 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const { 2047 bool InReg = I.getOpcode() == AMDGPU::G_SEXT_INREG; 2048 bool Signed = I.getOpcode() == AMDGPU::G_SEXT || InReg; 2049 const DebugLoc &DL = I.getDebugLoc(); 2050 MachineBasicBlock &MBB = *I.getParent(); 2051 const Register DstReg = I.getOperand(0).getReg(); 2052 const Register SrcReg = I.getOperand(1).getReg(); 2053 2054 const LLT DstTy = MRI->getType(DstReg); 2055 const LLT SrcTy = MRI->getType(SrcReg); 2056 const unsigned SrcSize = I.getOpcode() == AMDGPU::G_SEXT_INREG ? 2057 I.getOperand(2).getImm() : SrcTy.getSizeInBits(); 2058 const unsigned DstSize = DstTy.getSizeInBits(); 2059 if (!DstTy.isScalar()) 2060 return false; 2061 2062 // Artifact casts should never use vcc. 2063 const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI); 2064 2065 // FIXME: This should probably be illegal and split earlier. 2066 if (I.getOpcode() == AMDGPU::G_ANYEXT) { 2067 if (DstSize <= 32) 2068 return selectCOPY(I); 2069 2070 const TargetRegisterClass *SrcRC = 2071 TRI.getRegClassForTypeOnBank(SrcTy, *SrcBank); 2072 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 2073 const TargetRegisterClass *DstRC = 2074 TRI.getRegClassForSizeOnBank(DstSize, *DstBank); 2075 2076 Register UndefReg = MRI->createVirtualRegister(SrcRC); 2077 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 2078 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2079 .addReg(SrcReg) 2080 .addImm(AMDGPU::sub0) 2081 .addReg(UndefReg) 2082 .addImm(AMDGPU::sub1); 2083 I.eraseFromParent(); 2084 2085 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) && 2086 RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI); 2087 } 2088 2089 if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) { 2090 // 64-bit should have been split up in RegBankSelect 2091 2092 // Try to use an and with a mask if it will save code size. 2093 unsigned Mask; 2094 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 2095 MachineInstr *ExtI = 2096 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg) 2097 .addImm(Mask) 2098 .addReg(SrcReg); 2099 I.eraseFromParent(); 2100 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 2101 } 2102 2103 const unsigned BFE = Signed ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64; 2104 MachineInstr *ExtI = 2105 BuildMI(MBB, I, DL, TII.get(BFE), DstReg) 2106 .addReg(SrcReg) 2107 .addImm(0) // Offset 2108 .addImm(SrcSize); // Width 2109 I.eraseFromParent(); 2110 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 2111 } 2112 2113 if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) { 2114 const TargetRegisterClass &SrcRC = InReg && DstSize > 32 ? 2115 AMDGPU::SReg_64RegClass : AMDGPU::SReg_32RegClass; 2116 if (!RBI.constrainGenericRegister(SrcReg, SrcRC, *MRI)) 2117 return false; 2118 2119 if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) { 2120 const unsigned SextOpc = SrcSize == 8 ? 2121 AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16; 2122 BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg) 2123 .addReg(SrcReg); 2124 I.eraseFromParent(); 2125 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 2126 } 2127 2128 const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64; 2129 const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32; 2130 2131 // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width. 2132 if (DstSize > 32 && (SrcSize <= 32 || InReg)) { 2133 // We need a 64-bit register source, but the high bits don't matter. 2134 Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); 2135 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2136 unsigned SubReg = InReg ? AMDGPU::sub0 : 0; 2137 2138 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 2139 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg) 2140 .addReg(SrcReg, 0, SubReg) 2141 .addImm(AMDGPU::sub0) 2142 .addReg(UndefReg) 2143 .addImm(AMDGPU::sub1); 2144 2145 BuildMI(MBB, I, DL, TII.get(BFE64), DstReg) 2146 .addReg(ExtReg) 2147 .addImm(SrcSize << 16); 2148 2149 I.eraseFromParent(); 2150 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI); 2151 } 2152 2153 unsigned Mask; 2154 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 2155 BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg) 2156 .addReg(SrcReg) 2157 .addImm(Mask); 2158 } else { 2159 BuildMI(MBB, I, DL, TII.get(BFE32), DstReg) 2160 .addReg(SrcReg) 2161 .addImm(SrcSize << 16); 2162 } 2163 2164 I.eraseFromParent(); 2165 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 2166 } 2167 2168 return false; 2169 } 2170 2171 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const { 2172 MachineBasicBlock *BB = I.getParent(); 2173 MachineOperand &ImmOp = I.getOperand(1); 2174 Register DstReg = I.getOperand(0).getReg(); 2175 unsigned Size = MRI->getType(DstReg).getSizeInBits(); 2176 2177 // The AMDGPU backend only supports Imm operands and not CImm or FPImm. 2178 if (ImmOp.isFPImm()) { 2179 const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt(); 2180 ImmOp.ChangeToImmediate(Imm.getZExtValue()); 2181 } else if (ImmOp.isCImm()) { 2182 ImmOp.ChangeToImmediate(ImmOp.getCImm()->getSExtValue()); 2183 } else { 2184 llvm_unreachable("Not supported by g_constants"); 2185 } 2186 2187 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2188 const bool IsSgpr = DstRB->getID() == AMDGPU::SGPRRegBankID; 2189 2190 unsigned Opcode; 2191 if (DstRB->getID() == AMDGPU::VCCRegBankID) { 2192 Opcode = STI.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64; 2193 } else { 2194 Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 2195 2196 // We should never produce s1 values on banks other than VCC. If the user of 2197 // this already constrained the register, we may incorrectly think it's VCC 2198 // if it wasn't originally. 2199 if (Size == 1) 2200 return false; 2201 } 2202 2203 if (Size != 64) { 2204 I.setDesc(TII.get(Opcode)); 2205 I.addImplicitDefUseOperands(*MF); 2206 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 2207 } 2208 2209 const DebugLoc &DL = I.getDebugLoc(); 2210 2211 APInt Imm(Size, I.getOperand(1).getImm()); 2212 2213 MachineInstr *ResInst; 2214 if (IsSgpr && TII.isInlineConstant(Imm)) { 2215 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 2216 .addImm(I.getOperand(1).getImm()); 2217 } else { 2218 const TargetRegisterClass *RC = IsSgpr ? 2219 &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass; 2220 Register LoReg = MRI->createVirtualRegister(RC); 2221 Register HiReg = MRI->createVirtualRegister(RC); 2222 2223 BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg) 2224 .addImm(Imm.trunc(32).getZExtValue()); 2225 2226 BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg) 2227 .addImm(Imm.ashr(32).getZExtValue()); 2228 2229 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2230 .addReg(LoReg) 2231 .addImm(AMDGPU::sub0) 2232 .addReg(HiReg) 2233 .addImm(AMDGPU::sub1); 2234 } 2235 2236 // We can't call constrainSelectedInstRegOperands here, because it doesn't 2237 // work for target independent opcodes 2238 I.eraseFromParent(); 2239 const TargetRegisterClass *DstRC = 2240 TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI); 2241 if (!DstRC) 2242 return true; 2243 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI); 2244 } 2245 2246 bool AMDGPUInstructionSelector::selectG_FNEG(MachineInstr &MI) const { 2247 // Only manually handle the f64 SGPR case. 2248 // 2249 // FIXME: This is a workaround for 2.5 different tablegen problems. Because 2250 // the bit ops theoretically have a second result due to the implicit def of 2251 // SCC, the GlobalISelEmitter is overly conservative and rejects it. Fixing 2252 // that is easy by disabling the check. The result works, but uses a 2253 // nonsensical sreg32orlds_and_sreg_1 regclass. 2254 // 2255 // The DAG emitter is more problematic, and incorrectly adds both S_XOR_B32 to 2256 // the variadic REG_SEQUENCE operands. 2257 2258 Register Dst = MI.getOperand(0).getReg(); 2259 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 2260 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 2261 MRI->getType(Dst) != LLT::scalar(64)) 2262 return false; 2263 2264 Register Src = MI.getOperand(1).getReg(); 2265 MachineInstr *Fabs = getOpcodeDef(TargetOpcode::G_FABS, Src, *MRI); 2266 if (Fabs) 2267 Src = Fabs->getOperand(1).getReg(); 2268 2269 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 2270 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 2271 return false; 2272 2273 MachineBasicBlock *BB = MI.getParent(); 2274 const DebugLoc &DL = MI.getDebugLoc(); 2275 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2276 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2277 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2278 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2279 2280 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 2281 .addReg(Src, 0, AMDGPU::sub0); 2282 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 2283 .addReg(Src, 0, AMDGPU::sub1); 2284 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 2285 .addImm(0x80000000); 2286 2287 // Set or toggle sign bit. 2288 unsigned Opc = Fabs ? AMDGPU::S_OR_B32 : AMDGPU::S_XOR_B32; 2289 BuildMI(*BB, &MI, DL, TII.get(Opc), OpReg) 2290 .addReg(HiReg) 2291 .addReg(ConstReg); 2292 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 2293 .addReg(LoReg) 2294 .addImm(AMDGPU::sub0) 2295 .addReg(OpReg) 2296 .addImm(AMDGPU::sub1); 2297 MI.eraseFromParent(); 2298 return true; 2299 } 2300 2301 // FIXME: This is a workaround for the same tablegen problems as G_FNEG 2302 bool AMDGPUInstructionSelector::selectG_FABS(MachineInstr &MI) const { 2303 Register Dst = MI.getOperand(0).getReg(); 2304 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 2305 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 2306 MRI->getType(Dst) != LLT::scalar(64)) 2307 return false; 2308 2309 Register Src = MI.getOperand(1).getReg(); 2310 MachineBasicBlock *BB = MI.getParent(); 2311 const DebugLoc &DL = MI.getDebugLoc(); 2312 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2313 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2314 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2315 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2316 2317 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 2318 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 2319 return false; 2320 2321 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 2322 .addReg(Src, 0, AMDGPU::sub0); 2323 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 2324 .addReg(Src, 0, AMDGPU::sub1); 2325 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 2326 .addImm(0x7fffffff); 2327 2328 // Clear sign bit. 2329 // TODO: Should this used S_BITSET0_*? 2330 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_AND_B32), OpReg) 2331 .addReg(HiReg) 2332 .addReg(ConstReg); 2333 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 2334 .addReg(LoReg) 2335 .addImm(AMDGPU::sub0) 2336 .addReg(OpReg) 2337 .addImm(AMDGPU::sub1); 2338 2339 MI.eraseFromParent(); 2340 return true; 2341 } 2342 2343 static bool isConstant(const MachineInstr &MI) { 2344 return MI.getOpcode() == TargetOpcode::G_CONSTANT; 2345 } 2346 2347 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load, 2348 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const { 2349 2350 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg()); 2351 2352 assert(PtrMI); 2353 2354 if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD) 2355 return; 2356 2357 GEPInfo GEPInfo(*PtrMI); 2358 2359 for (unsigned i = 1; i != 3; ++i) { 2360 const MachineOperand &GEPOp = PtrMI->getOperand(i); 2361 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg()); 2362 assert(OpDef); 2363 if (i == 2 && isConstant(*OpDef)) { 2364 // TODO: Could handle constant base + variable offset, but a combine 2365 // probably should have commuted it. 2366 assert(GEPInfo.Imm == 0); 2367 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue(); 2368 continue; 2369 } 2370 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI); 2371 if (OpBank->getID() == AMDGPU::SGPRRegBankID) 2372 GEPInfo.SgprParts.push_back(GEPOp.getReg()); 2373 else 2374 GEPInfo.VgprParts.push_back(GEPOp.getReg()); 2375 } 2376 2377 AddrInfo.push_back(GEPInfo); 2378 getAddrModeInfo(*PtrMI, MRI, AddrInfo); 2379 } 2380 2381 bool AMDGPUInstructionSelector::isSGPR(Register Reg) const { 2382 return RBI.getRegBank(Reg, *MRI, TRI)->getID() == AMDGPU::SGPRRegBankID; 2383 } 2384 2385 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const { 2386 if (!MI.hasOneMemOperand()) 2387 return false; 2388 2389 const MachineMemOperand *MMO = *MI.memoperands_begin(); 2390 const Value *Ptr = MMO->getValue(); 2391 2392 // UndefValue means this is a load of a kernel input. These are uniform. 2393 // Sometimes LDS instructions have constant pointers. 2394 // If Ptr is null, then that means this mem operand contains a 2395 // PseudoSourceValue like GOT. 2396 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) || 2397 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr)) 2398 return true; 2399 2400 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) 2401 return true; 2402 2403 const Instruction *I = dyn_cast<Instruction>(Ptr); 2404 return I && I->getMetadata("amdgpu.uniform"); 2405 } 2406 2407 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const { 2408 for (const GEPInfo &GEPInfo : AddrInfo) { 2409 if (!GEPInfo.VgprParts.empty()) 2410 return true; 2411 } 2412 return false; 2413 } 2414 2415 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const { 2416 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 2417 unsigned AS = PtrTy.getAddressSpace(); 2418 if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) && 2419 STI.ldsRequiresM0Init()) { 2420 MachineBasicBlock *BB = I.getParent(); 2421 2422 // If DS instructions require M0 initialization, insert it before selecting. 2423 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 2424 .addImm(-1); 2425 } 2426 } 2427 2428 bool AMDGPUInstructionSelector::selectG_LOAD_STORE_ATOMICRMW( 2429 MachineInstr &I) const { 2430 if (I.getOpcode() == TargetOpcode::G_ATOMICRMW_FADD) { 2431 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 2432 unsigned AS = PtrTy.getAddressSpace(); 2433 if (AS == AMDGPUAS::GLOBAL_ADDRESS) 2434 return selectGlobalAtomicFadd(I, I.getOperand(1), I.getOperand(2)); 2435 } 2436 2437 initM0(I); 2438 return selectImpl(I, *CoverageInfo); 2439 } 2440 2441 static bool isVCmpResult(Register Reg, MachineRegisterInfo &MRI) { 2442 if (Reg.isPhysical()) 2443 return false; 2444 2445 MachineInstr &MI = *MRI.getUniqueVRegDef(Reg); 2446 const unsigned Opcode = MI.getOpcode(); 2447 2448 if (Opcode == AMDGPU::COPY) 2449 return isVCmpResult(MI.getOperand(1).getReg(), MRI); 2450 2451 if (Opcode == AMDGPU::G_AND || Opcode == AMDGPU::G_OR || 2452 Opcode == AMDGPU::G_XOR) 2453 return isVCmpResult(MI.getOperand(1).getReg(), MRI) && 2454 isVCmpResult(MI.getOperand(2).getReg(), MRI); 2455 2456 if (Opcode == TargetOpcode::G_INTRINSIC) 2457 return MI.getIntrinsicID() == Intrinsic::amdgcn_class; 2458 2459 return Opcode == AMDGPU::G_ICMP || Opcode == AMDGPU::G_FCMP; 2460 } 2461 2462 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const { 2463 MachineBasicBlock *BB = I.getParent(); 2464 MachineOperand &CondOp = I.getOperand(0); 2465 Register CondReg = CondOp.getReg(); 2466 const DebugLoc &DL = I.getDebugLoc(); 2467 2468 unsigned BrOpcode; 2469 Register CondPhysReg; 2470 const TargetRegisterClass *ConstrainRC; 2471 2472 // In SelectionDAG, we inspect the IR block for uniformity metadata to decide 2473 // whether the branch is uniform when selecting the instruction. In 2474 // GlobalISel, we should push that decision into RegBankSelect. Assume for now 2475 // RegBankSelect knows what it's doing if the branch condition is scc, even 2476 // though it currently does not. 2477 if (!isVCC(CondReg, *MRI)) { 2478 if (MRI->getType(CondReg) != LLT::scalar(32)) 2479 return false; 2480 2481 CondPhysReg = AMDGPU::SCC; 2482 BrOpcode = AMDGPU::S_CBRANCH_SCC1; 2483 ConstrainRC = &AMDGPU::SReg_32RegClass; 2484 } else { 2485 // FIXME: Should scc->vcc copies and with exec? 2486 2487 // Unless the value of CondReg is a result of a V_CMP* instruction then we 2488 // need to insert an and with exec. 2489 if (!isVCmpResult(CondReg, *MRI)) { 2490 const bool Is64 = STI.isWave64(); 2491 const unsigned Opcode = Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 2492 const Register Exec = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO; 2493 2494 Register TmpReg = MRI->createVirtualRegister(TRI.getBoolRC()); 2495 BuildMI(*BB, &I, DL, TII.get(Opcode), TmpReg) 2496 .addReg(CondReg) 2497 .addReg(Exec); 2498 CondReg = TmpReg; 2499 } 2500 2501 CondPhysReg = TRI.getVCC(); 2502 BrOpcode = AMDGPU::S_CBRANCH_VCCNZ; 2503 ConstrainRC = TRI.getBoolRC(); 2504 } 2505 2506 if (!MRI->getRegClassOrNull(CondReg)) 2507 MRI->setRegClass(CondReg, ConstrainRC); 2508 2509 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg) 2510 .addReg(CondReg); 2511 BuildMI(*BB, &I, DL, TII.get(BrOpcode)) 2512 .addMBB(I.getOperand(1).getMBB()); 2513 2514 I.eraseFromParent(); 2515 return true; 2516 } 2517 2518 bool AMDGPUInstructionSelector::selectG_GLOBAL_VALUE( 2519 MachineInstr &I) const { 2520 Register DstReg = I.getOperand(0).getReg(); 2521 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2522 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2523 I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32)); 2524 if (IsVGPR) 2525 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 2526 2527 return RBI.constrainGenericRegister( 2528 DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI); 2529 } 2530 2531 bool AMDGPUInstructionSelector::selectG_PTRMASK(MachineInstr &I) const { 2532 Register DstReg = I.getOperand(0).getReg(); 2533 Register SrcReg = I.getOperand(1).getReg(); 2534 Register MaskReg = I.getOperand(2).getReg(); 2535 LLT Ty = MRI->getType(DstReg); 2536 LLT MaskTy = MRI->getType(MaskReg); 2537 MachineBasicBlock *BB = I.getParent(); 2538 const DebugLoc &DL = I.getDebugLoc(); 2539 2540 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2541 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2542 const RegisterBank *MaskRB = RBI.getRegBank(MaskReg, *MRI, TRI); 2543 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2544 if (DstRB != SrcRB) // Should only happen for hand written MIR. 2545 return false; 2546 2547 // Try to avoid emitting a bit operation when we only need to touch half of 2548 // the 64-bit pointer. 2549 APInt MaskOnes = KnownBits->getKnownOnes(MaskReg).zext(64); 2550 const APInt MaskHi32 = APInt::getHighBitsSet(64, 32); 2551 const APInt MaskLo32 = APInt::getLowBitsSet(64, 32); 2552 2553 const bool CanCopyLow32 = (MaskOnes & MaskLo32) == MaskLo32; 2554 const bool CanCopyHi32 = (MaskOnes & MaskHi32) == MaskHi32; 2555 2556 if (!IsVGPR && Ty.getSizeInBits() == 64 && 2557 !CanCopyLow32 && !CanCopyHi32) { 2558 auto MIB = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_AND_B64), DstReg) 2559 .addReg(SrcReg) 2560 .addReg(MaskReg); 2561 I.eraseFromParent(); 2562 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 2563 } 2564 2565 unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 2566 const TargetRegisterClass &RegRC 2567 = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2568 2569 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB); 2570 const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB); 2571 const TargetRegisterClass *MaskRC = 2572 TRI.getRegClassForTypeOnBank(MaskTy, *MaskRB); 2573 2574 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2575 !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2576 !RBI.constrainGenericRegister(MaskReg, *MaskRC, *MRI)) 2577 return false; 2578 2579 if (Ty.getSizeInBits() == 32) { 2580 assert(MaskTy.getSizeInBits() == 32 && 2581 "ptrmask should have been narrowed during legalize"); 2582 2583 BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg) 2584 .addReg(SrcReg) 2585 .addReg(MaskReg); 2586 I.eraseFromParent(); 2587 return true; 2588 } 2589 2590 Register HiReg = MRI->createVirtualRegister(&RegRC); 2591 Register LoReg = MRI->createVirtualRegister(&RegRC); 2592 2593 // Extract the subregisters from the source pointer. 2594 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg) 2595 .addReg(SrcReg, 0, AMDGPU::sub0); 2596 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg) 2597 .addReg(SrcReg, 0, AMDGPU::sub1); 2598 2599 Register MaskedLo, MaskedHi; 2600 2601 if (CanCopyLow32) { 2602 // If all the bits in the low half are 1, we only need a copy for it. 2603 MaskedLo = LoReg; 2604 } else { 2605 // Extract the mask subregister and apply the and. 2606 Register MaskLo = MRI->createVirtualRegister(&RegRC); 2607 MaskedLo = MRI->createVirtualRegister(&RegRC); 2608 2609 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskLo) 2610 .addReg(MaskReg, 0, AMDGPU::sub0); 2611 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedLo) 2612 .addReg(LoReg) 2613 .addReg(MaskLo); 2614 } 2615 2616 if (CanCopyHi32) { 2617 // If all the bits in the high half are 1, we only need a copy for it. 2618 MaskedHi = HiReg; 2619 } else { 2620 Register MaskHi = MRI->createVirtualRegister(&RegRC); 2621 MaskedHi = MRI->createVirtualRegister(&RegRC); 2622 2623 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskHi) 2624 .addReg(MaskReg, 0, AMDGPU::sub1); 2625 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedHi) 2626 .addReg(HiReg) 2627 .addReg(MaskHi); 2628 } 2629 2630 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2631 .addReg(MaskedLo) 2632 .addImm(AMDGPU::sub0) 2633 .addReg(MaskedHi) 2634 .addImm(AMDGPU::sub1); 2635 I.eraseFromParent(); 2636 return true; 2637 } 2638 2639 /// Return the register to use for the index value, and the subregister to use 2640 /// for the indirectly accessed register. 2641 static std::pair<Register, unsigned> 2642 computeIndirectRegIndex(MachineRegisterInfo &MRI, 2643 const SIRegisterInfo &TRI, 2644 const TargetRegisterClass *SuperRC, 2645 Register IdxReg, 2646 unsigned EltSize) { 2647 Register IdxBaseReg; 2648 int Offset; 2649 2650 std::tie(IdxBaseReg, Offset) = AMDGPU::getBaseWithConstantOffset(MRI, IdxReg); 2651 if (IdxBaseReg == AMDGPU::NoRegister) { 2652 // This will happen if the index is a known constant. This should ordinarily 2653 // be legalized out, but handle it as a register just in case. 2654 assert(Offset == 0); 2655 IdxBaseReg = IdxReg; 2656 } 2657 2658 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SuperRC, EltSize); 2659 2660 // Skip out of bounds offsets, or else we would end up using an undefined 2661 // register. 2662 if (static_cast<unsigned>(Offset) >= SubRegs.size()) 2663 return std::make_pair(IdxReg, SubRegs[0]); 2664 return std::make_pair(IdxBaseReg, SubRegs[Offset]); 2665 } 2666 2667 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT( 2668 MachineInstr &MI) const { 2669 Register DstReg = MI.getOperand(0).getReg(); 2670 Register SrcReg = MI.getOperand(1).getReg(); 2671 Register IdxReg = MI.getOperand(2).getReg(); 2672 2673 LLT DstTy = MRI->getType(DstReg); 2674 LLT SrcTy = MRI->getType(SrcReg); 2675 2676 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2677 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2678 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2679 2680 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2681 // into a waterfall loop. 2682 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2683 return false; 2684 2685 const TargetRegisterClass *SrcRC = 2686 TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB); 2687 const TargetRegisterClass *DstRC = 2688 TRI.getRegClassForTypeOnBank(DstTy, *DstRB); 2689 if (!SrcRC || !DstRC) 2690 return false; 2691 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2692 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2693 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2694 return false; 2695 2696 MachineBasicBlock *BB = MI.getParent(); 2697 const DebugLoc &DL = MI.getDebugLoc(); 2698 const bool Is64 = DstTy.getSizeInBits() == 64; 2699 2700 unsigned SubReg; 2701 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, SrcRC, IdxReg, 2702 DstTy.getSizeInBits() / 8); 2703 2704 if (SrcRB->getID() == AMDGPU::SGPRRegBankID) { 2705 if (DstTy.getSizeInBits() != 32 && !Is64) 2706 return false; 2707 2708 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2709 .addReg(IdxReg); 2710 2711 unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32; 2712 BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg) 2713 .addReg(SrcReg, 0, SubReg) 2714 .addReg(SrcReg, RegState::Implicit); 2715 MI.eraseFromParent(); 2716 return true; 2717 } 2718 2719 if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32) 2720 return false; 2721 2722 if (!STI.useVGPRIndexMode()) { 2723 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2724 .addReg(IdxReg); 2725 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg) 2726 .addReg(SrcReg, 0, SubReg) 2727 .addReg(SrcReg, RegState::Implicit); 2728 MI.eraseFromParent(); 2729 return true; 2730 } 2731 2732 const MCInstrDesc &GPRIDXDesc = 2733 TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*SrcRC), true); 2734 BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg) 2735 .addReg(SrcReg) 2736 .addReg(IdxReg) 2737 .addImm(SubReg); 2738 2739 MI.eraseFromParent(); 2740 return true; 2741 } 2742 2743 // TODO: Fold insert_vector_elt (extract_vector_elt) into movrelsd 2744 bool AMDGPUInstructionSelector::selectG_INSERT_VECTOR_ELT( 2745 MachineInstr &MI) const { 2746 Register DstReg = MI.getOperand(0).getReg(); 2747 Register VecReg = MI.getOperand(1).getReg(); 2748 Register ValReg = MI.getOperand(2).getReg(); 2749 Register IdxReg = MI.getOperand(3).getReg(); 2750 2751 LLT VecTy = MRI->getType(DstReg); 2752 LLT ValTy = MRI->getType(ValReg); 2753 unsigned VecSize = VecTy.getSizeInBits(); 2754 unsigned ValSize = ValTy.getSizeInBits(); 2755 2756 const RegisterBank *VecRB = RBI.getRegBank(VecReg, *MRI, TRI); 2757 const RegisterBank *ValRB = RBI.getRegBank(ValReg, *MRI, TRI); 2758 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2759 2760 assert(VecTy.getElementType() == ValTy); 2761 2762 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2763 // into a waterfall loop. 2764 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2765 return false; 2766 2767 const TargetRegisterClass *VecRC = 2768 TRI.getRegClassForTypeOnBank(VecTy, *VecRB); 2769 const TargetRegisterClass *ValRC = 2770 TRI.getRegClassForTypeOnBank(ValTy, *ValRB); 2771 2772 if (!RBI.constrainGenericRegister(VecReg, *VecRC, *MRI) || 2773 !RBI.constrainGenericRegister(DstReg, *VecRC, *MRI) || 2774 !RBI.constrainGenericRegister(ValReg, *ValRC, *MRI) || 2775 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2776 return false; 2777 2778 if (VecRB->getID() == AMDGPU::VGPRRegBankID && ValSize != 32) 2779 return false; 2780 2781 unsigned SubReg; 2782 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, VecRC, IdxReg, 2783 ValSize / 8); 2784 2785 const bool IndexMode = VecRB->getID() == AMDGPU::VGPRRegBankID && 2786 STI.useVGPRIndexMode(); 2787 2788 MachineBasicBlock *BB = MI.getParent(); 2789 const DebugLoc &DL = MI.getDebugLoc(); 2790 2791 if (!IndexMode) { 2792 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2793 .addReg(IdxReg); 2794 2795 const MCInstrDesc &RegWriteOp = TII.getIndirectRegWriteMovRelPseudo( 2796 VecSize, ValSize, VecRB->getID() == AMDGPU::SGPRRegBankID); 2797 BuildMI(*BB, MI, DL, RegWriteOp, DstReg) 2798 .addReg(VecReg) 2799 .addReg(ValReg) 2800 .addImm(SubReg); 2801 MI.eraseFromParent(); 2802 return true; 2803 } 2804 2805 const MCInstrDesc &GPRIDXDesc = 2806 TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*VecRC), false); 2807 BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg) 2808 .addReg(VecReg) 2809 .addReg(ValReg) 2810 .addReg(IdxReg) 2811 .addImm(SubReg); 2812 2813 MI.eraseFromParent(); 2814 return true; 2815 } 2816 2817 static bool isZeroOrUndef(int X) { 2818 return X == 0 || X == -1; 2819 } 2820 2821 static bool isOneOrUndef(int X) { 2822 return X == 1 || X == -1; 2823 } 2824 2825 static bool isZeroOrOneOrUndef(int X) { 2826 return X == 0 || X == 1 || X == -1; 2827 } 2828 2829 // Normalize a VOP3P shuffle mask to refer to the low/high half of a single 2830 // 32-bit register. 2831 static Register normalizeVOP3PMask(int NewMask[2], Register Src0, Register Src1, 2832 ArrayRef<int> Mask) { 2833 NewMask[0] = Mask[0]; 2834 NewMask[1] = Mask[1]; 2835 if (isZeroOrOneOrUndef(Mask[0]) && isZeroOrOneOrUndef(Mask[1])) 2836 return Src0; 2837 2838 assert(NewMask[0] == 2 || NewMask[0] == 3 || NewMask[0] == -1); 2839 assert(NewMask[1] == 2 || NewMask[1] == 3 || NewMask[1] == -1); 2840 2841 // Shift the mask inputs to be 0/1; 2842 NewMask[0] = NewMask[0] == -1 ? -1 : NewMask[0] - 2; 2843 NewMask[1] = NewMask[1] == -1 ? -1 : NewMask[1] - 2; 2844 return Src1; 2845 } 2846 2847 // This is only legal with VOP3P instructions as an aid to op_sel matching. 2848 bool AMDGPUInstructionSelector::selectG_SHUFFLE_VECTOR( 2849 MachineInstr &MI) const { 2850 Register DstReg = MI.getOperand(0).getReg(); 2851 Register Src0Reg = MI.getOperand(1).getReg(); 2852 Register Src1Reg = MI.getOperand(2).getReg(); 2853 ArrayRef<int> ShufMask = MI.getOperand(3).getShuffleMask(); 2854 2855 const LLT V2S16 = LLT::fixed_vector(2, 16); 2856 if (MRI->getType(DstReg) != V2S16 || MRI->getType(Src0Reg) != V2S16) 2857 return false; 2858 2859 if (!AMDGPU::isLegalVOP3PShuffleMask(ShufMask)) 2860 return false; 2861 2862 assert(ShufMask.size() == 2); 2863 2864 MachineBasicBlock *MBB = MI.getParent(); 2865 const DebugLoc &DL = MI.getDebugLoc(); 2866 2867 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2868 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 2869 const TargetRegisterClass &RC = IsVALU ? 2870 AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2871 2872 // Handle the degenerate case which should have folded out. 2873 if (ShufMask[0] == -1 && ShufMask[1] == -1) { 2874 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::IMPLICIT_DEF), DstReg); 2875 2876 MI.eraseFromParent(); 2877 return RBI.constrainGenericRegister(DstReg, RC, *MRI); 2878 } 2879 2880 // A legal VOP3P mask only reads one of the sources. 2881 int Mask[2]; 2882 Register SrcVec = normalizeVOP3PMask(Mask, Src0Reg, Src1Reg, ShufMask); 2883 2884 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI) || 2885 !RBI.constrainGenericRegister(SrcVec, RC, *MRI)) 2886 return false; 2887 2888 // TODO: This also should have been folded out 2889 if (isZeroOrUndef(Mask[0]) && isOneOrUndef(Mask[1])) { 2890 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::COPY), DstReg) 2891 .addReg(SrcVec); 2892 2893 MI.eraseFromParent(); 2894 return true; 2895 } 2896 2897 if (Mask[0] == 1 && Mask[1] == -1) { 2898 if (IsVALU) { 2899 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg) 2900 .addImm(16) 2901 .addReg(SrcVec); 2902 } else { 2903 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg) 2904 .addReg(SrcVec) 2905 .addImm(16); 2906 } 2907 } else if (Mask[0] == -1 && Mask[1] == 0) { 2908 if (IsVALU) { 2909 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), DstReg) 2910 .addImm(16) 2911 .addReg(SrcVec); 2912 } else { 2913 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHL_B32), DstReg) 2914 .addReg(SrcVec) 2915 .addImm(16); 2916 } 2917 } else if (Mask[0] == 0 && Mask[1] == 0) { 2918 if (IsVALU) { 2919 if (STI.hasSDWA()) { 2920 // Write low half of the register into the high half. 2921 MachineInstr *MovSDWA = 2922 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2923 .addImm(0) // $src0_modifiers 2924 .addReg(SrcVec) // $src0 2925 .addImm(0) // $clamp 2926 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 2927 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2928 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 2929 .addReg(SrcVec, RegState::Implicit); 2930 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2931 } else { 2932 Register TmpReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 2933 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_AND_B32_e32), TmpReg) 2934 .addImm(0xFFFF) 2935 .addReg(SrcVec); 2936 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHL_OR_B32_e64), DstReg) 2937 .addReg(TmpReg) 2938 .addImm(16) 2939 .addReg(TmpReg); 2940 } 2941 } else { 2942 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2943 .addReg(SrcVec) 2944 .addReg(SrcVec); 2945 } 2946 } else if (Mask[0] == 1 && Mask[1] == 1) { 2947 if (IsVALU) { 2948 if (STI.hasSDWA()) { 2949 // Write high half of the register into the low half. 2950 MachineInstr *MovSDWA = 2951 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2952 .addImm(0) // $src0_modifiers 2953 .addReg(SrcVec) // $src0 2954 .addImm(0) // $clamp 2955 .addImm(AMDGPU::SDWA::WORD_0) // $dst_sel 2956 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2957 .addImm(AMDGPU::SDWA::WORD_1) // $src0_sel 2958 .addReg(SrcVec, RegState::Implicit); 2959 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2960 } else { 2961 Register TmpReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 2962 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), TmpReg) 2963 .addImm(16) 2964 .addReg(SrcVec); 2965 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHL_OR_B32_e64), DstReg) 2966 .addReg(TmpReg) 2967 .addImm(16) 2968 .addReg(TmpReg); 2969 } 2970 } else { 2971 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HH_B32_B16), DstReg) 2972 .addReg(SrcVec) 2973 .addReg(SrcVec); 2974 } 2975 } else if (Mask[0] == 1 && Mask[1] == 0) { 2976 if (IsVALU) { 2977 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_ALIGNBIT_B32_e64), DstReg) 2978 .addReg(SrcVec) 2979 .addReg(SrcVec) 2980 .addImm(16); 2981 } else { 2982 if (STI.hasSPackHL()) { 2983 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HL_B32_B16), DstReg) 2984 .addReg(SrcVec) 2985 .addReg(SrcVec); 2986 } else { 2987 Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2988 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), TmpReg) 2989 .addReg(SrcVec) 2990 .addImm(16); 2991 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2992 .addReg(TmpReg) 2993 .addReg(SrcVec); 2994 } 2995 } 2996 } else 2997 llvm_unreachable("all shuffle masks should be handled"); 2998 2999 MI.eraseFromParent(); 3000 return true; 3001 } 3002 3003 bool AMDGPUInstructionSelector::selectAMDGPU_BUFFER_ATOMIC_FADD( 3004 MachineInstr &MI) const { 3005 const Register DefReg = MI.getOperand(0).getReg(); 3006 LLT DefTy = MRI->getType(DefReg); 3007 if (AMDGPU::hasAtomicFaddRtnForTy(STI, DefTy)) 3008 return selectImpl(MI, *CoverageInfo); 3009 3010 MachineBasicBlock *MBB = MI.getParent(); 3011 const DebugLoc &DL = MI.getDebugLoc(); 3012 3013 if (!MRI->use_nodbg_empty(DefReg)) { 3014 Function &F = MBB->getParent()->getFunction(); 3015 DiagnosticInfoUnsupported 3016 NoFpRet(F, "return versions of fp atomics not supported", 3017 MI.getDebugLoc(), DS_Error); 3018 F.getContext().diagnose(NoFpRet); 3019 return false; 3020 } 3021 3022 // FIXME: This is only needed because tablegen requires number of dst operands 3023 // in match and replace pattern to be the same. Otherwise patterns can be 3024 // exported from SDag path. 3025 MachineOperand &VDataIn = MI.getOperand(1); 3026 MachineOperand &VIndex = MI.getOperand(3); 3027 MachineOperand &VOffset = MI.getOperand(4); 3028 MachineOperand &SOffset = MI.getOperand(5); 3029 int16_t Offset = MI.getOperand(6).getImm(); 3030 3031 bool HasVOffset = !isOperandImmEqual(VOffset, 0, *MRI); 3032 bool HasVIndex = !isOperandImmEqual(VIndex, 0, *MRI); 3033 3034 unsigned Opcode; 3035 if (HasVOffset) { 3036 Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN 3037 : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN; 3038 } else { 3039 Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN 3040 : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET; 3041 } 3042 3043 if (MRI->getType(VDataIn.getReg()).isVector()) { 3044 switch (Opcode) { 3045 case AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN: 3046 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN; 3047 break; 3048 case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN: 3049 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFEN; 3050 break; 3051 case AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN: 3052 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_IDXEN; 3053 break; 3054 case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET: 3055 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFSET; 3056 break; 3057 } 3058 } 3059 3060 auto I = BuildMI(*MBB, MI, DL, TII.get(Opcode)); 3061 I.add(VDataIn); 3062 3063 if (Opcode == AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN || 3064 Opcode == AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN) { 3065 Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class()); 3066 BuildMI(*MBB, &*I, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg) 3067 .addReg(VIndex.getReg()) 3068 .addImm(AMDGPU::sub0) 3069 .addReg(VOffset.getReg()) 3070 .addImm(AMDGPU::sub1); 3071 3072 I.addReg(IdxReg); 3073 } else if (HasVIndex) { 3074 I.add(VIndex); 3075 } else if (HasVOffset) { 3076 I.add(VOffset); 3077 } 3078 3079 I.add(MI.getOperand(2)); // rsrc 3080 I.add(SOffset); 3081 I.addImm(Offset); 3082 I.addImm(MI.getOperand(7).getImm()); // cpol 3083 I.cloneMemRefs(MI); 3084 3085 MI.eraseFromParent(); 3086 3087 return true; 3088 } 3089 3090 bool AMDGPUInstructionSelector::selectGlobalAtomicFadd( 3091 MachineInstr &MI, MachineOperand &AddrOp, MachineOperand &DataOp) const { 3092 3093 if (STI.hasGFX90AInsts()) { 3094 // gfx90a adds return versions of the global atomic fadd instructions so no 3095 // special handling is required. 3096 return selectImpl(MI, *CoverageInfo); 3097 } 3098 3099 MachineBasicBlock *MBB = MI.getParent(); 3100 const DebugLoc &DL = MI.getDebugLoc(); 3101 3102 if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) { 3103 Function &F = MBB->getParent()->getFunction(); 3104 DiagnosticInfoUnsupported 3105 NoFpRet(F, "return versions of fp atomics not supported", 3106 MI.getDebugLoc(), DS_Error); 3107 F.getContext().diagnose(NoFpRet); 3108 return false; 3109 } 3110 3111 // FIXME: This is only needed because tablegen requires number of dst operands 3112 // in match and replace pattern to be the same. Otherwise patterns can be 3113 // exported from SDag path. 3114 auto Addr = selectFlatOffsetImpl(AddrOp, SIInstrFlags::FlatGlobal); 3115 3116 Register Data = DataOp.getReg(); 3117 const unsigned Opc = MRI->getType(Data).isVector() ? 3118 AMDGPU::GLOBAL_ATOMIC_PK_ADD_F16 : AMDGPU::GLOBAL_ATOMIC_ADD_F32; 3119 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)) 3120 .addReg(Addr.first) 3121 .addReg(Data) 3122 .addImm(Addr.second) 3123 .addImm(0) // cpol 3124 .cloneMemRefs(MI); 3125 3126 MI.eraseFromParent(); 3127 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 3128 } 3129 3130 bool AMDGPUInstructionSelector::selectBufferLoadLds(MachineInstr &MI) const { 3131 unsigned Opc; 3132 unsigned Size = MI.getOperand(3).getImm(); 3133 3134 // The struct intrinsic variants add one additional operand over raw. 3135 const bool HasVIndex = MI.getNumOperands() == 9; 3136 Register VIndex; 3137 int OpOffset = 0; 3138 if (HasVIndex) { 3139 VIndex = MI.getOperand(4).getReg(); 3140 OpOffset = 1; 3141 } 3142 3143 Register VOffset = MI.getOperand(4 + OpOffset).getReg(); 3144 Optional<ValueAndVReg> MaybeVOffset = 3145 getIConstantVRegValWithLookThrough(VOffset, *MRI); 3146 const bool HasVOffset = !MaybeVOffset || MaybeVOffset->Value.getZExtValue(); 3147 3148 switch (Size) { 3149 default: 3150 return false; 3151 case 1: 3152 Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_UBYTE_LDS_BOTHEN 3153 : AMDGPU::BUFFER_LOAD_UBYTE_LDS_IDXEN 3154 : HasVOffset ? AMDGPU::BUFFER_LOAD_UBYTE_LDS_OFFEN 3155 : AMDGPU::BUFFER_LOAD_UBYTE_LDS_OFFSET; 3156 break; 3157 case 2: 3158 Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_USHORT_LDS_BOTHEN 3159 : AMDGPU::BUFFER_LOAD_USHORT_LDS_IDXEN 3160 : HasVOffset ? AMDGPU::BUFFER_LOAD_USHORT_LDS_OFFEN 3161 : AMDGPU::BUFFER_LOAD_USHORT_LDS_OFFSET; 3162 break; 3163 case 4: 3164 Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_DWORD_LDS_BOTHEN 3165 : AMDGPU::BUFFER_LOAD_DWORD_LDS_IDXEN 3166 : HasVOffset ? AMDGPU::BUFFER_LOAD_DWORD_LDS_OFFEN 3167 : AMDGPU::BUFFER_LOAD_DWORD_LDS_OFFSET; 3168 break; 3169 } 3170 3171 MachineBasicBlock *MBB = MI.getParent(); 3172 const DebugLoc &DL = MI.getDebugLoc(); 3173 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 3174 .add(MI.getOperand(2)); 3175 3176 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)); 3177 3178 if (HasVIndex && HasVOffset) { 3179 Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class()); 3180 BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg) 3181 .addReg(VIndex) 3182 .addImm(AMDGPU::sub0) 3183 .addReg(VOffset) 3184 .addImm(AMDGPU::sub1); 3185 3186 MIB.addReg(IdxReg); 3187 } else if (HasVIndex) { 3188 MIB.addReg(VIndex); 3189 } else if (HasVOffset) { 3190 MIB.addReg(VOffset); 3191 } 3192 3193 MIB.add(MI.getOperand(1)); // rsrc 3194 MIB.add(MI.getOperand(5 + OpOffset)); // soffset 3195 MIB.add(MI.getOperand(6 + OpOffset)); // imm offset 3196 unsigned Aux = MI.getOperand(7 + OpOffset).getImm(); 3197 MIB.addImm(Aux & AMDGPU::CPol::ALL); // cpol 3198 MIB.addImm((Aux >> 3) & 1); // swz 3199 3200 MachineMemOperand *LoadMMO = *MI.memoperands_begin(); 3201 MachinePointerInfo LoadPtrI = LoadMMO->getPointerInfo(); 3202 LoadPtrI.Offset = MI.getOperand(6 + OpOffset).getImm(); 3203 MachinePointerInfo StorePtrI = LoadPtrI; 3204 StorePtrI.V = nullptr; 3205 StorePtrI.AddrSpace = AMDGPUAS::LOCAL_ADDRESS; 3206 3207 auto F = LoadMMO->getFlags() & 3208 ~(MachineMemOperand::MOStore | MachineMemOperand::MOLoad); 3209 LoadMMO = MF->getMachineMemOperand(LoadPtrI, F | MachineMemOperand::MOLoad, 3210 Size, LoadMMO->getBaseAlign()); 3211 3212 MachineMemOperand *StoreMMO = 3213 MF->getMachineMemOperand(StorePtrI, F | MachineMemOperand::MOStore, 3214 sizeof(int32_t), LoadMMO->getBaseAlign()); 3215 3216 MIB.setMemRefs({LoadMMO, StoreMMO}); 3217 3218 MI.eraseFromParent(); 3219 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 3220 } 3221 3222 /// Match a zero extend from a 32-bit value to 64-bits. 3223 static Register matchZeroExtendFromS32(MachineRegisterInfo &MRI, Register Reg) { 3224 Register ZExtSrc; 3225 if (mi_match(Reg, MRI, m_GZExt(m_Reg(ZExtSrc)))) 3226 return MRI.getType(ZExtSrc) == LLT::scalar(32) ? ZExtSrc : Register(); 3227 3228 // Match legalized form %zext = G_MERGE_VALUES (s32 %x), (s32 0) 3229 const MachineInstr *Def = getDefIgnoringCopies(Reg, MRI); 3230 if (Def->getOpcode() != AMDGPU::G_MERGE_VALUES) 3231 return false; 3232 3233 if (mi_match(Def->getOperand(2).getReg(), MRI, m_ZeroInt())) { 3234 return Def->getOperand(1).getReg(); 3235 } 3236 3237 return Register(); 3238 } 3239 3240 bool AMDGPUInstructionSelector::selectGlobalLoadLds(MachineInstr &MI) const{ 3241 unsigned Opc; 3242 unsigned Size = MI.getOperand(3).getImm(); 3243 3244 switch (Size) { 3245 default: 3246 return false; 3247 case 1: 3248 Opc = AMDGPU::GLOBAL_LOAD_LDS_UBYTE; 3249 break; 3250 case 2: 3251 Opc = AMDGPU::GLOBAL_LOAD_LDS_USHORT; 3252 break; 3253 case 4: 3254 Opc = AMDGPU::GLOBAL_LOAD_LDS_DWORD; 3255 break; 3256 } 3257 3258 MachineBasicBlock *MBB = MI.getParent(); 3259 const DebugLoc &DL = MI.getDebugLoc(); 3260 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 3261 .add(MI.getOperand(2)); 3262 3263 Register Addr = MI.getOperand(1).getReg(); 3264 Register VOffset; 3265 // Try to split SAddr and VOffset. Global and LDS pointers share the same 3266 // immediate offset, so we cannot use a regular SelectGlobalSAddr(). 3267 if (!isSGPR(Addr)) { 3268 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3269 if (isSGPR(AddrDef->Reg)) { 3270 Addr = AddrDef->Reg; 3271 } else if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 3272 Register SAddr = 3273 getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI); 3274 if (SAddr && isSGPR(SAddr)) { 3275 Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg(); 3276 if (Register Off = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) { 3277 Addr = SAddr; 3278 VOffset = Off; 3279 } 3280 } 3281 } 3282 } 3283 3284 if (isSGPR(Addr)) { 3285 Opc = AMDGPU::getGlobalSaddrOp(Opc); 3286 if (!VOffset) { 3287 VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3288 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_MOV_B32_e32), VOffset) 3289 .addImm(0); 3290 } 3291 } 3292 3293 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)) 3294 .addReg(Addr); 3295 3296 if (isSGPR(Addr)) 3297 MIB.addReg(VOffset); 3298 3299 MIB.add(MI.getOperand(4)) // offset 3300 .add(MI.getOperand(5)); // cpol 3301 3302 MachineMemOperand *LoadMMO = *MI.memoperands_begin(); 3303 MachinePointerInfo LoadPtrI = LoadMMO->getPointerInfo(); 3304 LoadPtrI.Offset = MI.getOperand(4).getImm(); 3305 MachinePointerInfo StorePtrI = LoadPtrI; 3306 LoadPtrI.AddrSpace = AMDGPUAS::GLOBAL_ADDRESS; 3307 StorePtrI.AddrSpace = AMDGPUAS::LOCAL_ADDRESS; 3308 auto F = LoadMMO->getFlags() & 3309 ~(MachineMemOperand::MOStore | MachineMemOperand::MOLoad); 3310 LoadMMO = MF->getMachineMemOperand(LoadPtrI, F | MachineMemOperand::MOLoad, 3311 Size, LoadMMO->getBaseAlign()); 3312 MachineMemOperand *StoreMMO = 3313 MF->getMachineMemOperand(StorePtrI, F | MachineMemOperand::MOStore, 3314 sizeof(int32_t), Align(4)); 3315 3316 MIB.setMemRefs({LoadMMO, StoreMMO}); 3317 3318 MI.eraseFromParent(); 3319 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 3320 } 3321 3322 bool AMDGPUInstructionSelector::selectBVHIntrinsic(MachineInstr &MI) const{ 3323 MI.setDesc(TII.get(MI.getOperand(1).getImm())); 3324 MI.removeOperand(1); 3325 MI.addImplicitDefUseOperands(*MI.getParent()->getParent()); 3326 return true; 3327 } 3328 3329 bool AMDGPUInstructionSelector::selectSMFMACIntrin(MachineInstr &MI) const { 3330 unsigned Opc; 3331 switch (MI.getIntrinsicID()) { 3332 case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16: 3333 Opc = AMDGPU::V_SMFMAC_F32_16X16X32_F16_e64; 3334 break; 3335 case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16: 3336 Opc = AMDGPU::V_SMFMAC_F32_32X32X16_F16_e64; 3337 break; 3338 case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16: 3339 Opc = AMDGPU::V_SMFMAC_F32_16X16X32_BF16_e64; 3340 break; 3341 case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16: 3342 Opc = AMDGPU::V_SMFMAC_F32_32X32X16_BF16_e64; 3343 break; 3344 case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8: 3345 Opc = AMDGPU::V_SMFMAC_I32_16X16X64_I8_e64; 3346 break; 3347 case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8: 3348 Opc = AMDGPU::V_SMFMAC_I32_32X32X32_I8_e64; 3349 break; 3350 default: 3351 llvm_unreachable("unhandled smfmac intrinsic"); 3352 } 3353 3354 auto VDst_In = MI.getOperand(4); 3355 3356 MI.setDesc(TII.get(Opc)); 3357 MI.removeOperand(4); // VDst_In 3358 MI.removeOperand(1); // Intrinsic ID 3359 MI.addOperand(VDst_In); // Readd VDst_In to the end 3360 MI.addImplicitDefUseOperands(*MI.getParent()->getParent()); 3361 return true; 3362 } 3363 3364 bool AMDGPUInstructionSelector::selectWaveAddress(MachineInstr &MI) const { 3365 Register DstReg = MI.getOperand(0).getReg(); 3366 Register SrcReg = MI.getOperand(1).getReg(); 3367 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 3368 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 3369 MachineBasicBlock *MBB = MI.getParent(); 3370 const DebugLoc &DL = MI.getDebugLoc(); 3371 3372 if (IsVALU) { 3373 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg) 3374 .addImm(Subtarget->getWavefrontSizeLog2()) 3375 .addReg(SrcReg); 3376 } else { 3377 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg) 3378 .addReg(SrcReg) 3379 .addImm(Subtarget->getWavefrontSizeLog2()); 3380 } 3381 3382 const TargetRegisterClass &RC = 3383 IsVALU ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 3384 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 3385 return false; 3386 3387 MI.eraseFromParent(); 3388 return true; 3389 } 3390 3391 bool AMDGPUInstructionSelector::select(MachineInstr &I) { 3392 if (I.isPHI()) 3393 return selectPHI(I); 3394 3395 if (!I.isPreISelOpcode()) { 3396 if (I.isCopy()) 3397 return selectCOPY(I); 3398 return true; 3399 } 3400 3401 switch (I.getOpcode()) { 3402 case TargetOpcode::G_AND: 3403 case TargetOpcode::G_OR: 3404 case TargetOpcode::G_XOR: 3405 if (selectImpl(I, *CoverageInfo)) 3406 return true; 3407 return selectG_AND_OR_XOR(I); 3408 case TargetOpcode::G_ADD: 3409 case TargetOpcode::G_SUB: 3410 if (selectImpl(I, *CoverageInfo)) 3411 return true; 3412 return selectG_ADD_SUB(I); 3413 case TargetOpcode::G_UADDO: 3414 case TargetOpcode::G_USUBO: 3415 case TargetOpcode::G_UADDE: 3416 case TargetOpcode::G_USUBE: 3417 return selectG_UADDO_USUBO_UADDE_USUBE(I); 3418 case AMDGPU::G_AMDGPU_MAD_U64_U32: 3419 case AMDGPU::G_AMDGPU_MAD_I64_I32: 3420 return selectG_AMDGPU_MAD_64_32(I); 3421 case TargetOpcode::G_INTTOPTR: 3422 case TargetOpcode::G_BITCAST: 3423 case TargetOpcode::G_PTRTOINT: 3424 return selectCOPY(I); 3425 case TargetOpcode::G_CONSTANT: 3426 case TargetOpcode::G_FCONSTANT: 3427 return selectG_CONSTANT(I); 3428 case TargetOpcode::G_FNEG: 3429 if (selectImpl(I, *CoverageInfo)) 3430 return true; 3431 return selectG_FNEG(I); 3432 case TargetOpcode::G_FABS: 3433 if (selectImpl(I, *CoverageInfo)) 3434 return true; 3435 return selectG_FABS(I); 3436 case TargetOpcode::G_EXTRACT: 3437 return selectG_EXTRACT(I); 3438 case TargetOpcode::G_MERGE_VALUES: 3439 case TargetOpcode::G_BUILD_VECTOR: 3440 case TargetOpcode::G_CONCAT_VECTORS: 3441 return selectG_MERGE_VALUES(I); 3442 case TargetOpcode::G_UNMERGE_VALUES: 3443 return selectG_UNMERGE_VALUES(I); 3444 case TargetOpcode::G_BUILD_VECTOR_TRUNC: 3445 return selectG_BUILD_VECTOR_TRUNC(I); 3446 case TargetOpcode::G_PTR_ADD: 3447 return selectG_PTR_ADD(I); 3448 case TargetOpcode::G_IMPLICIT_DEF: 3449 return selectG_IMPLICIT_DEF(I); 3450 case TargetOpcode::G_FREEZE: 3451 return selectCOPY(I); 3452 case TargetOpcode::G_INSERT: 3453 return selectG_INSERT(I); 3454 case TargetOpcode::G_INTRINSIC: 3455 return selectG_INTRINSIC(I); 3456 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS: 3457 return selectG_INTRINSIC_W_SIDE_EFFECTS(I); 3458 case TargetOpcode::G_ICMP: 3459 if (selectG_ICMP(I)) 3460 return true; 3461 return selectImpl(I, *CoverageInfo); 3462 case TargetOpcode::G_LOAD: 3463 case TargetOpcode::G_STORE: 3464 case TargetOpcode::G_ATOMIC_CMPXCHG: 3465 case TargetOpcode::G_ATOMICRMW_XCHG: 3466 case TargetOpcode::G_ATOMICRMW_ADD: 3467 case TargetOpcode::G_ATOMICRMW_SUB: 3468 case TargetOpcode::G_ATOMICRMW_AND: 3469 case TargetOpcode::G_ATOMICRMW_OR: 3470 case TargetOpcode::G_ATOMICRMW_XOR: 3471 case TargetOpcode::G_ATOMICRMW_MIN: 3472 case TargetOpcode::G_ATOMICRMW_MAX: 3473 case TargetOpcode::G_ATOMICRMW_UMIN: 3474 case TargetOpcode::G_ATOMICRMW_UMAX: 3475 case TargetOpcode::G_ATOMICRMW_FADD: 3476 case AMDGPU::G_AMDGPU_ATOMIC_INC: 3477 case AMDGPU::G_AMDGPU_ATOMIC_DEC: 3478 case AMDGPU::G_AMDGPU_ATOMIC_FMIN: 3479 case AMDGPU::G_AMDGPU_ATOMIC_FMAX: 3480 return selectG_LOAD_STORE_ATOMICRMW(I); 3481 case TargetOpcode::G_SELECT: 3482 return selectG_SELECT(I); 3483 case TargetOpcode::G_TRUNC: 3484 return selectG_TRUNC(I); 3485 case TargetOpcode::G_SEXT: 3486 case TargetOpcode::G_ZEXT: 3487 case TargetOpcode::G_ANYEXT: 3488 case TargetOpcode::G_SEXT_INREG: 3489 if (selectImpl(I, *CoverageInfo)) 3490 return true; 3491 return selectG_SZA_EXT(I); 3492 case TargetOpcode::G_BRCOND: 3493 return selectG_BRCOND(I); 3494 case TargetOpcode::G_GLOBAL_VALUE: 3495 return selectG_GLOBAL_VALUE(I); 3496 case TargetOpcode::G_PTRMASK: 3497 return selectG_PTRMASK(I); 3498 case TargetOpcode::G_EXTRACT_VECTOR_ELT: 3499 return selectG_EXTRACT_VECTOR_ELT(I); 3500 case TargetOpcode::G_INSERT_VECTOR_ELT: 3501 return selectG_INSERT_VECTOR_ELT(I); 3502 case TargetOpcode::G_SHUFFLE_VECTOR: 3503 return selectG_SHUFFLE_VECTOR(I); 3504 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD: 3505 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16: 3506 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE: 3507 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16: { 3508 const AMDGPU::ImageDimIntrinsicInfo *Intr 3509 = AMDGPU::getImageDimIntrinsicInfo(I.getIntrinsicID()); 3510 assert(Intr && "not an image intrinsic with image pseudo"); 3511 return selectImageIntrinsic(I, Intr); 3512 } 3513 case AMDGPU::G_AMDGPU_INTRIN_BVH_INTERSECT_RAY: 3514 return selectBVHIntrinsic(I); 3515 case AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD: 3516 return selectAMDGPU_BUFFER_ATOMIC_FADD(I); 3517 case AMDGPU::G_SBFX: 3518 case AMDGPU::G_UBFX: 3519 return selectG_SBFX_UBFX(I); 3520 case AMDGPU::G_SI_CALL: 3521 I.setDesc(TII.get(AMDGPU::SI_CALL)); 3522 return true; 3523 case AMDGPU::G_AMDGPU_WAVE_ADDRESS: 3524 return selectWaveAddress(I); 3525 default: 3526 return selectImpl(I, *CoverageInfo); 3527 } 3528 return false; 3529 } 3530 3531 InstructionSelector::ComplexRendererFns 3532 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const { 3533 return {{ 3534 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 3535 }}; 3536 3537 } 3538 3539 std::pair<Register, unsigned> AMDGPUInstructionSelector::selectVOP3ModsImpl( 3540 MachineOperand &Root, bool AllowAbs, bool OpSel, bool ForceVGPR) const { 3541 Register Src = Root.getReg(); 3542 Register OrigSrc = Src; 3543 unsigned Mods = 0; 3544 MachineInstr *MI = getDefIgnoringCopies(Src, *MRI); 3545 3546 if (MI && MI->getOpcode() == AMDGPU::G_FNEG) { 3547 Src = MI->getOperand(1).getReg(); 3548 Mods |= SISrcMods::NEG; 3549 MI = getDefIgnoringCopies(Src, *MRI); 3550 } 3551 3552 if (AllowAbs && MI && MI->getOpcode() == AMDGPU::G_FABS) { 3553 Src = MI->getOperand(1).getReg(); 3554 Mods |= SISrcMods::ABS; 3555 } 3556 3557 if (OpSel) 3558 Mods |= SISrcMods::OP_SEL_0; 3559 3560 if ((Mods != 0 || ForceVGPR) && 3561 RBI.getRegBank(Src, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) { 3562 MachineInstr *UseMI = Root.getParent(); 3563 3564 // If we looked through copies to find source modifiers on an SGPR operand, 3565 // we now have an SGPR register source. To avoid potentially violating the 3566 // constant bus restriction, we need to insert a copy to a VGPR. 3567 Register VGPRSrc = MRI->cloneVirtualRegister(OrigSrc); 3568 BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(), 3569 TII.get(AMDGPU::COPY), VGPRSrc) 3570 .addReg(Src); 3571 Src = VGPRSrc; 3572 } 3573 3574 return std::make_pair(Src, Mods); 3575 } 3576 3577 /// 3578 /// This will select either an SGPR or VGPR operand and will save us from 3579 /// having to write an extra tablegen pattern. 3580 InstructionSelector::ComplexRendererFns 3581 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const { 3582 return {{ 3583 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 3584 }}; 3585 } 3586 3587 InstructionSelector::ComplexRendererFns 3588 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const { 3589 Register Src; 3590 unsigned Mods; 3591 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3592 3593 return {{ 3594 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3595 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3596 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3597 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3598 }}; 3599 } 3600 3601 InstructionSelector::ComplexRendererFns 3602 AMDGPUInstructionSelector::selectVOP3BMods0(MachineOperand &Root) const { 3603 Register Src; 3604 unsigned Mods; 3605 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false); 3606 3607 return {{ 3608 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3609 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3610 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3611 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3612 }}; 3613 } 3614 3615 InstructionSelector::ComplexRendererFns 3616 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const { 3617 return {{ 3618 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }, 3619 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3620 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3621 }}; 3622 } 3623 3624 InstructionSelector::ComplexRendererFns 3625 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const { 3626 Register Src; 3627 unsigned Mods; 3628 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3629 3630 return {{ 3631 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3632 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3633 }}; 3634 } 3635 3636 InstructionSelector::ComplexRendererFns 3637 AMDGPUInstructionSelector::selectVOP3BMods(MachineOperand &Root) const { 3638 Register Src; 3639 unsigned Mods; 3640 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false); 3641 3642 return {{ 3643 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3644 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3645 }}; 3646 } 3647 3648 InstructionSelector::ComplexRendererFns 3649 AMDGPUInstructionSelector::selectVOP3NoMods(MachineOperand &Root) const { 3650 Register Reg = Root.getReg(); 3651 const MachineInstr *Def = getDefIgnoringCopies(Reg, *MRI); 3652 if (Def && (Def->getOpcode() == AMDGPU::G_FNEG || 3653 Def->getOpcode() == AMDGPU::G_FABS)) 3654 return {}; 3655 return {{ 3656 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 3657 }}; 3658 } 3659 3660 std::pair<Register, unsigned> 3661 AMDGPUInstructionSelector::selectVOP3PModsImpl( 3662 Register Src, const MachineRegisterInfo &MRI, bool IsDOT) const { 3663 unsigned Mods = 0; 3664 MachineInstr *MI = MRI.getVRegDef(Src); 3665 3666 if (MI && MI->getOpcode() == AMDGPU::G_FNEG && 3667 // It's possible to see an f32 fneg here, but unlikely. 3668 // TODO: Treat f32 fneg as only high bit. 3669 MRI.getType(Src) == LLT::fixed_vector(2, 16)) { 3670 Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI); 3671 Src = MI->getOperand(1).getReg(); 3672 MI = MRI.getVRegDef(Src); 3673 } 3674 3675 // TODO: Match op_sel through g_build_vector_trunc and g_shuffle_vector. 3676 (void)IsDOT; // DOTs do not use OPSEL on gfx940+, check ST.hasDOTOpSelHazard() 3677 3678 // Packed instructions do not have abs modifiers. 3679 Mods |= SISrcMods::OP_SEL_1; 3680 3681 return std::make_pair(Src, Mods); 3682 } 3683 3684 InstructionSelector::ComplexRendererFns 3685 AMDGPUInstructionSelector::selectVOP3PMods(MachineOperand &Root) const { 3686 MachineRegisterInfo &MRI 3687 = Root.getParent()->getParent()->getParent()->getRegInfo(); 3688 3689 Register Src; 3690 unsigned Mods; 3691 std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI); 3692 3693 return {{ 3694 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3695 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3696 }}; 3697 } 3698 3699 InstructionSelector::ComplexRendererFns 3700 AMDGPUInstructionSelector::selectVOP3PModsDOT(MachineOperand &Root) const { 3701 MachineRegisterInfo &MRI 3702 = Root.getParent()->getParent()->getParent()->getRegInfo(); 3703 3704 Register Src; 3705 unsigned Mods; 3706 std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI, true); 3707 3708 return {{ 3709 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3710 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3711 }}; 3712 } 3713 3714 InstructionSelector::ComplexRendererFns 3715 AMDGPUInstructionSelector::selectDotIUVOP3PMods(MachineOperand &Root) const { 3716 // Literal i1 value set in intrinsic, represents SrcMods for the next operand. 3717 // Value is in Imm operand as i1 sign extended to int64_t. 3718 // 1(-1) promotes packed values to signed, 0 treats them as unsigned. 3719 assert((Root.isImm() && (Root.getImm() == -1 || Root.getImm() == 0)) && 3720 "expected i1 value"); 3721 unsigned Mods = SISrcMods::OP_SEL_1; 3722 if (Root.getImm() == -1) 3723 Mods ^= SISrcMods::NEG; 3724 return {{ 3725 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3726 }}; 3727 } 3728 3729 InstructionSelector::ComplexRendererFns 3730 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const { 3731 Register Src; 3732 unsigned Mods; 3733 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3734 if (!isKnownNeverNaN(Src, *MRI)) 3735 return None; 3736 3737 return {{ 3738 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3739 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3740 }}; 3741 } 3742 3743 InstructionSelector::ComplexRendererFns 3744 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const { 3745 // FIXME: Handle op_sel 3746 return {{ 3747 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); }, 3748 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods 3749 }}; 3750 } 3751 3752 InstructionSelector::ComplexRendererFns 3753 AMDGPUInstructionSelector::selectVINTERPMods(MachineOperand &Root) const { 3754 Register Src; 3755 unsigned Mods; 3756 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, 3757 /* AllowAbs */ false, 3758 /* OpSel */ false, 3759 /* ForceVGPR */ true); 3760 3761 return {{ 3762 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3763 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3764 }}; 3765 } 3766 3767 InstructionSelector::ComplexRendererFns 3768 AMDGPUInstructionSelector::selectVINTERPModsHi(MachineOperand &Root) const { 3769 Register Src; 3770 unsigned Mods; 3771 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, 3772 /* AllowAbs */ false, 3773 /* OpSel */ true, 3774 /* ForceVGPR */ true); 3775 3776 return {{ 3777 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3778 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3779 }}; 3780 } 3781 3782 InstructionSelector::ComplexRendererFns 3783 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const { 3784 SmallVector<GEPInfo, 4> AddrInfo; 3785 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 3786 3787 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3788 return None; 3789 3790 const GEPInfo &GEPInfo = AddrInfo[0]; 3791 Optional<int64_t> EncodedImm = 3792 AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm, false); 3793 if (!EncodedImm) 3794 return None; 3795 3796 unsigned PtrReg = GEPInfo.SgprParts[0]; 3797 return {{ 3798 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3799 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 3800 }}; 3801 } 3802 3803 InstructionSelector::ComplexRendererFns 3804 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const { 3805 SmallVector<GEPInfo, 4> AddrInfo; 3806 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 3807 3808 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3809 return None; 3810 3811 const GEPInfo &GEPInfo = AddrInfo[0]; 3812 Register PtrReg = GEPInfo.SgprParts[0]; 3813 Optional<int64_t> EncodedImm = 3814 AMDGPU::getSMRDEncodedLiteralOffset32(STI, GEPInfo.Imm); 3815 if (!EncodedImm) 3816 return None; 3817 3818 return {{ 3819 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3820 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 3821 }}; 3822 } 3823 3824 InstructionSelector::ComplexRendererFns 3825 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const { 3826 MachineInstr *MI = Root.getParent(); 3827 MachineBasicBlock *MBB = MI->getParent(); 3828 3829 SmallVector<GEPInfo, 4> AddrInfo; 3830 getAddrModeInfo(*MI, *MRI, AddrInfo); 3831 3832 // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits, 3833 // then we can select all ptr + 32-bit offsets not just immediate offsets. 3834 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3835 return None; 3836 3837 const GEPInfo &GEPInfo = AddrInfo[0]; 3838 // SGPR offset is unsigned. 3839 if (!GEPInfo.Imm || GEPInfo.Imm < 0 || !isUInt<32>(GEPInfo.Imm)) 3840 return None; 3841 3842 // If we make it this far we have a load with an 32-bit immediate offset. 3843 // It is OK to select this using a sgpr offset, because we have already 3844 // failed trying to select this load into one of the _IMM variants since 3845 // the _IMM Patterns are considered before the _SGPR patterns. 3846 Register PtrReg = GEPInfo.SgprParts[0]; 3847 Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 3848 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg) 3849 .addImm(GEPInfo.Imm); 3850 return {{ 3851 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3852 [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); } 3853 }}; 3854 } 3855 3856 std::pair<Register, int> 3857 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root, 3858 uint64_t FlatVariant) const { 3859 MachineInstr *MI = Root.getParent(); 3860 3861 auto Default = std::make_pair(Root.getReg(), 0); 3862 3863 if (!STI.hasFlatInstOffsets()) 3864 return Default; 3865 3866 Register PtrBase; 3867 int64_t ConstOffset; 3868 std::tie(PtrBase, ConstOffset) = 3869 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 3870 if (ConstOffset == 0) 3871 return Default; 3872 3873 unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace(); 3874 if (!TII.isLegalFLATOffset(ConstOffset, AddrSpace, FlatVariant)) 3875 return Default; 3876 3877 return std::make_pair(PtrBase, ConstOffset); 3878 } 3879 3880 InstructionSelector::ComplexRendererFns 3881 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const { 3882 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FLAT); 3883 3884 return {{ 3885 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3886 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3887 }}; 3888 } 3889 3890 InstructionSelector::ComplexRendererFns 3891 AMDGPUInstructionSelector::selectGlobalOffset(MachineOperand &Root) const { 3892 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatGlobal); 3893 3894 return {{ 3895 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3896 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3897 }}; 3898 } 3899 3900 InstructionSelector::ComplexRendererFns 3901 AMDGPUInstructionSelector::selectScratchOffset(MachineOperand &Root) const { 3902 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatScratch); 3903 3904 return {{ 3905 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3906 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3907 }}; 3908 } 3909 3910 // Match (64-bit SGPR base) + (zext vgpr offset) + sext(imm offset) 3911 InstructionSelector::ComplexRendererFns 3912 AMDGPUInstructionSelector::selectGlobalSAddr(MachineOperand &Root) const { 3913 Register Addr = Root.getReg(); 3914 Register PtrBase; 3915 int64_t ConstOffset; 3916 int64_t ImmOffset = 0; 3917 3918 // Match the immediate offset first, which canonically is moved as low as 3919 // possible. 3920 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3921 3922 if (ConstOffset != 0) { 3923 if (TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, 3924 SIInstrFlags::FlatGlobal)) { 3925 Addr = PtrBase; 3926 ImmOffset = ConstOffset; 3927 } else { 3928 auto PtrBaseDef = getDefSrcRegIgnoringCopies(PtrBase, *MRI); 3929 if (isSGPR(PtrBaseDef->Reg)) { 3930 if (ConstOffset > 0) { 3931 // Offset is too large. 3932 // 3933 // saddr + large_offset -> saddr + 3934 // (voffset = large_offset & ~MaxOffset) + 3935 // (large_offset & MaxOffset); 3936 int64_t SplitImmOffset, RemainderOffset; 3937 std::tie(SplitImmOffset, RemainderOffset) = TII.splitFlatOffset( 3938 ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, SIInstrFlags::FlatGlobal); 3939 3940 if (isUInt<32>(RemainderOffset)) { 3941 MachineInstr *MI = Root.getParent(); 3942 MachineBasicBlock *MBB = MI->getParent(); 3943 Register HighBits = 3944 MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3945 3946 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 3947 HighBits) 3948 .addImm(RemainderOffset); 3949 3950 return {{ 3951 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrBase); }, // saddr 3952 [=](MachineInstrBuilder &MIB) { 3953 MIB.addReg(HighBits); 3954 }, // voffset 3955 [=](MachineInstrBuilder &MIB) { MIB.addImm(SplitImmOffset); }, 3956 }}; 3957 } 3958 } 3959 3960 // We are adding a 64 bit SGPR and a constant. If constant bus limit 3961 // is 1 we would need to perform 1 or 2 extra moves for each half of 3962 // the constant and it is better to do a scalar add and then issue a 3963 // single VALU instruction to materialize zero. Otherwise it is less 3964 // instructions to perform VALU adds with immediates or inline literals. 3965 unsigned NumLiterals = 3966 !TII.isInlineConstant(APInt(32, ConstOffset & 0xffffffff)) + 3967 !TII.isInlineConstant(APInt(32, ConstOffset >> 32)); 3968 if (STI.getConstantBusLimit(AMDGPU::V_ADD_U32_e64) > NumLiterals) 3969 return None; 3970 } 3971 } 3972 } 3973 3974 // Match the variable offset. 3975 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3976 if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 3977 // Look through the SGPR->VGPR copy. 3978 Register SAddr = 3979 getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI); 3980 3981 if (SAddr && isSGPR(SAddr)) { 3982 Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg(); 3983 3984 // It's possible voffset is an SGPR here, but the copy to VGPR will be 3985 // inserted later. 3986 if (Register VOffset = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) { 3987 return {{[=](MachineInstrBuilder &MIB) { // saddr 3988 MIB.addReg(SAddr); 3989 }, 3990 [=](MachineInstrBuilder &MIB) { // voffset 3991 MIB.addReg(VOffset); 3992 }, 3993 [=](MachineInstrBuilder &MIB) { // offset 3994 MIB.addImm(ImmOffset); 3995 }}}; 3996 } 3997 } 3998 } 3999 4000 // FIXME: We should probably have folded COPY (G_IMPLICIT_DEF) earlier, and 4001 // drop this. 4002 if (AddrDef->MI->getOpcode() == AMDGPU::G_IMPLICIT_DEF || 4003 AddrDef->MI->getOpcode() == AMDGPU::G_CONSTANT || !isSGPR(AddrDef->Reg)) 4004 return None; 4005 4006 // It's cheaper to materialize a single 32-bit zero for vaddr than the two 4007 // moves required to copy a 64-bit SGPR to VGPR. 4008 MachineInstr *MI = Root.getParent(); 4009 MachineBasicBlock *MBB = MI->getParent(); 4010 Register VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 4011 4012 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), VOffset) 4013 .addImm(0); 4014 4015 return {{ 4016 [=](MachineInstrBuilder &MIB) { MIB.addReg(AddrDef->Reg); }, // saddr 4017 [=](MachineInstrBuilder &MIB) { MIB.addReg(VOffset); }, // voffset 4018 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 4019 }}; 4020 } 4021 4022 InstructionSelector::ComplexRendererFns 4023 AMDGPUInstructionSelector::selectScratchSAddr(MachineOperand &Root) const { 4024 Register Addr = Root.getReg(); 4025 Register PtrBase; 4026 int64_t ConstOffset; 4027 int64_t ImmOffset = 0; 4028 4029 // Match the immediate offset first, which canonically is moved as low as 4030 // possible. 4031 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 4032 4033 if (ConstOffset != 0 && 4034 TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, 4035 SIInstrFlags::FlatScratch)) { 4036 Addr = PtrBase; 4037 ImmOffset = ConstOffset; 4038 } 4039 4040 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 4041 if (AddrDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) { 4042 int FI = AddrDef->MI->getOperand(1).getIndex(); 4043 return {{ 4044 [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr 4045 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 4046 }}; 4047 } 4048 4049 Register SAddr = AddrDef->Reg; 4050 4051 if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 4052 Register LHS = AddrDef->MI->getOperand(1).getReg(); 4053 Register RHS = AddrDef->MI->getOperand(2).getReg(); 4054 auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI); 4055 auto RHSDef = getDefSrcRegIgnoringCopies(RHS, *MRI); 4056 4057 if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX && 4058 isSGPR(RHSDef->Reg)) { 4059 int FI = LHSDef->MI->getOperand(1).getIndex(); 4060 MachineInstr &I = *Root.getParent(); 4061 MachineBasicBlock *BB = I.getParent(); 4062 const DebugLoc &DL = I.getDebugLoc(); 4063 SAddr = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 4064 4065 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_I32), SAddr) 4066 .addFrameIndex(FI) 4067 .addReg(RHSDef->Reg); 4068 } 4069 } 4070 4071 if (!isSGPR(SAddr)) 4072 return None; 4073 4074 return {{ 4075 [=](MachineInstrBuilder &MIB) { MIB.addReg(SAddr); }, // saddr 4076 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 4077 }}; 4078 } 4079 4080 // Check whether the flat scratch SVS swizzle bug affects this access. 4081 bool AMDGPUInstructionSelector::checkFlatScratchSVSSwizzleBug( 4082 Register VAddr, Register SAddr, uint64_t ImmOffset) const { 4083 if (!Subtarget->hasFlatScratchSVSSwizzleBug()) 4084 return false; 4085 4086 // The bug affects the swizzling of SVS accesses if there is any carry out 4087 // from the two low order bits (i.e. from bit 1 into bit 2) when adding 4088 // voffset to (soffset + inst_offset). 4089 auto VKnown = KnownBits->getKnownBits(VAddr); 4090 auto SKnown = KnownBits::computeForAddSub( 4091 true, false, KnownBits->getKnownBits(SAddr), 4092 KnownBits::makeConstant(APInt(32, ImmOffset))); 4093 uint64_t VMax = VKnown.getMaxValue().getZExtValue(); 4094 uint64_t SMax = SKnown.getMaxValue().getZExtValue(); 4095 return (VMax & 3) + (SMax & 3) >= 4; 4096 } 4097 4098 InstructionSelector::ComplexRendererFns 4099 AMDGPUInstructionSelector::selectScratchSVAddr(MachineOperand &Root) const { 4100 Register Addr = Root.getReg(); 4101 Register PtrBase; 4102 int64_t ConstOffset; 4103 int64_t ImmOffset = 0; 4104 4105 // Match the immediate offset first, which canonically is moved as low as 4106 // possible. 4107 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 4108 4109 if (ConstOffset != 0 && 4110 TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, true)) { 4111 Addr = PtrBase; 4112 ImmOffset = ConstOffset; 4113 } 4114 4115 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 4116 if (AddrDef->MI->getOpcode() != AMDGPU::G_PTR_ADD) 4117 return None; 4118 4119 Register RHS = AddrDef->MI->getOperand(2).getReg(); 4120 if (RBI.getRegBank(RHS, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) 4121 return None; 4122 4123 Register LHS = AddrDef->MI->getOperand(1).getReg(); 4124 auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI); 4125 4126 if (checkFlatScratchSVSSwizzleBug(RHS, LHS, ImmOffset)) 4127 return None; 4128 4129 if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) { 4130 int FI = LHSDef->MI->getOperand(1).getIndex(); 4131 return {{ 4132 [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr 4133 [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr 4134 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 4135 }}; 4136 } 4137 4138 if (!isSGPR(LHS)) 4139 return None; 4140 4141 return {{ 4142 [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr 4143 [=](MachineInstrBuilder &MIB) { MIB.addReg(LHS); }, // saddr 4144 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 4145 }}; 4146 } 4147 4148 InstructionSelector::ComplexRendererFns 4149 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const { 4150 MachineInstr *MI = Root.getParent(); 4151 MachineBasicBlock *MBB = MI->getParent(); 4152 MachineFunction *MF = MBB->getParent(); 4153 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 4154 4155 int64_t Offset = 0; 4156 if (mi_match(Root.getReg(), *MRI, m_ICst(Offset)) && 4157 Offset != TM.getNullPointerValue(AMDGPUAS::PRIVATE_ADDRESS)) { 4158 Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 4159 4160 // TODO: Should this be inside the render function? The iterator seems to 4161 // move. 4162 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 4163 HighBits) 4164 .addImm(Offset & ~4095); 4165 4166 return {{[=](MachineInstrBuilder &MIB) { // rsrc 4167 MIB.addReg(Info->getScratchRSrcReg()); 4168 }, 4169 [=](MachineInstrBuilder &MIB) { // vaddr 4170 MIB.addReg(HighBits); 4171 }, 4172 [=](MachineInstrBuilder &MIB) { // soffset 4173 // Use constant zero for soffset and rely on eliminateFrameIndex 4174 // to choose the appropriate frame register if need be. 4175 MIB.addImm(0); 4176 }, 4177 [=](MachineInstrBuilder &MIB) { // offset 4178 MIB.addImm(Offset & 4095); 4179 }}}; 4180 } 4181 4182 assert(Offset == 0 || Offset == -1); 4183 4184 // Try to fold a frame index directly into the MUBUF vaddr field, and any 4185 // offsets. 4186 Optional<int> FI; 4187 Register VAddr = Root.getReg(); 4188 if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) { 4189 Register PtrBase; 4190 int64_t ConstOffset; 4191 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(VAddr, *MRI); 4192 if (ConstOffset != 0) { 4193 if (SIInstrInfo::isLegalMUBUFImmOffset(ConstOffset) && 4194 (!STI.privateMemoryResourceIsRangeChecked() || 4195 KnownBits->signBitIsZero(PtrBase))) { 4196 const MachineInstr *PtrBaseDef = MRI->getVRegDef(PtrBase); 4197 if (PtrBaseDef->getOpcode() == AMDGPU::G_FRAME_INDEX) 4198 FI = PtrBaseDef->getOperand(1).getIndex(); 4199 else 4200 VAddr = PtrBase; 4201 Offset = ConstOffset; 4202 } 4203 } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) { 4204 FI = RootDef->getOperand(1).getIndex(); 4205 } 4206 } 4207 4208 return {{[=](MachineInstrBuilder &MIB) { // rsrc 4209 MIB.addReg(Info->getScratchRSrcReg()); 4210 }, 4211 [=](MachineInstrBuilder &MIB) { // vaddr 4212 if (FI) 4213 MIB.addFrameIndex(FI.getValue()); 4214 else 4215 MIB.addReg(VAddr); 4216 }, 4217 [=](MachineInstrBuilder &MIB) { // soffset 4218 // Use constant zero for soffset and rely on eliminateFrameIndex 4219 // to choose the appropriate frame register if need be. 4220 MIB.addImm(0); 4221 }, 4222 [=](MachineInstrBuilder &MIB) { // offset 4223 MIB.addImm(Offset); 4224 }}}; 4225 } 4226 4227 bool AMDGPUInstructionSelector::isDSOffsetLegal(Register Base, 4228 int64_t Offset) const { 4229 if (!isUInt<16>(Offset)) 4230 return false; 4231 4232 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 4233 return true; 4234 4235 // On Southern Islands instruction with a negative base value and an offset 4236 // don't seem to work. 4237 return KnownBits->signBitIsZero(Base); 4238 } 4239 4240 bool AMDGPUInstructionSelector::isDSOffset2Legal(Register Base, int64_t Offset0, 4241 int64_t Offset1, 4242 unsigned Size) const { 4243 if (Offset0 % Size != 0 || Offset1 % Size != 0) 4244 return false; 4245 if (!isUInt<8>(Offset0 / Size) || !isUInt<8>(Offset1 / Size)) 4246 return false; 4247 4248 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 4249 return true; 4250 4251 // On Southern Islands instruction with a negative base value and an offset 4252 // don't seem to work. 4253 return KnownBits->signBitIsZero(Base); 4254 } 4255 4256 bool AMDGPUInstructionSelector::isUnneededShiftMask(const MachineInstr &MI, 4257 unsigned ShAmtBits) const { 4258 assert(MI.getOpcode() == TargetOpcode::G_AND); 4259 4260 Optional<APInt> RHS = getIConstantVRegVal(MI.getOperand(2).getReg(), *MRI); 4261 if (!RHS) 4262 return false; 4263 4264 if (RHS->countTrailingOnes() >= ShAmtBits) 4265 return true; 4266 4267 const APInt &LHSKnownZeros = 4268 KnownBits->getKnownZeroes(MI.getOperand(1).getReg()); 4269 return (LHSKnownZeros | *RHS).countTrailingOnes() >= ShAmtBits; 4270 } 4271 4272 // Return the wave level SGPR base address if this is a wave address. 4273 static Register getWaveAddress(const MachineInstr *Def) { 4274 return Def->getOpcode() == AMDGPU::G_AMDGPU_WAVE_ADDRESS 4275 ? Def->getOperand(1).getReg() 4276 : Register(); 4277 } 4278 4279 InstructionSelector::ComplexRendererFns 4280 AMDGPUInstructionSelector::selectMUBUFScratchOffset( 4281 MachineOperand &Root) const { 4282 Register Reg = Root.getReg(); 4283 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 4284 4285 const MachineInstr *Def = MRI->getVRegDef(Reg); 4286 if (Register WaveBase = getWaveAddress(Def)) { 4287 return {{ 4288 [=](MachineInstrBuilder &MIB) { // rsrc 4289 MIB.addReg(Info->getScratchRSrcReg()); 4290 }, 4291 [=](MachineInstrBuilder &MIB) { // soffset 4292 MIB.addReg(WaveBase); 4293 }, 4294 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // offset 4295 }}; 4296 } 4297 4298 int64_t Offset = 0; 4299 4300 // FIXME: Copy check is a hack 4301 Register BasePtr; 4302 if (mi_match(Reg, *MRI, m_GPtrAdd(m_Reg(BasePtr), m_Copy(m_ICst(Offset))))) { 4303 if (!SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 4304 return {}; 4305 const MachineInstr *BasePtrDef = MRI->getVRegDef(BasePtr); 4306 Register WaveBase = getWaveAddress(BasePtrDef); 4307 if (!WaveBase) 4308 return {}; 4309 4310 return {{ 4311 [=](MachineInstrBuilder &MIB) { // rsrc 4312 MIB.addReg(Info->getScratchRSrcReg()); 4313 }, 4314 [=](MachineInstrBuilder &MIB) { // soffset 4315 MIB.addReg(WaveBase); 4316 }, 4317 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 4318 }}; 4319 } 4320 4321 if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) || 4322 !SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 4323 return {}; 4324 4325 return {{ 4326 [=](MachineInstrBuilder &MIB) { // rsrc 4327 MIB.addReg(Info->getScratchRSrcReg()); 4328 }, 4329 [=](MachineInstrBuilder &MIB) { // soffset 4330 MIB.addImm(0); 4331 }, 4332 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 4333 }}; 4334 } 4335 4336 std::pair<Register, unsigned> 4337 AMDGPUInstructionSelector::selectDS1Addr1OffsetImpl(MachineOperand &Root) const { 4338 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 4339 if (!RootDef) 4340 return std::make_pair(Root.getReg(), 0); 4341 4342 int64_t ConstAddr = 0; 4343 4344 Register PtrBase; 4345 int64_t Offset; 4346 std::tie(PtrBase, Offset) = 4347 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 4348 4349 if (Offset) { 4350 if (isDSOffsetLegal(PtrBase, Offset)) { 4351 // (add n0, c0) 4352 return std::make_pair(PtrBase, Offset); 4353 } 4354 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 4355 // TODO 4356 4357 4358 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 4359 // TODO 4360 4361 } 4362 4363 return std::make_pair(Root.getReg(), 0); 4364 } 4365 4366 InstructionSelector::ComplexRendererFns 4367 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const { 4368 Register Reg; 4369 unsigned Offset; 4370 std::tie(Reg, Offset) = selectDS1Addr1OffsetImpl(Root); 4371 return {{ 4372 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 4373 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } 4374 }}; 4375 } 4376 4377 InstructionSelector::ComplexRendererFns 4378 AMDGPUInstructionSelector::selectDS64Bit4ByteAligned(MachineOperand &Root) const { 4379 return selectDSReadWrite2(Root, 4); 4380 } 4381 4382 InstructionSelector::ComplexRendererFns 4383 AMDGPUInstructionSelector::selectDS128Bit8ByteAligned(MachineOperand &Root) const { 4384 return selectDSReadWrite2(Root, 8); 4385 } 4386 4387 InstructionSelector::ComplexRendererFns 4388 AMDGPUInstructionSelector::selectDSReadWrite2(MachineOperand &Root, 4389 unsigned Size) const { 4390 Register Reg; 4391 unsigned Offset; 4392 std::tie(Reg, Offset) = selectDSReadWrite2Impl(Root, Size); 4393 return {{ 4394 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 4395 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, 4396 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset+1); } 4397 }}; 4398 } 4399 4400 std::pair<Register, unsigned> 4401 AMDGPUInstructionSelector::selectDSReadWrite2Impl(MachineOperand &Root, 4402 unsigned Size) const { 4403 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 4404 if (!RootDef) 4405 return std::make_pair(Root.getReg(), 0); 4406 4407 int64_t ConstAddr = 0; 4408 4409 Register PtrBase; 4410 int64_t Offset; 4411 std::tie(PtrBase, Offset) = 4412 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 4413 4414 if (Offset) { 4415 int64_t OffsetValue0 = Offset; 4416 int64_t OffsetValue1 = Offset + Size; 4417 if (isDSOffset2Legal(PtrBase, OffsetValue0, OffsetValue1, Size)) { 4418 // (add n0, c0) 4419 return std::make_pair(PtrBase, OffsetValue0 / Size); 4420 } 4421 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 4422 // TODO 4423 4424 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 4425 // TODO 4426 4427 } 4428 4429 return std::make_pair(Root.getReg(), 0); 4430 } 4431 4432 /// If \p Root is a G_PTR_ADD with a G_CONSTANT on the right hand side, return 4433 /// the base value with the constant offset. There may be intervening copies 4434 /// between \p Root and the identified constant. Returns \p Root, 0 if this does 4435 /// not match the pattern. 4436 std::pair<Register, int64_t> 4437 AMDGPUInstructionSelector::getPtrBaseWithConstantOffset( 4438 Register Root, const MachineRegisterInfo &MRI) const { 4439 MachineInstr *RootI = getDefIgnoringCopies(Root, MRI); 4440 if (RootI->getOpcode() != TargetOpcode::G_PTR_ADD) 4441 return {Root, 0}; 4442 4443 MachineOperand &RHS = RootI->getOperand(2); 4444 Optional<ValueAndVReg> MaybeOffset = 4445 getIConstantVRegValWithLookThrough(RHS.getReg(), MRI); 4446 if (!MaybeOffset) 4447 return {Root, 0}; 4448 return {RootI->getOperand(1).getReg(), MaybeOffset->Value.getSExtValue()}; 4449 } 4450 4451 static void addZeroImm(MachineInstrBuilder &MIB) { 4452 MIB.addImm(0); 4453 } 4454 4455 /// Return a resource descriptor for use with an arbitrary 64-bit pointer. If \p 4456 /// BasePtr is not valid, a null base pointer will be used. 4457 static Register buildRSRC(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4458 uint32_t FormatLo, uint32_t FormatHi, 4459 Register BasePtr) { 4460 Register RSrc2 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 4461 Register RSrc3 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 4462 Register RSrcHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 4463 Register RSrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass); 4464 4465 B.buildInstr(AMDGPU::S_MOV_B32) 4466 .addDef(RSrc2) 4467 .addImm(FormatLo); 4468 B.buildInstr(AMDGPU::S_MOV_B32) 4469 .addDef(RSrc3) 4470 .addImm(FormatHi); 4471 4472 // Build the half of the subregister with the constants before building the 4473 // full 128-bit register. If we are building multiple resource descriptors, 4474 // this will allow CSEing of the 2-component register. 4475 B.buildInstr(AMDGPU::REG_SEQUENCE) 4476 .addDef(RSrcHi) 4477 .addReg(RSrc2) 4478 .addImm(AMDGPU::sub0) 4479 .addReg(RSrc3) 4480 .addImm(AMDGPU::sub1); 4481 4482 Register RSrcLo = BasePtr; 4483 if (!BasePtr) { 4484 RSrcLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 4485 B.buildInstr(AMDGPU::S_MOV_B64) 4486 .addDef(RSrcLo) 4487 .addImm(0); 4488 } 4489 4490 B.buildInstr(AMDGPU::REG_SEQUENCE) 4491 .addDef(RSrc) 4492 .addReg(RSrcLo) 4493 .addImm(AMDGPU::sub0_sub1) 4494 .addReg(RSrcHi) 4495 .addImm(AMDGPU::sub2_sub3); 4496 4497 return RSrc; 4498 } 4499 4500 static Register buildAddr64RSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4501 const SIInstrInfo &TII, Register BasePtr) { 4502 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 4503 4504 // FIXME: Why are half the "default" bits ignored based on the addressing 4505 // mode? 4506 return buildRSRC(B, MRI, 0, Hi_32(DefaultFormat), BasePtr); 4507 } 4508 4509 static Register buildOffsetSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4510 const SIInstrInfo &TII, Register BasePtr) { 4511 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 4512 4513 // FIXME: Why are half the "default" bits ignored based on the addressing 4514 // mode? 4515 return buildRSRC(B, MRI, -1, Hi_32(DefaultFormat), BasePtr); 4516 } 4517 4518 AMDGPUInstructionSelector::MUBUFAddressData 4519 AMDGPUInstructionSelector::parseMUBUFAddress(Register Src) const { 4520 MUBUFAddressData Data; 4521 Data.N0 = Src; 4522 4523 Register PtrBase; 4524 int64_t Offset; 4525 4526 std::tie(PtrBase, Offset) = getPtrBaseWithConstantOffset(Src, *MRI); 4527 if (isUInt<32>(Offset)) { 4528 Data.N0 = PtrBase; 4529 Data.Offset = Offset; 4530 } 4531 4532 if (MachineInstr *InputAdd 4533 = getOpcodeDef(TargetOpcode::G_PTR_ADD, Data.N0, *MRI)) { 4534 Data.N2 = InputAdd->getOperand(1).getReg(); 4535 Data.N3 = InputAdd->getOperand(2).getReg(); 4536 4537 // FIXME: Need to fix extra SGPR->VGPRcopies inserted 4538 // FIXME: Don't know this was defined by operand 0 4539 // 4540 // TODO: Remove this when we have copy folding optimizations after 4541 // RegBankSelect. 4542 Data.N2 = getDefIgnoringCopies(Data.N2, *MRI)->getOperand(0).getReg(); 4543 Data.N3 = getDefIgnoringCopies(Data.N3, *MRI)->getOperand(0).getReg(); 4544 } 4545 4546 return Data; 4547 } 4548 4549 /// Return if the addr64 mubuf mode should be used for the given address. 4550 bool AMDGPUInstructionSelector::shouldUseAddr64(MUBUFAddressData Addr) const { 4551 // (ptr_add N2, N3) -> addr64, or 4552 // (ptr_add (ptr_add N2, N3), C1) -> addr64 4553 if (Addr.N2) 4554 return true; 4555 4556 const RegisterBank *N0Bank = RBI.getRegBank(Addr.N0, *MRI, TRI); 4557 return N0Bank->getID() == AMDGPU::VGPRRegBankID; 4558 } 4559 4560 /// Split an immediate offset \p ImmOffset depending on whether it fits in the 4561 /// immediate field. Modifies \p ImmOffset and sets \p SOffset to the variable 4562 /// component. 4563 void AMDGPUInstructionSelector::splitIllegalMUBUFOffset( 4564 MachineIRBuilder &B, Register &SOffset, int64_t &ImmOffset) const { 4565 if (SIInstrInfo::isLegalMUBUFImmOffset(ImmOffset)) 4566 return; 4567 4568 // Illegal offset, store it in soffset. 4569 SOffset = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 4570 B.buildInstr(AMDGPU::S_MOV_B32) 4571 .addDef(SOffset) 4572 .addImm(ImmOffset); 4573 ImmOffset = 0; 4574 } 4575 4576 bool AMDGPUInstructionSelector::selectMUBUFAddr64Impl( 4577 MachineOperand &Root, Register &VAddr, Register &RSrcReg, 4578 Register &SOffset, int64_t &Offset) const { 4579 // FIXME: Predicates should stop this from reaching here. 4580 // addr64 bit was removed for volcanic islands. 4581 if (!STI.hasAddr64() || STI.useFlatForGlobal()) 4582 return false; 4583 4584 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 4585 if (!shouldUseAddr64(AddrData)) 4586 return false; 4587 4588 Register N0 = AddrData.N0; 4589 Register N2 = AddrData.N2; 4590 Register N3 = AddrData.N3; 4591 Offset = AddrData.Offset; 4592 4593 // Base pointer for the SRD. 4594 Register SRDPtr; 4595 4596 if (N2) { 4597 if (RBI.getRegBank(N2, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4598 assert(N3); 4599 if (RBI.getRegBank(N3, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4600 // Both N2 and N3 are divergent. Use N0 (the result of the add) as the 4601 // addr64, and construct the default resource from a 0 address. 4602 VAddr = N0; 4603 } else { 4604 SRDPtr = N3; 4605 VAddr = N2; 4606 } 4607 } else { 4608 // N2 is not divergent. 4609 SRDPtr = N2; 4610 VAddr = N3; 4611 } 4612 } else if (RBI.getRegBank(N0, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4613 // Use the default null pointer in the resource 4614 VAddr = N0; 4615 } else { 4616 // N0 -> offset, or 4617 // (N0 + C1) -> offset 4618 SRDPtr = N0; 4619 } 4620 4621 MachineIRBuilder B(*Root.getParent()); 4622 RSrcReg = buildAddr64RSrc(B, *MRI, TII, SRDPtr); 4623 splitIllegalMUBUFOffset(B, SOffset, Offset); 4624 return true; 4625 } 4626 4627 bool AMDGPUInstructionSelector::selectMUBUFOffsetImpl( 4628 MachineOperand &Root, Register &RSrcReg, Register &SOffset, 4629 int64_t &Offset) const { 4630 4631 // FIXME: Pattern should not reach here. 4632 if (STI.useFlatForGlobal()) 4633 return false; 4634 4635 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 4636 if (shouldUseAddr64(AddrData)) 4637 return false; 4638 4639 // N0 -> offset, or 4640 // (N0 + C1) -> offset 4641 Register SRDPtr = AddrData.N0; 4642 Offset = AddrData.Offset; 4643 4644 // TODO: Look through extensions for 32-bit soffset. 4645 MachineIRBuilder B(*Root.getParent()); 4646 4647 RSrcReg = buildOffsetSrc(B, *MRI, TII, SRDPtr); 4648 splitIllegalMUBUFOffset(B, SOffset, Offset); 4649 return true; 4650 } 4651 4652 InstructionSelector::ComplexRendererFns 4653 AMDGPUInstructionSelector::selectMUBUFAddr64(MachineOperand &Root) const { 4654 Register VAddr; 4655 Register RSrcReg; 4656 Register SOffset; 4657 int64_t Offset = 0; 4658 4659 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 4660 return {}; 4661 4662 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 4663 // pattern. 4664 return {{ 4665 [=](MachineInstrBuilder &MIB) { // rsrc 4666 MIB.addReg(RSrcReg); 4667 }, 4668 [=](MachineInstrBuilder &MIB) { // vaddr 4669 MIB.addReg(VAddr); 4670 }, 4671 [=](MachineInstrBuilder &MIB) { // soffset 4672 if (SOffset) 4673 MIB.addReg(SOffset); 4674 else 4675 MIB.addImm(0); 4676 }, 4677 [=](MachineInstrBuilder &MIB) { // offset 4678 MIB.addImm(Offset); 4679 }, 4680 addZeroImm, // cpol 4681 addZeroImm, // tfe 4682 addZeroImm // swz 4683 }}; 4684 } 4685 4686 InstructionSelector::ComplexRendererFns 4687 AMDGPUInstructionSelector::selectMUBUFOffset(MachineOperand &Root) const { 4688 Register RSrcReg; 4689 Register SOffset; 4690 int64_t Offset = 0; 4691 4692 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 4693 return {}; 4694 4695 return {{ 4696 [=](MachineInstrBuilder &MIB) { // rsrc 4697 MIB.addReg(RSrcReg); 4698 }, 4699 [=](MachineInstrBuilder &MIB) { // soffset 4700 if (SOffset) 4701 MIB.addReg(SOffset); 4702 else 4703 MIB.addImm(0); 4704 }, 4705 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 4706 addZeroImm, // cpol 4707 addZeroImm, // tfe 4708 addZeroImm, // swz 4709 }}; 4710 } 4711 4712 InstructionSelector::ComplexRendererFns 4713 AMDGPUInstructionSelector::selectMUBUFAddr64Atomic(MachineOperand &Root) const { 4714 Register VAddr; 4715 Register RSrcReg; 4716 Register SOffset; 4717 int64_t Offset = 0; 4718 4719 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 4720 return {}; 4721 4722 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 4723 // pattern. 4724 return {{ 4725 [=](MachineInstrBuilder &MIB) { // rsrc 4726 MIB.addReg(RSrcReg); 4727 }, 4728 [=](MachineInstrBuilder &MIB) { // vaddr 4729 MIB.addReg(VAddr); 4730 }, 4731 [=](MachineInstrBuilder &MIB) { // soffset 4732 if (SOffset) 4733 MIB.addReg(SOffset); 4734 else 4735 MIB.addImm(0); 4736 }, 4737 [=](MachineInstrBuilder &MIB) { // offset 4738 MIB.addImm(Offset); 4739 }, 4740 [=](MachineInstrBuilder &MIB) { 4741 MIB.addImm(AMDGPU::CPol::GLC); // cpol 4742 } 4743 }}; 4744 } 4745 4746 InstructionSelector::ComplexRendererFns 4747 AMDGPUInstructionSelector::selectMUBUFOffsetAtomic(MachineOperand &Root) const { 4748 Register RSrcReg; 4749 Register SOffset; 4750 int64_t Offset = 0; 4751 4752 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 4753 return {}; 4754 4755 return {{ 4756 [=](MachineInstrBuilder &MIB) { // rsrc 4757 MIB.addReg(RSrcReg); 4758 }, 4759 [=](MachineInstrBuilder &MIB) { // soffset 4760 if (SOffset) 4761 MIB.addReg(SOffset); 4762 else 4763 MIB.addImm(0); 4764 }, 4765 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 4766 [=](MachineInstrBuilder &MIB) { MIB.addImm(AMDGPU::CPol::GLC); } // cpol 4767 }}; 4768 } 4769 4770 /// Get an immediate that must be 32-bits, and treated as zero extended. 4771 static Optional<uint64_t> getConstantZext32Val(Register Reg, 4772 const MachineRegisterInfo &MRI) { 4773 // getIConstantVRegVal sexts any values, so see if that matters. 4774 Optional<int64_t> OffsetVal = getIConstantVRegSExtVal(Reg, MRI); 4775 if (!OffsetVal || !isInt<32>(*OffsetVal)) 4776 return None; 4777 return Lo_32(*OffsetVal); 4778 } 4779 4780 InstructionSelector::ComplexRendererFns 4781 AMDGPUInstructionSelector::selectSMRDBufferImm(MachineOperand &Root) const { 4782 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 4783 if (!OffsetVal) 4784 return {}; 4785 4786 Optional<int64_t> EncodedImm = 4787 AMDGPU::getSMRDEncodedOffset(STI, *OffsetVal, true); 4788 if (!EncodedImm) 4789 return {}; 4790 4791 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 4792 } 4793 4794 InstructionSelector::ComplexRendererFns 4795 AMDGPUInstructionSelector::selectSMRDBufferImm32(MachineOperand &Root) const { 4796 assert(STI.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS); 4797 4798 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 4799 if (!OffsetVal) 4800 return {}; 4801 4802 Optional<int64_t> EncodedImm 4803 = AMDGPU::getSMRDEncodedLiteralOffset32(STI, *OffsetVal); 4804 if (!EncodedImm) 4805 return {}; 4806 4807 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 4808 } 4809 4810 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB, 4811 const MachineInstr &MI, 4812 int OpIdx) const { 4813 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4814 "Expected G_CONSTANT"); 4815 MIB.addImm(MI.getOperand(1).getCImm()->getSExtValue()); 4816 } 4817 4818 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB, 4819 const MachineInstr &MI, 4820 int OpIdx) const { 4821 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4822 "Expected G_CONSTANT"); 4823 MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue()); 4824 } 4825 4826 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB, 4827 const MachineInstr &MI, 4828 int OpIdx) const { 4829 assert(OpIdx == -1); 4830 4831 const MachineOperand &Op = MI.getOperand(1); 4832 if (MI.getOpcode() == TargetOpcode::G_FCONSTANT) 4833 MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue()); 4834 else { 4835 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT"); 4836 MIB.addImm(Op.getCImm()->getSExtValue()); 4837 } 4838 } 4839 4840 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB, 4841 const MachineInstr &MI, 4842 int OpIdx) const { 4843 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4844 "Expected G_CONSTANT"); 4845 MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation()); 4846 } 4847 4848 /// This only really exists to satisfy DAG type checking machinery, so is a 4849 /// no-op here. 4850 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB, 4851 const MachineInstr &MI, 4852 int OpIdx) const { 4853 MIB.addImm(MI.getOperand(OpIdx).getImm()); 4854 } 4855 4856 void AMDGPUInstructionSelector::renderExtractCPol(MachineInstrBuilder &MIB, 4857 const MachineInstr &MI, 4858 int OpIdx) const { 4859 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4860 MIB.addImm(MI.getOperand(OpIdx).getImm() & AMDGPU::CPol::ALL); 4861 } 4862 4863 void AMDGPUInstructionSelector::renderExtractSWZ(MachineInstrBuilder &MIB, 4864 const MachineInstr &MI, 4865 int OpIdx) const { 4866 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4867 MIB.addImm((MI.getOperand(OpIdx).getImm() >> 3) & 1); 4868 } 4869 4870 void AMDGPUInstructionSelector::renderSetGLC(MachineInstrBuilder &MIB, 4871 const MachineInstr &MI, 4872 int OpIdx) const { 4873 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4874 MIB.addImm(MI.getOperand(OpIdx).getImm() | AMDGPU::CPol::GLC); 4875 } 4876 4877 void AMDGPUInstructionSelector::renderFrameIndex(MachineInstrBuilder &MIB, 4878 const MachineInstr &MI, 4879 int OpIdx) const { 4880 MIB.addFrameIndex((MI.getOperand(1).getIndex())); 4881 } 4882 4883 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const { 4884 return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm()); 4885 } 4886 4887 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const { 4888 return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm()); 4889 } 4890 4891 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const { 4892 return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm()); 4893 } 4894 4895 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const { 4896 return TII.isInlineConstant(Imm); 4897 } 4898