1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// \file 9 /// This file implements the targeting of the InstructionSelector class for 10 /// AMDGPU. 11 /// \todo This should be generated by TableGen. 12 //===----------------------------------------------------------------------===// 13 14 #include "AMDGPUInstructionSelector.h" 15 #include "AMDGPU.h" 16 #include "AMDGPUGlobalISelUtils.h" 17 #include "AMDGPUInstrInfo.h" 18 #include "AMDGPURegisterBankInfo.h" 19 #include "AMDGPUTargetMachine.h" 20 #include "SIMachineFunctionInfo.h" 21 #include "Utils/AMDGPUBaseInfo.h" 22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h" 23 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h" 24 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" 25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 26 #include "llvm/CodeGen/MachineFrameInfo.h" 27 #include "llvm/IR/DiagnosticInfo.h" 28 #include "llvm/IR/IntrinsicsAMDGPU.h" 29 30 #define DEBUG_TYPE "amdgpu-isel" 31 32 using namespace llvm; 33 using namespace MIPatternMatch; 34 35 static cl::opt<bool> AllowRiskySelect( 36 "amdgpu-global-isel-risky-select", 37 cl::desc("Allow GlobalISel to select cases that are likely to not work yet"), 38 cl::init(false), 39 cl::ReallyHidden); 40 41 #define GET_GLOBALISEL_IMPL 42 #define AMDGPUSubtarget GCNSubtarget 43 #include "AMDGPUGenGlobalISel.inc" 44 #undef GET_GLOBALISEL_IMPL 45 #undef AMDGPUSubtarget 46 47 AMDGPUInstructionSelector::AMDGPUInstructionSelector( 48 const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI, 49 const AMDGPUTargetMachine &TM) 50 : TII(*STI.getInstrInfo()), TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM), 51 STI(STI), 52 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG), 53 #define GET_GLOBALISEL_PREDICATES_INIT 54 #include "AMDGPUGenGlobalISel.inc" 55 #undef GET_GLOBALISEL_PREDICATES_INIT 56 #define GET_GLOBALISEL_TEMPORARIES_INIT 57 #include "AMDGPUGenGlobalISel.inc" 58 #undef GET_GLOBALISEL_TEMPORARIES_INIT 59 { 60 } 61 62 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; } 63 64 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits *KB, 65 CodeGenCoverage &CoverageInfo, 66 ProfileSummaryInfo *PSI, 67 BlockFrequencyInfo *BFI) { 68 MRI = &MF.getRegInfo(); 69 Subtarget = &MF.getSubtarget<GCNSubtarget>(); 70 InstructionSelector::setupMF(MF, KB, CoverageInfo, PSI, BFI); 71 } 72 73 bool AMDGPUInstructionSelector::isVCC(Register Reg, 74 const MachineRegisterInfo &MRI) const { 75 // The verifier is oblivious to s1 being a valid value for wavesize registers. 76 if (Reg.isPhysical()) 77 return false; 78 79 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 80 const TargetRegisterClass *RC = 81 RegClassOrBank.dyn_cast<const TargetRegisterClass*>(); 82 if (RC) { 83 const LLT Ty = MRI.getType(Reg); 84 return RC->hasSuperClassEq(TRI.getBoolRC()) && 85 Ty.isValid() && Ty.getSizeInBits() == 1; 86 } 87 88 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>(); 89 return RB->getID() == AMDGPU::VCCRegBankID; 90 } 91 92 bool AMDGPUInstructionSelector::constrainCopyLikeIntrin(MachineInstr &MI, 93 unsigned NewOpc) const { 94 MI.setDesc(TII.get(NewOpc)); 95 MI.removeOperand(1); // Remove intrinsic ID. 96 MI.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 97 98 MachineOperand &Dst = MI.getOperand(0); 99 MachineOperand &Src = MI.getOperand(1); 100 101 // TODO: This should be legalized to s32 if needed 102 if (MRI->getType(Dst.getReg()) == LLT::scalar(1)) 103 return false; 104 105 const TargetRegisterClass *DstRC 106 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 107 const TargetRegisterClass *SrcRC 108 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 109 if (!DstRC || DstRC != SrcRC) 110 return false; 111 112 return RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI) && 113 RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI); 114 } 115 116 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const { 117 const DebugLoc &DL = I.getDebugLoc(); 118 MachineBasicBlock *BB = I.getParent(); 119 I.setDesc(TII.get(TargetOpcode::COPY)); 120 121 const MachineOperand &Src = I.getOperand(1); 122 MachineOperand &Dst = I.getOperand(0); 123 Register DstReg = Dst.getReg(); 124 Register SrcReg = Src.getReg(); 125 126 if (isVCC(DstReg, *MRI)) { 127 if (SrcReg == AMDGPU::SCC) { 128 const TargetRegisterClass *RC 129 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 130 if (!RC) 131 return true; 132 return RBI.constrainGenericRegister(DstReg, *RC, *MRI); 133 } 134 135 if (!isVCC(SrcReg, *MRI)) { 136 // TODO: Should probably leave the copy and let copyPhysReg expand it. 137 if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI)) 138 return false; 139 140 const TargetRegisterClass *SrcRC 141 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 142 143 Optional<ValueAndVReg> ConstVal = 144 getIConstantVRegValWithLookThrough(SrcReg, *MRI, true); 145 if (ConstVal) { 146 unsigned MovOpc = 147 STI.isWave64() ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 148 BuildMI(*BB, &I, DL, TII.get(MovOpc), DstReg) 149 .addImm(ConstVal->Value.getBoolValue() ? -1 : 0); 150 } else { 151 Register MaskedReg = MRI->createVirtualRegister(SrcRC); 152 153 // We can't trust the high bits at this point, so clear them. 154 155 // TODO: Skip masking high bits if def is known boolean. 156 157 unsigned AndOpc = 158 TRI.isSGPRClass(SrcRC) ? AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32; 159 BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg) 160 .addImm(1) 161 .addReg(SrcReg); 162 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg) 163 .addImm(0) 164 .addReg(MaskedReg); 165 } 166 167 if (!MRI->getRegClassOrNull(SrcReg)) 168 MRI->setRegClass(SrcReg, SrcRC); 169 I.eraseFromParent(); 170 return true; 171 } 172 173 const TargetRegisterClass *RC = 174 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 175 if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 176 return false; 177 178 return true; 179 } 180 181 for (const MachineOperand &MO : I.operands()) { 182 if (MO.getReg().isPhysical()) 183 continue; 184 185 const TargetRegisterClass *RC = 186 TRI.getConstrainedRegClassForOperand(MO, *MRI); 187 if (!RC) 188 continue; 189 RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI); 190 } 191 return true; 192 } 193 194 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const { 195 const Register DefReg = I.getOperand(0).getReg(); 196 const LLT DefTy = MRI->getType(DefReg); 197 if (DefTy == LLT::scalar(1)) { 198 if (!AllowRiskySelect) { 199 LLVM_DEBUG(dbgs() << "Skipping risky boolean phi\n"); 200 return false; 201 } 202 203 LLVM_DEBUG(dbgs() << "Selecting risky boolean phi\n"); 204 } 205 206 // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy) 207 208 const RegClassOrRegBank &RegClassOrBank = 209 MRI->getRegClassOrRegBank(DefReg); 210 211 const TargetRegisterClass *DefRC 212 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>(); 213 if (!DefRC) { 214 if (!DefTy.isValid()) { 215 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n"); 216 return false; 217 } 218 219 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>(); 220 DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, *MRI); 221 if (!DefRC) { 222 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n"); 223 return false; 224 } 225 } 226 227 // TODO: Verify that all registers have the same bank 228 I.setDesc(TII.get(TargetOpcode::PHI)); 229 return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI); 230 } 231 232 MachineOperand 233 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO, 234 const TargetRegisterClass &SubRC, 235 unsigned SubIdx) const { 236 237 MachineInstr *MI = MO.getParent(); 238 MachineBasicBlock *BB = MO.getParent()->getParent(); 239 Register DstReg = MRI->createVirtualRegister(&SubRC); 240 241 if (MO.isReg()) { 242 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx); 243 Register Reg = MO.getReg(); 244 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg) 245 .addReg(Reg, 0, ComposedSubIdx); 246 247 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(), 248 MO.isKill(), MO.isDead(), MO.isUndef(), 249 MO.isEarlyClobber(), 0, MO.isDebug(), 250 MO.isInternalRead()); 251 } 252 253 assert(MO.isImm()); 254 255 APInt Imm(64, MO.getImm()); 256 257 switch (SubIdx) { 258 default: 259 llvm_unreachable("do not know to split immediate with this sub index."); 260 case AMDGPU::sub0: 261 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue()); 262 case AMDGPU::sub1: 263 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue()); 264 } 265 } 266 267 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) { 268 switch (Opc) { 269 case AMDGPU::G_AND: 270 return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 271 case AMDGPU::G_OR: 272 return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32; 273 case AMDGPU::G_XOR: 274 return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32; 275 default: 276 llvm_unreachable("not a bit op"); 277 } 278 } 279 280 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const { 281 Register DstReg = I.getOperand(0).getReg(); 282 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 283 284 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 285 if (DstRB->getID() != AMDGPU::SGPRRegBankID && 286 DstRB->getID() != AMDGPU::VCCRegBankID) 287 return false; 288 289 bool Is64 = Size > 32 || (DstRB->getID() == AMDGPU::VCCRegBankID && 290 STI.isWave64()); 291 I.setDesc(TII.get(getLogicalBitOpcode(I.getOpcode(), Is64))); 292 293 // Dead implicit-def of scc 294 I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef 295 true, // isImp 296 false, // isKill 297 true)); // isDead 298 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 299 } 300 301 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const { 302 MachineBasicBlock *BB = I.getParent(); 303 MachineFunction *MF = BB->getParent(); 304 Register DstReg = I.getOperand(0).getReg(); 305 const DebugLoc &DL = I.getDebugLoc(); 306 LLT Ty = MRI->getType(DstReg); 307 if (Ty.isVector()) 308 return false; 309 310 unsigned Size = Ty.getSizeInBits(); 311 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 312 const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID; 313 const bool Sub = I.getOpcode() == TargetOpcode::G_SUB; 314 315 if (Size == 32) { 316 if (IsSALU) { 317 const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32; 318 MachineInstr *Add = 319 BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 320 .add(I.getOperand(1)) 321 .add(I.getOperand(2)); 322 I.eraseFromParent(); 323 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 324 } 325 326 if (STI.hasAddNoCarry()) { 327 const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64; 328 I.setDesc(TII.get(Opc)); 329 I.addOperand(*MF, MachineOperand::CreateImm(0)); 330 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 331 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 332 } 333 334 const unsigned Opc = Sub ? AMDGPU::V_SUB_CO_U32_e64 : AMDGPU::V_ADD_CO_U32_e64; 335 336 Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass()); 337 MachineInstr *Add 338 = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 339 .addDef(UnusedCarry, RegState::Dead) 340 .add(I.getOperand(1)) 341 .add(I.getOperand(2)) 342 .addImm(0); 343 I.eraseFromParent(); 344 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 345 } 346 347 assert(!Sub && "illegal sub should not reach here"); 348 349 const TargetRegisterClass &RC 350 = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass; 351 const TargetRegisterClass &HalfRC 352 = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass; 353 354 MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0)); 355 MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0)); 356 MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1)); 357 MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1)); 358 359 Register DstLo = MRI->createVirtualRegister(&HalfRC); 360 Register DstHi = MRI->createVirtualRegister(&HalfRC); 361 362 if (IsSALU) { 363 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo) 364 .add(Lo1) 365 .add(Lo2); 366 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi) 367 .add(Hi1) 368 .add(Hi2); 369 } else { 370 const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass(); 371 Register CarryReg = MRI->createVirtualRegister(CarryRC); 372 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_CO_U32_e64), DstLo) 373 .addDef(CarryReg) 374 .add(Lo1) 375 .add(Lo2) 376 .addImm(0); 377 MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi) 378 .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead) 379 .add(Hi1) 380 .add(Hi2) 381 .addReg(CarryReg, RegState::Kill) 382 .addImm(0); 383 384 if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI)) 385 return false; 386 } 387 388 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 389 .addReg(DstLo) 390 .addImm(AMDGPU::sub0) 391 .addReg(DstHi) 392 .addImm(AMDGPU::sub1); 393 394 395 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 396 return false; 397 398 I.eraseFromParent(); 399 return true; 400 } 401 402 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE( 403 MachineInstr &I) const { 404 MachineBasicBlock *BB = I.getParent(); 405 MachineFunction *MF = BB->getParent(); 406 const DebugLoc &DL = I.getDebugLoc(); 407 Register Dst0Reg = I.getOperand(0).getReg(); 408 Register Dst1Reg = I.getOperand(1).getReg(); 409 const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO || 410 I.getOpcode() == AMDGPU::G_UADDE; 411 const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE || 412 I.getOpcode() == AMDGPU::G_USUBE; 413 414 if (isVCC(Dst1Reg, *MRI)) { 415 unsigned NoCarryOpc = 416 IsAdd ? AMDGPU::V_ADD_CO_U32_e64 : AMDGPU::V_SUB_CO_U32_e64; 417 unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64; 418 I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc)); 419 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 420 I.addOperand(*MF, MachineOperand::CreateImm(0)); 421 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 422 } 423 424 Register Src0Reg = I.getOperand(2).getReg(); 425 Register Src1Reg = I.getOperand(3).getReg(); 426 427 if (HasCarryIn) { 428 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 429 .addReg(I.getOperand(4).getReg()); 430 } 431 432 unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32; 433 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32; 434 435 BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg) 436 .add(I.getOperand(2)) 437 .add(I.getOperand(3)); 438 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg) 439 .addReg(AMDGPU::SCC); 440 441 if (!MRI->getRegClassOrNull(Dst1Reg)) 442 MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass); 443 444 if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) || 445 !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) || 446 !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI)) 447 return false; 448 449 if (HasCarryIn && 450 !RBI.constrainGenericRegister(I.getOperand(4).getReg(), 451 AMDGPU::SReg_32RegClass, *MRI)) 452 return false; 453 454 I.eraseFromParent(); 455 return true; 456 } 457 458 // TODO: We should probably legalize these to only using 32-bit results. 459 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const { 460 MachineBasicBlock *BB = I.getParent(); 461 Register DstReg = I.getOperand(0).getReg(); 462 Register SrcReg = I.getOperand(1).getReg(); 463 LLT DstTy = MRI->getType(DstReg); 464 LLT SrcTy = MRI->getType(SrcReg); 465 const unsigned SrcSize = SrcTy.getSizeInBits(); 466 unsigned DstSize = DstTy.getSizeInBits(); 467 468 // TODO: Should handle any multiple of 32 offset. 469 unsigned Offset = I.getOperand(2).getImm(); 470 if (Offset % 32 != 0 || DstSize > 128) 471 return false; 472 473 // 16-bit operations really use 32-bit registers. 474 // FIXME: Probably should not allow 16-bit G_EXTRACT results. 475 if (DstSize == 16) 476 DstSize = 32; 477 478 const TargetRegisterClass *DstRC = 479 TRI.getConstrainedRegClassForOperand(I.getOperand(0), *MRI); 480 if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 481 return false; 482 483 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 484 const TargetRegisterClass *SrcRC = 485 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI); 486 if (!SrcRC) 487 return false; 488 unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32, 489 DstSize / 32); 490 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubReg); 491 if (!SrcRC) 492 return false; 493 494 SrcReg = constrainOperandRegClass(*MF, TRI, *MRI, TII, RBI, I, 495 *SrcRC, I.getOperand(1)); 496 const DebugLoc &DL = I.getDebugLoc(); 497 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg) 498 .addReg(SrcReg, 0, SubReg); 499 500 I.eraseFromParent(); 501 return true; 502 } 503 504 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const { 505 MachineBasicBlock *BB = MI.getParent(); 506 Register DstReg = MI.getOperand(0).getReg(); 507 LLT DstTy = MRI->getType(DstReg); 508 LLT SrcTy = MRI->getType(MI.getOperand(1).getReg()); 509 510 const unsigned SrcSize = SrcTy.getSizeInBits(); 511 if (SrcSize < 32) 512 return selectImpl(MI, *CoverageInfo); 513 514 const DebugLoc &DL = MI.getDebugLoc(); 515 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 516 const unsigned DstSize = DstTy.getSizeInBits(); 517 const TargetRegisterClass *DstRC = 518 TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI); 519 if (!DstRC) 520 return false; 521 522 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8); 523 MachineInstrBuilder MIB = 524 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg); 525 for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) { 526 MachineOperand &Src = MI.getOperand(I + 1); 527 MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef())); 528 MIB.addImm(SubRegs[I]); 529 530 const TargetRegisterClass *SrcRC 531 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 532 if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI)) 533 return false; 534 } 535 536 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 537 return false; 538 539 MI.eraseFromParent(); 540 return true; 541 } 542 543 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const { 544 MachineBasicBlock *BB = MI.getParent(); 545 const int NumDst = MI.getNumOperands() - 1; 546 547 MachineOperand &Src = MI.getOperand(NumDst); 548 549 Register SrcReg = Src.getReg(); 550 Register DstReg0 = MI.getOperand(0).getReg(); 551 LLT DstTy = MRI->getType(DstReg0); 552 LLT SrcTy = MRI->getType(SrcReg); 553 554 const unsigned DstSize = DstTy.getSizeInBits(); 555 const unsigned SrcSize = SrcTy.getSizeInBits(); 556 const DebugLoc &DL = MI.getDebugLoc(); 557 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 558 559 const TargetRegisterClass *SrcRC = 560 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI); 561 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 562 return false; 563 564 // Note we could have mixed SGPR and VGPR destination banks for an SGPR 565 // source, and this relies on the fact that the same subregister indices are 566 // used for both. 567 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8); 568 for (int I = 0, E = NumDst; I != E; ++I) { 569 MachineOperand &Dst = MI.getOperand(I); 570 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg()) 571 .addReg(SrcReg, 0, SubRegs[I]); 572 573 // Make sure the subregister index is valid for the source register. 574 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegs[I]); 575 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 576 return false; 577 578 const TargetRegisterClass *DstRC = 579 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 580 if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI)) 581 return false; 582 } 583 584 MI.eraseFromParent(); 585 return true; 586 } 587 588 bool AMDGPUInstructionSelector::selectG_BUILD_VECTOR_TRUNC( 589 MachineInstr &MI) const { 590 if (selectImpl(MI, *CoverageInfo)) 591 return true; 592 593 const LLT S32 = LLT::scalar(32); 594 const LLT V2S16 = LLT::fixed_vector(2, 16); 595 596 Register Dst = MI.getOperand(0).getReg(); 597 if (MRI->getType(Dst) != V2S16) 598 return false; 599 600 const RegisterBank *DstBank = RBI.getRegBank(Dst, *MRI, TRI); 601 if (DstBank->getID() != AMDGPU::SGPRRegBankID) 602 return false; 603 604 Register Src0 = MI.getOperand(1).getReg(); 605 Register Src1 = MI.getOperand(2).getReg(); 606 if (MRI->getType(Src0) != S32) 607 return false; 608 609 const DebugLoc &DL = MI.getDebugLoc(); 610 MachineBasicBlock *BB = MI.getParent(); 611 612 auto ConstSrc1 = getAnyConstantVRegValWithLookThrough(Src1, *MRI, true, true); 613 if (ConstSrc1) { 614 auto ConstSrc0 = 615 getAnyConstantVRegValWithLookThrough(Src0, *MRI, true, true); 616 if (ConstSrc0) { 617 const int64_t K0 = ConstSrc0->Value.getSExtValue(); 618 const int64_t K1 = ConstSrc1->Value.getSExtValue(); 619 uint32_t Lo16 = static_cast<uint32_t>(K0) & 0xffff; 620 uint32_t Hi16 = static_cast<uint32_t>(K1) & 0xffff; 621 622 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), Dst) 623 .addImm(Lo16 | (Hi16 << 16)); 624 MI.eraseFromParent(); 625 return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI); 626 } 627 } 628 629 // TODO: This should probably be a combine somewhere 630 // (build_vector_trunc $src0, undef -> copy $src0 631 MachineInstr *Src1Def = getDefIgnoringCopies(Src1, *MRI); 632 if (Src1Def && Src1Def->getOpcode() == AMDGPU::G_IMPLICIT_DEF) { 633 MI.setDesc(TII.get(AMDGPU::COPY)); 634 MI.removeOperand(2); 635 return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI) && 636 RBI.constrainGenericRegister(Src0, AMDGPU::SReg_32RegClass, *MRI); 637 } 638 639 Register ShiftSrc0; 640 Register ShiftSrc1; 641 642 // With multiple uses of the shift, this will duplicate the shift and 643 // increase register pressure. 644 // 645 // (build_vector_trunc (lshr_oneuse $src0, 16), (lshr_oneuse $src1, 16) 646 // => (S_PACK_HH_B32_B16 $src0, $src1) 647 // (build_vector_trunc $src0, (lshr_oneuse SReg_32:$src1, 16)) 648 // => (S_PACK_LH_B32_B16 $src0, $src1) 649 // (build_vector_trunc $src0, $src1) 650 // => (S_PACK_LL_B32_B16 $src0, $src1) 651 652 bool Shift0 = mi_match( 653 Src0, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc0), m_SpecificICst(16)))); 654 655 bool Shift1 = mi_match( 656 Src1, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc1), m_SpecificICst(16)))); 657 658 unsigned Opc = AMDGPU::S_PACK_LL_B32_B16; 659 if (Shift0 && Shift1) { 660 Opc = AMDGPU::S_PACK_HH_B32_B16; 661 MI.getOperand(1).setReg(ShiftSrc0); 662 MI.getOperand(2).setReg(ShiftSrc1); 663 } else if (Shift1) { 664 Opc = AMDGPU::S_PACK_LH_B32_B16; 665 MI.getOperand(2).setReg(ShiftSrc1); 666 } else if (Shift0 && ConstSrc1 && ConstSrc1->Value == 0) { 667 // build_vector_trunc (lshr $src0, 16), 0 -> s_lshr_b32 $src0, 16 668 auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst) 669 .addReg(ShiftSrc0) 670 .addImm(16); 671 672 MI.eraseFromParent(); 673 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 674 } 675 676 MI.setDesc(TII.get(Opc)); 677 return constrainSelectedInstRegOperands(MI, TII, TRI, RBI); 678 } 679 680 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const { 681 return selectG_ADD_SUB(I); 682 } 683 684 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const { 685 const MachineOperand &MO = I.getOperand(0); 686 687 // FIXME: Interface for getConstrainedRegClassForOperand needs work. The 688 // regbank check here is to know why getConstrainedRegClassForOperand failed. 689 const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI); 690 if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) || 691 (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) { 692 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF)); 693 return true; 694 } 695 696 return false; 697 } 698 699 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const { 700 MachineBasicBlock *BB = I.getParent(); 701 702 Register DstReg = I.getOperand(0).getReg(); 703 Register Src0Reg = I.getOperand(1).getReg(); 704 Register Src1Reg = I.getOperand(2).getReg(); 705 LLT Src1Ty = MRI->getType(Src1Reg); 706 707 unsigned DstSize = MRI->getType(DstReg).getSizeInBits(); 708 unsigned InsSize = Src1Ty.getSizeInBits(); 709 710 int64_t Offset = I.getOperand(3).getImm(); 711 712 // FIXME: These cases should have been illegal and unnecessary to check here. 713 if (Offset % 32 != 0 || InsSize % 32 != 0) 714 return false; 715 716 // Currently not handled by getSubRegFromChannel. 717 if (InsSize > 128) 718 return false; 719 720 unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32); 721 if (SubReg == AMDGPU::NoSubRegister) 722 return false; 723 724 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 725 const TargetRegisterClass *DstRC = 726 TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI); 727 if (!DstRC) 728 return false; 729 730 const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI); 731 const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI); 732 const TargetRegisterClass *Src0RC = 733 TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank, *MRI); 734 const TargetRegisterClass *Src1RC = 735 TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank, *MRI); 736 737 // Deal with weird cases where the class only partially supports the subreg 738 // index. 739 Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg); 740 if (!Src0RC || !Src1RC) 741 return false; 742 743 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 744 !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) || 745 !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI)) 746 return false; 747 748 const DebugLoc &DL = I.getDebugLoc(); 749 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg) 750 .addReg(Src0Reg) 751 .addReg(Src1Reg) 752 .addImm(SubReg); 753 754 I.eraseFromParent(); 755 return true; 756 } 757 758 bool AMDGPUInstructionSelector::selectG_SBFX_UBFX(MachineInstr &MI) const { 759 Register DstReg = MI.getOperand(0).getReg(); 760 Register SrcReg = MI.getOperand(1).getReg(); 761 Register OffsetReg = MI.getOperand(2).getReg(); 762 Register WidthReg = MI.getOperand(3).getReg(); 763 764 assert(RBI.getRegBank(DstReg, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID && 765 "scalar BFX instructions are expanded in regbankselect"); 766 assert(MRI->getType(MI.getOperand(0).getReg()).getSizeInBits() == 32 && 767 "64-bit vector BFX instructions are expanded in regbankselect"); 768 769 const DebugLoc &DL = MI.getDebugLoc(); 770 MachineBasicBlock *MBB = MI.getParent(); 771 772 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SBFX; 773 unsigned Opc = IsSigned ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64; 774 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), DstReg) 775 .addReg(SrcReg) 776 .addReg(OffsetReg) 777 .addReg(WidthReg); 778 MI.eraseFromParent(); 779 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 780 } 781 782 bool AMDGPUInstructionSelector::selectInterpP1F16(MachineInstr &MI) const { 783 if (STI.getLDSBankCount() != 16) 784 return selectImpl(MI, *CoverageInfo); 785 786 Register Dst = MI.getOperand(0).getReg(); 787 Register Src0 = MI.getOperand(2).getReg(); 788 Register M0Val = MI.getOperand(6).getReg(); 789 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI) || 790 !RBI.constrainGenericRegister(Dst, AMDGPU::VGPR_32RegClass, *MRI) || 791 !RBI.constrainGenericRegister(Src0, AMDGPU::VGPR_32RegClass, *MRI)) 792 return false; 793 794 // This requires 2 instructions. It is possible to write a pattern to support 795 // this, but the generated isel emitter doesn't correctly deal with multiple 796 // output instructions using the same physical register input. The copy to m0 797 // is incorrectly placed before the second instruction. 798 // 799 // TODO: Match source modifiers. 800 801 Register InterpMov = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 802 const DebugLoc &DL = MI.getDebugLoc(); 803 MachineBasicBlock *MBB = MI.getParent(); 804 805 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 806 .addReg(M0Val); 807 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_MOV_F32), InterpMov) 808 .addImm(2) 809 .addImm(MI.getOperand(4).getImm()) // $attr 810 .addImm(MI.getOperand(3).getImm()); // $attrchan 811 812 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_P1LV_F16), Dst) 813 .addImm(0) // $src0_modifiers 814 .addReg(Src0) // $src0 815 .addImm(MI.getOperand(4).getImm()) // $attr 816 .addImm(MI.getOperand(3).getImm()) // $attrchan 817 .addImm(0) // $src2_modifiers 818 .addReg(InterpMov) // $src2 - 2 f16 values selected by high 819 .addImm(MI.getOperand(5).getImm()) // $high 820 .addImm(0) // $clamp 821 .addImm(0); // $omod 822 823 MI.eraseFromParent(); 824 return true; 825 } 826 827 // Writelane is special in that it can use SGPR and M0 (which would normally 828 // count as using the constant bus twice - but in this case it is allowed since 829 // the lane selector doesn't count as a use of the constant bus). However, it is 830 // still required to abide by the 1 SGPR rule. Fix this up if we might have 831 // multiple SGPRs. 832 bool AMDGPUInstructionSelector::selectWritelane(MachineInstr &MI) const { 833 // With a constant bus limit of at least 2, there's no issue. 834 if (STI.getConstantBusLimit(AMDGPU::V_WRITELANE_B32) > 1) 835 return selectImpl(MI, *CoverageInfo); 836 837 MachineBasicBlock *MBB = MI.getParent(); 838 const DebugLoc &DL = MI.getDebugLoc(); 839 Register VDst = MI.getOperand(0).getReg(); 840 Register Val = MI.getOperand(2).getReg(); 841 Register LaneSelect = MI.getOperand(3).getReg(); 842 Register VDstIn = MI.getOperand(4).getReg(); 843 844 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_WRITELANE_B32), VDst); 845 846 Optional<ValueAndVReg> ConstSelect = 847 getIConstantVRegValWithLookThrough(LaneSelect, *MRI); 848 if (ConstSelect) { 849 // The selector has to be an inline immediate, so we can use whatever for 850 // the other operands. 851 MIB.addReg(Val); 852 MIB.addImm(ConstSelect->Value.getSExtValue() & 853 maskTrailingOnes<uint64_t>(STI.getWavefrontSizeLog2())); 854 } else { 855 Optional<ValueAndVReg> ConstVal = 856 getIConstantVRegValWithLookThrough(Val, *MRI); 857 858 // If the value written is an inline immediate, we can get away without a 859 // copy to m0. 860 if (ConstVal && AMDGPU::isInlinableLiteral32(ConstVal->Value.getSExtValue(), 861 STI.hasInv2PiInlineImm())) { 862 MIB.addImm(ConstVal->Value.getSExtValue()); 863 MIB.addReg(LaneSelect); 864 } else { 865 MIB.addReg(Val); 866 867 // If the lane selector was originally in a VGPR and copied with 868 // readfirstlane, there's a hazard to read the same SGPR from the 869 // VALU. Constrain to a different SGPR to help avoid needing a nop later. 870 RBI.constrainGenericRegister(LaneSelect, AMDGPU::SReg_32_XM0RegClass, *MRI); 871 872 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 873 .addReg(LaneSelect); 874 MIB.addReg(AMDGPU::M0); 875 } 876 } 877 878 MIB.addReg(VDstIn); 879 880 MI.eraseFromParent(); 881 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 882 } 883 884 // We need to handle this here because tablegen doesn't support matching 885 // instructions with multiple outputs. 886 bool AMDGPUInstructionSelector::selectDivScale(MachineInstr &MI) const { 887 Register Dst0 = MI.getOperand(0).getReg(); 888 Register Dst1 = MI.getOperand(1).getReg(); 889 890 LLT Ty = MRI->getType(Dst0); 891 unsigned Opc; 892 if (Ty == LLT::scalar(32)) 893 Opc = AMDGPU::V_DIV_SCALE_F32_e64; 894 else if (Ty == LLT::scalar(64)) 895 Opc = AMDGPU::V_DIV_SCALE_F64_e64; 896 else 897 return false; 898 899 // TODO: Match source modifiers. 900 901 const DebugLoc &DL = MI.getDebugLoc(); 902 MachineBasicBlock *MBB = MI.getParent(); 903 904 Register Numer = MI.getOperand(3).getReg(); 905 Register Denom = MI.getOperand(4).getReg(); 906 unsigned ChooseDenom = MI.getOperand(5).getImm(); 907 908 Register Src0 = ChooseDenom != 0 ? Numer : Denom; 909 910 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0) 911 .addDef(Dst1) 912 .addImm(0) // $src0_modifiers 913 .addUse(Src0) // $src0 914 .addImm(0) // $src1_modifiers 915 .addUse(Denom) // $src1 916 .addImm(0) // $src2_modifiers 917 .addUse(Numer) // $src2 918 .addImm(0) // $clamp 919 .addImm(0); // $omod 920 921 MI.eraseFromParent(); 922 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 923 } 924 925 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const { 926 unsigned IntrinsicID = I.getIntrinsicID(); 927 switch (IntrinsicID) { 928 case Intrinsic::amdgcn_if_break: { 929 MachineBasicBlock *BB = I.getParent(); 930 931 // FIXME: Manually selecting to avoid dealing with the SReg_1 trick 932 // SelectionDAG uses for wave32 vs wave64. 933 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK)) 934 .add(I.getOperand(0)) 935 .add(I.getOperand(2)) 936 .add(I.getOperand(3)); 937 938 Register DstReg = I.getOperand(0).getReg(); 939 Register Src0Reg = I.getOperand(2).getReg(); 940 Register Src1Reg = I.getOperand(3).getReg(); 941 942 I.eraseFromParent(); 943 944 for (Register Reg : { DstReg, Src0Reg, Src1Reg }) 945 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 946 947 return true; 948 } 949 case Intrinsic::amdgcn_interp_p1_f16: 950 return selectInterpP1F16(I); 951 case Intrinsic::amdgcn_wqm: 952 return constrainCopyLikeIntrin(I, AMDGPU::WQM); 953 case Intrinsic::amdgcn_softwqm: 954 return constrainCopyLikeIntrin(I, AMDGPU::SOFT_WQM); 955 case Intrinsic::amdgcn_strict_wwm: 956 case Intrinsic::amdgcn_wwm: 957 return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WWM); 958 case Intrinsic::amdgcn_strict_wqm: 959 return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WQM); 960 case Intrinsic::amdgcn_writelane: 961 return selectWritelane(I); 962 case Intrinsic::amdgcn_div_scale: 963 return selectDivScale(I); 964 case Intrinsic::amdgcn_icmp: 965 return selectIntrinsicIcmp(I); 966 case Intrinsic::amdgcn_ballot: 967 return selectBallot(I); 968 case Intrinsic::amdgcn_reloc_constant: 969 return selectRelocConstant(I); 970 case Intrinsic::amdgcn_groupstaticsize: 971 return selectGroupStaticSize(I); 972 case Intrinsic::returnaddress: 973 return selectReturnAddress(I); 974 case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16: 975 case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16: 976 case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16: 977 case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16: 978 case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8: 979 case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8: 980 return selectSMFMACIntrin(I); 981 default: 982 return selectImpl(I, *CoverageInfo); 983 } 984 } 985 986 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) { 987 if (Size != 32 && Size != 64) 988 return -1; 989 switch (P) { 990 default: 991 llvm_unreachable("Unknown condition code!"); 992 case CmpInst::ICMP_NE: 993 return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64; 994 case CmpInst::ICMP_EQ: 995 return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64; 996 case CmpInst::ICMP_SGT: 997 return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64; 998 case CmpInst::ICMP_SGE: 999 return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64; 1000 case CmpInst::ICMP_SLT: 1001 return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64; 1002 case CmpInst::ICMP_SLE: 1003 return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64; 1004 case CmpInst::ICMP_UGT: 1005 return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64; 1006 case CmpInst::ICMP_UGE: 1007 return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64; 1008 case CmpInst::ICMP_ULT: 1009 return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64; 1010 case CmpInst::ICMP_ULE: 1011 return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64; 1012 } 1013 } 1014 1015 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P, 1016 unsigned Size) const { 1017 if (Size == 64) { 1018 if (!STI.hasScalarCompareEq64()) 1019 return -1; 1020 1021 switch (P) { 1022 case CmpInst::ICMP_NE: 1023 return AMDGPU::S_CMP_LG_U64; 1024 case CmpInst::ICMP_EQ: 1025 return AMDGPU::S_CMP_EQ_U64; 1026 default: 1027 return -1; 1028 } 1029 } 1030 1031 if (Size != 32) 1032 return -1; 1033 1034 switch (P) { 1035 case CmpInst::ICMP_NE: 1036 return AMDGPU::S_CMP_LG_U32; 1037 case CmpInst::ICMP_EQ: 1038 return AMDGPU::S_CMP_EQ_U32; 1039 case CmpInst::ICMP_SGT: 1040 return AMDGPU::S_CMP_GT_I32; 1041 case CmpInst::ICMP_SGE: 1042 return AMDGPU::S_CMP_GE_I32; 1043 case CmpInst::ICMP_SLT: 1044 return AMDGPU::S_CMP_LT_I32; 1045 case CmpInst::ICMP_SLE: 1046 return AMDGPU::S_CMP_LE_I32; 1047 case CmpInst::ICMP_UGT: 1048 return AMDGPU::S_CMP_GT_U32; 1049 case CmpInst::ICMP_UGE: 1050 return AMDGPU::S_CMP_GE_U32; 1051 case CmpInst::ICMP_ULT: 1052 return AMDGPU::S_CMP_LT_U32; 1053 case CmpInst::ICMP_ULE: 1054 return AMDGPU::S_CMP_LE_U32; 1055 default: 1056 llvm_unreachable("Unknown condition code!"); 1057 } 1058 } 1059 1060 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const { 1061 MachineBasicBlock *BB = I.getParent(); 1062 const DebugLoc &DL = I.getDebugLoc(); 1063 1064 Register SrcReg = I.getOperand(2).getReg(); 1065 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 1066 1067 auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate(); 1068 1069 Register CCReg = I.getOperand(0).getReg(); 1070 if (!isVCC(CCReg, *MRI)) { 1071 int Opcode = getS_CMPOpcode(Pred, Size); 1072 if (Opcode == -1) 1073 return false; 1074 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode)) 1075 .add(I.getOperand(2)) 1076 .add(I.getOperand(3)); 1077 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg) 1078 .addReg(AMDGPU::SCC); 1079 bool Ret = 1080 constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) && 1081 RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI); 1082 I.eraseFromParent(); 1083 return Ret; 1084 } 1085 1086 int Opcode = getV_CMPOpcode(Pred, Size); 1087 if (Opcode == -1) 1088 return false; 1089 1090 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), 1091 I.getOperand(0).getReg()) 1092 .add(I.getOperand(2)) 1093 .add(I.getOperand(3)); 1094 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 1095 *TRI.getBoolRC(), *MRI); 1096 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 1097 I.eraseFromParent(); 1098 return Ret; 1099 } 1100 1101 bool AMDGPUInstructionSelector::selectIntrinsicIcmp(MachineInstr &I) const { 1102 Register Dst = I.getOperand(0).getReg(); 1103 if (isVCC(Dst, *MRI)) 1104 return false; 1105 1106 if (MRI->getType(Dst).getSizeInBits() != STI.getWavefrontSize()) 1107 return false; 1108 1109 MachineBasicBlock *BB = I.getParent(); 1110 const DebugLoc &DL = I.getDebugLoc(); 1111 Register SrcReg = I.getOperand(2).getReg(); 1112 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 1113 1114 auto Pred = static_cast<CmpInst::Predicate>(I.getOperand(4).getImm()); 1115 if (!ICmpInst::isIntPredicate(static_cast<ICmpInst::Predicate>(Pred))) { 1116 MachineInstr *ICmp = 1117 BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Dst); 1118 1119 if (!RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 1120 *TRI.getBoolRC(), *MRI)) 1121 return false; 1122 I.eraseFromParent(); 1123 return true; 1124 } 1125 1126 int Opcode = getV_CMPOpcode(Pred, Size); 1127 if (Opcode == -1) 1128 return false; 1129 1130 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), Dst) 1131 .add(I.getOperand(2)) 1132 .add(I.getOperand(3)); 1133 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), *TRI.getBoolRC(), 1134 *MRI); 1135 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 1136 I.eraseFromParent(); 1137 return Ret; 1138 } 1139 1140 bool AMDGPUInstructionSelector::selectBallot(MachineInstr &I) const { 1141 MachineBasicBlock *BB = I.getParent(); 1142 const DebugLoc &DL = I.getDebugLoc(); 1143 Register DstReg = I.getOperand(0).getReg(); 1144 const unsigned Size = MRI->getType(DstReg).getSizeInBits(); 1145 const bool Is64 = Size == 64; 1146 1147 if (Size != STI.getWavefrontSize()) 1148 return false; 1149 1150 Optional<ValueAndVReg> Arg = 1151 getIConstantVRegValWithLookThrough(I.getOperand(2).getReg(), *MRI); 1152 1153 if (Arg.hasValue()) { 1154 const int64_t Value = Arg.getValue().Value.getSExtValue(); 1155 if (Value == 0) { 1156 unsigned Opcode = Is64 ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 1157 BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg).addImm(0); 1158 } else if (Value == -1) { // all ones 1159 Register SrcReg = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO; 1160 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg); 1161 } else 1162 return false; 1163 } else { 1164 Register SrcReg = I.getOperand(2).getReg(); 1165 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg); 1166 } 1167 1168 I.eraseFromParent(); 1169 return true; 1170 } 1171 1172 bool AMDGPUInstructionSelector::selectRelocConstant(MachineInstr &I) const { 1173 Register DstReg = I.getOperand(0).getReg(); 1174 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 1175 const TargetRegisterClass *DstRC = 1176 TRI.getRegClassForSizeOnBank(32, *DstBank, *MRI); 1177 if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 1178 return false; 1179 1180 const bool IsVALU = DstBank->getID() == AMDGPU::VGPRRegBankID; 1181 1182 Module *M = MF->getFunction().getParent(); 1183 const MDNode *Metadata = I.getOperand(2).getMetadata(); 1184 auto SymbolName = cast<MDString>(Metadata->getOperand(0))->getString(); 1185 auto RelocSymbol = cast<GlobalVariable>( 1186 M->getOrInsertGlobal(SymbolName, Type::getInt32Ty(M->getContext()))); 1187 1188 MachineBasicBlock *BB = I.getParent(); 1189 BuildMI(*BB, &I, I.getDebugLoc(), 1190 TII.get(IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32), DstReg) 1191 .addGlobalAddress(RelocSymbol, 0, SIInstrInfo::MO_ABS32_LO); 1192 1193 I.eraseFromParent(); 1194 return true; 1195 } 1196 1197 bool AMDGPUInstructionSelector::selectGroupStaticSize(MachineInstr &I) const { 1198 Triple::OSType OS = MF->getTarget().getTargetTriple().getOS(); 1199 1200 Register DstReg = I.getOperand(0).getReg(); 1201 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1202 unsigned Mov = DstRB->getID() == AMDGPU::SGPRRegBankID ? 1203 AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 1204 1205 MachineBasicBlock *MBB = I.getParent(); 1206 const DebugLoc &DL = I.getDebugLoc(); 1207 1208 auto MIB = BuildMI(*MBB, &I, DL, TII.get(Mov), DstReg); 1209 1210 if (OS == Triple::AMDHSA || OS == Triple::AMDPAL) { 1211 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); 1212 MIB.addImm(MFI->getLDSSize()); 1213 } else { 1214 Module *M = MF->getFunction().getParent(); 1215 const GlobalValue *GV 1216 = Intrinsic::getDeclaration(M, Intrinsic::amdgcn_groupstaticsize); 1217 MIB.addGlobalAddress(GV, 0, SIInstrInfo::MO_ABS32_LO); 1218 } 1219 1220 I.eraseFromParent(); 1221 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1222 } 1223 1224 bool AMDGPUInstructionSelector::selectReturnAddress(MachineInstr &I) const { 1225 MachineBasicBlock *MBB = I.getParent(); 1226 MachineFunction &MF = *MBB->getParent(); 1227 const DebugLoc &DL = I.getDebugLoc(); 1228 1229 MachineOperand &Dst = I.getOperand(0); 1230 Register DstReg = Dst.getReg(); 1231 unsigned Depth = I.getOperand(2).getImm(); 1232 1233 const TargetRegisterClass *RC 1234 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 1235 if (!RC->hasSubClassEq(&AMDGPU::SGPR_64RegClass) || 1236 !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 1237 return false; 1238 1239 // Check for kernel and shader functions 1240 if (Depth != 0 || 1241 MF.getInfo<SIMachineFunctionInfo>()->isEntryFunction()) { 1242 BuildMI(*MBB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 1243 .addImm(0); 1244 I.eraseFromParent(); 1245 return true; 1246 } 1247 1248 MachineFrameInfo &MFI = MF.getFrameInfo(); 1249 // There is a call to @llvm.returnaddress in this function 1250 MFI.setReturnAddressIsTaken(true); 1251 1252 // Get the return address reg and mark it as an implicit live-in 1253 Register ReturnAddrReg = TRI.getReturnAddressReg(MF); 1254 Register LiveIn = getFunctionLiveInPhysReg(MF, TII, ReturnAddrReg, 1255 AMDGPU::SReg_64RegClass, DL); 1256 BuildMI(*MBB, &I, DL, TII.get(AMDGPU::COPY), DstReg) 1257 .addReg(LiveIn); 1258 I.eraseFromParent(); 1259 return true; 1260 } 1261 1262 bool AMDGPUInstructionSelector::selectEndCfIntrinsic(MachineInstr &MI) const { 1263 // FIXME: Manually selecting to avoid dealing with the SReg_1 trick 1264 // SelectionDAG uses for wave32 vs wave64. 1265 MachineBasicBlock *BB = MI.getParent(); 1266 BuildMI(*BB, &MI, MI.getDebugLoc(), TII.get(AMDGPU::SI_END_CF)) 1267 .add(MI.getOperand(1)); 1268 1269 Register Reg = MI.getOperand(1).getReg(); 1270 MI.eraseFromParent(); 1271 1272 if (!MRI->getRegClassOrNull(Reg)) 1273 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 1274 return true; 1275 } 1276 1277 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic( 1278 MachineInstr &MI, Intrinsic::ID IntrID) const { 1279 MachineBasicBlock *MBB = MI.getParent(); 1280 MachineFunction *MF = MBB->getParent(); 1281 const DebugLoc &DL = MI.getDebugLoc(); 1282 1283 unsigned IndexOperand = MI.getOperand(7).getImm(); 1284 bool WaveRelease = MI.getOperand(8).getImm() != 0; 1285 bool WaveDone = MI.getOperand(9).getImm() != 0; 1286 1287 if (WaveDone && !WaveRelease) 1288 report_fatal_error("ds_ordered_count: wave_done requires wave_release"); 1289 1290 unsigned OrderedCountIndex = IndexOperand & 0x3f; 1291 IndexOperand &= ~0x3f; 1292 unsigned CountDw = 0; 1293 1294 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) { 1295 CountDw = (IndexOperand >> 24) & 0xf; 1296 IndexOperand &= ~(0xf << 24); 1297 1298 if (CountDw < 1 || CountDw > 4) { 1299 report_fatal_error( 1300 "ds_ordered_count: dword count must be between 1 and 4"); 1301 } 1302 } 1303 1304 if (IndexOperand) 1305 report_fatal_error("ds_ordered_count: bad index operand"); 1306 1307 unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1; 1308 unsigned ShaderType = SIInstrInfo::getDSShaderTypeValue(*MF); 1309 1310 unsigned Offset0 = OrderedCountIndex << 2; 1311 unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) | 1312 (Instruction << 4); 1313 1314 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) 1315 Offset1 |= (CountDw - 1) << 6; 1316 1317 unsigned Offset = Offset0 | (Offset1 << 8); 1318 1319 Register M0Val = MI.getOperand(2).getReg(); 1320 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1321 .addReg(M0Val); 1322 1323 Register DstReg = MI.getOperand(0).getReg(); 1324 Register ValReg = MI.getOperand(3).getReg(); 1325 MachineInstrBuilder DS = 1326 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg) 1327 .addReg(ValReg) 1328 .addImm(Offset) 1329 .cloneMemRefs(MI); 1330 1331 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI)) 1332 return false; 1333 1334 bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI); 1335 MI.eraseFromParent(); 1336 return Ret; 1337 } 1338 1339 static unsigned gwsIntrinToOpcode(unsigned IntrID) { 1340 switch (IntrID) { 1341 case Intrinsic::amdgcn_ds_gws_init: 1342 return AMDGPU::DS_GWS_INIT; 1343 case Intrinsic::amdgcn_ds_gws_barrier: 1344 return AMDGPU::DS_GWS_BARRIER; 1345 case Intrinsic::amdgcn_ds_gws_sema_v: 1346 return AMDGPU::DS_GWS_SEMA_V; 1347 case Intrinsic::amdgcn_ds_gws_sema_br: 1348 return AMDGPU::DS_GWS_SEMA_BR; 1349 case Intrinsic::amdgcn_ds_gws_sema_p: 1350 return AMDGPU::DS_GWS_SEMA_P; 1351 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1352 return AMDGPU::DS_GWS_SEMA_RELEASE_ALL; 1353 default: 1354 llvm_unreachable("not a gws intrinsic"); 1355 } 1356 } 1357 1358 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI, 1359 Intrinsic::ID IID) const { 1360 if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all && 1361 !STI.hasGWSSemaReleaseAll()) 1362 return false; 1363 1364 // intrinsic ID, vsrc, offset 1365 const bool HasVSrc = MI.getNumOperands() == 3; 1366 assert(HasVSrc || MI.getNumOperands() == 2); 1367 1368 Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg(); 1369 const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI); 1370 if (OffsetRB->getID() != AMDGPU::SGPRRegBankID) 1371 return false; 1372 1373 MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1374 assert(OffsetDef); 1375 1376 unsigned ImmOffset; 1377 1378 MachineBasicBlock *MBB = MI.getParent(); 1379 const DebugLoc &DL = MI.getDebugLoc(); 1380 1381 MachineInstr *Readfirstlane = nullptr; 1382 1383 // If we legalized the VGPR input, strip out the readfirstlane to analyze the 1384 // incoming offset, in case there's an add of a constant. We'll have to put it 1385 // back later. 1386 if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) { 1387 Readfirstlane = OffsetDef; 1388 BaseOffset = OffsetDef->getOperand(1).getReg(); 1389 OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1390 } 1391 1392 if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) { 1393 // If we have a constant offset, try to use the 0 in m0 as the base. 1394 // TODO: Look into changing the default m0 initialization value. If the 1395 // default -1 only set the low 16-bits, we could leave it as-is and add 1 to 1396 // the immediate offset. 1397 1398 ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue(); 1399 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 1400 .addImm(0); 1401 } else { 1402 std::tie(BaseOffset, ImmOffset) = 1403 AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset); 1404 1405 if (Readfirstlane) { 1406 // We have the constant offset now, so put the readfirstlane back on the 1407 // variable component. 1408 if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI)) 1409 return false; 1410 1411 Readfirstlane->getOperand(1).setReg(BaseOffset); 1412 BaseOffset = Readfirstlane->getOperand(0).getReg(); 1413 } else { 1414 if (!RBI.constrainGenericRegister(BaseOffset, 1415 AMDGPU::SReg_32RegClass, *MRI)) 1416 return false; 1417 } 1418 1419 Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1420 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base) 1421 .addReg(BaseOffset) 1422 .addImm(16); 1423 1424 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1425 .addReg(M0Base); 1426 } 1427 1428 // The resource id offset is computed as (<isa opaque base> + M0[21:16] + 1429 // offset field) % 64. Some versions of the programming guide omit the m0 1430 // part, or claim it's from offset 0. 1431 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID))); 1432 1433 if (HasVSrc) { 1434 Register VSrc = MI.getOperand(1).getReg(); 1435 1436 if (STI.needsAlignedVGPRs()) { 1437 // Add implicit aligned super-reg to force alignment on the data operand. 1438 Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1439 BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef); 1440 Register NewVR = 1441 MRI->createVirtualRegister(&AMDGPU::VReg_64_Align2RegClass); 1442 BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), NewVR) 1443 .addReg(VSrc, 0, MI.getOperand(1).getSubReg()) 1444 .addImm(AMDGPU::sub0) 1445 .addReg(Undef) 1446 .addImm(AMDGPU::sub1); 1447 MIB.addReg(NewVR, 0, AMDGPU::sub0); 1448 MIB.addReg(NewVR, RegState::Implicit); 1449 } else { 1450 MIB.addReg(VSrc); 1451 } 1452 1453 if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI)) 1454 return false; 1455 } 1456 1457 MIB.addImm(ImmOffset) 1458 .cloneMemRefs(MI); 1459 1460 MI.eraseFromParent(); 1461 return true; 1462 } 1463 1464 bool AMDGPUInstructionSelector::selectDSAppendConsume(MachineInstr &MI, 1465 bool IsAppend) const { 1466 Register PtrBase = MI.getOperand(2).getReg(); 1467 LLT PtrTy = MRI->getType(PtrBase); 1468 bool IsGDS = PtrTy.getAddressSpace() == AMDGPUAS::REGION_ADDRESS; 1469 1470 unsigned Offset; 1471 std::tie(PtrBase, Offset) = selectDS1Addr1OffsetImpl(MI.getOperand(2)); 1472 1473 // TODO: Should this try to look through readfirstlane like GWS? 1474 if (!isDSOffsetLegal(PtrBase, Offset)) { 1475 PtrBase = MI.getOperand(2).getReg(); 1476 Offset = 0; 1477 } 1478 1479 MachineBasicBlock *MBB = MI.getParent(); 1480 const DebugLoc &DL = MI.getDebugLoc(); 1481 const unsigned Opc = IsAppend ? AMDGPU::DS_APPEND : AMDGPU::DS_CONSUME; 1482 1483 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1484 .addReg(PtrBase); 1485 if (!RBI.constrainGenericRegister(PtrBase, AMDGPU::SReg_32RegClass, *MRI)) 1486 return false; 1487 1488 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg()) 1489 .addImm(Offset) 1490 .addImm(IsGDS ? -1 : 0) 1491 .cloneMemRefs(MI); 1492 MI.eraseFromParent(); 1493 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1494 } 1495 1496 bool AMDGPUInstructionSelector::selectSBarrier(MachineInstr &MI) const { 1497 if (TM.getOptLevel() > CodeGenOpt::None) { 1498 unsigned WGSize = STI.getFlatWorkGroupSizes(MF->getFunction()).second; 1499 if (WGSize <= STI.getWavefrontSize()) { 1500 MachineBasicBlock *MBB = MI.getParent(); 1501 const DebugLoc &DL = MI.getDebugLoc(); 1502 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::WAVE_BARRIER)); 1503 MI.eraseFromParent(); 1504 return true; 1505 } 1506 } 1507 return selectImpl(MI, *CoverageInfo); 1508 } 1509 1510 static bool parseTexFail(uint64_t TexFailCtrl, bool &TFE, bool &LWE, 1511 bool &IsTexFail) { 1512 if (TexFailCtrl) 1513 IsTexFail = true; 1514 1515 TFE = (TexFailCtrl & 0x1) ? true : false; 1516 TexFailCtrl &= ~(uint64_t)0x1; 1517 LWE = (TexFailCtrl & 0x2) ? true : false; 1518 TexFailCtrl &= ~(uint64_t)0x2; 1519 1520 return TexFailCtrl == 0; 1521 } 1522 1523 bool AMDGPUInstructionSelector::selectImageIntrinsic( 1524 MachineInstr &MI, const AMDGPU::ImageDimIntrinsicInfo *Intr) const { 1525 MachineBasicBlock *MBB = MI.getParent(); 1526 const DebugLoc &DL = MI.getDebugLoc(); 1527 1528 const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 1529 AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode); 1530 1531 const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim); 1532 unsigned IntrOpcode = Intr->BaseOpcode; 1533 const bool IsGFX10Plus = AMDGPU::isGFX10Plus(STI); 1534 1535 const unsigned ArgOffset = MI.getNumExplicitDefs() + 1; 1536 1537 Register VDataIn, VDataOut; 1538 LLT VDataTy; 1539 int NumVDataDwords = -1; 1540 bool IsD16 = MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16 || 1541 MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16; 1542 1543 bool Unorm; 1544 if (!BaseOpcode->Sampler) 1545 Unorm = true; 1546 else 1547 Unorm = MI.getOperand(ArgOffset + Intr->UnormIndex).getImm() != 0; 1548 1549 bool TFE; 1550 bool LWE; 1551 bool IsTexFail = false; 1552 if (!parseTexFail(MI.getOperand(ArgOffset + Intr->TexFailCtrlIndex).getImm(), 1553 TFE, LWE, IsTexFail)) 1554 return false; 1555 1556 const int Flags = MI.getOperand(ArgOffset + Intr->NumArgs).getImm(); 1557 const bool IsA16 = (Flags & 1) != 0; 1558 const bool IsG16 = (Flags & 2) != 0; 1559 1560 // A16 implies 16 bit gradients if subtarget doesn't support G16 1561 if (IsA16 && !STI.hasG16() && !IsG16) 1562 return false; 1563 1564 unsigned DMask = 0; 1565 unsigned DMaskLanes = 0; 1566 1567 if (BaseOpcode->Atomic) { 1568 VDataOut = MI.getOperand(0).getReg(); 1569 VDataIn = MI.getOperand(2).getReg(); 1570 LLT Ty = MRI->getType(VDataIn); 1571 1572 // Be careful to allow atomic swap on 16-bit element vectors. 1573 const bool Is64Bit = BaseOpcode->AtomicX2 ? 1574 Ty.getSizeInBits() == 128 : 1575 Ty.getSizeInBits() == 64; 1576 1577 if (BaseOpcode->AtomicX2) { 1578 assert(MI.getOperand(3).getReg() == AMDGPU::NoRegister); 1579 1580 DMask = Is64Bit ? 0xf : 0x3; 1581 NumVDataDwords = Is64Bit ? 4 : 2; 1582 } else { 1583 DMask = Is64Bit ? 0x3 : 0x1; 1584 NumVDataDwords = Is64Bit ? 2 : 1; 1585 } 1586 } else { 1587 DMask = MI.getOperand(ArgOffset + Intr->DMaskIndex).getImm(); 1588 DMaskLanes = BaseOpcode->Gather4 ? 4 : countPopulation(DMask); 1589 1590 if (BaseOpcode->Store) { 1591 VDataIn = MI.getOperand(1).getReg(); 1592 VDataTy = MRI->getType(VDataIn); 1593 NumVDataDwords = (VDataTy.getSizeInBits() + 31) / 32; 1594 } else { 1595 VDataOut = MI.getOperand(0).getReg(); 1596 VDataTy = MRI->getType(VDataOut); 1597 NumVDataDwords = DMaskLanes; 1598 1599 if (IsD16 && !STI.hasUnpackedD16VMem()) 1600 NumVDataDwords = (DMaskLanes + 1) / 2; 1601 } 1602 } 1603 1604 // Set G16 opcode 1605 if (IsG16 && !IsA16) { 1606 const AMDGPU::MIMGG16MappingInfo *G16MappingInfo = 1607 AMDGPU::getMIMGG16MappingInfo(Intr->BaseOpcode); 1608 assert(G16MappingInfo); 1609 IntrOpcode = G16MappingInfo->G16; // set opcode to variant with _g16 1610 } 1611 1612 // TODO: Check this in verifier. 1613 assert((!IsTexFail || DMaskLanes >= 1) && "should have legalized this"); 1614 1615 unsigned CPol = MI.getOperand(ArgOffset + Intr->CachePolicyIndex).getImm(); 1616 if (BaseOpcode->Atomic) 1617 CPol |= AMDGPU::CPol::GLC; // TODO no-return optimization 1618 if (CPol & ~AMDGPU::CPol::ALL) 1619 return false; 1620 1621 int NumVAddrRegs = 0; 1622 int NumVAddrDwords = 0; 1623 for (unsigned I = Intr->VAddrStart; I < Intr->VAddrEnd; I++) { 1624 // Skip the $noregs and 0s inserted during legalization. 1625 MachineOperand &AddrOp = MI.getOperand(ArgOffset + I); 1626 if (!AddrOp.isReg()) 1627 continue; // XXX - Break? 1628 1629 Register Addr = AddrOp.getReg(); 1630 if (!Addr) 1631 break; 1632 1633 ++NumVAddrRegs; 1634 NumVAddrDwords += (MRI->getType(Addr).getSizeInBits() + 31) / 32; 1635 } 1636 1637 // The legalizer preprocessed the intrinsic arguments. If we aren't using 1638 // NSA, these should have been packed into a single value in the first 1639 // address register 1640 const bool UseNSA = NumVAddrRegs != 1 && NumVAddrDwords == NumVAddrRegs; 1641 if (UseNSA && !STI.hasFeature(AMDGPU::FeatureNSAEncoding)) { 1642 LLVM_DEBUG(dbgs() << "Trying to use NSA on non-NSA target\n"); 1643 return false; 1644 } 1645 1646 if (IsTexFail) 1647 ++NumVDataDwords; 1648 1649 int Opcode = -1; 1650 if (IsGFX10Plus) { 1651 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, 1652 UseNSA ? AMDGPU::MIMGEncGfx10NSA 1653 : AMDGPU::MIMGEncGfx10Default, 1654 NumVDataDwords, NumVAddrDwords); 1655 } else { 1656 if (STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) 1657 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8, 1658 NumVDataDwords, NumVAddrDwords); 1659 if (Opcode == -1) 1660 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6, 1661 NumVDataDwords, NumVAddrDwords); 1662 } 1663 assert(Opcode != -1); 1664 1665 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode)) 1666 .cloneMemRefs(MI); 1667 1668 if (VDataOut) { 1669 if (BaseOpcode->AtomicX2) { 1670 const bool Is64 = MRI->getType(VDataOut).getSizeInBits() == 64; 1671 1672 Register TmpReg = MRI->createVirtualRegister( 1673 Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass); 1674 unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0; 1675 1676 MIB.addDef(TmpReg); 1677 if (!MRI->use_empty(VDataOut)) { 1678 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), VDataOut) 1679 .addReg(TmpReg, RegState::Kill, SubReg); 1680 } 1681 1682 } else { 1683 MIB.addDef(VDataOut); // vdata output 1684 } 1685 } 1686 1687 if (VDataIn) 1688 MIB.addReg(VDataIn); // vdata input 1689 1690 for (int I = 0; I != NumVAddrRegs; ++I) { 1691 MachineOperand &SrcOp = MI.getOperand(ArgOffset + Intr->VAddrStart + I); 1692 if (SrcOp.isReg()) { 1693 assert(SrcOp.getReg() != 0); 1694 MIB.addReg(SrcOp.getReg()); 1695 } 1696 } 1697 1698 MIB.addReg(MI.getOperand(ArgOffset + Intr->RsrcIndex).getReg()); 1699 if (BaseOpcode->Sampler) 1700 MIB.addReg(MI.getOperand(ArgOffset + Intr->SampIndex).getReg()); 1701 1702 MIB.addImm(DMask); // dmask 1703 1704 if (IsGFX10Plus) 1705 MIB.addImm(DimInfo->Encoding); 1706 MIB.addImm(Unorm); 1707 1708 MIB.addImm(CPol); 1709 MIB.addImm(IsA16 && // a16 or r128 1710 STI.hasFeature(AMDGPU::FeatureR128A16) ? -1 : 0); 1711 if (IsGFX10Plus) 1712 MIB.addImm(IsA16 ? -1 : 0); 1713 1714 MIB.addImm(TFE); // tfe 1715 MIB.addImm(LWE); // lwe 1716 if (!IsGFX10Plus) 1717 MIB.addImm(DimInfo->DA ? -1 : 0); 1718 if (BaseOpcode->HasD16) 1719 MIB.addImm(IsD16 ? -1 : 0); 1720 1721 if (IsTexFail) { 1722 // An image load instruction with TFE/LWE only conditionally writes to its 1723 // result registers. Initialize them to zero so that we always get well 1724 // defined result values. 1725 assert(VDataOut && !VDataIn); 1726 Register Tied = MRI->cloneVirtualRegister(VDataOut); 1727 Register Zero = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1728 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::V_MOV_B32_e32), Zero) 1729 .addImm(0); 1730 auto Parts = TRI.getRegSplitParts(MRI->getRegClass(Tied), 4); 1731 if (STI.usePRTStrictNull()) { 1732 // With enable-prt-strict-null enabled, initialize all result registers to 1733 // zero. 1734 auto RegSeq = 1735 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied); 1736 for (auto Sub : Parts) 1737 RegSeq.addReg(Zero).addImm(Sub); 1738 } else { 1739 // With enable-prt-strict-null disabled, only initialize the extra TFE/LWE 1740 // result register. 1741 Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1742 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef); 1743 auto RegSeq = 1744 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied); 1745 for (auto Sub : Parts.drop_back(1)) 1746 RegSeq.addReg(Undef).addImm(Sub); 1747 RegSeq.addReg(Zero).addImm(Parts.back()); 1748 } 1749 MIB.addReg(Tied, RegState::Implicit); 1750 MIB->tieOperands(0, MIB->getNumOperands() - 1); 1751 } 1752 1753 MI.eraseFromParent(); 1754 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1755 } 1756 1757 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS( 1758 MachineInstr &I) const { 1759 unsigned IntrinsicID = I.getIntrinsicID(); 1760 switch (IntrinsicID) { 1761 case Intrinsic::amdgcn_end_cf: 1762 return selectEndCfIntrinsic(I); 1763 case Intrinsic::amdgcn_ds_ordered_add: 1764 case Intrinsic::amdgcn_ds_ordered_swap: 1765 return selectDSOrderedIntrinsic(I, IntrinsicID); 1766 case Intrinsic::amdgcn_ds_gws_init: 1767 case Intrinsic::amdgcn_ds_gws_barrier: 1768 case Intrinsic::amdgcn_ds_gws_sema_v: 1769 case Intrinsic::amdgcn_ds_gws_sema_br: 1770 case Intrinsic::amdgcn_ds_gws_sema_p: 1771 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1772 return selectDSGWSIntrinsic(I, IntrinsicID); 1773 case Intrinsic::amdgcn_ds_append: 1774 return selectDSAppendConsume(I, true); 1775 case Intrinsic::amdgcn_ds_consume: 1776 return selectDSAppendConsume(I, false); 1777 case Intrinsic::amdgcn_s_barrier: 1778 return selectSBarrier(I); 1779 case Intrinsic::amdgcn_global_atomic_fadd: 1780 return selectGlobalAtomicFadd(I, I.getOperand(2), I.getOperand(3)); 1781 default: { 1782 return selectImpl(I, *CoverageInfo); 1783 } 1784 } 1785 } 1786 1787 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const { 1788 if (selectImpl(I, *CoverageInfo)) 1789 return true; 1790 1791 MachineBasicBlock *BB = I.getParent(); 1792 const DebugLoc &DL = I.getDebugLoc(); 1793 1794 Register DstReg = I.getOperand(0).getReg(); 1795 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 1796 assert(Size <= 32 || Size == 64); 1797 const MachineOperand &CCOp = I.getOperand(1); 1798 Register CCReg = CCOp.getReg(); 1799 if (!isVCC(CCReg, *MRI)) { 1800 unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 : 1801 AMDGPU::S_CSELECT_B32; 1802 MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 1803 .addReg(CCReg); 1804 1805 // The generic constrainSelectedInstRegOperands doesn't work for the scc register 1806 // bank, because it does not cover the register class that we used to represent 1807 // for it. So we need to manually set the register class here. 1808 if (!MRI->getRegClassOrNull(CCReg)) 1809 MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI)); 1810 MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg) 1811 .add(I.getOperand(2)) 1812 .add(I.getOperand(3)); 1813 1814 bool Ret = false; 1815 Ret |= constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1816 Ret |= constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI); 1817 I.eraseFromParent(); 1818 return Ret; 1819 } 1820 1821 // Wide VGPR select should have been split in RegBankSelect. 1822 if (Size > 32) 1823 return false; 1824 1825 MachineInstr *Select = 1826 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 1827 .addImm(0) 1828 .add(I.getOperand(3)) 1829 .addImm(0) 1830 .add(I.getOperand(2)) 1831 .add(I.getOperand(1)); 1832 1833 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1834 I.eraseFromParent(); 1835 return Ret; 1836 } 1837 1838 static int sizeToSubRegIndex(unsigned Size) { 1839 switch (Size) { 1840 case 32: 1841 return AMDGPU::sub0; 1842 case 64: 1843 return AMDGPU::sub0_sub1; 1844 case 96: 1845 return AMDGPU::sub0_sub1_sub2; 1846 case 128: 1847 return AMDGPU::sub0_sub1_sub2_sub3; 1848 case 256: 1849 return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7; 1850 default: 1851 if (Size < 32) 1852 return AMDGPU::sub0; 1853 if (Size > 256) 1854 return -1; 1855 return sizeToSubRegIndex(PowerOf2Ceil(Size)); 1856 } 1857 } 1858 1859 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const { 1860 Register DstReg = I.getOperand(0).getReg(); 1861 Register SrcReg = I.getOperand(1).getReg(); 1862 const LLT DstTy = MRI->getType(DstReg); 1863 const LLT SrcTy = MRI->getType(SrcReg); 1864 const LLT S1 = LLT::scalar(1); 1865 1866 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 1867 const RegisterBank *DstRB; 1868 if (DstTy == S1) { 1869 // This is a special case. We don't treat s1 for legalization artifacts as 1870 // vcc booleans. 1871 DstRB = SrcRB; 1872 } else { 1873 DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1874 if (SrcRB != DstRB) 1875 return false; 1876 } 1877 1878 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 1879 1880 unsigned DstSize = DstTy.getSizeInBits(); 1881 unsigned SrcSize = SrcTy.getSizeInBits(); 1882 1883 const TargetRegisterClass *SrcRC 1884 = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, *MRI); 1885 const TargetRegisterClass *DstRC 1886 = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, *MRI); 1887 if (!SrcRC || !DstRC) 1888 return false; 1889 1890 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 1891 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) { 1892 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n"); 1893 return false; 1894 } 1895 1896 if (DstTy == LLT::fixed_vector(2, 16) && SrcTy == LLT::fixed_vector(2, 32)) { 1897 MachineBasicBlock *MBB = I.getParent(); 1898 const DebugLoc &DL = I.getDebugLoc(); 1899 1900 Register LoReg = MRI->createVirtualRegister(DstRC); 1901 Register HiReg = MRI->createVirtualRegister(DstRC); 1902 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), LoReg) 1903 .addReg(SrcReg, 0, AMDGPU::sub0); 1904 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), HiReg) 1905 .addReg(SrcReg, 0, AMDGPU::sub1); 1906 1907 if (IsVALU && STI.hasSDWA()) { 1908 // Write the low 16-bits of the high element into the high 16-bits of the 1909 // low element. 1910 MachineInstr *MovSDWA = 1911 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 1912 .addImm(0) // $src0_modifiers 1913 .addReg(HiReg) // $src0 1914 .addImm(0) // $clamp 1915 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 1916 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 1917 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 1918 .addReg(LoReg, RegState::Implicit); 1919 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 1920 } else { 1921 Register TmpReg0 = MRI->createVirtualRegister(DstRC); 1922 Register TmpReg1 = MRI->createVirtualRegister(DstRC); 1923 Register ImmReg = MRI->createVirtualRegister(DstRC); 1924 if (IsVALU) { 1925 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0) 1926 .addImm(16) 1927 .addReg(HiReg); 1928 } else { 1929 BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0) 1930 .addReg(HiReg) 1931 .addImm(16); 1932 } 1933 1934 unsigned MovOpc = IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32; 1935 unsigned AndOpc = IsVALU ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 1936 unsigned OrOpc = IsVALU ? AMDGPU::V_OR_B32_e64 : AMDGPU::S_OR_B32; 1937 1938 BuildMI(*MBB, I, DL, TII.get(MovOpc), ImmReg) 1939 .addImm(0xffff); 1940 BuildMI(*MBB, I, DL, TII.get(AndOpc), TmpReg1) 1941 .addReg(LoReg) 1942 .addReg(ImmReg); 1943 BuildMI(*MBB, I, DL, TII.get(OrOpc), DstReg) 1944 .addReg(TmpReg0) 1945 .addReg(TmpReg1); 1946 } 1947 1948 I.eraseFromParent(); 1949 return true; 1950 } 1951 1952 if (!DstTy.isScalar()) 1953 return false; 1954 1955 if (SrcSize > 32) { 1956 int SubRegIdx = sizeToSubRegIndex(DstSize); 1957 if (SubRegIdx == -1) 1958 return false; 1959 1960 // Deal with weird cases where the class only partially supports the subreg 1961 // index. 1962 const TargetRegisterClass *SrcWithSubRC 1963 = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx); 1964 if (!SrcWithSubRC) 1965 return false; 1966 1967 if (SrcWithSubRC != SrcRC) { 1968 if (!RBI.constrainGenericRegister(SrcReg, *SrcWithSubRC, *MRI)) 1969 return false; 1970 } 1971 1972 I.getOperand(1).setSubReg(SubRegIdx); 1973 } 1974 1975 I.setDesc(TII.get(TargetOpcode::COPY)); 1976 return true; 1977 } 1978 1979 /// \returns true if a bitmask for \p Size bits will be an inline immediate. 1980 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) { 1981 Mask = maskTrailingOnes<unsigned>(Size); 1982 int SignedMask = static_cast<int>(Mask); 1983 return SignedMask >= -16 && SignedMask <= 64; 1984 } 1985 1986 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1. 1987 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank( 1988 Register Reg, const MachineRegisterInfo &MRI, 1989 const TargetRegisterInfo &TRI) const { 1990 const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 1991 if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>()) 1992 return RB; 1993 1994 // Ignore the type, since we don't use vcc in artifacts. 1995 if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>()) 1996 return &RBI.getRegBankFromRegClass(*RC, LLT()); 1997 return nullptr; 1998 } 1999 2000 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const { 2001 bool InReg = I.getOpcode() == AMDGPU::G_SEXT_INREG; 2002 bool Signed = I.getOpcode() == AMDGPU::G_SEXT || InReg; 2003 const DebugLoc &DL = I.getDebugLoc(); 2004 MachineBasicBlock &MBB = *I.getParent(); 2005 const Register DstReg = I.getOperand(0).getReg(); 2006 const Register SrcReg = I.getOperand(1).getReg(); 2007 2008 const LLT DstTy = MRI->getType(DstReg); 2009 const LLT SrcTy = MRI->getType(SrcReg); 2010 const unsigned SrcSize = I.getOpcode() == AMDGPU::G_SEXT_INREG ? 2011 I.getOperand(2).getImm() : SrcTy.getSizeInBits(); 2012 const unsigned DstSize = DstTy.getSizeInBits(); 2013 if (!DstTy.isScalar()) 2014 return false; 2015 2016 // Artifact casts should never use vcc. 2017 const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI); 2018 2019 // FIXME: This should probably be illegal and split earlier. 2020 if (I.getOpcode() == AMDGPU::G_ANYEXT) { 2021 if (DstSize <= 32) 2022 return selectCOPY(I); 2023 2024 const TargetRegisterClass *SrcRC = 2025 TRI.getRegClassForTypeOnBank(SrcTy, *SrcBank, *MRI); 2026 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 2027 const TargetRegisterClass *DstRC = 2028 TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI); 2029 2030 Register UndefReg = MRI->createVirtualRegister(SrcRC); 2031 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 2032 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2033 .addReg(SrcReg) 2034 .addImm(AMDGPU::sub0) 2035 .addReg(UndefReg) 2036 .addImm(AMDGPU::sub1); 2037 I.eraseFromParent(); 2038 2039 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) && 2040 RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI); 2041 } 2042 2043 if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) { 2044 // 64-bit should have been split up in RegBankSelect 2045 2046 // Try to use an and with a mask if it will save code size. 2047 unsigned Mask; 2048 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 2049 MachineInstr *ExtI = 2050 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg) 2051 .addImm(Mask) 2052 .addReg(SrcReg); 2053 I.eraseFromParent(); 2054 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 2055 } 2056 2057 const unsigned BFE = Signed ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64; 2058 MachineInstr *ExtI = 2059 BuildMI(MBB, I, DL, TII.get(BFE), DstReg) 2060 .addReg(SrcReg) 2061 .addImm(0) // Offset 2062 .addImm(SrcSize); // Width 2063 I.eraseFromParent(); 2064 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 2065 } 2066 2067 if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) { 2068 const TargetRegisterClass &SrcRC = InReg && DstSize > 32 ? 2069 AMDGPU::SReg_64RegClass : AMDGPU::SReg_32RegClass; 2070 if (!RBI.constrainGenericRegister(SrcReg, SrcRC, *MRI)) 2071 return false; 2072 2073 if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) { 2074 const unsigned SextOpc = SrcSize == 8 ? 2075 AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16; 2076 BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg) 2077 .addReg(SrcReg); 2078 I.eraseFromParent(); 2079 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 2080 } 2081 2082 const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64; 2083 const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32; 2084 2085 // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width. 2086 if (DstSize > 32 && (SrcSize <= 32 || InReg)) { 2087 // We need a 64-bit register source, but the high bits don't matter. 2088 Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); 2089 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2090 unsigned SubReg = InReg ? AMDGPU::sub0 : 0; 2091 2092 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 2093 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg) 2094 .addReg(SrcReg, 0, SubReg) 2095 .addImm(AMDGPU::sub0) 2096 .addReg(UndefReg) 2097 .addImm(AMDGPU::sub1); 2098 2099 BuildMI(MBB, I, DL, TII.get(BFE64), DstReg) 2100 .addReg(ExtReg) 2101 .addImm(SrcSize << 16); 2102 2103 I.eraseFromParent(); 2104 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI); 2105 } 2106 2107 unsigned Mask; 2108 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 2109 BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg) 2110 .addReg(SrcReg) 2111 .addImm(Mask); 2112 } else { 2113 BuildMI(MBB, I, DL, TII.get(BFE32), DstReg) 2114 .addReg(SrcReg) 2115 .addImm(SrcSize << 16); 2116 } 2117 2118 I.eraseFromParent(); 2119 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 2120 } 2121 2122 return false; 2123 } 2124 2125 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const { 2126 MachineBasicBlock *BB = I.getParent(); 2127 MachineOperand &ImmOp = I.getOperand(1); 2128 Register DstReg = I.getOperand(0).getReg(); 2129 unsigned Size = MRI->getType(DstReg).getSizeInBits(); 2130 2131 // The AMDGPU backend only supports Imm operands and not CImm or FPImm. 2132 if (ImmOp.isFPImm()) { 2133 const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt(); 2134 ImmOp.ChangeToImmediate(Imm.getZExtValue()); 2135 } else if (ImmOp.isCImm()) { 2136 ImmOp.ChangeToImmediate(ImmOp.getCImm()->getSExtValue()); 2137 } else { 2138 llvm_unreachable("Not supported by g_constants"); 2139 } 2140 2141 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2142 const bool IsSgpr = DstRB->getID() == AMDGPU::SGPRRegBankID; 2143 2144 unsigned Opcode; 2145 if (DstRB->getID() == AMDGPU::VCCRegBankID) { 2146 Opcode = STI.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64; 2147 } else { 2148 Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 2149 2150 // We should never produce s1 values on banks other than VCC. If the user of 2151 // this already constrained the register, we may incorrectly think it's VCC 2152 // if it wasn't originally. 2153 if (Size == 1) 2154 return false; 2155 } 2156 2157 if (Size != 64) { 2158 I.setDesc(TII.get(Opcode)); 2159 I.addImplicitDefUseOperands(*MF); 2160 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 2161 } 2162 2163 const DebugLoc &DL = I.getDebugLoc(); 2164 2165 APInt Imm(Size, I.getOperand(1).getImm()); 2166 2167 MachineInstr *ResInst; 2168 if (IsSgpr && TII.isInlineConstant(Imm)) { 2169 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 2170 .addImm(I.getOperand(1).getImm()); 2171 } else { 2172 const TargetRegisterClass *RC = IsSgpr ? 2173 &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass; 2174 Register LoReg = MRI->createVirtualRegister(RC); 2175 Register HiReg = MRI->createVirtualRegister(RC); 2176 2177 BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg) 2178 .addImm(Imm.trunc(32).getZExtValue()); 2179 2180 BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg) 2181 .addImm(Imm.ashr(32).getZExtValue()); 2182 2183 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2184 .addReg(LoReg) 2185 .addImm(AMDGPU::sub0) 2186 .addReg(HiReg) 2187 .addImm(AMDGPU::sub1); 2188 } 2189 2190 // We can't call constrainSelectedInstRegOperands here, because it doesn't 2191 // work for target independent opcodes 2192 I.eraseFromParent(); 2193 const TargetRegisterClass *DstRC = 2194 TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI); 2195 if (!DstRC) 2196 return true; 2197 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI); 2198 } 2199 2200 bool AMDGPUInstructionSelector::selectG_FNEG(MachineInstr &MI) const { 2201 // Only manually handle the f64 SGPR case. 2202 // 2203 // FIXME: This is a workaround for 2.5 different tablegen problems. Because 2204 // the bit ops theoretically have a second result due to the implicit def of 2205 // SCC, the GlobalISelEmitter is overly conservative and rejects it. Fixing 2206 // that is easy by disabling the check. The result works, but uses a 2207 // nonsensical sreg32orlds_and_sreg_1 regclass. 2208 // 2209 // The DAG emitter is more problematic, and incorrectly adds both S_XOR_B32 to 2210 // the variadic REG_SEQUENCE operands. 2211 2212 Register Dst = MI.getOperand(0).getReg(); 2213 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 2214 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 2215 MRI->getType(Dst) != LLT::scalar(64)) 2216 return false; 2217 2218 Register Src = MI.getOperand(1).getReg(); 2219 MachineInstr *Fabs = getOpcodeDef(TargetOpcode::G_FABS, Src, *MRI); 2220 if (Fabs) 2221 Src = Fabs->getOperand(1).getReg(); 2222 2223 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 2224 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 2225 return false; 2226 2227 MachineBasicBlock *BB = MI.getParent(); 2228 const DebugLoc &DL = MI.getDebugLoc(); 2229 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2230 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2231 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2232 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2233 2234 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 2235 .addReg(Src, 0, AMDGPU::sub0); 2236 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 2237 .addReg(Src, 0, AMDGPU::sub1); 2238 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 2239 .addImm(0x80000000); 2240 2241 // Set or toggle sign bit. 2242 unsigned Opc = Fabs ? AMDGPU::S_OR_B32 : AMDGPU::S_XOR_B32; 2243 BuildMI(*BB, &MI, DL, TII.get(Opc), OpReg) 2244 .addReg(HiReg) 2245 .addReg(ConstReg); 2246 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 2247 .addReg(LoReg) 2248 .addImm(AMDGPU::sub0) 2249 .addReg(OpReg) 2250 .addImm(AMDGPU::sub1); 2251 MI.eraseFromParent(); 2252 return true; 2253 } 2254 2255 // FIXME: This is a workaround for the same tablegen problems as G_FNEG 2256 bool AMDGPUInstructionSelector::selectG_FABS(MachineInstr &MI) const { 2257 Register Dst = MI.getOperand(0).getReg(); 2258 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 2259 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 2260 MRI->getType(Dst) != LLT::scalar(64)) 2261 return false; 2262 2263 Register Src = MI.getOperand(1).getReg(); 2264 MachineBasicBlock *BB = MI.getParent(); 2265 const DebugLoc &DL = MI.getDebugLoc(); 2266 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2267 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2268 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2269 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2270 2271 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 2272 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 2273 return false; 2274 2275 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 2276 .addReg(Src, 0, AMDGPU::sub0); 2277 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 2278 .addReg(Src, 0, AMDGPU::sub1); 2279 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 2280 .addImm(0x7fffffff); 2281 2282 // Clear sign bit. 2283 // TODO: Should this used S_BITSET0_*? 2284 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_AND_B32), OpReg) 2285 .addReg(HiReg) 2286 .addReg(ConstReg); 2287 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 2288 .addReg(LoReg) 2289 .addImm(AMDGPU::sub0) 2290 .addReg(OpReg) 2291 .addImm(AMDGPU::sub1); 2292 2293 MI.eraseFromParent(); 2294 return true; 2295 } 2296 2297 static bool isConstant(const MachineInstr &MI) { 2298 return MI.getOpcode() == TargetOpcode::G_CONSTANT; 2299 } 2300 2301 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load, 2302 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const { 2303 2304 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg()); 2305 2306 assert(PtrMI); 2307 2308 if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD) 2309 return; 2310 2311 GEPInfo GEPInfo(*PtrMI); 2312 2313 for (unsigned i = 1; i != 3; ++i) { 2314 const MachineOperand &GEPOp = PtrMI->getOperand(i); 2315 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg()); 2316 assert(OpDef); 2317 if (i == 2 && isConstant(*OpDef)) { 2318 // TODO: Could handle constant base + variable offset, but a combine 2319 // probably should have commuted it. 2320 assert(GEPInfo.Imm == 0); 2321 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue(); 2322 continue; 2323 } 2324 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI); 2325 if (OpBank->getID() == AMDGPU::SGPRRegBankID) 2326 GEPInfo.SgprParts.push_back(GEPOp.getReg()); 2327 else 2328 GEPInfo.VgprParts.push_back(GEPOp.getReg()); 2329 } 2330 2331 AddrInfo.push_back(GEPInfo); 2332 getAddrModeInfo(*PtrMI, MRI, AddrInfo); 2333 } 2334 2335 bool AMDGPUInstructionSelector::isSGPR(Register Reg) const { 2336 return RBI.getRegBank(Reg, *MRI, TRI)->getID() == AMDGPU::SGPRRegBankID; 2337 } 2338 2339 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const { 2340 if (!MI.hasOneMemOperand()) 2341 return false; 2342 2343 const MachineMemOperand *MMO = *MI.memoperands_begin(); 2344 const Value *Ptr = MMO->getValue(); 2345 2346 // UndefValue means this is a load of a kernel input. These are uniform. 2347 // Sometimes LDS instructions have constant pointers. 2348 // If Ptr is null, then that means this mem operand contains a 2349 // PseudoSourceValue like GOT. 2350 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) || 2351 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr)) 2352 return true; 2353 2354 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) 2355 return true; 2356 2357 const Instruction *I = dyn_cast<Instruction>(Ptr); 2358 return I && I->getMetadata("amdgpu.uniform"); 2359 } 2360 2361 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const { 2362 for (const GEPInfo &GEPInfo : AddrInfo) { 2363 if (!GEPInfo.VgprParts.empty()) 2364 return true; 2365 } 2366 return false; 2367 } 2368 2369 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const { 2370 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 2371 unsigned AS = PtrTy.getAddressSpace(); 2372 if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) && 2373 STI.ldsRequiresM0Init()) { 2374 MachineBasicBlock *BB = I.getParent(); 2375 2376 // If DS instructions require M0 initialization, insert it before selecting. 2377 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 2378 .addImm(-1); 2379 } 2380 } 2381 2382 bool AMDGPUInstructionSelector::selectG_LOAD_STORE_ATOMICRMW( 2383 MachineInstr &I) const { 2384 if (I.getOpcode() == TargetOpcode::G_ATOMICRMW_FADD) { 2385 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 2386 unsigned AS = PtrTy.getAddressSpace(); 2387 if (AS == AMDGPUAS::GLOBAL_ADDRESS) 2388 return selectGlobalAtomicFadd(I, I.getOperand(1), I.getOperand(2)); 2389 } 2390 2391 initM0(I); 2392 return selectImpl(I, *CoverageInfo); 2393 } 2394 2395 static bool isVCmpResult(Register Reg, MachineRegisterInfo &MRI) { 2396 if (Reg.isPhysical()) 2397 return false; 2398 2399 MachineInstr &MI = *MRI.getUniqueVRegDef(Reg); 2400 const unsigned Opcode = MI.getOpcode(); 2401 2402 if (Opcode == AMDGPU::COPY) 2403 return isVCmpResult(MI.getOperand(1).getReg(), MRI); 2404 2405 if (Opcode == AMDGPU::G_AND || Opcode == AMDGPU::G_OR || 2406 Opcode == AMDGPU::G_XOR) 2407 return isVCmpResult(MI.getOperand(1).getReg(), MRI) && 2408 isVCmpResult(MI.getOperand(2).getReg(), MRI); 2409 2410 if (Opcode == TargetOpcode::G_INTRINSIC) 2411 return MI.getIntrinsicID() == Intrinsic::amdgcn_class; 2412 2413 return Opcode == AMDGPU::G_ICMP || Opcode == AMDGPU::G_FCMP; 2414 } 2415 2416 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const { 2417 MachineBasicBlock *BB = I.getParent(); 2418 MachineOperand &CondOp = I.getOperand(0); 2419 Register CondReg = CondOp.getReg(); 2420 const DebugLoc &DL = I.getDebugLoc(); 2421 2422 unsigned BrOpcode; 2423 Register CondPhysReg; 2424 const TargetRegisterClass *ConstrainRC; 2425 2426 // In SelectionDAG, we inspect the IR block for uniformity metadata to decide 2427 // whether the branch is uniform when selecting the instruction. In 2428 // GlobalISel, we should push that decision into RegBankSelect. Assume for now 2429 // RegBankSelect knows what it's doing if the branch condition is scc, even 2430 // though it currently does not. 2431 if (!isVCC(CondReg, *MRI)) { 2432 if (MRI->getType(CondReg) != LLT::scalar(32)) 2433 return false; 2434 2435 CondPhysReg = AMDGPU::SCC; 2436 BrOpcode = AMDGPU::S_CBRANCH_SCC1; 2437 ConstrainRC = &AMDGPU::SReg_32RegClass; 2438 } else { 2439 // FIXME: Should scc->vcc copies and with exec? 2440 2441 // Unless the value of CondReg is a result of a V_CMP* instruction then we 2442 // need to insert an and with exec. 2443 if (!isVCmpResult(CondReg, *MRI)) { 2444 const bool Is64 = STI.isWave64(); 2445 const unsigned Opcode = Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 2446 const Register Exec = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO; 2447 2448 Register TmpReg = MRI->createVirtualRegister(TRI.getBoolRC()); 2449 BuildMI(*BB, &I, DL, TII.get(Opcode), TmpReg) 2450 .addReg(CondReg) 2451 .addReg(Exec); 2452 CondReg = TmpReg; 2453 } 2454 2455 CondPhysReg = TRI.getVCC(); 2456 BrOpcode = AMDGPU::S_CBRANCH_VCCNZ; 2457 ConstrainRC = TRI.getBoolRC(); 2458 } 2459 2460 if (!MRI->getRegClassOrNull(CondReg)) 2461 MRI->setRegClass(CondReg, ConstrainRC); 2462 2463 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg) 2464 .addReg(CondReg); 2465 BuildMI(*BB, &I, DL, TII.get(BrOpcode)) 2466 .addMBB(I.getOperand(1).getMBB()); 2467 2468 I.eraseFromParent(); 2469 return true; 2470 } 2471 2472 bool AMDGPUInstructionSelector::selectG_GLOBAL_VALUE( 2473 MachineInstr &I) const { 2474 Register DstReg = I.getOperand(0).getReg(); 2475 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2476 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2477 I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32)); 2478 if (IsVGPR) 2479 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 2480 2481 return RBI.constrainGenericRegister( 2482 DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI); 2483 } 2484 2485 bool AMDGPUInstructionSelector::selectG_PTRMASK(MachineInstr &I) const { 2486 Register DstReg = I.getOperand(0).getReg(); 2487 Register SrcReg = I.getOperand(1).getReg(); 2488 Register MaskReg = I.getOperand(2).getReg(); 2489 LLT Ty = MRI->getType(DstReg); 2490 LLT MaskTy = MRI->getType(MaskReg); 2491 MachineBasicBlock *BB = I.getParent(); 2492 const DebugLoc &DL = I.getDebugLoc(); 2493 2494 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2495 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2496 const RegisterBank *MaskRB = RBI.getRegBank(MaskReg, *MRI, TRI); 2497 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2498 if (DstRB != SrcRB) // Should only happen for hand written MIR. 2499 return false; 2500 2501 // Try to avoid emitting a bit operation when we only need to touch half of 2502 // the 64-bit pointer. 2503 APInt MaskOnes = KnownBits->getKnownOnes(MaskReg).zextOrSelf(64); 2504 const APInt MaskHi32 = APInt::getHighBitsSet(64, 32); 2505 const APInt MaskLo32 = APInt::getLowBitsSet(64, 32); 2506 2507 const bool CanCopyLow32 = (MaskOnes & MaskLo32) == MaskLo32; 2508 const bool CanCopyHi32 = (MaskOnes & MaskHi32) == MaskHi32; 2509 2510 if (!IsVGPR && Ty.getSizeInBits() == 64 && 2511 !CanCopyLow32 && !CanCopyHi32) { 2512 auto MIB = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_AND_B64), DstReg) 2513 .addReg(SrcReg) 2514 .addReg(MaskReg); 2515 I.eraseFromParent(); 2516 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 2517 } 2518 2519 unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 2520 const TargetRegisterClass &RegRC 2521 = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2522 2523 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB, 2524 *MRI); 2525 const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB, 2526 *MRI); 2527 const TargetRegisterClass *MaskRC = 2528 TRI.getRegClassForTypeOnBank(MaskTy, *MaskRB, *MRI); 2529 2530 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2531 !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2532 !RBI.constrainGenericRegister(MaskReg, *MaskRC, *MRI)) 2533 return false; 2534 2535 if (Ty.getSizeInBits() == 32) { 2536 assert(MaskTy.getSizeInBits() == 32 && 2537 "ptrmask should have been narrowed during legalize"); 2538 2539 BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg) 2540 .addReg(SrcReg) 2541 .addReg(MaskReg); 2542 I.eraseFromParent(); 2543 return true; 2544 } 2545 2546 Register HiReg = MRI->createVirtualRegister(&RegRC); 2547 Register LoReg = MRI->createVirtualRegister(&RegRC); 2548 2549 // Extract the subregisters from the source pointer. 2550 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg) 2551 .addReg(SrcReg, 0, AMDGPU::sub0); 2552 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg) 2553 .addReg(SrcReg, 0, AMDGPU::sub1); 2554 2555 Register MaskedLo, MaskedHi; 2556 2557 if (CanCopyLow32) { 2558 // If all the bits in the low half are 1, we only need a copy for it. 2559 MaskedLo = LoReg; 2560 } else { 2561 // Extract the mask subregister and apply the and. 2562 Register MaskLo = MRI->createVirtualRegister(&RegRC); 2563 MaskedLo = MRI->createVirtualRegister(&RegRC); 2564 2565 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskLo) 2566 .addReg(MaskReg, 0, AMDGPU::sub0); 2567 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedLo) 2568 .addReg(LoReg) 2569 .addReg(MaskLo); 2570 } 2571 2572 if (CanCopyHi32) { 2573 // If all the bits in the high half are 1, we only need a copy for it. 2574 MaskedHi = HiReg; 2575 } else { 2576 Register MaskHi = MRI->createVirtualRegister(&RegRC); 2577 MaskedHi = MRI->createVirtualRegister(&RegRC); 2578 2579 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskHi) 2580 .addReg(MaskReg, 0, AMDGPU::sub1); 2581 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedHi) 2582 .addReg(HiReg) 2583 .addReg(MaskHi); 2584 } 2585 2586 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2587 .addReg(MaskedLo) 2588 .addImm(AMDGPU::sub0) 2589 .addReg(MaskedHi) 2590 .addImm(AMDGPU::sub1); 2591 I.eraseFromParent(); 2592 return true; 2593 } 2594 2595 /// Return the register to use for the index value, and the subregister to use 2596 /// for the indirectly accessed register. 2597 static std::pair<Register, unsigned> 2598 computeIndirectRegIndex(MachineRegisterInfo &MRI, 2599 const SIRegisterInfo &TRI, 2600 const TargetRegisterClass *SuperRC, 2601 Register IdxReg, 2602 unsigned EltSize) { 2603 Register IdxBaseReg; 2604 int Offset; 2605 2606 std::tie(IdxBaseReg, Offset) = AMDGPU::getBaseWithConstantOffset(MRI, IdxReg); 2607 if (IdxBaseReg == AMDGPU::NoRegister) { 2608 // This will happen if the index is a known constant. This should ordinarily 2609 // be legalized out, but handle it as a register just in case. 2610 assert(Offset == 0); 2611 IdxBaseReg = IdxReg; 2612 } 2613 2614 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SuperRC, EltSize); 2615 2616 // Skip out of bounds offsets, or else we would end up using an undefined 2617 // register. 2618 if (static_cast<unsigned>(Offset) >= SubRegs.size()) 2619 return std::make_pair(IdxReg, SubRegs[0]); 2620 return std::make_pair(IdxBaseReg, SubRegs[Offset]); 2621 } 2622 2623 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT( 2624 MachineInstr &MI) const { 2625 Register DstReg = MI.getOperand(0).getReg(); 2626 Register SrcReg = MI.getOperand(1).getReg(); 2627 Register IdxReg = MI.getOperand(2).getReg(); 2628 2629 LLT DstTy = MRI->getType(DstReg); 2630 LLT SrcTy = MRI->getType(SrcReg); 2631 2632 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2633 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2634 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2635 2636 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2637 // into a waterfall loop. 2638 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2639 return false; 2640 2641 const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB, 2642 *MRI); 2643 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(DstTy, *DstRB, 2644 *MRI); 2645 if (!SrcRC || !DstRC) 2646 return false; 2647 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2648 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2649 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2650 return false; 2651 2652 MachineBasicBlock *BB = MI.getParent(); 2653 const DebugLoc &DL = MI.getDebugLoc(); 2654 const bool Is64 = DstTy.getSizeInBits() == 64; 2655 2656 unsigned SubReg; 2657 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, SrcRC, IdxReg, 2658 DstTy.getSizeInBits() / 8); 2659 2660 if (SrcRB->getID() == AMDGPU::SGPRRegBankID) { 2661 if (DstTy.getSizeInBits() != 32 && !Is64) 2662 return false; 2663 2664 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2665 .addReg(IdxReg); 2666 2667 unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32; 2668 BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg) 2669 .addReg(SrcReg, 0, SubReg) 2670 .addReg(SrcReg, RegState::Implicit); 2671 MI.eraseFromParent(); 2672 return true; 2673 } 2674 2675 if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32) 2676 return false; 2677 2678 if (!STI.useVGPRIndexMode()) { 2679 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2680 .addReg(IdxReg); 2681 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg) 2682 .addReg(SrcReg, 0, SubReg) 2683 .addReg(SrcReg, RegState::Implicit); 2684 MI.eraseFromParent(); 2685 return true; 2686 } 2687 2688 const MCInstrDesc &GPRIDXDesc = 2689 TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*SrcRC), true); 2690 BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg) 2691 .addReg(SrcReg) 2692 .addReg(IdxReg) 2693 .addImm(SubReg); 2694 2695 MI.eraseFromParent(); 2696 return true; 2697 } 2698 2699 // TODO: Fold insert_vector_elt (extract_vector_elt) into movrelsd 2700 bool AMDGPUInstructionSelector::selectG_INSERT_VECTOR_ELT( 2701 MachineInstr &MI) const { 2702 Register DstReg = MI.getOperand(0).getReg(); 2703 Register VecReg = MI.getOperand(1).getReg(); 2704 Register ValReg = MI.getOperand(2).getReg(); 2705 Register IdxReg = MI.getOperand(3).getReg(); 2706 2707 LLT VecTy = MRI->getType(DstReg); 2708 LLT ValTy = MRI->getType(ValReg); 2709 unsigned VecSize = VecTy.getSizeInBits(); 2710 unsigned ValSize = ValTy.getSizeInBits(); 2711 2712 const RegisterBank *VecRB = RBI.getRegBank(VecReg, *MRI, TRI); 2713 const RegisterBank *ValRB = RBI.getRegBank(ValReg, *MRI, TRI); 2714 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2715 2716 assert(VecTy.getElementType() == ValTy); 2717 2718 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2719 // into a waterfall loop. 2720 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2721 return false; 2722 2723 const TargetRegisterClass *VecRC = TRI.getRegClassForTypeOnBank(VecTy, *VecRB, 2724 *MRI); 2725 const TargetRegisterClass *ValRC = TRI.getRegClassForTypeOnBank(ValTy, *ValRB, 2726 *MRI); 2727 2728 if (!RBI.constrainGenericRegister(VecReg, *VecRC, *MRI) || 2729 !RBI.constrainGenericRegister(DstReg, *VecRC, *MRI) || 2730 !RBI.constrainGenericRegister(ValReg, *ValRC, *MRI) || 2731 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2732 return false; 2733 2734 if (VecRB->getID() == AMDGPU::VGPRRegBankID && ValSize != 32) 2735 return false; 2736 2737 unsigned SubReg; 2738 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, VecRC, IdxReg, 2739 ValSize / 8); 2740 2741 const bool IndexMode = VecRB->getID() == AMDGPU::VGPRRegBankID && 2742 STI.useVGPRIndexMode(); 2743 2744 MachineBasicBlock *BB = MI.getParent(); 2745 const DebugLoc &DL = MI.getDebugLoc(); 2746 2747 if (!IndexMode) { 2748 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2749 .addReg(IdxReg); 2750 2751 const MCInstrDesc &RegWriteOp = TII.getIndirectRegWriteMovRelPseudo( 2752 VecSize, ValSize, VecRB->getID() == AMDGPU::SGPRRegBankID); 2753 BuildMI(*BB, MI, DL, RegWriteOp, DstReg) 2754 .addReg(VecReg) 2755 .addReg(ValReg) 2756 .addImm(SubReg); 2757 MI.eraseFromParent(); 2758 return true; 2759 } 2760 2761 const MCInstrDesc &GPRIDXDesc = 2762 TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*VecRC), false); 2763 BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg) 2764 .addReg(VecReg) 2765 .addReg(ValReg) 2766 .addReg(IdxReg) 2767 .addImm(SubReg); 2768 2769 MI.eraseFromParent(); 2770 return true; 2771 } 2772 2773 static bool isZeroOrUndef(int X) { 2774 return X == 0 || X == -1; 2775 } 2776 2777 static bool isOneOrUndef(int X) { 2778 return X == 1 || X == -1; 2779 } 2780 2781 static bool isZeroOrOneOrUndef(int X) { 2782 return X == 0 || X == 1 || X == -1; 2783 } 2784 2785 // Normalize a VOP3P shuffle mask to refer to the low/high half of a single 2786 // 32-bit register. 2787 static Register normalizeVOP3PMask(int NewMask[2], Register Src0, Register Src1, 2788 ArrayRef<int> Mask) { 2789 NewMask[0] = Mask[0]; 2790 NewMask[1] = Mask[1]; 2791 if (isZeroOrOneOrUndef(Mask[0]) && isZeroOrOneOrUndef(Mask[1])) 2792 return Src0; 2793 2794 assert(NewMask[0] == 2 || NewMask[0] == 3 || NewMask[0] == -1); 2795 assert(NewMask[1] == 2 || NewMask[1] == 3 || NewMask[1] == -1); 2796 2797 // Shift the mask inputs to be 0/1; 2798 NewMask[0] = NewMask[0] == -1 ? -1 : NewMask[0] - 2; 2799 NewMask[1] = NewMask[1] == -1 ? -1 : NewMask[1] - 2; 2800 return Src1; 2801 } 2802 2803 // This is only legal with VOP3P instructions as an aid to op_sel matching. 2804 bool AMDGPUInstructionSelector::selectG_SHUFFLE_VECTOR( 2805 MachineInstr &MI) const { 2806 Register DstReg = MI.getOperand(0).getReg(); 2807 Register Src0Reg = MI.getOperand(1).getReg(); 2808 Register Src1Reg = MI.getOperand(2).getReg(); 2809 ArrayRef<int> ShufMask = MI.getOperand(3).getShuffleMask(); 2810 2811 const LLT V2S16 = LLT::fixed_vector(2, 16); 2812 if (MRI->getType(DstReg) != V2S16 || MRI->getType(Src0Reg) != V2S16) 2813 return false; 2814 2815 if (!AMDGPU::isLegalVOP3PShuffleMask(ShufMask)) 2816 return false; 2817 2818 assert(ShufMask.size() == 2); 2819 assert(STI.hasSDWA() && "no target has VOP3P but not SDWA"); 2820 2821 MachineBasicBlock *MBB = MI.getParent(); 2822 const DebugLoc &DL = MI.getDebugLoc(); 2823 2824 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2825 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 2826 const TargetRegisterClass &RC = IsVALU ? 2827 AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2828 2829 // Handle the degenerate case which should have folded out. 2830 if (ShufMask[0] == -1 && ShufMask[1] == -1) { 2831 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::IMPLICIT_DEF), DstReg); 2832 2833 MI.eraseFromParent(); 2834 return RBI.constrainGenericRegister(DstReg, RC, *MRI); 2835 } 2836 2837 // A legal VOP3P mask only reads one of the sources. 2838 int Mask[2]; 2839 Register SrcVec = normalizeVOP3PMask(Mask, Src0Reg, Src1Reg, ShufMask); 2840 2841 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI) || 2842 !RBI.constrainGenericRegister(SrcVec, RC, *MRI)) 2843 return false; 2844 2845 // TODO: This also should have been folded out 2846 if (isZeroOrUndef(Mask[0]) && isOneOrUndef(Mask[1])) { 2847 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::COPY), DstReg) 2848 .addReg(SrcVec); 2849 2850 MI.eraseFromParent(); 2851 return true; 2852 } 2853 2854 if (Mask[0] == 1 && Mask[1] == -1) { 2855 if (IsVALU) { 2856 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg) 2857 .addImm(16) 2858 .addReg(SrcVec); 2859 } else { 2860 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg) 2861 .addReg(SrcVec) 2862 .addImm(16); 2863 } 2864 } else if (Mask[0] == -1 && Mask[1] == 0) { 2865 if (IsVALU) { 2866 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), DstReg) 2867 .addImm(16) 2868 .addReg(SrcVec); 2869 } else { 2870 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHL_B32), DstReg) 2871 .addReg(SrcVec) 2872 .addImm(16); 2873 } 2874 } else if (Mask[0] == 0 && Mask[1] == 0) { 2875 if (IsVALU) { 2876 // Write low half of the register into the high half. 2877 MachineInstr *MovSDWA = 2878 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2879 .addImm(0) // $src0_modifiers 2880 .addReg(SrcVec) // $src0 2881 .addImm(0) // $clamp 2882 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 2883 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2884 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 2885 .addReg(SrcVec, RegState::Implicit); 2886 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2887 } else { 2888 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2889 .addReg(SrcVec) 2890 .addReg(SrcVec); 2891 } 2892 } else if (Mask[0] == 1 && Mask[1] == 1) { 2893 if (IsVALU) { 2894 // Write high half of the register into the low half. 2895 MachineInstr *MovSDWA = 2896 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2897 .addImm(0) // $src0_modifiers 2898 .addReg(SrcVec) // $src0 2899 .addImm(0) // $clamp 2900 .addImm(AMDGPU::SDWA::WORD_0) // $dst_sel 2901 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2902 .addImm(AMDGPU::SDWA::WORD_1) // $src0_sel 2903 .addReg(SrcVec, RegState::Implicit); 2904 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2905 } else { 2906 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HH_B32_B16), DstReg) 2907 .addReg(SrcVec) 2908 .addReg(SrcVec); 2909 } 2910 } else if (Mask[0] == 1 && Mask[1] == 0) { 2911 if (IsVALU) { 2912 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_ALIGNBIT_B32_e64), DstReg) 2913 .addReg(SrcVec) 2914 .addReg(SrcVec) 2915 .addImm(16); 2916 } else { 2917 Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2918 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), TmpReg) 2919 .addReg(SrcVec) 2920 .addImm(16); 2921 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2922 .addReg(TmpReg) 2923 .addReg(SrcVec); 2924 } 2925 } else 2926 llvm_unreachable("all shuffle masks should be handled"); 2927 2928 MI.eraseFromParent(); 2929 return true; 2930 } 2931 2932 bool AMDGPUInstructionSelector::selectAMDGPU_BUFFER_ATOMIC_FADD( 2933 MachineInstr &MI) const { 2934 if (STI.hasGFX90AInsts()) 2935 return selectImpl(MI, *CoverageInfo); 2936 2937 MachineBasicBlock *MBB = MI.getParent(); 2938 const DebugLoc &DL = MI.getDebugLoc(); 2939 2940 if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) { 2941 Function &F = MBB->getParent()->getFunction(); 2942 DiagnosticInfoUnsupported 2943 NoFpRet(F, "return versions of fp atomics not supported", 2944 MI.getDebugLoc(), DS_Error); 2945 F.getContext().diagnose(NoFpRet); 2946 return false; 2947 } 2948 2949 // FIXME: This is only needed because tablegen requires number of dst operands 2950 // in match and replace pattern to be the same. Otherwise patterns can be 2951 // exported from SDag path. 2952 MachineOperand &VDataIn = MI.getOperand(1); 2953 MachineOperand &VIndex = MI.getOperand(3); 2954 MachineOperand &VOffset = MI.getOperand(4); 2955 MachineOperand &SOffset = MI.getOperand(5); 2956 int16_t Offset = MI.getOperand(6).getImm(); 2957 2958 bool HasVOffset = !isOperandImmEqual(VOffset, 0, *MRI); 2959 bool HasVIndex = !isOperandImmEqual(VIndex, 0, *MRI); 2960 2961 unsigned Opcode; 2962 if (HasVOffset) { 2963 Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN 2964 : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN; 2965 } else { 2966 Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN 2967 : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET; 2968 } 2969 2970 if (MRI->getType(VDataIn.getReg()).isVector()) { 2971 switch (Opcode) { 2972 case AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN: 2973 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN; 2974 break; 2975 case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN: 2976 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFEN; 2977 break; 2978 case AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN: 2979 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_IDXEN; 2980 break; 2981 case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET: 2982 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFSET; 2983 break; 2984 } 2985 } 2986 2987 auto I = BuildMI(*MBB, MI, DL, TII.get(Opcode)); 2988 I.add(VDataIn); 2989 2990 if (Opcode == AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN || 2991 Opcode == AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN) { 2992 Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class()); 2993 BuildMI(*MBB, &*I, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg) 2994 .addReg(VIndex.getReg()) 2995 .addImm(AMDGPU::sub0) 2996 .addReg(VOffset.getReg()) 2997 .addImm(AMDGPU::sub1); 2998 2999 I.addReg(IdxReg); 3000 } else if (HasVIndex) { 3001 I.add(VIndex); 3002 } else if (HasVOffset) { 3003 I.add(VOffset); 3004 } 3005 3006 I.add(MI.getOperand(2)); // rsrc 3007 I.add(SOffset); 3008 I.addImm(Offset); 3009 I.addImm(MI.getOperand(7).getImm()); // cpol 3010 I.cloneMemRefs(MI); 3011 3012 MI.eraseFromParent(); 3013 3014 return true; 3015 } 3016 3017 bool AMDGPUInstructionSelector::selectGlobalAtomicFadd( 3018 MachineInstr &MI, MachineOperand &AddrOp, MachineOperand &DataOp) const { 3019 3020 if (STI.hasGFX90AInsts()) { 3021 // gfx90a adds return versions of the global atomic fadd instructions so no 3022 // special handling is required. 3023 return selectImpl(MI, *CoverageInfo); 3024 } 3025 3026 MachineBasicBlock *MBB = MI.getParent(); 3027 const DebugLoc &DL = MI.getDebugLoc(); 3028 3029 if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) { 3030 Function &F = MBB->getParent()->getFunction(); 3031 DiagnosticInfoUnsupported 3032 NoFpRet(F, "return versions of fp atomics not supported", 3033 MI.getDebugLoc(), DS_Error); 3034 F.getContext().diagnose(NoFpRet); 3035 return false; 3036 } 3037 3038 // FIXME: This is only needed because tablegen requires number of dst operands 3039 // in match and replace pattern to be the same. Otherwise patterns can be 3040 // exported from SDag path. 3041 auto Addr = selectFlatOffsetImpl(AddrOp, SIInstrFlags::FlatGlobal); 3042 3043 Register Data = DataOp.getReg(); 3044 const unsigned Opc = MRI->getType(Data).isVector() ? 3045 AMDGPU::GLOBAL_ATOMIC_PK_ADD_F16 : AMDGPU::GLOBAL_ATOMIC_ADD_F32; 3046 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)) 3047 .addReg(Addr.first) 3048 .addReg(Data) 3049 .addImm(Addr.second) 3050 .addImm(0) // cpol 3051 .cloneMemRefs(MI); 3052 3053 MI.eraseFromParent(); 3054 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 3055 } 3056 3057 bool AMDGPUInstructionSelector::selectBVHIntrinsic(MachineInstr &MI) const{ 3058 MI.setDesc(TII.get(MI.getOperand(1).getImm())); 3059 MI.removeOperand(1); 3060 MI.addImplicitDefUseOperands(*MI.getParent()->getParent()); 3061 return true; 3062 } 3063 3064 bool AMDGPUInstructionSelector::selectSMFMACIntrin(MachineInstr &MI) const { 3065 unsigned Opc; 3066 switch (MI.getIntrinsicID()) { 3067 case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16: 3068 Opc = AMDGPU::V_SMFMAC_F32_16X16X32_F16_e64; 3069 break; 3070 case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16: 3071 Opc = AMDGPU::V_SMFMAC_F32_32X32X16_F16_e64; 3072 break; 3073 case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16: 3074 Opc = AMDGPU::V_SMFMAC_F32_16X16X32_BF16_e64; 3075 break; 3076 case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16: 3077 Opc = AMDGPU::V_SMFMAC_F32_32X32X16_BF16_e64; 3078 break; 3079 case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8: 3080 Opc = AMDGPU::V_SMFMAC_I32_16X16X64_I8_e64; 3081 break; 3082 case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8: 3083 Opc = AMDGPU::V_SMFMAC_I32_32X32X32_I8_e64; 3084 break; 3085 default: 3086 llvm_unreachable("unhandled smfmac intrinsic"); 3087 } 3088 3089 auto VDst_In = MI.getOperand(4); 3090 3091 MI.setDesc(TII.get(Opc)); 3092 MI.removeOperand(4); // VDst_In 3093 MI.removeOperand(1); // Intrinsic ID 3094 MI.addOperand(VDst_In); // Readd VDst_In to the end 3095 MI.addImplicitDefUseOperands(*MI.getParent()->getParent()); 3096 return true; 3097 } 3098 3099 bool AMDGPUInstructionSelector::selectWaveAddress(MachineInstr &MI) const { 3100 Register DstReg = MI.getOperand(0).getReg(); 3101 Register SrcReg = MI.getOperand(1).getReg(); 3102 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 3103 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 3104 MachineBasicBlock *MBB = MI.getParent(); 3105 const DebugLoc &DL = MI.getDebugLoc(); 3106 3107 if (IsVALU) { 3108 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg) 3109 .addImm(Subtarget->getWavefrontSizeLog2()) 3110 .addReg(SrcReg); 3111 } else { 3112 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg) 3113 .addReg(SrcReg) 3114 .addImm(Subtarget->getWavefrontSizeLog2()); 3115 } 3116 3117 const TargetRegisterClass &RC = 3118 IsVALU ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 3119 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 3120 return false; 3121 3122 MI.eraseFromParent(); 3123 return true; 3124 } 3125 3126 bool AMDGPUInstructionSelector::select(MachineInstr &I) { 3127 if (I.isPHI()) 3128 return selectPHI(I); 3129 3130 if (!I.isPreISelOpcode()) { 3131 if (I.isCopy()) 3132 return selectCOPY(I); 3133 return true; 3134 } 3135 3136 switch (I.getOpcode()) { 3137 case TargetOpcode::G_AND: 3138 case TargetOpcode::G_OR: 3139 case TargetOpcode::G_XOR: 3140 if (selectImpl(I, *CoverageInfo)) 3141 return true; 3142 return selectG_AND_OR_XOR(I); 3143 case TargetOpcode::G_ADD: 3144 case TargetOpcode::G_SUB: 3145 if (selectImpl(I, *CoverageInfo)) 3146 return true; 3147 return selectG_ADD_SUB(I); 3148 case TargetOpcode::G_UADDO: 3149 case TargetOpcode::G_USUBO: 3150 case TargetOpcode::G_UADDE: 3151 case TargetOpcode::G_USUBE: 3152 return selectG_UADDO_USUBO_UADDE_USUBE(I); 3153 case TargetOpcode::G_INTTOPTR: 3154 case TargetOpcode::G_BITCAST: 3155 case TargetOpcode::G_PTRTOINT: 3156 return selectCOPY(I); 3157 case TargetOpcode::G_CONSTANT: 3158 case TargetOpcode::G_FCONSTANT: 3159 return selectG_CONSTANT(I); 3160 case TargetOpcode::G_FNEG: 3161 if (selectImpl(I, *CoverageInfo)) 3162 return true; 3163 return selectG_FNEG(I); 3164 case TargetOpcode::G_FABS: 3165 if (selectImpl(I, *CoverageInfo)) 3166 return true; 3167 return selectG_FABS(I); 3168 case TargetOpcode::G_EXTRACT: 3169 return selectG_EXTRACT(I); 3170 case TargetOpcode::G_MERGE_VALUES: 3171 case TargetOpcode::G_BUILD_VECTOR: 3172 case TargetOpcode::G_CONCAT_VECTORS: 3173 return selectG_MERGE_VALUES(I); 3174 case TargetOpcode::G_UNMERGE_VALUES: 3175 return selectG_UNMERGE_VALUES(I); 3176 case TargetOpcode::G_BUILD_VECTOR_TRUNC: 3177 return selectG_BUILD_VECTOR_TRUNC(I); 3178 case TargetOpcode::G_PTR_ADD: 3179 return selectG_PTR_ADD(I); 3180 case TargetOpcode::G_IMPLICIT_DEF: 3181 return selectG_IMPLICIT_DEF(I); 3182 case TargetOpcode::G_FREEZE: 3183 return selectCOPY(I); 3184 case TargetOpcode::G_INSERT: 3185 return selectG_INSERT(I); 3186 case TargetOpcode::G_INTRINSIC: 3187 return selectG_INTRINSIC(I); 3188 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS: 3189 return selectG_INTRINSIC_W_SIDE_EFFECTS(I); 3190 case TargetOpcode::G_ICMP: 3191 if (selectG_ICMP(I)) 3192 return true; 3193 return selectImpl(I, *CoverageInfo); 3194 case TargetOpcode::G_LOAD: 3195 case TargetOpcode::G_STORE: 3196 case TargetOpcode::G_ATOMIC_CMPXCHG: 3197 case TargetOpcode::G_ATOMICRMW_XCHG: 3198 case TargetOpcode::G_ATOMICRMW_ADD: 3199 case TargetOpcode::G_ATOMICRMW_SUB: 3200 case TargetOpcode::G_ATOMICRMW_AND: 3201 case TargetOpcode::G_ATOMICRMW_OR: 3202 case TargetOpcode::G_ATOMICRMW_XOR: 3203 case TargetOpcode::G_ATOMICRMW_MIN: 3204 case TargetOpcode::G_ATOMICRMW_MAX: 3205 case TargetOpcode::G_ATOMICRMW_UMIN: 3206 case TargetOpcode::G_ATOMICRMW_UMAX: 3207 case TargetOpcode::G_ATOMICRMW_FADD: 3208 case AMDGPU::G_AMDGPU_ATOMIC_INC: 3209 case AMDGPU::G_AMDGPU_ATOMIC_DEC: 3210 case AMDGPU::G_AMDGPU_ATOMIC_FMIN: 3211 case AMDGPU::G_AMDGPU_ATOMIC_FMAX: 3212 return selectG_LOAD_STORE_ATOMICRMW(I); 3213 case TargetOpcode::G_SELECT: 3214 return selectG_SELECT(I); 3215 case TargetOpcode::G_TRUNC: 3216 return selectG_TRUNC(I); 3217 case TargetOpcode::G_SEXT: 3218 case TargetOpcode::G_ZEXT: 3219 case TargetOpcode::G_ANYEXT: 3220 case TargetOpcode::G_SEXT_INREG: 3221 if (selectImpl(I, *CoverageInfo)) 3222 return true; 3223 return selectG_SZA_EXT(I); 3224 case TargetOpcode::G_BRCOND: 3225 return selectG_BRCOND(I); 3226 case TargetOpcode::G_GLOBAL_VALUE: 3227 return selectG_GLOBAL_VALUE(I); 3228 case TargetOpcode::G_PTRMASK: 3229 return selectG_PTRMASK(I); 3230 case TargetOpcode::G_EXTRACT_VECTOR_ELT: 3231 return selectG_EXTRACT_VECTOR_ELT(I); 3232 case TargetOpcode::G_INSERT_VECTOR_ELT: 3233 return selectG_INSERT_VECTOR_ELT(I); 3234 case TargetOpcode::G_SHUFFLE_VECTOR: 3235 return selectG_SHUFFLE_VECTOR(I); 3236 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD: 3237 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16: 3238 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE: 3239 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16: { 3240 const AMDGPU::ImageDimIntrinsicInfo *Intr 3241 = AMDGPU::getImageDimIntrinsicInfo(I.getIntrinsicID()); 3242 assert(Intr && "not an image intrinsic with image pseudo"); 3243 return selectImageIntrinsic(I, Intr); 3244 } 3245 case AMDGPU::G_AMDGPU_INTRIN_BVH_INTERSECT_RAY: 3246 return selectBVHIntrinsic(I); 3247 case AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD: 3248 return selectAMDGPU_BUFFER_ATOMIC_FADD(I); 3249 case AMDGPU::G_SBFX: 3250 case AMDGPU::G_UBFX: 3251 return selectG_SBFX_UBFX(I); 3252 case AMDGPU::G_SI_CALL: 3253 I.setDesc(TII.get(AMDGPU::SI_CALL)); 3254 return true; 3255 case AMDGPU::G_AMDGPU_WAVE_ADDRESS: 3256 return selectWaveAddress(I); 3257 default: 3258 return selectImpl(I, *CoverageInfo); 3259 } 3260 return false; 3261 } 3262 3263 InstructionSelector::ComplexRendererFns 3264 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const { 3265 return {{ 3266 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 3267 }}; 3268 3269 } 3270 3271 std::pair<Register, unsigned> 3272 AMDGPUInstructionSelector::selectVOP3ModsImpl(MachineOperand &Root, 3273 bool AllowAbs) const { 3274 Register Src = Root.getReg(); 3275 Register OrigSrc = Src; 3276 unsigned Mods = 0; 3277 MachineInstr *MI = getDefIgnoringCopies(Src, *MRI); 3278 3279 if (MI && MI->getOpcode() == AMDGPU::G_FNEG) { 3280 Src = MI->getOperand(1).getReg(); 3281 Mods |= SISrcMods::NEG; 3282 MI = getDefIgnoringCopies(Src, *MRI); 3283 } 3284 3285 if (AllowAbs && MI && MI->getOpcode() == AMDGPU::G_FABS) { 3286 Src = MI->getOperand(1).getReg(); 3287 Mods |= SISrcMods::ABS; 3288 } 3289 3290 if (Mods != 0 && 3291 RBI.getRegBank(Src, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) { 3292 MachineInstr *UseMI = Root.getParent(); 3293 3294 // If we looked through copies to find source modifiers on an SGPR operand, 3295 // we now have an SGPR register source. To avoid potentially violating the 3296 // constant bus restriction, we need to insert a copy to a VGPR. 3297 Register VGPRSrc = MRI->cloneVirtualRegister(OrigSrc); 3298 BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(), 3299 TII.get(AMDGPU::COPY), VGPRSrc) 3300 .addReg(Src); 3301 Src = VGPRSrc; 3302 } 3303 3304 return std::make_pair(Src, Mods); 3305 } 3306 3307 /// 3308 /// This will select either an SGPR or VGPR operand and will save us from 3309 /// having to write an extra tablegen pattern. 3310 InstructionSelector::ComplexRendererFns 3311 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const { 3312 return {{ 3313 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 3314 }}; 3315 } 3316 3317 InstructionSelector::ComplexRendererFns 3318 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const { 3319 Register Src; 3320 unsigned Mods; 3321 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3322 3323 return {{ 3324 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3325 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3326 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3327 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3328 }}; 3329 } 3330 3331 InstructionSelector::ComplexRendererFns 3332 AMDGPUInstructionSelector::selectVOP3BMods0(MachineOperand &Root) const { 3333 Register Src; 3334 unsigned Mods; 3335 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false); 3336 3337 return {{ 3338 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3339 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3340 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3341 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3342 }}; 3343 } 3344 3345 InstructionSelector::ComplexRendererFns 3346 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const { 3347 return {{ 3348 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }, 3349 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3350 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3351 }}; 3352 } 3353 3354 InstructionSelector::ComplexRendererFns 3355 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const { 3356 Register Src; 3357 unsigned Mods; 3358 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3359 3360 return {{ 3361 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3362 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3363 }}; 3364 } 3365 3366 InstructionSelector::ComplexRendererFns 3367 AMDGPUInstructionSelector::selectVOP3BMods(MachineOperand &Root) const { 3368 Register Src; 3369 unsigned Mods; 3370 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false); 3371 3372 return {{ 3373 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3374 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3375 }}; 3376 } 3377 3378 InstructionSelector::ComplexRendererFns 3379 AMDGPUInstructionSelector::selectVOP3NoMods(MachineOperand &Root) const { 3380 Register Reg = Root.getReg(); 3381 const MachineInstr *Def = getDefIgnoringCopies(Reg, *MRI); 3382 if (Def && (Def->getOpcode() == AMDGPU::G_FNEG || 3383 Def->getOpcode() == AMDGPU::G_FABS)) 3384 return {}; 3385 return {{ 3386 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 3387 }}; 3388 } 3389 3390 std::pair<Register, unsigned> 3391 AMDGPUInstructionSelector::selectVOP3PModsImpl( 3392 Register Src, const MachineRegisterInfo &MRI, bool IsDOT) const { 3393 unsigned Mods = 0; 3394 MachineInstr *MI = MRI.getVRegDef(Src); 3395 3396 if (MI && MI->getOpcode() == AMDGPU::G_FNEG && 3397 // It's possible to see an f32 fneg here, but unlikely. 3398 // TODO: Treat f32 fneg as only high bit. 3399 MRI.getType(Src) == LLT::fixed_vector(2, 16)) { 3400 Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI); 3401 Src = MI->getOperand(1).getReg(); 3402 MI = MRI.getVRegDef(Src); 3403 } 3404 3405 // TODO: Match op_sel through g_build_vector_trunc and g_shuffle_vector. 3406 (void)IsDOT; // DOTs do not use OPSEL on gfx940+, check ST.hasDOTOpSelHazard() 3407 3408 // Packed instructions do not have abs modifiers. 3409 Mods |= SISrcMods::OP_SEL_1; 3410 3411 return std::make_pair(Src, Mods); 3412 } 3413 3414 InstructionSelector::ComplexRendererFns 3415 AMDGPUInstructionSelector::selectVOP3PMods(MachineOperand &Root) const { 3416 MachineRegisterInfo &MRI 3417 = Root.getParent()->getParent()->getParent()->getRegInfo(); 3418 3419 Register Src; 3420 unsigned Mods; 3421 std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI); 3422 3423 return {{ 3424 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3425 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3426 }}; 3427 } 3428 3429 InstructionSelector::ComplexRendererFns 3430 AMDGPUInstructionSelector::selectVOP3PModsDOT(MachineOperand &Root) const { 3431 MachineRegisterInfo &MRI 3432 = Root.getParent()->getParent()->getParent()->getRegInfo(); 3433 3434 Register Src; 3435 unsigned Mods; 3436 std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI, true); 3437 3438 return {{ 3439 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3440 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3441 }}; 3442 } 3443 3444 InstructionSelector::ComplexRendererFns 3445 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const { 3446 Register Src; 3447 unsigned Mods; 3448 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3449 if (!isKnownNeverNaN(Src, *MRI)) 3450 return None; 3451 3452 return {{ 3453 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3454 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3455 }}; 3456 } 3457 3458 InstructionSelector::ComplexRendererFns 3459 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const { 3460 // FIXME: Handle op_sel 3461 return {{ 3462 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); }, 3463 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods 3464 }}; 3465 } 3466 3467 InstructionSelector::ComplexRendererFns 3468 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const { 3469 SmallVector<GEPInfo, 4> AddrInfo; 3470 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 3471 3472 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3473 return None; 3474 3475 const GEPInfo &GEPInfo = AddrInfo[0]; 3476 Optional<int64_t> EncodedImm = 3477 AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm, false); 3478 if (!EncodedImm) 3479 return None; 3480 3481 unsigned PtrReg = GEPInfo.SgprParts[0]; 3482 return {{ 3483 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3484 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 3485 }}; 3486 } 3487 3488 InstructionSelector::ComplexRendererFns 3489 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const { 3490 SmallVector<GEPInfo, 4> AddrInfo; 3491 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 3492 3493 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3494 return None; 3495 3496 const GEPInfo &GEPInfo = AddrInfo[0]; 3497 Register PtrReg = GEPInfo.SgprParts[0]; 3498 Optional<int64_t> EncodedImm = 3499 AMDGPU::getSMRDEncodedLiteralOffset32(STI, GEPInfo.Imm); 3500 if (!EncodedImm) 3501 return None; 3502 3503 return {{ 3504 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3505 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 3506 }}; 3507 } 3508 3509 InstructionSelector::ComplexRendererFns 3510 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const { 3511 MachineInstr *MI = Root.getParent(); 3512 MachineBasicBlock *MBB = MI->getParent(); 3513 3514 SmallVector<GEPInfo, 4> AddrInfo; 3515 getAddrModeInfo(*MI, *MRI, AddrInfo); 3516 3517 // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits, 3518 // then we can select all ptr + 32-bit offsets not just immediate offsets. 3519 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3520 return None; 3521 3522 const GEPInfo &GEPInfo = AddrInfo[0]; 3523 // SGPR offset is unsigned. 3524 if (!GEPInfo.Imm || GEPInfo.Imm < 0 || !isUInt<32>(GEPInfo.Imm)) 3525 return None; 3526 3527 // If we make it this far we have a load with an 32-bit immediate offset. 3528 // It is OK to select this using a sgpr offset, because we have already 3529 // failed trying to select this load into one of the _IMM variants since 3530 // the _IMM Patterns are considered before the _SGPR patterns. 3531 Register PtrReg = GEPInfo.SgprParts[0]; 3532 Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 3533 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg) 3534 .addImm(GEPInfo.Imm); 3535 return {{ 3536 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3537 [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); } 3538 }}; 3539 } 3540 3541 std::pair<Register, int> 3542 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root, 3543 uint64_t FlatVariant) const { 3544 MachineInstr *MI = Root.getParent(); 3545 3546 auto Default = std::make_pair(Root.getReg(), 0); 3547 3548 if (!STI.hasFlatInstOffsets()) 3549 return Default; 3550 3551 Register PtrBase; 3552 int64_t ConstOffset; 3553 std::tie(PtrBase, ConstOffset) = 3554 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 3555 if (ConstOffset == 0) 3556 return Default; 3557 3558 unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace(); 3559 if (!TII.isLegalFLATOffset(ConstOffset, AddrSpace, FlatVariant)) 3560 return Default; 3561 3562 return std::make_pair(PtrBase, ConstOffset); 3563 } 3564 3565 InstructionSelector::ComplexRendererFns 3566 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const { 3567 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FLAT); 3568 3569 return {{ 3570 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3571 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3572 }}; 3573 } 3574 3575 InstructionSelector::ComplexRendererFns 3576 AMDGPUInstructionSelector::selectGlobalOffset(MachineOperand &Root) const { 3577 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatGlobal); 3578 3579 return {{ 3580 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3581 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3582 }}; 3583 } 3584 3585 InstructionSelector::ComplexRendererFns 3586 AMDGPUInstructionSelector::selectScratchOffset(MachineOperand &Root) const { 3587 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatScratch); 3588 3589 return {{ 3590 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3591 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3592 }}; 3593 } 3594 3595 /// Match a zero extend from a 32-bit value to 64-bits. 3596 static Register matchZeroExtendFromS32(MachineRegisterInfo &MRI, Register Reg) { 3597 Register ZExtSrc; 3598 if (mi_match(Reg, MRI, m_GZExt(m_Reg(ZExtSrc)))) 3599 return MRI.getType(ZExtSrc) == LLT::scalar(32) ? ZExtSrc : Register(); 3600 3601 // Match legalized form %zext = G_MERGE_VALUES (s32 %x), (s32 0) 3602 const MachineInstr *Def = getDefIgnoringCopies(Reg, MRI); 3603 if (Def->getOpcode() != AMDGPU::G_MERGE_VALUES) 3604 return false; 3605 3606 if (mi_match(Def->getOperand(2).getReg(), MRI, m_ZeroInt())) { 3607 return Def->getOperand(1).getReg(); 3608 } 3609 3610 return Register(); 3611 } 3612 3613 // Match (64-bit SGPR base) + (zext vgpr offset) + sext(imm offset) 3614 InstructionSelector::ComplexRendererFns 3615 AMDGPUInstructionSelector::selectGlobalSAddr(MachineOperand &Root) const { 3616 Register Addr = Root.getReg(); 3617 Register PtrBase; 3618 int64_t ConstOffset; 3619 int64_t ImmOffset = 0; 3620 3621 // Match the immediate offset first, which canonically is moved as low as 3622 // possible. 3623 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3624 3625 if (ConstOffset != 0) { 3626 if (TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, 3627 SIInstrFlags::FlatGlobal)) { 3628 Addr = PtrBase; 3629 ImmOffset = ConstOffset; 3630 } else { 3631 auto PtrBaseDef = getDefSrcRegIgnoringCopies(PtrBase, *MRI); 3632 if (!PtrBaseDef) 3633 return None; 3634 3635 if (isSGPR(PtrBaseDef->Reg)) { 3636 if (ConstOffset > 0) { 3637 // Offset is too large. 3638 // 3639 // saddr + large_offset -> saddr + 3640 // (voffset = large_offset & ~MaxOffset) + 3641 // (large_offset & MaxOffset); 3642 int64_t SplitImmOffset, RemainderOffset; 3643 std::tie(SplitImmOffset, RemainderOffset) = TII.splitFlatOffset( 3644 ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, SIInstrFlags::FlatGlobal); 3645 3646 if (isUInt<32>(RemainderOffset)) { 3647 MachineInstr *MI = Root.getParent(); 3648 MachineBasicBlock *MBB = MI->getParent(); 3649 Register HighBits = 3650 MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3651 3652 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 3653 HighBits) 3654 .addImm(RemainderOffset); 3655 3656 return {{ 3657 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrBase); }, // saddr 3658 [=](MachineInstrBuilder &MIB) { 3659 MIB.addReg(HighBits); 3660 }, // voffset 3661 [=](MachineInstrBuilder &MIB) { MIB.addImm(SplitImmOffset); }, 3662 }}; 3663 } 3664 } 3665 3666 // We are adding a 64 bit SGPR and a constant. If constant bus limit 3667 // is 1 we would need to perform 1 or 2 extra moves for each half of 3668 // the constant and it is better to do a scalar add and then issue a 3669 // single VALU instruction to materialize zero. Otherwise it is less 3670 // instructions to perform VALU adds with immediates or inline literals. 3671 unsigned NumLiterals = 3672 !TII.isInlineConstant(APInt(32, ConstOffset & 0xffffffff)) + 3673 !TII.isInlineConstant(APInt(32, ConstOffset >> 32)); 3674 if (STI.getConstantBusLimit(AMDGPU::V_ADD_U32_e64) > NumLiterals) 3675 return None; 3676 } 3677 } 3678 } 3679 3680 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3681 if (!AddrDef) 3682 return None; 3683 3684 // Match the variable offset. 3685 if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 3686 // Look through the SGPR->VGPR copy. 3687 Register SAddr = 3688 getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI); 3689 3690 if (SAddr && isSGPR(SAddr)) { 3691 Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg(); 3692 3693 // It's possible voffset is an SGPR here, but the copy to VGPR will be 3694 // inserted later. 3695 if (Register VOffset = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) { 3696 return {{[=](MachineInstrBuilder &MIB) { // saddr 3697 MIB.addReg(SAddr); 3698 }, 3699 [=](MachineInstrBuilder &MIB) { // voffset 3700 MIB.addReg(VOffset); 3701 }, 3702 [=](MachineInstrBuilder &MIB) { // offset 3703 MIB.addImm(ImmOffset); 3704 }}}; 3705 } 3706 } 3707 } 3708 3709 // FIXME: We should probably have folded COPY (G_IMPLICIT_DEF) earlier, and 3710 // drop this. 3711 if (AddrDef->MI->getOpcode() == AMDGPU::G_IMPLICIT_DEF || 3712 AddrDef->MI->getOpcode() == AMDGPU::G_CONSTANT || !isSGPR(AddrDef->Reg)) 3713 return None; 3714 3715 // It's cheaper to materialize a single 32-bit zero for vaddr than the two 3716 // moves required to copy a 64-bit SGPR to VGPR. 3717 MachineInstr *MI = Root.getParent(); 3718 MachineBasicBlock *MBB = MI->getParent(); 3719 Register VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3720 3721 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), VOffset) 3722 .addImm(0); 3723 3724 return {{ 3725 [=](MachineInstrBuilder &MIB) { MIB.addReg(AddrDef->Reg); }, // saddr 3726 [=](MachineInstrBuilder &MIB) { MIB.addReg(VOffset); }, // voffset 3727 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3728 }}; 3729 } 3730 3731 InstructionSelector::ComplexRendererFns 3732 AMDGPUInstructionSelector::selectScratchSAddr(MachineOperand &Root) const { 3733 Register Addr = Root.getReg(); 3734 Register PtrBase; 3735 int64_t ConstOffset; 3736 int64_t ImmOffset = 0; 3737 3738 // Match the immediate offset first, which canonically is moved as low as 3739 // possible. 3740 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3741 3742 if (ConstOffset != 0 && 3743 TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, 3744 SIInstrFlags::FlatScratch)) { 3745 Addr = PtrBase; 3746 ImmOffset = ConstOffset; 3747 } 3748 3749 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3750 if (!AddrDef) 3751 return None; 3752 3753 if (AddrDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) { 3754 int FI = AddrDef->MI->getOperand(1).getIndex(); 3755 return {{ 3756 [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr 3757 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3758 }}; 3759 } 3760 3761 Register SAddr = AddrDef->Reg; 3762 3763 if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 3764 Register LHS = AddrDef->MI->getOperand(1).getReg(); 3765 Register RHS = AddrDef->MI->getOperand(2).getReg(); 3766 auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI); 3767 auto RHSDef = getDefSrcRegIgnoringCopies(RHS, *MRI); 3768 3769 if (LHSDef && RHSDef && 3770 LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX && 3771 isSGPR(RHSDef->Reg)) { 3772 int FI = LHSDef->MI->getOperand(1).getIndex(); 3773 MachineInstr &I = *Root.getParent(); 3774 MachineBasicBlock *BB = I.getParent(); 3775 const DebugLoc &DL = I.getDebugLoc(); 3776 SAddr = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 3777 3778 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_I32), SAddr) 3779 .addFrameIndex(FI) 3780 .addReg(RHSDef->Reg); 3781 } 3782 } 3783 3784 if (!isSGPR(SAddr)) 3785 return None; 3786 3787 return {{ 3788 [=](MachineInstrBuilder &MIB) { MIB.addReg(SAddr); }, // saddr 3789 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3790 }}; 3791 } 3792 3793 InstructionSelector::ComplexRendererFns 3794 AMDGPUInstructionSelector::selectScratchSVAddr(MachineOperand &Root) const { 3795 Register Addr = Root.getReg(); 3796 Register PtrBase; 3797 int64_t ConstOffset; 3798 int64_t ImmOffset = 0; 3799 3800 // Match the immediate offset first, which canonically is moved as low as 3801 // possible. 3802 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3803 3804 if (ConstOffset != 0 && 3805 TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, true)) { 3806 Addr = PtrBase; 3807 ImmOffset = ConstOffset; 3808 } 3809 3810 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3811 if (!AddrDef) 3812 return None; 3813 3814 if (AddrDef->MI->getOpcode() != AMDGPU::G_PTR_ADD) 3815 return None; 3816 3817 Register RHS = AddrDef->MI->getOperand(2).getReg(); 3818 if (RBI.getRegBank(RHS, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) 3819 return None; 3820 3821 Register LHS = AddrDef->MI->getOperand(1).getReg(); 3822 auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI); 3823 3824 if (LHSDef && LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) { 3825 int FI = LHSDef->MI->getOperand(1).getIndex(); 3826 return {{ 3827 [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr 3828 [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr 3829 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3830 }}; 3831 } 3832 3833 if (!isSGPR(LHS)) 3834 return None; 3835 3836 return {{ 3837 [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr 3838 [=](MachineInstrBuilder &MIB) { MIB.addReg(LHS); }, // saddr 3839 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3840 }}; 3841 } 3842 3843 InstructionSelector::ComplexRendererFns 3844 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const { 3845 MachineInstr *MI = Root.getParent(); 3846 MachineBasicBlock *MBB = MI->getParent(); 3847 MachineFunction *MF = MBB->getParent(); 3848 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 3849 3850 int64_t Offset = 0; 3851 if (mi_match(Root.getReg(), *MRI, m_ICst(Offset)) && 3852 Offset != TM.getNullPointerValue(AMDGPUAS::PRIVATE_ADDRESS)) { 3853 Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3854 3855 // TODO: Should this be inside the render function? The iterator seems to 3856 // move. 3857 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 3858 HighBits) 3859 .addImm(Offset & ~4095); 3860 3861 return {{[=](MachineInstrBuilder &MIB) { // rsrc 3862 MIB.addReg(Info->getScratchRSrcReg()); 3863 }, 3864 [=](MachineInstrBuilder &MIB) { // vaddr 3865 MIB.addReg(HighBits); 3866 }, 3867 [=](MachineInstrBuilder &MIB) { // soffset 3868 // Use constant zero for soffset and rely on eliminateFrameIndex 3869 // to choose the appropriate frame register if need be. 3870 MIB.addImm(0); 3871 }, 3872 [=](MachineInstrBuilder &MIB) { // offset 3873 MIB.addImm(Offset & 4095); 3874 }}}; 3875 } 3876 3877 assert(Offset == 0 || Offset == -1); 3878 3879 // Try to fold a frame index directly into the MUBUF vaddr field, and any 3880 // offsets. 3881 Optional<int> FI; 3882 Register VAddr = Root.getReg(); 3883 if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) { 3884 Register PtrBase; 3885 int64_t ConstOffset; 3886 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(VAddr, *MRI); 3887 if (ConstOffset != 0) { 3888 if (SIInstrInfo::isLegalMUBUFImmOffset(ConstOffset) && 3889 (!STI.privateMemoryResourceIsRangeChecked() || 3890 KnownBits->signBitIsZero(PtrBase))) { 3891 const MachineInstr *PtrBaseDef = MRI->getVRegDef(PtrBase); 3892 if (PtrBaseDef->getOpcode() == AMDGPU::G_FRAME_INDEX) 3893 FI = PtrBaseDef->getOperand(1).getIndex(); 3894 else 3895 VAddr = PtrBase; 3896 Offset = ConstOffset; 3897 } 3898 } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) { 3899 FI = RootDef->getOperand(1).getIndex(); 3900 } 3901 } 3902 3903 return {{[=](MachineInstrBuilder &MIB) { // rsrc 3904 MIB.addReg(Info->getScratchRSrcReg()); 3905 }, 3906 [=](MachineInstrBuilder &MIB) { // vaddr 3907 if (FI.hasValue()) 3908 MIB.addFrameIndex(FI.getValue()); 3909 else 3910 MIB.addReg(VAddr); 3911 }, 3912 [=](MachineInstrBuilder &MIB) { // soffset 3913 // Use constant zero for soffset and rely on eliminateFrameIndex 3914 // to choose the appropriate frame register if need be. 3915 MIB.addImm(0); 3916 }, 3917 [=](MachineInstrBuilder &MIB) { // offset 3918 MIB.addImm(Offset); 3919 }}}; 3920 } 3921 3922 bool AMDGPUInstructionSelector::isDSOffsetLegal(Register Base, 3923 int64_t Offset) const { 3924 if (!isUInt<16>(Offset)) 3925 return false; 3926 3927 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 3928 return true; 3929 3930 // On Southern Islands instruction with a negative base value and an offset 3931 // don't seem to work. 3932 return KnownBits->signBitIsZero(Base); 3933 } 3934 3935 bool AMDGPUInstructionSelector::isDSOffset2Legal(Register Base, int64_t Offset0, 3936 int64_t Offset1, 3937 unsigned Size) const { 3938 if (Offset0 % Size != 0 || Offset1 % Size != 0) 3939 return false; 3940 if (!isUInt<8>(Offset0 / Size) || !isUInt<8>(Offset1 / Size)) 3941 return false; 3942 3943 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 3944 return true; 3945 3946 // On Southern Islands instruction with a negative base value and an offset 3947 // don't seem to work. 3948 return KnownBits->signBitIsZero(Base); 3949 } 3950 3951 bool AMDGPUInstructionSelector::isUnneededShiftMask(const MachineInstr &MI, 3952 unsigned ShAmtBits) const { 3953 assert(MI.getOpcode() == TargetOpcode::G_AND); 3954 3955 Optional<APInt> RHS = getIConstantVRegVal(MI.getOperand(2).getReg(), *MRI); 3956 if (!RHS) 3957 return false; 3958 3959 if (RHS->countTrailingOnes() >= ShAmtBits) 3960 return true; 3961 3962 const APInt &LHSKnownZeros = 3963 KnownBits->getKnownZeroes(MI.getOperand(1).getReg()); 3964 return (LHSKnownZeros | *RHS).countTrailingOnes() >= ShAmtBits; 3965 } 3966 3967 // Return the wave level SGPR base address if this is a wave address. 3968 static Register getWaveAddress(const MachineInstr *Def) { 3969 return Def->getOpcode() == AMDGPU::G_AMDGPU_WAVE_ADDRESS 3970 ? Def->getOperand(1).getReg() 3971 : Register(); 3972 } 3973 3974 InstructionSelector::ComplexRendererFns 3975 AMDGPUInstructionSelector::selectMUBUFScratchOffset( 3976 MachineOperand &Root) const { 3977 Register Reg = Root.getReg(); 3978 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 3979 3980 const MachineInstr *Def = MRI->getVRegDef(Reg); 3981 if (Register WaveBase = getWaveAddress(Def)) { 3982 return {{ 3983 [=](MachineInstrBuilder &MIB) { // rsrc 3984 MIB.addReg(Info->getScratchRSrcReg()); 3985 }, 3986 [=](MachineInstrBuilder &MIB) { // soffset 3987 MIB.addReg(WaveBase); 3988 }, 3989 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // offset 3990 }}; 3991 } 3992 3993 int64_t Offset = 0; 3994 3995 // FIXME: Copy check is a hack 3996 Register BasePtr; 3997 if (mi_match(Reg, *MRI, m_GPtrAdd(m_Reg(BasePtr), m_Copy(m_ICst(Offset))))) { 3998 if (!SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 3999 return {}; 4000 const MachineInstr *BasePtrDef = MRI->getVRegDef(BasePtr); 4001 Register WaveBase = getWaveAddress(BasePtrDef); 4002 if (!WaveBase) 4003 return {}; 4004 4005 return {{ 4006 [=](MachineInstrBuilder &MIB) { // rsrc 4007 MIB.addReg(Info->getScratchRSrcReg()); 4008 }, 4009 [=](MachineInstrBuilder &MIB) { // soffset 4010 MIB.addReg(WaveBase); 4011 }, 4012 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 4013 }}; 4014 } 4015 4016 if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) || 4017 !SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 4018 return {}; 4019 4020 return {{ 4021 [=](MachineInstrBuilder &MIB) { // rsrc 4022 MIB.addReg(Info->getScratchRSrcReg()); 4023 }, 4024 [=](MachineInstrBuilder &MIB) { // soffset 4025 MIB.addImm(0); 4026 }, 4027 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 4028 }}; 4029 } 4030 4031 std::pair<Register, unsigned> 4032 AMDGPUInstructionSelector::selectDS1Addr1OffsetImpl(MachineOperand &Root) const { 4033 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 4034 if (!RootDef) 4035 return std::make_pair(Root.getReg(), 0); 4036 4037 int64_t ConstAddr = 0; 4038 4039 Register PtrBase; 4040 int64_t Offset; 4041 std::tie(PtrBase, Offset) = 4042 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 4043 4044 if (Offset) { 4045 if (isDSOffsetLegal(PtrBase, Offset)) { 4046 // (add n0, c0) 4047 return std::make_pair(PtrBase, Offset); 4048 } 4049 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 4050 // TODO 4051 4052 4053 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 4054 // TODO 4055 4056 } 4057 4058 return std::make_pair(Root.getReg(), 0); 4059 } 4060 4061 InstructionSelector::ComplexRendererFns 4062 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const { 4063 Register Reg; 4064 unsigned Offset; 4065 std::tie(Reg, Offset) = selectDS1Addr1OffsetImpl(Root); 4066 return {{ 4067 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 4068 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } 4069 }}; 4070 } 4071 4072 InstructionSelector::ComplexRendererFns 4073 AMDGPUInstructionSelector::selectDS64Bit4ByteAligned(MachineOperand &Root) const { 4074 return selectDSReadWrite2(Root, 4); 4075 } 4076 4077 InstructionSelector::ComplexRendererFns 4078 AMDGPUInstructionSelector::selectDS128Bit8ByteAligned(MachineOperand &Root) const { 4079 return selectDSReadWrite2(Root, 8); 4080 } 4081 4082 InstructionSelector::ComplexRendererFns 4083 AMDGPUInstructionSelector::selectDSReadWrite2(MachineOperand &Root, 4084 unsigned Size) const { 4085 Register Reg; 4086 unsigned Offset; 4087 std::tie(Reg, Offset) = selectDSReadWrite2Impl(Root, Size); 4088 return {{ 4089 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 4090 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, 4091 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset+1); } 4092 }}; 4093 } 4094 4095 std::pair<Register, unsigned> 4096 AMDGPUInstructionSelector::selectDSReadWrite2Impl(MachineOperand &Root, 4097 unsigned Size) const { 4098 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 4099 if (!RootDef) 4100 return std::make_pair(Root.getReg(), 0); 4101 4102 int64_t ConstAddr = 0; 4103 4104 Register PtrBase; 4105 int64_t Offset; 4106 std::tie(PtrBase, Offset) = 4107 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 4108 4109 if (Offset) { 4110 int64_t OffsetValue0 = Offset; 4111 int64_t OffsetValue1 = Offset + Size; 4112 if (isDSOffset2Legal(PtrBase, OffsetValue0, OffsetValue1, Size)) { 4113 // (add n0, c0) 4114 return std::make_pair(PtrBase, OffsetValue0 / Size); 4115 } 4116 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 4117 // TODO 4118 4119 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 4120 // TODO 4121 4122 } 4123 4124 return std::make_pair(Root.getReg(), 0); 4125 } 4126 4127 /// If \p Root is a G_PTR_ADD with a G_CONSTANT on the right hand side, return 4128 /// the base value with the constant offset. There may be intervening copies 4129 /// between \p Root and the identified constant. Returns \p Root, 0 if this does 4130 /// not match the pattern. 4131 std::pair<Register, int64_t> 4132 AMDGPUInstructionSelector::getPtrBaseWithConstantOffset( 4133 Register Root, const MachineRegisterInfo &MRI) const { 4134 MachineInstr *RootI = getDefIgnoringCopies(Root, MRI); 4135 if (RootI->getOpcode() != TargetOpcode::G_PTR_ADD) 4136 return {Root, 0}; 4137 4138 MachineOperand &RHS = RootI->getOperand(2); 4139 Optional<ValueAndVReg> MaybeOffset = 4140 getIConstantVRegValWithLookThrough(RHS.getReg(), MRI); 4141 if (!MaybeOffset) 4142 return {Root, 0}; 4143 return {RootI->getOperand(1).getReg(), MaybeOffset->Value.getSExtValue()}; 4144 } 4145 4146 static void addZeroImm(MachineInstrBuilder &MIB) { 4147 MIB.addImm(0); 4148 } 4149 4150 /// Return a resource descriptor for use with an arbitrary 64-bit pointer. If \p 4151 /// BasePtr is not valid, a null base pointer will be used. 4152 static Register buildRSRC(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4153 uint32_t FormatLo, uint32_t FormatHi, 4154 Register BasePtr) { 4155 Register RSrc2 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 4156 Register RSrc3 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 4157 Register RSrcHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 4158 Register RSrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass); 4159 4160 B.buildInstr(AMDGPU::S_MOV_B32) 4161 .addDef(RSrc2) 4162 .addImm(FormatLo); 4163 B.buildInstr(AMDGPU::S_MOV_B32) 4164 .addDef(RSrc3) 4165 .addImm(FormatHi); 4166 4167 // Build the half of the subregister with the constants before building the 4168 // full 128-bit register. If we are building multiple resource descriptors, 4169 // this will allow CSEing of the 2-component register. 4170 B.buildInstr(AMDGPU::REG_SEQUENCE) 4171 .addDef(RSrcHi) 4172 .addReg(RSrc2) 4173 .addImm(AMDGPU::sub0) 4174 .addReg(RSrc3) 4175 .addImm(AMDGPU::sub1); 4176 4177 Register RSrcLo = BasePtr; 4178 if (!BasePtr) { 4179 RSrcLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 4180 B.buildInstr(AMDGPU::S_MOV_B64) 4181 .addDef(RSrcLo) 4182 .addImm(0); 4183 } 4184 4185 B.buildInstr(AMDGPU::REG_SEQUENCE) 4186 .addDef(RSrc) 4187 .addReg(RSrcLo) 4188 .addImm(AMDGPU::sub0_sub1) 4189 .addReg(RSrcHi) 4190 .addImm(AMDGPU::sub2_sub3); 4191 4192 return RSrc; 4193 } 4194 4195 static Register buildAddr64RSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4196 const SIInstrInfo &TII, Register BasePtr) { 4197 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 4198 4199 // FIXME: Why are half the "default" bits ignored based on the addressing 4200 // mode? 4201 return buildRSRC(B, MRI, 0, Hi_32(DefaultFormat), BasePtr); 4202 } 4203 4204 static Register buildOffsetSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4205 const SIInstrInfo &TII, Register BasePtr) { 4206 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 4207 4208 // FIXME: Why are half the "default" bits ignored based on the addressing 4209 // mode? 4210 return buildRSRC(B, MRI, -1, Hi_32(DefaultFormat), BasePtr); 4211 } 4212 4213 AMDGPUInstructionSelector::MUBUFAddressData 4214 AMDGPUInstructionSelector::parseMUBUFAddress(Register Src) const { 4215 MUBUFAddressData Data; 4216 Data.N0 = Src; 4217 4218 Register PtrBase; 4219 int64_t Offset; 4220 4221 std::tie(PtrBase, Offset) = getPtrBaseWithConstantOffset(Src, *MRI); 4222 if (isUInt<32>(Offset)) { 4223 Data.N0 = PtrBase; 4224 Data.Offset = Offset; 4225 } 4226 4227 if (MachineInstr *InputAdd 4228 = getOpcodeDef(TargetOpcode::G_PTR_ADD, Data.N0, *MRI)) { 4229 Data.N2 = InputAdd->getOperand(1).getReg(); 4230 Data.N3 = InputAdd->getOperand(2).getReg(); 4231 4232 // FIXME: Need to fix extra SGPR->VGPRcopies inserted 4233 // FIXME: Don't know this was defined by operand 0 4234 // 4235 // TODO: Remove this when we have copy folding optimizations after 4236 // RegBankSelect. 4237 Data.N2 = getDefIgnoringCopies(Data.N2, *MRI)->getOperand(0).getReg(); 4238 Data.N3 = getDefIgnoringCopies(Data.N3, *MRI)->getOperand(0).getReg(); 4239 } 4240 4241 return Data; 4242 } 4243 4244 /// Return if the addr64 mubuf mode should be used for the given address. 4245 bool AMDGPUInstructionSelector::shouldUseAddr64(MUBUFAddressData Addr) const { 4246 // (ptr_add N2, N3) -> addr64, or 4247 // (ptr_add (ptr_add N2, N3), C1) -> addr64 4248 if (Addr.N2) 4249 return true; 4250 4251 const RegisterBank *N0Bank = RBI.getRegBank(Addr.N0, *MRI, TRI); 4252 return N0Bank->getID() == AMDGPU::VGPRRegBankID; 4253 } 4254 4255 /// Split an immediate offset \p ImmOffset depending on whether it fits in the 4256 /// immediate field. Modifies \p ImmOffset and sets \p SOffset to the variable 4257 /// component. 4258 void AMDGPUInstructionSelector::splitIllegalMUBUFOffset( 4259 MachineIRBuilder &B, Register &SOffset, int64_t &ImmOffset) const { 4260 if (SIInstrInfo::isLegalMUBUFImmOffset(ImmOffset)) 4261 return; 4262 4263 // Illegal offset, store it in soffset. 4264 SOffset = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 4265 B.buildInstr(AMDGPU::S_MOV_B32) 4266 .addDef(SOffset) 4267 .addImm(ImmOffset); 4268 ImmOffset = 0; 4269 } 4270 4271 bool AMDGPUInstructionSelector::selectMUBUFAddr64Impl( 4272 MachineOperand &Root, Register &VAddr, Register &RSrcReg, 4273 Register &SOffset, int64_t &Offset) const { 4274 // FIXME: Predicates should stop this from reaching here. 4275 // addr64 bit was removed for volcanic islands. 4276 if (!STI.hasAddr64() || STI.useFlatForGlobal()) 4277 return false; 4278 4279 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 4280 if (!shouldUseAddr64(AddrData)) 4281 return false; 4282 4283 Register N0 = AddrData.N0; 4284 Register N2 = AddrData.N2; 4285 Register N3 = AddrData.N3; 4286 Offset = AddrData.Offset; 4287 4288 // Base pointer for the SRD. 4289 Register SRDPtr; 4290 4291 if (N2) { 4292 if (RBI.getRegBank(N2, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4293 assert(N3); 4294 if (RBI.getRegBank(N3, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4295 // Both N2 and N3 are divergent. Use N0 (the result of the add) as the 4296 // addr64, and construct the default resource from a 0 address. 4297 VAddr = N0; 4298 } else { 4299 SRDPtr = N3; 4300 VAddr = N2; 4301 } 4302 } else { 4303 // N2 is not divergent. 4304 SRDPtr = N2; 4305 VAddr = N3; 4306 } 4307 } else if (RBI.getRegBank(N0, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4308 // Use the default null pointer in the resource 4309 VAddr = N0; 4310 } else { 4311 // N0 -> offset, or 4312 // (N0 + C1) -> offset 4313 SRDPtr = N0; 4314 } 4315 4316 MachineIRBuilder B(*Root.getParent()); 4317 RSrcReg = buildAddr64RSrc(B, *MRI, TII, SRDPtr); 4318 splitIllegalMUBUFOffset(B, SOffset, Offset); 4319 return true; 4320 } 4321 4322 bool AMDGPUInstructionSelector::selectMUBUFOffsetImpl( 4323 MachineOperand &Root, Register &RSrcReg, Register &SOffset, 4324 int64_t &Offset) const { 4325 4326 // FIXME: Pattern should not reach here. 4327 if (STI.useFlatForGlobal()) 4328 return false; 4329 4330 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 4331 if (shouldUseAddr64(AddrData)) 4332 return false; 4333 4334 // N0 -> offset, or 4335 // (N0 + C1) -> offset 4336 Register SRDPtr = AddrData.N0; 4337 Offset = AddrData.Offset; 4338 4339 // TODO: Look through extensions for 32-bit soffset. 4340 MachineIRBuilder B(*Root.getParent()); 4341 4342 RSrcReg = buildOffsetSrc(B, *MRI, TII, SRDPtr); 4343 splitIllegalMUBUFOffset(B, SOffset, Offset); 4344 return true; 4345 } 4346 4347 InstructionSelector::ComplexRendererFns 4348 AMDGPUInstructionSelector::selectMUBUFAddr64(MachineOperand &Root) const { 4349 Register VAddr; 4350 Register RSrcReg; 4351 Register SOffset; 4352 int64_t Offset = 0; 4353 4354 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 4355 return {}; 4356 4357 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 4358 // pattern. 4359 return {{ 4360 [=](MachineInstrBuilder &MIB) { // rsrc 4361 MIB.addReg(RSrcReg); 4362 }, 4363 [=](MachineInstrBuilder &MIB) { // vaddr 4364 MIB.addReg(VAddr); 4365 }, 4366 [=](MachineInstrBuilder &MIB) { // soffset 4367 if (SOffset) 4368 MIB.addReg(SOffset); 4369 else 4370 MIB.addImm(0); 4371 }, 4372 [=](MachineInstrBuilder &MIB) { // offset 4373 MIB.addImm(Offset); 4374 }, 4375 addZeroImm, // cpol 4376 addZeroImm, // tfe 4377 addZeroImm // swz 4378 }}; 4379 } 4380 4381 InstructionSelector::ComplexRendererFns 4382 AMDGPUInstructionSelector::selectMUBUFOffset(MachineOperand &Root) const { 4383 Register RSrcReg; 4384 Register SOffset; 4385 int64_t Offset = 0; 4386 4387 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 4388 return {}; 4389 4390 return {{ 4391 [=](MachineInstrBuilder &MIB) { // rsrc 4392 MIB.addReg(RSrcReg); 4393 }, 4394 [=](MachineInstrBuilder &MIB) { // soffset 4395 if (SOffset) 4396 MIB.addReg(SOffset); 4397 else 4398 MIB.addImm(0); 4399 }, 4400 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 4401 addZeroImm, // cpol 4402 addZeroImm, // tfe 4403 addZeroImm, // swz 4404 }}; 4405 } 4406 4407 InstructionSelector::ComplexRendererFns 4408 AMDGPUInstructionSelector::selectMUBUFAddr64Atomic(MachineOperand &Root) const { 4409 Register VAddr; 4410 Register RSrcReg; 4411 Register SOffset; 4412 int64_t Offset = 0; 4413 4414 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 4415 return {}; 4416 4417 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 4418 // pattern. 4419 return {{ 4420 [=](MachineInstrBuilder &MIB) { // rsrc 4421 MIB.addReg(RSrcReg); 4422 }, 4423 [=](MachineInstrBuilder &MIB) { // vaddr 4424 MIB.addReg(VAddr); 4425 }, 4426 [=](MachineInstrBuilder &MIB) { // soffset 4427 if (SOffset) 4428 MIB.addReg(SOffset); 4429 else 4430 MIB.addImm(0); 4431 }, 4432 [=](MachineInstrBuilder &MIB) { // offset 4433 MIB.addImm(Offset); 4434 }, 4435 [=](MachineInstrBuilder &MIB) { 4436 MIB.addImm(AMDGPU::CPol::GLC); // cpol 4437 } 4438 }}; 4439 } 4440 4441 InstructionSelector::ComplexRendererFns 4442 AMDGPUInstructionSelector::selectMUBUFOffsetAtomic(MachineOperand &Root) const { 4443 Register RSrcReg; 4444 Register SOffset; 4445 int64_t Offset = 0; 4446 4447 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 4448 return {}; 4449 4450 return {{ 4451 [=](MachineInstrBuilder &MIB) { // rsrc 4452 MIB.addReg(RSrcReg); 4453 }, 4454 [=](MachineInstrBuilder &MIB) { // soffset 4455 if (SOffset) 4456 MIB.addReg(SOffset); 4457 else 4458 MIB.addImm(0); 4459 }, 4460 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 4461 [=](MachineInstrBuilder &MIB) { MIB.addImm(AMDGPU::CPol::GLC); } // cpol 4462 }}; 4463 } 4464 4465 /// Get an immediate that must be 32-bits, and treated as zero extended. 4466 static Optional<uint64_t> getConstantZext32Val(Register Reg, 4467 const MachineRegisterInfo &MRI) { 4468 // getIConstantVRegVal sexts any values, so see if that matters. 4469 Optional<int64_t> OffsetVal = getIConstantVRegSExtVal(Reg, MRI); 4470 if (!OffsetVal || !isInt<32>(*OffsetVal)) 4471 return None; 4472 return Lo_32(*OffsetVal); 4473 } 4474 4475 InstructionSelector::ComplexRendererFns 4476 AMDGPUInstructionSelector::selectSMRDBufferImm(MachineOperand &Root) const { 4477 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 4478 if (!OffsetVal) 4479 return {}; 4480 4481 Optional<int64_t> EncodedImm = 4482 AMDGPU::getSMRDEncodedOffset(STI, *OffsetVal, true); 4483 if (!EncodedImm) 4484 return {}; 4485 4486 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 4487 } 4488 4489 InstructionSelector::ComplexRendererFns 4490 AMDGPUInstructionSelector::selectSMRDBufferImm32(MachineOperand &Root) const { 4491 assert(STI.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS); 4492 4493 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 4494 if (!OffsetVal) 4495 return {}; 4496 4497 Optional<int64_t> EncodedImm 4498 = AMDGPU::getSMRDEncodedLiteralOffset32(STI, *OffsetVal); 4499 if (!EncodedImm) 4500 return {}; 4501 4502 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 4503 } 4504 4505 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB, 4506 const MachineInstr &MI, 4507 int OpIdx) const { 4508 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4509 "Expected G_CONSTANT"); 4510 MIB.addImm(MI.getOperand(1).getCImm()->getSExtValue()); 4511 } 4512 4513 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB, 4514 const MachineInstr &MI, 4515 int OpIdx) const { 4516 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4517 "Expected G_CONSTANT"); 4518 MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue()); 4519 } 4520 4521 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB, 4522 const MachineInstr &MI, 4523 int OpIdx) const { 4524 assert(OpIdx == -1); 4525 4526 const MachineOperand &Op = MI.getOperand(1); 4527 if (MI.getOpcode() == TargetOpcode::G_FCONSTANT) 4528 MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue()); 4529 else { 4530 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT"); 4531 MIB.addImm(Op.getCImm()->getSExtValue()); 4532 } 4533 } 4534 4535 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB, 4536 const MachineInstr &MI, 4537 int OpIdx) const { 4538 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4539 "Expected G_CONSTANT"); 4540 MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation()); 4541 } 4542 4543 /// This only really exists to satisfy DAG type checking machinery, so is a 4544 /// no-op here. 4545 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB, 4546 const MachineInstr &MI, 4547 int OpIdx) const { 4548 MIB.addImm(MI.getOperand(OpIdx).getImm()); 4549 } 4550 4551 void AMDGPUInstructionSelector::renderExtractCPol(MachineInstrBuilder &MIB, 4552 const MachineInstr &MI, 4553 int OpIdx) const { 4554 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4555 MIB.addImm(MI.getOperand(OpIdx).getImm() & AMDGPU::CPol::ALL); 4556 } 4557 4558 void AMDGPUInstructionSelector::renderExtractSWZ(MachineInstrBuilder &MIB, 4559 const MachineInstr &MI, 4560 int OpIdx) const { 4561 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4562 MIB.addImm((MI.getOperand(OpIdx).getImm() >> 3) & 1); 4563 } 4564 4565 void AMDGPUInstructionSelector::renderSetGLC(MachineInstrBuilder &MIB, 4566 const MachineInstr &MI, 4567 int OpIdx) const { 4568 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4569 MIB.addImm(MI.getOperand(OpIdx).getImm() | AMDGPU::CPol::GLC); 4570 } 4571 4572 void AMDGPUInstructionSelector::renderFrameIndex(MachineInstrBuilder &MIB, 4573 const MachineInstr &MI, 4574 int OpIdx) const { 4575 MIB.addFrameIndex((MI.getOperand(1).getIndex())); 4576 } 4577 4578 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const { 4579 return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm()); 4580 } 4581 4582 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const { 4583 return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm()); 4584 } 4585 4586 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const { 4587 return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm()); 4588 } 4589 4590 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const { 4591 return TII.isInlineConstant(Imm); 4592 } 4593