1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 /// \file
9 /// This file implements the targeting of the InstructionSelector class for
10 /// AMDGPU.
11 /// \todo This should be generated by TableGen.
12 //===----------------------------------------------------------------------===//
13 
14 #include "AMDGPUInstructionSelector.h"
15 #include "AMDGPU.h"
16 #include "AMDGPUGlobalISelUtils.h"
17 #include "AMDGPUInstrInfo.h"
18 #include "AMDGPURegisterBankInfo.h"
19 #include "AMDGPUTargetMachine.h"
20 #include "SIMachineFunctionInfo.h"
21 #include "Utils/AMDGPUBaseInfo.h"
22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
23 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
24 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
26 #include "llvm/CodeGen/MachineFrameInfo.h"
27 #include "llvm/IR/DiagnosticInfo.h"
28 #include "llvm/IR/IntrinsicsAMDGPU.h"
29 
30 #define DEBUG_TYPE "amdgpu-isel"
31 
32 using namespace llvm;
33 using namespace MIPatternMatch;
34 
35 static cl::opt<bool> AllowRiskySelect(
36   "amdgpu-global-isel-risky-select",
37   cl::desc("Allow GlobalISel to select cases that are likely to not work yet"),
38   cl::init(false),
39   cl::ReallyHidden);
40 
41 #define GET_GLOBALISEL_IMPL
42 #define AMDGPUSubtarget GCNSubtarget
43 #include "AMDGPUGenGlobalISel.inc"
44 #undef GET_GLOBALISEL_IMPL
45 #undef AMDGPUSubtarget
46 
47 AMDGPUInstructionSelector::AMDGPUInstructionSelector(
48     const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
49     const AMDGPUTargetMachine &TM)
50     : TII(*STI.getInstrInfo()), TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
51       STI(STI),
52       EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
53 #define GET_GLOBALISEL_PREDICATES_INIT
54 #include "AMDGPUGenGlobalISel.inc"
55 #undef GET_GLOBALISEL_PREDICATES_INIT
56 #define GET_GLOBALISEL_TEMPORARIES_INIT
57 #include "AMDGPUGenGlobalISel.inc"
58 #undef GET_GLOBALISEL_TEMPORARIES_INIT
59 {
60 }
61 
62 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
63 
64 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits *KB,
65                                         CodeGenCoverage &CoverageInfo,
66                                         ProfileSummaryInfo *PSI,
67                                         BlockFrequencyInfo *BFI) {
68   MRI = &MF.getRegInfo();
69   Subtarget = &MF.getSubtarget<GCNSubtarget>();
70   InstructionSelector::setupMF(MF, KB, CoverageInfo, PSI, BFI);
71 }
72 
73 bool AMDGPUInstructionSelector::isVCC(Register Reg,
74                                       const MachineRegisterInfo &MRI) const {
75   // The verifier is oblivious to s1 being a valid value for wavesize registers.
76   if (Reg.isPhysical())
77     return false;
78 
79   auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
80   const TargetRegisterClass *RC =
81       RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
82   if (RC) {
83     const LLT Ty = MRI.getType(Reg);
84     if (!Ty.isValid() || Ty.getSizeInBits() != 1)
85       return false;
86     // G_TRUNC s1 result is never vcc.
87     return MRI.getVRegDef(Reg)->getOpcode() != AMDGPU::G_TRUNC &&
88            RC->hasSuperClassEq(TRI.getBoolRC());
89   }
90 
91   const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
92   return RB->getID() == AMDGPU::VCCRegBankID;
93 }
94 
95 bool AMDGPUInstructionSelector::constrainCopyLikeIntrin(MachineInstr &MI,
96                                                         unsigned NewOpc) const {
97   MI.setDesc(TII.get(NewOpc));
98   MI.removeOperand(1); // Remove intrinsic ID.
99   MI.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
100 
101   MachineOperand &Dst = MI.getOperand(0);
102   MachineOperand &Src = MI.getOperand(1);
103 
104   // TODO: This should be legalized to s32 if needed
105   if (MRI->getType(Dst.getReg()) == LLT::scalar(1))
106     return false;
107 
108   const TargetRegisterClass *DstRC
109     = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
110   const TargetRegisterClass *SrcRC
111     = TRI.getConstrainedRegClassForOperand(Src, *MRI);
112   if (!DstRC || DstRC != SrcRC)
113     return false;
114 
115   return RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI) &&
116          RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI);
117 }
118 
119 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
120   const DebugLoc &DL = I.getDebugLoc();
121   MachineBasicBlock *BB = I.getParent();
122   I.setDesc(TII.get(TargetOpcode::COPY));
123 
124   const MachineOperand &Src = I.getOperand(1);
125   MachineOperand &Dst = I.getOperand(0);
126   Register DstReg = Dst.getReg();
127   Register SrcReg = Src.getReg();
128 
129   if (isVCC(DstReg, *MRI)) {
130     if (SrcReg == AMDGPU::SCC) {
131       const TargetRegisterClass *RC
132         = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
133       if (!RC)
134         return true;
135       return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
136     }
137 
138     if (!isVCC(SrcReg, *MRI)) {
139       // TODO: Should probably leave the copy and let copyPhysReg expand it.
140       if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI))
141         return false;
142 
143       const TargetRegisterClass *SrcRC
144         = TRI.getConstrainedRegClassForOperand(Src, *MRI);
145 
146       Optional<ValueAndVReg> ConstVal =
147           getIConstantVRegValWithLookThrough(SrcReg, *MRI, true);
148       if (ConstVal) {
149         unsigned MovOpc =
150             STI.isWave64() ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32;
151         BuildMI(*BB, &I, DL, TII.get(MovOpc), DstReg)
152             .addImm(ConstVal->Value.getBoolValue() ? -1 : 0);
153       } else {
154         Register MaskedReg = MRI->createVirtualRegister(SrcRC);
155 
156         // We can't trust the high bits at this point, so clear them.
157 
158         // TODO: Skip masking high bits if def is known boolean.
159 
160         unsigned AndOpc =
161             TRI.isSGPRClass(SrcRC) ? AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32;
162         BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg)
163             .addImm(1)
164             .addReg(SrcReg);
165         BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg)
166             .addImm(0)
167             .addReg(MaskedReg);
168       }
169 
170       if (!MRI->getRegClassOrNull(SrcReg))
171         MRI->setRegClass(SrcReg, SrcRC);
172       I.eraseFromParent();
173       return true;
174     }
175 
176     const TargetRegisterClass *RC =
177       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
178     if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
179       return false;
180 
181     return true;
182   }
183 
184   for (const MachineOperand &MO : I.operands()) {
185     if (MO.getReg().isPhysical())
186       continue;
187 
188     const TargetRegisterClass *RC =
189             TRI.getConstrainedRegClassForOperand(MO, *MRI);
190     if (!RC)
191       continue;
192     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
193   }
194   return true;
195 }
196 
197 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const {
198   const Register DefReg = I.getOperand(0).getReg();
199   const LLT DefTy = MRI->getType(DefReg);
200   if (DefTy == LLT::scalar(1)) {
201     if (!AllowRiskySelect) {
202       LLVM_DEBUG(dbgs() << "Skipping risky boolean phi\n");
203       return false;
204     }
205 
206     LLVM_DEBUG(dbgs() << "Selecting risky boolean phi\n");
207   }
208 
209   // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy)
210 
211   const RegClassOrRegBank &RegClassOrBank =
212     MRI->getRegClassOrRegBank(DefReg);
213 
214   const TargetRegisterClass *DefRC
215     = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
216   if (!DefRC) {
217     if (!DefTy.isValid()) {
218       LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
219       return false;
220     }
221 
222     const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
223     DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB);
224     if (!DefRC) {
225       LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
226       return false;
227     }
228   }
229 
230   // TODO: Verify that all registers have the same bank
231   I.setDesc(TII.get(TargetOpcode::PHI));
232   return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI);
233 }
234 
235 MachineOperand
236 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
237                                            const TargetRegisterClass &SubRC,
238                                            unsigned SubIdx) const {
239 
240   MachineInstr *MI = MO.getParent();
241   MachineBasicBlock *BB = MO.getParent()->getParent();
242   Register DstReg = MRI->createVirtualRegister(&SubRC);
243 
244   if (MO.isReg()) {
245     unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
246     Register Reg = MO.getReg();
247     BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
248             .addReg(Reg, 0, ComposedSubIdx);
249 
250     return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
251                                      MO.isKill(), MO.isDead(), MO.isUndef(),
252                                      MO.isEarlyClobber(), 0, MO.isDebug(),
253                                      MO.isInternalRead());
254   }
255 
256   assert(MO.isImm());
257 
258   APInt Imm(64, MO.getImm());
259 
260   switch (SubIdx) {
261   default:
262     llvm_unreachable("do not know to split immediate with this sub index.");
263   case AMDGPU::sub0:
264     return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
265   case AMDGPU::sub1:
266     return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
267   }
268 }
269 
270 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) {
271   switch (Opc) {
272   case AMDGPU::G_AND:
273     return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
274   case AMDGPU::G_OR:
275     return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32;
276   case AMDGPU::G_XOR:
277     return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32;
278   default:
279     llvm_unreachable("not a bit op");
280   }
281 }
282 
283 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const {
284   Register DstReg = I.getOperand(0).getReg();
285   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
286 
287   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
288   if (DstRB->getID() != AMDGPU::SGPRRegBankID &&
289       DstRB->getID() != AMDGPU::VCCRegBankID)
290     return false;
291 
292   bool Is64 = Size > 32 || (DstRB->getID() == AMDGPU::VCCRegBankID &&
293                             STI.isWave64());
294   I.setDesc(TII.get(getLogicalBitOpcode(I.getOpcode(), Is64)));
295 
296   // Dead implicit-def of scc
297   I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef
298                                          true, // isImp
299                                          false, // isKill
300                                          true)); // isDead
301   return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
302 }
303 
304 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const {
305   MachineBasicBlock *BB = I.getParent();
306   MachineFunction *MF = BB->getParent();
307   Register DstReg = I.getOperand(0).getReg();
308   const DebugLoc &DL = I.getDebugLoc();
309   LLT Ty = MRI->getType(DstReg);
310   if (Ty.isVector())
311     return false;
312 
313   unsigned Size = Ty.getSizeInBits();
314   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
315   const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID;
316   const bool Sub = I.getOpcode() == TargetOpcode::G_SUB;
317 
318   if (Size == 32) {
319     if (IsSALU) {
320       const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
321       MachineInstr *Add =
322         BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
323         .add(I.getOperand(1))
324         .add(I.getOperand(2));
325       I.eraseFromParent();
326       return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
327     }
328 
329     if (STI.hasAddNoCarry()) {
330       const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64;
331       I.setDesc(TII.get(Opc));
332       I.addOperand(*MF, MachineOperand::CreateImm(0));
333       I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
334       return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
335     }
336 
337     const unsigned Opc = Sub ? AMDGPU::V_SUB_CO_U32_e64 : AMDGPU::V_ADD_CO_U32_e64;
338 
339     Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass());
340     MachineInstr *Add
341       = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
342       .addDef(UnusedCarry, RegState::Dead)
343       .add(I.getOperand(1))
344       .add(I.getOperand(2))
345       .addImm(0);
346     I.eraseFromParent();
347     return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
348   }
349 
350   assert(!Sub && "illegal sub should not reach here");
351 
352   const TargetRegisterClass &RC
353     = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass;
354   const TargetRegisterClass &HalfRC
355     = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass;
356 
357   MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0));
358   MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0));
359   MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1));
360   MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1));
361 
362   Register DstLo = MRI->createVirtualRegister(&HalfRC);
363   Register DstHi = MRI->createVirtualRegister(&HalfRC);
364 
365   if (IsSALU) {
366     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
367       .add(Lo1)
368       .add(Lo2);
369     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
370       .add(Hi1)
371       .add(Hi2);
372   } else {
373     const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass();
374     Register CarryReg = MRI->createVirtualRegister(CarryRC);
375     BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_CO_U32_e64), DstLo)
376       .addDef(CarryReg)
377       .add(Lo1)
378       .add(Lo2)
379       .addImm(0);
380     MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi)
381       .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead)
382       .add(Hi1)
383       .add(Hi2)
384       .addReg(CarryReg, RegState::Kill)
385       .addImm(0);
386 
387     if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI))
388       return false;
389   }
390 
391   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
392     .addReg(DstLo)
393     .addImm(AMDGPU::sub0)
394     .addReg(DstHi)
395     .addImm(AMDGPU::sub1);
396 
397 
398   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI))
399     return false;
400 
401   I.eraseFromParent();
402   return true;
403 }
404 
405 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE(
406   MachineInstr &I) const {
407   MachineBasicBlock *BB = I.getParent();
408   MachineFunction *MF = BB->getParent();
409   const DebugLoc &DL = I.getDebugLoc();
410   Register Dst0Reg = I.getOperand(0).getReg();
411   Register Dst1Reg = I.getOperand(1).getReg();
412   const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO ||
413                      I.getOpcode() == AMDGPU::G_UADDE;
414   const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE ||
415                           I.getOpcode() == AMDGPU::G_USUBE;
416 
417   if (isVCC(Dst1Reg, *MRI)) {
418     unsigned NoCarryOpc =
419         IsAdd ? AMDGPU::V_ADD_CO_U32_e64 : AMDGPU::V_SUB_CO_U32_e64;
420     unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64;
421     I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc));
422     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
423     I.addOperand(*MF, MachineOperand::CreateImm(0));
424     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
425   }
426 
427   Register Src0Reg = I.getOperand(2).getReg();
428   Register Src1Reg = I.getOperand(3).getReg();
429 
430   if (HasCarryIn) {
431     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
432       .addReg(I.getOperand(4).getReg());
433   }
434 
435   unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
436   unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
437 
438   BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg)
439     .add(I.getOperand(2))
440     .add(I.getOperand(3));
441   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg)
442     .addReg(AMDGPU::SCC);
443 
444   if (!MRI->getRegClassOrNull(Dst1Reg))
445     MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass);
446 
447   if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
448       !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
449       !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI))
450     return false;
451 
452   if (HasCarryIn &&
453       !RBI.constrainGenericRegister(I.getOperand(4).getReg(),
454                                     AMDGPU::SReg_32RegClass, *MRI))
455     return false;
456 
457   I.eraseFromParent();
458   return true;
459 }
460 
461 bool AMDGPUInstructionSelector::selectG_AMDGPU_MAD_64_32(
462     MachineInstr &I) const {
463   MachineBasicBlock *BB = I.getParent();
464   MachineFunction *MF = BB->getParent();
465   const bool IsUnsigned = I.getOpcode() == AMDGPU::G_AMDGPU_MAD_U64_U32;
466 
467   unsigned Opc;
468   if (Subtarget->getGeneration() == AMDGPUSubtarget::GFX11)
469     Opc = IsUnsigned ? AMDGPU::V_MAD_U64_U32_gfx11_e64
470                      : AMDGPU::V_MAD_I64_I32_gfx11_e64;
471   else
472     Opc = IsUnsigned ? AMDGPU::V_MAD_U64_U32_e64 : AMDGPU::V_MAD_I64_I32_e64;
473   I.setDesc(TII.get(Opc));
474   I.addOperand(*MF, MachineOperand::CreateImm(0));
475   I.addImplicitDefUseOperands(*MF);
476   return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
477 }
478 
479 // TODO: We should probably legalize these to only using 32-bit results.
480 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
481   MachineBasicBlock *BB = I.getParent();
482   Register DstReg = I.getOperand(0).getReg();
483   Register SrcReg = I.getOperand(1).getReg();
484   LLT DstTy = MRI->getType(DstReg);
485   LLT SrcTy = MRI->getType(SrcReg);
486   const unsigned SrcSize = SrcTy.getSizeInBits();
487   unsigned DstSize = DstTy.getSizeInBits();
488 
489   // TODO: Should handle any multiple of 32 offset.
490   unsigned Offset = I.getOperand(2).getImm();
491   if (Offset % 32 != 0 || DstSize > 128)
492     return false;
493 
494   // 16-bit operations really use 32-bit registers.
495   // FIXME: Probably should not allow 16-bit G_EXTRACT results.
496   if (DstSize == 16)
497     DstSize = 32;
498 
499   const TargetRegisterClass *DstRC =
500     TRI.getConstrainedRegClassForOperand(I.getOperand(0), *MRI);
501   if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
502     return false;
503 
504   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
505   const TargetRegisterClass *SrcRC =
506       TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank);
507   if (!SrcRC)
508     return false;
509   unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32,
510                                                          DstSize / 32);
511   SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubReg);
512   if (!SrcRC)
513     return false;
514 
515   SrcReg = constrainOperandRegClass(*MF, TRI, *MRI, TII, RBI, I,
516                                     *SrcRC, I.getOperand(1));
517   const DebugLoc &DL = I.getDebugLoc();
518   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg)
519     .addReg(SrcReg, 0, SubReg);
520 
521   I.eraseFromParent();
522   return true;
523 }
524 
525 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const {
526   MachineBasicBlock *BB = MI.getParent();
527   Register DstReg = MI.getOperand(0).getReg();
528   LLT DstTy = MRI->getType(DstReg);
529   LLT SrcTy = MRI->getType(MI.getOperand(1).getReg());
530 
531   const unsigned SrcSize = SrcTy.getSizeInBits();
532   if (SrcSize < 32)
533     return selectImpl(MI, *CoverageInfo);
534 
535   const DebugLoc &DL = MI.getDebugLoc();
536   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
537   const unsigned DstSize = DstTy.getSizeInBits();
538   const TargetRegisterClass *DstRC =
539       TRI.getRegClassForSizeOnBank(DstSize, *DstBank);
540   if (!DstRC)
541     return false;
542 
543   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8);
544   MachineInstrBuilder MIB =
545     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg);
546   for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) {
547     MachineOperand &Src = MI.getOperand(I + 1);
548     MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef()));
549     MIB.addImm(SubRegs[I]);
550 
551     const TargetRegisterClass *SrcRC
552       = TRI.getConstrainedRegClassForOperand(Src, *MRI);
553     if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI))
554       return false;
555   }
556 
557   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
558     return false;
559 
560   MI.eraseFromParent();
561   return true;
562 }
563 
564 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const {
565   MachineBasicBlock *BB = MI.getParent();
566   const int NumDst = MI.getNumOperands() - 1;
567 
568   MachineOperand &Src = MI.getOperand(NumDst);
569 
570   Register SrcReg = Src.getReg();
571   Register DstReg0 = MI.getOperand(0).getReg();
572   LLT DstTy = MRI->getType(DstReg0);
573   LLT SrcTy = MRI->getType(SrcReg);
574 
575   const unsigned DstSize = DstTy.getSizeInBits();
576   const unsigned SrcSize = SrcTy.getSizeInBits();
577   const DebugLoc &DL = MI.getDebugLoc();
578   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
579 
580   const TargetRegisterClass *SrcRC =
581       TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank);
582   if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
583     return false;
584 
585   // Note we could have mixed SGPR and VGPR destination banks for an SGPR
586   // source, and this relies on the fact that the same subregister indices are
587   // used for both.
588   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
589   for (int I = 0, E = NumDst; I != E; ++I) {
590     MachineOperand &Dst = MI.getOperand(I);
591     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg())
592       .addReg(SrcReg, 0, SubRegs[I]);
593 
594     // Make sure the subregister index is valid for the source register.
595     SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegs[I]);
596     if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
597       return false;
598 
599     const TargetRegisterClass *DstRC =
600       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
601     if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI))
602       return false;
603   }
604 
605   MI.eraseFromParent();
606   return true;
607 }
608 
609 bool AMDGPUInstructionSelector::selectG_BUILD_VECTOR_TRUNC(
610   MachineInstr &MI) const {
611   if (selectImpl(MI, *CoverageInfo))
612     return true;
613 
614   const LLT S32 = LLT::scalar(32);
615   const LLT V2S16 = LLT::fixed_vector(2, 16);
616 
617   Register Dst = MI.getOperand(0).getReg();
618   if (MRI->getType(Dst) != V2S16)
619     return false;
620 
621   const RegisterBank *DstBank = RBI.getRegBank(Dst, *MRI, TRI);
622   if (DstBank->getID() != AMDGPU::SGPRRegBankID)
623     return false;
624 
625   Register Src0 = MI.getOperand(1).getReg();
626   Register Src1 = MI.getOperand(2).getReg();
627   if (MRI->getType(Src0) != S32)
628     return false;
629 
630   const DebugLoc &DL = MI.getDebugLoc();
631   MachineBasicBlock *BB = MI.getParent();
632 
633   auto ConstSrc1 = getAnyConstantVRegValWithLookThrough(Src1, *MRI, true, true);
634   if (ConstSrc1) {
635     auto ConstSrc0 =
636         getAnyConstantVRegValWithLookThrough(Src0, *MRI, true, true);
637     if (ConstSrc0) {
638       const int64_t K0 = ConstSrc0->Value.getSExtValue();
639       const int64_t K1 = ConstSrc1->Value.getSExtValue();
640       uint32_t Lo16 = static_cast<uint32_t>(K0) & 0xffff;
641       uint32_t Hi16 = static_cast<uint32_t>(K1) & 0xffff;
642 
643       BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), Dst)
644         .addImm(Lo16 | (Hi16 << 16));
645       MI.eraseFromParent();
646       return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI);
647     }
648   }
649 
650   // TODO: This should probably be a combine somewhere
651   // (build_vector_trunc $src0, undef -> copy $src0
652   MachineInstr *Src1Def = getDefIgnoringCopies(Src1, *MRI);
653   if (Src1Def && Src1Def->getOpcode() == AMDGPU::G_IMPLICIT_DEF) {
654     MI.setDesc(TII.get(AMDGPU::COPY));
655     MI.removeOperand(2);
656     return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI) &&
657            RBI.constrainGenericRegister(Src0, AMDGPU::SReg_32RegClass, *MRI);
658   }
659 
660   Register ShiftSrc0;
661   Register ShiftSrc1;
662 
663   // With multiple uses of the shift, this will duplicate the shift and
664   // increase register pressure.
665   //
666   // (build_vector_trunc (lshr_oneuse $src0, 16), (lshr_oneuse $src1, 16)
667   //  => (S_PACK_HH_B32_B16 $src0, $src1)
668   // (build_vector_trunc $src0, (lshr_oneuse SReg_32:$src1, 16))
669   //  => (S_PACK_LH_B32_B16 $src0, $src1)
670   // (build_vector_trunc $src0, $src1)
671   //  => (S_PACK_LL_B32_B16 $src0, $src1)
672 
673   bool Shift0 = mi_match(
674       Src0, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc0), m_SpecificICst(16))));
675 
676   bool Shift1 = mi_match(
677       Src1, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc1), m_SpecificICst(16))));
678 
679   unsigned Opc = AMDGPU::S_PACK_LL_B32_B16;
680   if (Shift0 && Shift1) {
681     Opc = AMDGPU::S_PACK_HH_B32_B16;
682     MI.getOperand(1).setReg(ShiftSrc0);
683     MI.getOperand(2).setReg(ShiftSrc1);
684   } else if (Shift1) {
685     Opc = AMDGPU::S_PACK_LH_B32_B16;
686     MI.getOperand(2).setReg(ShiftSrc1);
687   } else if (Shift0 && ConstSrc1 && ConstSrc1->Value == 0) {
688     // build_vector_trunc (lshr $src0, 16), 0 -> s_lshr_b32 $src0, 16
689     auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst)
690       .addReg(ShiftSrc0)
691       .addImm(16);
692 
693     MI.eraseFromParent();
694     return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
695   }
696 
697   MI.setDesc(TII.get(Opc));
698   return constrainSelectedInstRegOperands(MI, TII, TRI, RBI);
699 }
700 
701 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const {
702   return selectG_ADD_SUB(I);
703 }
704 
705 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
706   const MachineOperand &MO = I.getOperand(0);
707 
708   // FIXME: Interface for getConstrainedRegClassForOperand needs work. The
709   // regbank check here is to know why getConstrainedRegClassForOperand failed.
710   const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI);
711   if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) ||
712       (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) {
713     I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
714     return true;
715   }
716 
717   return false;
718 }
719 
720 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const {
721   MachineBasicBlock *BB = I.getParent();
722 
723   Register DstReg = I.getOperand(0).getReg();
724   Register Src0Reg = I.getOperand(1).getReg();
725   Register Src1Reg = I.getOperand(2).getReg();
726   LLT Src1Ty = MRI->getType(Src1Reg);
727 
728   unsigned DstSize = MRI->getType(DstReg).getSizeInBits();
729   unsigned InsSize = Src1Ty.getSizeInBits();
730 
731   int64_t Offset = I.getOperand(3).getImm();
732 
733   // FIXME: These cases should have been illegal and unnecessary to check here.
734   if (Offset % 32 != 0 || InsSize % 32 != 0)
735     return false;
736 
737   // Currently not handled by getSubRegFromChannel.
738   if (InsSize > 128)
739     return false;
740 
741   unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32);
742   if (SubReg == AMDGPU::NoSubRegister)
743     return false;
744 
745   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
746   const TargetRegisterClass *DstRC =
747       TRI.getRegClassForSizeOnBank(DstSize, *DstBank);
748   if (!DstRC)
749     return false;
750 
751   const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI);
752   const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI);
753   const TargetRegisterClass *Src0RC =
754       TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank);
755   const TargetRegisterClass *Src1RC =
756       TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank);
757 
758   // Deal with weird cases where the class only partially supports the subreg
759   // index.
760   Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg);
761   if (!Src0RC || !Src1RC)
762     return false;
763 
764   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
765       !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) ||
766       !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI))
767     return false;
768 
769   const DebugLoc &DL = I.getDebugLoc();
770   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg)
771     .addReg(Src0Reg)
772     .addReg(Src1Reg)
773     .addImm(SubReg);
774 
775   I.eraseFromParent();
776   return true;
777 }
778 
779 bool AMDGPUInstructionSelector::selectG_SBFX_UBFX(MachineInstr &MI) const {
780   Register DstReg = MI.getOperand(0).getReg();
781   Register SrcReg = MI.getOperand(1).getReg();
782   Register OffsetReg = MI.getOperand(2).getReg();
783   Register WidthReg = MI.getOperand(3).getReg();
784 
785   assert(RBI.getRegBank(DstReg, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID &&
786          "scalar BFX instructions are expanded in regbankselect");
787   assert(MRI->getType(MI.getOperand(0).getReg()).getSizeInBits() == 32 &&
788          "64-bit vector BFX instructions are expanded in regbankselect");
789 
790   const DebugLoc &DL = MI.getDebugLoc();
791   MachineBasicBlock *MBB = MI.getParent();
792 
793   bool IsSigned = MI.getOpcode() == TargetOpcode::G_SBFX;
794   unsigned Opc = IsSigned ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64;
795   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), DstReg)
796                  .addReg(SrcReg)
797                  .addReg(OffsetReg)
798                  .addReg(WidthReg);
799   MI.eraseFromParent();
800   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
801 }
802 
803 bool AMDGPUInstructionSelector::selectInterpP1F16(MachineInstr &MI) const {
804   if (STI.getLDSBankCount() != 16)
805     return selectImpl(MI, *CoverageInfo);
806 
807   Register Dst = MI.getOperand(0).getReg();
808   Register Src0 = MI.getOperand(2).getReg();
809   Register M0Val = MI.getOperand(6).getReg();
810   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI) ||
811       !RBI.constrainGenericRegister(Dst, AMDGPU::VGPR_32RegClass, *MRI) ||
812       !RBI.constrainGenericRegister(Src0, AMDGPU::VGPR_32RegClass, *MRI))
813     return false;
814 
815   // This requires 2 instructions. It is possible to write a pattern to support
816   // this, but the generated isel emitter doesn't correctly deal with multiple
817   // output instructions using the same physical register input. The copy to m0
818   // is incorrectly placed before the second instruction.
819   //
820   // TODO: Match source modifiers.
821 
822   Register InterpMov = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
823   const DebugLoc &DL = MI.getDebugLoc();
824   MachineBasicBlock *MBB = MI.getParent();
825 
826   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
827     .addReg(M0Val);
828   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_MOV_F32), InterpMov)
829     .addImm(2)
830     .addImm(MI.getOperand(4).getImm())  // $attr
831     .addImm(MI.getOperand(3).getImm()); // $attrchan
832 
833   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_P1LV_F16), Dst)
834     .addImm(0)                          // $src0_modifiers
835     .addReg(Src0)                       // $src0
836     .addImm(MI.getOperand(4).getImm())  // $attr
837     .addImm(MI.getOperand(3).getImm())  // $attrchan
838     .addImm(0)                          // $src2_modifiers
839     .addReg(InterpMov)                  // $src2 - 2 f16 values selected by high
840     .addImm(MI.getOperand(5).getImm())  // $high
841     .addImm(0)                          // $clamp
842     .addImm(0);                         // $omod
843 
844   MI.eraseFromParent();
845   return true;
846 }
847 
848 // Writelane is special in that it can use SGPR and M0 (which would normally
849 // count as using the constant bus twice - but in this case it is allowed since
850 // the lane selector doesn't count as a use of the constant bus). However, it is
851 // still required to abide by the 1 SGPR rule. Fix this up if we might have
852 // multiple SGPRs.
853 bool AMDGPUInstructionSelector::selectWritelane(MachineInstr &MI) const {
854   // With a constant bus limit of at least 2, there's no issue.
855   if (STI.getConstantBusLimit(AMDGPU::V_WRITELANE_B32) > 1)
856     return selectImpl(MI, *CoverageInfo);
857 
858   MachineBasicBlock *MBB = MI.getParent();
859   const DebugLoc &DL = MI.getDebugLoc();
860   Register VDst = MI.getOperand(0).getReg();
861   Register Val = MI.getOperand(2).getReg();
862   Register LaneSelect = MI.getOperand(3).getReg();
863   Register VDstIn = MI.getOperand(4).getReg();
864 
865   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_WRITELANE_B32), VDst);
866 
867   Optional<ValueAndVReg> ConstSelect =
868       getIConstantVRegValWithLookThrough(LaneSelect, *MRI);
869   if (ConstSelect) {
870     // The selector has to be an inline immediate, so we can use whatever for
871     // the other operands.
872     MIB.addReg(Val);
873     MIB.addImm(ConstSelect->Value.getSExtValue() &
874                maskTrailingOnes<uint64_t>(STI.getWavefrontSizeLog2()));
875   } else {
876     Optional<ValueAndVReg> ConstVal =
877         getIConstantVRegValWithLookThrough(Val, *MRI);
878 
879     // If the value written is an inline immediate, we can get away without a
880     // copy to m0.
881     if (ConstVal && AMDGPU::isInlinableLiteral32(ConstVal->Value.getSExtValue(),
882                                                  STI.hasInv2PiInlineImm())) {
883       MIB.addImm(ConstVal->Value.getSExtValue());
884       MIB.addReg(LaneSelect);
885     } else {
886       MIB.addReg(Val);
887 
888       // If the lane selector was originally in a VGPR and copied with
889       // readfirstlane, there's a hazard to read the same SGPR from the
890       // VALU. Constrain to a different SGPR to help avoid needing a nop later.
891       RBI.constrainGenericRegister(LaneSelect, AMDGPU::SReg_32_XM0RegClass, *MRI);
892 
893       BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
894         .addReg(LaneSelect);
895       MIB.addReg(AMDGPU::M0);
896     }
897   }
898 
899   MIB.addReg(VDstIn);
900 
901   MI.eraseFromParent();
902   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
903 }
904 
905 // We need to handle this here because tablegen doesn't support matching
906 // instructions with multiple outputs.
907 bool AMDGPUInstructionSelector::selectDivScale(MachineInstr &MI) const {
908   Register Dst0 = MI.getOperand(0).getReg();
909   Register Dst1 = MI.getOperand(1).getReg();
910 
911   LLT Ty = MRI->getType(Dst0);
912   unsigned Opc;
913   if (Ty == LLT::scalar(32))
914     Opc = AMDGPU::V_DIV_SCALE_F32_e64;
915   else if (Ty == LLT::scalar(64))
916     Opc = AMDGPU::V_DIV_SCALE_F64_e64;
917   else
918     return false;
919 
920   // TODO: Match source modifiers.
921 
922   const DebugLoc &DL = MI.getDebugLoc();
923   MachineBasicBlock *MBB = MI.getParent();
924 
925   Register Numer = MI.getOperand(3).getReg();
926   Register Denom = MI.getOperand(4).getReg();
927   unsigned ChooseDenom = MI.getOperand(5).getImm();
928 
929   Register Src0 = ChooseDenom != 0 ? Numer : Denom;
930 
931   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0)
932     .addDef(Dst1)
933     .addImm(0)     // $src0_modifiers
934     .addUse(Src0)  // $src0
935     .addImm(0)     // $src1_modifiers
936     .addUse(Denom) // $src1
937     .addImm(0)     // $src2_modifiers
938     .addUse(Numer) // $src2
939     .addImm(0)     // $clamp
940     .addImm(0);    // $omod
941 
942   MI.eraseFromParent();
943   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
944 }
945 
946 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const {
947   unsigned IntrinsicID = I.getIntrinsicID();
948   switch (IntrinsicID) {
949   case Intrinsic::amdgcn_if_break: {
950     MachineBasicBlock *BB = I.getParent();
951 
952     // FIXME: Manually selecting to avoid dealing with the SReg_1 trick
953     // SelectionDAG uses for wave32 vs wave64.
954     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK))
955       .add(I.getOperand(0))
956       .add(I.getOperand(2))
957       .add(I.getOperand(3));
958 
959     Register DstReg = I.getOperand(0).getReg();
960     Register Src0Reg = I.getOperand(2).getReg();
961     Register Src1Reg = I.getOperand(3).getReg();
962 
963     I.eraseFromParent();
964 
965     for (Register Reg : { DstReg, Src0Reg, Src1Reg })
966       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
967 
968     return true;
969   }
970   case Intrinsic::amdgcn_interp_p1_f16:
971     return selectInterpP1F16(I);
972   case Intrinsic::amdgcn_wqm:
973     return constrainCopyLikeIntrin(I, AMDGPU::WQM);
974   case Intrinsic::amdgcn_softwqm:
975     return constrainCopyLikeIntrin(I, AMDGPU::SOFT_WQM);
976   case Intrinsic::amdgcn_strict_wwm:
977   case Intrinsic::amdgcn_wwm:
978     return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WWM);
979   case Intrinsic::amdgcn_strict_wqm:
980     return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WQM);
981   case Intrinsic::amdgcn_writelane:
982     return selectWritelane(I);
983   case Intrinsic::amdgcn_div_scale:
984     return selectDivScale(I);
985   case Intrinsic::amdgcn_icmp:
986     return selectIntrinsicIcmp(I);
987   case Intrinsic::amdgcn_ballot:
988     return selectBallot(I);
989   case Intrinsic::amdgcn_reloc_constant:
990     return selectRelocConstant(I);
991   case Intrinsic::amdgcn_groupstaticsize:
992     return selectGroupStaticSize(I);
993   case Intrinsic::returnaddress:
994     return selectReturnAddress(I);
995   case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16:
996   case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16:
997   case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16:
998   case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16:
999   case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8:
1000   case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8:
1001     return selectSMFMACIntrin(I);
1002   default:
1003     return selectImpl(I, *CoverageInfo);
1004   }
1005 }
1006 
1007 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) {
1008   if (Size != 32 && Size != 64)
1009     return -1;
1010   switch (P) {
1011   default:
1012     llvm_unreachable("Unknown condition code!");
1013   case CmpInst::ICMP_NE:
1014     return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64;
1015   case CmpInst::ICMP_EQ:
1016     return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64;
1017   case CmpInst::ICMP_SGT:
1018     return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64;
1019   case CmpInst::ICMP_SGE:
1020     return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64;
1021   case CmpInst::ICMP_SLT:
1022     return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64;
1023   case CmpInst::ICMP_SLE:
1024     return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64;
1025   case CmpInst::ICMP_UGT:
1026     return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64;
1027   case CmpInst::ICMP_UGE:
1028     return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64;
1029   case CmpInst::ICMP_ULT:
1030     return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64;
1031   case CmpInst::ICMP_ULE:
1032     return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64;
1033   }
1034 }
1035 
1036 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P,
1037                                               unsigned Size) const {
1038   if (Size == 64) {
1039     if (!STI.hasScalarCompareEq64())
1040       return -1;
1041 
1042     switch (P) {
1043     case CmpInst::ICMP_NE:
1044       return AMDGPU::S_CMP_LG_U64;
1045     case CmpInst::ICMP_EQ:
1046       return AMDGPU::S_CMP_EQ_U64;
1047     default:
1048       return -1;
1049     }
1050   }
1051 
1052   if (Size != 32)
1053     return -1;
1054 
1055   switch (P) {
1056   case CmpInst::ICMP_NE:
1057     return AMDGPU::S_CMP_LG_U32;
1058   case CmpInst::ICMP_EQ:
1059     return AMDGPU::S_CMP_EQ_U32;
1060   case CmpInst::ICMP_SGT:
1061     return AMDGPU::S_CMP_GT_I32;
1062   case CmpInst::ICMP_SGE:
1063     return AMDGPU::S_CMP_GE_I32;
1064   case CmpInst::ICMP_SLT:
1065     return AMDGPU::S_CMP_LT_I32;
1066   case CmpInst::ICMP_SLE:
1067     return AMDGPU::S_CMP_LE_I32;
1068   case CmpInst::ICMP_UGT:
1069     return AMDGPU::S_CMP_GT_U32;
1070   case CmpInst::ICMP_UGE:
1071     return AMDGPU::S_CMP_GE_U32;
1072   case CmpInst::ICMP_ULT:
1073     return AMDGPU::S_CMP_LT_U32;
1074   case CmpInst::ICMP_ULE:
1075     return AMDGPU::S_CMP_LE_U32;
1076   default:
1077     llvm_unreachable("Unknown condition code!");
1078   }
1079 }
1080 
1081 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const {
1082   MachineBasicBlock *BB = I.getParent();
1083   const DebugLoc &DL = I.getDebugLoc();
1084 
1085   Register SrcReg = I.getOperand(2).getReg();
1086   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
1087 
1088   auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
1089 
1090   Register CCReg = I.getOperand(0).getReg();
1091   if (!isVCC(CCReg, *MRI)) {
1092     int Opcode = getS_CMPOpcode(Pred, Size);
1093     if (Opcode == -1)
1094       return false;
1095     MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode))
1096             .add(I.getOperand(2))
1097             .add(I.getOperand(3));
1098     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg)
1099       .addReg(AMDGPU::SCC);
1100     bool Ret =
1101         constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) &&
1102         RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI);
1103     I.eraseFromParent();
1104     return Ret;
1105   }
1106 
1107   int Opcode = getV_CMPOpcode(Pred, Size);
1108   if (Opcode == -1)
1109     return false;
1110 
1111   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode),
1112             I.getOperand(0).getReg())
1113             .add(I.getOperand(2))
1114             .add(I.getOperand(3));
1115   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
1116                                *TRI.getBoolRC(), *MRI);
1117   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
1118   I.eraseFromParent();
1119   return Ret;
1120 }
1121 
1122 bool AMDGPUInstructionSelector::selectIntrinsicIcmp(MachineInstr &I) const {
1123   Register Dst = I.getOperand(0).getReg();
1124   if (isVCC(Dst, *MRI))
1125     return false;
1126 
1127   if (MRI->getType(Dst).getSizeInBits() != STI.getWavefrontSize())
1128     return false;
1129 
1130   MachineBasicBlock *BB = I.getParent();
1131   const DebugLoc &DL = I.getDebugLoc();
1132   Register SrcReg = I.getOperand(2).getReg();
1133   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
1134 
1135   auto Pred = static_cast<CmpInst::Predicate>(I.getOperand(4).getImm());
1136   if (!ICmpInst::isIntPredicate(static_cast<ICmpInst::Predicate>(Pred))) {
1137     MachineInstr *ICmp =
1138         BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Dst);
1139 
1140     if (!RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
1141                                       *TRI.getBoolRC(), *MRI))
1142       return false;
1143     I.eraseFromParent();
1144     return true;
1145   }
1146 
1147   int Opcode = getV_CMPOpcode(Pred, Size);
1148   if (Opcode == -1)
1149     return false;
1150 
1151   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), Dst)
1152                            .add(I.getOperand(2))
1153                            .add(I.getOperand(3));
1154   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), *TRI.getBoolRC(),
1155                                *MRI);
1156   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
1157   I.eraseFromParent();
1158   return Ret;
1159 }
1160 
1161 bool AMDGPUInstructionSelector::selectBallot(MachineInstr &I) const {
1162   MachineBasicBlock *BB = I.getParent();
1163   const DebugLoc &DL = I.getDebugLoc();
1164   Register DstReg = I.getOperand(0).getReg();
1165   const unsigned Size = MRI->getType(DstReg).getSizeInBits();
1166   const bool Is64 = Size == 64;
1167 
1168   if (Size != STI.getWavefrontSize())
1169     return false;
1170 
1171   Optional<ValueAndVReg> Arg =
1172       getIConstantVRegValWithLookThrough(I.getOperand(2).getReg(), *MRI);
1173 
1174   if (Arg.hasValue()) {
1175     const int64_t Value = Arg.getValue().Value.getSExtValue();
1176     if (Value == 0) {
1177       unsigned Opcode = Is64 ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32;
1178       BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg).addImm(0);
1179     } else if (Value == -1) { // all ones
1180       Register SrcReg = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO;
1181       BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg);
1182     } else
1183       return false;
1184   } else {
1185     Register SrcReg = I.getOperand(2).getReg();
1186     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg);
1187   }
1188 
1189   I.eraseFromParent();
1190   return true;
1191 }
1192 
1193 bool AMDGPUInstructionSelector::selectRelocConstant(MachineInstr &I) const {
1194   Register DstReg = I.getOperand(0).getReg();
1195   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
1196   const TargetRegisterClass *DstRC = TRI.getRegClassForSizeOnBank(32, *DstBank);
1197   if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
1198     return false;
1199 
1200   const bool IsVALU = DstBank->getID() == AMDGPU::VGPRRegBankID;
1201 
1202   Module *M = MF->getFunction().getParent();
1203   const MDNode *Metadata = I.getOperand(2).getMetadata();
1204   auto SymbolName = cast<MDString>(Metadata->getOperand(0))->getString();
1205   auto RelocSymbol = cast<GlobalVariable>(
1206     M->getOrInsertGlobal(SymbolName, Type::getInt32Ty(M->getContext())));
1207 
1208   MachineBasicBlock *BB = I.getParent();
1209   BuildMI(*BB, &I, I.getDebugLoc(),
1210           TII.get(IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32), DstReg)
1211     .addGlobalAddress(RelocSymbol, 0, SIInstrInfo::MO_ABS32_LO);
1212 
1213   I.eraseFromParent();
1214   return true;
1215 }
1216 
1217 bool AMDGPUInstructionSelector::selectGroupStaticSize(MachineInstr &I) const {
1218   Triple::OSType OS = MF->getTarget().getTargetTriple().getOS();
1219 
1220   Register DstReg = I.getOperand(0).getReg();
1221   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1222   unsigned Mov = DstRB->getID() == AMDGPU::SGPRRegBankID ?
1223     AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
1224 
1225   MachineBasicBlock *MBB = I.getParent();
1226   const DebugLoc &DL = I.getDebugLoc();
1227 
1228   auto MIB = BuildMI(*MBB, &I, DL, TII.get(Mov), DstReg);
1229 
1230   if (OS == Triple::AMDHSA || OS == Triple::AMDPAL) {
1231     const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
1232     MIB.addImm(MFI->getLDSSize());
1233   } else {
1234     Module *M = MF->getFunction().getParent();
1235     const GlobalValue *GV
1236       = Intrinsic::getDeclaration(M, Intrinsic::amdgcn_groupstaticsize);
1237     MIB.addGlobalAddress(GV, 0, SIInstrInfo::MO_ABS32_LO);
1238   }
1239 
1240   I.eraseFromParent();
1241   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1242 }
1243 
1244 bool AMDGPUInstructionSelector::selectReturnAddress(MachineInstr &I) const {
1245   MachineBasicBlock *MBB = I.getParent();
1246   MachineFunction &MF = *MBB->getParent();
1247   const DebugLoc &DL = I.getDebugLoc();
1248 
1249   MachineOperand &Dst = I.getOperand(0);
1250   Register DstReg = Dst.getReg();
1251   unsigned Depth = I.getOperand(2).getImm();
1252 
1253   const TargetRegisterClass *RC
1254     = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
1255   if (!RC->hasSubClassEq(&AMDGPU::SGPR_64RegClass) ||
1256       !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
1257     return false;
1258 
1259   // Check for kernel and shader functions
1260   if (Depth != 0 ||
1261       MF.getInfo<SIMachineFunctionInfo>()->isEntryFunction()) {
1262     BuildMI(*MBB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
1263       .addImm(0);
1264     I.eraseFromParent();
1265     return true;
1266   }
1267 
1268   MachineFrameInfo &MFI = MF.getFrameInfo();
1269   // There is a call to @llvm.returnaddress in this function
1270   MFI.setReturnAddressIsTaken(true);
1271 
1272   // Get the return address reg and mark it as an implicit live-in
1273   Register ReturnAddrReg = TRI.getReturnAddressReg(MF);
1274   Register LiveIn = getFunctionLiveInPhysReg(MF, TII, ReturnAddrReg,
1275                                              AMDGPU::SReg_64RegClass, DL);
1276   BuildMI(*MBB, &I, DL, TII.get(AMDGPU::COPY), DstReg)
1277     .addReg(LiveIn);
1278   I.eraseFromParent();
1279   return true;
1280 }
1281 
1282 bool AMDGPUInstructionSelector::selectEndCfIntrinsic(MachineInstr &MI) const {
1283   // FIXME: Manually selecting to avoid dealing with the SReg_1 trick
1284   // SelectionDAG uses for wave32 vs wave64.
1285   MachineBasicBlock *BB = MI.getParent();
1286   BuildMI(*BB, &MI, MI.getDebugLoc(), TII.get(AMDGPU::SI_END_CF))
1287       .add(MI.getOperand(1));
1288 
1289   Register Reg = MI.getOperand(1).getReg();
1290   MI.eraseFromParent();
1291 
1292   if (!MRI->getRegClassOrNull(Reg))
1293     MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
1294   return true;
1295 }
1296 
1297 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic(
1298   MachineInstr &MI, Intrinsic::ID IntrID) const {
1299   MachineBasicBlock *MBB = MI.getParent();
1300   MachineFunction *MF = MBB->getParent();
1301   const DebugLoc &DL = MI.getDebugLoc();
1302 
1303   unsigned IndexOperand = MI.getOperand(7).getImm();
1304   bool WaveRelease = MI.getOperand(8).getImm() != 0;
1305   bool WaveDone = MI.getOperand(9).getImm() != 0;
1306 
1307   if (WaveDone && !WaveRelease)
1308     report_fatal_error("ds_ordered_count: wave_done requires wave_release");
1309 
1310   unsigned OrderedCountIndex = IndexOperand & 0x3f;
1311   IndexOperand &= ~0x3f;
1312   unsigned CountDw = 0;
1313 
1314   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) {
1315     CountDw = (IndexOperand >> 24) & 0xf;
1316     IndexOperand &= ~(0xf << 24);
1317 
1318     if (CountDw < 1 || CountDw > 4) {
1319       report_fatal_error(
1320         "ds_ordered_count: dword count must be between 1 and 4");
1321     }
1322   }
1323 
1324   if (IndexOperand)
1325     report_fatal_error("ds_ordered_count: bad index operand");
1326 
1327   unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1;
1328   unsigned ShaderType = SIInstrInfo::getDSShaderTypeValue(*MF);
1329 
1330   unsigned Offset0 = OrderedCountIndex << 2;
1331   unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) |
1332                      (Instruction << 4);
1333 
1334   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10)
1335     Offset1 |= (CountDw - 1) << 6;
1336 
1337   unsigned Offset = Offset0 | (Offset1 << 8);
1338 
1339   Register M0Val = MI.getOperand(2).getReg();
1340   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1341     .addReg(M0Val);
1342 
1343   Register DstReg = MI.getOperand(0).getReg();
1344   Register ValReg = MI.getOperand(3).getReg();
1345   MachineInstrBuilder DS =
1346     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg)
1347       .addReg(ValReg)
1348       .addImm(Offset)
1349       .cloneMemRefs(MI);
1350 
1351   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI))
1352     return false;
1353 
1354   bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI);
1355   MI.eraseFromParent();
1356   return Ret;
1357 }
1358 
1359 static unsigned gwsIntrinToOpcode(unsigned IntrID) {
1360   switch (IntrID) {
1361   case Intrinsic::amdgcn_ds_gws_init:
1362     return AMDGPU::DS_GWS_INIT;
1363   case Intrinsic::amdgcn_ds_gws_barrier:
1364     return AMDGPU::DS_GWS_BARRIER;
1365   case Intrinsic::amdgcn_ds_gws_sema_v:
1366     return AMDGPU::DS_GWS_SEMA_V;
1367   case Intrinsic::amdgcn_ds_gws_sema_br:
1368     return AMDGPU::DS_GWS_SEMA_BR;
1369   case Intrinsic::amdgcn_ds_gws_sema_p:
1370     return AMDGPU::DS_GWS_SEMA_P;
1371   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1372     return AMDGPU::DS_GWS_SEMA_RELEASE_ALL;
1373   default:
1374     llvm_unreachable("not a gws intrinsic");
1375   }
1376 }
1377 
1378 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI,
1379                                                      Intrinsic::ID IID) const {
1380   if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all &&
1381       !STI.hasGWSSemaReleaseAll())
1382     return false;
1383 
1384   // intrinsic ID, vsrc, offset
1385   const bool HasVSrc = MI.getNumOperands() == 3;
1386   assert(HasVSrc || MI.getNumOperands() == 2);
1387 
1388   Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg();
1389   const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI);
1390   if (OffsetRB->getID() != AMDGPU::SGPRRegBankID)
1391     return false;
1392 
1393   MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1394   assert(OffsetDef);
1395 
1396   unsigned ImmOffset;
1397 
1398   MachineBasicBlock *MBB = MI.getParent();
1399   const DebugLoc &DL = MI.getDebugLoc();
1400 
1401   MachineInstr *Readfirstlane = nullptr;
1402 
1403   // If we legalized the VGPR input, strip out the readfirstlane to analyze the
1404   // incoming offset, in case there's an add of a constant. We'll have to put it
1405   // back later.
1406   if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) {
1407     Readfirstlane = OffsetDef;
1408     BaseOffset = OffsetDef->getOperand(1).getReg();
1409     OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1410   }
1411 
1412   if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) {
1413     // If we have a constant offset, try to use the 0 in m0 as the base.
1414     // TODO: Look into changing the default m0 initialization value. If the
1415     // default -1 only set the low 16-bits, we could leave it as-is and add 1 to
1416     // the immediate offset.
1417 
1418     ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue();
1419     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1420       .addImm(0);
1421   } else {
1422     std::tie(BaseOffset, ImmOffset) =
1423         AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset);
1424 
1425     if (Readfirstlane) {
1426       // We have the constant offset now, so put the readfirstlane back on the
1427       // variable component.
1428       if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI))
1429         return false;
1430 
1431       Readfirstlane->getOperand(1).setReg(BaseOffset);
1432       BaseOffset = Readfirstlane->getOperand(0).getReg();
1433     } else {
1434       if (!RBI.constrainGenericRegister(BaseOffset,
1435                                         AMDGPU::SReg_32RegClass, *MRI))
1436         return false;
1437     }
1438 
1439     Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1440     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base)
1441       .addReg(BaseOffset)
1442       .addImm(16);
1443 
1444     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1445       .addReg(M0Base);
1446   }
1447 
1448   // The resource id offset is computed as (<isa opaque base> + M0[21:16] +
1449   // offset field) % 64. Some versions of the programming guide omit the m0
1450   // part, or claim it's from offset 0.
1451   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID)));
1452 
1453   if (HasVSrc) {
1454     Register VSrc = MI.getOperand(1).getReg();
1455     MIB.addReg(VSrc);
1456 
1457     if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI))
1458       return false;
1459   }
1460 
1461   MIB.addImm(ImmOffset)
1462      .cloneMemRefs(MI);
1463 
1464   TII.enforceOperandRCAlignment(*MIB, AMDGPU::OpName::data0);
1465 
1466   MI.eraseFromParent();
1467   return true;
1468 }
1469 
1470 bool AMDGPUInstructionSelector::selectDSAppendConsume(MachineInstr &MI,
1471                                                       bool IsAppend) const {
1472   Register PtrBase = MI.getOperand(2).getReg();
1473   LLT PtrTy = MRI->getType(PtrBase);
1474   bool IsGDS = PtrTy.getAddressSpace() == AMDGPUAS::REGION_ADDRESS;
1475 
1476   unsigned Offset;
1477   std::tie(PtrBase, Offset) = selectDS1Addr1OffsetImpl(MI.getOperand(2));
1478 
1479   // TODO: Should this try to look through readfirstlane like GWS?
1480   if (!isDSOffsetLegal(PtrBase, Offset)) {
1481     PtrBase = MI.getOperand(2).getReg();
1482     Offset = 0;
1483   }
1484 
1485   MachineBasicBlock *MBB = MI.getParent();
1486   const DebugLoc &DL = MI.getDebugLoc();
1487   const unsigned Opc = IsAppend ? AMDGPU::DS_APPEND : AMDGPU::DS_CONSUME;
1488 
1489   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1490     .addReg(PtrBase);
1491   if (!RBI.constrainGenericRegister(PtrBase, AMDGPU::SReg_32RegClass, *MRI))
1492     return false;
1493 
1494   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg())
1495     .addImm(Offset)
1496     .addImm(IsGDS ? -1 : 0)
1497     .cloneMemRefs(MI);
1498   MI.eraseFromParent();
1499   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1500 }
1501 
1502 bool AMDGPUInstructionSelector::selectSBarrier(MachineInstr &MI) const {
1503   if (TM.getOptLevel() > CodeGenOpt::None) {
1504     unsigned WGSize = STI.getFlatWorkGroupSizes(MF->getFunction()).second;
1505     if (WGSize <= STI.getWavefrontSize()) {
1506       MachineBasicBlock *MBB = MI.getParent();
1507       const DebugLoc &DL = MI.getDebugLoc();
1508       BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::WAVE_BARRIER));
1509       MI.eraseFromParent();
1510       return true;
1511     }
1512   }
1513   return selectImpl(MI, *CoverageInfo);
1514 }
1515 
1516 static bool parseTexFail(uint64_t TexFailCtrl, bool &TFE, bool &LWE,
1517                          bool &IsTexFail) {
1518   if (TexFailCtrl)
1519     IsTexFail = true;
1520 
1521   TFE = (TexFailCtrl & 0x1) ? true : false;
1522   TexFailCtrl &= ~(uint64_t)0x1;
1523   LWE = (TexFailCtrl & 0x2) ? true : false;
1524   TexFailCtrl &= ~(uint64_t)0x2;
1525 
1526   return TexFailCtrl == 0;
1527 }
1528 
1529 bool AMDGPUInstructionSelector::selectImageIntrinsic(
1530   MachineInstr &MI, const AMDGPU::ImageDimIntrinsicInfo *Intr) const {
1531   MachineBasicBlock *MBB = MI.getParent();
1532   const DebugLoc &DL = MI.getDebugLoc();
1533 
1534   const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
1535     AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode);
1536 
1537   const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim);
1538   unsigned IntrOpcode = Intr->BaseOpcode;
1539   const bool IsGFX10Plus = AMDGPU::isGFX10Plus(STI);
1540 
1541   const unsigned ArgOffset = MI.getNumExplicitDefs() + 1;
1542 
1543   Register VDataIn, VDataOut;
1544   LLT VDataTy;
1545   int NumVDataDwords = -1;
1546   bool IsD16 = MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16 ||
1547                MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16;
1548 
1549   bool Unorm;
1550   if (!BaseOpcode->Sampler)
1551     Unorm = true;
1552   else
1553     Unorm = MI.getOperand(ArgOffset + Intr->UnormIndex).getImm() != 0;
1554 
1555   bool TFE;
1556   bool LWE;
1557   bool IsTexFail = false;
1558   if (!parseTexFail(MI.getOperand(ArgOffset + Intr->TexFailCtrlIndex).getImm(),
1559                     TFE, LWE, IsTexFail))
1560     return false;
1561 
1562   const int Flags = MI.getOperand(ArgOffset + Intr->NumArgs).getImm();
1563   const bool IsA16 = (Flags & 1) != 0;
1564   const bool IsG16 = (Flags & 2) != 0;
1565 
1566   // A16 implies 16 bit gradients if subtarget doesn't support G16
1567   if (IsA16 && !STI.hasG16() && !IsG16)
1568     return false;
1569 
1570   unsigned DMask = 0;
1571   unsigned DMaskLanes = 0;
1572 
1573   if (BaseOpcode->Atomic) {
1574     VDataOut = MI.getOperand(0).getReg();
1575     VDataIn = MI.getOperand(2).getReg();
1576     LLT Ty = MRI->getType(VDataIn);
1577 
1578     // Be careful to allow atomic swap on 16-bit element vectors.
1579     const bool Is64Bit = BaseOpcode->AtomicX2 ?
1580       Ty.getSizeInBits() == 128 :
1581       Ty.getSizeInBits() == 64;
1582 
1583     if (BaseOpcode->AtomicX2) {
1584       assert(MI.getOperand(3).getReg() == AMDGPU::NoRegister);
1585 
1586       DMask = Is64Bit ? 0xf : 0x3;
1587       NumVDataDwords = Is64Bit ? 4 : 2;
1588     } else {
1589       DMask = Is64Bit ? 0x3 : 0x1;
1590       NumVDataDwords = Is64Bit ? 2 : 1;
1591     }
1592   } else {
1593     DMask = MI.getOperand(ArgOffset + Intr->DMaskIndex).getImm();
1594     DMaskLanes = BaseOpcode->Gather4 ? 4 : countPopulation(DMask);
1595 
1596     if (BaseOpcode->Store) {
1597       VDataIn = MI.getOperand(1).getReg();
1598       VDataTy = MRI->getType(VDataIn);
1599       NumVDataDwords = (VDataTy.getSizeInBits() + 31) / 32;
1600     } else {
1601       VDataOut = MI.getOperand(0).getReg();
1602       VDataTy = MRI->getType(VDataOut);
1603       NumVDataDwords = DMaskLanes;
1604 
1605       if (IsD16 && !STI.hasUnpackedD16VMem())
1606         NumVDataDwords = (DMaskLanes + 1) / 2;
1607     }
1608   }
1609 
1610   // Set G16 opcode
1611   if (IsG16 && !IsA16) {
1612     const AMDGPU::MIMGG16MappingInfo *G16MappingInfo =
1613         AMDGPU::getMIMGG16MappingInfo(Intr->BaseOpcode);
1614     assert(G16MappingInfo);
1615     IntrOpcode = G16MappingInfo->G16; // set opcode to variant with _g16
1616   }
1617 
1618   // TODO: Check this in verifier.
1619   assert((!IsTexFail || DMaskLanes >= 1) && "should have legalized this");
1620 
1621   unsigned CPol = MI.getOperand(ArgOffset + Intr->CachePolicyIndex).getImm();
1622   if (BaseOpcode->Atomic)
1623     CPol |= AMDGPU::CPol::GLC; // TODO no-return optimization
1624   if (CPol & ~AMDGPU::CPol::ALL)
1625     return false;
1626 
1627   int NumVAddrRegs = 0;
1628   int NumVAddrDwords = 0;
1629   for (unsigned I = Intr->VAddrStart; I < Intr->VAddrEnd; I++) {
1630     // Skip the $noregs and 0s inserted during legalization.
1631     MachineOperand &AddrOp = MI.getOperand(ArgOffset + I);
1632     if (!AddrOp.isReg())
1633       continue; // XXX - Break?
1634 
1635     Register Addr = AddrOp.getReg();
1636     if (!Addr)
1637       break;
1638 
1639     ++NumVAddrRegs;
1640     NumVAddrDwords += (MRI->getType(Addr).getSizeInBits() + 31) / 32;
1641   }
1642 
1643   // The legalizer preprocessed the intrinsic arguments. If we aren't using
1644   // NSA, these should have been packed into a single value in the first
1645   // address register
1646   const bool UseNSA = NumVAddrRegs != 1 && NumVAddrDwords == NumVAddrRegs;
1647   if (UseNSA && !STI.hasFeature(AMDGPU::FeatureNSAEncoding)) {
1648     LLVM_DEBUG(dbgs() << "Trying to use NSA on non-NSA target\n");
1649     return false;
1650   }
1651 
1652   if (IsTexFail)
1653     ++NumVDataDwords;
1654 
1655   int Opcode = -1;
1656   if (IsGFX10Plus) {
1657     Opcode = AMDGPU::getMIMGOpcode(IntrOpcode,
1658                                    UseNSA ? AMDGPU::MIMGEncGfx10NSA
1659                                           : AMDGPU::MIMGEncGfx10Default,
1660                                    NumVDataDwords, NumVAddrDwords);
1661   } else {
1662     if (Subtarget->hasGFX90AInsts()) {
1663       Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx90a,
1664                                      NumVDataDwords, NumVAddrDwords);
1665       if (Opcode == -1) {
1666         LLVM_DEBUG(
1667             dbgs()
1668             << "requested image instruction is not supported on this GPU\n");
1669         return false;
1670       }
1671     }
1672     if (Opcode == -1 &&
1673         STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1674       Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8,
1675                                      NumVDataDwords, NumVAddrDwords);
1676     if (Opcode == -1)
1677       Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6,
1678                                      NumVDataDwords, NumVAddrDwords);
1679   }
1680   assert(Opcode != -1);
1681 
1682   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode))
1683     .cloneMemRefs(MI);
1684 
1685   if (VDataOut) {
1686     if (BaseOpcode->AtomicX2) {
1687       const bool Is64 = MRI->getType(VDataOut).getSizeInBits() == 64;
1688 
1689       Register TmpReg = MRI->createVirtualRegister(
1690         Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass);
1691       unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0;
1692 
1693       MIB.addDef(TmpReg);
1694       if (!MRI->use_empty(VDataOut)) {
1695         BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), VDataOut)
1696             .addReg(TmpReg, RegState::Kill, SubReg);
1697       }
1698 
1699     } else {
1700       MIB.addDef(VDataOut); // vdata output
1701     }
1702   }
1703 
1704   if (VDataIn)
1705     MIB.addReg(VDataIn); // vdata input
1706 
1707   for (int I = 0; I != NumVAddrRegs; ++I) {
1708     MachineOperand &SrcOp = MI.getOperand(ArgOffset + Intr->VAddrStart + I);
1709     if (SrcOp.isReg()) {
1710       assert(SrcOp.getReg() != 0);
1711       MIB.addReg(SrcOp.getReg());
1712     }
1713   }
1714 
1715   MIB.addReg(MI.getOperand(ArgOffset + Intr->RsrcIndex).getReg());
1716   if (BaseOpcode->Sampler)
1717     MIB.addReg(MI.getOperand(ArgOffset + Intr->SampIndex).getReg());
1718 
1719   MIB.addImm(DMask); // dmask
1720 
1721   if (IsGFX10Plus)
1722     MIB.addImm(DimInfo->Encoding);
1723   MIB.addImm(Unorm);
1724 
1725   MIB.addImm(CPol);
1726   MIB.addImm(IsA16 &&  // a16 or r128
1727              STI.hasFeature(AMDGPU::FeatureR128A16) ? -1 : 0);
1728   if (IsGFX10Plus)
1729     MIB.addImm(IsA16 ? -1 : 0);
1730 
1731   if (!Subtarget->hasGFX90AInsts()) {
1732     MIB.addImm(TFE); // tfe
1733   } else if (TFE) {
1734     LLVM_DEBUG(dbgs() << "TFE is not supported on this GPU\n");
1735     return false;
1736   }
1737 
1738   MIB.addImm(LWE); // lwe
1739   if (!IsGFX10Plus)
1740     MIB.addImm(DimInfo->DA ? -1 : 0);
1741   if (BaseOpcode->HasD16)
1742     MIB.addImm(IsD16 ? -1 : 0);
1743 
1744   if (IsTexFail) {
1745     // An image load instruction with TFE/LWE only conditionally writes to its
1746     // result registers. Initialize them to zero so that we always get well
1747     // defined result values.
1748     assert(VDataOut && !VDataIn);
1749     Register Tied = MRI->cloneVirtualRegister(VDataOut);
1750     Register Zero = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1751     BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::V_MOV_B32_e32), Zero)
1752       .addImm(0);
1753     auto Parts = TRI.getRegSplitParts(MRI->getRegClass(Tied), 4);
1754     if (STI.usePRTStrictNull()) {
1755       // With enable-prt-strict-null enabled, initialize all result registers to
1756       // zero.
1757       auto RegSeq =
1758           BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied);
1759       for (auto Sub : Parts)
1760         RegSeq.addReg(Zero).addImm(Sub);
1761     } else {
1762       // With enable-prt-strict-null disabled, only initialize the extra TFE/LWE
1763       // result register.
1764       Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1765       BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef);
1766       auto RegSeq =
1767           BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied);
1768       for (auto Sub : Parts.drop_back(1))
1769         RegSeq.addReg(Undef).addImm(Sub);
1770       RegSeq.addReg(Zero).addImm(Parts.back());
1771     }
1772     MIB.addReg(Tied, RegState::Implicit);
1773     MIB->tieOperands(0, MIB->getNumOperands() - 1);
1774   }
1775 
1776   MI.eraseFromParent();
1777   constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1778   TII.enforceOperandRCAlignment(*MIB, AMDGPU::OpName::vaddr);
1779   return true;
1780 }
1781 
1782 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
1783     MachineInstr &I) const {
1784   unsigned IntrinsicID = I.getIntrinsicID();
1785   switch (IntrinsicID) {
1786   case Intrinsic::amdgcn_end_cf:
1787     return selectEndCfIntrinsic(I);
1788   case Intrinsic::amdgcn_ds_ordered_add:
1789   case Intrinsic::amdgcn_ds_ordered_swap:
1790     return selectDSOrderedIntrinsic(I, IntrinsicID);
1791   case Intrinsic::amdgcn_ds_gws_init:
1792   case Intrinsic::amdgcn_ds_gws_barrier:
1793   case Intrinsic::amdgcn_ds_gws_sema_v:
1794   case Intrinsic::amdgcn_ds_gws_sema_br:
1795   case Intrinsic::amdgcn_ds_gws_sema_p:
1796   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1797     return selectDSGWSIntrinsic(I, IntrinsicID);
1798   case Intrinsic::amdgcn_ds_append:
1799     return selectDSAppendConsume(I, true);
1800   case Intrinsic::amdgcn_ds_consume:
1801     return selectDSAppendConsume(I, false);
1802   case Intrinsic::amdgcn_s_barrier:
1803     return selectSBarrier(I);
1804   case Intrinsic::amdgcn_global_atomic_fadd:
1805     return selectGlobalAtomicFadd(I, I.getOperand(2), I.getOperand(3));
1806   case Intrinsic::amdgcn_raw_buffer_load_lds:
1807   case Intrinsic::amdgcn_struct_buffer_load_lds:
1808     return selectBufferLoadLds(I);
1809   case Intrinsic::amdgcn_global_load_lds:
1810     return selectGlobalLoadLds(I);
1811   default: {
1812     return selectImpl(I, *CoverageInfo);
1813   }
1814   }
1815 }
1816 
1817 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const {
1818   if (selectImpl(I, *CoverageInfo))
1819     return true;
1820 
1821   MachineBasicBlock *BB = I.getParent();
1822   const DebugLoc &DL = I.getDebugLoc();
1823 
1824   Register DstReg = I.getOperand(0).getReg();
1825   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
1826   assert(Size <= 32 || Size == 64);
1827   const MachineOperand &CCOp = I.getOperand(1);
1828   Register CCReg = CCOp.getReg();
1829   if (!isVCC(CCReg, *MRI)) {
1830     unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 :
1831                                          AMDGPU::S_CSELECT_B32;
1832     MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1833             .addReg(CCReg);
1834 
1835     // The generic constrainSelectedInstRegOperands doesn't work for the scc register
1836     // bank, because it does not cover the register class that we used to represent
1837     // for it.  So we need to manually set the register class here.
1838     if (!MRI->getRegClassOrNull(CCReg))
1839         MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI));
1840     MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg)
1841             .add(I.getOperand(2))
1842             .add(I.getOperand(3));
1843 
1844     bool Ret = false;
1845     Ret |= constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1846     Ret |= constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI);
1847     I.eraseFromParent();
1848     return Ret;
1849   }
1850 
1851   // Wide VGPR select should have been split in RegBankSelect.
1852   if (Size > 32)
1853     return false;
1854 
1855   MachineInstr *Select =
1856       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1857               .addImm(0)
1858               .add(I.getOperand(3))
1859               .addImm(0)
1860               .add(I.getOperand(2))
1861               .add(I.getOperand(1));
1862 
1863   bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1864   I.eraseFromParent();
1865   return Ret;
1866 }
1867 
1868 static int sizeToSubRegIndex(unsigned Size) {
1869   switch (Size) {
1870   case 32:
1871     return AMDGPU::sub0;
1872   case 64:
1873     return AMDGPU::sub0_sub1;
1874   case 96:
1875     return AMDGPU::sub0_sub1_sub2;
1876   case 128:
1877     return AMDGPU::sub0_sub1_sub2_sub3;
1878   case 256:
1879     return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1880   default:
1881     if (Size < 32)
1882       return AMDGPU::sub0;
1883     if (Size > 256)
1884       return -1;
1885     return sizeToSubRegIndex(PowerOf2Ceil(Size));
1886   }
1887 }
1888 
1889 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const {
1890   Register DstReg = I.getOperand(0).getReg();
1891   Register SrcReg = I.getOperand(1).getReg();
1892   const LLT DstTy = MRI->getType(DstReg);
1893   const LLT SrcTy = MRI->getType(SrcReg);
1894   const LLT S1 = LLT::scalar(1);
1895 
1896   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1897   const RegisterBank *DstRB;
1898   if (DstTy == S1) {
1899     // This is a special case. We don't treat s1 for legalization artifacts as
1900     // vcc booleans.
1901     DstRB = SrcRB;
1902   } else {
1903     DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1904     if (SrcRB != DstRB)
1905       return false;
1906   }
1907 
1908   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
1909 
1910   unsigned DstSize = DstTy.getSizeInBits();
1911   unsigned SrcSize = SrcTy.getSizeInBits();
1912 
1913   const TargetRegisterClass *SrcRC =
1914       TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB);
1915   const TargetRegisterClass *DstRC =
1916       TRI.getRegClassForSizeOnBank(DstSize, *DstRB);
1917   if (!SrcRC || !DstRC)
1918     return false;
1919 
1920   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
1921       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) {
1922     LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
1923     return false;
1924   }
1925 
1926   if (DstTy == LLT::fixed_vector(2, 16) && SrcTy == LLT::fixed_vector(2, 32)) {
1927     MachineBasicBlock *MBB = I.getParent();
1928     const DebugLoc &DL = I.getDebugLoc();
1929 
1930     Register LoReg = MRI->createVirtualRegister(DstRC);
1931     Register HiReg = MRI->createVirtualRegister(DstRC);
1932     BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), LoReg)
1933       .addReg(SrcReg, 0, AMDGPU::sub0);
1934     BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), HiReg)
1935       .addReg(SrcReg, 0, AMDGPU::sub1);
1936 
1937     if (IsVALU && STI.hasSDWA()) {
1938       // Write the low 16-bits of the high element into the high 16-bits of the
1939       // low element.
1940       MachineInstr *MovSDWA =
1941         BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
1942         .addImm(0)                             // $src0_modifiers
1943         .addReg(HiReg)                         // $src0
1944         .addImm(0)                             // $clamp
1945         .addImm(AMDGPU::SDWA::WORD_1)          // $dst_sel
1946         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
1947         .addImm(AMDGPU::SDWA::WORD_0)          // $src0_sel
1948         .addReg(LoReg, RegState::Implicit);
1949       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
1950     } else {
1951       Register TmpReg0 = MRI->createVirtualRegister(DstRC);
1952       Register TmpReg1 = MRI->createVirtualRegister(DstRC);
1953       Register ImmReg = MRI->createVirtualRegister(DstRC);
1954       if (IsVALU) {
1955         BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0)
1956           .addImm(16)
1957           .addReg(HiReg);
1958       } else {
1959         BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0)
1960           .addReg(HiReg)
1961           .addImm(16);
1962       }
1963 
1964       unsigned MovOpc = IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
1965       unsigned AndOpc = IsVALU ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
1966       unsigned OrOpc = IsVALU ? AMDGPU::V_OR_B32_e64 : AMDGPU::S_OR_B32;
1967 
1968       BuildMI(*MBB, I, DL, TII.get(MovOpc), ImmReg)
1969         .addImm(0xffff);
1970       BuildMI(*MBB, I, DL, TII.get(AndOpc), TmpReg1)
1971         .addReg(LoReg)
1972         .addReg(ImmReg);
1973       BuildMI(*MBB, I, DL, TII.get(OrOpc), DstReg)
1974         .addReg(TmpReg0)
1975         .addReg(TmpReg1);
1976     }
1977 
1978     I.eraseFromParent();
1979     return true;
1980   }
1981 
1982   if (!DstTy.isScalar())
1983     return false;
1984 
1985   if (SrcSize > 32) {
1986     int SubRegIdx = sizeToSubRegIndex(DstSize);
1987     if (SubRegIdx == -1)
1988       return false;
1989 
1990     // Deal with weird cases where the class only partially supports the subreg
1991     // index.
1992     const TargetRegisterClass *SrcWithSubRC
1993       = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx);
1994     if (!SrcWithSubRC)
1995       return false;
1996 
1997     if (SrcWithSubRC != SrcRC) {
1998       if (!RBI.constrainGenericRegister(SrcReg, *SrcWithSubRC, *MRI))
1999         return false;
2000     }
2001 
2002     I.getOperand(1).setSubReg(SubRegIdx);
2003   }
2004 
2005   I.setDesc(TII.get(TargetOpcode::COPY));
2006   return true;
2007 }
2008 
2009 /// \returns true if a bitmask for \p Size bits will be an inline immediate.
2010 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) {
2011   Mask = maskTrailingOnes<unsigned>(Size);
2012   int SignedMask = static_cast<int>(Mask);
2013   return SignedMask >= -16 && SignedMask <= 64;
2014 }
2015 
2016 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1.
2017 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank(
2018   Register Reg, const MachineRegisterInfo &MRI,
2019   const TargetRegisterInfo &TRI) const {
2020   const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
2021   if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>())
2022     return RB;
2023 
2024   // Ignore the type, since we don't use vcc in artifacts.
2025   if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>())
2026     return &RBI.getRegBankFromRegClass(*RC, LLT());
2027   return nullptr;
2028 }
2029 
2030 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const {
2031   bool InReg = I.getOpcode() == AMDGPU::G_SEXT_INREG;
2032   bool Signed = I.getOpcode() == AMDGPU::G_SEXT || InReg;
2033   const DebugLoc &DL = I.getDebugLoc();
2034   MachineBasicBlock &MBB = *I.getParent();
2035   const Register DstReg = I.getOperand(0).getReg();
2036   const Register SrcReg = I.getOperand(1).getReg();
2037 
2038   const LLT DstTy = MRI->getType(DstReg);
2039   const LLT SrcTy = MRI->getType(SrcReg);
2040   const unsigned SrcSize = I.getOpcode() == AMDGPU::G_SEXT_INREG ?
2041     I.getOperand(2).getImm() : SrcTy.getSizeInBits();
2042   const unsigned DstSize = DstTy.getSizeInBits();
2043   if (!DstTy.isScalar())
2044     return false;
2045 
2046   // Artifact casts should never use vcc.
2047   const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI);
2048 
2049   // FIXME: This should probably be illegal and split earlier.
2050   if (I.getOpcode() == AMDGPU::G_ANYEXT) {
2051     if (DstSize <= 32)
2052       return selectCOPY(I);
2053 
2054     const TargetRegisterClass *SrcRC =
2055         TRI.getRegClassForTypeOnBank(SrcTy, *SrcBank);
2056     const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
2057     const TargetRegisterClass *DstRC =
2058         TRI.getRegClassForSizeOnBank(DstSize, *DstBank);
2059 
2060     Register UndefReg = MRI->createVirtualRegister(SrcRC);
2061     BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
2062     BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2063       .addReg(SrcReg)
2064       .addImm(AMDGPU::sub0)
2065       .addReg(UndefReg)
2066       .addImm(AMDGPU::sub1);
2067     I.eraseFromParent();
2068 
2069     return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) &&
2070            RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI);
2071   }
2072 
2073   if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) {
2074     // 64-bit should have been split up in RegBankSelect
2075 
2076     // Try to use an and with a mask if it will save code size.
2077     unsigned Mask;
2078     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
2079       MachineInstr *ExtI =
2080       BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg)
2081         .addImm(Mask)
2082         .addReg(SrcReg);
2083       I.eraseFromParent();
2084       return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
2085     }
2086 
2087     const unsigned BFE = Signed ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64;
2088     MachineInstr *ExtI =
2089       BuildMI(MBB, I, DL, TII.get(BFE), DstReg)
2090       .addReg(SrcReg)
2091       .addImm(0) // Offset
2092       .addImm(SrcSize); // Width
2093     I.eraseFromParent();
2094     return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
2095   }
2096 
2097   if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) {
2098     const TargetRegisterClass &SrcRC = InReg && DstSize > 32 ?
2099       AMDGPU::SReg_64RegClass : AMDGPU::SReg_32RegClass;
2100     if (!RBI.constrainGenericRegister(SrcReg, SrcRC, *MRI))
2101       return false;
2102 
2103     if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) {
2104       const unsigned SextOpc = SrcSize == 8 ?
2105         AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16;
2106       BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg)
2107         .addReg(SrcReg);
2108       I.eraseFromParent();
2109       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
2110     }
2111 
2112     const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64;
2113     const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
2114 
2115     // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width.
2116     if (DstSize > 32 && (SrcSize <= 32 || InReg)) {
2117       // We need a 64-bit register source, but the high bits don't matter.
2118       Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
2119       Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2120       unsigned SubReg = InReg ? AMDGPU::sub0 : 0;
2121 
2122       BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
2123       BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg)
2124         .addReg(SrcReg, 0, SubReg)
2125         .addImm(AMDGPU::sub0)
2126         .addReg(UndefReg)
2127         .addImm(AMDGPU::sub1);
2128 
2129       BuildMI(MBB, I, DL, TII.get(BFE64), DstReg)
2130         .addReg(ExtReg)
2131         .addImm(SrcSize << 16);
2132 
2133       I.eraseFromParent();
2134       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI);
2135     }
2136 
2137     unsigned Mask;
2138     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
2139       BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg)
2140         .addReg(SrcReg)
2141         .addImm(Mask);
2142     } else {
2143       BuildMI(MBB, I, DL, TII.get(BFE32), DstReg)
2144         .addReg(SrcReg)
2145         .addImm(SrcSize << 16);
2146     }
2147 
2148     I.eraseFromParent();
2149     return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
2150   }
2151 
2152   return false;
2153 }
2154 
2155 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
2156   MachineBasicBlock *BB = I.getParent();
2157   MachineOperand &ImmOp = I.getOperand(1);
2158   Register DstReg = I.getOperand(0).getReg();
2159   unsigned Size = MRI->getType(DstReg).getSizeInBits();
2160 
2161   // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
2162   if (ImmOp.isFPImm()) {
2163     const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
2164     ImmOp.ChangeToImmediate(Imm.getZExtValue());
2165   } else if (ImmOp.isCImm()) {
2166     ImmOp.ChangeToImmediate(ImmOp.getCImm()->getSExtValue());
2167   } else {
2168     llvm_unreachable("Not supported by g_constants");
2169   }
2170 
2171   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2172   const bool IsSgpr = DstRB->getID() == AMDGPU::SGPRRegBankID;
2173 
2174   unsigned Opcode;
2175   if (DstRB->getID() == AMDGPU::VCCRegBankID) {
2176     Opcode = STI.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64;
2177   } else {
2178     Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
2179 
2180     // We should never produce s1 values on banks other than VCC. If the user of
2181     // this already constrained the register, we may incorrectly think it's VCC
2182     // if it wasn't originally.
2183     if (Size == 1)
2184       return false;
2185   }
2186 
2187   if (Size != 64) {
2188     I.setDesc(TII.get(Opcode));
2189     I.addImplicitDefUseOperands(*MF);
2190     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
2191   }
2192 
2193   const DebugLoc &DL = I.getDebugLoc();
2194 
2195   APInt Imm(Size, I.getOperand(1).getImm());
2196 
2197   MachineInstr *ResInst;
2198   if (IsSgpr && TII.isInlineConstant(Imm)) {
2199     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
2200       .addImm(I.getOperand(1).getImm());
2201   } else {
2202     const TargetRegisterClass *RC = IsSgpr ?
2203       &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass;
2204     Register LoReg = MRI->createVirtualRegister(RC);
2205     Register HiReg = MRI->createVirtualRegister(RC);
2206 
2207     BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
2208       .addImm(Imm.trunc(32).getZExtValue());
2209 
2210     BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
2211       .addImm(Imm.ashr(32).getZExtValue());
2212 
2213     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2214       .addReg(LoReg)
2215       .addImm(AMDGPU::sub0)
2216       .addReg(HiReg)
2217       .addImm(AMDGPU::sub1);
2218   }
2219 
2220   // We can't call constrainSelectedInstRegOperands here, because it doesn't
2221   // work for target independent opcodes
2222   I.eraseFromParent();
2223   const TargetRegisterClass *DstRC =
2224     TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI);
2225   if (!DstRC)
2226     return true;
2227   return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI);
2228 }
2229 
2230 bool AMDGPUInstructionSelector::selectG_FNEG(MachineInstr &MI) const {
2231   // Only manually handle the f64 SGPR case.
2232   //
2233   // FIXME: This is a workaround for 2.5 different tablegen problems. Because
2234   // the bit ops theoretically have a second result due to the implicit def of
2235   // SCC, the GlobalISelEmitter is overly conservative and rejects it. Fixing
2236   // that is easy by disabling the check. The result works, but uses a
2237   // nonsensical sreg32orlds_and_sreg_1 regclass.
2238   //
2239   // The DAG emitter is more problematic, and incorrectly adds both S_XOR_B32 to
2240   // the variadic REG_SEQUENCE operands.
2241 
2242   Register Dst = MI.getOperand(0).getReg();
2243   const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI);
2244   if (DstRB->getID() != AMDGPU::SGPRRegBankID ||
2245       MRI->getType(Dst) != LLT::scalar(64))
2246     return false;
2247 
2248   Register Src = MI.getOperand(1).getReg();
2249   MachineInstr *Fabs = getOpcodeDef(TargetOpcode::G_FABS, Src, *MRI);
2250   if (Fabs)
2251     Src = Fabs->getOperand(1).getReg();
2252 
2253   if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) ||
2254       !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI))
2255     return false;
2256 
2257   MachineBasicBlock *BB = MI.getParent();
2258   const DebugLoc &DL = MI.getDebugLoc();
2259   Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2260   Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2261   Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2262   Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2263 
2264   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg)
2265     .addReg(Src, 0, AMDGPU::sub0);
2266   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg)
2267     .addReg(Src, 0, AMDGPU::sub1);
2268   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg)
2269     .addImm(0x80000000);
2270 
2271   // Set or toggle sign bit.
2272   unsigned Opc = Fabs ? AMDGPU::S_OR_B32 : AMDGPU::S_XOR_B32;
2273   BuildMI(*BB, &MI, DL, TII.get(Opc), OpReg)
2274     .addReg(HiReg)
2275     .addReg(ConstReg);
2276   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst)
2277     .addReg(LoReg)
2278     .addImm(AMDGPU::sub0)
2279     .addReg(OpReg)
2280     .addImm(AMDGPU::sub1);
2281   MI.eraseFromParent();
2282   return true;
2283 }
2284 
2285 // FIXME: This is a workaround for the same tablegen problems as G_FNEG
2286 bool AMDGPUInstructionSelector::selectG_FABS(MachineInstr &MI) const {
2287   Register Dst = MI.getOperand(0).getReg();
2288   const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI);
2289   if (DstRB->getID() != AMDGPU::SGPRRegBankID ||
2290       MRI->getType(Dst) != LLT::scalar(64))
2291     return false;
2292 
2293   Register Src = MI.getOperand(1).getReg();
2294   MachineBasicBlock *BB = MI.getParent();
2295   const DebugLoc &DL = MI.getDebugLoc();
2296   Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2297   Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2298   Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2299   Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2300 
2301   if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) ||
2302       !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI))
2303     return false;
2304 
2305   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg)
2306     .addReg(Src, 0, AMDGPU::sub0);
2307   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg)
2308     .addReg(Src, 0, AMDGPU::sub1);
2309   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg)
2310     .addImm(0x7fffffff);
2311 
2312   // Clear sign bit.
2313   // TODO: Should this used S_BITSET0_*?
2314   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_AND_B32), OpReg)
2315     .addReg(HiReg)
2316     .addReg(ConstReg);
2317   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst)
2318     .addReg(LoReg)
2319     .addImm(AMDGPU::sub0)
2320     .addReg(OpReg)
2321     .addImm(AMDGPU::sub1);
2322 
2323   MI.eraseFromParent();
2324   return true;
2325 }
2326 
2327 static bool isConstant(const MachineInstr &MI) {
2328   return MI.getOpcode() == TargetOpcode::G_CONSTANT;
2329 }
2330 
2331 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
2332     const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
2333 
2334   const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
2335 
2336   assert(PtrMI);
2337 
2338   if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD)
2339     return;
2340 
2341   GEPInfo GEPInfo(*PtrMI);
2342 
2343   for (unsigned i = 1; i != 3; ++i) {
2344     const MachineOperand &GEPOp = PtrMI->getOperand(i);
2345     const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
2346     assert(OpDef);
2347     if (i == 2 && isConstant(*OpDef)) {
2348       // TODO: Could handle constant base + variable offset, but a combine
2349       // probably should have commuted it.
2350       assert(GEPInfo.Imm == 0);
2351       GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
2352       continue;
2353     }
2354     const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
2355     if (OpBank->getID() == AMDGPU::SGPRRegBankID)
2356       GEPInfo.SgprParts.push_back(GEPOp.getReg());
2357     else
2358       GEPInfo.VgprParts.push_back(GEPOp.getReg());
2359   }
2360 
2361   AddrInfo.push_back(GEPInfo);
2362   getAddrModeInfo(*PtrMI, MRI, AddrInfo);
2363 }
2364 
2365 bool AMDGPUInstructionSelector::isSGPR(Register Reg) const {
2366   return RBI.getRegBank(Reg, *MRI, TRI)->getID() == AMDGPU::SGPRRegBankID;
2367 }
2368 
2369 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
2370   if (!MI.hasOneMemOperand())
2371     return false;
2372 
2373   const MachineMemOperand *MMO = *MI.memoperands_begin();
2374   const Value *Ptr = MMO->getValue();
2375 
2376   // UndefValue means this is a load of a kernel input.  These are uniform.
2377   // Sometimes LDS instructions have constant pointers.
2378   // If Ptr is null, then that means this mem operand contains a
2379   // PseudoSourceValue like GOT.
2380   if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
2381       isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
2382     return true;
2383 
2384   if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
2385     return true;
2386 
2387   const Instruction *I = dyn_cast<Instruction>(Ptr);
2388   return I && I->getMetadata("amdgpu.uniform");
2389 }
2390 
2391 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
2392   for (const GEPInfo &GEPInfo : AddrInfo) {
2393     if (!GEPInfo.VgprParts.empty())
2394       return true;
2395   }
2396   return false;
2397 }
2398 
2399 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const {
2400   const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
2401   unsigned AS = PtrTy.getAddressSpace();
2402   if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) &&
2403       STI.ldsRequiresM0Init()) {
2404     MachineBasicBlock *BB = I.getParent();
2405 
2406     // If DS instructions require M0 initialization, insert it before selecting.
2407     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2408       .addImm(-1);
2409   }
2410 }
2411 
2412 bool AMDGPUInstructionSelector::selectG_LOAD_STORE_ATOMICRMW(
2413   MachineInstr &I) const {
2414   if (I.getOpcode() == TargetOpcode::G_ATOMICRMW_FADD) {
2415     const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
2416     unsigned AS = PtrTy.getAddressSpace();
2417     if (AS == AMDGPUAS::GLOBAL_ADDRESS)
2418       return selectGlobalAtomicFadd(I, I.getOperand(1), I.getOperand(2));
2419   }
2420 
2421   initM0(I);
2422   return selectImpl(I, *CoverageInfo);
2423 }
2424 
2425 static bool isVCmpResult(Register Reg, MachineRegisterInfo &MRI) {
2426   if (Reg.isPhysical())
2427     return false;
2428 
2429   MachineInstr &MI = *MRI.getUniqueVRegDef(Reg);
2430   const unsigned Opcode = MI.getOpcode();
2431 
2432   if (Opcode == AMDGPU::COPY)
2433     return isVCmpResult(MI.getOperand(1).getReg(), MRI);
2434 
2435   if (Opcode == AMDGPU::G_AND || Opcode == AMDGPU::G_OR ||
2436       Opcode == AMDGPU::G_XOR)
2437     return isVCmpResult(MI.getOperand(1).getReg(), MRI) &&
2438            isVCmpResult(MI.getOperand(2).getReg(), MRI);
2439 
2440   if (Opcode == TargetOpcode::G_INTRINSIC)
2441     return MI.getIntrinsicID() == Intrinsic::amdgcn_class;
2442 
2443   return Opcode == AMDGPU::G_ICMP || Opcode == AMDGPU::G_FCMP;
2444 }
2445 
2446 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const {
2447   MachineBasicBlock *BB = I.getParent();
2448   MachineOperand &CondOp = I.getOperand(0);
2449   Register CondReg = CondOp.getReg();
2450   const DebugLoc &DL = I.getDebugLoc();
2451 
2452   unsigned BrOpcode;
2453   Register CondPhysReg;
2454   const TargetRegisterClass *ConstrainRC;
2455 
2456   // In SelectionDAG, we inspect the IR block for uniformity metadata to decide
2457   // whether the branch is uniform when selecting the instruction. In
2458   // GlobalISel, we should push that decision into RegBankSelect. Assume for now
2459   // RegBankSelect knows what it's doing if the branch condition is scc, even
2460   // though it currently does not.
2461   if (!isVCC(CondReg, *MRI)) {
2462     if (MRI->getType(CondReg) != LLT::scalar(32))
2463       return false;
2464 
2465     CondPhysReg = AMDGPU::SCC;
2466     BrOpcode = AMDGPU::S_CBRANCH_SCC1;
2467     ConstrainRC = &AMDGPU::SReg_32RegClass;
2468   } else {
2469     // FIXME: Should scc->vcc copies and with exec?
2470 
2471     // Unless the value of CondReg is a result of a V_CMP* instruction then we
2472     // need to insert an and with exec.
2473     if (!isVCmpResult(CondReg, *MRI)) {
2474       const bool Is64 = STI.isWave64();
2475       const unsigned Opcode = Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
2476       const Register Exec = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO;
2477 
2478       Register TmpReg = MRI->createVirtualRegister(TRI.getBoolRC());
2479       BuildMI(*BB, &I, DL, TII.get(Opcode), TmpReg)
2480           .addReg(CondReg)
2481           .addReg(Exec);
2482       CondReg = TmpReg;
2483     }
2484 
2485     CondPhysReg = TRI.getVCC();
2486     BrOpcode = AMDGPU::S_CBRANCH_VCCNZ;
2487     ConstrainRC = TRI.getBoolRC();
2488   }
2489 
2490   if (!MRI->getRegClassOrNull(CondReg))
2491     MRI->setRegClass(CondReg, ConstrainRC);
2492 
2493   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg)
2494     .addReg(CondReg);
2495   BuildMI(*BB, &I, DL, TII.get(BrOpcode))
2496     .addMBB(I.getOperand(1).getMBB());
2497 
2498   I.eraseFromParent();
2499   return true;
2500 }
2501 
2502 bool AMDGPUInstructionSelector::selectG_GLOBAL_VALUE(
2503   MachineInstr &I) const {
2504   Register DstReg = I.getOperand(0).getReg();
2505   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2506   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
2507   I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32));
2508   if (IsVGPR)
2509     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
2510 
2511   return RBI.constrainGenericRegister(
2512     DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI);
2513 }
2514 
2515 bool AMDGPUInstructionSelector::selectG_PTRMASK(MachineInstr &I) const {
2516   Register DstReg = I.getOperand(0).getReg();
2517   Register SrcReg = I.getOperand(1).getReg();
2518   Register MaskReg = I.getOperand(2).getReg();
2519   LLT Ty = MRI->getType(DstReg);
2520   LLT MaskTy = MRI->getType(MaskReg);
2521   MachineBasicBlock *BB = I.getParent();
2522   const DebugLoc &DL = I.getDebugLoc();
2523 
2524   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2525   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
2526   const RegisterBank *MaskRB = RBI.getRegBank(MaskReg, *MRI, TRI);
2527   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
2528   if (DstRB != SrcRB) // Should only happen for hand written MIR.
2529     return false;
2530 
2531   // Try to avoid emitting a bit operation when we only need to touch half of
2532   // the 64-bit pointer.
2533   APInt MaskOnes = KnownBits->getKnownOnes(MaskReg).zext(64);
2534   const APInt MaskHi32 = APInt::getHighBitsSet(64, 32);
2535   const APInt MaskLo32 = APInt::getLowBitsSet(64, 32);
2536 
2537   const bool CanCopyLow32 = (MaskOnes & MaskLo32) == MaskLo32;
2538   const bool CanCopyHi32 = (MaskOnes & MaskHi32) == MaskHi32;
2539 
2540   if (!IsVGPR && Ty.getSizeInBits() == 64 &&
2541       !CanCopyLow32 && !CanCopyHi32) {
2542     auto MIB = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_AND_B64), DstReg)
2543       .addReg(SrcReg)
2544       .addReg(MaskReg);
2545     I.eraseFromParent();
2546     return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
2547   }
2548 
2549   unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
2550   const TargetRegisterClass &RegRC
2551     = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
2552 
2553   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB);
2554   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB);
2555   const TargetRegisterClass *MaskRC =
2556       TRI.getRegClassForTypeOnBank(MaskTy, *MaskRB);
2557 
2558   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
2559       !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
2560       !RBI.constrainGenericRegister(MaskReg, *MaskRC, *MRI))
2561     return false;
2562 
2563   if (Ty.getSizeInBits() == 32) {
2564     assert(MaskTy.getSizeInBits() == 32 &&
2565            "ptrmask should have been narrowed during legalize");
2566 
2567     BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg)
2568       .addReg(SrcReg)
2569       .addReg(MaskReg);
2570     I.eraseFromParent();
2571     return true;
2572   }
2573 
2574   Register HiReg = MRI->createVirtualRegister(&RegRC);
2575   Register LoReg = MRI->createVirtualRegister(&RegRC);
2576 
2577   // Extract the subregisters from the source pointer.
2578   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg)
2579     .addReg(SrcReg, 0, AMDGPU::sub0);
2580   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg)
2581     .addReg(SrcReg, 0, AMDGPU::sub1);
2582 
2583   Register MaskedLo, MaskedHi;
2584 
2585   if (CanCopyLow32) {
2586     // If all the bits in the low half are 1, we only need a copy for it.
2587     MaskedLo = LoReg;
2588   } else {
2589     // Extract the mask subregister and apply the and.
2590     Register MaskLo = MRI->createVirtualRegister(&RegRC);
2591     MaskedLo = MRI->createVirtualRegister(&RegRC);
2592 
2593     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskLo)
2594       .addReg(MaskReg, 0, AMDGPU::sub0);
2595     BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedLo)
2596       .addReg(LoReg)
2597       .addReg(MaskLo);
2598   }
2599 
2600   if (CanCopyHi32) {
2601     // If all the bits in the high half are 1, we only need a copy for it.
2602     MaskedHi = HiReg;
2603   } else {
2604     Register MaskHi = MRI->createVirtualRegister(&RegRC);
2605     MaskedHi = MRI->createVirtualRegister(&RegRC);
2606 
2607     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskHi)
2608       .addReg(MaskReg, 0, AMDGPU::sub1);
2609     BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedHi)
2610       .addReg(HiReg)
2611       .addReg(MaskHi);
2612   }
2613 
2614   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2615     .addReg(MaskedLo)
2616     .addImm(AMDGPU::sub0)
2617     .addReg(MaskedHi)
2618     .addImm(AMDGPU::sub1);
2619   I.eraseFromParent();
2620   return true;
2621 }
2622 
2623 /// Return the register to use for the index value, and the subregister to use
2624 /// for the indirectly accessed register.
2625 static std::pair<Register, unsigned>
2626 computeIndirectRegIndex(MachineRegisterInfo &MRI,
2627                         const SIRegisterInfo &TRI,
2628                         const TargetRegisterClass *SuperRC,
2629                         Register IdxReg,
2630                         unsigned EltSize) {
2631   Register IdxBaseReg;
2632   int Offset;
2633 
2634   std::tie(IdxBaseReg, Offset) = AMDGPU::getBaseWithConstantOffset(MRI, IdxReg);
2635   if (IdxBaseReg == AMDGPU::NoRegister) {
2636     // This will happen if the index is a known constant. This should ordinarily
2637     // be legalized out, but handle it as a register just in case.
2638     assert(Offset == 0);
2639     IdxBaseReg = IdxReg;
2640   }
2641 
2642   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SuperRC, EltSize);
2643 
2644   // Skip out of bounds offsets, or else we would end up using an undefined
2645   // register.
2646   if (static_cast<unsigned>(Offset) >= SubRegs.size())
2647     return std::make_pair(IdxReg, SubRegs[0]);
2648   return std::make_pair(IdxBaseReg, SubRegs[Offset]);
2649 }
2650 
2651 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT(
2652   MachineInstr &MI) const {
2653   Register DstReg = MI.getOperand(0).getReg();
2654   Register SrcReg = MI.getOperand(1).getReg();
2655   Register IdxReg = MI.getOperand(2).getReg();
2656 
2657   LLT DstTy = MRI->getType(DstReg);
2658   LLT SrcTy = MRI->getType(SrcReg);
2659 
2660   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2661   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
2662   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
2663 
2664   // The index must be scalar. If it wasn't RegBankSelect should have moved this
2665   // into a waterfall loop.
2666   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
2667     return false;
2668 
2669   const TargetRegisterClass *SrcRC =
2670       TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB);
2671   const TargetRegisterClass *DstRC =
2672       TRI.getRegClassForTypeOnBank(DstTy, *DstRB);
2673   if (!SrcRC || !DstRC)
2674     return false;
2675   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
2676       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
2677       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
2678     return false;
2679 
2680   MachineBasicBlock *BB = MI.getParent();
2681   const DebugLoc &DL = MI.getDebugLoc();
2682   const bool Is64 = DstTy.getSizeInBits() == 64;
2683 
2684   unsigned SubReg;
2685   std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, SrcRC, IdxReg,
2686                                                      DstTy.getSizeInBits() / 8);
2687 
2688   if (SrcRB->getID() == AMDGPU::SGPRRegBankID) {
2689     if (DstTy.getSizeInBits() != 32 && !Is64)
2690       return false;
2691 
2692     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2693       .addReg(IdxReg);
2694 
2695     unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32;
2696     BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg)
2697       .addReg(SrcReg, 0, SubReg)
2698       .addReg(SrcReg, RegState::Implicit);
2699     MI.eraseFromParent();
2700     return true;
2701   }
2702 
2703   if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32)
2704     return false;
2705 
2706   if (!STI.useVGPRIndexMode()) {
2707     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2708       .addReg(IdxReg);
2709     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg)
2710       .addReg(SrcReg, 0, SubReg)
2711       .addReg(SrcReg, RegState::Implicit);
2712     MI.eraseFromParent();
2713     return true;
2714   }
2715 
2716   const MCInstrDesc &GPRIDXDesc =
2717       TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*SrcRC), true);
2718   BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg)
2719       .addReg(SrcReg)
2720       .addReg(IdxReg)
2721       .addImm(SubReg);
2722 
2723   MI.eraseFromParent();
2724   return true;
2725 }
2726 
2727 // TODO: Fold insert_vector_elt (extract_vector_elt) into movrelsd
2728 bool AMDGPUInstructionSelector::selectG_INSERT_VECTOR_ELT(
2729   MachineInstr &MI) const {
2730   Register DstReg = MI.getOperand(0).getReg();
2731   Register VecReg = MI.getOperand(1).getReg();
2732   Register ValReg = MI.getOperand(2).getReg();
2733   Register IdxReg = MI.getOperand(3).getReg();
2734 
2735   LLT VecTy = MRI->getType(DstReg);
2736   LLT ValTy = MRI->getType(ValReg);
2737   unsigned VecSize = VecTy.getSizeInBits();
2738   unsigned ValSize = ValTy.getSizeInBits();
2739 
2740   const RegisterBank *VecRB = RBI.getRegBank(VecReg, *MRI, TRI);
2741   const RegisterBank *ValRB = RBI.getRegBank(ValReg, *MRI, TRI);
2742   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
2743 
2744   assert(VecTy.getElementType() == ValTy);
2745 
2746   // The index must be scalar. If it wasn't RegBankSelect should have moved this
2747   // into a waterfall loop.
2748   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
2749     return false;
2750 
2751   const TargetRegisterClass *VecRC =
2752       TRI.getRegClassForTypeOnBank(VecTy, *VecRB);
2753   const TargetRegisterClass *ValRC =
2754       TRI.getRegClassForTypeOnBank(ValTy, *ValRB);
2755 
2756   if (!RBI.constrainGenericRegister(VecReg, *VecRC, *MRI) ||
2757       !RBI.constrainGenericRegister(DstReg, *VecRC, *MRI) ||
2758       !RBI.constrainGenericRegister(ValReg, *ValRC, *MRI) ||
2759       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
2760     return false;
2761 
2762   if (VecRB->getID() == AMDGPU::VGPRRegBankID && ValSize != 32)
2763     return false;
2764 
2765   unsigned SubReg;
2766   std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, VecRC, IdxReg,
2767                                                      ValSize / 8);
2768 
2769   const bool IndexMode = VecRB->getID() == AMDGPU::VGPRRegBankID &&
2770                          STI.useVGPRIndexMode();
2771 
2772   MachineBasicBlock *BB = MI.getParent();
2773   const DebugLoc &DL = MI.getDebugLoc();
2774 
2775   if (!IndexMode) {
2776     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2777       .addReg(IdxReg);
2778 
2779     const MCInstrDesc &RegWriteOp = TII.getIndirectRegWriteMovRelPseudo(
2780         VecSize, ValSize, VecRB->getID() == AMDGPU::SGPRRegBankID);
2781     BuildMI(*BB, MI, DL, RegWriteOp, DstReg)
2782         .addReg(VecReg)
2783         .addReg(ValReg)
2784         .addImm(SubReg);
2785     MI.eraseFromParent();
2786     return true;
2787   }
2788 
2789   const MCInstrDesc &GPRIDXDesc =
2790       TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*VecRC), false);
2791   BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg)
2792       .addReg(VecReg)
2793       .addReg(ValReg)
2794       .addReg(IdxReg)
2795       .addImm(SubReg);
2796 
2797   MI.eraseFromParent();
2798   return true;
2799 }
2800 
2801 static bool isZeroOrUndef(int X) {
2802   return X == 0 || X == -1;
2803 }
2804 
2805 static bool isOneOrUndef(int X) {
2806   return X == 1 || X == -1;
2807 }
2808 
2809 static bool isZeroOrOneOrUndef(int X) {
2810   return X == 0 || X == 1 || X == -1;
2811 }
2812 
2813 // Normalize a VOP3P shuffle mask to refer to the low/high half of a single
2814 // 32-bit register.
2815 static Register normalizeVOP3PMask(int NewMask[2], Register Src0, Register Src1,
2816                                    ArrayRef<int> Mask) {
2817   NewMask[0] = Mask[0];
2818   NewMask[1] = Mask[1];
2819   if (isZeroOrOneOrUndef(Mask[0]) && isZeroOrOneOrUndef(Mask[1]))
2820     return Src0;
2821 
2822   assert(NewMask[0] == 2 || NewMask[0] == 3 || NewMask[0] == -1);
2823   assert(NewMask[1] == 2 || NewMask[1] == 3 || NewMask[1] == -1);
2824 
2825   // Shift the mask inputs to be 0/1;
2826   NewMask[0] = NewMask[0] == -1 ? -1 : NewMask[0] - 2;
2827   NewMask[1] = NewMask[1] == -1 ? -1 : NewMask[1] - 2;
2828   return Src1;
2829 }
2830 
2831 // This is only legal with VOP3P instructions as an aid to op_sel matching.
2832 bool AMDGPUInstructionSelector::selectG_SHUFFLE_VECTOR(
2833   MachineInstr &MI) const {
2834   Register DstReg = MI.getOperand(0).getReg();
2835   Register Src0Reg = MI.getOperand(1).getReg();
2836   Register Src1Reg = MI.getOperand(2).getReg();
2837   ArrayRef<int> ShufMask = MI.getOperand(3).getShuffleMask();
2838 
2839   const LLT V2S16 = LLT::fixed_vector(2, 16);
2840   if (MRI->getType(DstReg) != V2S16 || MRI->getType(Src0Reg) != V2S16)
2841     return false;
2842 
2843   if (!AMDGPU::isLegalVOP3PShuffleMask(ShufMask))
2844     return false;
2845 
2846   assert(ShufMask.size() == 2);
2847   assert(STI.hasSDWA() && "no target has VOP3P but not SDWA");
2848 
2849   MachineBasicBlock *MBB = MI.getParent();
2850   const DebugLoc &DL = MI.getDebugLoc();
2851 
2852   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2853   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
2854   const TargetRegisterClass &RC = IsVALU ?
2855     AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
2856 
2857   // Handle the degenerate case which should have folded out.
2858   if (ShufMask[0] == -1 && ShufMask[1] == -1) {
2859     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::IMPLICIT_DEF), DstReg);
2860 
2861     MI.eraseFromParent();
2862     return RBI.constrainGenericRegister(DstReg, RC, *MRI);
2863   }
2864 
2865   // A legal VOP3P mask only reads one of the sources.
2866   int Mask[2];
2867   Register SrcVec = normalizeVOP3PMask(Mask, Src0Reg, Src1Reg, ShufMask);
2868 
2869   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI) ||
2870       !RBI.constrainGenericRegister(SrcVec, RC, *MRI))
2871     return false;
2872 
2873   // TODO: This also should have been folded out
2874   if (isZeroOrUndef(Mask[0]) && isOneOrUndef(Mask[1])) {
2875     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::COPY), DstReg)
2876       .addReg(SrcVec);
2877 
2878     MI.eraseFromParent();
2879     return true;
2880   }
2881 
2882   if (Mask[0] == 1 && Mask[1] == -1) {
2883     if (IsVALU) {
2884       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg)
2885         .addImm(16)
2886         .addReg(SrcVec);
2887     } else {
2888       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg)
2889         .addReg(SrcVec)
2890         .addImm(16);
2891     }
2892   } else if (Mask[0] == -1 && Mask[1] == 0) {
2893     if (IsVALU) {
2894       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), DstReg)
2895         .addImm(16)
2896         .addReg(SrcVec);
2897     } else {
2898       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHL_B32), DstReg)
2899         .addReg(SrcVec)
2900         .addImm(16);
2901     }
2902   } else if (Mask[0] == 0 && Mask[1] == 0) {
2903     if (IsVALU) {
2904       // Write low half of the register into the high half.
2905       MachineInstr *MovSDWA =
2906         BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
2907         .addImm(0)                             // $src0_modifiers
2908         .addReg(SrcVec)                        // $src0
2909         .addImm(0)                             // $clamp
2910         .addImm(AMDGPU::SDWA::WORD_1)          // $dst_sel
2911         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
2912         .addImm(AMDGPU::SDWA::WORD_0)          // $src0_sel
2913         .addReg(SrcVec, RegState::Implicit);
2914       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
2915     } else {
2916       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg)
2917         .addReg(SrcVec)
2918         .addReg(SrcVec);
2919     }
2920   } else if (Mask[0] == 1 && Mask[1] == 1) {
2921     if (IsVALU) {
2922       // Write high half of the register into the low half.
2923       MachineInstr *MovSDWA =
2924         BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
2925         .addImm(0)                             // $src0_modifiers
2926         .addReg(SrcVec)                        // $src0
2927         .addImm(0)                             // $clamp
2928         .addImm(AMDGPU::SDWA::WORD_0)          // $dst_sel
2929         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
2930         .addImm(AMDGPU::SDWA::WORD_1)          // $src0_sel
2931         .addReg(SrcVec, RegState::Implicit);
2932       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
2933     } else {
2934       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HH_B32_B16), DstReg)
2935         .addReg(SrcVec)
2936         .addReg(SrcVec);
2937     }
2938   } else if (Mask[0] == 1 && Mask[1] == 0) {
2939     if (IsVALU) {
2940       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_ALIGNBIT_B32_e64), DstReg)
2941         .addReg(SrcVec)
2942         .addReg(SrcVec)
2943         .addImm(16);
2944     } else {
2945       Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2946       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), TmpReg)
2947         .addReg(SrcVec)
2948         .addImm(16);
2949       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg)
2950         .addReg(TmpReg)
2951         .addReg(SrcVec);
2952     }
2953   } else
2954     llvm_unreachable("all shuffle masks should be handled");
2955 
2956   MI.eraseFromParent();
2957   return true;
2958 }
2959 
2960 bool AMDGPUInstructionSelector::selectAMDGPU_BUFFER_ATOMIC_FADD(
2961   MachineInstr &MI) const {
2962   if (STI.hasGFX90AInsts())
2963     return selectImpl(MI, *CoverageInfo);
2964 
2965   MachineBasicBlock *MBB = MI.getParent();
2966   const DebugLoc &DL = MI.getDebugLoc();
2967 
2968   if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) {
2969     Function &F = MBB->getParent()->getFunction();
2970     DiagnosticInfoUnsupported
2971       NoFpRet(F, "return versions of fp atomics not supported",
2972               MI.getDebugLoc(), DS_Error);
2973     F.getContext().diagnose(NoFpRet);
2974     return false;
2975   }
2976 
2977   // FIXME: This is only needed because tablegen requires number of dst operands
2978   // in match and replace pattern to be the same. Otherwise patterns can be
2979   // exported from SDag path.
2980   MachineOperand &VDataIn = MI.getOperand(1);
2981   MachineOperand &VIndex = MI.getOperand(3);
2982   MachineOperand &VOffset = MI.getOperand(4);
2983   MachineOperand &SOffset = MI.getOperand(5);
2984   int16_t Offset = MI.getOperand(6).getImm();
2985 
2986   bool HasVOffset = !isOperandImmEqual(VOffset, 0, *MRI);
2987   bool HasVIndex = !isOperandImmEqual(VIndex, 0, *MRI);
2988 
2989   unsigned Opcode;
2990   if (HasVOffset) {
2991     Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN
2992                        : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN;
2993   } else {
2994     Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN
2995                        : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET;
2996   }
2997 
2998   if (MRI->getType(VDataIn.getReg()).isVector()) {
2999     switch (Opcode) {
3000     case AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN:
3001       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN;
3002       break;
3003     case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN:
3004       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFEN;
3005       break;
3006     case AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN:
3007       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_IDXEN;
3008       break;
3009     case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET:
3010       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFSET;
3011       break;
3012     }
3013   }
3014 
3015   auto I = BuildMI(*MBB, MI, DL, TII.get(Opcode));
3016   I.add(VDataIn);
3017 
3018   if (Opcode == AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN ||
3019       Opcode == AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN) {
3020     Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class());
3021     BuildMI(*MBB, &*I, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg)
3022       .addReg(VIndex.getReg())
3023       .addImm(AMDGPU::sub0)
3024       .addReg(VOffset.getReg())
3025       .addImm(AMDGPU::sub1);
3026 
3027     I.addReg(IdxReg);
3028   } else if (HasVIndex) {
3029     I.add(VIndex);
3030   } else if (HasVOffset) {
3031     I.add(VOffset);
3032   }
3033 
3034   I.add(MI.getOperand(2)); // rsrc
3035   I.add(SOffset);
3036   I.addImm(Offset);
3037   I.addImm(MI.getOperand(7).getImm()); // cpol
3038   I.cloneMemRefs(MI);
3039 
3040   MI.eraseFromParent();
3041 
3042   return true;
3043 }
3044 
3045 bool AMDGPUInstructionSelector::selectGlobalAtomicFadd(
3046   MachineInstr &MI, MachineOperand &AddrOp, MachineOperand &DataOp) const {
3047 
3048   if (STI.hasGFX90AInsts()) {
3049     // gfx90a adds return versions of the global atomic fadd instructions so no
3050     // special handling is required.
3051     return selectImpl(MI, *CoverageInfo);
3052   }
3053 
3054   MachineBasicBlock *MBB = MI.getParent();
3055   const DebugLoc &DL = MI.getDebugLoc();
3056 
3057   if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) {
3058     Function &F = MBB->getParent()->getFunction();
3059     DiagnosticInfoUnsupported
3060       NoFpRet(F, "return versions of fp atomics not supported",
3061               MI.getDebugLoc(), DS_Error);
3062     F.getContext().diagnose(NoFpRet);
3063     return false;
3064   }
3065 
3066   // FIXME: This is only needed because tablegen requires number of dst operands
3067   // in match and replace pattern to be the same. Otherwise patterns can be
3068   // exported from SDag path.
3069   auto Addr = selectFlatOffsetImpl(AddrOp, SIInstrFlags::FlatGlobal);
3070 
3071   Register Data = DataOp.getReg();
3072   const unsigned Opc = MRI->getType(Data).isVector() ?
3073     AMDGPU::GLOBAL_ATOMIC_PK_ADD_F16 : AMDGPU::GLOBAL_ATOMIC_ADD_F32;
3074   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc))
3075     .addReg(Addr.first)
3076     .addReg(Data)
3077     .addImm(Addr.second)
3078     .addImm(0) // cpol
3079     .cloneMemRefs(MI);
3080 
3081   MI.eraseFromParent();
3082   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
3083 }
3084 
3085 bool AMDGPUInstructionSelector::selectBufferLoadLds(MachineInstr &MI) const {
3086   unsigned Opc;
3087   unsigned Size = MI.getOperand(3).getImm();
3088 
3089   // The struct intrinsic variants add one additional operand over raw.
3090   const bool HasVIndex = MI.getNumOperands() == 9;
3091   Register VIndex;
3092   int OpOffset = 0;
3093   if (HasVIndex) {
3094     VIndex = MI.getOperand(4).getReg();
3095     OpOffset = 1;
3096   }
3097 
3098   Register VOffset = MI.getOperand(4 + OpOffset).getReg();
3099   Optional<ValueAndVReg> MaybeVOffset =
3100       getIConstantVRegValWithLookThrough(VOffset, *MRI);
3101   const bool HasVOffset = !MaybeVOffset || MaybeVOffset->Value.getZExtValue();
3102 
3103   switch (Size) {
3104   default:
3105     return false;
3106   case 1:
3107     Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_UBYTE_LDS_BOTHEN
3108                                  : AMDGPU::BUFFER_LOAD_UBYTE_LDS_IDXEN
3109                     : HasVOffset ? AMDGPU::BUFFER_LOAD_UBYTE_LDS_OFFEN
3110                                  : AMDGPU::BUFFER_LOAD_UBYTE_LDS_OFFSET;
3111     break;
3112   case 2:
3113     Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_USHORT_LDS_BOTHEN
3114                                  : AMDGPU::BUFFER_LOAD_USHORT_LDS_IDXEN
3115                     : HasVOffset ? AMDGPU::BUFFER_LOAD_USHORT_LDS_OFFEN
3116                                  : AMDGPU::BUFFER_LOAD_USHORT_LDS_OFFSET;
3117     break;
3118   case 4:
3119     Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_DWORD_LDS_BOTHEN
3120                                  : AMDGPU::BUFFER_LOAD_DWORD_LDS_IDXEN
3121                     : HasVOffset ? AMDGPU::BUFFER_LOAD_DWORD_LDS_OFFEN
3122                                  : AMDGPU::BUFFER_LOAD_DWORD_LDS_OFFSET;
3123     break;
3124   }
3125 
3126   MachineBasicBlock *MBB = MI.getParent();
3127   const DebugLoc &DL = MI.getDebugLoc();
3128   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
3129     .add(MI.getOperand(2));
3130 
3131   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc));
3132 
3133   if (HasVIndex && HasVOffset) {
3134     Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class());
3135     BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg)
3136       .addReg(VIndex)
3137       .addImm(AMDGPU::sub0)
3138       .addReg(VOffset)
3139       .addImm(AMDGPU::sub1);
3140 
3141     MIB.addReg(IdxReg);
3142   } else if (HasVIndex) {
3143     MIB.addReg(VIndex);
3144   } else if (HasVOffset) {
3145     MIB.addReg(VOffset);
3146   }
3147 
3148   MIB.add(MI.getOperand(1));            // rsrc
3149   MIB.add(MI.getOperand(5 + OpOffset)); // soffset
3150   MIB.add(MI.getOperand(6 + OpOffset)); // imm offset
3151   unsigned Aux = MI.getOperand(7 + OpOffset).getImm();
3152   MIB.addImm(Aux & AMDGPU::CPol::ALL);  // cpol
3153   MIB.addImm((Aux >> 3) & 1);           // swz
3154 
3155   MachineMemOperand *LoadMMO = *MI.memoperands_begin();
3156   MachinePointerInfo LoadPtrI = LoadMMO->getPointerInfo();
3157   LoadPtrI.Offset = MI.getOperand(6 + OpOffset).getImm();
3158   MachinePointerInfo StorePtrI = LoadPtrI;
3159   StorePtrI.V = nullptr;
3160   StorePtrI.AddrSpace = AMDGPUAS::LOCAL_ADDRESS;
3161 
3162   auto F = LoadMMO->getFlags() &
3163            ~(MachineMemOperand::MOStore | MachineMemOperand::MOLoad);
3164   LoadMMO = MF->getMachineMemOperand(LoadPtrI, F | MachineMemOperand::MOLoad,
3165                                      Size, LoadMMO->getBaseAlign());
3166 
3167   MachineMemOperand *StoreMMO =
3168       MF->getMachineMemOperand(StorePtrI, F | MachineMemOperand::MOStore,
3169                                sizeof(int32_t), LoadMMO->getBaseAlign());
3170 
3171   MIB.setMemRefs({LoadMMO, StoreMMO});
3172 
3173   MI.eraseFromParent();
3174   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
3175 }
3176 
3177 /// Match a zero extend from a 32-bit value to 64-bits.
3178 static Register matchZeroExtendFromS32(MachineRegisterInfo &MRI, Register Reg) {
3179   Register ZExtSrc;
3180   if (mi_match(Reg, MRI, m_GZExt(m_Reg(ZExtSrc))))
3181     return MRI.getType(ZExtSrc) == LLT::scalar(32) ? ZExtSrc : Register();
3182 
3183   // Match legalized form %zext = G_MERGE_VALUES (s32 %x), (s32 0)
3184   const MachineInstr *Def = getDefIgnoringCopies(Reg, MRI);
3185   if (Def->getOpcode() != AMDGPU::G_MERGE_VALUES)
3186     return false;
3187 
3188   if (mi_match(Def->getOperand(2).getReg(), MRI, m_ZeroInt())) {
3189     return Def->getOperand(1).getReg();
3190   }
3191 
3192   return Register();
3193 }
3194 
3195 bool AMDGPUInstructionSelector::selectGlobalLoadLds(MachineInstr &MI) const{
3196   unsigned Opc;
3197   unsigned Size = MI.getOperand(3).getImm();
3198 
3199   switch (Size) {
3200   default:
3201     return false;
3202   case 1:
3203     Opc = AMDGPU::GLOBAL_LOAD_LDS_UBYTE;
3204     break;
3205   case 2:
3206     Opc = AMDGPU::GLOBAL_LOAD_LDS_USHORT;
3207     break;
3208   case 4:
3209     Opc = AMDGPU::GLOBAL_LOAD_LDS_DWORD;
3210     break;
3211   }
3212 
3213   MachineBasicBlock *MBB = MI.getParent();
3214   const DebugLoc &DL = MI.getDebugLoc();
3215   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
3216     .add(MI.getOperand(2));
3217 
3218   Register Addr = MI.getOperand(1).getReg();
3219   Register VOffset;
3220   // Try to split SAddr and VOffset. Global and LDS pointers share the same
3221   // immediate offset, so we cannot use a regular SelectGlobalSAddr().
3222   if (!isSGPR(Addr)) {
3223     auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI);
3224     if (isSGPR(AddrDef->Reg)) {
3225       Addr = AddrDef->Reg;
3226     } else if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) {
3227       Register SAddr =
3228           getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI);
3229       if (SAddr && isSGPR(SAddr)) {
3230         Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg();
3231         if (Register Off = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) {
3232           Addr = SAddr;
3233           VOffset = Off;
3234         }
3235       }
3236     }
3237   }
3238 
3239   if (isSGPR(Addr)) {
3240     Opc = AMDGPU::getGlobalSaddrOp(Opc);
3241     if (!VOffset) {
3242       VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3243       BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_MOV_B32_e32), VOffset)
3244         .addImm(0);
3245     }
3246   }
3247 
3248   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc))
3249     .addReg(Addr);
3250 
3251   if (isSGPR(Addr))
3252     MIB.addReg(VOffset);
3253 
3254   MIB.add(MI.getOperand(4))  // offset
3255      .add(MI.getOperand(5)); // cpol
3256 
3257   MachineMemOperand *LoadMMO = *MI.memoperands_begin();
3258   MachinePointerInfo LoadPtrI = LoadMMO->getPointerInfo();
3259   LoadPtrI.Offset = MI.getOperand(4).getImm();
3260   MachinePointerInfo StorePtrI = LoadPtrI;
3261   LoadPtrI.AddrSpace = AMDGPUAS::GLOBAL_ADDRESS;
3262   StorePtrI.AddrSpace = AMDGPUAS::LOCAL_ADDRESS;
3263   auto F = LoadMMO->getFlags() &
3264            ~(MachineMemOperand::MOStore | MachineMemOperand::MOLoad);
3265   LoadMMO = MF->getMachineMemOperand(LoadPtrI, F | MachineMemOperand::MOLoad,
3266                                      Size, LoadMMO->getBaseAlign());
3267   MachineMemOperand *StoreMMO =
3268       MF->getMachineMemOperand(StorePtrI, F | MachineMemOperand::MOStore,
3269                                sizeof(int32_t), Align(4));
3270 
3271   MIB.setMemRefs({LoadMMO, StoreMMO});
3272 
3273   MI.eraseFromParent();
3274   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
3275 }
3276 
3277 bool AMDGPUInstructionSelector::selectBVHIntrinsic(MachineInstr &MI) const{
3278   MI.setDesc(TII.get(MI.getOperand(1).getImm()));
3279   MI.removeOperand(1);
3280   MI.addImplicitDefUseOperands(*MI.getParent()->getParent());
3281   return true;
3282 }
3283 
3284 bool AMDGPUInstructionSelector::selectSMFMACIntrin(MachineInstr &MI) const {
3285   unsigned Opc;
3286   switch (MI.getIntrinsicID()) {
3287   case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16:
3288     Opc = AMDGPU::V_SMFMAC_F32_16X16X32_F16_e64;
3289     break;
3290   case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16:
3291     Opc = AMDGPU::V_SMFMAC_F32_32X32X16_F16_e64;
3292     break;
3293   case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16:
3294     Opc = AMDGPU::V_SMFMAC_F32_16X16X32_BF16_e64;
3295     break;
3296   case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16:
3297     Opc = AMDGPU::V_SMFMAC_F32_32X32X16_BF16_e64;
3298     break;
3299   case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8:
3300     Opc = AMDGPU::V_SMFMAC_I32_16X16X64_I8_e64;
3301     break;
3302   case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8:
3303     Opc = AMDGPU::V_SMFMAC_I32_32X32X32_I8_e64;
3304     break;
3305   default:
3306     llvm_unreachable("unhandled smfmac intrinsic");
3307   }
3308 
3309   auto VDst_In = MI.getOperand(4);
3310 
3311   MI.setDesc(TII.get(Opc));
3312   MI.removeOperand(4); // VDst_In
3313   MI.removeOperand(1); // Intrinsic ID
3314   MI.addOperand(VDst_In); // Readd VDst_In to the end
3315   MI.addImplicitDefUseOperands(*MI.getParent()->getParent());
3316   return true;
3317 }
3318 
3319 bool AMDGPUInstructionSelector::selectWaveAddress(MachineInstr &MI) const {
3320   Register DstReg = MI.getOperand(0).getReg();
3321   Register SrcReg = MI.getOperand(1).getReg();
3322   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
3323   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
3324   MachineBasicBlock *MBB = MI.getParent();
3325   const DebugLoc &DL = MI.getDebugLoc();
3326 
3327   if (IsVALU) {
3328     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg)
3329       .addImm(Subtarget->getWavefrontSizeLog2())
3330       .addReg(SrcReg);
3331   } else {
3332     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg)
3333       .addReg(SrcReg)
3334       .addImm(Subtarget->getWavefrontSizeLog2());
3335   }
3336 
3337   const TargetRegisterClass &RC =
3338       IsVALU ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
3339   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI))
3340     return false;
3341 
3342   MI.eraseFromParent();
3343   return true;
3344 }
3345 
3346 bool AMDGPUInstructionSelector::select(MachineInstr &I) {
3347   if (I.isPHI())
3348     return selectPHI(I);
3349 
3350   if (!I.isPreISelOpcode()) {
3351     if (I.isCopy())
3352       return selectCOPY(I);
3353     return true;
3354   }
3355 
3356   switch (I.getOpcode()) {
3357   case TargetOpcode::G_AND:
3358   case TargetOpcode::G_OR:
3359   case TargetOpcode::G_XOR:
3360     if (selectImpl(I, *CoverageInfo))
3361       return true;
3362     return selectG_AND_OR_XOR(I);
3363   case TargetOpcode::G_ADD:
3364   case TargetOpcode::G_SUB:
3365     if (selectImpl(I, *CoverageInfo))
3366       return true;
3367     return selectG_ADD_SUB(I);
3368   case TargetOpcode::G_UADDO:
3369   case TargetOpcode::G_USUBO:
3370   case TargetOpcode::G_UADDE:
3371   case TargetOpcode::G_USUBE:
3372     return selectG_UADDO_USUBO_UADDE_USUBE(I);
3373   case AMDGPU::G_AMDGPU_MAD_U64_U32:
3374   case AMDGPU::G_AMDGPU_MAD_I64_I32:
3375     return selectG_AMDGPU_MAD_64_32(I);
3376   case TargetOpcode::G_INTTOPTR:
3377   case TargetOpcode::G_BITCAST:
3378   case TargetOpcode::G_PTRTOINT:
3379     return selectCOPY(I);
3380   case TargetOpcode::G_CONSTANT:
3381   case TargetOpcode::G_FCONSTANT:
3382     return selectG_CONSTANT(I);
3383   case TargetOpcode::G_FNEG:
3384     if (selectImpl(I, *CoverageInfo))
3385       return true;
3386     return selectG_FNEG(I);
3387   case TargetOpcode::G_FABS:
3388     if (selectImpl(I, *CoverageInfo))
3389       return true;
3390     return selectG_FABS(I);
3391   case TargetOpcode::G_EXTRACT:
3392     return selectG_EXTRACT(I);
3393   case TargetOpcode::G_MERGE_VALUES:
3394   case TargetOpcode::G_BUILD_VECTOR:
3395   case TargetOpcode::G_CONCAT_VECTORS:
3396     return selectG_MERGE_VALUES(I);
3397   case TargetOpcode::G_UNMERGE_VALUES:
3398     return selectG_UNMERGE_VALUES(I);
3399   case TargetOpcode::G_BUILD_VECTOR_TRUNC:
3400     return selectG_BUILD_VECTOR_TRUNC(I);
3401   case TargetOpcode::G_PTR_ADD:
3402     return selectG_PTR_ADD(I);
3403   case TargetOpcode::G_IMPLICIT_DEF:
3404     return selectG_IMPLICIT_DEF(I);
3405   case TargetOpcode::G_FREEZE:
3406     return selectCOPY(I);
3407   case TargetOpcode::G_INSERT:
3408     return selectG_INSERT(I);
3409   case TargetOpcode::G_INTRINSIC:
3410     return selectG_INTRINSIC(I);
3411   case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
3412     return selectG_INTRINSIC_W_SIDE_EFFECTS(I);
3413   case TargetOpcode::G_ICMP:
3414     if (selectG_ICMP(I))
3415       return true;
3416     return selectImpl(I, *CoverageInfo);
3417   case TargetOpcode::G_LOAD:
3418   case TargetOpcode::G_STORE:
3419   case TargetOpcode::G_ATOMIC_CMPXCHG:
3420   case TargetOpcode::G_ATOMICRMW_XCHG:
3421   case TargetOpcode::G_ATOMICRMW_ADD:
3422   case TargetOpcode::G_ATOMICRMW_SUB:
3423   case TargetOpcode::G_ATOMICRMW_AND:
3424   case TargetOpcode::G_ATOMICRMW_OR:
3425   case TargetOpcode::G_ATOMICRMW_XOR:
3426   case TargetOpcode::G_ATOMICRMW_MIN:
3427   case TargetOpcode::G_ATOMICRMW_MAX:
3428   case TargetOpcode::G_ATOMICRMW_UMIN:
3429   case TargetOpcode::G_ATOMICRMW_UMAX:
3430   case TargetOpcode::G_ATOMICRMW_FADD:
3431   case AMDGPU::G_AMDGPU_ATOMIC_INC:
3432   case AMDGPU::G_AMDGPU_ATOMIC_DEC:
3433   case AMDGPU::G_AMDGPU_ATOMIC_FMIN:
3434   case AMDGPU::G_AMDGPU_ATOMIC_FMAX:
3435     return selectG_LOAD_STORE_ATOMICRMW(I);
3436   case TargetOpcode::G_SELECT:
3437     return selectG_SELECT(I);
3438   case TargetOpcode::G_TRUNC:
3439     return selectG_TRUNC(I);
3440   case TargetOpcode::G_SEXT:
3441   case TargetOpcode::G_ZEXT:
3442   case TargetOpcode::G_ANYEXT:
3443   case TargetOpcode::G_SEXT_INREG:
3444     if (selectImpl(I, *CoverageInfo))
3445       return true;
3446     return selectG_SZA_EXT(I);
3447   case TargetOpcode::G_BRCOND:
3448     return selectG_BRCOND(I);
3449   case TargetOpcode::G_GLOBAL_VALUE:
3450     return selectG_GLOBAL_VALUE(I);
3451   case TargetOpcode::G_PTRMASK:
3452     return selectG_PTRMASK(I);
3453   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
3454     return selectG_EXTRACT_VECTOR_ELT(I);
3455   case TargetOpcode::G_INSERT_VECTOR_ELT:
3456     return selectG_INSERT_VECTOR_ELT(I);
3457   case TargetOpcode::G_SHUFFLE_VECTOR:
3458     return selectG_SHUFFLE_VECTOR(I);
3459   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD:
3460   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16:
3461   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE:
3462   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16: {
3463     const AMDGPU::ImageDimIntrinsicInfo *Intr
3464       = AMDGPU::getImageDimIntrinsicInfo(I.getIntrinsicID());
3465     assert(Intr && "not an image intrinsic with image pseudo");
3466     return selectImageIntrinsic(I, Intr);
3467   }
3468   case AMDGPU::G_AMDGPU_INTRIN_BVH_INTERSECT_RAY:
3469     return selectBVHIntrinsic(I);
3470   case AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD:
3471     return selectAMDGPU_BUFFER_ATOMIC_FADD(I);
3472   case AMDGPU::G_SBFX:
3473   case AMDGPU::G_UBFX:
3474     return selectG_SBFX_UBFX(I);
3475   case AMDGPU::G_SI_CALL:
3476     I.setDesc(TII.get(AMDGPU::SI_CALL));
3477     return true;
3478   case AMDGPU::G_AMDGPU_WAVE_ADDRESS:
3479     return selectWaveAddress(I);
3480   default:
3481     return selectImpl(I, *CoverageInfo);
3482   }
3483   return false;
3484 }
3485 
3486 InstructionSelector::ComplexRendererFns
3487 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
3488   return {{
3489       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
3490   }};
3491 
3492 }
3493 
3494 std::pair<Register, unsigned>
3495 AMDGPUInstructionSelector::selectVOP3ModsImpl(MachineOperand &Root,
3496                                               bool AllowAbs) const {
3497   Register Src = Root.getReg();
3498   Register OrigSrc = Src;
3499   unsigned Mods = 0;
3500   MachineInstr *MI = getDefIgnoringCopies(Src, *MRI);
3501 
3502   if (MI && MI->getOpcode() == AMDGPU::G_FNEG) {
3503     Src = MI->getOperand(1).getReg();
3504     Mods |= SISrcMods::NEG;
3505     MI = getDefIgnoringCopies(Src, *MRI);
3506   }
3507 
3508   if (AllowAbs && MI && MI->getOpcode() == AMDGPU::G_FABS) {
3509     Src = MI->getOperand(1).getReg();
3510     Mods |= SISrcMods::ABS;
3511   }
3512 
3513   if (Mods != 0 &&
3514       RBI.getRegBank(Src, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) {
3515     MachineInstr *UseMI = Root.getParent();
3516 
3517     // If we looked through copies to find source modifiers on an SGPR operand,
3518     // we now have an SGPR register source. To avoid potentially violating the
3519     // constant bus restriction, we need to insert a copy to a VGPR.
3520     Register VGPRSrc = MRI->cloneVirtualRegister(OrigSrc);
3521     BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(),
3522             TII.get(AMDGPU::COPY), VGPRSrc)
3523       .addReg(Src);
3524     Src = VGPRSrc;
3525   }
3526 
3527   return std::make_pair(Src, Mods);
3528 }
3529 
3530 ///
3531 /// This will select either an SGPR or VGPR operand and will save us from
3532 /// having to write an extra tablegen pattern.
3533 InstructionSelector::ComplexRendererFns
3534 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
3535   return {{
3536       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
3537   }};
3538 }
3539 
3540 InstructionSelector::ComplexRendererFns
3541 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
3542   Register Src;
3543   unsigned Mods;
3544   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
3545 
3546   return {{
3547       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3548       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
3549       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
3550       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
3551   }};
3552 }
3553 
3554 InstructionSelector::ComplexRendererFns
3555 AMDGPUInstructionSelector::selectVOP3BMods0(MachineOperand &Root) const {
3556   Register Src;
3557   unsigned Mods;
3558   std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false);
3559 
3560   return {{
3561       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3562       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
3563       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
3564       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
3565   }};
3566 }
3567 
3568 InstructionSelector::ComplexRendererFns
3569 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
3570   return {{
3571       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
3572       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
3573       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // omod
3574   }};
3575 }
3576 
3577 InstructionSelector::ComplexRendererFns
3578 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
3579   Register Src;
3580   unsigned Mods;
3581   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
3582 
3583   return {{
3584       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3585       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3586   }};
3587 }
3588 
3589 InstructionSelector::ComplexRendererFns
3590 AMDGPUInstructionSelector::selectVOP3BMods(MachineOperand &Root) const {
3591   Register Src;
3592   unsigned Mods;
3593   std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false);
3594 
3595   return {{
3596       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3597       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods
3598   }};
3599 }
3600 
3601 InstructionSelector::ComplexRendererFns
3602 AMDGPUInstructionSelector::selectVOP3NoMods(MachineOperand &Root) const {
3603   Register Reg = Root.getReg();
3604   const MachineInstr *Def = getDefIgnoringCopies(Reg, *MRI);
3605   if (Def && (Def->getOpcode() == AMDGPU::G_FNEG ||
3606               Def->getOpcode() == AMDGPU::G_FABS))
3607     return {};
3608   return {{
3609       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
3610   }};
3611 }
3612 
3613 std::pair<Register, unsigned>
3614 AMDGPUInstructionSelector::selectVOP3PModsImpl(
3615   Register Src, const MachineRegisterInfo &MRI, bool IsDOT) const {
3616   unsigned Mods = 0;
3617   MachineInstr *MI = MRI.getVRegDef(Src);
3618 
3619   if (MI && MI->getOpcode() == AMDGPU::G_FNEG &&
3620       // It's possible to see an f32 fneg here, but unlikely.
3621       // TODO: Treat f32 fneg as only high bit.
3622       MRI.getType(Src) == LLT::fixed_vector(2, 16)) {
3623     Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI);
3624     Src = MI->getOperand(1).getReg();
3625     MI = MRI.getVRegDef(Src);
3626   }
3627 
3628   // TODO: Match op_sel through g_build_vector_trunc and g_shuffle_vector.
3629   (void)IsDOT; // DOTs do not use OPSEL on gfx940+, check ST.hasDOTOpSelHazard()
3630 
3631   // Packed instructions do not have abs modifiers.
3632   Mods |= SISrcMods::OP_SEL_1;
3633 
3634   return std::make_pair(Src, Mods);
3635 }
3636 
3637 InstructionSelector::ComplexRendererFns
3638 AMDGPUInstructionSelector::selectVOP3PMods(MachineOperand &Root) const {
3639   MachineRegisterInfo &MRI
3640     = Root.getParent()->getParent()->getParent()->getRegInfo();
3641 
3642   Register Src;
3643   unsigned Mods;
3644   std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI);
3645 
3646   return {{
3647       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3648       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3649   }};
3650 }
3651 
3652 InstructionSelector::ComplexRendererFns
3653 AMDGPUInstructionSelector::selectVOP3PModsDOT(MachineOperand &Root) const {
3654   MachineRegisterInfo &MRI
3655     = Root.getParent()->getParent()->getParent()->getRegInfo();
3656 
3657   Register Src;
3658   unsigned Mods;
3659   std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI, true);
3660 
3661   return {{
3662       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3663       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3664   }};
3665 }
3666 
3667 InstructionSelector::ComplexRendererFns
3668 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const {
3669   Register Src;
3670   unsigned Mods;
3671   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
3672   if (!isKnownNeverNaN(Src, *MRI))
3673     return None;
3674 
3675   return {{
3676       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3677       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3678   }};
3679 }
3680 
3681 InstructionSelector::ComplexRendererFns
3682 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const {
3683   // FIXME: Handle op_sel
3684   return {{
3685       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
3686       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods
3687   }};
3688 }
3689 
3690 InstructionSelector::ComplexRendererFns
3691 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
3692   SmallVector<GEPInfo, 4> AddrInfo;
3693   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
3694 
3695   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
3696     return None;
3697 
3698   const GEPInfo &GEPInfo = AddrInfo[0];
3699   Optional<int64_t> EncodedImm =
3700       AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm, false);
3701   if (!EncodedImm)
3702     return None;
3703 
3704   unsigned PtrReg = GEPInfo.SgprParts[0];
3705   return {{
3706     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
3707     [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }
3708   }};
3709 }
3710 
3711 InstructionSelector::ComplexRendererFns
3712 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
3713   SmallVector<GEPInfo, 4> AddrInfo;
3714   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
3715 
3716   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
3717     return None;
3718 
3719   const GEPInfo &GEPInfo = AddrInfo[0];
3720   Register PtrReg = GEPInfo.SgprParts[0];
3721   Optional<int64_t> EncodedImm =
3722       AMDGPU::getSMRDEncodedLiteralOffset32(STI, GEPInfo.Imm);
3723   if (!EncodedImm)
3724     return None;
3725 
3726   return {{
3727     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
3728     [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }
3729   }};
3730 }
3731 
3732 InstructionSelector::ComplexRendererFns
3733 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
3734   MachineInstr *MI = Root.getParent();
3735   MachineBasicBlock *MBB = MI->getParent();
3736 
3737   SmallVector<GEPInfo, 4> AddrInfo;
3738   getAddrModeInfo(*MI, *MRI, AddrInfo);
3739 
3740   // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
3741   // then we can select all ptr + 32-bit offsets not just immediate offsets.
3742   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
3743     return None;
3744 
3745   const GEPInfo &GEPInfo = AddrInfo[0];
3746   // SGPR offset is unsigned.
3747   if (!GEPInfo.Imm || GEPInfo.Imm < 0 || !isUInt<32>(GEPInfo.Imm))
3748     return None;
3749 
3750   // If we make it this far we have a load with an 32-bit immediate offset.
3751   // It is OK to select this using a sgpr offset, because we have already
3752   // failed trying to select this load into one of the _IMM variants since
3753   // the _IMM Patterns are considered before the _SGPR patterns.
3754   Register PtrReg = GEPInfo.SgprParts[0];
3755   Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
3756   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
3757           .addImm(GEPInfo.Imm);
3758   return {{
3759     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
3760     [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
3761   }};
3762 }
3763 
3764 std::pair<Register, int>
3765 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root,
3766                                                 uint64_t FlatVariant) const {
3767   MachineInstr *MI = Root.getParent();
3768 
3769   auto Default = std::make_pair(Root.getReg(), 0);
3770 
3771   if (!STI.hasFlatInstOffsets())
3772     return Default;
3773 
3774   Register PtrBase;
3775   int64_t ConstOffset;
3776   std::tie(PtrBase, ConstOffset) =
3777       getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
3778   if (ConstOffset == 0)
3779     return Default;
3780 
3781   unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace();
3782   if (!TII.isLegalFLATOffset(ConstOffset, AddrSpace, FlatVariant))
3783     return Default;
3784 
3785   return std::make_pair(PtrBase, ConstOffset);
3786 }
3787 
3788 InstructionSelector::ComplexRendererFns
3789 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const {
3790   auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FLAT);
3791 
3792   return {{
3793       [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); },
3794       [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); },
3795     }};
3796 }
3797 
3798 InstructionSelector::ComplexRendererFns
3799 AMDGPUInstructionSelector::selectGlobalOffset(MachineOperand &Root) const {
3800   auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatGlobal);
3801 
3802   return {{
3803       [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); },
3804       [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); },
3805   }};
3806 }
3807 
3808 InstructionSelector::ComplexRendererFns
3809 AMDGPUInstructionSelector::selectScratchOffset(MachineOperand &Root) const {
3810   auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatScratch);
3811 
3812   return {{
3813       [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); },
3814       [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); },
3815     }};
3816 }
3817 
3818 // Match (64-bit SGPR base) + (zext vgpr offset) + sext(imm offset)
3819 InstructionSelector::ComplexRendererFns
3820 AMDGPUInstructionSelector::selectGlobalSAddr(MachineOperand &Root) const {
3821   Register Addr = Root.getReg();
3822   Register PtrBase;
3823   int64_t ConstOffset;
3824   int64_t ImmOffset = 0;
3825 
3826   // Match the immediate offset first, which canonically is moved as low as
3827   // possible.
3828   std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI);
3829 
3830   if (ConstOffset != 0) {
3831     if (TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::GLOBAL_ADDRESS,
3832                               SIInstrFlags::FlatGlobal)) {
3833       Addr = PtrBase;
3834       ImmOffset = ConstOffset;
3835     } else {
3836       auto PtrBaseDef = getDefSrcRegIgnoringCopies(PtrBase, *MRI);
3837       if (isSGPR(PtrBaseDef->Reg)) {
3838         if (ConstOffset > 0) {
3839           // Offset is too large.
3840           //
3841           // saddr + large_offset -> saddr +
3842           //                         (voffset = large_offset & ~MaxOffset) +
3843           //                         (large_offset & MaxOffset);
3844           int64_t SplitImmOffset, RemainderOffset;
3845           std::tie(SplitImmOffset, RemainderOffset) = TII.splitFlatOffset(
3846               ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, SIInstrFlags::FlatGlobal);
3847 
3848           if (isUInt<32>(RemainderOffset)) {
3849             MachineInstr *MI = Root.getParent();
3850             MachineBasicBlock *MBB = MI->getParent();
3851             Register HighBits =
3852                 MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3853 
3854             BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
3855                     HighBits)
3856                 .addImm(RemainderOffset);
3857 
3858             return {{
3859                 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrBase); }, // saddr
3860                 [=](MachineInstrBuilder &MIB) {
3861                   MIB.addReg(HighBits);
3862                 }, // voffset
3863                 [=](MachineInstrBuilder &MIB) { MIB.addImm(SplitImmOffset); },
3864             }};
3865           }
3866         }
3867 
3868         // We are adding a 64 bit SGPR and a constant. If constant bus limit
3869         // is 1 we would need to perform 1 or 2 extra moves for each half of
3870         // the constant and it is better to do a scalar add and then issue a
3871         // single VALU instruction to materialize zero. Otherwise it is less
3872         // instructions to perform VALU adds with immediates or inline literals.
3873         unsigned NumLiterals =
3874             !TII.isInlineConstant(APInt(32, ConstOffset & 0xffffffff)) +
3875             !TII.isInlineConstant(APInt(32, ConstOffset >> 32));
3876         if (STI.getConstantBusLimit(AMDGPU::V_ADD_U32_e64) > NumLiterals)
3877           return None;
3878       }
3879     }
3880   }
3881 
3882   // Match the variable offset.
3883   auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI);
3884   if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) {
3885     // Look through the SGPR->VGPR copy.
3886     Register SAddr =
3887         getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI);
3888 
3889     if (SAddr && isSGPR(SAddr)) {
3890       Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg();
3891 
3892       // It's possible voffset is an SGPR here, but the copy to VGPR will be
3893       // inserted later.
3894       if (Register VOffset = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) {
3895         return {{[=](MachineInstrBuilder &MIB) { // saddr
3896                    MIB.addReg(SAddr);
3897                  },
3898                  [=](MachineInstrBuilder &MIB) { // voffset
3899                    MIB.addReg(VOffset);
3900                  },
3901                  [=](MachineInstrBuilder &MIB) { // offset
3902                    MIB.addImm(ImmOffset);
3903                  }}};
3904       }
3905     }
3906   }
3907 
3908   // FIXME: We should probably have folded COPY (G_IMPLICIT_DEF) earlier, and
3909   // drop this.
3910   if (AddrDef->MI->getOpcode() == AMDGPU::G_IMPLICIT_DEF ||
3911       AddrDef->MI->getOpcode() == AMDGPU::G_CONSTANT || !isSGPR(AddrDef->Reg))
3912     return None;
3913 
3914   // It's cheaper to materialize a single 32-bit zero for vaddr than the two
3915   // moves required to copy a 64-bit SGPR to VGPR.
3916   MachineInstr *MI = Root.getParent();
3917   MachineBasicBlock *MBB = MI->getParent();
3918   Register VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3919 
3920   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), VOffset)
3921       .addImm(0);
3922 
3923   return {{
3924       [=](MachineInstrBuilder &MIB) { MIB.addReg(AddrDef->Reg); }, // saddr
3925       [=](MachineInstrBuilder &MIB) { MIB.addReg(VOffset); },      // voffset
3926       [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); }     // offset
3927   }};
3928 }
3929 
3930 InstructionSelector::ComplexRendererFns
3931 AMDGPUInstructionSelector::selectScratchSAddr(MachineOperand &Root) const {
3932   Register Addr = Root.getReg();
3933   Register PtrBase;
3934   int64_t ConstOffset;
3935   int64_t ImmOffset = 0;
3936 
3937   // Match the immediate offset first, which canonically is moved as low as
3938   // possible.
3939   std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI);
3940 
3941   if (ConstOffset != 0 &&
3942       TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS,
3943                             SIInstrFlags::FlatScratch)) {
3944     Addr = PtrBase;
3945     ImmOffset = ConstOffset;
3946   }
3947 
3948   auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI);
3949   if (AddrDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) {
3950     int FI = AddrDef->MI->getOperand(1).getIndex();
3951     return {{
3952         [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr
3953         [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
3954     }};
3955   }
3956 
3957   Register SAddr = AddrDef->Reg;
3958 
3959   if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) {
3960     Register LHS = AddrDef->MI->getOperand(1).getReg();
3961     Register RHS = AddrDef->MI->getOperand(2).getReg();
3962     auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI);
3963     auto RHSDef = getDefSrcRegIgnoringCopies(RHS, *MRI);
3964 
3965     if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX &&
3966         isSGPR(RHSDef->Reg)) {
3967       int FI = LHSDef->MI->getOperand(1).getIndex();
3968       MachineInstr &I = *Root.getParent();
3969       MachineBasicBlock *BB = I.getParent();
3970       const DebugLoc &DL = I.getDebugLoc();
3971       SAddr = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
3972 
3973       BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_I32), SAddr)
3974           .addFrameIndex(FI)
3975           .addReg(RHSDef->Reg);
3976     }
3977   }
3978 
3979   if (!isSGPR(SAddr))
3980     return None;
3981 
3982   return {{
3983       [=](MachineInstrBuilder &MIB) { MIB.addReg(SAddr); }, // saddr
3984       [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
3985   }};
3986 }
3987 
3988 // Check whether the flat scratch SVS swizzle bug affects this access.
3989 bool AMDGPUInstructionSelector::checkFlatScratchSVSSwizzleBug(
3990     Register VAddr, Register SAddr, uint64_t ImmOffset) const {
3991   if (!Subtarget->hasFlatScratchSVSSwizzleBug())
3992     return false;
3993 
3994   // The bug affects the swizzling of SVS accesses if there is any carry out
3995   // from the two low order bits (i.e. from bit 1 into bit 2) when adding
3996   // voffset to (soffset + inst_offset).
3997   auto VKnown = KnownBits->getKnownBits(VAddr);
3998   auto SKnown = KnownBits::computeForAddSub(
3999       true, false, KnownBits->getKnownBits(SAddr),
4000       KnownBits::makeConstant(APInt(32, ImmOffset)));
4001   uint64_t VMax = VKnown.getMaxValue().getZExtValue();
4002   uint64_t SMax = SKnown.getMaxValue().getZExtValue();
4003   return (VMax & 3) + (SMax & 3) >= 4;
4004 }
4005 
4006 InstructionSelector::ComplexRendererFns
4007 AMDGPUInstructionSelector::selectScratchSVAddr(MachineOperand &Root) const {
4008   Register Addr = Root.getReg();
4009   Register PtrBase;
4010   int64_t ConstOffset;
4011   int64_t ImmOffset = 0;
4012 
4013   // Match the immediate offset first, which canonically is moved as low as
4014   // possible.
4015   std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI);
4016 
4017   if (ConstOffset != 0 &&
4018       TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, true)) {
4019     Addr = PtrBase;
4020     ImmOffset = ConstOffset;
4021   }
4022 
4023   auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI);
4024   if (AddrDef->MI->getOpcode() != AMDGPU::G_PTR_ADD)
4025     return None;
4026 
4027   Register RHS = AddrDef->MI->getOperand(2).getReg();
4028   if (RBI.getRegBank(RHS, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID)
4029     return None;
4030 
4031   Register LHS = AddrDef->MI->getOperand(1).getReg();
4032   auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI);
4033 
4034   if (checkFlatScratchSVSSwizzleBug(RHS, LHS, ImmOffset))
4035     return None;
4036 
4037   if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) {
4038     int FI = LHSDef->MI->getOperand(1).getIndex();
4039     return {{
4040         [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr
4041         [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr
4042         [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
4043     }};
4044   }
4045 
4046   if (!isSGPR(LHS))
4047     return None;
4048 
4049   return {{
4050       [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr
4051       [=](MachineInstrBuilder &MIB) { MIB.addReg(LHS); }, // saddr
4052       [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
4053   }};
4054 }
4055 
4056 InstructionSelector::ComplexRendererFns
4057 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const {
4058   MachineInstr *MI = Root.getParent();
4059   MachineBasicBlock *MBB = MI->getParent();
4060   MachineFunction *MF = MBB->getParent();
4061   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
4062 
4063   int64_t Offset = 0;
4064   if (mi_match(Root.getReg(), *MRI, m_ICst(Offset)) &&
4065       Offset != TM.getNullPointerValue(AMDGPUAS::PRIVATE_ADDRESS)) {
4066     Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4067 
4068     // TODO: Should this be inside the render function? The iterator seems to
4069     // move.
4070     BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
4071             HighBits)
4072       .addImm(Offset & ~4095);
4073 
4074     return {{[=](MachineInstrBuilder &MIB) { // rsrc
4075                MIB.addReg(Info->getScratchRSrcReg());
4076              },
4077              [=](MachineInstrBuilder &MIB) { // vaddr
4078                MIB.addReg(HighBits);
4079              },
4080              [=](MachineInstrBuilder &MIB) { // soffset
4081                // Use constant zero for soffset and rely on eliminateFrameIndex
4082                // to choose the appropriate frame register if need be.
4083                MIB.addImm(0);
4084              },
4085              [=](MachineInstrBuilder &MIB) { // offset
4086                MIB.addImm(Offset & 4095);
4087              }}};
4088   }
4089 
4090   assert(Offset == 0 || Offset == -1);
4091 
4092   // Try to fold a frame index directly into the MUBUF vaddr field, and any
4093   // offsets.
4094   Optional<int> FI;
4095   Register VAddr = Root.getReg();
4096   if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) {
4097     Register PtrBase;
4098     int64_t ConstOffset;
4099     std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(VAddr, *MRI);
4100     if (ConstOffset != 0) {
4101       if (SIInstrInfo::isLegalMUBUFImmOffset(ConstOffset) &&
4102           (!STI.privateMemoryResourceIsRangeChecked() ||
4103            KnownBits->signBitIsZero(PtrBase))) {
4104         const MachineInstr *PtrBaseDef = MRI->getVRegDef(PtrBase);
4105         if (PtrBaseDef->getOpcode() == AMDGPU::G_FRAME_INDEX)
4106           FI = PtrBaseDef->getOperand(1).getIndex();
4107         else
4108           VAddr = PtrBase;
4109         Offset = ConstOffset;
4110       }
4111     } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) {
4112       FI = RootDef->getOperand(1).getIndex();
4113     }
4114   }
4115 
4116   return {{[=](MachineInstrBuilder &MIB) { // rsrc
4117              MIB.addReg(Info->getScratchRSrcReg());
4118            },
4119            [=](MachineInstrBuilder &MIB) { // vaddr
4120              if (FI.hasValue())
4121                MIB.addFrameIndex(FI.getValue());
4122              else
4123                MIB.addReg(VAddr);
4124            },
4125            [=](MachineInstrBuilder &MIB) { // soffset
4126              // Use constant zero for soffset and rely on eliminateFrameIndex
4127              // to choose the appropriate frame register if need be.
4128              MIB.addImm(0);
4129            },
4130            [=](MachineInstrBuilder &MIB) { // offset
4131              MIB.addImm(Offset);
4132            }}};
4133 }
4134 
4135 bool AMDGPUInstructionSelector::isDSOffsetLegal(Register Base,
4136                                                 int64_t Offset) const {
4137   if (!isUInt<16>(Offset))
4138     return false;
4139 
4140   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
4141     return true;
4142 
4143   // On Southern Islands instruction with a negative base value and an offset
4144   // don't seem to work.
4145   return KnownBits->signBitIsZero(Base);
4146 }
4147 
4148 bool AMDGPUInstructionSelector::isDSOffset2Legal(Register Base, int64_t Offset0,
4149                                                  int64_t Offset1,
4150                                                  unsigned Size) const {
4151   if (Offset0 % Size != 0 || Offset1 % Size != 0)
4152     return false;
4153   if (!isUInt<8>(Offset0 / Size) || !isUInt<8>(Offset1 / Size))
4154     return false;
4155 
4156   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
4157     return true;
4158 
4159   // On Southern Islands instruction with a negative base value and an offset
4160   // don't seem to work.
4161   return KnownBits->signBitIsZero(Base);
4162 }
4163 
4164 bool AMDGPUInstructionSelector::isUnneededShiftMask(const MachineInstr &MI,
4165                                                     unsigned ShAmtBits) const {
4166   assert(MI.getOpcode() == TargetOpcode::G_AND);
4167 
4168   Optional<APInt> RHS = getIConstantVRegVal(MI.getOperand(2).getReg(), *MRI);
4169   if (!RHS)
4170     return false;
4171 
4172   if (RHS->countTrailingOnes() >= ShAmtBits)
4173     return true;
4174 
4175   const APInt &LHSKnownZeros =
4176       KnownBits->getKnownZeroes(MI.getOperand(1).getReg());
4177   return (LHSKnownZeros | *RHS).countTrailingOnes() >= ShAmtBits;
4178 }
4179 
4180 // Return the wave level SGPR base address if this is a wave address.
4181 static Register getWaveAddress(const MachineInstr *Def) {
4182   return Def->getOpcode() == AMDGPU::G_AMDGPU_WAVE_ADDRESS
4183              ? Def->getOperand(1).getReg()
4184              : Register();
4185 }
4186 
4187 InstructionSelector::ComplexRendererFns
4188 AMDGPUInstructionSelector::selectMUBUFScratchOffset(
4189     MachineOperand &Root) const {
4190   Register Reg = Root.getReg();
4191   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
4192 
4193   const MachineInstr *Def = MRI->getVRegDef(Reg);
4194   if (Register WaveBase = getWaveAddress(Def)) {
4195     return {{
4196         [=](MachineInstrBuilder &MIB) { // rsrc
4197           MIB.addReg(Info->getScratchRSrcReg());
4198         },
4199         [=](MachineInstrBuilder &MIB) { // soffset
4200           MIB.addReg(WaveBase);
4201         },
4202         [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // offset
4203     }};
4204   }
4205 
4206   int64_t Offset = 0;
4207 
4208   // FIXME: Copy check is a hack
4209   Register BasePtr;
4210   if (mi_match(Reg, *MRI, m_GPtrAdd(m_Reg(BasePtr), m_Copy(m_ICst(Offset))))) {
4211     if (!SIInstrInfo::isLegalMUBUFImmOffset(Offset))
4212       return {};
4213     const MachineInstr *BasePtrDef = MRI->getVRegDef(BasePtr);
4214     Register WaveBase = getWaveAddress(BasePtrDef);
4215     if (!WaveBase)
4216       return {};
4217 
4218     return {{
4219         [=](MachineInstrBuilder &MIB) { // rsrc
4220           MIB.addReg(Info->getScratchRSrcReg());
4221         },
4222         [=](MachineInstrBuilder &MIB) { // soffset
4223           MIB.addReg(WaveBase);
4224         },
4225         [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset
4226     }};
4227   }
4228 
4229   if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) ||
4230       !SIInstrInfo::isLegalMUBUFImmOffset(Offset))
4231     return {};
4232 
4233   return {{
4234       [=](MachineInstrBuilder &MIB) { // rsrc
4235         MIB.addReg(Info->getScratchRSrcReg());
4236       },
4237       [=](MachineInstrBuilder &MIB) { // soffset
4238         MIB.addImm(0);
4239       },
4240       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset
4241   }};
4242 }
4243 
4244 std::pair<Register, unsigned>
4245 AMDGPUInstructionSelector::selectDS1Addr1OffsetImpl(MachineOperand &Root) const {
4246   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
4247   if (!RootDef)
4248     return std::make_pair(Root.getReg(), 0);
4249 
4250   int64_t ConstAddr = 0;
4251 
4252   Register PtrBase;
4253   int64_t Offset;
4254   std::tie(PtrBase, Offset) =
4255     getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
4256 
4257   if (Offset) {
4258     if (isDSOffsetLegal(PtrBase, Offset)) {
4259       // (add n0, c0)
4260       return std::make_pair(PtrBase, Offset);
4261     }
4262   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
4263     // TODO
4264 
4265 
4266   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
4267     // TODO
4268 
4269   }
4270 
4271   return std::make_pair(Root.getReg(), 0);
4272 }
4273 
4274 InstructionSelector::ComplexRendererFns
4275 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const {
4276   Register Reg;
4277   unsigned Offset;
4278   std::tie(Reg, Offset) = selectDS1Addr1OffsetImpl(Root);
4279   return {{
4280       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
4281       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }
4282     }};
4283 }
4284 
4285 InstructionSelector::ComplexRendererFns
4286 AMDGPUInstructionSelector::selectDS64Bit4ByteAligned(MachineOperand &Root) const {
4287   return selectDSReadWrite2(Root, 4);
4288 }
4289 
4290 InstructionSelector::ComplexRendererFns
4291 AMDGPUInstructionSelector::selectDS128Bit8ByteAligned(MachineOperand &Root) const {
4292   return selectDSReadWrite2(Root, 8);
4293 }
4294 
4295 InstructionSelector::ComplexRendererFns
4296 AMDGPUInstructionSelector::selectDSReadWrite2(MachineOperand &Root,
4297                                               unsigned Size) const {
4298   Register Reg;
4299   unsigned Offset;
4300   std::tie(Reg, Offset) = selectDSReadWrite2Impl(Root, Size);
4301   return {{
4302       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
4303       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); },
4304       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset+1); }
4305     }};
4306 }
4307 
4308 std::pair<Register, unsigned>
4309 AMDGPUInstructionSelector::selectDSReadWrite2Impl(MachineOperand &Root,
4310                                                   unsigned Size) const {
4311   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
4312   if (!RootDef)
4313     return std::make_pair(Root.getReg(), 0);
4314 
4315   int64_t ConstAddr = 0;
4316 
4317   Register PtrBase;
4318   int64_t Offset;
4319   std::tie(PtrBase, Offset) =
4320     getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
4321 
4322   if (Offset) {
4323     int64_t OffsetValue0 = Offset;
4324     int64_t OffsetValue1 = Offset + Size;
4325     if (isDSOffset2Legal(PtrBase, OffsetValue0, OffsetValue1, Size)) {
4326       // (add n0, c0)
4327       return std::make_pair(PtrBase, OffsetValue0 / Size);
4328     }
4329   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
4330     // TODO
4331 
4332   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
4333     // TODO
4334 
4335   }
4336 
4337   return std::make_pair(Root.getReg(), 0);
4338 }
4339 
4340 /// If \p Root is a G_PTR_ADD with a G_CONSTANT on the right hand side, return
4341 /// the base value with the constant offset. There may be intervening copies
4342 /// between \p Root and the identified constant. Returns \p Root, 0 if this does
4343 /// not match the pattern.
4344 std::pair<Register, int64_t>
4345 AMDGPUInstructionSelector::getPtrBaseWithConstantOffset(
4346   Register Root, const MachineRegisterInfo &MRI) const {
4347   MachineInstr *RootI = getDefIgnoringCopies(Root, MRI);
4348   if (RootI->getOpcode() != TargetOpcode::G_PTR_ADD)
4349     return {Root, 0};
4350 
4351   MachineOperand &RHS = RootI->getOperand(2);
4352   Optional<ValueAndVReg> MaybeOffset =
4353       getIConstantVRegValWithLookThrough(RHS.getReg(), MRI);
4354   if (!MaybeOffset)
4355     return {Root, 0};
4356   return {RootI->getOperand(1).getReg(), MaybeOffset->Value.getSExtValue()};
4357 }
4358 
4359 static void addZeroImm(MachineInstrBuilder &MIB) {
4360   MIB.addImm(0);
4361 }
4362 
4363 /// Return a resource descriptor for use with an arbitrary 64-bit pointer. If \p
4364 /// BasePtr is not valid, a null base pointer will be used.
4365 static Register buildRSRC(MachineIRBuilder &B, MachineRegisterInfo &MRI,
4366                           uint32_t FormatLo, uint32_t FormatHi,
4367                           Register BasePtr) {
4368   Register RSrc2 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
4369   Register RSrc3 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
4370   Register RSrcHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
4371   Register RSrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass);
4372 
4373   B.buildInstr(AMDGPU::S_MOV_B32)
4374     .addDef(RSrc2)
4375     .addImm(FormatLo);
4376   B.buildInstr(AMDGPU::S_MOV_B32)
4377     .addDef(RSrc3)
4378     .addImm(FormatHi);
4379 
4380   // Build the half of the subregister with the constants before building the
4381   // full 128-bit register. If we are building multiple resource descriptors,
4382   // this will allow CSEing of the 2-component register.
4383   B.buildInstr(AMDGPU::REG_SEQUENCE)
4384     .addDef(RSrcHi)
4385     .addReg(RSrc2)
4386     .addImm(AMDGPU::sub0)
4387     .addReg(RSrc3)
4388     .addImm(AMDGPU::sub1);
4389 
4390   Register RSrcLo = BasePtr;
4391   if (!BasePtr) {
4392     RSrcLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
4393     B.buildInstr(AMDGPU::S_MOV_B64)
4394       .addDef(RSrcLo)
4395       .addImm(0);
4396   }
4397 
4398   B.buildInstr(AMDGPU::REG_SEQUENCE)
4399     .addDef(RSrc)
4400     .addReg(RSrcLo)
4401     .addImm(AMDGPU::sub0_sub1)
4402     .addReg(RSrcHi)
4403     .addImm(AMDGPU::sub2_sub3);
4404 
4405   return RSrc;
4406 }
4407 
4408 static Register buildAddr64RSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI,
4409                                 const SIInstrInfo &TII, Register BasePtr) {
4410   uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat();
4411 
4412   // FIXME: Why are half the "default" bits ignored based on the addressing
4413   // mode?
4414   return buildRSRC(B, MRI, 0, Hi_32(DefaultFormat), BasePtr);
4415 }
4416 
4417 static Register buildOffsetSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI,
4418                                const SIInstrInfo &TII, Register BasePtr) {
4419   uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat();
4420 
4421   // FIXME: Why are half the "default" bits ignored based on the addressing
4422   // mode?
4423   return buildRSRC(B, MRI, -1, Hi_32(DefaultFormat), BasePtr);
4424 }
4425 
4426 AMDGPUInstructionSelector::MUBUFAddressData
4427 AMDGPUInstructionSelector::parseMUBUFAddress(Register Src) const {
4428   MUBUFAddressData Data;
4429   Data.N0 = Src;
4430 
4431   Register PtrBase;
4432   int64_t Offset;
4433 
4434   std::tie(PtrBase, Offset) = getPtrBaseWithConstantOffset(Src, *MRI);
4435   if (isUInt<32>(Offset)) {
4436     Data.N0 = PtrBase;
4437     Data.Offset = Offset;
4438   }
4439 
4440   if (MachineInstr *InputAdd
4441       = getOpcodeDef(TargetOpcode::G_PTR_ADD, Data.N0, *MRI)) {
4442     Data.N2 = InputAdd->getOperand(1).getReg();
4443     Data.N3 = InputAdd->getOperand(2).getReg();
4444 
4445     // FIXME: Need to fix extra SGPR->VGPRcopies inserted
4446     // FIXME: Don't know this was defined by operand 0
4447     //
4448     // TODO: Remove this when we have copy folding optimizations after
4449     // RegBankSelect.
4450     Data.N2 = getDefIgnoringCopies(Data.N2, *MRI)->getOperand(0).getReg();
4451     Data.N3 = getDefIgnoringCopies(Data.N3, *MRI)->getOperand(0).getReg();
4452   }
4453 
4454   return Data;
4455 }
4456 
4457 /// Return if the addr64 mubuf mode should be used for the given address.
4458 bool AMDGPUInstructionSelector::shouldUseAddr64(MUBUFAddressData Addr) const {
4459   // (ptr_add N2, N3) -> addr64, or
4460   // (ptr_add (ptr_add N2, N3), C1) -> addr64
4461   if (Addr.N2)
4462     return true;
4463 
4464   const RegisterBank *N0Bank = RBI.getRegBank(Addr.N0, *MRI, TRI);
4465   return N0Bank->getID() == AMDGPU::VGPRRegBankID;
4466 }
4467 
4468 /// Split an immediate offset \p ImmOffset depending on whether it fits in the
4469 /// immediate field. Modifies \p ImmOffset and sets \p SOffset to the variable
4470 /// component.
4471 void AMDGPUInstructionSelector::splitIllegalMUBUFOffset(
4472   MachineIRBuilder &B, Register &SOffset, int64_t &ImmOffset) const {
4473   if (SIInstrInfo::isLegalMUBUFImmOffset(ImmOffset))
4474     return;
4475 
4476   // Illegal offset, store it in soffset.
4477   SOffset = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
4478   B.buildInstr(AMDGPU::S_MOV_B32)
4479     .addDef(SOffset)
4480     .addImm(ImmOffset);
4481   ImmOffset = 0;
4482 }
4483 
4484 bool AMDGPUInstructionSelector::selectMUBUFAddr64Impl(
4485   MachineOperand &Root, Register &VAddr, Register &RSrcReg,
4486   Register &SOffset, int64_t &Offset) const {
4487   // FIXME: Predicates should stop this from reaching here.
4488   // addr64 bit was removed for volcanic islands.
4489   if (!STI.hasAddr64() || STI.useFlatForGlobal())
4490     return false;
4491 
4492   MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg());
4493   if (!shouldUseAddr64(AddrData))
4494     return false;
4495 
4496   Register N0 = AddrData.N0;
4497   Register N2 = AddrData.N2;
4498   Register N3 = AddrData.N3;
4499   Offset = AddrData.Offset;
4500 
4501   // Base pointer for the SRD.
4502   Register SRDPtr;
4503 
4504   if (N2) {
4505     if (RBI.getRegBank(N2, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
4506       assert(N3);
4507       if (RBI.getRegBank(N3, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
4508         // Both N2 and N3 are divergent. Use N0 (the result of the add) as the
4509         // addr64, and construct the default resource from a 0 address.
4510         VAddr = N0;
4511       } else {
4512         SRDPtr = N3;
4513         VAddr = N2;
4514       }
4515     } else {
4516       // N2 is not divergent.
4517       SRDPtr = N2;
4518       VAddr = N3;
4519     }
4520   } else if (RBI.getRegBank(N0, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
4521     // Use the default null pointer in the resource
4522     VAddr = N0;
4523   } else {
4524     // N0 -> offset, or
4525     // (N0 + C1) -> offset
4526     SRDPtr = N0;
4527   }
4528 
4529   MachineIRBuilder B(*Root.getParent());
4530   RSrcReg = buildAddr64RSrc(B, *MRI, TII, SRDPtr);
4531   splitIllegalMUBUFOffset(B, SOffset, Offset);
4532   return true;
4533 }
4534 
4535 bool AMDGPUInstructionSelector::selectMUBUFOffsetImpl(
4536   MachineOperand &Root, Register &RSrcReg, Register &SOffset,
4537   int64_t &Offset) const {
4538 
4539   // FIXME: Pattern should not reach here.
4540   if (STI.useFlatForGlobal())
4541     return false;
4542 
4543   MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg());
4544   if (shouldUseAddr64(AddrData))
4545     return false;
4546 
4547   // N0 -> offset, or
4548   // (N0 + C1) -> offset
4549   Register SRDPtr = AddrData.N0;
4550   Offset = AddrData.Offset;
4551 
4552   // TODO: Look through extensions for 32-bit soffset.
4553   MachineIRBuilder B(*Root.getParent());
4554 
4555   RSrcReg = buildOffsetSrc(B, *MRI, TII, SRDPtr);
4556   splitIllegalMUBUFOffset(B, SOffset, Offset);
4557   return true;
4558 }
4559 
4560 InstructionSelector::ComplexRendererFns
4561 AMDGPUInstructionSelector::selectMUBUFAddr64(MachineOperand &Root) const {
4562   Register VAddr;
4563   Register RSrcReg;
4564   Register SOffset;
4565   int64_t Offset = 0;
4566 
4567   if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset))
4568     return {};
4569 
4570   // FIXME: Use defaulted operands for trailing 0s and remove from the complex
4571   // pattern.
4572   return {{
4573       [=](MachineInstrBuilder &MIB) {  // rsrc
4574         MIB.addReg(RSrcReg);
4575       },
4576       [=](MachineInstrBuilder &MIB) { // vaddr
4577         MIB.addReg(VAddr);
4578       },
4579       [=](MachineInstrBuilder &MIB) { // soffset
4580         if (SOffset)
4581           MIB.addReg(SOffset);
4582         else
4583           MIB.addImm(0);
4584       },
4585       [=](MachineInstrBuilder &MIB) { // offset
4586         MIB.addImm(Offset);
4587       },
4588       addZeroImm, //  cpol
4589       addZeroImm, //  tfe
4590       addZeroImm  //  swz
4591     }};
4592 }
4593 
4594 InstructionSelector::ComplexRendererFns
4595 AMDGPUInstructionSelector::selectMUBUFOffset(MachineOperand &Root) const {
4596   Register RSrcReg;
4597   Register SOffset;
4598   int64_t Offset = 0;
4599 
4600   if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset))
4601     return {};
4602 
4603   return {{
4604       [=](MachineInstrBuilder &MIB) {  // rsrc
4605         MIB.addReg(RSrcReg);
4606       },
4607       [=](MachineInstrBuilder &MIB) { // soffset
4608         if (SOffset)
4609           MIB.addReg(SOffset);
4610         else
4611           MIB.addImm(0);
4612       },
4613       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset
4614       addZeroImm, //  cpol
4615       addZeroImm, //  tfe
4616       addZeroImm, //  swz
4617     }};
4618 }
4619 
4620 InstructionSelector::ComplexRendererFns
4621 AMDGPUInstructionSelector::selectMUBUFAddr64Atomic(MachineOperand &Root) const {
4622   Register VAddr;
4623   Register RSrcReg;
4624   Register SOffset;
4625   int64_t Offset = 0;
4626 
4627   if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset))
4628     return {};
4629 
4630   // FIXME: Use defaulted operands for trailing 0s and remove from the complex
4631   // pattern.
4632   return {{
4633       [=](MachineInstrBuilder &MIB) {  // rsrc
4634         MIB.addReg(RSrcReg);
4635       },
4636       [=](MachineInstrBuilder &MIB) { // vaddr
4637         MIB.addReg(VAddr);
4638       },
4639       [=](MachineInstrBuilder &MIB) { // soffset
4640         if (SOffset)
4641           MIB.addReg(SOffset);
4642         else
4643           MIB.addImm(0);
4644       },
4645       [=](MachineInstrBuilder &MIB) { // offset
4646         MIB.addImm(Offset);
4647       },
4648       [=](MachineInstrBuilder &MIB) {
4649         MIB.addImm(AMDGPU::CPol::GLC); // cpol
4650       }
4651     }};
4652 }
4653 
4654 InstructionSelector::ComplexRendererFns
4655 AMDGPUInstructionSelector::selectMUBUFOffsetAtomic(MachineOperand &Root) const {
4656   Register RSrcReg;
4657   Register SOffset;
4658   int64_t Offset = 0;
4659 
4660   if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset))
4661     return {};
4662 
4663   return {{
4664       [=](MachineInstrBuilder &MIB) {  // rsrc
4665         MIB.addReg(RSrcReg);
4666       },
4667       [=](MachineInstrBuilder &MIB) { // soffset
4668         if (SOffset)
4669           MIB.addReg(SOffset);
4670         else
4671           MIB.addImm(0);
4672       },
4673       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset
4674       [=](MachineInstrBuilder &MIB) { MIB.addImm(AMDGPU::CPol::GLC); } // cpol
4675     }};
4676 }
4677 
4678 /// Get an immediate that must be 32-bits, and treated as zero extended.
4679 static Optional<uint64_t> getConstantZext32Val(Register Reg,
4680                                                const MachineRegisterInfo &MRI) {
4681   // getIConstantVRegVal sexts any values, so see if that matters.
4682   Optional<int64_t> OffsetVal = getIConstantVRegSExtVal(Reg, MRI);
4683   if (!OffsetVal || !isInt<32>(*OffsetVal))
4684     return None;
4685   return Lo_32(*OffsetVal);
4686 }
4687 
4688 InstructionSelector::ComplexRendererFns
4689 AMDGPUInstructionSelector::selectSMRDBufferImm(MachineOperand &Root) const {
4690   Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI);
4691   if (!OffsetVal)
4692     return {};
4693 
4694   Optional<int64_t> EncodedImm =
4695       AMDGPU::getSMRDEncodedOffset(STI, *OffsetVal, true);
4696   if (!EncodedImm)
4697     return {};
4698 
4699   return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }  }};
4700 }
4701 
4702 InstructionSelector::ComplexRendererFns
4703 AMDGPUInstructionSelector::selectSMRDBufferImm32(MachineOperand &Root) const {
4704   assert(STI.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS);
4705 
4706   Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI);
4707   if (!OffsetVal)
4708     return {};
4709 
4710   Optional<int64_t> EncodedImm
4711     = AMDGPU::getSMRDEncodedLiteralOffset32(STI, *OffsetVal);
4712   if (!EncodedImm)
4713     return {};
4714 
4715   return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }  }};
4716 }
4717 
4718 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB,
4719                                                  const MachineInstr &MI,
4720                                                  int OpIdx) const {
4721   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
4722          "Expected G_CONSTANT");
4723   MIB.addImm(MI.getOperand(1).getCImm()->getSExtValue());
4724 }
4725 
4726 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB,
4727                                                 const MachineInstr &MI,
4728                                                 int OpIdx) const {
4729   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
4730          "Expected G_CONSTANT");
4731   MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue());
4732 }
4733 
4734 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB,
4735                                                  const MachineInstr &MI,
4736                                                  int OpIdx) const {
4737   assert(OpIdx == -1);
4738 
4739   const MachineOperand &Op = MI.getOperand(1);
4740   if (MI.getOpcode() == TargetOpcode::G_FCONSTANT)
4741     MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue());
4742   else {
4743     assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT");
4744     MIB.addImm(Op.getCImm()->getSExtValue());
4745   }
4746 }
4747 
4748 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB,
4749                                                 const MachineInstr &MI,
4750                                                 int OpIdx) const {
4751   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
4752          "Expected G_CONSTANT");
4753   MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation());
4754 }
4755 
4756 /// This only really exists to satisfy DAG type checking machinery, so is a
4757 /// no-op here.
4758 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB,
4759                                                 const MachineInstr &MI,
4760                                                 int OpIdx) const {
4761   MIB.addImm(MI.getOperand(OpIdx).getImm());
4762 }
4763 
4764 void AMDGPUInstructionSelector::renderExtractCPol(MachineInstrBuilder &MIB,
4765                                                   const MachineInstr &MI,
4766                                                   int OpIdx) const {
4767   assert(OpIdx >= 0 && "expected to match an immediate operand");
4768   MIB.addImm(MI.getOperand(OpIdx).getImm() & AMDGPU::CPol::ALL);
4769 }
4770 
4771 void AMDGPUInstructionSelector::renderExtractSWZ(MachineInstrBuilder &MIB,
4772                                                  const MachineInstr &MI,
4773                                                  int OpIdx) const {
4774   assert(OpIdx >= 0 && "expected to match an immediate operand");
4775   MIB.addImm((MI.getOperand(OpIdx).getImm() >> 3) & 1);
4776 }
4777 
4778 void AMDGPUInstructionSelector::renderSetGLC(MachineInstrBuilder &MIB,
4779                                              const MachineInstr &MI,
4780                                              int OpIdx) const {
4781   assert(OpIdx >= 0 && "expected to match an immediate operand");
4782   MIB.addImm(MI.getOperand(OpIdx).getImm() | AMDGPU::CPol::GLC);
4783 }
4784 
4785 void AMDGPUInstructionSelector::renderFrameIndex(MachineInstrBuilder &MIB,
4786                                                  const MachineInstr &MI,
4787                                                  int OpIdx) const {
4788   MIB.addFrameIndex((MI.getOperand(1).getIndex()));
4789 }
4790 
4791 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const {
4792   return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm());
4793 }
4794 
4795 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const {
4796   return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm());
4797 }
4798 
4799 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const {
4800   return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm());
4801 }
4802 
4803 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const {
4804   return TII.isInlineConstant(Imm);
4805 }
4806