1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 /// \file
9 /// This file implements the targeting of the InstructionSelector class for
10 /// AMDGPU.
11 /// \todo This should be generated by TableGen.
12 //===----------------------------------------------------------------------===//
13 
14 #include "AMDGPUInstructionSelector.h"
15 #include "AMDGPUInstrInfo.h"
16 #include "AMDGPURegisterBankInfo.h"
17 #include "AMDGPURegisterInfo.h"
18 #include "AMDGPUSubtarget.h"
19 #include "AMDGPUTargetMachine.h"
20 #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
21 #include "SIMachineFunctionInfo.h"
22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
23 #include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
24 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
26 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
27 #include "llvm/CodeGen/GlobalISel/Utils.h"
28 #include "llvm/CodeGen/MachineBasicBlock.h"
29 #include "llvm/CodeGen/MachineFunction.h"
30 #include "llvm/CodeGen/MachineInstr.h"
31 #include "llvm/CodeGen/MachineInstrBuilder.h"
32 #include "llvm/CodeGen/MachineRegisterInfo.h"
33 #include "llvm/IR/Type.h"
34 #include "llvm/Support/Debug.h"
35 #include "llvm/Support/raw_ostream.h"
36 
37 #define DEBUG_TYPE "amdgpu-isel"
38 
39 using namespace llvm;
40 using namespace MIPatternMatch;
41 
42 #define GET_GLOBALISEL_IMPL
43 #define AMDGPUSubtarget GCNSubtarget
44 #include "AMDGPUGenGlobalISel.inc"
45 #undef GET_GLOBALISEL_IMPL
46 #undef AMDGPUSubtarget
47 
48 AMDGPUInstructionSelector::AMDGPUInstructionSelector(
49     const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
50     const AMDGPUTargetMachine &TM)
51     : InstructionSelector(), TII(*STI.getInstrInfo()),
52       TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
53       STI(STI),
54       EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
55 #define GET_GLOBALISEL_PREDICATES_INIT
56 #include "AMDGPUGenGlobalISel.inc"
57 #undef GET_GLOBALISEL_PREDICATES_INIT
58 #define GET_GLOBALISEL_TEMPORARIES_INIT
59 #include "AMDGPUGenGlobalISel.inc"
60 #undef GET_GLOBALISEL_TEMPORARIES_INIT
61 {
62 }
63 
64 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
65 
66 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits &KB,
67                                         CodeGenCoverage &CoverageInfo) {
68   MRI = &MF.getRegInfo();
69   InstructionSelector::setupMF(MF, KB, CoverageInfo);
70 }
71 
72 static bool isSCC(Register Reg, const MachineRegisterInfo &MRI) {
73   if (Register::isPhysicalRegister(Reg))
74     return Reg == AMDGPU::SCC;
75 
76   auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
77   const TargetRegisterClass *RC =
78       RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
79   if (RC) {
80     // FIXME: This is ambiguous for wave32. This could be SCC or VCC, but the
81     // context of the register bank has been lost.
82     // Has a hack getRegClassForSizeOnBank uses exactly SGPR_32RegClass, which
83     // won't ever beconstrained any further.
84     if (RC != &AMDGPU::SGPR_32RegClass)
85       return false;
86     const LLT Ty = MRI.getType(Reg);
87     return Ty.isValid() && Ty.getSizeInBits() == 1;
88   }
89 
90   const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
91   return RB->getID() == AMDGPU::SCCRegBankID;
92 }
93 
94 bool AMDGPUInstructionSelector::isVCC(Register Reg,
95                                       const MachineRegisterInfo &MRI) const {
96   if (Register::isPhysicalRegister(Reg))
97     return Reg == TRI.getVCC();
98 
99   auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
100   const TargetRegisterClass *RC =
101       RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
102   if (RC) {
103     const LLT Ty = MRI.getType(Reg);
104     return RC->hasSuperClassEq(TRI.getBoolRC()) &&
105            Ty.isValid() && Ty.getSizeInBits() == 1;
106   }
107 
108   const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
109   return RB->getID() == AMDGPU::VCCRegBankID;
110 }
111 
112 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
113   const DebugLoc &DL = I.getDebugLoc();
114   MachineBasicBlock *BB = I.getParent();
115   I.setDesc(TII.get(TargetOpcode::COPY));
116 
117   const MachineOperand &Src = I.getOperand(1);
118   MachineOperand &Dst = I.getOperand(0);
119   Register DstReg = Dst.getReg();
120   Register SrcReg = Src.getReg();
121 
122   if (isVCC(DstReg, *MRI)) {
123     if (SrcReg == AMDGPU::SCC) {
124       const TargetRegisterClass *RC
125         = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
126       if (!RC)
127         return true;
128       return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
129     }
130 
131     if (!isVCC(SrcReg, *MRI)) {
132       // TODO: Should probably leave the copy and let copyPhysReg expand it.
133       if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI))
134         return false;
135 
136       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg)
137         .addImm(0)
138         .addReg(SrcReg);
139 
140       if (!MRI->getRegClassOrNull(SrcReg))
141         MRI->setRegClass(SrcReg, TRI.getConstrainedRegClassForOperand(Src, *MRI));
142       I.eraseFromParent();
143       return true;
144     }
145 
146     const TargetRegisterClass *RC =
147       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
148     if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
149       return false;
150 
151     // Don't constrain the source register to a class so the def instruction
152     // handles it (unless it's undef).
153     //
154     // FIXME: This is a hack. When selecting the def, we neeed to know
155     // specifically know that the result is VCCRegBank, and not just an SGPR
156     // with size 1. An SReg_32 with size 1 is ambiguous with wave32.
157     if (Src.isUndef()) {
158       const TargetRegisterClass *SrcRC =
159         TRI.getConstrainedRegClassForOperand(Src, *MRI);
160       if (SrcRC && !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
161         return false;
162     }
163 
164     return true;
165   }
166 
167   for (const MachineOperand &MO : I.operands()) {
168     if (Register::isPhysicalRegister(MO.getReg()))
169       continue;
170 
171     const TargetRegisterClass *RC =
172             TRI.getConstrainedRegClassForOperand(MO, *MRI);
173     if (!RC)
174       continue;
175     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
176   }
177   return true;
178 }
179 
180 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const {
181   const Register DefReg = I.getOperand(0).getReg();
182   const LLT DefTy = MRI->getType(DefReg);
183 
184   // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy)
185 
186   const RegClassOrRegBank &RegClassOrBank =
187     MRI->getRegClassOrRegBank(DefReg);
188 
189   const TargetRegisterClass *DefRC
190     = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
191   if (!DefRC) {
192     if (!DefTy.isValid()) {
193       LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
194       return false;
195     }
196 
197     const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
198     if (RB.getID() == AMDGPU::SCCRegBankID) {
199       LLVM_DEBUG(dbgs() << "illegal scc phi\n");
200       return false;
201     }
202 
203     DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, *MRI);
204     if (!DefRC) {
205       LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
206       return false;
207     }
208   }
209 
210   I.setDesc(TII.get(TargetOpcode::PHI));
211   return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI);
212 }
213 
214 MachineOperand
215 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
216                                            const TargetRegisterClass &SubRC,
217                                            unsigned SubIdx) const {
218 
219   MachineInstr *MI = MO.getParent();
220   MachineBasicBlock *BB = MO.getParent()->getParent();
221   Register DstReg = MRI->createVirtualRegister(&SubRC);
222 
223   if (MO.isReg()) {
224     unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
225     Register Reg = MO.getReg();
226     BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
227             .addReg(Reg, 0, ComposedSubIdx);
228 
229     return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
230                                      MO.isKill(), MO.isDead(), MO.isUndef(),
231                                      MO.isEarlyClobber(), 0, MO.isDebug(),
232                                      MO.isInternalRead());
233   }
234 
235   assert(MO.isImm());
236 
237   APInt Imm(64, MO.getImm());
238 
239   switch (SubIdx) {
240   default:
241     llvm_unreachable("do not know to split immediate with this sub index.");
242   case AMDGPU::sub0:
243     return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
244   case AMDGPU::sub1:
245     return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
246   }
247 }
248 
249 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) {
250   switch (Opc) {
251   case AMDGPU::G_AND:
252     return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
253   case AMDGPU::G_OR:
254     return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32;
255   case AMDGPU::G_XOR:
256     return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32;
257   default:
258     llvm_unreachable("not a bit op");
259   }
260 }
261 
262 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const {
263   MachineOperand &Dst = I.getOperand(0);
264   MachineOperand &Src0 = I.getOperand(1);
265   MachineOperand &Src1 = I.getOperand(2);
266   Register DstReg = Dst.getReg();
267   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
268 
269   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
270   if (DstRB->getID() == AMDGPU::VCCRegBankID) {
271     const TargetRegisterClass *RC = TRI.getBoolRC();
272     unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(),
273                                            RC == &AMDGPU::SReg_64RegClass);
274     I.setDesc(TII.get(InstOpc));
275 
276     // FIXME: Hack to avoid turning the register bank into a register class.
277     // The selector for G_ICMP relies on seeing the register bank for the result
278     // is VCC. In wave32 if we constrain the registers to SReg_32 here, it will
279     // be ambiguous whether it's a scalar or vector bool.
280     if (Src0.isUndef() && !MRI->getRegClassOrNull(Src0.getReg()))
281       MRI->setRegClass(Src0.getReg(), RC);
282     if (Src1.isUndef() && !MRI->getRegClassOrNull(Src1.getReg()))
283       MRI->setRegClass(Src1.getReg(), RC);
284 
285     return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
286   }
287 
288   // TODO: Should this allow an SCC bank result, and produce a copy from SCC for
289   // the result?
290   if (DstRB->getID() == AMDGPU::SGPRRegBankID) {
291     unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(), Size > 32);
292     I.setDesc(TII.get(InstOpc));
293     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
294   }
295 
296   return false;
297 }
298 
299 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const {
300   MachineBasicBlock *BB = I.getParent();
301   MachineFunction *MF = BB->getParent();
302   Register DstReg = I.getOperand(0).getReg();
303   const DebugLoc &DL = I.getDebugLoc();
304   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
305   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
306   const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID;
307   const bool Sub = I.getOpcode() == TargetOpcode::G_SUB;
308 
309   if (Size == 32) {
310     if (IsSALU) {
311       const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
312       MachineInstr *Add =
313         BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
314         .add(I.getOperand(1))
315         .add(I.getOperand(2));
316       I.eraseFromParent();
317       return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
318     }
319 
320     if (STI.hasAddNoCarry()) {
321       const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64;
322       I.setDesc(TII.get(Opc));
323       I.addOperand(*MF, MachineOperand::CreateImm(0));
324       I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
325       return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
326     }
327 
328     const unsigned Opc = Sub ? AMDGPU::V_SUB_I32_e64 : AMDGPU::V_ADD_I32_e64;
329 
330     Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass());
331     MachineInstr *Add
332       = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
333       .addDef(UnusedCarry, RegState::Dead)
334       .add(I.getOperand(1))
335       .add(I.getOperand(2))
336       .addImm(0);
337     I.eraseFromParent();
338     return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
339   }
340 
341   assert(!Sub && "illegal sub should not reach here");
342 
343   const TargetRegisterClass &RC
344     = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass;
345   const TargetRegisterClass &HalfRC
346     = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass;
347 
348   MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0));
349   MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0));
350   MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1));
351   MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1));
352 
353   Register DstLo = MRI->createVirtualRegister(&HalfRC);
354   Register DstHi = MRI->createVirtualRegister(&HalfRC);
355 
356   if (IsSALU) {
357     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
358       .add(Lo1)
359       .add(Lo2);
360     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
361       .add(Hi1)
362       .add(Hi2);
363   } else {
364     const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass();
365     Register CarryReg = MRI->createVirtualRegister(CarryRC);
366     BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_I32_e64), DstLo)
367       .addDef(CarryReg)
368       .add(Lo1)
369       .add(Lo2)
370       .addImm(0);
371     MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi)
372       .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead)
373       .add(Hi1)
374       .add(Hi2)
375       .addReg(CarryReg, RegState::Kill)
376       .addImm(0);
377 
378     if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI))
379       return false;
380   }
381 
382   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
383     .addReg(DstLo)
384     .addImm(AMDGPU::sub0)
385     .addReg(DstHi)
386     .addImm(AMDGPU::sub1);
387 
388 
389   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI))
390     return false;
391 
392   I.eraseFromParent();
393   return true;
394 }
395 
396 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO(MachineInstr &I) const {
397   MachineBasicBlock *BB = I.getParent();
398   MachineFunction *MF = BB->getParent();
399   MachineRegisterInfo &MRI = MF->getRegInfo();
400   const DebugLoc &DL = I.getDebugLoc();
401   Register Dst0Reg = I.getOperand(0).getReg();
402   Register Dst1Reg = I.getOperand(1).getReg();
403   const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO;
404 
405   if (!isSCC(Dst1Reg, MRI)) {
406     // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
407     // carry out despite the _i32 name. These were renamed in VI to _U32.
408     // FIXME: We should probably rename the opcodes here.
409     unsigned NewOpc = IsAdd ? AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
410     I.setDesc(TII.get(NewOpc));
411     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
412     I.addOperand(*MF, MachineOperand::CreateImm(0));
413     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
414   }
415 
416   Register Src0Reg = I.getOperand(2).getReg();
417   Register Src1Reg = I.getOperand(3).getReg();
418   unsigned NewOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
419   BuildMI(*BB, &I, DL, TII.get(NewOpc), Dst0Reg)
420     .add(I.getOperand(2))
421     .add(I.getOperand(3));
422   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg)
423     .addReg(AMDGPU::SCC);
424 
425   if (!MRI.getRegClassOrNull(Dst1Reg))
426     MRI.setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass);
427 
428   if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, MRI) ||
429       !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, MRI) ||
430       !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, MRI))
431     return false;
432 
433   I.eraseFromParent();
434   return true;
435 }
436 
437 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
438   MachineBasicBlock *BB = I.getParent();
439   unsigned Offset = I.getOperand(2).getImm();
440   if (Offset % 32 != 0)
441     return false;
442 
443   unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32);
444   const DebugLoc &DL = I.getDebugLoc();
445   MachineInstr *Copy = BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY),
446                                I.getOperand(0).getReg())
447                                .addReg(I.getOperand(1).getReg(), 0, SubReg);
448 
449   for (const MachineOperand &MO : Copy->operands()) {
450     const TargetRegisterClass *RC =
451             TRI.getConstrainedRegClassForOperand(MO, *MRI);
452     if (!RC)
453       continue;
454     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
455   }
456   I.eraseFromParent();
457   return true;
458 }
459 
460 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const {
461   MachineBasicBlock *BB = MI.getParent();
462   Register DstReg = MI.getOperand(0).getReg();
463   LLT DstTy = MRI->getType(DstReg);
464   LLT SrcTy = MRI->getType(MI.getOperand(1).getReg());
465 
466   const unsigned SrcSize = SrcTy.getSizeInBits();
467   if (SrcSize < 32)
468     return false;
469 
470   const DebugLoc &DL = MI.getDebugLoc();
471   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
472   const unsigned DstSize = DstTy.getSizeInBits();
473   const TargetRegisterClass *DstRC =
474     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
475   if (!DstRC)
476     return false;
477 
478   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8);
479   MachineInstrBuilder MIB =
480     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg);
481   for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) {
482     MachineOperand &Src = MI.getOperand(I + 1);
483     MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef()));
484     MIB.addImm(SubRegs[I]);
485 
486     const TargetRegisterClass *SrcRC
487       = TRI.getConstrainedRegClassForOperand(Src, *MRI);
488     if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI))
489       return false;
490   }
491 
492   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
493     return false;
494 
495   MI.eraseFromParent();
496   return true;
497 }
498 
499 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const {
500   MachineBasicBlock *BB = MI.getParent();
501   const int NumDst = MI.getNumOperands() - 1;
502 
503   MachineOperand &Src = MI.getOperand(NumDst);
504 
505   Register SrcReg = Src.getReg();
506   Register DstReg0 = MI.getOperand(0).getReg();
507   LLT DstTy = MRI->getType(DstReg0);
508   LLT SrcTy = MRI->getType(SrcReg);
509 
510   const unsigned DstSize = DstTy.getSizeInBits();
511   const unsigned SrcSize = SrcTy.getSizeInBits();
512   const DebugLoc &DL = MI.getDebugLoc();
513   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
514 
515   const TargetRegisterClass *SrcRC =
516     TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI);
517   if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
518     return false;
519 
520   const unsigned SrcFlags = getUndefRegState(Src.isUndef());
521 
522   // Note we could have mixed SGPR and VGPR destination banks for an SGPR
523   // source, and this relies on the fact that the same subregister indices are
524   // used for both.
525   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
526   for (int I = 0, E = NumDst; I != E; ++I) {
527     MachineOperand &Dst = MI.getOperand(I);
528     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg())
529       .addReg(SrcReg, SrcFlags, SubRegs[I]);
530 
531     const TargetRegisterClass *DstRC =
532       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
533     if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI))
534       return false;
535   }
536 
537   MI.eraseFromParent();
538   return true;
539 }
540 
541 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const {
542   return selectG_ADD_SUB(I);
543 }
544 
545 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
546   const MachineOperand &MO = I.getOperand(0);
547 
548   // FIXME: Interface for getConstrainedRegClassForOperand needs work. The
549   // regbank check here is to know why getConstrainedRegClassForOperand failed.
550   const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI);
551   if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) ||
552       (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) {
553     I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
554     return true;
555   }
556 
557   return false;
558 }
559 
560 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const {
561   MachineBasicBlock *BB = I.getParent();
562 
563   Register DstReg = I.getOperand(0).getReg();
564   Register Src0Reg = I.getOperand(1).getReg();
565   Register Src1Reg = I.getOperand(2).getReg();
566   LLT Src1Ty = MRI->getType(Src1Reg);
567 
568   unsigned DstSize = MRI->getType(DstReg).getSizeInBits();
569   unsigned InsSize = Src1Ty.getSizeInBits();
570 
571   int64_t Offset = I.getOperand(3).getImm();
572   if (Offset % 32 != 0)
573     return false;
574 
575   unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32);
576   if (SubReg == AMDGPU::NoSubRegister)
577     return false;
578 
579   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
580   const TargetRegisterClass *DstRC =
581     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
582   if (!DstRC)
583     return false;
584 
585   const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI);
586   const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI);
587   const TargetRegisterClass *Src0RC =
588     TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank, *MRI);
589   const TargetRegisterClass *Src1RC =
590     TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank, *MRI);
591 
592   // Deal with weird cases where the class only partially supports the subreg
593   // index.
594   Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg);
595   if (!Src0RC)
596     return false;
597 
598   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
599       !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) ||
600       !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI))
601     return false;
602 
603   const DebugLoc &DL = I.getDebugLoc();
604   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg)
605     .addReg(Src0Reg)
606     .addReg(Src1Reg)
607     .addImm(SubReg);
608 
609   I.eraseFromParent();
610   return true;
611 }
612 
613 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const {
614   unsigned IntrinsicID = I.getIntrinsicID();
615   switch (IntrinsicID) {
616   case Intrinsic::amdgcn_if_break: {
617     MachineBasicBlock *BB = I.getParent();
618 
619     // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
620     // SelectionDAG uses for wave32 vs wave64.
621     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK))
622       .add(I.getOperand(0))
623       .add(I.getOperand(2))
624       .add(I.getOperand(3));
625 
626     Register DstReg = I.getOperand(0).getReg();
627     Register Src0Reg = I.getOperand(2).getReg();
628     Register Src1Reg = I.getOperand(3).getReg();
629 
630     I.eraseFromParent();
631 
632     for (Register Reg : { DstReg, Src0Reg, Src1Reg })
633       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
634 
635     return true;
636   }
637   default:
638     return selectImpl(I, *CoverageInfo);
639   }
640 }
641 
642 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) {
643   if (Size != 32 && Size != 64)
644     return -1;
645   switch (P) {
646   default:
647     llvm_unreachable("Unknown condition code!");
648   case CmpInst::ICMP_NE:
649     return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64;
650   case CmpInst::ICMP_EQ:
651     return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64;
652   case CmpInst::ICMP_SGT:
653     return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64;
654   case CmpInst::ICMP_SGE:
655     return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64;
656   case CmpInst::ICMP_SLT:
657     return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64;
658   case CmpInst::ICMP_SLE:
659     return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64;
660   case CmpInst::ICMP_UGT:
661     return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64;
662   case CmpInst::ICMP_UGE:
663     return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64;
664   case CmpInst::ICMP_ULT:
665     return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64;
666   case CmpInst::ICMP_ULE:
667     return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64;
668   }
669 }
670 
671 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P,
672                                               unsigned Size) const {
673   if (Size == 64) {
674     if (!STI.hasScalarCompareEq64())
675       return -1;
676 
677     switch (P) {
678     case CmpInst::ICMP_NE:
679       return AMDGPU::S_CMP_LG_U64;
680     case CmpInst::ICMP_EQ:
681       return AMDGPU::S_CMP_EQ_U64;
682     default:
683       return -1;
684     }
685   }
686 
687   if (Size != 32)
688     return -1;
689 
690   switch (P) {
691   case CmpInst::ICMP_NE:
692     return AMDGPU::S_CMP_LG_U32;
693   case CmpInst::ICMP_EQ:
694     return AMDGPU::S_CMP_EQ_U32;
695   case CmpInst::ICMP_SGT:
696     return AMDGPU::S_CMP_GT_I32;
697   case CmpInst::ICMP_SGE:
698     return AMDGPU::S_CMP_GE_I32;
699   case CmpInst::ICMP_SLT:
700     return AMDGPU::S_CMP_LT_I32;
701   case CmpInst::ICMP_SLE:
702     return AMDGPU::S_CMP_LE_I32;
703   case CmpInst::ICMP_UGT:
704     return AMDGPU::S_CMP_GT_U32;
705   case CmpInst::ICMP_UGE:
706     return AMDGPU::S_CMP_GE_U32;
707   case CmpInst::ICMP_ULT:
708     return AMDGPU::S_CMP_LT_U32;
709   case CmpInst::ICMP_ULE:
710     return AMDGPU::S_CMP_LE_U32;
711   default:
712     llvm_unreachable("Unknown condition code!");
713   }
714 }
715 
716 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const {
717   MachineBasicBlock *BB = I.getParent();
718   const DebugLoc &DL = I.getDebugLoc();
719 
720   Register SrcReg = I.getOperand(2).getReg();
721   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
722 
723   auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
724 
725   Register CCReg = I.getOperand(0).getReg();
726   if (isSCC(CCReg, *MRI)) {
727     int Opcode = getS_CMPOpcode(Pred, Size);
728     if (Opcode == -1)
729       return false;
730     MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode))
731             .add(I.getOperand(2))
732             .add(I.getOperand(3));
733     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg)
734       .addReg(AMDGPU::SCC);
735     bool Ret =
736         constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) &&
737         RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI);
738     I.eraseFromParent();
739     return Ret;
740   }
741 
742   int Opcode = getV_CMPOpcode(Pred, Size);
743   if (Opcode == -1)
744     return false;
745 
746   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode),
747             I.getOperand(0).getReg())
748             .add(I.getOperand(2))
749             .add(I.getOperand(3));
750   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
751                                *TRI.getBoolRC(), *MRI);
752   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
753   I.eraseFromParent();
754   return Ret;
755 }
756 
757 static MachineInstr *
758 buildEXP(const TargetInstrInfo &TII, MachineInstr *Insert, unsigned Tgt,
759          unsigned Reg0, unsigned Reg1, unsigned Reg2, unsigned Reg3,
760          unsigned VM, bool Compr, unsigned Enabled, bool Done) {
761   const DebugLoc &DL = Insert->getDebugLoc();
762   MachineBasicBlock &BB = *Insert->getParent();
763   unsigned Opcode = Done ? AMDGPU::EXP_DONE : AMDGPU::EXP;
764   return BuildMI(BB, Insert, DL, TII.get(Opcode))
765           .addImm(Tgt)
766           .addReg(Reg0)
767           .addReg(Reg1)
768           .addReg(Reg2)
769           .addReg(Reg3)
770           .addImm(VM)
771           .addImm(Compr)
772           .addImm(Enabled);
773 }
774 
775 static bool isZero(Register Reg, MachineRegisterInfo &MRI) {
776   int64_t C;
777   if (mi_match(Reg, MRI, m_ICst(C)) && C == 0)
778     return true;
779 
780   // FIXME: matcher should ignore copies
781   return mi_match(Reg, MRI, m_Copy(m_ICst(C))) && C == 0;
782 }
783 
784 static unsigned extractGLC(unsigned AuxiliaryData) {
785   return AuxiliaryData & 1;
786 }
787 
788 static unsigned extractSLC(unsigned AuxiliaryData) {
789   return (AuxiliaryData >> 1) & 1;
790 }
791 
792 static unsigned extractDLC(unsigned AuxiliaryData) {
793   return (AuxiliaryData >> 2) & 1;
794 }
795 
796 static unsigned extractSWZ(unsigned AuxiliaryData) {
797   return (AuxiliaryData >> 3) & 1;
798 }
799 
800 // Returns Base register, constant offset, and offset def point.
801 static std::tuple<Register, unsigned, MachineInstr *>
802 getBaseWithConstantOffset(MachineRegisterInfo &MRI, Register Reg) {
803   MachineInstr *Def = getDefIgnoringCopies(Reg, MRI);
804   if (!Def)
805     return std::make_tuple(Reg, 0, nullptr);
806 
807   if (Def->getOpcode() == AMDGPU::G_CONSTANT) {
808     unsigned Offset;
809     const MachineOperand &Op = Def->getOperand(1);
810     if (Op.isImm())
811       Offset = Op.getImm();
812     else
813       Offset = Op.getCImm()->getZExtValue();
814 
815     return std::make_tuple(Register(), Offset, Def);
816   }
817 
818   int64_t Offset;
819   if (Def->getOpcode() == AMDGPU::G_ADD) {
820     // TODO: Handle G_OR used for add case
821     if (mi_match(Def->getOperand(1).getReg(), MRI, m_ICst(Offset)))
822       return std::make_tuple(Def->getOperand(0).getReg(), Offset, Def);
823 
824     // FIXME: matcher should ignore copies
825     if (mi_match(Def->getOperand(1).getReg(), MRI, m_Copy(m_ICst(Offset))))
826       return std::make_tuple(Def->getOperand(0).getReg(), Offset, Def);
827   }
828 
829   return std::make_tuple(Reg, 0, Def);
830 }
831 
832 static unsigned getBufferStoreOpcode(LLT Ty,
833                                      const unsigned MemSize,
834                                      const bool Offen) {
835   const int Size = Ty.getSizeInBits();
836   switch (8 * MemSize) {
837   case 8:
838     return Offen ? AMDGPU::BUFFER_STORE_BYTE_OFFEN_exact :
839                    AMDGPU::BUFFER_STORE_BYTE_OFFSET_exact;
840   case 16:
841     return Offen ? AMDGPU::BUFFER_STORE_SHORT_OFFEN_exact :
842                    AMDGPU::BUFFER_STORE_SHORT_OFFSET_exact;
843   default:
844     unsigned Opc = Offen ? AMDGPU::BUFFER_STORE_DWORD_OFFEN_exact :
845                            AMDGPU::BUFFER_STORE_DWORD_OFFSET_exact;
846     if (Size > 32)
847       Opc = AMDGPU::getMUBUFOpcode(Opc, Size / 32);
848     return Opc;
849   }
850 }
851 
852 static unsigned getBufferStoreFormatOpcode(LLT Ty,
853                                            const unsigned MemSize,
854                                            const bool Offen) {
855   bool IsD16Packed = Ty.getScalarSizeInBits() == 16;
856   bool IsD16Unpacked = 8 * MemSize < Ty.getSizeInBits();
857   int NumElts = Ty.isVector() ? Ty.getNumElements() : 1;
858 
859   if (IsD16Packed) {
860     switch (NumElts) {
861     case 1:
862       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact :
863                      AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact;
864     case 2:
865       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFEN_exact :
866                      AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFSET_exact;
867     case 3:
868       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFEN_exact :
869                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFSET_exact;
870     case 4:
871       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFEN_exact :
872                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFSET_exact;
873     default:
874       return -1;
875     }
876   }
877 
878   if (IsD16Unpacked) {
879     switch (NumElts) {
880     case 1:
881       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact :
882                      AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact;
883     case 2:
884       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFEN_exact :
885                      AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFSET_exact;
886     case 3:
887       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFEN_exact :
888                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFSET_exact;
889     case 4:
890       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFEN_exact :
891                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFSET_exact;
892     default:
893       return -1;
894     }
895   }
896 
897   switch (NumElts) {
898   case 1:
899     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_X_OFFEN_exact :
900                    AMDGPU::BUFFER_STORE_FORMAT_X_OFFSET_exact;
901   case 2:
902     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XY_OFFEN_exact :
903                   AMDGPU::BUFFER_STORE_FORMAT_XY_OFFSET_exact;
904   case 3:
905     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFEN_exact :
906                    AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFSET_exact;
907   case 4:
908     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFEN_exact :
909                    AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFSET_exact;
910   default:
911     return -1;
912   }
913 
914   llvm_unreachable("unhandled buffer store");
915 }
916 
917 // TODO: Move this to combiner
918 // Returns base register, imm offset, total constant offset.
919 std::tuple<Register, unsigned, unsigned>
920 AMDGPUInstructionSelector::splitBufferOffsets(MachineIRBuilder &B,
921                                               Register OrigOffset) const {
922   const unsigned MaxImm = 4095;
923   Register BaseReg;
924   unsigned TotalConstOffset;
925   MachineInstr *OffsetDef;
926 
927   std::tie(BaseReg, TotalConstOffset, OffsetDef)
928     = getBaseWithConstantOffset(*MRI, OrigOffset);
929 
930   unsigned ImmOffset = TotalConstOffset;
931 
932   // If the immediate value is too big for the immoffset field, put the value
933   // and -4096 into the immoffset field so that the value that is copied/added
934   // for the voffset field is a multiple of 4096, and it stands more chance
935   // of being CSEd with the copy/add for another similar load/store.f
936   // However, do not do that rounding down to a multiple of 4096 if that is a
937   // negative number, as it appears to be illegal to have a negative offset
938   // in the vgpr, even if adding the immediate offset makes it positive.
939   unsigned Overflow = ImmOffset & ~MaxImm;
940   ImmOffset -= Overflow;
941   if ((int32_t)Overflow < 0) {
942     Overflow += ImmOffset;
943     ImmOffset = 0;
944   }
945 
946   if (Overflow != 0) {
947     // In case this is in a waterfall loop, insert offset code at the def point
948     // of the offset, not inside the loop.
949     MachineBasicBlock::iterator OldInsPt = B.getInsertPt();
950     MachineBasicBlock &OldMBB = B.getMBB();
951     B.setInstr(*OffsetDef);
952 
953     if (!BaseReg) {
954       BaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
955       B.buildInstr(AMDGPU::V_MOV_B32_e32)
956         .addDef(BaseReg)
957         .addImm(Overflow);
958     } else {
959       Register OverflowVal = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
960       B.buildInstr(AMDGPU::V_MOV_B32_e32)
961         .addDef(OverflowVal)
962         .addImm(Overflow);
963 
964       Register NewBaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
965       TII.getAddNoCarry(B.getMBB(), B.getInsertPt(), B.getDebugLoc(), NewBaseReg)
966         .addReg(BaseReg)
967         .addReg(OverflowVal, RegState::Kill)
968         .addImm(0);
969       BaseReg = NewBaseReg;
970     }
971 
972     B.setInsertPt(OldMBB, OldInsPt);
973   }
974 
975   return std::make_tuple(BaseReg, ImmOffset, TotalConstOffset);
976 }
977 
978 bool AMDGPUInstructionSelector::selectStoreIntrinsic(MachineInstr &MI,
979                                                      bool IsFormat) const {
980   MachineIRBuilder B(MI);
981   MachineFunction &MF = B.getMF();
982   Register VData = MI.getOperand(1).getReg();
983   LLT Ty = MRI->getType(VData);
984 
985   int Size = Ty.getSizeInBits();
986   if (Size % 32 != 0)
987     return false;
988 
989   // FIXME: Verifier should enforce 1 MMO for these intrinsics.
990   MachineMemOperand *MMO = *MI.memoperands_begin();
991   const int MemSize = MMO->getSize();
992 
993   Register RSrc = MI.getOperand(2).getReg();
994   Register VOffset = MI.getOperand(3).getReg();
995   Register SOffset = MI.getOperand(4).getReg();
996   unsigned AuxiliaryData = MI.getOperand(5).getImm();
997   unsigned ImmOffset;
998   unsigned TotalOffset;
999 
1000   std::tie(VOffset, ImmOffset, TotalOffset) = splitBufferOffsets(B, VOffset);
1001   if (TotalOffset != 0)
1002     MMO = MF.getMachineMemOperand(MMO, TotalOffset, MemSize);
1003 
1004   const bool Offen = !isZero(VOffset, *MRI);
1005 
1006   int Opc = IsFormat ? getBufferStoreFormatOpcode(Ty, MemSize, Offen) :
1007     getBufferStoreOpcode(Ty, MemSize, Offen);
1008   if (Opc == -1)
1009     return false;
1010 
1011   MachineInstrBuilder MIB = B.buildInstr(Opc)
1012     .addUse(VData);
1013 
1014   if (Offen)
1015     MIB.addUse(VOffset);
1016 
1017   MIB.addUse(RSrc)
1018      .addUse(SOffset)
1019      .addImm(ImmOffset)
1020      .addImm(extractGLC(AuxiliaryData))
1021      .addImm(extractSLC(AuxiliaryData))
1022      .addImm(0) // tfe: FIXME: Remove from inst
1023      .addImm(extractDLC(AuxiliaryData))
1024      .addImm(extractSWZ(AuxiliaryData))
1025      .addMemOperand(MMO);
1026 
1027   MI.eraseFromParent();
1028 
1029   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1030 }
1031 
1032 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
1033     MachineInstr &I) const {
1034   MachineBasicBlock *BB = I.getParent();
1035   unsigned IntrinsicID = I.getIntrinsicID();
1036   switch (IntrinsicID) {
1037   case Intrinsic::amdgcn_exp: {
1038     int64_t Tgt = I.getOperand(1).getImm();
1039     int64_t Enabled = I.getOperand(2).getImm();
1040     int64_t Done = I.getOperand(7).getImm();
1041     int64_t VM = I.getOperand(8).getImm();
1042 
1043     MachineInstr *Exp = buildEXP(TII, &I, Tgt, I.getOperand(3).getReg(),
1044                                  I.getOperand(4).getReg(),
1045                                  I.getOperand(5).getReg(),
1046                                  I.getOperand(6).getReg(),
1047                                  VM, false, Enabled, Done);
1048 
1049     I.eraseFromParent();
1050     return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI);
1051   }
1052   case Intrinsic::amdgcn_exp_compr: {
1053     const DebugLoc &DL = I.getDebugLoc();
1054     int64_t Tgt = I.getOperand(1).getImm();
1055     int64_t Enabled = I.getOperand(2).getImm();
1056     Register Reg0 = I.getOperand(3).getReg();
1057     Register Reg1 = I.getOperand(4).getReg();
1058     Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1059     int64_t Done = I.getOperand(5).getImm();
1060     int64_t VM = I.getOperand(6).getImm();
1061 
1062     BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef);
1063     MachineInstr *Exp = buildEXP(TII, &I, Tgt, Reg0, Reg1, Undef, Undef, VM,
1064                                  true,  Enabled, Done);
1065 
1066     I.eraseFromParent();
1067     return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI);
1068   }
1069   case Intrinsic::amdgcn_end_cf: {
1070     // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
1071     // SelectionDAG uses for wave32 vs wave64.
1072     BuildMI(*BB, &I, I.getDebugLoc(),
1073             TII.get(AMDGPU::SI_END_CF))
1074       .add(I.getOperand(1));
1075 
1076     Register Reg = I.getOperand(1).getReg();
1077     I.eraseFromParent();
1078 
1079     if (!MRI->getRegClassOrNull(Reg))
1080       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
1081     return true;
1082   }
1083   case Intrinsic::amdgcn_raw_buffer_store:
1084     return selectStoreIntrinsic(I, false);
1085   case Intrinsic::amdgcn_raw_buffer_store_format:
1086     return selectStoreIntrinsic(I, true);
1087   default:
1088     return selectImpl(I, *CoverageInfo);
1089   }
1090 }
1091 
1092 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const {
1093   MachineBasicBlock *BB = I.getParent();
1094   const DebugLoc &DL = I.getDebugLoc();
1095 
1096   Register DstReg = I.getOperand(0).getReg();
1097   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
1098   assert(Size <= 32 || Size == 64);
1099   const MachineOperand &CCOp = I.getOperand(1);
1100   Register CCReg = CCOp.getReg();
1101   if (isSCC(CCReg, *MRI)) {
1102     unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 :
1103                                          AMDGPU::S_CSELECT_B32;
1104     MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1105             .addReg(CCReg);
1106 
1107     // The generic constrainSelectedInstRegOperands doesn't work for the scc register
1108     // bank, because it does not cover the register class that we used to represent
1109     // for it.  So we need to manually set the register class here.
1110     if (!MRI->getRegClassOrNull(CCReg))
1111         MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI));
1112     MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg)
1113             .add(I.getOperand(2))
1114             .add(I.getOperand(3));
1115 
1116     bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI) |
1117                constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI);
1118     I.eraseFromParent();
1119     return Ret;
1120   }
1121 
1122   // Wide VGPR select should have been split in RegBankSelect.
1123   if (Size > 32)
1124     return false;
1125 
1126   MachineInstr *Select =
1127       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1128               .addImm(0)
1129               .add(I.getOperand(3))
1130               .addImm(0)
1131               .add(I.getOperand(2))
1132               .add(I.getOperand(1));
1133 
1134   bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1135   I.eraseFromParent();
1136   return Ret;
1137 }
1138 
1139 bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const {
1140   initM0(I);
1141   return selectImpl(I, *CoverageInfo);
1142 }
1143 
1144 static int sizeToSubRegIndex(unsigned Size) {
1145   switch (Size) {
1146   case 32:
1147     return AMDGPU::sub0;
1148   case 64:
1149     return AMDGPU::sub0_sub1;
1150   case 96:
1151     return AMDGPU::sub0_sub1_sub2;
1152   case 128:
1153     return AMDGPU::sub0_sub1_sub2_sub3;
1154   case 256:
1155     return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1156   default:
1157     if (Size < 32)
1158       return AMDGPU::sub0;
1159     if (Size > 256)
1160       return -1;
1161     return sizeToSubRegIndex(PowerOf2Ceil(Size));
1162   }
1163 }
1164 
1165 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const {
1166   Register DstReg = I.getOperand(0).getReg();
1167   Register SrcReg = I.getOperand(1).getReg();
1168   const LLT DstTy = MRI->getType(DstReg);
1169   const LLT SrcTy = MRI->getType(SrcReg);
1170   if (!DstTy.isScalar())
1171     return false;
1172 
1173   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1174   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1175   if (SrcRB != DstRB)
1176     return false;
1177 
1178   unsigned DstSize = DstTy.getSizeInBits();
1179   unsigned SrcSize = SrcTy.getSizeInBits();
1180 
1181   const TargetRegisterClass *SrcRC
1182     = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, *MRI);
1183   const TargetRegisterClass *DstRC
1184     = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, *MRI);
1185 
1186   if (SrcSize > 32) {
1187     int SubRegIdx = sizeToSubRegIndex(DstSize);
1188     if (SubRegIdx == -1)
1189       return false;
1190 
1191     // Deal with weird cases where the class only partially supports the subreg
1192     // index.
1193     SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx);
1194     if (!SrcRC)
1195       return false;
1196 
1197     I.getOperand(1).setSubReg(SubRegIdx);
1198   }
1199 
1200   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
1201       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) {
1202     LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
1203     return false;
1204   }
1205 
1206   I.setDesc(TII.get(TargetOpcode::COPY));
1207   return true;
1208 }
1209 
1210 /// \returns true if a bitmask for \p Size bits will be an inline immediate.
1211 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) {
1212   Mask = maskTrailingOnes<unsigned>(Size);
1213   int SignedMask = static_cast<int>(Mask);
1214   return SignedMask >= -16 && SignedMask <= 64;
1215 }
1216 
1217 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const {
1218   bool Signed = I.getOpcode() == AMDGPU::G_SEXT;
1219   const DebugLoc &DL = I.getDebugLoc();
1220   MachineBasicBlock &MBB = *I.getParent();
1221   const Register DstReg = I.getOperand(0).getReg();
1222   const Register SrcReg = I.getOperand(1).getReg();
1223 
1224   const LLT DstTy = MRI->getType(DstReg);
1225   const LLT SrcTy = MRI->getType(SrcReg);
1226   const LLT S1 = LLT::scalar(1);
1227   const unsigned SrcSize = SrcTy.getSizeInBits();
1228   const unsigned DstSize = DstTy.getSizeInBits();
1229   if (!DstTy.isScalar())
1230     return false;
1231 
1232   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
1233 
1234   if (SrcBank->getID() == AMDGPU::SCCRegBankID) {
1235     if (SrcTy != S1 || DstSize > 64) // Invalid
1236       return false;
1237 
1238     unsigned Opcode =
1239         DstSize > 32 ? AMDGPU::S_CSELECT_B64 : AMDGPU::S_CSELECT_B32;
1240     const TargetRegisterClass *DstRC =
1241         DstSize > 32 ? &AMDGPU::SReg_64RegClass : &AMDGPU::SReg_32RegClass;
1242 
1243     // FIXME: Create an extra copy to avoid incorrectly constraining the result
1244     // of the scc producer.
1245     Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1246     BuildMI(MBB, I, DL, TII.get(AMDGPU::COPY), TmpReg)
1247       .addReg(SrcReg);
1248     BuildMI(MBB, I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1249       .addReg(TmpReg);
1250 
1251     // The instruction operands are backwards from what you would expect.
1252     BuildMI(MBB, I, DL, TII.get(Opcode), DstReg)
1253       .addImm(0)
1254       .addImm(Signed ? -1 : 1);
1255     I.eraseFromParent();
1256     return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI);
1257   }
1258 
1259   if (SrcBank->getID() == AMDGPU::VCCRegBankID && DstSize <= 32) {
1260     if (SrcTy != S1) // Invalid
1261       return false;
1262 
1263     MachineInstr *ExtI =
1264       BuildMI(MBB, I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1265       .addImm(0)               // src0_modifiers
1266       .addImm(0)               // src0
1267       .addImm(0)               // src1_modifiers
1268       .addImm(Signed ? -1 : 1) // src1
1269       .addUse(SrcReg);
1270     I.eraseFromParent();
1271     return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1272   }
1273 
1274   if (I.getOpcode() == AMDGPU::G_ANYEXT)
1275     return selectCOPY(I);
1276 
1277   if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) {
1278     // 64-bit should have been split up in RegBankSelect
1279 
1280     // Try to use an and with a mask if it will save code size.
1281     unsigned Mask;
1282     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1283       MachineInstr *ExtI =
1284       BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg)
1285         .addImm(Mask)
1286         .addReg(SrcReg);
1287       I.eraseFromParent();
1288       return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1289     }
1290 
1291     const unsigned BFE = Signed ? AMDGPU::V_BFE_I32 : AMDGPU::V_BFE_U32;
1292     MachineInstr *ExtI =
1293       BuildMI(MBB, I, DL, TII.get(BFE), DstReg)
1294       .addReg(SrcReg)
1295       .addImm(0) // Offset
1296       .addImm(SrcSize); // Width
1297     I.eraseFromParent();
1298     return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1299   }
1300 
1301   if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) {
1302     if (!RBI.constrainGenericRegister(SrcReg, AMDGPU::SReg_32RegClass, *MRI))
1303       return false;
1304 
1305     if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) {
1306       const unsigned SextOpc = SrcSize == 8 ?
1307         AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16;
1308       BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg)
1309         .addReg(SrcReg);
1310       I.eraseFromParent();
1311       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
1312     }
1313 
1314     const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64;
1315     const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1316 
1317     // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width.
1318     if (DstSize > 32 && SrcSize <= 32) {
1319       // We need a 64-bit register source, but the high bits don't matter.
1320       Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
1321       Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1322       BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
1323       BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg)
1324         .addReg(SrcReg)
1325         .addImm(AMDGPU::sub0)
1326         .addReg(UndefReg)
1327         .addImm(AMDGPU::sub1);
1328 
1329       BuildMI(MBB, I, DL, TII.get(BFE64), DstReg)
1330         .addReg(ExtReg)
1331         .addImm(SrcSize << 16);
1332 
1333       I.eraseFromParent();
1334       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI);
1335     }
1336 
1337     unsigned Mask;
1338     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1339       BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg)
1340         .addReg(SrcReg)
1341         .addImm(Mask);
1342     } else {
1343       BuildMI(MBB, I, DL, TII.get(BFE32), DstReg)
1344         .addReg(SrcReg)
1345         .addImm(SrcSize << 16);
1346     }
1347 
1348     I.eraseFromParent();
1349     return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
1350   }
1351 
1352   return false;
1353 }
1354 
1355 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
1356   MachineBasicBlock *BB = I.getParent();
1357   MachineOperand &ImmOp = I.getOperand(1);
1358 
1359   // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
1360   if (ImmOp.isFPImm()) {
1361     const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
1362     ImmOp.ChangeToImmediate(Imm.getZExtValue());
1363   } else if (ImmOp.isCImm()) {
1364     ImmOp.ChangeToImmediate(ImmOp.getCImm()->getZExtValue());
1365   }
1366 
1367   Register DstReg = I.getOperand(0).getReg();
1368   unsigned Size;
1369   bool IsSgpr;
1370   const RegisterBank *RB = MRI->getRegBankOrNull(I.getOperand(0).getReg());
1371   if (RB) {
1372     IsSgpr = RB->getID() == AMDGPU::SGPRRegBankID;
1373     Size = MRI->getType(DstReg).getSizeInBits();
1374   } else {
1375     const TargetRegisterClass *RC = TRI.getRegClassForReg(*MRI, DstReg);
1376     IsSgpr = TRI.isSGPRClass(RC);
1377     Size = TRI.getRegSizeInBits(*RC);
1378   }
1379 
1380   if (Size != 32 && Size != 64)
1381     return false;
1382 
1383   unsigned Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
1384   if (Size == 32) {
1385     I.setDesc(TII.get(Opcode));
1386     I.addImplicitDefUseOperands(*MF);
1387     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1388   }
1389 
1390   const DebugLoc &DL = I.getDebugLoc();
1391 
1392   APInt Imm(Size, I.getOperand(1).getImm());
1393 
1394   MachineInstr *ResInst;
1395   if (IsSgpr && TII.isInlineConstant(Imm)) {
1396     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
1397       .addImm(I.getOperand(1).getImm());
1398   } else {
1399     const TargetRegisterClass *RC = IsSgpr ?
1400       &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass;
1401     Register LoReg = MRI->createVirtualRegister(RC);
1402     Register HiReg = MRI->createVirtualRegister(RC);
1403 
1404     BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
1405       .addImm(Imm.trunc(32).getZExtValue());
1406 
1407     BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
1408       .addImm(Imm.ashr(32).getZExtValue());
1409 
1410     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1411       .addReg(LoReg)
1412       .addImm(AMDGPU::sub0)
1413       .addReg(HiReg)
1414       .addImm(AMDGPU::sub1);
1415   }
1416 
1417   // We can't call constrainSelectedInstRegOperands here, because it doesn't
1418   // work for target independent opcodes
1419   I.eraseFromParent();
1420   const TargetRegisterClass *DstRC =
1421     TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI);
1422   if (!DstRC)
1423     return true;
1424   return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI);
1425 }
1426 
1427 static bool isConstant(const MachineInstr &MI) {
1428   return MI.getOpcode() == TargetOpcode::G_CONSTANT;
1429 }
1430 
1431 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
1432     const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
1433 
1434   const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
1435 
1436   assert(PtrMI);
1437 
1438   if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD)
1439     return;
1440 
1441   GEPInfo GEPInfo(*PtrMI);
1442 
1443   for (unsigned i = 1; i != 3; ++i) {
1444     const MachineOperand &GEPOp = PtrMI->getOperand(i);
1445     const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
1446     assert(OpDef);
1447     if (i == 2 && isConstant(*OpDef)) {
1448       // TODO: Could handle constant base + variable offset, but a combine
1449       // probably should have commuted it.
1450       assert(GEPInfo.Imm == 0);
1451       GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
1452       continue;
1453     }
1454     const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
1455     if (OpBank->getID() == AMDGPU::SGPRRegBankID)
1456       GEPInfo.SgprParts.push_back(GEPOp.getReg());
1457     else
1458       GEPInfo.VgprParts.push_back(GEPOp.getReg());
1459   }
1460 
1461   AddrInfo.push_back(GEPInfo);
1462   getAddrModeInfo(*PtrMI, MRI, AddrInfo);
1463 }
1464 
1465 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
1466   if (!MI.hasOneMemOperand())
1467     return false;
1468 
1469   const MachineMemOperand *MMO = *MI.memoperands_begin();
1470   const Value *Ptr = MMO->getValue();
1471 
1472   // UndefValue means this is a load of a kernel input.  These are uniform.
1473   // Sometimes LDS instructions have constant pointers.
1474   // If Ptr is null, then that means this mem operand contains a
1475   // PseudoSourceValue like GOT.
1476   if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
1477       isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
1478     return true;
1479 
1480   if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
1481     return true;
1482 
1483   const Instruction *I = dyn_cast<Instruction>(Ptr);
1484   return I && I->getMetadata("amdgpu.uniform");
1485 }
1486 
1487 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
1488   for (const GEPInfo &GEPInfo : AddrInfo) {
1489     if (!GEPInfo.VgprParts.empty())
1490       return true;
1491   }
1492   return false;
1493 }
1494 
1495 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const {
1496   MachineBasicBlock *BB = I.getParent();
1497 
1498   const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
1499   unsigned AS = PtrTy.getAddressSpace();
1500   if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) &&
1501       STI.ldsRequiresM0Init()) {
1502     // If DS instructions require M0 initializtion, insert it before selecting.
1503     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1504       .addImm(-1);
1505   }
1506 }
1507 
1508 bool AMDGPUInstructionSelector::selectG_LOAD_ATOMICRMW(MachineInstr &I) const {
1509   initM0(I);
1510   return selectImpl(I, *CoverageInfo);
1511 }
1512 
1513 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const {
1514   MachineBasicBlock *BB = I.getParent();
1515   MachineOperand &CondOp = I.getOperand(0);
1516   Register CondReg = CondOp.getReg();
1517   const DebugLoc &DL = I.getDebugLoc();
1518 
1519   unsigned BrOpcode;
1520   Register CondPhysReg;
1521   const TargetRegisterClass *ConstrainRC;
1522 
1523   // In SelectionDAG, we inspect the IR block for uniformity metadata to decide
1524   // whether the branch is uniform when selecting the instruction. In
1525   // GlobalISel, we should push that decision into RegBankSelect. Assume for now
1526   // RegBankSelect knows what it's doing if the branch condition is scc, even
1527   // though it currently does not.
1528   if (isSCC(CondReg, *MRI)) {
1529     CondPhysReg = AMDGPU::SCC;
1530     BrOpcode = AMDGPU::S_CBRANCH_SCC1;
1531     // FIXME: Hack for isSCC tests
1532     ConstrainRC = &AMDGPU::SGPR_32RegClass;
1533   } else if (isVCC(CondReg, *MRI)) {
1534     // FIXME: Do we have to insert an and with exec here, like in SelectionDAG?
1535     // We sort of know that a VCC producer based on the register bank, that ands
1536     // inactive lanes with 0. What if there was a logical operation with vcc
1537     // producers in different blocks/with different exec masks?
1538     // FIXME: Should scc->vcc copies and with exec?
1539     CondPhysReg = TRI.getVCC();
1540     BrOpcode = AMDGPU::S_CBRANCH_VCCNZ;
1541     ConstrainRC = TRI.getBoolRC();
1542   } else
1543     return false;
1544 
1545   if (!MRI->getRegClassOrNull(CondReg))
1546     MRI->setRegClass(CondReg, ConstrainRC);
1547 
1548   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg)
1549     .addReg(CondReg);
1550   BuildMI(*BB, &I, DL, TII.get(BrOpcode))
1551     .addMBB(I.getOperand(1).getMBB());
1552 
1553   I.eraseFromParent();
1554   return true;
1555 }
1556 
1557 bool AMDGPUInstructionSelector::selectG_FRAME_INDEX(MachineInstr &I) const {
1558   Register DstReg = I.getOperand(0).getReg();
1559   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1560   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
1561   I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32));
1562   if (IsVGPR)
1563     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
1564 
1565   return RBI.constrainGenericRegister(
1566     DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI);
1567 }
1568 
1569 bool AMDGPUInstructionSelector::selectG_PTR_MASK(MachineInstr &I) const {
1570   uint64_t Align = I.getOperand(2).getImm();
1571   const uint64_t Mask = ~((UINT64_C(1) << Align) - 1);
1572 
1573   MachineBasicBlock *BB = I.getParent();
1574 
1575   Register DstReg = I.getOperand(0).getReg();
1576   Register SrcReg = I.getOperand(1).getReg();
1577 
1578   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1579   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1580   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
1581   unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
1582   unsigned MovOpc = IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
1583   const TargetRegisterClass &RegRC
1584     = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
1585 
1586   LLT Ty = MRI->getType(DstReg);
1587 
1588   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB,
1589                                                                   *MRI);
1590   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB,
1591                                                                   *MRI);
1592   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
1593       !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
1594     return false;
1595 
1596   const DebugLoc &DL = I.getDebugLoc();
1597   Register ImmReg = MRI->createVirtualRegister(&RegRC);
1598   BuildMI(*BB, &I, DL, TII.get(MovOpc), ImmReg)
1599     .addImm(Mask);
1600 
1601   if (Ty.getSizeInBits() == 32) {
1602     BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg)
1603       .addReg(SrcReg)
1604       .addReg(ImmReg);
1605     I.eraseFromParent();
1606     return true;
1607   }
1608 
1609   Register HiReg = MRI->createVirtualRegister(&RegRC);
1610   Register LoReg = MRI->createVirtualRegister(&RegRC);
1611   Register MaskLo = MRI->createVirtualRegister(&RegRC);
1612 
1613   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg)
1614     .addReg(SrcReg, 0, AMDGPU::sub0);
1615   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg)
1616     .addReg(SrcReg, 0, AMDGPU::sub1);
1617 
1618   BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskLo)
1619     .addReg(LoReg)
1620     .addReg(ImmReg);
1621   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1622     .addReg(MaskLo)
1623     .addImm(AMDGPU::sub0)
1624     .addReg(HiReg)
1625     .addImm(AMDGPU::sub1);
1626   I.eraseFromParent();
1627   return true;
1628 }
1629 
1630 bool AMDGPUInstructionSelector::select(MachineInstr &I) {
1631   if (I.isPHI())
1632     return selectPHI(I);
1633 
1634   if (!I.isPreISelOpcode()) {
1635     if (I.isCopy())
1636       return selectCOPY(I);
1637     return true;
1638   }
1639 
1640   switch (I.getOpcode()) {
1641   case TargetOpcode::G_AND:
1642   case TargetOpcode::G_OR:
1643   case TargetOpcode::G_XOR:
1644     if (selectG_AND_OR_XOR(I))
1645       return true;
1646     return selectImpl(I, *CoverageInfo);
1647   case TargetOpcode::G_ADD:
1648   case TargetOpcode::G_SUB:
1649     if (selectImpl(I, *CoverageInfo))
1650       return true;
1651     return selectG_ADD_SUB(I);
1652   case TargetOpcode::G_UADDO:
1653   case TargetOpcode::G_USUBO:
1654     return selectG_UADDO_USUBO(I);
1655   case TargetOpcode::G_INTTOPTR:
1656   case TargetOpcode::G_BITCAST:
1657   case TargetOpcode::G_PTRTOINT:
1658     return selectCOPY(I);
1659   case TargetOpcode::G_CONSTANT:
1660   case TargetOpcode::G_FCONSTANT:
1661     return selectG_CONSTANT(I);
1662   case TargetOpcode::G_EXTRACT:
1663     return selectG_EXTRACT(I);
1664   case TargetOpcode::G_MERGE_VALUES:
1665   case TargetOpcode::G_BUILD_VECTOR:
1666   case TargetOpcode::G_CONCAT_VECTORS:
1667     return selectG_MERGE_VALUES(I);
1668   case TargetOpcode::G_UNMERGE_VALUES:
1669     return selectG_UNMERGE_VALUES(I);
1670   case TargetOpcode::G_PTR_ADD:
1671     return selectG_PTR_ADD(I);
1672   case TargetOpcode::G_IMPLICIT_DEF:
1673     return selectG_IMPLICIT_DEF(I);
1674   case TargetOpcode::G_INSERT:
1675     return selectG_INSERT(I);
1676   case TargetOpcode::G_INTRINSIC:
1677     return selectG_INTRINSIC(I);
1678   case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
1679     return selectG_INTRINSIC_W_SIDE_EFFECTS(I);
1680   case TargetOpcode::G_ICMP:
1681     if (selectG_ICMP(I))
1682       return true;
1683     return selectImpl(I, *CoverageInfo);
1684   case TargetOpcode::G_LOAD:
1685   case TargetOpcode::G_ATOMIC_CMPXCHG:
1686   case TargetOpcode::G_ATOMICRMW_XCHG:
1687   case TargetOpcode::G_ATOMICRMW_ADD:
1688   case TargetOpcode::G_ATOMICRMW_SUB:
1689   case TargetOpcode::G_ATOMICRMW_AND:
1690   case TargetOpcode::G_ATOMICRMW_OR:
1691   case TargetOpcode::G_ATOMICRMW_XOR:
1692   case TargetOpcode::G_ATOMICRMW_MIN:
1693   case TargetOpcode::G_ATOMICRMW_MAX:
1694   case TargetOpcode::G_ATOMICRMW_UMIN:
1695   case TargetOpcode::G_ATOMICRMW_UMAX:
1696   case TargetOpcode::G_ATOMICRMW_FADD:
1697     return selectG_LOAD_ATOMICRMW(I);
1698   case TargetOpcode::G_SELECT:
1699     return selectG_SELECT(I);
1700   case TargetOpcode::G_STORE:
1701     return selectG_STORE(I);
1702   case TargetOpcode::G_TRUNC:
1703     return selectG_TRUNC(I);
1704   case TargetOpcode::G_SEXT:
1705   case TargetOpcode::G_ZEXT:
1706   case TargetOpcode::G_ANYEXT:
1707     return selectG_SZA_EXT(I);
1708   case TargetOpcode::G_BRCOND:
1709     return selectG_BRCOND(I);
1710   case TargetOpcode::G_FRAME_INDEX:
1711     return selectG_FRAME_INDEX(I);
1712   case TargetOpcode::G_FENCE:
1713     // FIXME: Tablegen importer doesn't handle the imm operands correctly, and
1714     // is checking for G_CONSTANT
1715     I.setDesc(TII.get(AMDGPU::ATOMIC_FENCE));
1716     return true;
1717   case TargetOpcode::G_PTR_MASK:
1718     return selectG_PTR_MASK(I);
1719   default:
1720     return selectImpl(I, *CoverageInfo);
1721   }
1722   return false;
1723 }
1724 
1725 InstructionSelector::ComplexRendererFns
1726 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
1727   return {{
1728       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1729   }};
1730 
1731 }
1732 
1733 std::pair<Register, unsigned>
1734 AMDGPUInstructionSelector::selectVOP3ModsImpl(
1735   Register Src) const {
1736   unsigned Mods = 0;
1737   MachineInstr *MI = MRI->getVRegDef(Src);
1738 
1739   if (MI && MI->getOpcode() == AMDGPU::G_FNEG) {
1740     Src = MI->getOperand(1).getReg();
1741     Mods |= SISrcMods::NEG;
1742     MI = MRI->getVRegDef(Src);
1743   }
1744 
1745   if (MI && MI->getOpcode() == AMDGPU::G_FABS) {
1746     Src = MI->getOperand(1).getReg();
1747     Mods |= SISrcMods::ABS;
1748   }
1749 
1750   return std::make_pair(Src, Mods);
1751 }
1752 
1753 ///
1754 /// This will select either an SGPR or VGPR operand and will save us from
1755 /// having to write an extra tablegen pattern.
1756 InstructionSelector::ComplexRendererFns
1757 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
1758   return {{
1759       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1760   }};
1761 }
1762 
1763 InstructionSelector::ComplexRendererFns
1764 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
1765   Register Src;
1766   unsigned Mods;
1767   std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg());
1768 
1769   return {{
1770       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1771       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
1772       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
1773       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
1774   }};
1775 }
1776 
1777 InstructionSelector::ComplexRendererFns
1778 AMDGPUInstructionSelector::selectVOP3Mods0Clamp0OMod(MachineOperand &Root) const {
1779   Register Src;
1780   unsigned Mods;
1781   std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg());
1782 
1783   return {{
1784       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1785       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
1786       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
1787       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
1788   }};
1789 }
1790 
1791 InstructionSelector::ComplexRendererFns
1792 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
1793   return {{
1794       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
1795       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
1796       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // omod
1797   }};
1798 }
1799 
1800 InstructionSelector::ComplexRendererFns
1801 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
1802   Register Src;
1803   unsigned Mods;
1804   std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg());
1805 
1806   return {{
1807       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1808       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
1809   }};
1810 }
1811 
1812 InstructionSelector::ComplexRendererFns
1813 AMDGPUInstructionSelector::selectVOP3OpSelMods0(MachineOperand &Root) const {
1814   // FIXME: Handle clamp and op_sel
1815   return {{
1816       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
1817       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // src_mods
1818       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // clamp
1819   }};
1820 }
1821 
1822 InstructionSelector::ComplexRendererFns
1823 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const {
1824   // FIXME: Handle op_sel
1825   return {{
1826       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
1827       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods
1828   }};
1829 }
1830 
1831 InstructionSelector::ComplexRendererFns
1832 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
1833   SmallVector<GEPInfo, 4> AddrInfo;
1834   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
1835 
1836   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1837     return None;
1838 
1839   const GEPInfo &GEPInfo = AddrInfo[0];
1840 
1841   if (!AMDGPU::isLegalSMRDImmOffset(STI, GEPInfo.Imm))
1842     return None;
1843 
1844   unsigned PtrReg = GEPInfo.SgprParts[0];
1845   int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
1846   return {{
1847     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1848     [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
1849   }};
1850 }
1851 
1852 InstructionSelector::ComplexRendererFns
1853 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
1854   SmallVector<GEPInfo, 4> AddrInfo;
1855   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
1856 
1857   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1858     return None;
1859 
1860   const GEPInfo &GEPInfo = AddrInfo[0];
1861   unsigned PtrReg = GEPInfo.SgprParts[0];
1862   int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
1863   if (!isUInt<32>(EncodedImm))
1864     return None;
1865 
1866   return {{
1867     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1868     [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
1869   }};
1870 }
1871 
1872 InstructionSelector::ComplexRendererFns
1873 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
1874   MachineInstr *MI = Root.getParent();
1875   MachineBasicBlock *MBB = MI->getParent();
1876 
1877   SmallVector<GEPInfo, 4> AddrInfo;
1878   getAddrModeInfo(*MI, *MRI, AddrInfo);
1879 
1880   // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
1881   // then we can select all ptr + 32-bit offsets not just immediate offsets.
1882   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1883     return None;
1884 
1885   const GEPInfo &GEPInfo = AddrInfo[0];
1886   if (!GEPInfo.Imm || !isUInt<32>(GEPInfo.Imm))
1887     return None;
1888 
1889   // If we make it this far we have a load with an 32-bit immediate offset.
1890   // It is OK to select this using a sgpr offset, because we have already
1891   // failed trying to select this load into one of the _IMM variants since
1892   // the _IMM Patterns are considered before the _SGPR patterns.
1893   unsigned PtrReg = GEPInfo.SgprParts[0];
1894   Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1895   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
1896           .addImm(GEPInfo.Imm);
1897   return {{
1898     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1899     [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
1900   }};
1901 }
1902 
1903 template <bool Signed>
1904 InstructionSelector::ComplexRendererFns
1905 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root) const {
1906   MachineInstr *MI = Root.getParent();
1907 
1908   InstructionSelector::ComplexRendererFns Default = {{
1909       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
1910       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },  // offset
1911       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // slc
1912     }};
1913 
1914   if (!STI.hasFlatInstOffsets())
1915     return Default;
1916 
1917   const MachineInstr *OpDef = MRI->getVRegDef(Root.getReg());
1918   if (!OpDef || OpDef->getOpcode() != AMDGPU::G_PTR_ADD)
1919     return Default;
1920 
1921   Optional<int64_t> Offset =
1922     getConstantVRegVal(OpDef->getOperand(2).getReg(), *MRI);
1923   if (!Offset.hasValue())
1924     return Default;
1925 
1926   unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace();
1927   if (!TII.isLegalFLATOffset(Offset.getValue(), AddrSpace, Signed))
1928     return Default;
1929 
1930   Register BasePtr = OpDef->getOperand(1).getReg();
1931 
1932   return {{
1933       [=](MachineInstrBuilder &MIB) { MIB.addReg(BasePtr); },
1934       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset.getValue()); },
1935       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // slc
1936     }};
1937 }
1938 
1939 InstructionSelector::ComplexRendererFns
1940 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const {
1941   return selectFlatOffsetImpl<false>(Root);
1942 }
1943 
1944 InstructionSelector::ComplexRendererFns
1945 AMDGPUInstructionSelector::selectFlatOffsetSigned(MachineOperand &Root) const {
1946   return selectFlatOffsetImpl<true>(Root);
1947 }
1948 
1949 static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) {
1950   auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>();
1951   return PSV && PSV->isStack();
1952 }
1953 
1954 InstructionSelector::ComplexRendererFns
1955 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const {
1956   MachineInstr *MI = Root.getParent();
1957   MachineBasicBlock *MBB = MI->getParent();
1958   MachineFunction *MF = MBB->getParent();
1959   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
1960 
1961   int64_t Offset = 0;
1962   if (mi_match(Root.getReg(), *MRI, m_ICst(Offset))) {
1963     Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1964 
1965     // TODO: Should this be inside the render function? The iterator seems to
1966     // move.
1967     BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
1968             HighBits)
1969       .addImm(Offset & ~4095);
1970 
1971     return {{[=](MachineInstrBuilder &MIB) { // rsrc
1972                MIB.addReg(Info->getScratchRSrcReg());
1973              },
1974              [=](MachineInstrBuilder &MIB) { // vaddr
1975                MIB.addReg(HighBits);
1976              },
1977              [=](MachineInstrBuilder &MIB) { // soffset
1978                const MachineMemOperand *MMO = *MI->memoperands_begin();
1979                const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
1980 
1981                Register SOffsetReg = isStackPtrRelative(PtrInfo)
1982                                          ? Info->getStackPtrOffsetReg()
1983                                          : Info->getScratchWaveOffsetReg();
1984                MIB.addReg(SOffsetReg);
1985              },
1986              [=](MachineInstrBuilder &MIB) { // offset
1987                MIB.addImm(Offset & 4095);
1988              }}};
1989   }
1990 
1991   assert(Offset == 0);
1992 
1993   // Try to fold a frame index directly into the MUBUF vaddr field, and any
1994   // offsets.
1995   Optional<int> FI;
1996   Register VAddr = Root.getReg();
1997   if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) {
1998     if (isBaseWithConstantOffset(Root, *MRI)) {
1999       const MachineOperand &LHS = RootDef->getOperand(1);
2000       const MachineOperand &RHS = RootDef->getOperand(2);
2001       const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg());
2002       const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg());
2003       if (LHSDef && RHSDef) {
2004         int64_t PossibleOffset =
2005             RHSDef->getOperand(1).getCImm()->getSExtValue();
2006         if (SIInstrInfo::isLegalMUBUFImmOffset(PossibleOffset) &&
2007             (!STI.privateMemoryResourceIsRangeChecked() ||
2008              KnownBits->signBitIsZero(LHS.getReg()))) {
2009           if (LHSDef->getOpcode() == AMDGPU::G_FRAME_INDEX)
2010             FI = LHSDef->getOperand(1).getIndex();
2011           else
2012             VAddr = LHS.getReg();
2013           Offset = PossibleOffset;
2014         }
2015       }
2016     } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) {
2017       FI = RootDef->getOperand(1).getIndex();
2018     }
2019   }
2020 
2021   // If we don't know this private access is a local stack object, it needs to
2022   // be relative to the entry point's scratch wave offset register.
2023   // TODO: Should split large offsets that don't fit like above.
2024   // TODO: Don't use scratch wave offset just because the offset didn't fit.
2025   Register SOffset = FI.hasValue() ? Info->getStackPtrOffsetReg()
2026                                    : Info->getScratchWaveOffsetReg();
2027 
2028   return {{[=](MachineInstrBuilder &MIB) { // rsrc
2029              MIB.addReg(Info->getScratchRSrcReg());
2030            },
2031            [=](MachineInstrBuilder &MIB) { // vaddr
2032              if (FI.hasValue())
2033                MIB.addFrameIndex(FI.getValue());
2034              else
2035                MIB.addReg(VAddr);
2036            },
2037            [=](MachineInstrBuilder &MIB) { // soffset
2038              MIB.addReg(SOffset);
2039            },
2040            [=](MachineInstrBuilder &MIB) { // offset
2041              MIB.addImm(Offset);
2042            }}};
2043 }
2044 
2045 bool AMDGPUInstructionSelector::isDSOffsetLegal(const MachineRegisterInfo &MRI,
2046                                                 const MachineOperand &Base,
2047                                                 int64_t Offset,
2048                                                 unsigned OffsetBits) const {
2049   if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
2050       (OffsetBits == 8 && !isUInt<8>(Offset)))
2051     return false;
2052 
2053   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
2054     return true;
2055 
2056   // On Southern Islands instruction with a negative base value and an offset
2057   // don't seem to work.
2058   return KnownBits->signBitIsZero(Base.getReg());
2059 }
2060 
2061 InstructionSelector::ComplexRendererFns
2062 AMDGPUInstructionSelector::selectMUBUFScratchOffset(
2063     MachineOperand &Root) const {
2064   MachineInstr *MI = Root.getParent();
2065   MachineBasicBlock *MBB = MI->getParent();
2066 
2067   int64_t Offset = 0;
2068   if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) ||
2069       !SIInstrInfo::isLegalMUBUFImmOffset(Offset))
2070     return {};
2071 
2072   const MachineFunction *MF = MBB->getParent();
2073   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
2074   const MachineMemOperand *MMO = *MI->memoperands_begin();
2075   const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
2076 
2077   Register SOffsetReg = isStackPtrRelative(PtrInfo)
2078                             ? Info->getStackPtrOffsetReg()
2079                             : Info->getScratchWaveOffsetReg();
2080   return {{
2081       [=](MachineInstrBuilder &MIB) {
2082         MIB.addReg(Info->getScratchRSrcReg());
2083       },                                                         // rsrc
2084       [=](MachineInstrBuilder &MIB) { MIB.addReg(SOffsetReg); }, // soffset
2085       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }      // offset
2086   }};
2087 }
2088 
2089 InstructionSelector::ComplexRendererFns
2090 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const {
2091   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
2092   if (!RootDef) {
2093     return {{
2094         [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
2095         [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }
2096       }};
2097   }
2098 
2099   int64_t ConstAddr = 0;
2100   if (isBaseWithConstantOffset(Root, *MRI)) {
2101     const MachineOperand &LHS = RootDef->getOperand(1);
2102     const MachineOperand &RHS = RootDef->getOperand(2);
2103     const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg());
2104     const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg());
2105     if (LHSDef && RHSDef) {
2106       int64_t PossibleOffset =
2107         RHSDef->getOperand(1).getCImm()->getSExtValue();
2108       if (isDSOffsetLegal(*MRI, LHS, PossibleOffset, 16)) {
2109         // (add n0, c0)
2110         return {{
2111             [=](MachineInstrBuilder &MIB) { MIB.add(LHS); },
2112             [=](MachineInstrBuilder &MIB) { MIB.addImm(PossibleOffset); }
2113           }};
2114       }
2115     }
2116   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
2117 
2118 
2119 
2120   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
2121 
2122 
2123   }
2124 
2125   return {{
2126       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
2127       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }
2128     }};
2129 }
2130 
2131 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB,
2132                                                  const MachineInstr &MI) const {
2133   const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
2134   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT");
2135   Optional<int64_t> CstVal = getConstantVRegVal(MI.getOperand(0).getReg(), MRI);
2136   assert(CstVal && "Expected constant value");
2137   MIB.addImm(CstVal.getValue());
2138 }
2139