1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 /// \file
9 /// This file implements the targeting of the InstructionSelector class for
10 /// AMDGPU.
11 /// \todo This should be generated by TableGen.
12 //===----------------------------------------------------------------------===//
13 
14 #include "AMDGPUInstructionSelector.h"
15 #include "AMDGPUInstrInfo.h"
16 #include "AMDGPUGlobalISelUtils.h"
17 #include "AMDGPURegisterBankInfo.h"
18 #include "AMDGPURegisterInfo.h"
19 #include "AMDGPUSubtarget.h"
20 #include "AMDGPUTargetMachine.h"
21 #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
22 #include "SIMachineFunctionInfo.h"
23 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
24 #include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
25 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
26 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
27 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
28 #include "llvm/CodeGen/GlobalISel/Utils.h"
29 #include "llvm/CodeGen/MachineBasicBlock.h"
30 #include "llvm/CodeGen/MachineFunction.h"
31 #include "llvm/CodeGen/MachineInstr.h"
32 #include "llvm/CodeGen/MachineInstrBuilder.h"
33 #include "llvm/CodeGen/MachineRegisterInfo.h"
34 #include "llvm/IR/Type.h"
35 #include "llvm/Support/Debug.h"
36 #include "llvm/Support/raw_ostream.h"
37 
38 #define DEBUG_TYPE "amdgpu-isel"
39 
40 using namespace llvm;
41 using namespace MIPatternMatch;
42 
43 #define GET_GLOBALISEL_IMPL
44 #define AMDGPUSubtarget GCNSubtarget
45 #include "AMDGPUGenGlobalISel.inc"
46 #undef GET_GLOBALISEL_IMPL
47 #undef AMDGPUSubtarget
48 
49 AMDGPUInstructionSelector::AMDGPUInstructionSelector(
50     const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
51     const AMDGPUTargetMachine &TM)
52     : InstructionSelector(), TII(*STI.getInstrInfo()),
53       TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
54       STI(STI),
55       EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
56 #define GET_GLOBALISEL_PREDICATES_INIT
57 #include "AMDGPUGenGlobalISel.inc"
58 #undef GET_GLOBALISEL_PREDICATES_INIT
59 #define GET_GLOBALISEL_TEMPORARIES_INIT
60 #include "AMDGPUGenGlobalISel.inc"
61 #undef GET_GLOBALISEL_TEMPORARIES_INIT
62 {
63 }
64 
65 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
66 
67 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits &KB,
68                                         CodeGenCoverage &CoverageInfo) {
69   MRI = &MF.getRegInfo();
70   InstructionSelector::setupMF(MF, KB, CoverageInfo);
71 }
72 
73 bool AMDGPUInstructionSelector::isVCC(Register Reg,
74                                       const MachineRegisterInfo &MRI) const {
75   if (Register::isPhysicalRegister(Reg))
76     return Reg == TRI.getVCC();
77 
78   auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
79   const TargetRegisterClass *RC =
80       RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
81   if (RC) {
82     const LLT Ty = MRI.getType(Reg);
83     return RC->hasSuperClassEq(TRI.getBoolRC()) &&
84            Ty.isValid() && Ty.getSizeInBits() == 1;
85   }
86 
87   const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
88   return RB->getID() == AMDGPU::VCCRegBankID;
89 }
90 
91 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
92   const DebugLoc &DL = I.getDebugLoc();
93   MachineBasicBlock *BB = I.getParent();
94   I.setDesc(TII.get(TargetOpcode::COPY));
95 
96   const MachineOperand &Src = I.getOperand(1);
97   MachineOperand &Dst = I.getOperand(0);
98   Register DstReg = Dst.getReg();
99   Register SrcReg = Src.getReg();
100 
101   if (isVCC(DstReg, *MRI)) {
102     if (SrcReg == AMDGPU::SCC) {
103       const TargetRegisterClass *RC
104         = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
105       if (!RC)
106         return true;
107       return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
108     }
109 
110     if (!isVCC(SrcReg, *MRI)) {
111       // TODO: Should probably leave the copy and let copyPhysReg expand it.
112       if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI))
113         return false;
114 
115       const TargetRegisterClass *SrcRC
116         = TRI.getConstrainedRegClassForOperand(Src, *MRI);
117 
118       Register MaskedReg = MRI->createVirtualRegister(SrcRC);
119 
120       // We can't trust the high bits at this point, so clear them.
121 
122       // TODO: Skip masking high bits if def is known boolean.
123 
124       unsigned AndOpc = TRI.isSGPRClass(SrcRC) ?
125         AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32;
126       BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg)
127         .addImm(1)
128         .addReg(SrcReg);
129       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg)
130         .addImm(0)
131         .addReg(MaskedReg);
132 
133       if (!MRI->getRegClassOrNull(SrcReg))
134         MRI->setRegClass(SrcReg, SrcRC);
135       I.eraseFromParent();
136       return true;
137     }
138 
139     const TargetRegisterClass *RC =
140       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
141     if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
142       return false;
143 
144     // Don't constrain the source register to a class so the def instruction
145     // handles it (unless it's undef).
146     //
147     // FIXME: This is a hack. When selecting the def, we neeed to know
148     // specifically know that the result is VCCRegBank, and not just an SGPR
149     // with size 1. An SReg_32 with size 1 is ambiguous with wave32.
150     if (Src.isUndef()) {
151       const TargetRegisterClass *SrcRC =
152         TRI.getConstrainedRegClassForOperand(Src, *MRI);
153       if (SrcRC && !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
154         return false;
155     }
156 
157     return true;
158   }
159 
160   for (const MachineOperand &MO : I.operands()) {
161     if (Register::isPhysicalRegister(MO.getReg()))
162       continue;
163 
164     const TargetRegisterClass *RC =
165             TRI.getConstrainedRegClassForOperand(MO, *MRI);
166     if (!RC)
167       continue;
168     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
169   }
170   return true;
171 }
172 
173 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const {
174   const Register DefReg = I.getOperand(0).getReg();
175   const LLT DefTy = MRI->getType(DefReg);
176 
177   // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy)
178 
179   const RegClassOrRegBank &RegClassOrBank =
180     MRI->getRegClassOrRegBank(DefReg);
181 
182   const TargetRegisterClass *DefRC
183     = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
184   if (!DefRC) {
185     if (!DefTy.isValid()) {
186       LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
187       return false;
188     }
189 
190     const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
191     DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, *MRI);
192     if (!DefRC) {
193       LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
194       return false;
195     }
196   }
197 
198   // TODO: Verify that all registers have the same bank
199   I.setDesc(TII.get(TargetOpcode::PHI));
200   return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI);
201 }
202 
203 MachineOperand
204 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
205                                            const TargetRegisterClass &SubRC,
206                                            unsigned SubIdx) const {
207 
208   MachineInstr *MI = MO.getParent();
209   MachineBasicBlock *BB = MO.getParent()->getParent();
210   Register DstReg = MRI->createVirtualRegister(&SubRC);
211 
212   if (MO.isReg()) {
213     unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
214     Register Reg = MO.getReg();
215     BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
216             .addReg(Reg, 0, ComposedSubIdx);
217 
218     return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
219                                      MO.isKill(), MO.isDead(), MO.isUndef(),
220                                      MO.isEarlyClobber(), 0, MO.isDebug(),
221                                      MO.isInternalRead());
222   }
223 
224   assert(MO.isImm());
225 
226   APInt Imm(64, MO.getImm());
227 
228   switch (SubIdx) {
229   default:
230     llvm_unreachable("do not know to split immediate with this sub index.");
231   case AMDGPU::sub0:
232     return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
233   case AMDGPU::sub1:
234     return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
235   }
236 }
237 
238 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) {
239   switch (Opc) {
240   case AMDGPU::G_AND:
241     return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
242   case AMDGPU::G_OR:
243     return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32;
244   case AMDGPU::G_XOR:
245     return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32;
246   default:
247     llvm_unreachable("not a bit op");
248   }
249 }
250 
251 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const {
252   MachineOperand &Dst = I.getOperand(0);
253   MachineOperand &Src0 = I.getOperand(1);
254   MachineOperand &Src1 = I.getOperand(2);
255   Register DstReg = Dst.getReg();
256   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
257 
258   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
259   if (DstRB->getID() == AMDGPU::VCCRegBankID) {
260     const TargetRegisterClass *RC = TRI.getBoolRC();
261     unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(),
262                                            RC == &AMDGPU::SReg_64RegClass);
263     I.setDesc(TII.get(InstOpc));
264 
265     // FIXME: Hack to avoid turning the register bank into a register class.
266     // The selector for G_ICMP relies on seeing the register bank for the result
267     // is VCC. In wave32 if we constrain the registers to SReg_32 here, it will
268     // be ambiguous whether it's a scalar or vector bool.
269     if (Src0.isUndef() && !MRI->getRegClassOrNull(Src0.getReg()))
270       MRI->setRegClass(Src0.getReg(), RC);
271     if (Src1.isUndef() && !MRI->getRegClassOrNull(Src1.getReg()))
272       MRI->setRegClass(Src1.getReg(), RC);
273 
274     return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
275   }
276 
277   // TODO: Should this allow an SCC bank result, and produce a copy from SCC for
278   // the result?
279   if (DstRB->getID() == AMDGPU::SGPRRegBankID) {
280     unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(), Size > 32);
281     I.setDesc(TII.get(InstOpc));
282     // Dead implicit-def of scc
283     I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef
284                                            true, // isImp
285                                            false, // isKill
286                                            true)); // isDead
287     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
288   }
289 
290   return false;
291 }
292 
293 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const {
294   MachineBasicBlock *BB = I.getParent();
295   MachineFunction *MF = BB->getParent();
296   Register DstReg = I.getOperand(0).getReg();
297   const DebugLoc &DL = I.getDebugLoc();
298   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
299   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
300   const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID;
301   const bool Sub = I.getOpcode() == TargetOpcode::G_SUB;
302 
303   if (Size == 32) {
304     if (IsSALU) {
305       const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
306       MachineInstr *Add =
307         BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
308         .add(I.getOperand(1))
309         .add(I.getOperand(2));
310       I.eraseFromParent();
311       return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
312     }
313 
314     if (STI.hasAddNoCarry()) {
315       const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64;
316       I.setDesc(TII.get(Opc));
317       I.addOperand(*MF, MachineOperand::CreateImm(0));
318       I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
319       return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
320     }
321 
322     const unsigned Opc = Sub ? AMDGPU::V_SUB_I32_e64 : AMDGPU::V_ADD_I32_e64;
323 
324     Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass());
325     MachineInstr *Add
326       = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
327       .addDef(UnusedCarry, RegState::Dead)
328       .add(I.getOperand(1))
329       .add(I.getOperand(2))
330       .addImm(0);
331     I.eraseFromParent();
332     return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
333   }
334 
335   assert(!Sub && "illegal sub should not reach here");
336 
337   const TargetRegisterClass &RC
338     = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass;
339   const TargetRegisterClass &HalfRC
340     = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass;
341 
342   MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0));
343   MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0));
344   MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1));
345   MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1));
346 
347   Register DstLo = MRI->createVirtualRegister(&HalfRC);
348   Register DstHi = MRI->createVirtualRegister(&HalfRC);
349 
350   if (IsSALU) {
351     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
352       .add(Lo1)
353       .add(Lo2);
354     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
355       .add(Hi1)
356       .add(Hi2);
357   } else {
358     const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass();
359     Register CarryReg = MRI->createVirtualRegister(CarryRC);
360     BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_I32_e64), DstLo)
361       .addDef(CarryReg)
362       .add(Lo1)
363       .add(Lo2)
364       .addImm(0);
365     MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi)
366       .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead)
367       .add(Hi1)
368       .add(Hi2)
369       .addReg(CarryReg, RegState::Kill)
370       .addImm(0);
371 
372     if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI))
373       return false;
374   }
375 
376   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
377     .addReg(DstLo)
378     .addImm(AMDGPU::sub0)
379     .addReg(DstHi)
380     .addImm(AMDGPU::sub1);
381 
382 
383   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI))
384     return false;
385 
386   I.eraseFromParent();
387   return true;
388 }
389 
390 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE(
391   MachineInstr &I) const {
392   MachineBasicBlock *BB = I.getParent();
393   MachineFunction *MF = BB->getParent();
394   const DebugLoc &DL = I.getDebugLoc();
395   Register Dst0Reg = I.getOperand(0).getReg();
396   Register Dst1Reg = I.getOperand(1).getReg();
397   const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO ||
398                      I.getOpcode() == AMDGPU::G_UADDE;
399   const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE ||
400                           I.getOpcode() == AMDGPU::G_USUBE;
401 
402   if (isVCC(Dst1Reg, *MRI)) {
403       // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
404       // carry out despite the _i32 name. These were renamed in VI to _U32.
405       // FIXME: We should probably rename the opcodes here.
406     unsigned NoCarryOpc = IsAdd ? AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
407     unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64;
408     I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc));
409     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
410     I.addOperand(*MF, MachineOperand::CreateImm(0));
411     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
412   }
413 
414   Register Src0Reg = I.getOperand(2).getReg();
415   Register Src1Reg = I.getOperand(3).getReg();
416 
417   if (HasCarryIn) {
418     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
419       .addReg(I.getOperand(4).getReg());
420   }
421 
422   unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
423   unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
424 
425   BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg)
426     .add(I.getOperand(2))
427     .add(I.getOperand(3));
428   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg)
429     .addReg(AMDGPU::SCC);
430 
431   if (!MRI->getRegClassOrNull(Dst1Reg))
432     MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass);
433 
434   if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
435       !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
436       !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI))
437     return false;
438 
439   if (HasCarryIn &&
440       !RBI.constrainGenericRegister(I.getOperand(4).getReg(),
441                                     AMDGPU::SReg_32RegClass, *MRI))
442     return false;
443 
444   I.eraseFromParent();
445   return true;
446 }
447 
448 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
449   MachineBasicBlock *BB = I.getParent();
450   Register DstReg = I.getOperand(0).getReg();
451   Register SrcReg = I.getOperand(1).getReg();
452   LLT DstTy = MRI->getType(DstReg);
453   LLT SrcTy = MRI->getType(SrcReg);
454   const unsigned SrcSize = SrcTy.getSizeInBits();
455   const unsigned DstSize = DstTy.getSizeInBits();
456 
457   // TODO: Should handle any multiple of 32 offset.
458   unsigned Offset = I.getOperand(2).getImm();
459   if (Offset % DstSize != 0)
460     return false;
461 
462   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
463   const TargetRegisterClass *SrcRC =
464     TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI);
465   if (!SrcRC)
466     return false;
467 
468   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
469 
470   const DebugLoc &DL = I.getDebugLoc();
471   MachineInstr *Copy = BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg)
472                                .addReg(SrcReg, 0, SubRegs[Offset / DstSize]);
473 
474   for (const MachineOperand &MO : Copy->operands()) {
475     const TargetRegisterClass *RC =
476             TRI.getConstrainedRegClassForOperand(MO, *MRI);
477     if (!RC)
478       continue;
479     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
480   }
481   I.eraseFromParent();
482   return true;
483 }
484 
485 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const {
486   MachineBasicBlock *BB = MI.getParent();
487   Register DstReg = MI.getOperand(0).getReg();
488   LLT DstTy = MRI->getType(DstReg);
489   LLT SrcTy = MRI->getType(MI.getOperand(1).getReg());
490 
491   const unsigned SrcSize = SrcTy.getSizeInBits();
492   if (SrcSize < 32)
493     return selectImpl(MI, *CoverageInfo);
494 
495   const DebugLoc &DL = MI.getDebugLoc();
496   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
497   const unsigned DstSize = DstTy.getSizeInBits();
498   const TargetRegisterClass *DstRC =
499     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
500   if (!DstRC)
501     return false;
502 
503   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8);
504   MachineInstrBuilder MIB =
505     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg);
506   for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) {
507     MachineOperand &Src = MI.getOperand(I + 1);
508     MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef()));
509     MIB.addImm(SubRegs[I]);
510 
511     const TargetRegisterClass *SrcRC
512       = TRI.getConstrainedRegClassForOperand(Src, *MRI);
513     if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI))
514       return false;
515   }
516 
517   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
518     return false;
519 
520   MI.eraseFromParent();
521   return true;
522 }
523 
524 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const {
525   MachineBasicBlock *BB = MI.getParent();
526   const int NumDst = MI.getNumOperands() - 1;
527 
528   MachineOperand &Src = MI.getOperand(NumDst);
529 
530   Register SrcReg = Src.getReg();
531   Register DstReg0 = MI.getOperand(0).getReg();
532   LLT DstTy = MRI->getType(DstReg0);
533   LLT SrcTy = MRI->getType(SrcReg);
534 
535   const unsigned DstSize = DstTy.getSizeInBits();
536   const unsigned SrcSize = SrcTy.getSizeInBits();
537   const DebugLoc &DL = MI.getDebugLoc();
538   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
539 
540   const TargetRegisterClass *SrcRC =
541     TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI);
542   if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
543     return false;
544 
545   const unsigned SrcFlags = getUndefRegState(Src.isUndef());
546 
547   // Note we could have mixed SGPR and VGPR destination banks for an SGPR
548   // source, and this relies on the fact that the same subregister indices are
549   // used for both.
550   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
551   for (int I = 0, E = NumDst; I != E; ++I) {
552     MachineOperand &Dst = MI.getOperand(I);
553     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg())
554       .addReg(SrcReg, SrcFlags, SubRegs[I]);
555 
556     const TargetRegisterClass *DstRC =
557       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
558     if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI))
559       return false;
560   }
561 
562   MI.eraseFromParent();
563   return true;
564 }
565 
566 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const {
567   return selectG_ADD_SUB(I);
568 }
569 
570 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
571   const MachineOperand &MO = I.getOperand(0);
572 
573   // FIXME: Interface for getConstrainedRegClassForOperand needs work. The
574   // regbank check here is to know why getConstrainedRegClassForOperand failed.
575   const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI);
576   if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) ||
577       (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) {
578     I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
579     return true;
580   }
581 
582   return false;
583 }
584 
585 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const {
586   MachineBasicBlock *BB = I.getParent();
587 
588   Register DstReg = I.getOperand(0).getReg();
589   Register Src0Reg = I.getOperand(1).getReg();
590   Register Src1Reg = I.getOperand(2).getReg();
591   LLT Src1Ty = MRI->getType(Src1Reg);
592 
593   unsigned DstSize = MRI->getType(DstReg).getSizeInBits();
594   unsigned InsSize = Src1Ty.getSizeInBits();
595 
596   int64_t Offset = I.getOperand(3).getImm();
597   if (Offset % 32 != 0)
598     return false;
599 
600   unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32);
601   if (SubReg == AMDGPU::NoSubRegister)
602     return false;
603 
604   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
605   const TargetRegisterClass *DstRC =
606     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
607   if (!DstRC)
608     return false;
609 
610   const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI);
611   const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI);
612   const TargetRegisterClass *Src0RC =
613     TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank, *MRI);
614   const TargetRegisterClass *Src1RC =
615     TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank, *MRI);
616 
617   // Deal with weird cases where the class only partially supports the subreg
618   // index.
619   Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg);
620   if (!Src0RC)
621     return false;
622 
623   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
624       !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) ||
625       !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI))
626     return false;
627 
628   const DebugLoc &DL = I.getDebugLoc();
629   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg)
630     .addReg(Src0Reg)
631     .addReg(Src1Reg)
632     .addImm(SubReg);
633 
634   I.eraseFromParent();
635   return true;
636 }
637 
638 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const {
639   unsigned IntrinsicID = I.getIntrinsicID();
640   switch (IntrinsicID) {
641   case Intrinsic::amdgcn_if_break: {
642     MachineBasicBlock *BB = I.getParent();
643 
644     // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
645     // SelectionDAG uses for wave32 vs wave64.
646     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK))
647       .add(I.getOperand(0))
648       .add(I.getOperand(2))
649       .add(I.getOperand(3));
650 
651     Register DstReg = I.getOperand(0).getReg();
652     Register Src0Reg = I.getOperand(2).getReg();
653     Register Src1Reg = I.getOperand(3).getReg();
654 
655     I.eraseFromParent();
656 
657     for (Register Reg : { DstReg, Src0Reg, Src1Reg })
658       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
659 
660     return true;
661   }
662   default:
663     return selectImpl(I, *CoverageInfo);
664   }
665 }
666 
667 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) {
668   if (Size != 32 && Size != 64)
669     return -1;
670   switch (P) {
671   default:
672     llvm_unreachable("Unknown condition code!");
673   case CmpInst::ICMP_NE:
674     return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64;
675   case CmpInst::ICMP_EQ:
676     return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64;
677   case CmpInst::ICMP_SGT:
678     return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64;
679   case CmpInst::ICMP_SGE:
680     return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64;
681   case CmpInst::ICMP_SLT:
682     return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64;
683   case CmpInst::ICMP_SLE:
684     return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64;
685   case CmpInst::ICMP_UGT:
686     return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64;
687   case CmpInst::ICMP_UGE:
688     return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64;
689   case CmpInst::ICMP_ULT:
690     return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64;
691   case CmpInst::ICMP_ULE:
692     return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64;
693   }
694 }
695 
696 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P,
697                                               unsigned Size) const {
698   if (Size == 64) {
699     if (!STI.hasScalarCompareEq64())
700       return -1;
701 
702     switch (P) {
703     case CmpInst::ICMP_NE:
704       return AMDGPU::S_CMP_LG_U64;
705     case CmpInst::ICMP_EQ:
706       return AMDGPU::S_CMP_EQ_U64;
707     default:
708       return -1;
709     }
710   }
711 
712   if (Size != 32)
713     return -1;
714 
715   switch (P) {
716   case CmpInst::ICMP_NE:
717     return AMDGPU::S_CMP_LG_U32;
718   case CmpInst::ICMP_EQ:
719     return AMDGPU::S_CMP_EQ_U32;
720   case CmpInst::ICMP_SGT:
721     return AMDGPU::S_CMP_GT_I32;
722   case CmpInst::ICMP_SGE:
723     return AMDGPU::S_CMP_GE_I32;
724   case CmpInst::ICMP_SLT:
725     return AMDGPU::S_CMP_LT_I32;
726   case CmpInst::ICMP_SLE:
727     return AMDGPU::S_CMP_LE_I32;
728   case CmpInst::ICMP_UGT:
729     return AMDGPU::S_CMP_GT_U32;
730   case CmpInst::ICMP_UGE:
731     return AMDGPU::S_CMP_GE_U32;
732   case CmpInst::ICMP_ULT:
733     return AMDGPU::S_CMP_LT_U32;
734   case CmpInst::ICMP_ULE:
735     return AMDGPU::S_CMP_LE_U32;
736   default:
737     llvm_unreachable("Unknown condition code!");
738   }
739 }
740 
741 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const {
742   MachineBasicBlock *BB = I.getParent();
743   const DebugLoc &DL = I.getDebugLoc();
744 
745   Register SrcReg = I.getOperand(2).getReg();
746   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
747 
748   auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
749 
750   Register CCReg = I.getOperand(0).getReg();
751   if (!isVCC(CCReg, *MRI)) {
752     int Opcode = getS_CMPOpcode(Pred, Size);
753     if (Opcode == -1)
754       return false;
755     MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode))
756             .add(I.getOperand(2))
757             .add(I.getOperand(3));
758     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg)
759       .addReg(AMDGPU::SCC);
760     bool Ret =
761         constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) &&
762         RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI);
763     I.eraseFromParent();
764     return Ret;
765   }
766 
767   int Opcode = getV_CMPOpcode(Pred, Size);
768   if (Opcode == -1)
769     return false;
770 
771   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode),
772             I.getOperand(0).getReg())
773             .add(I.getOperand(2))
774             .add(I.getOperand(3));
775   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
776                                *TRI.getBoolRC(), *MRI);
777   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
778   I.eraseFromParent();
779   return Ret;
780 }
781 
782 static bool isZero(Register Reg, MachineRegisterInfo &MRI) {
783   int64_t C;
784   if (mi_match(Reg, MRI, m_ICst(C)) && C == 0)
785     return true;
786 
787   // FIXME: matcher should ignore copies
788   return mi_match(Reg, MRI, m_Copy(m_ICst(C))) && C == 0;
789 }
790 
791 static unsigned extractGLC(unsigned AuxiliaryData) {
792   return AuxiliaryData & 1;
793 }
794 
795 static unsigned extractSLC(unsigned AuxiliaryData) {
796   return (AuxiliaryData >> 1) & 1;
797 }
798 
799 static unsigned extractDLC(unsigned AuxiliaryData) {
800   return (AuxiliaryData >> 2) & 1;
801 }
802 
803 static unsigned extractSWZ(unsigned AuxiliaryData) {
804   return (AuxiliaryData >> 3) & 1;
805 }
806 
807 static unsigned getBufferStoreOpcode(LLT Ty,
808                                      const unsigned MemSize,
809                                      const bool Offen) {
810   const int Size = Ty.getSizeInBits();
811   switch (8 * MemSize) {
812   case 8:
813     return Offen ? AMDGPU::BUFFER_STORE_BYTE_OFFEN_exact :
814                    AMDGPU::BUFFER_STORE_BYTE_OFFSET_exact;
815   case 16:
816     return Offen ? AMDGPU::BUFFER_STORE_SHORT_OFFEN_exact :
817                    AMDGPU::BUFFER_STORE_SHORT_OFFSET_exact;
818   default:
819     unsigned Opc = Offen ? AMDGPU::BUFFER_STORE_DWORD_OFFEN_exact :
820                            AMDGPU::BUFFER_STORE_DWORD_OFFSET_exact;
821     if (Size > 32)
822       Opc = AMDGPU::getMUBUFOpcode(Opc, Size / 32);
823     return Opc;
824   }
825 }
826 
827 static unsigned getBufferStoreFormatOpcode(LLT Ty,
828                                            const unsigned MemSize,
829                                            const bool Offen) {
830   bool IsD16Packed = Ty.getScalarSizeInBits() == 16;
831   bool IsD16Unpacked = 8 * MemSize < Ty.getSizeInBits();
832   int NumElts = Ty.isVector() ? Ty.getNumElements() : 1;
833 
834   if (IsD16Packed) {
835     switch (NumElts) {
836     case 1:
837       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact :
838                      AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact;
839     case 2:
840       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFEN_exact :
841                      AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFSET_exact;
842     case 3:
843       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFEN_exact :
844                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFSET_exact;
845     case 4:
846       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFEN_exact :
847                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFSET_exact;
848     default:
849       return -1;
850     }
851   }
852 
853   if (IsD16Unpacked) {
854     switch (NumElts) {
855     case 1:
856       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact :
857                      AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact;
858     case 2:
859       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFEN_exact :
860                      AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFSET_exact;
861     case 3:
862       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFEN_exact :
863                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFSET_exact;
864     case 4:
865       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFEN_exact :
866                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFSET_exact;
867     default:
868       return -1;
869     }
870   }
871 
872   switch (NumElts) {
873   case 1:
874     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_X_OFFEN_exact :
875                    AMDGPU::BUFFER_STORE_FORMAT_X_OFFSET_exact;
876   case 2:
877     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XY_OFFEN_exact :
878                   AMDGPU::BUFFER_STORE_FORMAT_XY_OFFSET_exact;
879   case 3:
880     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFEN_exact :
881                    AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFSET_exact;
882   case 4:
883     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFEN_exact :
884                    AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFSET_exact;
885   default:
886     return -1;
887   }
888 
889   llvm_unreachable("unhandled buffer store");
890 }
891 
892 // TODO: Move this to combiner
893 // Returns base register, imm offset, total constant offset.
894 std::tuple<Register, unsigned, unsigned>
895 AMDGPUInstructionSelector::splitBufferOffsets(MachineIRBuilder &B,
896                                               Register OrigOffset) const {
897   const unsigned MaxImm = 4095;
898   Register BaseReg;
899   unsigned TotalConstOffset;
900   MachineInstr *OffsetDef;
901 
902   std::tie(BaseReg, TotalConstOffset, OffsetDef)
903     = AMDGPU::getBaseWithConstantOffset(*MRI, OrigOffset);
904 
905   unsigned ImmOffset = TotalConstOffset;
906 
907   // If the immediate value is too big for the immoffset field, put the value
908   // and -4096 into the immoffset field so that the value that is copied/added
909   // for the voffset field is a multiple of 4096, and it stands more chance
910   // of being CSEd with the copy/add for another similar load/store.f
911   // However, do not do that rounding down to a multiple of 4096 if that is a
912   // negative number, as it appears to be illegal to have a negative offset
913   // in the vgpr, even if adding the immediate offset makes it positive.
914   unsigned Overflow = ImmOffset & ~MaxImm;
915   ImmOffset -= Overflow;
916   if ((int32_t)Overflow < 0) {
917     Overflow += ImmOffset;
918     ImmOffset = 0;
919   }
920 
921   if (Overflow != 0) {
922     // In case this is in a waterfall loop, insert offset code at the def point
923     // of the offset, not inside the loop.
924     MachineBasicBlock::iterator OldInsPt = B.getInsertPt();
925     MachineBasicBlock &OldMBB = B.getMBB();
926     B.setInstr(*OffsetDef);
927 
928     if (!BaseReg) {
929       BaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
930       B.buildInstr(AMDGPU::V_MOV_B32_e32)
931         .addDef(BaseReg)
932         .addImm(Overflow);
933     } else {
934       Register OverflowVal = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
935       B.buildInstr(AMDGPU::V_MOV_B32_e32)
936         .addDef(OverflowVal)
937         .addImm(Overflow);
938 
939       Register NewBaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
940       TII.getAddNoCarry(B.getMBB(), B.getInsertPt(), B.getDebugLoc(), NewBaseReg)
941         .addReg(BaseReg)
942         .addReg(OverflowVal, RegState::Kill)
943         .addImm(0);
944       BaseReg = NewBaseReg;
945     }
946 
947     B.setInsertPt(OldMBB, OldInsPt);
948   }
949 
950   return std::make_tuple(BaseReg, ImmOffset, TotalConstOffset);
951 }
952 
953 bool AMDGPUInstructionSelector::selectStoreIntrinsic(MachineInstr &MI,
954                                                      bool IsFormat) const {
955   MachineIRBuilder B(MI);
956   MachineFunction &MF = B.getMF();
957   Register VData = MI.getOperand(1).getReg();
958   LLT Ty = MRI->getType(VData);
959 
960   int Size = Ty.getSizeInBits();
961   if (Size % 32 != 0)
962     return false;
963 
964   // FIXME: Verifier should enforce 1 MMO for these intrinsics.
965   MachineMemOperand *MMO = *MI.memoperands_begin();
966   const int MemSize = MMO->getSize();
967 
968   Register RSrc = MI.getOperand(2).getReg();
969   Register VOffset = MI.getOperand(3).getReg();
970   Register SOffset = MI.getOperand(4).getReg();
971   unsigned AuxiliaryData = MI.getOperand(5).getImm();
972   unsigned ImmOffset;
973   unsigned TotalOffset;
974 
975   std::tie(VOffset, ImmOffset, TotalOffset) = splitBufferOffsets(B, VOffset);
976   if (TotalOffset != 0)
977     MMO = MF.getMachineMemOperand(MMO, TotalOffset, MemSize);
978 
979   const bool Offen = !isZero(VOffset, *MRI);
980 
981   int Opc = IsFormat ? getBufferStoreFormatOpcode(Ty, MemSize, Offen) :
982     getBufferStoreOpcode(Ty, MemSize, Offen);
983   if (Opc == -1)
984     return false;
985 
986   MachineInstrBuilder MIB = B.buildInstr(Opc)
987     .addUse(VData);
988 
989   if (Offen)
990     MIB.addUse(VOffset);
991 
992   MIB.addUse(RSrc)
993      .addUse(SOffset)
994      .addImm(ImmOffset)
995      .addImm(extractGLC(AuxiliaryData))
996      .addImm(extractSLC(AuxiliaryData))
997      .addImm(0) // tfe: FIXME: Remove from inst
998      .addImm(extractDLC(AuxiliaryData))
999      .addImm(extractSWZ(AuxiliaryData))
1000      .addMemOperand(MMO);
1001 
1002   MI.eraseFromParent();
1003 
1004   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1005 }
1006 
1007 static unsigned getDSShaderTypeValue(const MachineFunction &MF) {
1008   switch (MF.getFunction().getCallingConv()) {
1009   case CallingConv::AMDGPU_PS:
1010     return 1;
1011   case CallingConv::AMDGPU_VS:
1012     return 2;
1013   case CallingConv::AMDGPU_GS:
1014     return 3;
1015   case CallingConv::AMDGPU_HS:
1016   case CallingConv::AMDGPU_LS:
1017   case CallingConv::AMDGPU_ES:
1018     report_fatal_error("ds_ordered_count unsupported for this calling conv");
1019   case CallingConv::AMDGPU_CS:
1020   case CallingConv::AMDGPU_KERNEL:
1021   case CallingConv::C:
1022   case CallingConv::Fast:
1023   default:
1024     // Assume other calling conventions are various compute callable functions
1025     return 0;
1026   }
1027 }
1028 
1029 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic(
1030   MachineInstr &MI, Intrinsic::ID IntrID) const {
1031   MachineBasicBlock *MBB = MI.getParent();
1032   MachineFunction *MF = MBB->getParent();
1033   const DebugLoc &DL = MI.getDebugLoc();
1034 
1035   unsigned IndexOperand = MI.getOperand(7).getImm();
1036   bool WaveRelease = MI.getOperand(8).getImm() != 0;
1037   bool WaveDone = MI.getOperand(9).getImm() != 0;
1038 
1039   if (WaveDone && !WaveRelease)
1040     report_fatal_error("ds_ordered_count: wave_done requires wave_release");
1041 
1042   unsigned OrderedCountIndex = IndexOperand & 0x3f;
1043   IndexOperand &= ~0x3f;
1044   unsigned CountDw = 0;
1045 
1046   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) {
1047     CountDw = (IndexOperand >> 24) & 0xf;
1048     IndexOperand &= ~(0xf << 24);
1049 
1050     if (CountDw < 1 || CountDw > 4) {
1051       report_fatal_error(
1052         "ds_ordered_count: dword count must be between 1 and 4");
1053     }
1054   }
1055 
1056   if (IndexOperand)
1057     report_fatal_error("ds_ordered_count: bad index operand");
1058 
1059   unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1;
1060   unsigned ShaderType = getDSShaderTypeValue(*MF);
1061 
1062   unsigned Offset0 = OrderedCountIndex << 2;
1063   unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) |
1064                      (Instruction << 4);
1065 
1066   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10)
1067     Offset1 |= (CountDw - 1) << 6;
1068 
1069   unsigned Offset = Offset0 | (Offset1 << 8);
1070 
1071   Register M0Val = MI.getOperand(2).getReg();
1072   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1073     .addReg(M0Val);
1074 
1075   Register DstReg = MI.getOperand(0).getReg();
1076   Register ValReg = MI.getOperand(3).getReg();
1077   MachineInstrBuilder DS =
1078     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg)
1079       .addReg(ValReg)
1080       .addImm(Offset)
1081       .cloneMemRefs(MI);
1082 
1083   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI))
1084     return false;
1085 
1086   bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI);
1087   MI.eraseFromParent();
1088   return Ret;
1089 }
1090 
1091 static unsigned gwsIntrinToOpcode(unsigned IntrID) {
1092   switch (IntrID) {
1093   case Intrinsic::amdgcn_ds_gws_init:
1094     return AMDGPU::DS_GWS_INIT;
1095   case Intrinsic::amdgcn_ds_gws_barrier:
1096     return AMDGPU::DS_GWS_BARRIER;
1097   case Intrinsic::amdgcn_ds_gws_sema_v:
1098     return AMDGPU::DS_GWS_SEMA_V;
1099   case Intrinsic::amdgcn_ds_gws_sema_br:
1100     return AMDGPU::DS_GWS_SEMA_BR;
1101   case Intrinsic::amdgcn_ds_gws_sema_p:
1102     return AMDGPU::DS_GWS_SEMA_P;
1103   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1104     return AMDGPU::DS_GWS_SEMA_RELEASE_ALL;
1105   default:
1106     llvm_unreachable("not a gws intrinsic");
1107   }
1108 }
1109 
1110 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI,
1111                                                      Intrinsic::ID IID) const {
1112   if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all &&
1113       !STI.hasGWSSemaReleaseAll())
1114     return false;
1115 
1116   // intrinsic ID, vsrc, offset
1117   const bool HasVSrc = MI.getNumOperands() == 3;
1118   assert(HasVSrc || MI.getNumOperands() == 2);
1119 
1120   Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg();
1121   const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI);
1122   if (OffsetRB->getID() != AMDGPU::SGPRRegBankID)
1123     return false;
1124 
1125   MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1126   assert(OffsetDef);
1127 
1128   unsigned ImmOffset;
1129 
1130   MachineBasicBlock *MBB = MI.getParent();
1131   const DebugLoc &DL = MI.getDebugLoc();
1132 
1133   MachineInstr *Readfirstlane = nullptr;
1134 
1135   // If we legalized the VGPR input, strip out the readfirstlane to analyze the
1136   // incoming offset, in case there's an add of a constant. We'll have to put it
1137   // back later.
1138   if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) {
1139     Readfirstlane = OffsetDef;
1140     BaseOffset = OffsetDef->getOperand(1).getReg();
1141     OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1142   }
1143 
1144   if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) {
1145     // If we have a constant offset, try to use the 0 in m0 as the base.
1146     // TODO: Look into changing the default m0 initialization value. If the
1147     // default -1 only set the low 16-bits, we could leave it as-is and add 1 to
1148     // the immediate offset.
1149 
1150     ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue();
1151     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1152       .addImm(0);
1153   } else {
1154     std::tie(BaseOffset, ImmOffset, OffsetDef)
1155       = AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset);
1156 
1157     if (Readfirstlane) {
1158       // We have the constant offset now, so put the readfirstlane back on the
1159       // variable component.
1160       if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI))
1161         return false;
1162 
1163       Readfirstlane->getOperand(1).setReg(BaseOffset);
1164       BaseOffset = Readfirstlane->getOperand(0).getReg();
1165     } else {
1166       if (!RBI.constrainGenericRegister(BaseOffset,
1167                                         AMDGPU::SReg_32RegClass, *MRI))
1168         return false;
1169     }
1170 
1171     Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1172     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base)
1173       .addReg(BaseOffset)
1174       .addImm(16);
1175 
1176     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1177       .addReg(M0Base);
1178   }
1179 
1180   // The resource id offset is computed as (<isa opaque base> + M0[21:16] +
1181   // offset field) % 64. Some versions of the programming guide omit the m0
1182   // part, or claim it's from offset 0.
1183   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID)));
1184 
1185   if (HasVSrc) {
1186     Register VSrc = MI.getOperand(1).getReg();
1187     MIB.addReg(VSrc);
1188     if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI))
1189       return false;
1190   }
1191 
1192   MIB.addImm(ImmOffset)
1193      .addImm(-1) // $gds
1194      .cloneMemRefs(MI);
1195 
1196   MI.eraseFromParent();
1197   return true;
1198 }
1199 
1200 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
1201     MachineInstr &I) const {
1202   MachineBasicBlock *BB = I.getParent();
1203   unsigned IntrinsicID = I.getIntrinsicID();
1204   switch (IntrinsicID) {
1205   case Intrinsic::amdgcn_end_cf: {
1206     // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
1207     // SelectionDAG uses for wave32 vs wave64.
1208     BuildMI(*BB, &I, I.getDebugLoc(),
1209             TII.get(AMDGPU::SI_END_CF))
1210       .add(I.getOperand(1));
1211 
1212     Register Reg = I.getOperand(1).getReg();
1213     I.eraseFromParent();
1214 
1215     if (!MRI->getRegClassOrNull(Reg))
1216       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
1217     return true;
1218   }
1219   case Intrinsic::amdgcn_raw_buffer_store:
1220     return selectStoreIntrinsic(I, false);
1221   case Intrinsic::amdgcn_raw_buffer_store_format:
1222     return selectStoreIntrinsic(I, true);
1223   case Intrinsic::amdgcn_ds_ordered_add:
1224   case Intrinsic::amdgcn_ds_ordered_swap:
1225     return selectDSOrderedIntrinsic(I, IntrinsicID);
1226   case Intrinsic::amdgcn_ds_gws_init:
1227   case Intrinsic::amdgcn_ds_gws_barrier:
1228   case Intrinsic::amdgcn_ds_gws_sema_v:
1229   case Intrinsic::amdgcn_ds_gws_sema_br:
1230   case Intrinsic::amdgcn_ds_gws_sema_p:
1231   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1232     return selectDSGWSIntrinsic(I, IntrinsicID);
1233   default:
1234     return selectImpl(I, *CoverageInfo);
1235   }
1236 }
1237 
1238 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const {
1239   MachineBasicBlock *BB = I.getParent();
1240   const DebugLoc &DL = I.getDebugLoc();
1241 
1242   Register DstReg = I.getOperand(0).getReg();
1243   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
1244   assert(Size <= 32 || Size == 64);
1245   const MachineOperand &CCOp = I.getOperand(1);
1246   Register CCReg = CCOp.getReg();
1247   if (!isVCC(CCReg, *MRI)) {
1248     unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 :
1249                                          AMDGPU::S_CSELECT_B32;
1250     MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1251             .addReg(CCReg);
1252 
1253     // The generic constrainSelectedInstRegOperands doesn't work for the scc register
1254     // bank, because it does not cover the register class that we used to represent
1255     // for it.  So we need to manually set the register class here.
1256     if (!MRI->getRegClassOrNull(CCReg))
1257         MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI));
1258     MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg)
1259             .add(I.getOperand(2))
1260             .add(I.getOperand(3));
1261 
1262     bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI) |
1263                constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI);
1264     I.eraseFromParent();
1265     return Ret;
1266   }
1267 
1268   // Wide VGPR select should have been split in RegBankSelect.
1269   if (Size > 32)
1270     return false;
1271 
1272   MachineInstr *Select =
1273       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1274               .addImm(0)
1275               .add(I.getOperand(3))
1276               .addImm(0)
1277               .add(I.getOperand(2))
1278               .add(I.getOperand(1));
1279 
1280   bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1281   I.eraseFromParent();
1282   return Ret;
1283 }
1284 
1285 bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const {
1286   initM0(I);
1287   return selectImpl(I, *CoverageInfo);
1288 }
1289 
1290 static int sizeToSubRegIndex(unsigned Size) {
1291   switch (Size) {
1292   case 32:
1293     return AMDGPU::sub0;
1294   case 64:
1295     return AMDGPU::sub0_sub1;
1296   case 96:
1297     return AMDGPU::sub0_sub1_sub2;
1298   case 128:
1299     return AMDGPU::sub0_sub1_sub2_sub3;
1300   case 256:
1301     return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1302   default:
1303     if (Size < 32)
1304       return AMDGPU::sub0;
1305     if (Size > 256)
1306       return -1;
1307     return sizeToSubRegIndex(PowerOf2Ceil(Size));
1308   }
1309 }
1310 
1311 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const {
1312   Register DstReg = I.getOperand(0).getReg();
1313   Register SrcReg = I.getOperand(1).getReg();
1314   const LLT DstTy = MRI->getType(DstReg);
1315   const LLT SrcTy = MRI->getType(SrcReg);
1316   if (!DstTy.isScalar())
1317     return false;
1318 
1319   const LLT S1 = LLT::scalar(1);
1320 
1321   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1322   const RegisterBank *DstRB;
1323   if (DstTy == S1) {
1324     // This is a special case. We don't treat s1 for legalization artifacts as
1325     // vcc booleans.
1326     DstRB = SrcRB;
1327   } else {
1328     DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1329     if (SrcRB != DstRB)
1330       return false;
1331   }
1332 
1333   unsigned DstSize = DstTy.getSizeInBits();
1334   unsigned SrcSize = SrcTy.getSizeInBits();
1335 
1336   const TargetRegisterClass *SrcRC
1337     = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, *MRI);
1338   const TargetRegisterClass *DstRC
1339     = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, *MRI);
1340 
1341   if (SrcSize > 32) {
1342     int SubRegIdx = sizeToSubRegIndex(DstSize);
1343     if (SubRegIdx == -1)
1344       return false;
1345 
1346     // Deal with weird cases where the class only partially supports the subreg
1347     // index.
1348     SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx);
1349     if (!SrcRC)
1350       return false;
1351 
1352     I.getOperand(1).setSubReg(SubRegIdx);
1353   }
1354 
1355   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
1356       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) {
1357     LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
1358     return false;
1359   }
1360 
1361   I.setDesc(TII.get(TargetOpcode::COPY));
1362   return true;
1363 }
1364 
1365 /// \returns true if a bitmask for \p Size bits will be an inline immediate.
1366 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) {
1367   Mask = maskTrailingOnes<unsigned>(Size);
1368   int SignedMask = static_cast<int>(Mask);
1369   return SignedMask >= -16 && SignedMask <= 64;
1370 }
1371 
1372 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1.
1373 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank(
1374   Register Reg, const MachineRegisterInfo &MRI,
1375   const TargetRegisterInfo &TRI) const {
1376   const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
1377   if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>())
1378     return RB;
1379 
1380   // Ignore the type, since we don't use vcc in artifacts.
1381   if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>())
1382     return &RBI.getRegBankFromRegClass(*RC, LLT());
1383   return nullptr;
1384 }
1385 
1386 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const {
1387   bool Signed = I.getOpcode() == AMDGPU::G_SEXT;
1388   const DebugLoc &DL = I.getDebugLoc();
1389   MachineBasicBlock &MBB = *I.getParent();
1390   const Register DstReg = I.getOperand(0).getReg();
1391   const Register SrcReg = I.getOperand(1).getReg();
1392 
1393   const LLT DstTy = MRI->getType(DstReg);
1394   const LLT SrcTy = MRI->getType(SrcReg);
1395   const unsigned SrcSize = SrcTy.getSizeInBits();
1396   const unsigned DstSize = DstTy.getSizeInBits();
1397   if (!DstTy.isScalar())
1398     return false;
1399 
1400   if (I.getOpcode() == AMDGPU::G_ANYEXT)
1401     return selectCOPY(I);
1402 
1403   // Artifact casts should never use vcc.
1404   const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI);
1405 
1406   if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) {
1407     // 64-bit should have been split up in RegBankSelect
1408 
1409     // Try to use an and with a mask if it will save code size.
1410     unsigned Mask;
1411     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1412       MachineInstr *ExtI =
1413       BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg)
1414         .addImm(Mask)
1415         .addReg(SrcReg);
1416       I.eraseFromParent();
1417       return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1418     }
1419 
1420     const unsigned BFE = Signed ? AMDGPU::V_BFE_I32 : AMDGPU::V_BFE_U32;
1421     MachineInstr *ExtI =
1422       BuildMI(MBB, I, DL, TII.get(BFE), DstReg)
1423       .addReg(SrcReg)
1424       .addImm(0) // Offset
1425       .addImm(SrcSize); // Width
1426     I.eraseFromParent();
1427     return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1428   }
1429 
1430   if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) {
1431     if (!RBI.constrainGenericRegister(SrcReg, AMDGPU::SReg_32RegClass, *MRI))
1432       return false;
1433 
1434     if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) {
1435       const unsigned SextOpc = SrcSize == 8 ?
1436         AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16;
1437       BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg)
1438         .addReg(SrcReg);
1439       I.eraseFromParent();
1440       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
1441     }
1442 
1443     const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64;
1444     const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1445 
1446     // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width.
1447     if (DstSize > 32 && SrcSize <= 32) {
1448       // We need a 64-bit register source, but the high bits don't matter.
1449       Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
1450       Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1451       BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
1452       BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg)
1453         .addReg(SrcReg)
1454         .addImm(AMDGPU::sub0)
1455         .addReg(UndefReg)
1456         .addImm(AMDGPU::sub1);
1457 
1458       BuildMI(MBB, I, DL, TII.get(BFE64), DstReg)
1459         .addReg(ExtReg)
1460         .addImm(SrcSize << 16);
1461 
1462       I.eraseFromParent();
1463       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI);
1464     }
1465 
1466     unsigned Mask;
1467     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1468       BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg)
1469         .addReg(SrcReg)
1470         .addImm(Mask);
1471     } else {
1472       BuildMI(MBB, I, DL, TII.get(BFE32), DstReg)
1473         .addReg(SrcReg)
1474         .addImm(SrcSize << 16);
1475     }
1476 
1477     I.eraseFromParent();
1478     return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
1479   }
1480 
1481   return false;
1482 }
1483 
1484 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
1485   MachineBasicBlock *BB = I.getParent();
1486   MachineOperand &ImmOp = I.getOperand(1);
1487 
1488   // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
1489   if (ImmOp.isFPImm()) {
1490     const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
1491     ImmOp.ChangeToImmediate(Imm.getZExtValue());
1492   } else if (ImmOp.isCImm()) {
1493     ImmOp.ChangeToImmediate(ImmOp.getCImm()->getZExtValue());
1494   }
1495 
1496   Register DstReg = I.getOperand(0).getReg();
1497   unsigned Size;
1498   bool IsSgpr;
1499   const RegisterBank *RB = MRI->getRegBankOrNull(I.getOperand(0).getReg());
1500   if (RB) {
1501     IsSgpr = RB->getID() == AMDGPU::SGPRRegBankID;
1502     Size = MRI->getType(DstReg).getSizeInBits();
1503   } else {
1504     const TargetRegisterClass *RC = TRI.getRegClassForReg(*MRI, DstReg);
1505     IsSgpr = TRI.isSGPRClass(RC);
1506     Size = TRI.getRegSizeInBits(*RC);
1507   }
1508 
1509   if (Size != 32 && Size != 64)
1510     return false;
1511 
1512   unsigned Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
1513   if (Size == 32) {
1514     I.setDesc(TII.get(Opcode));
1515     I.addImplicitDefUseOperands(*MF);
1516     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1517   }
1518 
1519   const DebugLoc &DL = I.getDebugLoc();
1520 
1521   APInt Imm(Size, I.getOperand(1).getImm());
1522 
1523   MachineInstr *ResInst;
1524   if (IsSgpr && TII.isInlineConstant(Imm)) {
1525     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
1526       .addImm(I.getOperand(1).getImm());
1527   } else {
1528     const TargetRegisterClass *RC = IsSgpr ?
1529       &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass;
1530     Register LoReg = MRI->createVirtualRegister(RC);
1531     Register HiReg = MRI->createVirtualRegister(RC);
1532 
1533     BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
1534       .addImm(Imm.trunc(32).getZExtValue());
1535 
1536     BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
1537       .addImm(Imm.ashr(32).getZExtValue());
1538 
1539     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1540       .addReg(LoReg)
1541       .addImm(AMDGPU::sub0)
1542       .addReg(HiReg)
1543       .addImm(AMDGPU::sub1);
1544   }
1545 
1546   // We can't call constrainSelectedInstRegOperands here, because it doesn't
1547   // work for target independent opcodes
1548   I.eraseFromParent();
1549   const TargetRegisterClass *DstRC =
1550     TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI);
1551   if (!DstRC)
1552     return true;
1553   return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI);
1554 }
1555 
1556 static bool isConstant(const MachineInstr &MI) {
1557   return MI.getOpcode() == TargetOpcode::G_CONSTANT;
1558 }
1559 
1560 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
1561     const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
1562 
1563   const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
1564 
1565   assert(PtrMI);
1566 
1567   if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD)
1568     return;
1569 
1570   GEPInfo GEPInfo(*PtrMI);
1571 
1572   for (unsigned i = 1; i != 3; ++i) {
1573     const MachineOperand &GEPOp = PtrMI->getOperand(i);
1574     const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
1575     assert(OpDef);
1576     if (i == 2 && isConstant(*OpDef)) {
1577       // TODO: Could handle constant base + variable offset, but a combine
1578       // probably should have commuted it.
1579       assert(GEPInfo.Imm == 0);
1580       GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
1581       continue;
1582     }
1583     const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
1584     if (OpBank->getID() == AMDGPU::SGPRRegBankID)
1585       GEPInfo.SgprParts.push_back(GEPOp.getReg());
1586     else
1587       GEPInfo.VgprParts.push_back(GEPOp.getReg());
1588   }
1589 
1590   AddrInfo.push_back(GEPInfo);
1591   getAddrModeInfo(*PtrMI, MRI, AddrInfo);
1592 }
1593 
1594 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
1595   if (!MI.hasOneMemOperand())
1596     return false;
1597 
1598   const MachineMemOperand *MMO = *MI.memoperands_begin();
1599   const Value *Ptr = MMO->getValue();
1600 
1601   // UndefValue means this is a load of a kernel input.  These are uniform.
1602   // Sometimes LDS instructions have constant pointers.
1603   // If Ptr is null, then that means this mem operand contains a
1604   // PseudoSourceValue like GOT.
1605   if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
1606       isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
1607     return true;
1608 
1609   if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
1610     return true;
1611 
1612   const Instruction *I = dyn_cast<Instruction>(Ptr);
1613   return I && I->getMetadata("amdgpu.uniform");
1614 }
1615 
1616 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
1617   for (const GEPInfo &GEPInfo : AddrInfo) {
1618     if (!GEPInfo.VgprParts.empty())
1619       return true;
1620   }
1621   return false;
1622 }
1623 
1624 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const {
1625   MachineBasicBlock *BB = I.getParent();
1626 
1627   const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
1628   unsigned AS = PtrTy.getAddressSpace();
1629   if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) &&
1630       STI.ldsRequiresM0Init()) {
1631     // If DS instructions require M0 initializtion, insert it before selecting.
1632     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1633       .addImm(-1);
1634   }
1635 }
1636 
1637 bool AMDGPUInstructionSelector::selectG_LOAD_ATOMICRMW(MachineInstr &I) const {
1638   initM0(I);
1639   return selectImpl(I, *CoverageInfo);
1640 }
1641 
1642 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const {
1643   MachineBasicBlock *BB = I.getParent();
1644   MachineOperand &CondOp = I.getOperand(0);
1645   Register CondReg = CondOp.getReg();
1646   const DebugLoc &DL = I.getDebugLoc();
1647 
1648   unsigned BrOpcode;
1649   Register CondPhysReg;
1650   const TargetRegisterClass *ConstrainRC;
1651 
1652   // In SelectionDAG, we inspect the IR block for uniformity metadata to decide
1653   // whether the branch is uniform when selecting the instruction. In
1654   // GlobalISel, we should push that decision into RegBankSelect. Assume for now
1655   // RegBankSelect knows what it's doing if the branch condition is scc, even
1656   // though it currently does not.
1657   if (!isVCC(CondReg, *MRI)) {
1658     if (MRI->getType(CondReg) != LLT::scalar(32))
1659       return false;
1660 
1661     CondPhysReg = AMDGPU::SCC;
1662     BrOpcode = AMDGPU::S_CBRANCH_SCC1;
1663     // FIXME: Hack for isSCC tests
1664     ConstrainRC = &AMDGPU::SGPR_32RegClass;
1665   } else {
1666     // FIXME: Do we have to insert an and with exec here, like in SelectionDAG?
1667     // We sort of know that a VCC producer based on the register bank, that ands
1668     // inactive lanes with 0. What if there was a logical operation with vcc
1669     // producers in different blocks/with different exec masks?
1670     // FIXME: Should scc->vcc copies and with exec?
1671     CondPhysReg = TRI.getVCC();
1672     BrOpcode = AMDGPU::S_CBRANCH_VCCNZ;
1673     ConstrainRC = TRI.getBoolRC();
1674   }
1675 
1676   if (!MRI->getRegClassOrNull(CondReg))
1677     MRI->setRegClass(CondReg, ConstrainRC);
1678 
1679   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg)
1680     .addReg(CondReg);
1681   BuildMI(*BB, &I, DL, TII.get(BrOpcode))
1682     .addMBB(I.getOperand(1).getMBB());
1683 
1684   I.eraseFromParent();
1685   return true;
1686 }
1687 
1688 bool AMDGPUInstructionSelector::selectG_FRAME_INDEX(MachineInstr &I) const {
1689   Register DstReg = I.getOperand(0).getReg();
1690   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1691   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
1692   I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32));
1693   if (IsVGPR)
1694     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
1695 
1696   return RBI.constrainGenericRegister(
1697     DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI);
1698 }
1699 
1700 bool AMDGPUInstructionSelector::selectG_PTR_MASK(MachineInstr &I) const {
1701   uint64_t Align = I.getOperand(2).getImm();
1702   const uint64_t Mask = ~((UINT64_C(1) << Align) - 1);
1703 
1704   MachineBasicBlock *BB = I.getParent();
1705 
1706   Register DstReg = I.getOperand(0).getReg();
1707   Register SrcReg = I.getOperand(1).getReg();
1708 
1709   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1710   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1711   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
1712   unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
1713   unsigned MovOpc = IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
1714   const TargetRegisterClass &RegRC
1715     = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
1716 
1717   LLT Ty = MRI->getType(DstReg);
1718 
1719   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB,
1720                                                                   *MRI);
1721   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB,
1722                                                                   *MRI);
1723   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
1724       !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
1725     return false;
1726 
1727   const DebugLoc &DL = I.getDebugLoc();
1728   Register ImmReg = MRI->createVirtualRegister(&RegRC);
1729   BuildMI(*BB, &I, DL, TII.get(MovOpc), ImmReg)
1730     .addImm(Mask);
1731 
1732   if (Ty.getSizeInBits() == 32) {
1733     BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg)
1734       .addReg(SrcReg)
1735       .addReg(ImmReg);
1736     I.eraseFromParent();
1737     return true;
1738   }
1739 
1740   Register HiReg = MRI->createVirtualRegister(&RegRC);
1741   Register LoReg = MRI->createVirtualRegister(&RegRC);
1742   Register MaskLo = MRI->createVirtualRegister(&RegRC);
1743 
1744   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg)
1745     .addReg(SrcReg, 0, AMDGPU::sub0);
1746   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg)
1747     .addReg(SrcReg, 0, AMDGPU::sub1);
1748 
1749   BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskLo)
1750     .addReg(LoReg)
1751     .addReg(ImmReg);
1752   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1753     .addReg(MaskLo)
1754     .addImm(AMDGPU::sub0)
1755     .addReg(HiReg)
1756     .addImm(AMDGPU::sub1);
1757   I.eraseFromParent();
1758   return true;
1759 }
1760 
1761 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT(
1762   MachineInstr &MI) const {
1763   Register DstReg = MI.getOperand(0).getReg();
1764   Register SrcReg = MI.getOperand(1).getReg();
1765   Register IdxReg = MI.getOperand(2).getReg();
1766 
1767   LLT DstTy = MRI->getType(DstReg);
1768   LLT SrcTy = MRI->getType(SrcReg);
1769 
1770   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1771   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1772   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
1773 
1774   // The index must be scalar. If it wasn't RegBankSelect should have moved this
1775   // into a waterfall loop.
1776   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
1777     return false;
1778 
1779   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB,
1780                                                                   *MRI);
1781   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(DstTy, *DstRB,
1782                                                                   *MRI);
1783   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
1784       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
1785       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
1786     return false;
1787 
1788   MachineBasicBlock *BB = MI.getParent();
1789   const DebugLoc &DL = MI.getDebugLoc();
1790   const bool Is64 = DstTy.getSizeInBits() == 64;
1791 
1792   unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0;
1793 
1794   if (SrcRB->getID() == AMDGPU::SGPRRegBankID) {
1795     if (DstTy.getSizeInBits() != 32 && !Is64)
1796       return false;
1797 
1798     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1799       .addReg(IdxReg);
1800 
1801     unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32;
1802     BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg)
1803       .addReg(SrcReg, 0, SubReg)
1804       .addReg(SrcReg, RegState::Implicit);
1805     MI.eraseFromParent();
1806     return true;
1807   }
1808 
1809   if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32)
1810     return false;
1811 
1812   if (!STI.useVGPRIndexMode()) {
1813     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1814       .addReg(IdxReg);
1815     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg)
1816       .addReg(SrcReg, RegState::Undef, SubReg)
1817       .addReg(SrcReg, RegState::Implicit);
1818     MI.eraseFromParent();
1819     return true;
1820   }
1821 
1822   BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_ON))
1823     .addReg(IdxReg)
1824     .addImm(AMDGPU::VGPRIndexMode::SRC0_ENABLE);
1825   BuildMI(*BB, MI, DL, TII.get(AMDGPU::V_MOV_B32_e32), DstReg)
1826     .addReg(SrcReg, RegState::Undef, SubReg)
1827     .addReg(SrcReg, RegState::Implicit)
1828     .addReg(AMDGPU::M0, RegState::Implicit);
1829   BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_OFF));
1830 
1831   MI.eraseFromParent();
1832   return true;
1833 }
1834 
1835 bool AMDGPUInstructionSelector::select(MachineInstr &I) {
1836   if (I.isPHI())
1837     return selectPHI(I);
1838 
1839   if (!I.isPreISelOpcode()) {
1840     if (I.isCopy())
1841       return selectCOPY(I);
1842     return true;
1843   }
1844 
1845   switch (I.getOpcode()) {
1846   case TargetOpcode::G_AND:
1847   case TargetOpcode::G_OR:
1848   case TargetOpcode::G_XOR:
1849     if (selectG_AND_OR_XOR(I))
1850       return true;
1851     return selectImpl(I, *CoverageInfo);
1852   case TargetOpcode::G_ADD:
1853   case TargetOpcode::G_SUB:
1854     if (selectImpl(I, *CoverageInfo))
1855       return true;
1856     return selectG_ADD_SUB(I);
1857   case TargetOpcode::G_UADDO:
1858   case TargetOpcode::G_USUBO:
1859   case TargetOpcode::G_UADDE:
1860   case TargetOpcode::G_USUBE:
1861     return selectG_UADDO_USUBO_UADDE_USUBE(I);
1862   case TargetOpcode::G_INTTOPTR:
1863   case TargetOpcode::G_BITCAST:
1864   case TargetOpcode::G_PTRTOINT:
1865     return selectCOPY(I);
1866   case TargetOpcode::G_CONSTANT:
1867   case TargetOpcode::G_FCONSTANT:
1868     return selectG_CONSTANT(I);
1869   case TargetOpcode::G_EXTRACT:
1870     return selectG_EXTRACT(I);
1871   case TargetOpcode::G_MERGE_VALUES:
1872   case TargetOpcode::G_BUILD_VECTOR:
1873   case TargetOpcode::G_CONCAT_VECTORS:
1874     return selectG_MERGE_VALUES(I);
1875   case TargetOpcode::G_UNMERGE_VALUES:
1876     return selectG_UNMERGE_VALUES(I);
1877   case TargetOpcode::G_PTR_ADD:
1878     return selectG_PTR_ADD(I);
1879   case TargetOpcode::G_IMPLICIT_DEF:
1880     return selectG_IMPLICIT_DEF(I);
1881   case TargetOpcode::G_INSERT:
1882     return selectG_INSERT(I);
1883   case TargetOpcode::G_INTRINSIC:
1884     return selectG_INTRINSIC(I);
1885   case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
1886     return selectG_INTRINSIC_W_SIDE_EFFECTS(I);
1887   case TargetOpcode::G_ICMP:
1888     if (selectG_ICMP(I))
1889       return true;
1890     return selectImpl(I, *CoverageInfo);
1891   case TargetOpcode::G_LOAD:
1892   case TargetOpcode::G_ATOMIC_CMPXCHG:
1893   case TargetOpcode::G_ATOMICRMW_XCHG:
1894   case TargetOpcode::G_ATOMICRMW_ADD:
1895   case TargetOpcode::G_ATOMICRMW_SUB:
1896   case TargetOpcode::G_ATOMICRMW_AND:
1897   case TargetOpcode::G_ATOMICRMW_OR:
1898   case TargetOpcode::G_ATOMICRMW_XOR:
1899   case TargetOpcode::G_ATOMICRMW_MIN:
1900   case TargetOpcode::G_ATOMICRMW_MAX:
1901   case TargetOpcode::G_ATOMICRMW_UMIN:
1902   case TargetOpcode::G_ATOMICRMW_UMAX:
1903   case TargetOpcode::G_ATOMICRMW_FADD:
1904     return selectG_LOAD_ATOMICRMW(I);
1905   case TargetOpcode::G_SELECT:
1906     return selectG_SELECT(I);
1907   case TargetOpcode::G_STORE:
1908     return selectG_STORE(I);
1909   case TargetOpcode::G_TRUNC:
1910     return selectG_TRUNC(I);
1911   case TargetOpcode::G_SEXT:
1912   case TargetOpcode::G_ZEXT:
1913   case TargetOpcode::G_ANYEXT:
1914     if (selectImpl(I, *CoverageInfo))
1915       return true;
1916     return selectG_SZA_EXT(I);
1917   case TargetOpcode::G_BRCOND:
1918     return selectG_BRCOND(I);
1919   case TargetOpcode::G_FRAME_INDEX:
1920     return selectG_FRAME_INDEX(I);
1921   case TargetOpcode::G_PTR_MASK:
1922     return selectG_PTR_MASK(I);
1923   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
1924     return selectG_EXTRACT_VECTOR_ELT(I);
1925   default:
1926     return selectImpl(I, *CoverageInfo);
1927   }
1928   return false;
1929 }
1930 
1931 InstructionSelector::ComplexRendererFns
1932 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
1933   return {{
1934       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1935   }};
1936 
1937 }
1938 
1939 std::pair<Register, unsigned>
1940 AMDGPUInstructionSelector::selectVOP3ModsImpl(
1941   Register Src) const {
1942   unsigned Mods = 0;
1943   MachineInstr *MI = MRI->getVRegDef(Src);
1944 
1945   if (MI && MI->getOpcode() == AMDGPU::G_FNEG) {
1946     Src = MI->getOperand(1).getReg();
1947     Mods |= SISrcMods::NEG;
1948     MI = MRI->getVRegDef(Src);
1949   }
1950 
1951   if (MI && MI->getOpcode() == AMDGPU::G_FABS) {
1952     Src = MI->getOperand(1).getReg();
1953     Mods |= SISrcMods::ABS;
1954   }
1955 
1956   return std::make_pair(Src, Mods);
1957 }
1958 
1959 ///
1960 /// This will select either an SGPR or VGPR operand and will save us from
1961 /// having to write an extra tablegen pattern.
1962 InstructionSelector::ComplexRendererFns
1963 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
1964   return {{
1965       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1966   }};
1967 }
1968 
1969 InstructionSelector::ComplexRendererFns
1970 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
1971   Register Src;
1972   unsigned Mods;
1973   std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg());
1974 
1975   return {{
1976       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1977       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
1978       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
1979       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
1980   }};
1981 }
1982 
1983 InstructionSelector::ComplexRendererFns
1984 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
1985   return {{
1986       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
1987       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
1988       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // omod
1989   }};
1990 }
1991 
1992 InstructionSelector::ComplexRendererFns
1993 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
1994   Register Src;
1995   unsigned Mods;
1996   std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg());
1997 
1998   return {{
1999       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
2000       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
2001   }};
2002 }
2003 
2004 InstructionSelector::ComplexRendererFns
2005 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const {
2006   Register Src;
2007   unsigned Mods;
2008   std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg());
2009   if (!TM.Options.NoNaNsFPMath && !isKnownNeverNaN(Src, *MRI))
2010     return None;
2011 
2012   return {{
2013       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
2014       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
2015   }};
2016 }
2017 
2018 InstructionSelector::ComplexRendererFns
2019 AMDGPUInstructionSelector::selectVOP3OpSelMods0(MachineOperand &Root) const {
2020   // FIXME: Handle clamp and op_sel
2021   return {{
2022       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
2023       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // src_mods
2024       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // clamp
2025   }};
2026 }
2027 
2028 InstructionSelector::ComplexRendererFns
2029 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const {
2030   // FIXME: Handle op_sel
2031   return {{
2032       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
2033       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods
2034   }};
2035 }
2036 
2037 InstructionSelector::ComplexRendererFns
2038 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
2039   SmallVector<GEPInfo, 4> AddrInfo;
2040   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
2041 
2042   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
2043     return None;
2044 
2045   const GEPInfo &GEPInfo = AddrInfo[0];
2046 
2047   if (!AMDGPU::isLegalSMRDImmOffset(STI, GEPInfo.Imm))
2048     return None;
2049 
2050   unsigned PtrReg = GEPInfo.SgprParts[0];
2051   int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
2052   return {{
2053     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
2054     [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
2055   }};
2056 }
2057 
2058 InstructionSelector::ComplexRendererFns
2059 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
2060   SmallVector<GEPInfo, 4> AddrInfo;
2061   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
2062 
2063   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
2064     return None;
2065 
2066   const GEPInfo &GEPInfo = AddrInfo[0];
2067   unsigned PtrReg = GEPInfo.SgprParts[0];
2068   int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
2069   if (!isUInt<32>(EncodedImm))
2070     return None;
2071 
2072   return {{
2073     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
2074     [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
2075   }};
2076 }
2077 
2078 InstructionSelector::ComplexRendererFns
2079 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
2080   MachineInstr *MI = Root.getParent();
2081   MachineBasicBlock *MBB = MI->getParent();
2082 
2083   SmallVector<GEPInfo, 4> AddrInfo;
2084   getAddrModeInfo(*MI, *MRI, AddrInfo);
2085 
2086   // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
2087   // then we can select all ptr + 32-bit offsets not just immediate offsets.
2088   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
2089     return None;
2090 
2091   const GEPInfo &GEPInfo = AddrInfo[0];
2092   if (!GEPInfo.Imm || !isUInt<32>(GEPInfo.Imm))
2093     return None;
2094 
2095   // If we make it this far we have a load with an 32-bit immediate offset.
2096   // It is OK to select this using a sgpr offset, because we have already
2097   // failed trying to select this load into one of the _IMM variants since
2098   // the _IMM Patterns are considered before the _SGPR patterns.
2099   unsigned PtrReg = GEPInfo.SgprParts[0];
2100   Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2101   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
2102           .addImm(GEPInfo.Imm);
2103   return {{
2104     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
2105     [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
2106   }};
2107 }
2108 
2109 template <bool Signed>
2110 InstructionSelector::ComplexRendererFns
2111 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root) const {
2112   MachineInstr *MI = Root.getParent();
2113 
2114   InstructionSelector::ComplexRendererFns Default = {{
2115       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
2116       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },  // offset
2117       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // slc
2118     }};
2119 
2120   if (!STI.hasFlatInstOffsets())
2121     return Default;
2122 
2123   const MachineInstr *OpDef = MRI->getVRegDef(Root.getReg());
2124   if (!OpDef || OpDef->getOpcode() != AMDGPU::G_PTR_ADD)
2125     return Default;
2126 
2127   Optional<int64_t> Offset =
2128     getConstantVRegVal(OpDef->getOperand(2).getReg(), *MRI);
2129   if (!Offset.hasValue())
2130     return Default;
2131 
2132   unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace();
2133   if (!TII.isLegalFLATOffset(Offset.getValue(), AddrSpace, Signed))
2134     return Default;
2135 
2136   Register BasePtr = OpDef->getOperand(1).getReg();
2137 
2138   return {{
2139       [=](MachineInstrBuilder &MIB) { MIB.addReg(BasePtr); },
2140       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset.getValue()); },
2141       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // slc
2142     }};
2143 }
2144 
2145 InstructionSelector::ComplexRendererFns
2146 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const {
2147   return selectFlatOffsetImpl<false>(Root);
2148 }
2149 
2150 InstructionSelector::ComplexRendererFns
2151 AMDGPUInstructionSelector::selectFlatOffsetSigned(MachineOperand &Root) const {
2152   return selectFlatOffsetImpl<true>(Root);
2153 }
2154 
2155 static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) {
2156   auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>();
2157   return PSV && PSV->isStack();
2158 }
2159 
2160 InstructionSelector::ComplexRendererFns
2161 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const {
2162   MachineInstr *MI = Root.getParent();
2163   MachineBasicBlock *MBB = MI->getParent();
2164   MachineFunction *MF = MBB->getParent();
2165   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
2166 
2167   int64_t Offset = 0;
2168   if (mi_match(Root.getReg(), *MRI, m_ICst(Offset))) {
2169     Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2170 
2171     // TODO: Should this be inside the render function? The iterator seems to
2172     // move.
2173     BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
2174             HighBits)
2175       .addImm(Offset & ~4095);
2176 
2177     return {{[=](MachineInstrBuilder &MIB) { // rsrc
2178                MIB.addReg(Info->getScratchRSrcReg());
2179              },
2180              [=](MachineInstrBuilder &MIB) { // vaddr
2181                MIB.addReg(HighBits);
2182              },
2183              [=](MachineInstrBuilder &MIB) { // soffset
2184                const MachineMemOperand *MMO = *MI->memoperands_begin();
2185                const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
2186 
2187                Register SOffsetReg = isStackPtrRelative(PtrInfo)
2188                                          ? Info->getStackPtrOffsetReg()
2189                                          : Info->getScratchWaveOffsetReg();
2190                MIB.addReg(SOffsetReg);
2191              },
2192              [=](MachineInstrBuilder &MIB) { // offset
2193                MIB.addImm(Offset & 4095);
2194              }}};
2195   }
2196 
2197   assert(Offset == 0);
2198 
2199   // Try to fold a frame index directly into the MUBUF vaddr field, and any
2200   // offsets.
2201   Optional<int> FI;
2202   Register VAddr = Root.getReg();
2203   if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) {
2204     if (isBaseWithConstantOffset(Root, *MRI)) {
2205       const MachineOperand &LHS = RootDef->getOperand(1);
2206       const MachineOperand &RHS = RootDef->getOperand(2);
2207       const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg());
2208       const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg());
2209       if (LHSDef && RHSDef) {
2210         int64_t PossibleOffset =
2211             RHSDef->getOperand(1).getCImm()->getSExtValue();
2212         if (SIInstrInfo::isLegalMUBUFImmOffset(PossibleOffset) &&
2213             (!STI.privateMemoryResourceIsRangeChecked() ||
2214              KnownBits->signBitIsZero(LHS.getReg()))) {
2215           if (LHSDef->getOpcode() == AMDGPU::G_FRAME_INDEX)
2216             FI = LHSDef->getOperand(1).getIndex();
2217           else
2218             VAddr = LHS.getReg();
2219           Offset = PossibleOffset;
2220         }
2221       }
2222     } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) {
2223       FI = RootDef->getOperand(1).getIndex();
2224     }
2225   }
2226 
2227   // If we don't know this private access is a local stack object, it needs to
2228   // be relative to the entry point's scratch wave offset register.
2229   // TODO: Should split large offsets that don't fit like above.
2230   // TODO: Don't use scratch wave offset just because the offset didn't fit.
2231   Register SOffset = FI.hasValue() ? Info->getStackPtrOffsetReg()
2232                                    : Info->getScratchWaveOffsetReg();
2233 
2234   return {{[=](MachineInstrBuilder &MIB) { // rsrc
2235              MIB.addReg(Info->getScratchRSrcReg());
2236            },
2237            [=](MachineInstrBuilder &MIB) { // vaddr
2238              if (FI.hasValue())
2239                MIB.addFrameIndex(FI.getValue());
2240              else
2241                MIB.addReg(VAddr);
2242            },
2243            [=](MachineInstrBuilder &MIB) { // soffset
2244              MIB.addReg(SOffset);
2245            },
2246            [=](MachineInstrBuilder &MIB) { // offset
2247              MIB.addImm(Offset);
2248            }}};
2249 }
2250 
2251 bool AMDGPUInstructionSelector::isDSOffsetLegal(const MachineRegisterInfo &MRI,
2252                                                 const MachineOperand &Base,
2253                                                 int64_t Offset,
2254                                                 unsigned OffsetBits) const {
2255   if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
2256       (OffsetBits == 8 && !isUInt<8>(Offset)))
2257     return false;
2258 
2259   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
2260     return true;
2261 
2262   // On Southern Islands instruction with a negative base value and an offset
2263   // don't seem to work.
2264   return KnownBits->signBitIsZero(Base.getReg());
2265 }
2266 
2267 InstructionSelector::ComplexRendererFns
2268 AMDGPUInstructionSelector::selectMUBUFScratchOffset(
2269     MachineOperand &Root) const {
2270   MachineInstr *MI = Root.getParent();
2271   MachineBasicBlock *MBB = MI->getParent();
2272 
2273   int64_t Offset = 0;
2274   if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) ||
2275       !SIInstrInfo::isLegalMUBUFImmOffset(Offset))
2276     return {};
2277 
2278   const MachineFunction *MF = MBB->getParent();
2279   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
2280   const MachineMemOperand *MMO = *MI->memoperands_begin();
2281   const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
2282 
2283   Register SOffsetReg = isStackPtrRelative(PtrInfo)
2284                             ? Info->getStackPtrOffsetReg()
2285                             : Info->getScratchWaveOffsetReg();
2286   return {{
2287       [=](MachineInstrBuilder &MIB) {
2288         MIB.addReg(Info->getScratchRSrcReg());
2289       },                                                         // rsrc
2290       [=](MachineInstrBuilder &MIB) { MIB.addReg(SOffsetReg); }, // soffset
2291       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }      // offset
2292   }};
2293 }
2294 
2295 InstructionSelector::ComplexRendererFns
2296 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const {
2297   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
2298   if (!RootDef) {
2299     return {{
2300         [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
2301         [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }
2302       }};
2303   }
2304 
2305   int64_t ConstAddr = 0;
2306   if (isBaseWithConstantOffset(Root, *MRI)) {
2307     const MachineOperand &LHS = RootDef->getOperand(1);
2308     const MachineOperand &RHS = RootDef->getOperand(2);
2309     const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg());
2310     const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg());
2311     if (LHSDef && RHSDef) {
2312       int64_t PossibleOffset =
2313         RHSDef->getOperand(1).getCImm()->getSExtValue();
2314       if (isDSOffsetLegal(*MRI, LHS, PossibleOffset, 16)) {
2315         // (add n0, c0)
2316         return {{
2317             [=](MachineInstrBuilder &MIB) { MIB.add(LHS); },
2318             [=](MachineInstrBuilder &MIB) { MIB.addImm(PossibleOffset); }
2319           }};
2320       }
2321     }
2322   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
2323 
2324 
2325 
2326   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
2327 
2328 
2329   }
2330 
2331   return {{
2332       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
2333       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }
2334     }};
2335 }
2336 
2337 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB,
2338                                                  const MachineInstr &MI,
2339                                                  int OpIdx) const {
2340   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
2341          "Expected G_CONSTANT");
2342   Optional<int64_t> CstVal = getConstantVRegVal(MI.getOperand(0).getReg(), *MRI);
2343   assert(CstVal && "Expected constant value");
2344   MIB.addImm(CstVal.getValue());
2345 }
2346 
2347 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB,
2348                                                 const MachineInstr &MI,
2349                                                 int OpIdx) const {
2350   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
2351          "Expected G_CONSTANT");
2352   MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue());
2353 }
2354 
2355 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB,
2356                                                  const MachineInstr &MI,
2357                                                  int OpIdx) const {
2358   assert(OpIdx == -1);
2359 
2360   const MachineOperand &Op = MI.getOperand(1);
2361   if (MI.getOpcode() == TargetOpcode::G_FCONSTANT)
2362     MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue());
2363   else {
2364     assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT");
2365     MIB.addImm(Op.getCImm()->getSExtValue());
2366   }
2367 }
2368 
2369 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB,
2370                                                 const MachineInstr &MI,
2371                                                 int OpIdx) const {
2372   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
2373          "Expected G_CONSTANT");
2374   MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation());
2375 }
2376 
2377 /// This only really exists to satisfy DAG type checking machinery, so is a
2378 /// no-op here.
2379 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB,
2380                                                 const MachineInstr &MI,
2381                                                 int OpIdx) const {
2382   MIB.addImm(MI.getOperand(OpIdx).getImm());
2383 }
2384 
2385 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const {
2386   return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm());
2387 }
2388 
2389 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const {
2390   return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm());
2391 }
2392 
2393 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const {
2394   return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm());
2395 }
2396 
2397 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const {
2398   return TII.isInlineConstant(Imm);
2399 }
2400