1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// \file 9 /// This file implements the targeting of the InstructionSelector class for 10 /// AMDGPU. 11 /// \todo This should be generated by TableGen. 12 //===----------------------------------------------------------------------===// 13 14 #include "AMDGPUInstructionSelector.h" 15 #include "AMDGPU.h" 16 #include "AMDGPUGlobalISelUtils.h" 17 #include "AMDGPUInstrInfo.h" 18 #include "AMDGPURegisterBankInfo.h" 19 #include "AMDGPUTargetMachine.h" 20 #include "SIMachineFunctionInfo.h" 21 #include "Utils/AMDGPUBaseInfo.h" 22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h" 23 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h" 24 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" 25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 26 #include "llvm/CodeGen/MachineFrameInfo.h" 27 #include "llvm/IR/DiagnosticInfo.h" 28 #include "llvm/IR/IntrinsicsAMDGPU.h" 29 30 #define DEBUG_TYPE "amdgpu-isel" 31 32 using namespace llvm; 33 using namespace MIPatternMatch; 34 35 static cl::opt<bool> AllowRiskySelect( 36 "amdgpu-global-isel-risky-select", 37 cl::desc("Allow GlobalISel to select cases that are likely to not work yet"), 38 cl::init(false), 39 cl::ReallyHidden); 40 41 #define GET_GLOBALISEL_IMPL 42 #define AMDGPUSubtarget GCNSubtarget 43 #include "AMDGPUGenGlobalISel.inc" 44 #undef GET_GLOBALISEL_IMPL 45 #undef AMDGPUSubtarget 46 47 AMDGPUInstructionSelector::AMDGPUInstructionSelector( 48 const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI, 49 const AMDGPUTargetMachine &TM) 50 : TII(*STI.getInstrInfo()), TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM), 51 STI(STI), 52 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG), 53 #define GET_GLOBALISEL_PREDICATES_INIT 54 #include "AMDGPUGenGlobalISel.inc" 55 #undef GET_GLOBALISEL_PREDICATES_INIT 56 #define GET_GLOBALISEL_TEMPORARIES_INIT 57 #include "AMDGPUGenGlobalISel.inc" 58 #undef GET_GLOBALISEL_TEMPORARIES_INIT 59 { 60 } 61 62 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; } 63 64 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits *KB, 65 CodeGenCoverage &CoverageInfo, 66 ProfileSummaryInfo *PSI, 67 BlockFrequencyInfo *BFI) { 68 MRI = &MF.getRegInfo(); 69 Subtarget = &MF.getSubtarget<GCNSubtarget>(); 70 InstructionSelector::setupMF(MF, KB, CoverageInfo, PSI, BFI); 71 } 72 73 bool AMDGPUInstructionSelector::isVCC(Register Reg, 74 const MachineRegisterInfo &MRI) const { 75 // The verifier is oblivious to s1 being a valid value for wavesize registers. 76 if (Reg.isPhysical()) 77 return false; 78 79 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 80 const TargetRegisterClass *RC = 81 RegClassOrBank.dyn_cast<const TargetRegisterClass*>(); 82 if (RC) { 83 const LLT Ty = MRI.getType(Reg); 84 if (!Ty.isValid() || Ty.getSizeInBits() != 1) 85 return false; 86 // G_TRUNC s1 result is never vcc. 87 return MRI.getVRegDef(Reg)->getOpcode() != AMDGPU::G_TRUNC && 88 RC->hasSuperClassEq(TRI.getBoolRC()); 89 } 90 91 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>(); 92 return RB->getID() == AMDGPU::VCCRegBankID; 93 } 94 95 bool AMDGPUInstructionSelector::constrainCopyLikeIntrin(MachineInstr &MI, 96 unsigned NewOpc) const { 97 MI.setDesc(TII.get(NewOpc)); 98 MI.removeOperand(1); // Remove intrinsic ID. 99 MI.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 100 101 MachineOperand &Dst = MI.getOperand(0); 102 MachineOperand &Src = MI.getOperand(1); 103 104 // TODO: This should be legalized to s32 if needed 105 if (MRI->getType(Dst.getReg()) == LLT::scalar(1)) 106 return false; 107 108 const TargetRegisterClass *DstRC 109 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 110 const TargetRegisterClass *SrcRC 111 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 112 if (!DstRC || DstRC != SrcRC) 113 return false; 114 115 return RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI) && 116 RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI); 117 } 118 119 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const { 120 const DebugLoc &DL = I.getDebugLoc(); 121 MachineBasicBlock *BB = I.getParent(); 122 I.setDesc(TII.get(TargetOpcode::COPY)); 123 124 const MachineOperand &Src = I.getOperand(1); 125 MachineOperand &Dst = I.getOperand(0); 126 Register DstReg = Dst.getReg(); 127 Register SrcReg = Src.getReg(); 128 129 if (isVCC(DstReg, *MRI)) { 130 if (SrcReg == AMDGPU::SCC) { 131 const TargetRegisterClass *RC 132 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 133 if (!RC) 134 return true; 135 return RBI.constrainGenericRegister(DstReg, *RC, *MRI); 136 } 137 138 if (!isVCC(SrcReg, *MRI)) { 139 // TODO: Should probably leave the copy and let copyPhysReg expand it. 140 if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI)) 141 return false; 142 143 const TargetRegisterClass *SrcRC 144 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 145 146 Optional<ValueAndVReg> ConstVal = 147 getIConstantVRegValWithLookThrough(SrcReg, *MRI, true); 148 if (ConstVal) { 149 unsigned MovOpc = 150 STI.isWave64() ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 151 BuildMI(*BB, &I, DL, TII.get(MovOpc), DstReg) 152 .addImm(ConstVal->Value.getBoolValue() ? -1 : 0); 153 } else { 154 Register MaskedReg = MRI->createVirtualRegister(SrcRC); 155 156 // We can't trust the high bits at this point, so clear them. 157 158 // TODO: Skip masking high bits if def is known boolean. 159 160 unsigned AndOpc = 161 TRI.isSGPRClass(SrcRC) ? AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32; 162 BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg) 163 .addImm(1) 164 .addReg(SrcReg); 165 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg) 166 .addImm(0) 167 .addReg(MaskedReg); 168 } 169 170 if (!MRI->getRegClassOrNull(SrcReg)) 171 MRI->setRegClass(SrcReg, SrcRC); 172 I.eraseFromParent(); 173 return true; 174 } 175 176 const TargetRegisterClass *RC = 177 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 178 if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 179 return false; 180 181 return true; 182 } 183 184 for (const MachineOperand &MO : I.operands()) { 185 if (MO.getReg().isPhysical()) 186 continue; 187 188 const TargetRegisterClass *RC = 189 TRI.getConstrainedRegClassForOperand(MO, *MRI); 190 if (!RC) 191 continue; 192 RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI); 193 } 194 return true; 195 } 196 197 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const { 198 const Register DefReg = I.getOperand(0).getReg(); 199 const LLT DefTy = MRI->getType(DefReg); 200 if (DefTy == LLT::scalar(1)) { 201 if (!AllowRiskySelect) { 202 LLVM_DEBUG(dbgs() << "Skipping risky boolean phi\n"); 203 return false; 204 } 205 206 LLVM_DEBUG(dbgs() << "Selecting risky boolean phi\n"); 207 } 208 209 // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy) 210 211 const RegClassOrRegBank &RegClassOrBank = 212 MRI->getRegClassOrRegBank(DefReg); 213 214 const TargetRegisterClass *DefRC 215 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>(); 216 if (!DefRC) { 217 if (!DefTy.isValid()) { 218 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n"); 219 return false; 220 } 221 222 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>(); 223 DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB); 224 if (!DefRC) { 225 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n"); 226 return false; 227 } 228 } 229 230 // TODO: Verify that all registers have the same bank 231 I.setDesc(TII.get(TargetOpcode::PHI)); 232 return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI); 233 } 234 235 MachineOperand 236 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO, 237 const TargetRegisterClass &SubRC, 238 unsigned SubIdx) const { 239 240 MachineInstr *MI = MO.getParent(); 241 MachineBasicBlock *BB = MO.getParent()->getParent(); 242 Register DstReg = MRI->createVirtualRegister(&SubRC); 243 244 if (MO.isReg()) { 245 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx); 246 Register Reg = MO.getReg(); 247 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg) 248 .addReg(Reg, 0, ComposedSubIdx); 249 250 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(), 251 MO.isKill(), MO.isDead(), MO.isUndef(), 252 MO.isEarlyClobber(), 0, MO.isDebug(), 253 MO.isInternalRead()); 254 } 255 256 assert(MO.isImm()); 257 258 APInt Imm(64, MO.getImm()); 259 260 switch (SubIdx) { 261 default: 262 llvm_unreachable("do not know to split immediate with this sub index."); 263 case AMDGPU::sub0: 264 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue()); 265 case AMDGPU::sub1: 266 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue()); 267 } 268 } 269 270 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) { 271 switch (Opc) { 272 case AMDGPU::G_AND: 273 return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 274 case AMDGPU::G_OR: 275 return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32; 276 case AMDGPU::G_XOR: 277 return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32; 278 default: 279 llvm_unreachable("not a bit op"); 280 } 281 } 282 283 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const { 284 Register DstReg = I.getOperand(0).getReg(); 285 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 286 287 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 288 if (DstRB->getID() != AMDGPU::SGPRRegBankID && 289 DstRB->getID() != AMDGPU::VCCRegBankID) 290 return false; 291 292 bool Is64 = Size > 32 || (DstRB->getID() == AMDGPU::VCCRegBankID && 293 STI.isWave64()); 294 I.setDesc(TII.get(getLogicalBitOpcode(I.getOpcode(), Is64))); 295 296 // Dead implicit-def of scc 297 I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef 298 true, // isImp 299 false, // isKill 300 true)); // isDead 301 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 302 } 303 304 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const { 305 MachineBasicBlock *BB = I.getParent(); 306 MachineFunction *MF = BB->getParent(); 307 Register DstReg = I.getOperand(0).getReg(); 308 const DebugLoc &DL = I.getDebugLoc(); 309 LLT Ty = MRI->getType(DstReg); 310 if (Ty.isVector()) 311 return false; 312 313 unsigned Size = Ty.getSizeInBits(); 314 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 315 const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID; 316 const bool Sub = I.getOpcode() == TargetOpcode::G_SUB; 317 318 if (Size == 32) { 319 if (IsSALU) { 320 const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32; 321 MachineInstr *Add = 322 BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 323 .add(I.getOperand(1)) 324 .add(I.getOperand(2)); 325 I.eraseFromParent(); 326 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 327 } 328 329 if (STI.hasAddNoCarry()) { 330 const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64; 331 I.setDesc(TII.get(Opc)); 332 I.addOperand(*MF, MachineOperand::CreateImm(0)); 333 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 334 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 335 } 336 337 const unsigned Opc = Sub ? AMDGPU::V_SUB_CO_U32_e64 : AMDGPU::V_ADD_CO_U32_e64; 338 339 Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass()); 340 MachineInstr *Add 341 = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 342 .addDef(UnusedCarry, RegState::Dead) 343 .add(I.getOperand(1)) 344 .add(I.getOperand(2)) 345 .addImm(0); 346 I.eraseFromParent(); 347 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 348 } 349 350 assert(!Sub && "illegal sub should not reach here"); 351 352 const TargetRegisterClass &RC 353 = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass; 354 const TargetRegisterClass &HalfRC 355 = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass; 356 357 MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0)); 358 MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0)); 359 MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1)); 360 MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1)); 361 362 Register DstLo = MRI->createVirtualRegister(&HalfRC); 363 Register DstHi = MRI->createVirtualRegister(&HalfRC); 364 365 if (IsSALU) { 366 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo) 367 .add(Lo1) 368 .add(Lo2); 369 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi) 370 .add(Hi1) 371 .add(Hi2); 372 } else { 373 const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass(); 374 Register CarryReg = MRI->createVirtualRegister(CarryRC); 375 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_CO_U32_e64), DstLo) 376 .addDef(CarryReg) 377 .add(Lo1) 378 .add(Lo2) 379 .addImm(0); 380 MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi) 381 .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead) 382 .add(Hi1) 383 .add(Hi2) 384 .addReg(CarryReg, RegState::Kill) 385 .addImm(0); 386 387 if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI)) 388 return false; 389 } 390 391 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 392 .addReg(DstLo) 393 .addImm(AMDGPU::sub0) 394 .addReg(DstHi) 395 .addImm(AMDGPU::sub1); 396 397 398 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 399 return false; 400 401 I.eraseFromParent(); 402 return true; 403 } 404 405 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE( 406 MachineInstr &I) const { 407 MachineBasicBlock *BB = I.getParent(); 408 MachineFunction *MF = BB->getParent(); 409 const DebugLoc &DL = I.getDebugLoc(); 410 Register Dst0Reg = I.getOperand(0).getReg(); 411 Register Dst1Reg = I.getOperand(1).getReg(); 412 const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO || 413 I.getOpcode() == AMDGPU::G_UADDE; 414 const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE || 415 I.getOpcode() == AMDGPU::G_USUBE; 416 417 if (isVCC(Dst1Reg, *MRI)) { 418 unsigned NoCarryOpc = 419 IsAdd ? AMDGPU::V_ADD_CO_U32_e64 : AMDGPU::V_SUB_CO_U32_e64; 420 unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64; 421 I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc)); 422 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 423 I.addOperand(*MF, MachineOperand::CreateImm(0)); 424 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 425 } 426 427 Register Src0Reg = I.getOperand(2).getReg(); 428 Register Src1Reg = I.getOperand(3).getReg(); 429 430 if (HasCarryIn) { 431 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 432 .addReg(I.getOperand(4).getReg()); 433 } 434 435 unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32; 436 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32; 437 438 BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg) 439 .add(I.getOperand(2)) 440 .add(I.getOperand(3)); 441 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg) 442 .addReg(AMDGPU::SCC); 443 444 if (!MRI->getRegClassOrNull(Dst1Reg)) 445 MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass); 446 447 if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) || 448 !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) || 449 !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI)) 450 return false; 451 452 if (HasCarryIn && 453 !RBI.constrainGenericRegister(I.getOperand(4).getReg(), 454 AMDGPU::SReg_32RegClass, *MRI)) 455 return false; 456 457 I.eraseFromParent(); 458 return true; 459 } 460 461 // TODO: We should probably legalize these to only using 32-bit results. 462 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const { 463 MachineBasicBlock *BB = I.getParent(); 464 Register DstReg = I.getOperand(0).getReg(); 465 Register SrcReg = I.getOperand(1).getReg(); 466 LLT DstTy = MRI->getType(DstReg); 467 LLT SrcTy = MRI->getType(SrcReg); 468 const unsigned SrcSize = SrcTy.getSizeInBits(); 469 unsigned DstSize = DstTy.getSizeInBits(); 470 471 // TODO: Should handle any multiple of 32 offset. 472 unsigned Offset = I.getOperand(2).getImm(); 473 if (Offset % 32 != 0 || DstSize > 128) 474 return false; 475 476 // 16-bit operations really use 32-bit registers. 477 // FIXME: Probably should not allow 16-bit G_EXTRACT results. 478 if (DstSize == 16) 479 DstSize = 32; 480 481 const TargetRegisterClass *DstRC = 482 TRI.getConstrainedRegClassForOperand(I.getOperand(0), *MRI); 483 if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 484 return false; 485 486 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 487 const TargetRegisterClass *SrcRC = 488 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank); 489 if (!SrcRC) 490 return false; 491 unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32, 492 DstSize / 32); 493 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubReg); 494 if (!SrcRC) 495 return false; 496 497 SrcReg = constrainOperandRegClass(*MF, TRI, *MRI, TII, RBI, I, 498 *SrcRC, I.getOperand(1)); 499 const DebugLoc &DL = I.getDebugLoc(); 500 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg) 501 .addReg(SrcReg, 0, SubReg); 502 503 I.eraseFromParent(); 504 return true; 505 } 506 507 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const { 508 MachineBasicBlock *BB = MI.getParent(); 509 Register DstReg = MI.getOperand(0).getReg(); 510 LLT DstTy = MRI->getType(DstReg); 511 LLT SrcTy = MRI->getType(MI.getOperand(1).getReg()); 512 513 const unsigned SrcSize = SrcTy.getSizeInBits(); 514 if (SrcSize < 32) 515 return selectImpl(MI, *CoverageInfo); 516 517 const DebugLoc &DL = MI.getDebugLoc(); 518 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 519 const unsigned DstSize = DstTy.getSizeInBits(); 520 const TargetRegisterClass *DstRC = 521 TRI.getRegClassForSizeOnBank(DstSize, *DstBank); 522 if (!DstRC) 523 return false; 524 525 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8); 526 MachineInstrBuilder MIB = 527 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg); 528 for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) { 529 MachineOperand &Src = MI.getOperand(I + 1); 530 MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef())); 531 MIB.addImm(SubRegs[I]); 532 533 const TargetRegisterClass *SrcRC 534 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 535 if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI)) 536 return false; 537 } 538 539 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 540 return false; 541 542 MI.eraseFromParent(); 543 return true; 544 } 545 546 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const { 547 MachineBasicBlock *BB = MI.getParent(); 548 const int NumDst = MI.getNumOperands() - 1; 549 550 MachineOperand &Src = MI.getOperand(NumDst); 551 552 Register SrcReg = Src.getReg(); 553 Register DstReg0 = MI.getOperand(0).getReg(); 554 LLT DstTy = MRI->getType(DstReg0); 555 LLT SrcTy = MRI->getType(SrcReg); 556 557 const unsigned DstSize = DstTy.getSizeInBits(); 558 const unsigned SrcSize = SrcTy.getSizeInBits(); 559 const DebugLoc &DL = MI.getDebugLoc(); 560 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 561 562 const TargetRegisterClass *SrcRC = 563 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank); 564 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 565 return false; 566 567 // Note we could have mixed SGPR and VGPR destination banks for an SGPR 568 // source, and this relies on the fact that the same subregister indices are 569 // used for both. 570 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8); 571 for (int I = 0, E = NumDst; I != E; ++I) { 572 MachineOperand &Dst = MI.getOperand(I); 573 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg()) 574 .addReg(SrcReg, 0, SubRegs[I]); 575 576 // Make sure the subregister index is valid for the source register. 577 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegs[I]); 578 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 579 return false; 580 581 const TargetRegisterClass *DstRC = 582 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 583 if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI)) 584 return false; 585 } 586 587 MI.eraseFromParent(); 588 return true; 589 } 590 591 bool AMDGPUInstructionSelector::selectG_BUILD_VECTOR_TRUNC( 592 MachineInstr &MI) const { 593 if (selectImpl(MI, *CoverageInfo)) 594 return true; 595 596 const LLT S32 = LLT::scalar(32); 597 const LLT V2S16 = LLT::fixed_vector(2, 16); 598 599 Register Dst = MI.getOperand(0).getReg(); 600 if (MRI->getType(Dst) != V2S16) 601 return false; 602 603 const RegisterBank *DstBank = RBI.getRegBank(Dst, *MRI, TRI); 604 if (DstBank->getID() != AMDGPU::SGPRRegBankID) 605 return false; 606 607 Register Src0 = MI.getOperand(1).getReg(); 608 Register Src1 = MI.getOperand(2).getReg(); 609 if (MRI->getType(Src0) != S32) 610 return false; 611 612 const DebugLoc &DL = MI.getDebugLoc(); 613 MachineBasicBlock *BB = MI.getParent(); 614 615 auto ConstSrc1 = getAnyConstantVRegValWithLookThrough(Src1, *MRI, true, true); 616 if (ConstSrc1) { 617 auto ConstSrc0 = 618 getAnyConstantVRegValWithLookThrough(Src0, *MRI, true, true); 619 if (ConstSrc0) { 620 const int64_t K0 = ConstSrc0->Value.getSExtValue(); 621 const int64_t K1 = ConstSrc1->Value.getSExtValue(); 622 uint32_t Lo16 = static_cast<uint32_t>(K0) & 0xffff; 623 uint32_t Hi16 = static_cast<uint32_t>(K1) & 0xffff; 624 625 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), Dst) 626 .addImm(Lo16 | (Hi16 << 16)); 627 MI.eraseFromParent(); 628 return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI); 629 } 630 } 631 632 // TODO: This should probably be a combine somewhere 633 // (build_vector_trunc $src0, undef -> copy $src0 634 MachineInstr *Src1Def = getDefIgnoringCopies(Src1, *MRI); 635 if (Src1Def && Src1Def->getOpcode() == AMDGPU::G_IMPLICIT_DEF) { 636 MI.setDesc(TII.get(AMDGPU::COPY)); 637 MI.removeOperand(2); 638 return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI) && 639 RBI.constrainGenericRegister(Src0, AMDGPU::SReg_32RegClass, *MRI); 640 } 641 642 Register ShiftSrc0; 643 Register ShiftSrc1; 644 645 // With multiple uses of the shift, this will duplicate the shift and 646 // increase register pressure. 647 // 648 // (build_vector_trunc (lshr_oneuse $src0, 16), (lshr_oneuse $src1, 16) 649 // => (S_PACK_HH_B32_B16 $src0, $src1) 650 // (build_vector_trunc $src0, (lshr_oneuse SReg_32:$src1, 16)) 651 // => (S_PACK_LH_B32_B16 $src0, $src1) 652 // (build_vector_trunc $src0, $src1) 653 // => (S_PACK_LL_B32_B16 $src0, $src1) 654 655 bool Shift0 = mi_match( 656 Src0, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc0), m_SpecificICst(16)))); 657 658 bool Shift1 = mi_match( 659 Src1, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc1), m_SpecificICst(16)))); 660 661 unsigned Opc = AMDGPU::S_PACK_LL_B32_B16; 662 if (Shift0 && Shift1) { 663 Opc = AMDGPU::S_PACK_HH_B32_B16; 664 MI.getOperand(1).setReg(ShiftSrc0); 665 MI.getOperand(2).setReg(ShiftSrc1); 666 } else if (Shift1) { 667 Opc = AMDGPU::S_PACK_LH_B32_B16; 668 MI.getOperand(2).setReg(ShiftSrc1); 669 } else if (Shift0 && ConstSrc1 && ConstSrc1->Value == 0) { 670 // build_vector_trunc (lshr $src0, 16), 0 -> s_lshr_b32 $src0, 16 671 auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst) 672 .addReg(ShiftSrc0) 673 .addImm(16); 674 675 MI.eraseFromParent(); 676 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 677 } 678 679 MI.setDesc(TII.get(Opc)); 680 return constrainSelectedInstRegOperands(MI, TII, TRI, RBI); 681 } 682 683 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const { 684 return selectG_ADD_SUB(I); 685 } 686 687 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const { 688 const MachineOperand &MO = I.getOperand(0); 689 690 // FIXME: Interface for getConstrainedRegClassForOperand needs work. The 691 // regbank check here is to know why getConstrainedRegClassForOperand failed. 692 const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI); 693 if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) || 694 (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) { 695 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF)); 696 return true; 697 } 698 699 return false; 700 } 701 702 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const { 703 MachineBasicBlock *BB = I.getParent(); 704 705 Register DstReg = I.getOperand(0).getReg(); 706 Register Src0Reg = I.getOperand(1).getReg(); 707 Register Src1Reg = I.getOperand(2).getReg(); 708 LLT Src1Ty = MRI->getType(Src1Reg); 709 710 unsigned DstSize = MRI->getType(DstReg).getSizeInBits(); 711 unsigned InsSize = Src1Ty.getSizeInBits(); 712 713 int64_t Offset = I.getOperand(3).getImm(); 714 715 // FIXME: These cases should have been illegal and unnecessary to check here. 716 if (Offset % 32 != 0 || InsSize % 32 != 0) 717 return false; 718 719 // Currently not handled by getSubRegFromChannel. 720 if (InsSize > 128) 721 return false; 722 723 unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32); 724 if (SubReg == AMDGPU::NoSubRegister) 725 return false; 726 727 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 728 const TargetRegisterClass *DstRC = 729 TRI.getRegClassForSizeOnBank(DstSize, *DstBank); 730 if (!DstRC) 731 return false; 732 733 const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI); 734 const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI); 735 const TargetRegisterClass *Src0RC = 736 TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank); 737 const TargetRegisterClass *Src1RC = 738 TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank); 739 740 // Deal with weird cases where the class only partially supports the subreg 741 // index. 742 Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg); 743 if (!Src0RC || !Src1RC) 744 return false; 745 746 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 747 !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) || 748 !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI)) 749 return false; 750 751 const DebugLoc &DL = I.getDebugLoc(); 752 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg) 753 .addReg(Src0Reg) 754 .addReg(Src1Reg) 755 .addImm(SubReg); 756 757 I.eraseFromParent(); 758 return true; 759 } 760 761 bool AMDGPUInstructionSelector::selectG_SBFX_UBFX(MachineInstr &MI) const { 762 Register DstReg = MI.getOperand(0).getReg(); 763 Register SrcReg = MI.getOperand(1).getReg(); 764 Register OffsetReg = MI.getOperand(2).getReg(); 765 Register WidthReg = MI.getOperand(3).getReg(); 766 767 assert(RBI.getRegBank(DstReg, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID && 768 "scalar BFX instructions are expanded in regbankselect"); 769 assert(MRI->getType(MI.getOperand(0).getReg()).getSizeInBits() == 32 && 770 "64-bit vector BFX instructions are expanded in regbankselect"); 771 772 const DebugLoc &DL = MI.getDebugLoc(); 773 MachineBasicBlock *MBB = MI.getParent(); 774 775 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SBFX; 776 unsigned Opc = IsSigned ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64; 777 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), DstReg) 778 .addReg(SrcReg) 779 .addReg(OffsetReg) 780 .addReg(WidthReg); 781 MI.eraseFromParent(); 782 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 783 } 784 785 bool AMDGPUInstructionSelector::selectInterpP1F16(MachineInstr &MI) const { 786 if (STI.getLDSBankCount() != 16) 787 return selectImpl(MI, *CoverageInfo); 788 789 Register Dst = MI.getOperand(0).getReg(); 790 Register Src0 = MI.getOperand(2).getReg(); 791 Register M0Val = MI.getOperand(6).getReg(); 792 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI) || 793 !RBI.constrainGenericRegister(Dst, AMDGPU::VGPR_32RegClass, *MRI) || 794 !RBI.constrainGenericRegister(Src0, AMDGPU::VGPR_32RegClass, *MRI)) 795 return false; 796 797 // This requires 2 instructions. It is possible to write a pattern to support 798 // this, but the generated isel emitter doesn't correctly deal with multiple 799 // output instructions using the same physical register input. The copy to m0 800 // is incorrectly placed before the second instruction. 801 // 802 // TODO: Match source modifiers. 803 804 Register InterpMov = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 805 const DebugLoc &DL = MI.getDebugLoc(); 806 MachineBasicBlock *MBB = MI.getParent(); 807 808 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 809 .addReg(M0Val); 810 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_MOV_F32), InterpMov) 811 .addImm(2) 812 .addImm(MI.getOperand(4).getImm()) // $attr 813 .addImm(MI.getOperand(3).getImm()); // $attrchan 814 815 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_P1LV_F16), Dst) 816 .addImm(0) // $src0_modifiers 817 .addReg(Src0) // $src0 818 .addImm(MI.getOperand(4).getImm()) // $attr 819 .addImm(MI.getOperand(3).getImm()) // $attrchan 820 .addImm(0) // $src2_modifiers 821 .addReg(InterpMov) // $src2 - 2 f16 values selected by high 822 .addImm(MI.getOperand(5).getImm()) // $high 823 .addImm(0) // $clamp 824 .addImm(0); // $omod 825 826 MI.eraseFromParent(); 827 return true; 828 } 829 830 // Writelane is special in that it can use SGPR and M0 (which would normally 831 // count as using the constant bus twice - but in this case it is allowed since 832 // the lane selector doesn't count as a use of the constant bus). However, it is 833 // still required to abide by the 1 SGPR rule. Fix this up if we might have 834 // multiple SGPRs. 835 bool AMDGPUInstructionSelector::selectWritelane(MachineInstr &MI) const { 836 // With a constant bus limit of at least 2, there's no issue. 837 if (STI.getConstantBusLimit(AMDGPU::V_WRITELANE_B32) > 1) 838 return selectImpl(MI, *CoverageInfo); 839 840 MachineBasicBlock *MBB = MI.getParent(); 841 const DebugLoc &DL = MI.getDebugLoc(); 842 Register VDst = MI.getOperand(0).getReg(); 843 Register Val = MI.getOperand(2).getReg(); 844 Register LaneSelect = MI.getOperand(3).getReg(); 845 Register VDstIn = MI.getOperand(4).getReg(); 846 847 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_WRITELANE_B32), VDst); 848 849 Optional<ValueAndVReg> ConstSelect = 850 getIConstantVRegValWithLookThrough(LaneSelect, *MRI); 851 if (ConstSelect) { 852 // The selector has to be an inline immediate, so we can use whatever for 853 // the other operands. 854 MIB.addReg(Val); 855 MIB.addImm(ConstSelect->Value.getSExtValue() & 856 maskTrailingOnes<uint64_t>(STI.getWavefrontSizeLog2())); 857 } else { 858 Optional<ValueAndVReg> ConstVal = 859 getIConstantVRegValWithLookThrough(Val, *MRI); 860 861 // If the value written is an inline immediate, we can get away without a 862 // copy to m0. 863 if (ConstVal && AMDGPU::isInlinableLiteral32(ConstVal->Value.getSExtValue(), 864 STI.hasInv2PiInlineImm())) { 865 MIB.addImm(ConstVal->Value.getSExtValue()); 866 MIB.addReg(LaneSelect); 867 } else { 868 MIB.addReg(Val); 869 870 // If the lane selector was originally in a VGPR and copied with 871 // readfirstlane, there's a hazard to read the same SGPR from the 872 // VALU. Constrain to a different SGPR to help avoid needing a nop later. 873 RBI.constrainGenericRegister(LaneSelect, AMDGPU::SReg_32_XM0RegClass, *MRI); 874 875 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 876 .addReg(LaneSelect); 877 MIB.addReg(AMDGPU::M0); 878 } 879 } 880 881 MIB.addReg(VDstIn); 882 883 MI.eraseFromParent(); 884 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 885 } 886 887 // We need to handle this here because tablegen doesn't support matching 888 // instructions with multiple outputs. 889 bool AMDGPUInstructionSelector::selectDivScale(MachineInstr &MI) const { 890 Register Dst0 = MI.getOperand(0).getReg(); 891 Register Dst1 = MI.getOperand(1).getReg(); 892 893 LLT Ty = MRI->getType(Dst0); 894 unsigned Opc; 895 if (Ty == LLT::scalar(32)) 896 Opc = AMDGPU::V_DIV_SCALE_F32_e64; 897 else if (Ty == LLT::scalar(64)) 898 Opc = AMDGPU::V_DIV_SCALE_F64_e64; 899 else 900 return false; 901 902 // TODO: Match source modifiers. 903 904 const DebugLoc &DL = MI.getDebugLoc(); 905 MachineBasicBlock *MBB = MI.getParent(); 906 907 Register Numer = MI.getOperand(3).getReg(); 908 Register Denom = MI.getOperand(4).getReg(); 909 unsigned ChooseDenom = MI.getOperand(5).getImm(); 910 911 Register Src0 = ChooseDenom != 0 ? Numer : Denom; 912 913 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0) 914 .addDef(Dst1) 915 .addImm(0) // $src0_modifiers 916 .addUse(Src0) // $src0 917 .addImm(0) // $src1_modifiers 918 .addUse(Denom) // $src1 919 .addImm(0) // $src2_modifiers 920 .addUse(Numer) // $src2 921 .addImm(0) // $clamp 922 .addImm(0); // $omod 923 924 MI.eraseFromParent(); 925 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 926 } 927 928 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const { 929 unsigned IntrinsicID = I.getIntrinsicID(); 930 switch (IntrinsicID) { 931 case Intrinsic::amdgcn_if_break: { 932 MachineBasicBlock *BB = I.getParent(); 933 934 // FIXME: Manually selecting to avoid dealing with the SReg_1 trick 935 // SelectionDAG uses for wave32 vs wave64. 936 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK)) 937 .add(I.getOperand(0)) 938 .add(I.getOperand(2)) 939 .add(I.getOperand(3)); 940 941 Register DstReg = I.getOperand(0).getReg(); 942 Register Src0Reg = I.getOperand(2).getReg(); 943 Register Src1Reg = I.getOperand(3).getReg(); 944 945 I.eraseFromParent(); 946 947 for (Register Reg : { DstReg, Src0Reg, Src1Reg }) 948 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 949 950 return true; 951 } 952 case Intrinsic::amdgcn_interp_p1_f16: 953 return selectInterpP1F16(I); 954 case Intrinsic::amdgcn_wqm: 955 return constrainCopyLikeIntrin(I, AMDGPU::WQM); 956 case Intrinsic::amdgcn_softwqm: 957 return constrainCopyLikeIntrin(I, AMDGPU::SOFT_WQM); 958 case Intrinsic::amdgcn_strict_wwm: 959 case Intrinsic::amdgcn_wwm: 960 return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WWM); 961 case Intrinsic::amdgcn_strict_wqm: 962 return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WQM); 963 case Intrinsic::amdgcn_writelane: 964 return selectWritelane(I); 965 case Intrinsic::amdgcn_div_scale: 966 return selectDivScale(I); 967 case Intrinsic::amdgcn_icmp: 968 return selectIntrinsicIcmp(I); 969 case Intrinsic::amdgcn_ballot: 970 return selectBallot(I); 971 case Intrinsic::amdgcn_reloc_constant: 972 return selectRelocConstant(I); 973 case Intrinsic::amdgcn_groupstaticsize: 974 return selectGroupStaticSize(I); 975 case Intrinsic::returnaddress: 976 return selectReturnAddress(I); 977 case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16: 978 case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16: 979 case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16: 980 case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16: 981 case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8: 982 case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8: 983 return selectSMFMACIntrin(I); 984 default: 985 return selectImpl(I, *CoverageInfo); 986 } 987 } 988 989 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) { 990 if (Size != 32 && Size != 64) 991 return -1; 992 switch (P) { 993 default: 994 llvm_unreachable("Unknown condition code!"); 995 case CmpInst::ICMP_NE: 996 return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64; 997 case CmpInst::ICMP_EQ: 998 return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64; 999 case CmpInst::ICMP_SGT: 1000 return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64; 1001 case CmpInst::ICMP_SGE: 1002 return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64; 1003 case CmpInst::ICMP_SLT: 1004 return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64; 1005 case CmpInst::ICMP_SLE: 1006 return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64; 1007 case CmpInst::ICMP_UGT: 1008 return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64; 1009 case CmpInst::ICMP_UGE: 1010 return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64; 1011 case CmpInst::ICMP_ULT: 1012 return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64; 1013 case CmpInst::ICMP_ULE: 1014 return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64; 1015 } 1016 } 1017 1018 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P, 1019 unsigned Size) const { 1020 if (Size == 64) { 1021 if (!STI.hasScalarCompareEq64()) 1022 return -1; 1023 1024 switch (P) { 1025 case CmpInst::ICMP_NE: 1026 return AMDGPU::S_CMP_LG_U64; 1027 case CmpInst::ICMP_EQ: 1028 return AMDGPU::S_CMP_EQ_U64; 1029 default: 1030 return -1; 1031 } 1032 } 1033 1034 if (Size != 32) 1035 return -1; 1036 1037 switch (P) { 1038 case CmpInst::ICMP_NE: 1039 return AMDGPU::S_CMP_LG_U32; 1040 case CmpInst::ICMP_EQ: 1041 return AMDGPU::S_CMP_EQ_U32; 1042 case CmpInst::ICMP_SGT: 1043 return AMDGPU::S_CMP_GT_I32; 1044 case CmpInst::ICMP_SGE: 1045 return AMDGPU::S_CMP_GE_I32; 1046 case CmpInst::ICMP_SLT: 1047 return AMDGPU::S_CMP_LT_I32; 1048 case CmpInst::ICMP_SLE: 1049 return AMDGPU::S_CMP_LE_I32; 1050 case CmpInst::ICMP_UGT: 1051 return AMDGPU::S_CMP_GT_U32; 1052 case CmpInst::ICMP_UGE: 1053 return AMDGPU::S_CMP_GE_U32; 1054 case CmpInst::ICMP_ULT: 1055 return AMDGPU::S_CMP_LT_U32; 1056 case CmpInst::ICMP_ULE: 1057 return AMDGPU::S_CMP_LE_U32; 1058 default: 1059 llvm_unreachable("Unknown condition code!"); 1060 } 1061 } 1062 1063 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const { 1064 MachineBasicBlock *BB = I.getParent(); 1065 const DebugLoc &DL = I.getDebugLoc(); 1066 1067 Register SrcReg = I.getOperand(2).getReg(); 1068 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 1069 1070 auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate(); 1071 1072 Register CCReg = I.getOperand(0).getReg(); 1073 if (!isVCC(CCReg, *MRI)) { 1074 int Opcode = getS_CMPOpcode(Pred, Size); 1075 if (Opcode == -1) 1076 return false; 1077 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode)) 1078 .add(I.getOperand(2)) 1079 .add(I.getOperand(3)); 1080 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg) 1081 .addReg(AMDGPU::SCC); 1082 bool Ret = 1083 constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) && 1084 RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI); 1085 I.eraseFromParent(); 1086 return Ret; 1087 } 1088 1089 int Opcode = getV_CMPOpcode(Pred, Size); 1090 if (Opcode == -1) 1091 return false; 1092 1093 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), 1094 I.getOperand(0).getReg()) 1095 .add(I.getOperand(2)) 1096 .add(I.getOperand(3)); 1097 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 1098 *TRI.getBoolRC(), *MRI); 1099 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 1100 I.eraseFromParent(); 1101 return Ret; 1102 } 1103 1104 bool AMDGPUInstructionSelector::selectIntrinsicIcmp(MachineInstr &I) const { 1105 Register Dst = I.getOperand(0).getReg(); 1106 if (isVCC(Dst, *MRI)) 1107 return false; 1108 1109 if (MRI->getType(Dst).getSizeInBits() != STI.getWavefrontSize()) 1110 return false; 1111 1112 MachineBasicBlock *BB = I.getParent(); 1113 const DebugLoc &DL = I.getDebugLoc(); 1114 Register SrcReg = I.getOperand(2).getReg(); 1115 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 1116 1117 auto Pred = static_cast<CmpInst::Predicate>(I.getOperand(4).getImm()); 1118 if (!ICmpInst::isIntPredicate(static_cast<ICmpInst::Predicate>(Pred))) { 1119 MachineInstr *ICmp = 1120 BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Dst); 1121 1122 if (!RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 1123 *TRI.getBoolRC(), *MRI)) 1124 return false; 1125 I.eraseFromParent(); 1126 return true; 1127 } 1128 1129 int Opcode = getV_CMPOpcode(Pred, Size); 1130 if (Opcode == -1) 1131 return false; 1132 1133 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), Dst) 1134 .add(I.getOperand(2)) 1135 .add(I.getOperand(3)); 1136 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), *TRI.getBoolRC(), 1137 *MRI); 1138 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 1139 I.eraseFromParent(); 1140 return Ret; 1141 } 1142 1143 bool AMDGPUInstructionSelector::selectBallot(MachineInstr &I) const { 1144 MachineBasicBlock *BB = I.getParent(); 1145 const DebugLoc &DL = I.getDebugLoc(); 1146 Register DstReg = I.getOperand(0).getReg(); 1147 const unsigned Size = MRI->getType(DstReg).getSizeInBits(); 1148 const bool Is64 = Size == 64; 1149 1150 if (Size != STI.getWavefrontSize()) 1151 return false; 1152 1153 Optional<ValueAndVReg> Arg = 1154 getIConstantVRegValWithLookThrough(I.getOperand(2).getReg(), *MRI); 1155 1156 if (Arg.hasValue()) { 1157 const int64_t Value = Arg.getValue().Value.getSExtValue(); 1158 if (Value == 0) { 1159 unsigned Opcode = Is64 ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 1160 BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg).addImm(0); 1161 } else if (Value == -1) { // all ones 1162 Register SrcReg = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO; 1163 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg); 1164 } else 1165 return false; 1166 } else { 1167 Register SrcReg = I.getOperand(2).getReg(); 1168 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg); 1169 } 1170 1171 I.eraseFromParent(); 1172 return true; 1173 } 1174 1175 bool AMDGPUInstructionSelector::selectRelocConstant(MachineInstr &I) const { 1176 Register DstReg = I.getOperand(0).getReg(); 1177 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 1178 const TargetRegisterClass *DstRC = TRI.getRegClassForSizeOnBank(32, *DstBank); 1179 if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 1180 return false; 1181 1182 const bool IsVALU = DstBank->getID() == AMDGPU::VGPRRegBankID; 1183 1184 Module *M = MF->getFunction().getParent(); 1185 const MDNode *Metadata = I.getOperand(2).getMetadata(); 1186 auto SymbolName = cast<MDString>(Metadata->getOperand(0))->getString(); 1187 auto RelocSymbol = cast<GlobalVariable>( 1188 M->getOrInsertGlobal(SymbolName, Type::getInt32Ty(M->getContext()))); 1189 1190 MachineBasicBlock *BB = I.getParent(); 1191 BuildMI(*BB, &I, I.getDebugLoc(), 1192 TII.get(IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32), DstReg) 1193 .addGlobalAddress(RelocSymbol, 0, SIInstrInfo::MO_ABS32_LO); 1194 1195 I.eraseFromParent(); 1196 return true; 1197 } 1198 1199 bool AMDGPUInstructionSelector::selectGroupStaticSize(MachineInstr &I) const { 1200 Triple::OSType OS = MF->getTarget().getTargetTriple().getOS(); 1201 1202 Register DstReg = I.getOperand(0).getReg(); 1203 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1204 unsigned Mov = DstRB->getID() == AMDGPU::SGPRRegBankID ? 1205 AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 1206 1207 MachineBasicBlock *MBB = I.getParent(); 1208 const DebugLoc &DL = I.getDebugLoc(); 1209 1210 auto MIB = BuildMI(*MBB, &I, DL, TII.get(Mov), DstReg); 1211 1212 if (OS == Triple::AMDHSA || OS == Triple::AMDPAL) { 1213 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); 1214 MIB.addImm(MFI->getLDSSize()); 1215 } else { 1216 Module *M = MF->getFunction().getParent(); 1217 const GlobalValue *GV 1218 = Intrinsic::getDeclaration(M, Intrinsic::amdgcn_groupstaticsize); 1219 MIB.addGlobalAddress(GV, 0, SIInstrInfo::MO_ABS32_LO); 1220 } 1221 1222 I.eraseFromParent(); 1223 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1224 } 1225 1226 bool AMDGPUInstructionSelector::selectReturnAddress(MachineInstr &I) const { 1227 MachineBasicBlock *MBB = I.getParent(); 1228 MachineFunction &MF = *MBB->getParent(); 1229 const DebugLoc &DL = I.getDebugLoc(); 1230 1231 MachineOperand &Dst = I.getOperand(0); 1232 Register DstReg = Dst.getReg(); 1233 unsigned Depth = I.getOperand(2).getImm(); 1234 1235 const TargetRegisterClass *RC 1236 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 1237 if (!RC->hasSubClassEq(&AMDGPU::SGPR_64RegClass) || 1238 !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 1239 return false; 1240 1241 // Check for kernel and shader functions 1242 if (Depth != 0 || 1243 MF.getInfo<SIMachineFunctionInfo>()->isEntryFunction()) { 1244 BuildMI(*MBB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 1245 .addImm(0); 1246 I.eraseFromParent(); 1247 return true; 1248 } 1249 1250 MachineFrameInfo &MFI = MF.getFrameInfo(); 1251 // There is a call to @llvm.returnaddress in this function 1252 MFI.setReturnAddressIsTaken(true); 1253 1254 // Get the return address reg and mark it as an implicit live-in 1255 Register ReturnAddrReg = TRI.getReturnAddressReg(MF); 1256 Register LiveIn = getFunctionLiveInPhysReg(MF, TII, ReturnAddrReg, 1257 AMDGPU::SReg_64RegClass, DL); 1258 BuildMI(*MBB, &I, DL, TII.get(AMDGPU::COPY), DstReg) 1259 .addReg(LiveIn); 1260 I.eraseFromParent(); 1261 return true; 1262 } 1263 1264 bool AMDGPUInstructionSelector::selectEndCfIntrinsic(MachineInstr &MI) const { 1265 // FIXME: Manually selecting to avoid dealing with the SReg_1 trick 1266 // SelectionDAG uses for wave32 vs wave64. 1267 MachineBasicBlock *BB = MI.getParent(); 1268 BuildMI(*BB, &MI, MI.getDebugLoc(), TII.get(AMDGPU::SI_END_CF)) 1269 .add(MI.getOperand(1)); 1270 1271 Register Reg = MI.getOperand(1).getReg(); 1272 MI.eraseFromParent(); 1273 1274 if (!MRI->getRegClassOrNull(Reg)) 1275 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 1276 return true; 1277 } 1278 1279 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic( 1280 MachineInstr &MI, Intrinsic::ID IntrID) const { 1281 MachineBasicBlock *MBB = MI.getParent(); 1282 MachineFunction *MF = MBB->getParent(); 1283 const DebugLoc &DL = MI.getDebugLoc(); 1284 1285 unsigned IndexOperand = MI.getOperand(7).getImm(); 1286 bool WaveRelease = MI.getOperand(8).getImm() != 0; 1287 bool WaveDone = MI.getOperand(9).getImm() != 0; 1288 1289 if (WaveDone && !WaveRelease) 1290 report_fatal_error("ds_ordered_count: wave_done requires wave_release"); 1291 1292 unsigned OrderedCountIndex = IndexOperand & 0x3f; 1293 IndexOperand &= ~0x3f; 1294 unsigned CountDw = 0; 1295 1296 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) { 1297 CountDw = (IndexOperand >> 24) & 0xf; 1298 IndexOperand &= ~(0xf << 24); 1299 1300 if (CountDw < 1 || CountDw > 4) { 1301 report_fatal_error( 1302 "ds_ordered_count: dword count must be between 1 and 4"); 1303 } 1304 } 1305 1306 if (IndexOperand) 1307 report_fatal_error("ds_ordered_count: bad index operand"); 1308 1309 unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1; 1310 unsigned ShaderType = SIInstrInfo::getDSShaderTypeValue(*MF); 1311 1312 unsigned Offset0 = OrderedCountIndex << 2; 1313 unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) | 1314 (Instruction << 4); 1315 1316 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) 1317 Offset1 |= (CountDw - 1) << 6; 1318 1319 unsigned Offset = Offset0 | (Offset1 << 8); 1320 1321 Register M0Val = MI.getOperand(2).getReg(); 1322 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1323 .addReg(M0Val); 1324 1325 Register DstReg = MI.getOperand(0).getReg(); 1326 Register ValReg = MI.getOperand(3).getReg(); 1327 MachineInstrBuilder DS = 1328 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg) 1329 .addReg(ValReg) 1330 .addImm(Offset) 1331 .cloneMemRefs(MI); 1332 1333 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI)) 1334 return false; 1335 1336 bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI); 1337 MI.eraseFromParent(); 1338 return Ret; 1339 } 1340 1341 static unsigned gwsIntrinToOpcode(unsigned IntrID) { 1342 switch (IntrID) { 1343 case Intrinsic::amdgcn_ds_gws_init: 1344 return AMDGPU::DS_GWS_INIT; 1345 case Intrinsic::amdgcn_ds_gws_barrier: 1346 return AMDGPU::DS_GWS_BARRIER; 1347 case Intrinsic::amdgcn_ds_gws_sema_v: 1348 return AMDGPU::DS_GWS_SEMA_V; 1349 case Intrinsic::amdgcn_ds_gws_sema_br: 1350 return AMDGPU::DS_GWS_SEMA_BR; 1351 case Intrinsic::amdgcn_ds_gws_sema_p: 1352 return AMDGPU::DS_GWS_SEMA_P; 1353 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1354 return AMDGPU::DS_GWS_SEMA_RELEASE_ALL; 1355 default: 1356 llvm_unreachable("not a gws intrinsic"); 1357 } 1358 } 1359 1360 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI, 1361 Intrinsic::ID IID) const { 1362 if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all && 1363 !STI.hasGWSSemaReleaseAll()) 1364 return false; 1365 1366 // intrinsic ID, vsrc, offset 1367 const bool HasVSrc = MI.getNumOperands() == 3; 1368 assert(HasVSrc || MI.getNumOperands() == 2); 1369 1370 Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg(); 1371 const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI); 1372 if (OffsetRB->getID() != AMDGPU::SGPRRegBankID) 1373 return false; 1374 1375 MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1376 assert(OffsetDef); 1377 1378 unsigned ImmOffset; 1379 1380 MachineBasicBlock *MBB = MI.getParent(); 1381 const DebugLoc &DL = MI.getDebugLoc(); 1382 1383 MachineInstr *Readfirstlane = nullptr; 1384 1385 // If we legalized the VGPR input, strip out the readfirstlane to analyze the 1386 // incoming offset, in case there's an add of a constant. We'll have to put it 1387 // back later. 1388 if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) { 1389 Readfirstlane = OffsetDef; 1390 BaseOffset = OffsetDef->getOperand(1).getReg(); 1391 OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1392 } 1393 1394 if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) { 1395 // If we have a constant offset, try to use the 0 in m0 as the base. 1396 // TODO: Look into changing the default m0 initialization value. If the 1397 // default -1 only set the low 16-bits, we could leave it as-is and add 1 to 1398 // the immediate offset. 1399 1400 ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue(); 1401 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 1402 .addImm(0); 1403 } else { 1404 std::tie(BaseOffset, ImmOffset) = 1405 AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset); 1406 1407 if (Readfirstlane) { 1408 // We have the constant offset now, so put the readfirstlane back on the 1409 // variable component. 1410 if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI)) 1411 return false; 1412 1413 Readfirstlane->getOperand(1).setReg(BaseOffset); 1414 BaseOffset = Readfirstlane->getOperand(0).getReg(); 1415 } else { 1416 if (!RBI.constrainGenericRegister(BaseOffset, 1417 AMDGPU::SReg_32RegClass, *MRI)) 1418 return false; 1419 } 1420 1421 Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1422 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base) 1423 .addReg(BaseOffset) 1424 .addImm(16); 1425 1426 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1427 .addReg(M0Base); 1428 } 1429 1430 // The resource id offset is computed as (<isa opaque base> + M0[21:16] + 1431 // offset field) % 64. Some versions of the programming guide omit the m0 1432 // part, or claim it's from offset 0. 1433 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID))); 1434 1435 if (HasVSrc) { 1436 Register VSrc = MI.getOperand(1).getReg(); 1437 MIB.addReg(VSrc); 1438 1439 if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI)) 1440 return false; 1441 } 1442 1443 MIB.addImm(ImmOffset) 1444 .cloneMemRefs(MI); 1445 1446 TII.enforceOperandRCAlignment(*MIB, AMDGPU::OpName::data0); 1447 1448 MI.eraseFromParent(); 1449 return true; 1450 } 1451 1452 bool AMDGPUInstructionSelector::selectDSAppendConsume(MachineInstr &MI, 1453 bool IsAppend) const { 1454 Register PtrBase = MI.getOperand(2).getReg(); 1455 LLT PtrTy = MRI->getType(PtrBase); 1456 bool IsGDS = PtrTy.getAddressSpace() == AMDGPUAS::REGION_ADDRESS; 1457 1458 unsigned Offset; 1459 std::tie(PtrBase, Offset) = selectDS1Addr1OffsetImpl(MI.getOperand(2)); 1460 1461 // TODO: Should this try to look through readfirstlane like GWS? 1462 if (!isDSOffsetLegal(PtrBase, Offset)) { 1463 PtrBase = MI.getOperand(2).getReg(); 1464 Offset = 0; 1465 } 1466 1467 MachineBasicBlock *MBB = MI.getParent(); 1468 const DebugLoc &DL = MI.getDebugLoc(); 1469 const unsigned Opc = IsAppend ? AMDGPU::DS_APPEND : AMDGPU::DS_CONSUME; 1470 1471 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1472 .addReg(PtrBase); 1473 if (!RBI.constrainGenericRegister(PtrBase, AMDGPU::SReg_32RegClass, *MRI)) 1474 return false; 1475 1476 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg()) 1477 .addImm(Offset) 1478 .addImm(IsGDS ? -1 : 0) 1479 .cloneMemRefs(MI); 1480 MI.eraseFromParent(); 1481 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1482 } 1483 1484 bool AMDGPUInstructionSelector::selectSBarrier(MachineInstr &MI) const { 1485 if (TM.getOptLevel() > CodeGenOpt::None) { 1486 unsigned WGSize = STI.getFlatWorkGroupSizes(MF->getFunction()).second; 1487 if (WGSize <= STI.getWavefrontSize()) { 1488 MachineBasicBlock *MBB = MI.getParent(); 1489 const DebugLoc &DL = MI.getDebugLoc(); 1490 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::WAVE_BARRIER)); 1491 MI.eraseFromParent(); 1492 return true; 1493 } 1494 } 1495 return selectImpl(MI, *CoverageInfo); 1496 } 1497 1498 static bool parseTexFail(uint64_t TexFailCtrl, bool &TFE, bool &LWE, 1499 bool &IsTexFail) { 1500 if (TexFailCtrl) 1501 IsTexFail = true; 1502 1503 TFE = (TexFailCtrl & 0x1) ? true : false; 1504 TexFailCtrl &= ~(uint64_t)0x1; 1505 LWE = (TexFailCtrl & 0x2) ? true : false; 1506 TexFailCtrl &= ~(uint64_t)0x2; 1507 1508 return TexFailCtrl == 0; 1509 } 1510 1511 bool AMDGPUInstructionSelector::selectImageIntrinsic( 1512 MachineInstr &MI, const AMDGPU::ImageDimIntrinsicInfo *Intr) const { 1513 MachineBasicBlock *MBB = MI.getParent(); 1514 const DebugLoc &DL = MI.getDebugLoc(); 1515 1516 const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 1517 AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode); 1518 1519 const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim); 1520 unsigned IntrOpcode = Intr->BaseOpcode; 1521 const bool IsGFX10Plus = AMDGPU::isGFX10Plus(STI); 1522 1523 const unsigned ArgOffset = MI.getNumExplicitDefs() + 1; 1524 1525 Register VDataIn, VDataOut; 1526 LLT VDataTy; 1527 int NumVDataDwords = -1; 1528 bool IsD16 = MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16 || 1529 MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16; 1530 1531 bool Unorm; 1532 if (!BaseOpcode->Sampler) 1533 Unorm = true; 1534 else 1535 Unorm = MI.getOperand(ArgOffset + Intr->UnormIndex).getImm() != 0; 1536 1537 bool TFE; 1538 bool LWE; 1539 bool IsTexFail = false; 1540 if (!parseTexFail(MI.getOperand(ArgOffset + Intr->TexFailCtrlIndex).getImm(), 1541 TFE, LWE, IsTexFail)) 1542 return false; 1543 1544 const int Flags = MI.getOperand(ArgOffset + Intr->NumArgs).getImm(); 1545 const bool IsA16 = (Flags & 1) != 0; 1546 const bool IsG16 = (Flags & 2) != 0; 1547 1548 // A16 implies 16 bit gradients if subtarget doesn't support G16 1549 if (IsA16 && !STI.hasG16() && !IsG16) 1550 return false; 1551 1552 unsigned DMask = 0; 1553 unsigned DMaskLanes = 0; 1554 1555 if (BaseOpcode->Atomic) { 1556 VDataOut = MI.getOperand(0).getReg(); 1557 VDataIn = MI.getOperand(2).getReg(); 1558 LLT Ty = MRI->getType(VDataIn); 1559 1560 // Be careful to allow atomic swap on 16-bit element vectors. 1561 const bool Is64Bit = BaseOpcode->AtomicX2 ? 1562 Ty.getSizeInBits() == 128 : 1563 Ty.getSizeInBits() == 64; 1564 1565 if (BaseOpcode->AtomicX2) { 1566 assert(MI.getOperand(3).getReg() == AMDGPU::NoRegister); 1567 1568 DMask = Is64Bit ? 0xf : 0x3; 1569 NumVDataDwords = Is64Bit ? 4 : 2; 1570 } else { 1571 DMask = Is64Bit ? 0x3 : 0x1; 1572 NumVDataDwords = Is64Bit ? 2 : 1; 1573 } 1574 } else { 1575 DMask = MI.getOperand(ArgOffset + Intr->DMaskIndex).getImm(); 1576 DMaskLanes = BaseOpcode->Gather4 ? 4 : countPopulation(DMask); 1577 1578 if (BaseOpcode->Store) { 1579 VDataIn = MI.getOperand(1).getReg(); 1580 VDataTy = MRI->getType(VDataIn); 1581 NumVDataDwords = (VDataTy.getSizeInBits() + 31) / 32; 1582 } else { 1583 VDataOut = MI.getOperand(0).getReg(); 1584 VDataTy = MRI->getType(VDataOut); 1585 NumVDataDwords = DMaskLanes; 1586 1587 if (IsD16 && !STI.hasUnpackedD16VMem()) 1588 NumVDataDwords = (DMaskLanes + 1) / 2; 1589 } 1590 } 1591 1592 // Set G16 opcode 1593 if (IsG16 && !IsA16) { 1594 const AMDGPU::MIMGG16MappingInfo *G16MappingInfo = 1595 AMDGPU::getMIMGG16MappingInfo(Intr->BaseOpcode); 1596 assert(G16MappingInfo); 1597 IntrOpcode = G16MappingInfo->G16; // set opcode to variant with _g16 1598 } 1599 1600 // TODO: Check this in verifier. 1601 assert((!IsTexFail || DMaskLanes >= 1) && "should have legalized this"); 1602 1603 unsigned CPol = MI.getOperand(ArgOffset + Intr->CachePolicyIndex).getImm(); 1604 if (BaseOpcode->Atomic) 1605 CPol |= AMDGPU::CPol::GLC; // TODO no-return optimization 1606 if (CPol & ~AMDGPU::CPol::ALL) 1607 return false; 1608 1609 int NumVAddrRegs = 0; 1610 int NumVAddrDwords = 0; 1611 for (unsigned I = Intr->VAddrStart; I < Intr->VAddrEnd; I++) { 1612 // Skip the $noregs and 0s inserted during legalization. 1613 MachineOperand &AddrOp = MI.getOperand(ArgOffset + I); 1614 if (!AddrOp.isReg()) 1615 continue; // XXX - Break? 1616 1617 Register Addr = AddrOp.getReg(); 1618 if (!Addr) 1619 break; 1620 1621 ++NumVAddrRegs; 1622 NumVAddrDwords += (MRI->getType(Addr).getSizeInBits() + 31) / 32; 1623 } 1624 1625 // The legalizer preprocessed the intrinsic arguments. If we aren't using 1626 // NSA, these should have been packed into a single value in the first 1627 // address register 1628 const bool UseNSA = NumVAddrRegs != 1 && NumVAddrDwords == NumVAddrRegs; 1629 if (UseNSA && !STI.hasFeature(AMDGPU::FeatureNSAEncoding)) { 1630 LLVM_DEBUG(dbgs() << "Trying to use NSA on non-NSA target\n"); 1631 return false; 1632 } 1633 1634 if (IsTexFail) 1635 ++NumVDataDwords; 1636 1637 int Opcode = -1; 1638 if (IsGFX10Plus) { 1639 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, 1640 UseNSA ? AMDGPU::MIMGEncGfx10NSA 1641 : AMDGPU::MIMGEncGfx10Default, 1642 NumVDataDwords, NumVAddrDwords); 1643 } else { 1644 if (STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) 1645 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8, 1646 NumVDataDwords, NumVAddrDwords); 1647 if (Opcode == -1) 1648 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6, 1649 NumVDataDwords, NumVAddrDwords); 1650 } 1651 assert(Opcode != -1); 1652 1653 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode)) 1654 .cloneMemRefs(MI); 1655 1656 if (VDataOut) { 1657 if (BaseOpcode->AtomicX2) { 1658 const bool Is64 = MRI->getType(VDataOut).getSizeInBits() == 64; 1659 1660 Register TmpReg = MRI->createVirtualRegister( 1661 Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass); 1662 unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0; 1663 1664 MIB.addDef(TmpReg); 1665 if (!MRI->use_empty(VDataOut)) { 1666 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), VDataOut) 1667 .addReg(TmpReg, RegState::Kill, SubReg); 1668 } 1669 1670 } else { 1671 MIB.addDef(VDataOut); // vdata output 1672 } 1673 } 1674 1675 if (VDataIn) 1676 MIB.addReg(VDataIn); // vdata input 1677 1678 for (int I = 0; I != NumVAddrRegs; ++I) { 1679 MachineOperand &SrcOp = MI.getOperand(ArgOffset + Intr->VAddrStart + I); 1680 if (SrcOp.isReg()) { 1681 assert(SrcOp.getReg() != 0); 1682 MIB.addReg(SrcOp.getReg()); 1683 } 1684 } 1685 1686 MIB.addReg(MI.getOperand(ArgOffset + Intr->RsrcIndex).getReg()); 1687 if (BaseOpcode->Sampler) 1688 MIB.addReg(MI.getOperand(ArgOffset + Intr->SampIndex).getReg()); 1689 1690 MIB.addImm(DMask); // dmask 1691 1692 if (IsGFX10Plus) 1693 MIB.addImm(DimInfo->Encoding); 1694 MIB.addImm(Unorm); 1695 1696 MIB.addImm(CPol); 1697 MIB.addImm(IsA16 && // a16 or r128 1698 STI.hasFeature(AMDGPU::FeatureR128A16) ? -1 : 0); 1699 if (IsGFX10Plus) 1700 MIB.addImm(IsA16 ? -1 : 0); 1701 1702 MIB.addImm(TFE); // tfe 1703 MIB.addImm(LWE); // lwe 1704 if (!IsGFX10Plus) 1705 MIB.addImm(DimInfo->DA ? -1 : 0); 1706 if (BaseOpcode->HasD16) 1707 MIB.addImm(IsD16 ? -1 : 0); 1708 1709 if (IsTexFail) { 1710 // An image load instruction with TFE/LWE only conditionally writes to its 1711 // result registers. Initialize them to zero so that we always get well 1712 // defined result values. 1713 assert(VDataOut && !VDataIn); 1714 Register Tied = MRI->cloneVirtualRegister(VDataOut); 1715 Register Zero = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1716 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::V_MOV_B32_e32), Zero) 1717 .addImm(0); 1718 auto Parts = TRI.getRegSplitParts(MRI->getRegClass(Tied), 4); 1719 if (STI.usePRTStrictNull()) { 1720 // With enable-prt-strict-null enabled, initialize all result registers to 1721 // zero. 1722 auto RegSeq = 1723 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied); 1724 for (auto Sub : Parts) 1725 RegSeq.addReg(Zero).addImm(Sub); 1726 } else { 1727 // With enable-prt-strict-null disabled, only initialize the extra TFE/LWE 1728 // result register. 1729 Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1730 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef); 1731 auto RegSeq = 1732 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied); 1733 for (auto Sub : Parts.drop_back(1)) 1734 RegSeq.addReg(Undef).addImm(Sub); 1735 RegSeq.addReg(Zero).addImm(Parts.back()); 1736 } 1737 MIB.addReg(Tied, RegState::Implicit); 1738 MIB->tieOperands(0, MIB->getNumOperands() - 1); 1739 } 1740 1741 MI.eraseFromParent(); 1742 constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1743 TII.enforceOperandRCAlignment(*MIB, AMDGPU::OpName::vaddr); 1744 return true; 1745 } 1746 1747 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS( 1748 MachineInstr &I) const { 1749 unsigned IntrinsicID = I.getIntrinsicID(); 1750 switch (IntrinsicID) { 1751 case Intrinsic::amdgcn_end_cf: 1752 return selectEndCfIntrinsic(I); 1753 case Intrinsic::amdgcn_ds_ordered_add: 1754 case Intrinsic::amdgcn_ds_ordered_swap: 1755 return selectDSOrderedIntrinsic(I, IntrinsicID); 1756 case Intrinsic::amdgcn_ds_gws_init: 1757 case Intrinsic::amdgcn_ds_gws_barrier: 1758 case Intrinsic::amdgcn_ds_gws_sema_v: 1759 case Intrinsic::amdgcn_ds_gws_sema_br: 1760 case Intrinsic::amdgcn_ds_gws_sema_p: 1761 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1762 return selectDSGWSIntrinsic(I, IntrinsicID); 1763 case Intrinsic::amdgcn_ds_append: 1764 return selectDSAppendConsume(I, true); 1765 case Intrinsic::amdgcn_ds_consume: 1766 return selectDSAppendConsume(I, false); 1767 case Intrinsic::amdgcn_s_barrier: 1768 return selectSBarrier(I); 1769 case Intrinsic::amdgcn_global_atomic_fadd: 1770 return selectGlobalAtomicFadd(I, I.getOperand(2), I.getOperand(3)); 1771 case Intrinsic::amdgcn_raw_buffer_load_lds: 1772 case Intrinsic::amdgcn_struct_buffer_load_lds: 1773 return selectBufferLoadLds(I); 1774 case Intrinsic::amdgcn_global_load_lds: 1775 return selectGlobalLoadLds(I); 1776 default: { 1777 return selectImpl(I, *CoverageInfo); 1778 } 1779 } 1780 } 1781 1782 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const { 1783 if (selectImpl(I, *CoverageInfo)) 1784 return true; 1785 1786 MachineBasicBlock *BB = I.getParent(); 1787 const DebugLoc &DL = I.getDebugLoc(); 1788 1789 Register DstReg = I.getOperand(0).getReg(); 1790 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 1791 assert(Size <= 32 || Size == 64); 1792 const MachineOperand &CCOp = I.getOperand(1); 1793 Register CCReg = CCOp.getReg(); 1794 if (!isVCC(CCReg, *MRI)) { 1795 unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 : 1796 AMDGPU::S_CSELECT_B32; 1797 MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 1798 .addReg(CCReg); 1799 1800 // The generic constrainSelectedInstRegOperands doesn't work for the scc register 1801 // bank, because it does not cover the register class that we used to represent 1802 // for it. So we need to manually set the register class here. 1803 if (!MRI->getRegClassOrNull(CCReg)) 1804 MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI)); 1805 MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg) 1806 .add(I.getOperand(2)) 1807 .add(I.getOperand(3)); 1808 1809 bool Ret = false; 1810 Ret |= constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1811 Ret |= constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI); 1812 I.eraseFromParent(); 1813 return Ret; 1814 } 1815 1816 // Wide VGPR select should have been split in RegBankSelect. 1817 if (Size > 32) 1818 return false; 1819 1820 MachineInstr *Select = 1821 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 1822 .addImm(0) 1823 .add(I.getOperand(3)) 1824 .addImm(0) 1825 .add(I.getOperand(2)) 1826 .add(I.getOperand(1)); 1827 1828 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1829 I.eraseFromParent(); 1830 return Ret; 1831 } 1832 1833 static int sizeToSubRegIndex(unsigned Size) { 1834 switch (Size) { 1835 case 32: 1836 return AMDGPU::sub0; 1837 case 64: 1838 return AMDGPU::sub0_sub1; 1839 case 96: 1840 return AMDGPU::sub0_sub1_sub2; 1841 case 128: 1842 return AMDGPU::sub0_sub1_sub2_sub3; 1843 case 256: 1844 return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7; 1845 default: 1846 if (Size < 32) 1847 return AMDGPU::sub0; 1848 if (Size > 256) 1849 return -1; 1850 return sizeToSubRegIndex(PowerOf2Ceil(Size)); 1851 } 1852 } 1853 1854 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const { 1855 Register DstReg = I.getOperand(0).getReg(); 1856 Register SrcReg = I.getOperand(1).getReg(); 1857 const LLT DstTy = MRI->getType(DstReg); 1858 const LLT SrcTy = MRI->getType(SrcReg); 1859 const LLT S1 = LLT::scalar(1); 1860 1861 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 1862 const RegisterBank *DstRB; 1863 if (DstTy == S1) { 1864 // This is a special case. We don't treat s1 for legalization artifacts as 1865 // vcc booleans. 1866 DstRB = SrcRB; 1867 } else { 1868 DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1869 if (SrcRB != DstRB) 1870 return false; 1871 } 1872 1873 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 1874 1875 unsigned DstSize = DstTy.getSizeInBits(); 1876 unsigned SrcSize = SrcTy.getSizeInBits(); 1877 1878 const TargetRegisterClass *SrcRC = 1879 TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB); 1880 const TargetRegisterClass *DstRC = 1881 TRI.getRegClassForSizeOnBank(DstSize, *DstRB); 1882 if (!SrcRC || !DstRC) 1883 return false; 1884 1885 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 1886 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) { 1887 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n"); 1888 return false; 1889 } 1890 1891 if (DstTy == LLT::fixed_vector(2, 16) && SrcTy == LLT::fixed_vector(2, 32)) { 1892 MachineBasicBlock *MBB = I.getParent(); 1893 const DebugLoc &DL = I.getDebugLoc(); 1894 1895 Register LoReg = MRI->createVirtualRegister(DstRC); 1896 Register HiReg = MRI->createVirtualRegister(DstRC); 1897 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), LoReg) 1898 .addReg(SrcReg, 0, AMDGPU::sub0); 1899 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), HiReg) 1900 .addReg(SrcReg, 0, AMDGPU::sub1); 1901 1902 if (IsVALU && STI.hasSDWA()) { 1903 // Write the low 16-bits of the high element into the high 16-bits of the 1904 // low element. 1905 MachineInstr *MovSDWA = 1906 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 1907 .addImm(0) // $src0_modifiers 1908 .addReg(HiReg) // $src0 1909 .addImm(0) // $clamp 1910 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 1911 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 1912 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 1913 .addReg(LoReg, RegState::Implicit); 1914 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 1915 } else { 1916 Register TmpReg0 = MRI->createVirtualRegister(DstRC); 1917 Register TmpReg1 = MRI->createVirtualRegister(DstRC); 1918 Register ImmReg = MRI->createVirtualRegister(DstRC); 1919 if (IsVALU) { 1920 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0) 1921 .addImm(16) 1922 .addReg(HiReg); 1923 } else { 1924 BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0) 1925 .addReg(HiReg) 1926 .addImm(16); 1927 } 1928 1929 unsigned MovOpc = IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32; 1930 unsigned AndOpc = IsVALU ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 1931 unsigned OrOpc = IsVALU ? AMDGPU::V_OR_B32_e64 : AMDGPU::S_OR_B32; 1932 1933 BuildMI(*MBB, I, DL, TII.get(MovOpc), ImmReg) 1934 .addImm(0xffff); 1935 BuildMI(*MBB, I, DL, TII.get(AndOpc), TmpReg1) 1936 .addReg(LoReg) 1937 .addReg(ImmReg); 1938 BuildMI(*MBB, I, DL, TII.get(OrOpc), DstReg) 1939 .addReg(TmpReg0) 1940 .addReg(TmpReg1); 1941 } 1942 1943 I.eraseFromParent(); 1944 return true; 1945 } 1946 1947 if (!DstTy.isScalar()) 1948 return false; 1949 1950 if (SrcSize > 32) { 1951 int SubRegIdx = sizeToSubRegIndex(DstSize); 1952 if (SubRegIdx == -1) 1953 return false; 1954 1955 // Deal with weird cases where the class only partially supports the subreg 1956 // index. 1957 const TargetRegisterClass *SrcWithSubRC 1958 = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx); 1959 if (!SrcWithSubRC) 1960 return false; 1961 1962 if (SrcWithSubRC != SrcRC) { 1963 if (!RBI.constrainGenericRegister(SrcReg, *SrcWithSubRC, *MRI)) 1964 return false; 1965 } 1966 1967 I.getOperand(1).setSubReg(SubRegIdx); 1968 } 1969 1970 I.setDesc(TII.get(TargetOpcode::COPY)); 1971 return true; 1972 } 1973 1974 /// \returns true if a bitmask for \p Size bits will be an inline immediate. 1975 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) { 1976 Mask = maskTrailingOnes<unsigned>(Size); 1977 int SignedMask = static_cast<int>(Mask); 1978 return SignedMask >= -16 && SignedMask <= 64; 1979 } 1980 1981 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1. 1982 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank( 1983 Register Reg, const MachineRegisterInfo &MRI, 1984 const TargetRegisterInfo &TRI) const { 1985 const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 1986 if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>()) 1987 return RB; 1988 1989 // Ignore the type, since we don't use vcc in artifacts. 1990 if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>()) 1991 return &RBI.getRegBankFromRegClass(*RC, LLT()); 1992 return nullptr; 1993 } 1994 1995 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const { 1996 bool InReg = I.getOpcode() == AMDGPU::G_SEXT_INREG; 1997 bool Signed = I.getOpcode() == AMDGPU::G_SEXT || InReg; 1998 const DebugLoc &DL = I.getDebugLoc(); 1999 MachineBasicBlock &MBB = *I.getParent(); 2000 const Register DstReg = I.getOperand(0).getReg(); 2001 const Register SrcReg = I.getOperand(1).getReg(); 2002 2003 const LLT DstTy = MRI->getType(DstReg); 2004 const LLT SrcTy = MRI->getType(SrcReg); 2005 const unsigned SrcSize = I.getOpcode() == AMDGPU::G_SEXT_INREG ? 2006 I.getOperand(2).getImm() : SrcTy.getSizeInBits(); 2007 const unsigned DstSize = DstTy.getSizeInBits(); 2008 if (!DstTy.isScalar()) 2009 return false; 2010 2011 // Artifact casts should never use vcc. 2012 const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI); 2013 2014 // FIXME: This should probably be illegal and split earlier. 2015 if (I.getOpcode() == AMDGPU::G_ANYEXT) { 2016 if (DstSize <= 32) 2017 return selectCOPY(I); 2018 2019 const TargetRegisterClass *SrcRC = 2020 TRI.getRegClassForTypeOnBank(SrcTy, *SrcBank); 2021 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 2022 const TargetRegisterClass *DstRC = 2023 TRI.getRegClassForSizeOnBank(DstSize, *DstBank); 2024 2025 Register UndefReg = MRI->createVirtualRegister(SrcRC); 2026 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 2027 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2028 .addReg(SrcReg) 2029 .addImm(AMDGPU::sub0) 2030 .addReg(UndefReg) 2031 .addImm(AMDGPU::sub1); 2032 I.eraseFromParent(); 2033 2034 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) && 2035 RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI); 2036 } 2037 2038 if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) { 2039 // 64-bit should have been split up in RegBankSelect 2040 2041 // Try to use an and with a mask if it will save code size. 2042 unsigned Mask; 2043 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 2044 MachineInstr *ExtI = 2045 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg) 2046 .addImm(Mask) 2047 .addReg(SrcReg); 2048 I.eraseFromParent(); 2049 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 2050 } 2051 2052 const unsigned BFE = Signed ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64; 2053 MachineInstr *ExtI = 2054 BuildMI(MBB, I, DL, TII.get(BFE), DstReg) 2055 .addReg(SrcReg) 2056 .addImm(0) // Offset 2057 .addImm(SrcSize); // Width 2058 I.eraseFromParent(); 2059 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 2060 } 2061 2062 if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) { 2063 const TargetRegisterClass &SrcRC = InReg && DstSize > 32 ? 2064 AMDGPU::SReg_64RegClass : AMDGPU::SReg_32RegClass; 2065 if (!RBI.constrainGenericRegister(SrcReg, SrcRC, *MRI)) 2066 return false; 2067 2068 if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) { 2069 const unsigned SextOpc = SrcSize == 8 ? 2070 AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16; 2071 BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg) 2072 .addReg(SrcReg); 2073 I.eraseFromParent(); 2074 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 2075 } 2076 2077 const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64; 2078 const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32; 2079 2080 // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width. 2081 if (DstSize > 32 && (SrcSize <= 32 || InReg)) { 2082 // We need a 64-bit register source, but the high bits don't matter. 2083 Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); 2084 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2085 unsigned SubReg = InReg ? AMDGPU::sub0 : 0; 2086 2087 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 2088 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg) 2089 .addReg(SrcReg, 0, SubReg) 2090 .addImm(AMDGPU::sub0) 2091 .addReg(UndefReg) 2092 .addImm(AMDGPU::sub1); 2093 2094 BuildMI(MBB, I, DL, TII.get(BFE64), DstReg) 2095 .addReg(ExtReg) 2096 .addImm(SrcSize << 16); 2097 2098 I.eraseFromParent(); 2099 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI); 2100 } 2101 2102 unsigned Mask; 2103 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 2104 BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg) 2105 .addReg(SrcReg) 2106 .addImm(Mask); 2107 } else { 2108 BuildMI(MBB, I, DL, TII.get(BFE32), DstReg) 2109 .addReg(SrcReg) 2110 .addImm(SrcSize << 16); 2111 } 2112 2113 I.eraseFromParent(); 2114 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 2115 } 2116 2117 return false; 2118 } 2119 2120 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const { 2121 MachineBasicBlock *BB = I.getParent(); 2122 MachineOperand &ImmOp = I.getOperand(1); 2123 Register DstReg = I.getOperand(0).getReg(); 2124 unsigned Size = MRI->getType(DstReg).getSizeInBits(); 2125 2126 // The AMDGPU backend only supports Imm operands and not CImm or FPImm. 2127 if (ImmOp.isFPImm()) { 2128 const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt(); 2129 ImmOp.ChangeToImmediate(Imm.getZExtValue()); 2130 } else if (ImmOp.isCImm()) { 2131 ImmOp.ChangeToImmediate(ImmOp.getCImm()->getSExtValue()); 2132 } else { 2133 llvm_unreachable("Not supported by g_constants"); 2134 } 2135 2136 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2137 const bool IsSgpr = DstRB->getID() == AMDGPU::SGPRRegBankID; 2138 2139 unsigned Opcode; 2140 if (DstRB->getID() == AMDGPU::VCCRegBankID) { 2141 Opcode = STI.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64; 2142 } else { 2143 Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 2144 2145 // We should never produce s1 values on banks other than VCC. If the user of 2146 // this already constrained the register, we may incorrectly think it's VCC 2147 // if it wasn't originally. 2148 if (Size == 1) 2149 return false; 2150 } 2151 2152 if (Size != 64) { 2153 I.setDesc(TII.get(Opcode)); 2154 I.addImplicitDefUseOperands(*MF); 2155 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 2156 } 2157 2158 const DebugLoc &DL = I.getDebugLoc(); 2159 2160 APInt Imm(Size, I.getOperand(1).getImm()); 2161 2162 MachineInstr *ResInst; 2163 if (IsSgpr && TII.isInlineConstant(Imm)) { 2164 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 2165 .addImm(I.getOperand(1).getImm()); 2166 } else { 2167 const TargetRegisterClass *RC = IsSgpr ? 2168 &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass; 2169 Register LoReg = MRI->createVirtualRegister(RC); 2170 Register HiReg = MRI->createVirtualRegister(RC); 2171 2172 BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg) 2173 .addImm(Imm.trunc(32).getZExtValue()); 2174 2175 BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg) 2176 .addImm(Imm.ashr(32).getZExtValue()); 2177 2178 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2179 .addReg(LoReg) 2180 .addImm(AMDGPU::sub0) 2181 .addReg(HiReg) 2182 .addImm(AMDGPU::sub1); 2183 } 2184 2185 // We can't call constrainSelectedInstRegOperands here, because it doesn't 2186 // work for target independent opcodes 2187 I.eraseFromParent(); 2188 const TargetRegisterClass *DstRC = 2189 TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI); 2190 if (!DstRC) 2191 return true; 2192 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI); 2193 } 2194 2195 bool AMDGPUInstructionSelector::selectG_FNEG(MachineInstr &MI) const { 2196 // Only manually handle the f64 SGPR case. 2197 // 2198 // FIXME: This is a workaround for 2.5 different tablegen problems. Because 2199 // the bit ops theoretically have a second result due to the implicit def of 2200 // SCC, the GlobalISelEmitter is overly conservative and rejects it. Fixing 2201 // that is easy by disabling the check. The result works, but uses a 2202 // nonsensical sreg32orlds_and_sreg_1 regclass. 2203 // 2204 // The DAG emitter is more problematic, and incorrectly adds both S_XOR_B32 to 2205 // the variadic REG_SEQUENCE operands. 2206 2207 Register Dst = MI.getOperand(0).getReg(); 2208 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 2209 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 2210 MRI->getType(Dst) != LLT::scalar(64)) 2211 return false; 2212 2213 Register Src = MI.getOperand(1).getReg(); 2214 MachineInstr *Fabs = getOpcodeDef(TargetOpcode::G_FABS, Src, *MRI); 2215 if (Fabs) 2216 Src = Fabs->getOperand(1).getReg(); 2217 2218 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 2219 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 2220 return false; 2221 2222 MachineBasicBlock *BB = MI.getParent(); 2223 const DebugLoc &DL = MI.getDebugLoc(); 2224 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2225 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2226 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2227 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2228 2229 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 2230 .addReg(Src, 0, AMDGPU::sub0); 2231 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 2232 .addReg(Src, 0, AMDGPU::sub1); 2233 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 2234 .addImm(0x80000000); 2235 2236 // Set or toggle sign bit. 2237 unsigned Opc = Fabs ? AMDGPU::S_OR_B32 : AMDGPU::S_XOR_B32; 2238 BuildMI(*BB, &MI, DL, TII.get(Opc), OpReg) 2239 .addReg(HiReg) 2240 .addReg(ConstReg); 2241 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 2242 .addReg(LoReg) 2243 .addImm(AMDGPU::sub0) 2244 .addReg(OpReg) 2245 .addImm(AMDGPU::sub1); 2246 MI.eraseFromParent(); 2247 return true; 2248 } 2249 2250 // FIXME: This is a workaround for the same tablegen problems as G_FNEG 2251 bool AMDGPUInstructionSelector::selectG_FABS(MachineInstr &MI) const { 2252 Register Dst = MI.getOperand(0).getReg(); 2253 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 2254 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 2255 MRI->getType(Dst) != LLT::scalar(64)) 2256 return false; 2257 2258 Register Src = MI.getOperand(1).getReg(); 2259 MachineBasicBlock *BB = MI.getParent(); 2260 const DebugLoc &DL = MI.getDebugLoc(); 2261 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2262 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2263 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2264 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2265 2266 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 2267 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 2268 return false; 2269 2270 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 2271 .addReg(Src, 0, AMDGPU::sub0); 2272 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 2273 .addReg(Src, 0, AMDGPU::sub1); 2274 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 2275 .addImm(0x7fffffff); 2276 2277 // Clear sign bit. 2278 // TODO: Should this used S_BITSET0_*? 2279 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_AND_B32), OpReg) 2280 .addReg(HiReg) 2281 .addReg(ConstReg); 2282 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 2283 .addReg(LoReg) 2284 .addImm(AMDGPU::sub0) 2285 .addReg(OpReg) 2286 .addImm(AMDGPU::sub1); 2287 2288 MI.eraseFromParent(); 2289 return true; 2290 } 2291 2292 static bool isConstant(const MachineInstr &MI) { 2293 return MI.getOpcode() == TargetOpcode::G_CONSTANT; 2294 } 2295 2296 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load, 2297 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const { 2298 2299 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg()); 2300 2301 assert(PtrMI); 2302 2303 if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD) 2304 return; 2305 2306 GEPInfo GEPInfo(*PtrMI); 2307 2308 for (unsigned i = 1; i != 3; ++i) { 2309 const MachineOperand &GEPOp = PtrMI->getOperand(i); 2310 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg()); 2311 assert(OpDef); 2312 if (i == 2 && isConstant(*OpDef)) { 2313 // TODO: Could handle constant base + variable offset, but a combine 2314 // probably should have commuted it. 2315 assert(GEPInfo.Imm == 0); 2316 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue(); 2317 continue; 2318 } 2319 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI); 2320 if (OpBank->getID() == AMDGPU::SGPRRegBankID) 2321 GEPInfo.SgprParts.push_back(GEPOp.getReg()); 2322 else 2323 GEPInfo.VgprParts.push_back(GEPOp.getReg()); 2324 } 2325 2326 AddrInfo.push_back(GEPInfo); 2327 getAddrModeInfo(*PtrMI, MRI, AddrInfo); 2328 } 2329 2330 bool AMDGPUInstructionSelector::isSGPR(Register Reg) const { 2331 return RBI.getRegBank(Reg, *MRI, TRI)->getID() == AMDGPU::SGPRRegBankID; 2332 } 2333 2334 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const { 2335 if (!MI.hasOneMemOperand()) 2336 return false; 2337 2338 const MachineMemOperand *MMO = *MI.memoperands_begin(); 2339 const Value *Ptr = MMO->getValue(); 2340 2341 // UndefValue means this is a load of a kernel input. These are uniform. 2342 // Sometimes LDS instructions have constant pointers. 2343 // If Ptr is null, then that means this mem operand contains a 2344 // PseudoSourceValue like GOT. 2345 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) || 2346 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr)) 2347 return true; 2348 2349 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) 2350 return true; 2351 2352 const Instruction *I = dyn_cast<Instruction>(Ptr); 2353 return I && I->getMetadata("amdgpu.uniform"); 2354 } 2355 2356 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const { 2357 for (const GEPInfo &GEPInfo : AddrInfo) { 2358 if (!GEPInfo.VgprParts.empty()) 2359 return true; 2360 } 2361 return false; 2362 } 2363 2364 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const { 2365 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 2366 unsigned AS = PtrTy.getAddressSpace(); 2367 if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) && 2368 STI.ldsRequiresM0Init()) { 2369 MachineBasicBlock *BB = I.getParent(); 2370 2371 // If DS instructions require M0 initialization, insert it before selecting. 2372 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 2373 .addImm(-1); 2374 } 2375 } 2376 2377 bool AMDGPUInstructionSelector::selectG_LOAD_STORE_ATOMICRMW( 2378 MachineInstr &I) const { 2379 if (I.getOpcode() == TargetOpcode::G_ATOMICRMW_FADD) { 2380 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 2381 unsigned AS = PtrTy.getAddressSpace(); 2382 if (AS == AMDGPUAS::GLOBAL_ADDRESS) 2383 return selectGlobalAtomicFadd(I, I.getOperand(1), I.getOperand(2)); 2384 } 2385 2386 initM0(I); 2387 return selectImpl(I, *CoverageInfo); 2388 } 2389 2390 static bool isVCmpResult(Register Reg, MachineRegisterInfo &MRI) { 2391 if (Reg.isPhysical()) 2392 return false; 2393 2394 MachineInstr &MI = *MRI.getUniqueVRegDef(Reg); 2395 const unsigned Opcode = MI.getOpcode(); 2396 2397 if (Opcode == AMDGPU::COPY) 2398 return isVCmpResult(MI.getOperand(1).getReg(), MRI); 2399 2400 if (Opcode == AMDGPU::G_AND || Opcode == AMDGPU::G_OR || 2401 Opcode == AMDGPU::G_XOR) 2402 return isVCmpResult(MI.getOperand(1).getReg(), MRI) && 2403 isVCmpResult(MI.getOperand(2).getReg(), MRI); 2404 2405 if (Opcode == TargetOpcode::G_INTRINSIC) 2406 return MI.getIntrinsicID() == Intrinsic::amdgcn_class; 2407 2408 return Opcode == AMDGPU::G_ICMP || Opcode == AMDGPU::G_FCMP; 2409 } 2410 2411 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const { 2412 MachineBasicBlock *BB = I.getParent(); 2413 MachineOperand &CondOp = I.getOperand(0); 2414 Register CondReg = CondOp.getReg(); 2415 const DebugLoc &DL = I.getDebugLoc(); 2416 2417 unsigned BrOpcode; 2418 Register CondPhysReg; 2419 const TargetRegisterClass *ConstrainRC; 2420 2421 // In SelectionDAG, we inspect the IR block for uniformity metadata to decide 2422 // whether the branch is uniform when selecting the instruction. In 2423 // GlobalISel, we should push that decision into RegBankSelect. Assume for now 2424 // RegBankSelect knows what it's doing if the branch condition is scc, even 2425 // though it currently does not. 2426 if (!isVCC(CondReg, *MRI)) { 2427 if (MRI->getType(CondReg) != LLT::scalar(32)) 2428 return false; 2429 2430 CondPhysReg = AMDGPU::SCC; 2431 BrOpcode = AMDGPU::S_CBRANCH_SCC1; 2432 ConstrainRC = &AMDGPU::SReg_32RegClass; 2433 } else { 2434 // FIXME: Should scc->vcc copies and with exec? 2435 2436 // Unless the value of CondReg is a result of a V_CMP* instruction then we 2437 // need to insert an and with exec. 2438 if (!isVCmpResult(CondReg, *MRI)) { 2439 const bool Is64 = STI.isWave64(); 2440 const unsigned Opcode = Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 2441 const Register Exec = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO; 2442 2443 Register TmpReg = MRI->createVirtualRegister(TRI.getBoolRC()); 2444 BuildMI(*BB, &I, DL, TII.get(Opcode), TmpReg) 2445 .addReg(CondReg) 2446 .addReg(Exec); 2447 CondReg = TmpReg; 2448 } 2449 2450 CondPhysReg = TRI.getVCC(); 2451 BrOpcode = AMDGPU::S_CBRANCH_VCCNZ; 2452 ConstrainRC = TRI.getBoolRC(); 2453 } 2454 2455 if (!MRI->getRegClassOrNull(CondReg)) 2456 MRI->setRegClass(CondReg, ConstrainRC); 2457 2458 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg) 2459 .addReg(CondReg); 2460 BuildMI(*BB, &I, DL, TII.get(BrOpcode)) 2461 .addMBB(I.getOperand(1).getMBB()); 2462 2463 I.eraseFromParent(); 2464 return true; 2465 } 2466 2467 bool AMDGPUInstructionSelector::selectG_GLOBAL_VALUE( 2468 MachineInstr &I) const { 2469 Register DstReg = I.getOperand(0).getReg(); 2470 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2471 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2472 I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32)); 2473 if (IsVGPR) 2474 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 2475 2476 return RBI.constrainGenericRegister( 2477 DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI); 2478 } 2479 2480 bool AMDGPUInstructionSelector::selectG_PTRMASK(MachineInstr &I) const { 2481 Register DstReg = I.getOperand(0).getReg(); 2482 Register SrcReg = I.getOperand(1).getReg(); 2483 Register MaskReg = I.getOperand(2).getReg(); 2484 LLT Ty = MRI->getType(DstReg); 2485 LLT MaskTy = MRI->getType(MaskReg); 2486 MachineBasicBlock *BB = I.getParent(); 2487 const DebugLoc &DL = I.getDebugLoc(); 2488 2489 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2490 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2491 const RegisterBank *MaskRB = RBI.getRegBank(MaskReg, *MRI, TRI); 2492 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2493 if (DstRB != SrcRB) // Should only happen for hand written MIR. 2494 return false; 2495 2496 // Try to avoid emitting a bit operation when we only need to touch half of 2497 // the 64-bit pointer. 2498 APInt MaskOnes = KnownBits->getKnownOnes(MaskReg).zext(64); 2499 const APInt MaskHi32 = APInt::getHighBitsSet(64, 32); 2500 const APInt MaskLo32 = APInt::getLowBitsSet(64, 32); 2501 2502 const bool CanCopyLow32 = (MaskOnes & MaskLo32) == MaskLo32; 2503 const bool CanCopyHi32 = (MaskOnes & MaskHi32) == MaskHi32; 2504 2505 if (!IsVGPR && Ty.getSizeInBits() == 64 && 2506 !CanCopyLow32 && !CanCopyHi32) { 2507 auto MIB = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_AND_B64), DstReg) 2508 .addReg(SrcReg) 2509 .addReg(MaskReg); 2510 I.eraseFromParent(); 2511 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 2512 } 2513 2514 unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 2515 const TargetRegisterClass &RegRC 2516 = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2517 2518 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB); 2519 const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB); 2520 const TargetRegisterClass *MaskRC = 2521 TRI.getRegClassForTypeOnBank(MaskTy, *MaskRB); 2522 2523 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2524 !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2525 !RBI.constrainGenericRegister(MaskReg, *MaskRC, *MRI)) 2526 return false; 2527 2528 if (Ty.getSizeInBits() == 32) { 2529 assert(MaskTy.getSizeInBits() == 32 && 2530 "ptrmask should have been narrowed during legalize"); 2531 2532 BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg) 2533 .addReg(SrcReg) 2534 .addReg(MaskReg); 2535 I.eraseFromParent(); 2536 return true; 2537 } 2538 2539 Register HiReg = MRI->createVirtualRegister(&RegRC); 2540 Register LoReg = MRI->createVirtualRegister(&RegRC); 2541 2542 // Extract the subregisters from the source pointer. 2543 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg) 2544 .addReg(SrcReg, 0, AMDGPU::sub0); 2545 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg) 2546 .addReg(SrcReg, 0, AMDGPU::sub1); 2547 2548 Register MaskedLo, MaskedHi; 2549 2550 if (CanCopyLow32) { 2551 // If all the bits in the low half are 1, we only need a copy for it. 2552 MaskedLo = LoReg; 2553 } else { 2554 // Extract the mask subregister and apply the and. 2555 Register MaskLo = MRI->createVirtualRegister(&RegRC); 2556 MaskedLo = MRI->createVirtualRegister(&RegRC); 2557 2558 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskLo) 2559 .addReg(MaskReg, 0, AMDGPU::sub0); 2560 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedLo) 2561 .addReg(LoReg) 2562 .addReg(MaskLo); 2563 } 2564 2565 if (CanCopyHi32) { 2566 // If all the bits in the high half are 1, we only need a copy for it. 2567 MaskedHi = HiReg; 2568 } else { 2569 Register MaskHi = MRI->createVirtualRegister(&RegRC); 2570 MaskedHi = MRI->createVirtualRegister(&RegRC); 2571 2572 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskHi) 2573 .addReg(MaskReg, 0, AMDGPU::sub1); 2574 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedHi) 2575 .addReg(HiReg) 2576 .addReg(MaskHi); 2577 } 2578 2579 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2580 .addReg(MaskedLo) 2581 .addImm(AMDGPU::sub0) 2582 .addReg(MaskedHi) 2583 .addImm(AMDGPU::sub1); 2584 I.eraseFromParent(); 2585 return true; 2586 } 2587 2588 /// Return the register to use for the index value, and the subregister to use 2589 /// for the indirectly accessed register. 2590 static std::pair<Register, unsigned> 2591 computeIndirectRegIndex(MachineRegisterInfo &MRI, 2592 const SIRegisterInfo &TRI, 2593 const TargetRegisterClass *SuperRC, 2594 Register IdxReg, 2595 unsigned EltSize) { 2596 Register IdxBaseReg; 2597 int Offset; 2598 2599 std::tie(IdxBaseReg, Offset) = AMDGPU::getBaseWithConstantOffset(MRI, IdxReg); 2600 if (IdxBaseReg == AMDGPU::NoRegister) { 2601 // This will happen if the index is a known constant. This should ordinarily 2602 // be legalized out, but handle it as a register just in case. 2603 assert(Offset == 0); 2604 IdxBaseReg = IdxReg; 2605 } 2606 2607 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SuperRC, EltSize); 2608 2609 // Skip out of bounds offsets, or else we would end up using an undefined 2610 // register. 2611 if (static_cast<unsigned>(Offset) >= SubRegs.size()) 2612 return std::make_pair(IdxReg, SubRegs[0]); 2613 return std::make_pair(IdxBaseReg, SubRegs[Offset]); 2614 } 2615 2616 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT( 2617 MachineInstr &MI) const { 2618 Register DstReg = MI.getOperand(0).getReg(); 2619 Register SrcReg = MI.getOperand(1).getReg(); 2620 Register IdxReg = MI.getOperand(2).getReg(); 2621 2622 LLT DstTy = MRI->getType(DstReg); 2623 LLT SrcTy = MRI->getType(SrcReg); 2624 2625 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2626 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2627 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2628 2629 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2630 // into a waterfall loop. 2631 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2632 return false; 2633 2634 const TargetRegisterClass *SrcRC = 2635 TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB); 2636 const TargetRegisterClass *DstRC = 2637 TRI.getRegClassForTypeOnBank(DstTy, *DstRB); 2638 if (!SrcRC || !DstRC) 2639 return false; 2640 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2641 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2642 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2643 return false; 2644 2645 MachineBasicBlock *BB = MI.getParent(); 2646 const DebugLoc &DL = MI.getDebugLoc(); 2647 const bool Is64 = DstTy.getSizeInBits() == 64; 2648 2649 unsigned SubReg; 2650 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, SrcRC, IdxReg, 2651 DstTy.getSizeInBits() / 8); 2652 2653 if (SrcRB->getID() == AMDGPU::SGPRRegBankID) { 2654 if (DstTy.getSizeInBits() != 32 && !Is64) 2655 return false; 2656 2657 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2658 .addReg(IdxReg); 2659 2660 unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32; 2661 BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg) 2662 .addReg(SrcReg, 0, SubReg) 2663 .addReg(SrcReg, RegState::Implicit); 2664 MI.eraseFromParent(); 2665 return true; 2666 } 2667 2668 if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32) 2669 return false; 2670 2671 if (!STI.useVGPRIndexMode()) { 2672 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2673 .addReg(IdxReg); 2674 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg) 2675 .addReg(SrcReg, 0, SubReg) 2676 .addReg(SrcReg, RegState::Implicit); 2677 MI.eraseFromParent(); 2678 return true; 2679 } 2680 2681 const MCInstrDesc &GPRIDXDesc = 2682 TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*SrcRC), true); 2683 BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg) 2684 .addReg(SrcReg) 2685 .addReg(IdxReg) 2686 .addImm(SubReg); 2687 2688 MI.eraseFromParent(); 2689 return true; 2690 } 2691 2692 // TODO: Fold insert_vector_elt (extract_vector_elt) into movrelsd 2693 bool AMDGPUInstructionSelector::selectG_INSERT_VECTOR_ELT( 2694 MachineInstr &MI) const { 2695 Register DstReg = MI.getOperand(0).getReg(); 2696 Register VecReg = MI.getOperand(1).getReg(); 2697 Register ValReg = MI.getOperand(2).getReg(); 2698 Register IdxReg = MI.getOperand(3).getReg(); 2699 2700 LLT VecTy = MRI->getType(DstReg); 2701 LLT ValTy = MRI->getType(ValReg); 2702 unsigned VecSize = VecTy.getSizeInBits(); 2703 unsigned ValSize = ValTy.getSizeInBits(); 2704 2705 const RegisterBank *VecRB = RBI.getRegBank(VecReg, *MRI, TRI); 2706 const RegisterBank *ValRB = RBI.getRegBank(ValReg, *MRI, TRI); 2707 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2708 2709 assert(VecTy.getElementType() == ValTy); 2710 2711 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2712 // into a waterfall loop. 2713 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2714 return false; 2715 2716 const TargetRegisterClass *VecRC = 2717 TRI.getRegClassForTypeOnBank(VecTy, *VecRB); 2718 const TargetRegisterClass *ValRC = 2719 TRI.getRegClassForTypeOnBank(ValTy, *ValRB); 2720 2721 if (!RBI.constrainGenericRegister(VecReg, *VecRC, *MRI) || 2722 !RBI.constrainGenericRegister(DstReg, *VecRC, *MRI) || 2723 !RBI.constrainGenericRegister(ValReg, *ValRC, *MRI) || 2724 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2725 return false; 2726 2727 if (VecRB->getID() == AMDGPU::VGPRRegBankID && ValSize != 32) 2728 return false; 2729 2730 unsigned SubReg; 2731 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, VecRC, IdxReg, 2732 ValSize / 8); 2733 2734 const bool IndexMode = VecRB->getID() == AMDGPU::VGPRRegBankID && 2735 STI.useVGPRIndexMode(); 2736 2737 MachineBasicBlock *BB = MI.getParent(); 2738 const DebugLoc &DL = MI.getDebugLoc(); 2739 2740 if (!IndexMode) { 2741 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2742 .addReg(IdxReg); 2743 2744 const MCInstrDesc &RegWriteOp = TII.getIndirectRegWriteMovRelPseudo( 2745 VecSize, ValSize, VecRB->getID() == AMDGPU::SGPRRegBankID); 2746 BuildMI(*BB, MI, DL, RegWriteOp, DstReg) 2747 .addReg(VecReg) 2748 .addReg(ValReg) 2749 .addImm(SubReg); 2750 MI.eraseFromParent(); 2751 return true; 2752 } 2753 2754 const MCInstrDesc &GPRIDXDesc = 2755 TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*VecRC), false); 2756 BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg) 2757 .addReg(VecReg) 2758 .addReg(ValReg) 2759 .addReg(IdxReg) 2760 .addImm(SubReg); 2761 2762 MI.eraseFromParent(); 2763 return true; 2764 } 2765 2766 static bool isZeroOrUndef(int X) { 2767 return X == 0 || X == -1; 2768 } 2769 2770 static bool isOneOrUndef(int X) { 2771 return X == 1 || X == -1; 2772 } 2773 2774 static bool isZeroOrOneOrUndef(int X) { 2775 return X == 0 || X == 1 || X == -1; 2776 } 2777 2778 // Normalize a VOP3P shuffle mask to refer to the low/high half of a single 2779 // 32-bit register. 2780 static Register normalizeVOP3PMask(int NewMask[2], Register Src0, Register Src1, 2781 ArrayRef<int> Mask) { 2782 NewMask[0] = Mask[0]; 2783 NewMask[1] = Mask[1]; 2784 if (isZeroOrOneOrUndef(Mask[0]) && isZeroOrOneOrUndef(Mask[1])) 2785 return Src0; 2786 2787 assert(NewMask[0] == 2 || NewMask[0] == 3 || NewMask[0] == -1); 2788 assert(NewMask[1] == 2 || NewMask[1] == 3 || NewMask[1] == -1); 2789 2790 // Shift the mask inputs to be 0/1; 2791 NewMask[0] = NewMask[0] == -1 ? -1 : NewMask[0] - 2; 2792 NewMask[1] = NewMask[1] == -1 ? -1 : NewMask[1] - 2; 2793 return Src1; 2794 } 2795 2796 // This is only legal with VOP3P instructions as an aid to op_sel matching. 2797 bool AMDGPUInstructionSelector::selectG_SHUFFLE_VECTOR( 2798 MachineInstr &MI) const { 2799 Register DstReg = MI.getOperand(0).getReg(); 2800 Register Src0Reg = MI.getOperand(1).getReg(); 2801 Register Src1Reg = MI.getOperand(2).getReg(); 2802 ArrayRef<int> ShufMask = MI.getOperand(3).getShuffleMask(); 2803 2804 const LLT V2S16 = LLT::fixed_vector(2, 16); 2805 if (MRI->getType(DstReg) != V2S16 || MRI->getType(Src0Reg) != V2S16) 2806 return false; 2807 2808 if (!AMDGPU::isLegalVOP3PShuffleMask(ShufMask)) 2809 return false; 2810 2811 assert(ShufMask.size() == 2); 2812 assert(STI.hasSDWA() && "no target has VOP3P but not SDWA"); 2813 2814 MachineBasicBlock *MBB = MI.getParent(); 2815 const DebugLoc &DL = MI.getDebugLoc(); 2816 2817 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2818 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 2819 const TargetRegisterClass &RC = IsVALU ? 2820 AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2821 2822 // Handle the degenerate case which should have folded out. 2823 if (ShufMask[0] == -1 && ShufMask[1] == -1) { 2824 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::IMPLICIT_DEF), DstReg); 2825 2826 MI.eraseFromParent(); 2827 return RBI.constrainGenericRegister(DstReg, RC, *MRI); 2828 } 2829 2830 // A legal VOP3P mask only reads one of the sources. 2831 int Mask[2]; 2832 Register SrcVec = normalizeVOP3PMask(Mask, Src0Reg, Src1Reg, ShufMask); 2833 2834 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI) || 2835 !RBI.constrainGenericRegister(SrcVec, RC, *MRI)) 2836 return false; 2837 2838 // TODO: This also should have been folded out 2839 if (isZeroOrUndef(Mask[0]) && isOneOrUndef(Mask[1])) { 2840 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::COPY), DstReg) 2841 .addReg(SrcVec); 2842 2843 MI.eraseFromParent(); 2844 return true; 2845 } 2846 2847 if (Mask[0] == 1 && Mask[1] == -1) { 2848 if (IsVALU) { 2849 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg) 2850 .addImm(16) 2851 .addReg(SrcVec); 2852 } else { 2853 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg) 2854 .addReg(SrcVec) 2855 .addImm(16); 2856 } 2857 } else if (Mask[0] == -1 && Mask[1] == 0) { 2858 if (IsVALU) { 2859 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), DstReg) 2860 .addImm(16) 2861 .addReg(SrcVec); 2862 } else { 2863 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHL_B32), DstReg) 2864 .addReg(SrcVec) 2865 .addImm(16); 2866 } 2867 } else if (Mask[0] == 0 && Mask[1] == 0) { 2868 if (IsVALU) { 2869 // Write low half of the register into the high half. 2870 MachineInstr *MovSDWA = 2871 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2872 .addImm(0) // $src0_modifiers 2873 .addReg(SrcVec) // $src0 2874 .addImm(0) // $clamp 2875 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 2876 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2877 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 2878 .addReg(SrcVec, RegState::Implicit); 2879 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2880 } else { 2881 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2882 .addReg(SrcVec) 2883 .addReg(SrcVec); 2884 } 2885 } else if (Mask[0] == 1 && Mask[1] == 1) { 2886 if (IsVALU) { 2887 // Write high half of the register into the low half. 2888 MachineInstr *MovSDWA = 2889 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2890 .addImm(0) // $src0_modifiers 2891 .addReg(SrcVec) // $src0 2892 .addImm(0) // $clamp 2893 .addImm(AMDGPU::SDWA::WORD_0) // $dst_sel 2894 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2895 .addImm(AMDGPU::SDWA::WORD_1) // $src0_sel 2896 .addReg(SrcVec, RegState::Implicit); 2897 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2898 } else { 2899 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HH_B32_B16), DstReg) 2900 .addReg(SrcVec) 2901 .addReg(SrcVec); 2902 } 2903 } else if (Mask[0] == 1 && Mask[1] == 0) { 2904 if (IsVALU) { 2905 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_ALIGNBIT_B32_e64), DstReg) 2906 .addReg(SrcVec) 2907 .addReg(SrcVec) 2908 .addImm(16); 2909 } else { 2910 Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2911 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), TmpReg) 2912 .addReg(SrcVec) 2913 .addImm(16); 2914 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2915 .addReg(TmpReg) 2916 .addReg(SrcVec); 2917 } 2918 } else 2919 llvm_unreachable("all shuffle masks should be handled"); 2920 2921 MI.eraseFromParent(); 2922 return true; 2923 } 2924 2925 bool AMDGPUInstructionSelector::selectAMDGPU_BUFFER_ATOMIC_FADD( 2926 MachineInstr &MI) const { 2927 if (STI.hasGFX90AInsts()) 2928 return selectImpl(MI, *CoverageInfo); 2929 2930 MachineBasicBlock *MBB = MI.getParent(); 2931 const DebugLoc &DL = MI.getDebugLoc(); 2932 2933 if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) { 2934 Function &F = MBB->getParent()->getFunction(); 2935 DiagnosticInfoUnsupported 2936 NoFpRet(F, "return versions of fp atomics not supported", 2937 MI.getDebugLoc(), DS_Error); 2938 F.getContext().diagnose(NoFpRet); 2939 return false; 2940 } 2941 2942 // FIXME: This is only needed because tablegen requires number of dst operands 2943 // in match and replace pattern to be the same. Otherwise patterns can be 2944 // exported from SDag path. 2945 MachineOperand &VDataIn = MI.getOperand(1); 2946 MachineOperand &VIndex = MI.getOperand(3); 2947 MachineOperand &VOffset = MI.getOperand(4); 2948 MachineOperand &SOffset = MI.getOperand(5); 2949 int16_t Offset = MI.getOperand(6).getImm(); 2950 2951 bool HasVOffset = !isOperandImmEqual(VOffset, 0, *MRI); 2952 bool HasVIndex = !isOperandImmEqual(VIndex, 0, *MRI); 2953 2954 unsigned Opcode; 2955 if (HasVOffset) { 2956 Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN 2957 : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN; 2958 } else { 2959 Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN 2960 : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET; 2961 } 2962 2963 if (MRI->getType(VDataIn.getReg()).isVector()) { 2964 switch (Opcode) { 2965 case AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN: 2966 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN; 2967 break; 2968 case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN: 2969 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFEN; 2970 break; 2971 case AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN: 2972 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_IDXEN; 2973 break; 2974 case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET: 2975 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFSET; 2976 break; 2977 } 2978 } 2979 2980 auto I = BuildMI(*MBB, MI, DL, TII.get(Opcode)); 2981 I.add(VDataIn); 2982 2983 if (Opcode == AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN || 2984 Opcode == AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN) { 2985 Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class()); 2986 BuildMI(*MBB, &*I, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg) 2987 .addReg(VIndex.getReg()) 2988 .addImm(AMDGPU::sub0) 2989 .addReg(VOffset.getReg()) 2990 .addImm(AMDGPU::sub1); 2991 2992 I.addReg(IdxReg); 2993 } else if (HasVIndex) { 2994 I.add(VIndex); 2995 } else if (HasVOffset) { 2996 I.add(VOffset); 2997 } 2998 2999 I.add(MI.getOperand(2)); // rsrc 3000 I.add(SOffset); 3001 I.addImm(Offset); 3002 I.addImm(MI.getOperand(7).getImm()); // cpol 3003 I.cloneMemRefs(MI); 3004 3005 MI.eraseFromParent(); 3006 3007 return true; 3008 } 3009 3010 bool AMDGPUInstructionSelector::selectGlobalAtomicFadd( 3011 MachineInstr &MI, MachineOperand &AddrOp, MachineOperand &DataOp) const { 3012 3013 if (STI.hasGFX90AInsts()) { 3014 // gfx90a adds return versions of the global atomic fadd instructions so no 3015 // special handling is required. 3016 return selectImpl(MI, *CoverageInfo); 3017 } 3018 3019 MachineBasicBlock *MBB = MI.getParent(); 3020 const DebugLoc &DL = MI.getDebugLoc(); 3021 3022 if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) { 3023 Function &F = MBB->getParent()->getFunction(); 3024 DiagnosticInfoUnsupported 3025 NoFpRet(F, "return versions of fp atomics not supported", 3026 MI.getDebugLoc(), DS_Error); 3027 F.getContext().diagnose(NoFpRet); 3028 return false; 3029 } 3030 3031 // FIXME: This is only needed because tablegen requires number of dst operands 3032 // in match and replace pattern to be the same. Otherwise patterns can be 3033 // exported from SDag path. 3034 auto Addr = selectFlatOffsetImpl(AddrOp, SIInstrFlags::FlatGlobal); 3035 3036 Register Data = DataOp.getReg(); 3037 const unsigned Opc = MRI->getType(Data).isVector() ? 3038 AMDGPU::GLOBAL_ATOMIC_PK_ADD_F16 : AMDGPU::GLOBAL_ATOMIC_ADD_F32; 3039 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)) 3040 .addReg(Addr.first) 3041 .addReg(Data) 3042 .addImm(Addr.second) 3043 .addImm(0) // cpol 3044 .cloneMemRefs(MI); 3045 3046 MI.eraseFromParent(); 3047 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 3048 } 3049 3050 bool AMDGPUInstructionSelector::selectBufferLoadLds(MachineInstr &MI) const { 3051 unsigned Opc; 3052 unsigned Size = MI.getOperand(3).getImm(); 3053 3054 // The struct intrinsic variants add one additional operand over raw. 3055 const bool HasVIndex = MI.getNumOperands() == 9; 3056 Register VIndex; 3057 int OpOffset = 0; 3058 if (HasVIndex) { 3059 VIndex = MI.getOperand(4).getReg(); 3060 OpOffset = 1; 3061 } 3062 3063 Register VOffset = MI.getOperand(4 + OpOffset).getReg(); 3064 Optional<ValueAndVReg> MaybeVOffset = 3065 getIConstantVRegValWithLookThrough(VOffset, *MRI); 3066 const bool HasVOffset = !MaybeVOffset || MaybeVOffset->Value.getZExtValue(); 3067 3068 switch (Size) { 3069 default: 3070 return false; 3071 case 1: 3072 Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_UBYTE_LDS_BOTHEN 3073 : AMDGPU::BUFFER_LOAD_UBYTE_LDS_IDXEN 3074 : HasVOffset ? AMDGPU::BUFFER_LOAD_UBYTE_LDS_OFFEN 3075 : AMDGPU::BUFFER_LOAD_UBYTE_LDS_OFFSET; 3076 break; 3077 case 2: 3078 Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_USHORT_LDS_BOTHEN 3079 : AMDGPU::BUFFER_LOAD_USHORT_LDS_IDXEN 3080 : HasVOffset ? AMDGPU::BUFFER_LOAD_USHORT_LDS_OFFEN 3081 : AMDGPU::BUFFER_LOAD_USHORT_LDS_OFFSET; 3082 break; 3083 case 4: 3084 Opc = HasVIndex ? HasVOffset ? AMDGPU::BUFFER_LOAD_DWORD_LDS_BOTHEN 3085 : AMDGPU::BUFFER_LOAD_DWORD_LDS_IDXEN 3086 : HasVOffset ? AMDGPU::BUFFER_LOAD_DWORD_LDS_OFFEN 3087 : AMDGPU::BUFFER_LOAD_DWORD_LDS_OFFSET; 3088 break; 3089 } 3090 3091 MachineBasicBlock *MBB = MI.getParent(); 3092 const DebugLoc &DL = MI.getDebugLoc(); 3093 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 3094 .add(MI.getOperand(2)); 3095 3096 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)); 3097 3098 if (HasVIndex && HasVOffset) { 3099 Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class()); 3100 BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg) 3101 .addReg(VIndex) 3102 .addImm(AMDGPU::sub0) 3103 .addReg(VOffset) 3104 .addImm(AMDGPU::sub1); 3105 3106 MIB.addReg(IdxReg); 3107 } else if (HasVIndex) { 3108 MIB.addReg(VIndex); 3109 } else if (HasVOffset) { 3110 MIB.addReg(VOffset); 3111 } 3112 3113 MIB.add(MI.getOperand(1)); // rsrc 3114 MIB.add(MI.getOperand(5 + OpOffset)); // soffset 3115 MIB.add(MI.getOperand(6 + OpOffset)); // imm offset 3116 unsigned Aux = MI.getOperand(7 + OpOffset).getImm(); 3117 MIB.addImm(Aux & AMDGPU::CPol::ALL); // cpol 3118 MIB.addImm((Aux >> 3) & 1); // swz 3119 3120 MachineMemOperand *LoadMMO = *MI.memoperands_begin(); 3121 MachinePointerInfo LoadPtrI = LoadMMO->getPointerInfo(); 3122 LoadPtrI.Offset = MI.getOperand(6 + OpOffset).getImm(); 3123 MachinePointerInfo StorePtrI = LoadPtrI; 3124 StorePtrI.V = nullptr; 3125 StorePtrI.AddrSpace = AMDGPUAS::LOCAL_ADDRESS; 3126 3127 auto F = LoadMMO->getFlags() & 3128 ~(MachineMemOperand::MOStore | MachineMemOperand::MOLoad); 3129 LoadMMO = MF->getMachineMemOperand(LoadPtrI, F | MachineMemOperand::MOLoad, 3130 Size, LoadMMO->getBaseAlign()); 3131 3132 MachineMemOperand *StoreMMO = 3133 MF->getMachineMemOperand(StorePtrI, F | MachineMemOperand::MOStore, 3134 sizeof(int32_t), LoadMMO->getBaseAlign()); 3135 3136 MIB.setMemRefs({LoadMMO, StoreMMO}); 3137 3138 MI.eraseFromParent(); 3139 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 3140 } 3141 3142 /// Match a zero extend from a 32-bit value to 64-bits. 3143 static Register matchZeroExtendFromS32(MachineRegisterInfo &MRI, Register Reg) { 3144 Register ZExtSrc; 3145 if (mi_match(Reg, MRI, m_GZExt(m_Reg(ZExtSrc)))) 3146 return MRI.getType(ZExtSrc) == LLT::scalar(32) ? ZExtSrc : Register(); 3147 3148 // Match legalized form %zext = G_MERGE_VALUES (s32 %x), (s32 0) 3149 const MachineInstr *Def = getDefIgnoringCopies(Reg, MRI); 3150 if (Def->getOpcode() != AMDGPU::G_MERGE_VALUES) 3151 return false; 3152 3153 if (mi_match(Def->getOperand(2).getReg(), MRI, m_ZeroInt())) { 3154 return Def->getOperand(1).getReg(); 3155 } 3156 3157 return Register(); 3158 } 3159 3160 bool AMDGPUInstructionSelector::selectGlobalLoadLds(MachineInstr &MI) const{ 3161 unsigned Opc; 3162 unsigned Size = MI.getOperand(3).getImm(); 3163 3164 switch (Size) { 3165 default: 3166 return false; 3167 case 1: 3168 Opc = AMDGPU::GLOBAL_LOAD_LDS_UBYTE; 3169 break; 3170 case 2: 3171 Opc = AMDGPU::GLOBAL_LOAD_LDS_USHORT; 3172 break; 3173 case 4: 3174 Opc = AMDGPU::GLOBAL_LOAD_LDS_DWORD; 3175 break; 3176 } 3177 3178 MachineBasicBlock *MBB = MI.getParent(); 3179 const DebugLoc &DL = MI.getDebugLoc(); 3180 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 3181 .add(MI.getOperand(2)); 3182 3183 Register Addr = MI.getOperand(1).getReg(); 3184 Register VOffset; 3185 // Try to split SAddr and VOffset. Global and LDS pointers share the same 3186 // immediate offset, so we cannot use a regular SelectGlobalSAddr(). 3187 if (!isSGPR(Addr)) { 3188 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3189 if (isSGPR(AddrDef->Reg)) { 3190 Addr = AddrDef->Reg; 3191 } else if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 3192 Register SAddr = 3193 getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI); 3194 if (SAddr && isSGPR(SAddr)) { 3195 Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg(); 3196 if (Register Off = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) { 3197 Addr = SAddr; 3198 VOffset = Off; 3199 } 3200 } 3201 } 3202 } 3203 3204 if (isSGPR(Addr)) { 3205 Opc = AMDGPU::getGlobalSaddrOp(Opc); 3206 if (!VOffset) { 3207 VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3208 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_MOV_B32_e32), VOffset) 3209 .addImm(0); 3210 } 3211 } 3212 3213 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)) 3214 .addReg(Addr); 3215 3216 if (isSGPR(Addr)) 3217 MIB.addReg(VOffset); 3218 3219 MIB.add(MI.getOperand(4)) // offset 3220 .add(MI.getOperand(5)); // cpol 3221 3222 MachineMemOperand *LoadMMO = *MI.memoperands_begin(); 3223 MachinePointerInfo LoadPtrI = LoadMMO->getPointerInfo(); 3224 LoadPtrI.Offset = MI.getOperand(4).getImm(); 3225 MachinePointerInfo StorePtrI = LoadPtrI; 3226 LoadPtrI.AddrSpace = AMDGPUAS::GLOBAL_ADDRESS; 3227 StorePtrI.AddrSpace = AMDGPUAS::LOCAL_ADDRESS; 3228 auto F = LoadMMO->getFlags() & 3229 ~(MachineMemOperand::MOStore | MachineMemOperand::MOLoad); 3230 LoadMMO = MF->getMachineMemOperand(LoadPtrI, F | MachineMemOperand::MOLoad, 3231 Size, LoadMMO->getBaseAlign()); 3232 MachineMemOperand *StoreMMO = 3233 MF->getMachineMemOperand(StorePtrI, F | MachineMemOperand::MOStore, 3234 sizeof(int32_t), Align(4)); 3235 3236 MIB.setMemRefs({LoadMMO, StoreMMO}); 3237 3238 MI.eraseFromParent(); 3239 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 3240 } 3241 3242 bool AMDGPUInstructionSelector::selectBVHIntrinsic(MachineInstr &MI) const{ 3243 MI.setDesc(TII.get(MI.getOperand(1).getImm())); 3244 MI.removeOperand(1); 3245 MI.addImplicitDefUseOperands(*MI.getParent()->getParent()); 3246 return true; 3247 } 3248 3249 bool AMDGPUInstructionSelector::selectSMFMACIntrin(MachineInstr &MI) const { 3250 unsigned Opc; 3251 switch (MI.getIntrinsicID()) { 3252 case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16: 3253 Opc = AMDGPU::V_SMFMAC_F32_16X16X32_F16_e64; 3254 break; 3255 case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16: 3256 Opc = AMDGPU::V_SMFMAC_F32_32X32X16_F16_e64; 3257 break; 3258 case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16: 3259 Opc = AMDGPU::V_SMFMAC_F32_16X16X32_BF16_e64; 3260 break; 3261 case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16: 3262 Opc = AMDGPU::V_SMFMAC_F32_32X32X16_BF16_e64; 3263 break; 3264 case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8: 3265 Opc = AMDGPU::V_SMFMAC_I32_16X16X64_I8_e64; 3266 break; 3267 case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8: 3268 Opc = AMDGPU::V_SMFMAC_I32_32X32X32_I8_e64; 3269 break; 3270 default: 3271 llvm_unreachable("unhandled smfmac intrinsic"); 3272 } 3273 3274 auto VDst_In = MI.getOperand(4); 3275 3276 MI.setDesc(TII.get(Opc)); 3277 MI.removeOperand(4); // VDst_In 3278 MI.removeOperand(1); // Intrinsic ID 3279 MI.addOperand(VDst_In); // Readd VDst_In to the end 3280 MI.addImplicitDefUseOperands(*MI.getParent()->getParent()); 3281 return true; 3282 } 3283 3284 bool AMDGPUInstructionSelector::selectWaveAddress(MachineInstr &MI) const { 3285 Register DstReg = MI.getOperand(0).getReg(); 3286 Register SrcReg = MI.getOperand(1).getReg(); 3287 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 3288 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 3289 MachineBasicBlock *MBB = MI.getParent(); 3290 const DebugLoc &DL = MI.getDebugLoc(); 3291 3292 if (IsVALU) { 3293 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg) 3294 .addImm(Subtarget->getWavefrontSizeLog2()) 3295 .addReg(SrcReg); 3296 } else { 3297 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg) 3298 .addReg(SrcReg) 3299 .addImm(Subtarget->getWavefrontSizeLog2()); 3300 } 3301 3302 const TargetRegisterClass &RC = 3303 IsVALU ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 3304 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 3305 return false; 3306 3307 MI.eraseFromParent(); 3308 return true; 3309 } 3310 3311 bool AMDGPUInstructionSelector::select(MachineInstr &I) { 3312 if (I.isPHI()) 3313 return selectPHI(I); 3314 3315 if (!I.isPreISelOpcode()) { 3316 if (I.isCopy()) 3317 return selectCOPY(I); 3318 return true; 3319 } 3320 3321 switch (I.getOpcode()) { 3322 case TargetOpcode::G_AND: 3323 case TargetOpcode::G_OR: 3324 case TargetOpcode::G_XOR: 3325 if (selectImpl(I, *CoverageInfo)) 3326 return true; 3327 return selectG_AND_OR_XOR(I); 3328 case TargetOpcode::G_ADD: 3329 case TargetOpcode::G_SUB: 3330 if (selectImpl(I, *CoverageInfo)) 3331 return true; 3332 return selectG_ADD_SUB(I); 3333 case TargetOpcode::G_UADDO: 3334 case TargetOpcode::G_USUBO: 3335 case TargetOpcode::G_UADDE: 3336 case TargetOpcode::G_USUBE: 3337 return selectG_UADDO_USUBO_UADDE_USUBE(I); 3338 case TargetOpcode::G_INTTOPTR: 3339 case TargetOpcode::G_BITCAST: 3340 case TargetOpcode::G_PTRTOINT: 3341 return selectCOPY(I); 3342 case TargetOpcode::G_CONSTANT: 3343 case TargetOpcode::G_FCONSTANT: 3344 return selectG_CONSTANT(I); 3345 case TargetOpcode::G_FNEG: 3346 if (selectImpl(I, *CoverageInfo)) 3347 return true; 3348 return selectG_FNEG(I); 3349 case TargetOpcode::G_FABS: 3350 if (selectImpl(I, *CoverageInfo)) 3351 return true; 3352 return selectG_FABS(I); 3353 case TargetOpcode::G_EXTRACT: 3354 return selectG_EXTRACT(I); 3355 case TargetOpcode::G_MERGE_VALUES: 3356 case TargetOpcode::G_BUILD_VECTOR: 3357 case TargetOpcode::G_CONCAT_VECTORS: 3358 return selectG_MERGE_VALUES(I); 3359 case TargetOpcode::G_UNMERGE_VALUES: 3360 return selectG_UNMERGE_VALUES(I); 3361 case TargetOpcode::G_BUILD_VECTOR_TRUNC: 3362 return selectG_BUILD_VECTOR_TRUNC(I); 3363 case TargetOpcode::G_PTR_ADD: 3364 return selectG_PTR_ADD(I); 3365 case TargetOpcode::G_IMPLICIT_DEF: 3366 return selectG_IMPLICIT_DEF(I); 3367 case TargetOpcode::G_FREEZE: 3368 return selectCOPY(I); 3369 case TargetOpcode::G_INSERT: 3370 return selectG_INSERT(I); 3371 case TargetOpcode::G_INTRINSIC: 3372 return selectG_INTRINSIC(I); 3373 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS: 3374 return selectG_INTRINSIC_W_SIDE_EFFECTS(I); 3375 case TargetOpcode::G_ICMP: 3376 if (selectG_ICMP(I)) 3377 return true; 3378 return selectImpl(I, *CoverageInfo); 3379 case TargetOpcode::G_LOAD: 3380 case TargetOpcode::G_STORE: 3381 case TargetOpcode::G_ATOMIC_CMPXCHG: 3382 case TargetOpcode::G_ATOMICRMW_XCHG: 3383 case TargetOpcode::G_ATOMICRMW_ADD: 3384 case TargetOpcode::G_ATOMICRMW_SUB: 3385 case TargetOpcode::G_ATOMICRMW_AND: 3386 case TargetOpcode::G_ATOMICRMW_OR: 3387 case TargetOpcode::G_ATOMICRMW_XOR: 3388 case TargetOpcode::G_ATOMICRMW_MIN: 3389 case TargetOpcode::G_ATOMICRMW_MAX: 3390 case TargetOpcode::G_ATOMICRMW_UMIN: 3391 case TargetOpcode::G_ATOMICRMW_UMAX: 3392 case TargetOpcode::G_ATOMICRMW_FADD: 3393 case AMDGPU::G_AMDGPU_ATOMIC_INC: 3394 case AMDGPU::G_AMDGPU_ATOMIC_DEC: 3395 case AMDGPU::G_AMDGPU_ATOMIC_FMIN: 3396 case AMDGPU::G_AMDGPU_ATOMIC_FMAX: 3397 return selectG_LOAD_STORE_ATOMICRMW(I); 3398 case TargetOpcode::G_SELECT: 3399 return selectG_SELECT(I); 3400 case TargetOpcode::G_TRUNC: 3401 return selectG_TRUNC(I); 3402 case TargetOpcode::G_SEXT: 3403 case TargetOpcode::G_ZEXT: 3404 case TargetOpcode::G_ANYEXT: 3405 case TargetOpcode::G_SEXT_INREG: 3406 if (selectImpl(I, *CoverageInfo)) 3407 return true; 3408 return selectG_SZA_EXT(I); 3409 case TargetOpcode::G_BRCOND: 3410 return selectG_BRCOND(I); 3411 case TargetOpcode::G_GLOBAL_VALUE: 3412 return selectG_GLOBAL_VALUE(I); 3413 case TargetOpcode::G_PTRMASK: 3414 return selectG_PTRMASK(I); 3415 case TargetOpcode::G_EXTRACT_VECTOR_ELT: 3416 return selectG_EXTRACT_VECTOR_ELT(I); 3417 case TargetOpcode::G_INSERT_VECTOR_ELT: 3418 return selectG_INSERT_VECTOR_ELT(I); 3419 case TargetOpcode::G_SHUFFLE_VECTOR: 3420 return selectG_SHUFFLE_VECTOR(I); 3421 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD: 3422 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16: 3423 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE: 3424 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16: { 3425 const AMDGPU::ImageDimIntrinsicInfo *Intr 3426 = AMDGPU::getImageDimIntrinsicInfo(I.getIntrinsicID()); 3427 assert(Intr && "not an image intrinsic with image pseudo"); 3428 return selectImageIntrinsic(I, Intr); 3429 } 3430 case AMDGPU::G_AMDGPU_INTRIN_BVH_INTERSECT_RAY: 3431 return selectBVHIntrinsic(I); 3432 case AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD: 3433 return selectAMDGPU_BUFFER_ATOMIC_FADD(I); 3434 case AMDGPU::G_SBFX: 3435 case AMDGPU::G_UBFX: 3436 return selectG_SBFX_UBFX(I); 3437 case AMDGPU::G_SI_CALL: 3438 I.setDesc(TII.get(AMDGPU::SI_CALL)); 3439 return true; 3440 case AMDGPU::G_AMDGPU_WAVE_ADDRESS: 3441 return selectWaveAddress(I); 3442 default: 3443 return selectImpl(I, *CoverageInfo); 3444 } 3445 return false; 3446 } 3447 3448 InstructionSelector::ComplexRendererFns 3449 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const { 3450 return {{ 3451 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 3452 }}; 3453 3454 } 3455 3456 std::pair<Register, unsigned> 3457 AMDGPUInstructionSelector::selectVOP3ModsImpl(MachineOperand &Root, 3458 bool AllowAbs) const { 3459 Register Src = Root.getReg(); 3460 Register OrigSrc = Src; 3461 unsigned Mods = 0; 3462 MachineInstr *MI = getDefIgnoringCopies(Src, *MRI); 3463 3464 if (MI && MI->getOpcode() == AMDGPU::G_FNEG) { 3465 Src = MI->getOperand(1).getReg(); 3466 Mods |= SISrcMods::NEG; 3467 MI = getDefIgnoringCopies(Src, *MRI); 3468 } 3469 3470 if (AllowAbs && MI && MI->getOpcode() == AMDGPU::G_FABS) { 3471 Src = MI->getOperand(1).getReg(); 3472 Mods |= SISrcMods::ABS; 3473 } 3474 3475 if (Mods != 0 && 3476 RBI.getRegBank(Src, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) { 3477 MachineInstr *UseMI = Root.getParent(); 3478 3479 // If we looked through copies to find source modifiers on an SGPR operand, 3480 // we now have an SGPR register source. To avoid potentially violating the 3481 // constant bus restriction, we need to insert a copy to a VGPR. 3482 Register VGPRSrc = MRI->cloneVirtualRegister(OrigSrc); 3483 BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(), 3484 TII.get(AMDGPU::COPY), VGPRSrc) 3485 .addReg(Src); 3486 Src = VGPRSrc; 3487 } 3488 3489 return std::make_pair(Src, Mods); 3490 } 3491 3492 /// 3493 /// This will select either an SGPR or VGPR operand and will save us from 3494 /// having to write an extra tablegen pattern. 3495 InstructionSelector::ComplexRendererFns 3496 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const { 3497 return {{ 3498 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 3499 }}; 3500 } 3501 3502 InstructionSelector::ComplexRendererFns 3503 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const { 3504 Register Src; 3505 unsigned Mods; 3506 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3507 3508 return {{ 3509 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3510 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3511 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3512 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3513 }}; 3514 } 3515 3516 InstructionSelector::ComplexRendererFns 3517 AMDGPUInstructionSelector::selectVOP3BMods0(MachineOperand &Root) const { 3518 Register Src; 3519 unsigned Mods; 3520 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false); 3521 3522 return {{ 3523 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3524 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3525 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3526 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3527 }}; 3528 } 3529 3530 InstructionSelector::ComplexRendererFns 3531 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const { 3532 return {{ 3533 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }, 3534 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3535 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3536 }}; 3537 } 3538 3539 InstructionSelector::ComplexRendererFns 3540 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const { 3541 Register Src; 3542 unsigned Mods; 3543 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3544 3545 return {{ 3546 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3547 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3548 }}; 3549 } 3550 3551 InstructionSelector::ComplexRendererFns 3552 AMDGPUInstructionSelector::selectVOP3BMods(MachineOperand &Root) const { 3553 Register Src; 3554 unsigned Mods; 3555 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false); 3556 3557 return {{ 3558 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3559 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3560 }}; 3561 } 3562 3563 InstructionSelector::ComplexRendererFns 3564 AMDGPUInstructionSelector::selectVOP3NoMods(MachineOperand &Root) const { 3565 Register Reg = Root.getReg(); 3566 const MachineInstr *Def = getDefIgnoringCopies(Reg, *MRI); 3567 if (Def && (Def->getOpcode() == AMDGPU::G_FNEG || 3568 Def->getOpcode() == AMDGPU::G_FABS)) 3569 return {}; 3570 return {{ 3571 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 3572 }}; 3573 } 3574 3575 std::pair<Register, unsigned> 3576 AMDGPUInstructionSelector::selectVOP3PModsImpl( 3577 Register Src, const MachineRegisterInfo &MRI, bool IsDOT) const { 3578 unsigned Mods = 0; 3579 MachineInstr *MI = MRI.getVRegDef(Src); 3580 3581 if (MI && MI->getOpcode() == AMDGPU::G_FNEG && 3582 // It's possible to see an f32 fneg here, but unlikely. 3583 // TODO: Treat f32 fneg as only high bit. 3584 MRI.getType(Src) == LLT::fixed_vector(2, 16)) { 3585 Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI); 3586 Src = MI->getOperand(1).getReg(); 3587 MI = MRI.getVRegDef(Src); 3588 } 3589 3590 // TODO: Match op_sel through g_build_vector_trunc and g_shuffle_vector. 3591 (void)IsDOT; // DOTs do not use OPSEL on gfx940+, check ST.hasDOTOpSelHazard() 3592 3593 // Packed instructions do not have abs modifiers. 3594 Mods |= SISrcMods::OP_SEL_1; 3595 3596 return std::make_pair(Src, Mods); 3597 } 3598 3599 InstructionSelector::ComplexRendererFns 3600 AMDGPUInstructionSelector::selectVOP3PMods(MachineOperand &Root) const { 3601 MachineRegisterInfo &MRI 3602 = Root.getParent()->getParent()->getParent()->getRegInfo(); 3603 3604 Register Src; 3605 unsigned Mods; 3606 std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI); 3607 3608 return {{ 3609 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3610 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3611 }}; 3612 } 3613 3614 InstructionSelector::ComplexRendererFns 3615 AMDGPUInstructionSelector::selectVOP3PModsDOT(MachineOperand &Root) const { 3616 MachineRegisterInfo &MRI 3617 = Root.getParent()->getParent()->getParent()->getRegInfo(); 3618 3619 Register Src; 3620 unsigned Mods; 3621 std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI, true); 3622 3623 return {{ 3624 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3625 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3626 }}; 3627 } 3628 3629 InstructionSelector::ComplexRendererFns 3630 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const { 3631 Register Src; 3632 unsigned Mods; 3633 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3634 if (!isKnownNeverNaN(Src, *MRI)) 3635 return None; 3636 3637 return {{ 3638 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3639 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3640 }}; 3641 } 3642 3643 InstructionSelector::ComplexRendererFns 3644 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const { 3645 // FIXME: Handle op_sel 3646 return {{ 3647 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); }, 3648 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods 3649 }}; 3650 } 3651 3652 InstructionSelector::ComplexRendererFns 3653 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const { 3654 SmallVector<GEPInfo, 4> AddrInfo; 3655 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 3656 3657 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3658 return None; 3659 3660 const GEPInfo &GEPInfo = AddrInfo[0]; 3661 Optional<int64_t> EncodedImm = 3662 AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm, false); 3663 if (!EncodedImm) 3664 return None; 3665 3666 unsigned PtrReg = GEPInfo.SgprParts[0]; 3667 return {{ 3668 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3669 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 3670 }}; 3671 } 3672 3673 InstructionSelector::ComplexRendererFns 3674 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const { 3675 SmallVector<GEPInfo, 4> AddrInfo; 3676 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 3677 3678 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3679 return None; 3680 3681 const GEPInfo &GEPInfo = AddrInfo[0]; 3682 Register PtrReg = GEPInfo.SgprParts[0]; 3683 Optional<int64_t> EncodedImm = 3684 AMDGPU::getSMRDEncodedLiteralOffset32(STI, GEPInfo.Imm); 3685 if (!EncodedImm) 3686 return None; 3687 3688 return {{ 3689 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3690 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 3691 }}; 3692 } 3693 3694 InstructionSelector::ComplexRendererFns 3695 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const { 3696 MachineInstr *MI = Root.getParent(); 3697 MachineBasicBlock *MBB = MI->getParent(); 3698 3699 SmallVector<GEPInfo, 4> AddrInfo; 3700 getAddrModeInfo(*MI, *MRI, AddrInfo); 3701 3702 // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits, 3703 // then we can select all ptr + 32-bit offsets not just immediate offsets. 3704 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3705 return None; 3706 3707 const GEPInfo &GEPInfo = AddrInfo[0]; 3708 // SGPR offset is unsigned. 3709 if (!GEPInfo.Imm || GEPInfo.Imm < 0 || !isUInt<32>(GEPInfo.Imm)) 3710 return None; 3711 3712 // If we make it this far we have a load with an 32-bit immediate offset. 3713 // It is OK to select this using a sgpr offset, because we have already 3714 // failed trying to select this load into one of the _IMM variants since 3715 // the _IMM Patterns are considered before the _SGPR patterns. 3716 Register PtrReg = GEPInfo.SgprParts[0]; 3717 Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 3718 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg) 3719 .addImm(GEPInfo.Imm); 3720 return {{ 3721 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3722 [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); } 3723 }}; 3724 } 3725 3726 std::pair<Register, int> 3727 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root, 3728 uint64_t FlatVariant) const { 3729 MachineInstr *MI = Root.getParent(); 3730 3731 auto Default = std::make_pair(Root.getReg(), 0); 3732 3733 if (!STI.hasFlatInstOffsets()) 3734 return Default; 3735 3736 Register PtrBase; 3737 int64_t ConstOffset; 3738 std::tie(PtrBase, ConstOffset) = 3739 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 3740 if (ConstOffset == 0) 3741 return Default; 3742 3743 unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace(); 3744 if (!TII.isLegalFLATOffset(ConstOffset, AddrSpace, FlatVariant)) 3745 return Default; 3746 3747 return std::make_pair(PtrBase, ConstOffset); 3748 } 3749 3750 InstructionSelector::ComplexRendererFns 3751 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const { 3752 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FLAT); 3753 3754 return {{ 3755 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3756 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3757 }}; 3758 } 3759 3760 InstructionSelector::ComplexRendererFns 3761 AMDGPUInstructionSelector::selectGlobalOffset(MachineOperand &Root) const { 3762 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatGlobal); 3763 3764 return {{ 3765 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3766 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3767 }}; 3768 } 3769 3770 InstructionSelector::ComplexRendererFns 3771 AMDGPUInstructionSelector::selectScratchOffset(MachineOperand &Root) const { 3772 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatScratch); 3773 3774 return {{ 3775 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3776 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3777 }}; 3778 } 3779 3780 // Match (64-bit SGPR base) + (zext vgpr offset) + sext(imm offset) 3781 InstructionSelector::ComplexRendererFns 3782 AMDGPUInstructionSelector::selectGlobalSAddr(MachineOperand &Root) const { 3783 Register Addr = Root.getReg(); 3784 Register PtrBase; 3785 int64_t ConstOffset; 3786 int64_t ImmOffset = 0; 3787 3788 // Match the immediate offset first, which canonically is moved as low as 3789 // possible. 3790 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3791 3792 if (ConstOffset != 0) { 3793 if (TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, 3794 SIInstrFlags::FlatGlobal)) { 3795 Addr = PtrBase; 3796 ImmOffset = ConstOffset; 3797 } else { 3798 auto PtrBaseDef = getDefSrcRegIgnoringCopies(PtrBase, *MRI); 3799 if (isSGPR(PtrBaseDef->Reg)) { 3800 if (ConstOffset > 0) { 3801 // Offset is too large. 3802 // 3803 // saddr + large_offset -> saddr + 3804 // (voffset = large_offset & ~MaxOffset) + 3805 // (large_offset & MaxOffset); 3806 int64_t SplitImmOffset, RemainderOffset; 3807 std::tie(SplitImmOffset, RemainderOffset) = TII.splitFlatOffset( 3808 ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, SIInstrFlags::FlatGlobal); 3809 3810 if (isUInt<32>(RemainderOffset)) { 3811 MachineInstr *MI = Root.getParent(); 3812 MachineBasicBlock *MBB = MI->getParent(); 3813 Register HighBits = 3814 MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3815 3816 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 3817 HighBits) 3818 .addImm(RemainderOffset); 3819 3820 return {{ 3821 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrBase); }, // saddr 3822 [=](MachineInstrBuilder &MIB) { 3823 MIB.addReg(HighBits); 3824 }, // voffset 3825 [=](MachineInstrBuilder &MIB) { MIB.addImm(SplitImmOffset); }, 3826 }}; 3827 } 3828 } 3829 3830 // We are adding a 64 bit SGPR and a constant. If constant bus limit 3831 // is 1 we would need to perform 1 or 2 extra moves for each half of 3832 // the constant and it is better to do a scalar add and then issue a 3833 // single VALU instruction to materialize zero. Otherwise it is less 3834 // instructions to perform VALU adds with immediates or inline literals. 3835 unsigned NumLiterals = 3836 !TII.isInlineConstant(APInt(32, ConstOffset & 0xffffffff)) + 3837 !TII.isInlineConstant(APInt(32, ConstOffset >> 32)); 3838 if (STI.getConstantBusLimit(AMDGPU::V_ADD_U32_e64) > NumLiterals) 3839 return None; 3840 } 3841 } 3842 } 3843 3844 // Match the variable offset. 3845 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3846 if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 3847 // Look through the SGPR->VGPR copy. 3848 Register SAddr = 3849 getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI); 3850 3851 if (SAddr && isSGPR(SAddr)) { 3852 Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg(); 3853 3854 // It's possible voffset is an SGPR here, but the copy to VGPR will be 3855 // inserted later. 3856 if (Register VOffset = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) { 3857 return {{[=](MachineInstrBuilder &MIB) { // saddr 3858 MIB.addReg(SAddr); 3859 }, 3860 [=](MachineInstrBuilder &MIB) { // voffset 3861 MIB.addReg(VOffset); 3862 }, 3863 [=](MachineInstrBuilder &MIB) { // offset 3864 MIB.addImm(ImmOffset); 3865 }}}; 3866 } 3867 } 3868 } 3869 3870 // FIXME: We should probably have folded COPY (G_IMPLICIT_DEF) earlier, and 3871 // drop this. 3872 if (AddrDef->MI->getOpcode() == AMDGPU::G_IMPLICIT_DEF || 3873 AddrDef->MI->getOpcode() == AMDGPU::G_CONSTANT || !isSGPR(AddrDef->Reg)) 3874 return None; 3875 3876 // It's cheaper to materialize a single 32-bit zero for vaddr than the two 3877 // moves required to copy a 64-bit SGPR to VGPR. 3878 MachineInstr *MI = Root.getParent(); 3879 MachineBasicBlock *MBB = MI->getParent(); 3880 Register VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3881 3882 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), VOffset) 3883 .addImm(0); 3884 3885 return {{ 3886 [=](MachineInstrBuilder &MIB) { MIB.addReg(AddrDef->Reg); }, // saddr 3887 [=](MachineInstrBuilder &MIB) { MIB.addReg(VOffset); }, // voffset 3888 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3889 }}; 3890 } 3891 3892 InstructionSelector::ComplexRendererFns 3893 AMDGPUInstructionSelector::selectScratchSAddr(MachineOperand &Root) const { 3894 Register Addr = Root.getReg(); 3895 Register PtrBase; 3896 int64_t ConstOffset; 3897 int64_t ImmOffset = 0; 3898 3899 // Match the immediate offset first, which canonically is moved as low as 3900 // possible. 3901 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3902 3903 if (ConstOffset != 0 && 3904 TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, 3905 SIInstrFlags::FlatScratch)) { 3906 Addr = PtrBase; 3907 ImmOffset = ConstOffset; 3908 } 3909 3910 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3911 if (AddrDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) { 3912 int FI = AddrDef->MI->getOperand(1).getIndex(); 3913 return {{ 3914 [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr 3915 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3916 }}; 3917 } 3918 3919 Register SAddr = AddrDef->Reg; 3920 3921 if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 3922 Register LHS = AddrDef->MI->getOperand(1).getReg(); 3923 Register RHS = AddrDef->MI->getOperand(2).getReg(); 3924 auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI); 3925 auto RHSDef = getDefSrcRegIgnoringCopies(RHS, *MRI); 3926 3927 if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX && 3928 isSGPR(RHSDef->Reg)) { 3929 int FI = LHSDef->MI->getOperand(1).getIndex(); 3930 MachineInstr &I = *Root.getParent(); 3931 MachineBasicBlock *BB = I.getParent(); 3932 const DebugLoc &DL = I.getDebugLoc(); 3933 SAddr = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 3934 3935 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_I32), SAddr) 3936 .addFrameIndex(FI) 3937 .addReg(RHSDef->Reg); 3938 } 3939 } 3940 3941 if (!isSGPR(SAddr)) 3942 return None; 3943 3944 return {{ 3945 [=](MachineInstrBuilder &MIB) { MIB.addReg(SAddr); }, // saddr 3946 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3947 }}; 3948 } 3949 3950 InstructionSelector::ComplexRendererFns 3951 AMDGPUInstructionSelector::selectScratchSVAddr(MachineOperand &Root) const { 3952 Register Addr = Root.getReg(); 3953 Register PtrBase; 3954 int64_t ConstOffset; 3955 int64_t ImmOffset = 0; 3956 3957 // Match the immediate offset first, which canonically is moved as low as 3958 // possible. 3959 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3960 3961 if (ConstOffset != 0 && 3962 TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, true)) { 3963 Addr = PtrBase; 3964 ImmOffset = ConstOffset; 3965 } 3966 3967 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3968 if (AddrDef->MI->getOpcode() != AMDGPU::G_PTR_ADD) 3969 return None; 3970 3971 Register RHS = AddrDef->MI->getOperand(2).getReg(); 3972 if (RBI.getRegBank(RHS, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) 3973 return None; 3974 3975 Register LHS = AddrDef->MI->getOperand(1).getReg(); 3976 auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI); 3977 3978 if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) { 3979 int FI = LHSDef->MI->getOperand(1).getIndex(); 3980 return {{ 3981 [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr 3982 [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr 3983 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3984 }}; 3985 } 3986 3987 if (!isSGPR(LHS)) 3988 return None; 3989 3990 return {{ 3991 [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr 3992 [=](MachineInstrBuilder &MIB) { MIB.addReg(LHS); }, // saddr 3993 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3994 }}; 3995 } 3996 3997 InstructionSelector::ComplexRendererFns 3998 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const { 3999 MachineInstr *MI = Root.getParent(); 4000 MachineBasicBlock *MBB = MI->getParent(); 4001 MachineFunction *MF = MBB->getParent(); 4002 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 4003 4004 int64_t Offset = 0; 4005 if (mi_match(Root.getReg(), *MRI, m_ICst(Offset)) && 4006 Offset != TM.getNullPointerValue(AMDGPUAS::PRIVATE_ADDRESS)) { 4007 Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 4008 4009 // TODO: Should this be inside the render function? The iterator seems to 4010 // move. 4011 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 4012 HighBits) 4013 .addImm(Offset & ~4095); 4014 4015 return {{[=](MachineInstrBuilder &MIB) { // rsrc 4016 MIB.addReg(Info->getScratchRSrcReg()); 4017 }, 4018 [=](MachineInstrBuilder &MIB) { // vaddr 4019 MIB.addReg(HighBits); 4020 }, 4021 [=](MachineInstrBuilder &MIB) { // soffset 4022 // Use constant zero for soffset and rely on eliminateFrameIndex 4023 // to choose the appropriate frame register if need be. 4024 MIB.addImm(0); 4025 }, 4026 [=](MachineInstrBuilder &MIB) { // offset 4027 MIB.addImm(Offset & 4095); 4028 }}}; 4029 } 4030 4031 assert(Offset == 0 || Offset == -1); 4032 4033 // Try to fold a frame index directly into the MUBUF vaddr field, and any 4034 // offsets. 4035 Optional<int> FI; 4036 Register VAddr = Root.getReg(); 4037 if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) { 4038 Register PtrBase; 4039 int64_t ConstOffset; 4040 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(VAddr, *MRI); 4041 if (ConstOffset != 0) { 4042 if (SIInstrInfo::isLegalMUBUFImmOffset(ConstOffset) && 4043 (!STI.privateMemoryResourceIsRangeChecked() || 4044 KnownBits->signBitIsZero(PtrBase))) { 4045 const MachineInstr *PtrBaseDef = MRI->getVRegDef(PtrBase); 4046 if (PtrBaseDef->getOpcode() == AMDGPU::G_FRAME_INDEX) 4047 FI = PtrBaseDef->getOperand(1).getIndex(); 4048 else 4049 VAddr = PtrBase; 4050 Offset = ConstOffset; 4051 } 4052 } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) { 4053 FI = RootDef->getOperand(1).getIndex(); 4054 } 4055 } 4056 4057 return {{[=](MachineInstrBuilder &MIB) { // rsrc 4058 MIB.addReg(Info->getScratchRSrcReg()); 4059 }, 4060 [=](MachineInstrBuilder &MIB) { // vaddr 4061 if (FI.hasValue()) 4062 MIB.addFrameIndex(FI.getValue()); 4063 else 4064 MIB.addReg(VAddr); 4065 }, 4066 [=](MachineInstrBuilder &MIB) { // soffset 4067 // Use constant zero for soffset and rely on eliminateFrameIndex 4068 // to choose the appropriate frame register if need be. 4069 MIB.addImm(0); 4070 }, 4071 [=](MachineInstrBuilder &MIB) { // offset 4072 MIB.addImm(Offset); 4073 }}}; 4074 } 4075 4076 bool AMDGPUInstructionSelector::isDSOffsetLegal(Register Base, 4077 int64_t Offset) const { 4078 if (!isUInt<16>(Offset)) 4079 return false; 4080 4081 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 4082 return true; 4083 4084 // On Southern Islands instruction with a negative base value and an offset 4085 // don't seem to work. 4086 return KnownBits->signBitIsZero(Base); 4087 } 4088 4089 bool AMDGPUInstructionSelector::isDSOffset2Legal(Register Base, int64_t Offset0, 4090 int64_t Offset1, 4091 unsigned Size) const { 4092 if (Offset0 % Size != 0 || Offset1 % Size != 0) 4093 return false; 4094 if (!isUInt<8>(Offset0 / Size) || !isUInt<8>(Offset1 / Size)) 4095 return false; 4096 4097 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 4098 return true; 4099 4100 // On Southern Islands instruction with a negative base value and an offset 4101 // don't seem to work. 4102 return KnownBits->signBitIsZero(Base); 4103 } 4104 4105 bool AMDGPUInstructionSelector::isUnneededShiftMask(const MachineInstr &MI, 4106 unsigned ShAmtBits) const { 4107 assert(MI.getOpcode() == TargetOpcode::G_AND); 4108 4109 Optional<APInt> RHS = getIConstantVRegVal(MI.getOperand(2).getReg(), *MRI); 4110 if (!RHS) 4111 return false; 4112 4113 if (RHS->countTrailingOnes() >= ShAmtBits) 4114 return true; 4115 4116 const APInt &LHSKnownZeros = 4117 KnownBits->getKnownZeroes(MI.getOperand(1).getReg()); 4118 return (LHSKnownZeros | *RHS).countTrailingOnes() >= ShAmtBits; 4119 } 4120 4121 // Return the wave level SGPR base address if this is a wave address. 4122 static Register getWaveAddress(const MachineInstr *Def) { 4123 return Def->getOpcode() == AMDGPU::G_AMDGPU_WAVE_ADDRESS 4124 ? Def->getOperand(1).getReg() 4125 : Register(); 4126 } 4127 4128 InstructionSelector::ComplexRendererFns 4129 AMDGPUInstructionSelector::selectMUBUFScratchOffset( 4130 MachineOperand &Root) const { 4131 Register Reg = Root.getReg(); 4132 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 4133 4134 const MachineInstr *Def = MRI->getVRegDef(Reg); 4135 if (Register WaveBase = getWaveAddress(Def)) { 4136 return {{ 4137 [=](MachineInstrBuilder &MIB) { // rsrc 4138 MIB.addReg(Info->getScratchRSrcReg()); 4139 }, 4140 [=](MachineInstrBuilder &MIB) { // soffset 4141 MIB.addReg(WaveBase); 4142 }, 4143 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // offset 4144 }}; 4145 } 4146 4147 int64_t Offset = 0; 4148 4149 // FIXME: Copy check is a hack 4150 Register BasePtr; 4151 if (mi_match(Reg, *MRI, m_GPtrAdd(m_Reg(BasePtr), m_Copy(m_ICst(Offset))))) { 4152 if (!SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 4153 return {}; 4154 const MachineInstr *BasePtrDef = MRI->getVRegDef(BasePtr); 4155 Register WaveBase = getWaveAddress(BasePtrDef); 4156 if (!WaveBase) 4157 return {}; 4158 4159 return {{ 4160 [=](MachineInstrBuilder &MIB) { // rsrc 4161 MIB.addReg(Info->getScratchRSrcReg()); 4162 }, 4163 [=](MachineInstrBuilder &MIB) { // soffset 4164 MIB.addReg(WaveBase); 4165 }, 4166 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 4167 }}; 4168 } 4169 4170 if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) || 4171 !SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 4172 return {}; 4173 4174 return {{ 4175 [=](MachineInstrBuilder &MIB) { // rsrc 4176 MIB.addReg(Info->getScratchRSrcReg()); 4177 }, 4178 [=](MachineInstrBuilder &MIB) { // soffset 4179 MIB.addImm(0); 4180 }, 4181 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 4182 }}; 4183 } 4184 4185 std::pair<Register, unsigned> 4186 AMDGPUInstructionSelector::selectDS1Addr1OffsetImpl(MachineOperand &Root) const { 4187 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 4188 if (!RootDef) 4189 return std::make_pair(Root.getReg(), 0); 4190 4191 int64_t ConstAddr = 0; 4192 4193 Register PtrBase; 4194 int64_t Offset; 4195 std::tie(PtrBase, Offset) = 4196 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 4197 4198 if (Offset) { 4199 if (isDSOffsetLegal(PtrBase, Offset)) { 4200 // (add n0, c0) 4201 return std::make_pair(PtrBase, Offset); 4202 } 4203 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 4204 // TODO 4205 4206 4207 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 4208 // TODO 4209 4210 } 4211 4212 return std::make_pair(Root.getReg(), 0); 4213 } 4214 4215 InstructionSelector::ComplexRendererFns 4216 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const { 4217 Register Reg; 4218 unsigned Offset; 4219 std::tie(Reg, Offset) = selectDS1Addr1OffsetImpl(Root); 4220 return {{ 4221 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 4222 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } 4223 }}; 4224 } 4225 4226 InstructionSelector::ComplexRendererFns 4227 AMDGPUInstructionSelector::selectDS64Bit4ByteAligned(MachineOperand &Root) const { 4228 return selectDSReadWrite2(Root, 4); 4229 } 4230 4231 InstructionSelector::ComplexRendererFns 4232 AMDGPUInstructionSelector::selectDS128Bit8ByteAligned(MachineOperand &Root) const { 4233 return selectDSReadWrite2(Root, 8); 4234 } 4235 4236 InstructionSelector::ComplexRendererFns 4237 AMDGPUInstructionSelector::selectDSReadWrite2(MachineOperand &Root, 4238 unsigned Size) const { 4239 Register Reg; 4240 unsigned Offset; 4241 std::tie(Reg, Offset) = selectDSReadWrite2Impl(Root, Size); 4242 return {{ 4243 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 4244 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, 4245 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset+1); } 4246 }}; 4247 } 4248 4249 std::pair<Register, unsigned> 4250 AMDGPUInstructionSelector::selectDSReadWrite2Impl(MachineOperand &Root, 4251 unsigned Size) const { 4252 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 4253 if (!RootDef) 4254 return std::make_pair(Root.getReg(), 0); 4255 4256 int64_t ConstAddr = 0; 4257 4258 Register PtrBase; 4259 int64_t Offset; 4260 std::tie(PtrBase, Offset) = 4261 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 4262 4263 if (Offset) { 4264 int64_t OffsetValue0 = Offset; 4265 int64_t OffsetValue1 = Offset + Size; 4266 if (isDSOffset2Legal(PtrBase, OffsetValue0, OffsetValue1, Size)) { 4267 // (add n0, c0) 4268 return std::make_pair(PtrBase, OffsetValue0 / Size); 4269 } 4270 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 4271 // TODO 4272 4273 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 4274 // TODO 4275 4276 } 4277 4278 return std::make_pair(Root.getReg(), 0); 4279 } 4280 4281 /// If \p Root is a G_PTR_ADD with a G_CONSTANT on the right hand side, return 4282 /// the base value with the constant offset. There may be intervening copies 4283 /// between \p Root and the identified constant. Returns \p Root, 0 if this does 4284 /// not match the pattern. 4285 std::pair<Register, int64_t> 4286 AMDGPUInstructionSelector::getPtrBaseWithConstantOffset( 4287 Register Root, const MachineRegisterInfo &MRI) const { 4288 MachineInstr *RootI = getDefIgnoringCopies(Root, MRI); 4289 if (RootI->getOpcode() != TargetOpcode::G_PTR_ADD) 4290 return {Root, 0}; 4291 4292 MachineOperand &RHS = RootI->getOperand(2); 4293 Optional<ValueAndVReg> MaybeOffset = 4294 getIConstantVRegValWithLookThrough(RHS.getReg(), MRI); 4295 if (!MaybeOffset) 4296 return {Root, 0}; 4297 return {RootI->getOperand(1).getReg(), MaybeOffset->Value.getSExtValue()}; 4298 } 4299 4300 static void addZeroImm(MachineInstrBuilder &MIB) { 4301 MIB.addImm(0); 4302 } 4303 4304 /// Return a resource descriptor for use with an arbitrary 64-bit pointer. If \p 4305 /// BasePtr is not valid, a null base pointer will be used. 4306 static Register buildRSRC(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4307 uint32_t FormatLo, uint32_t FormatHi, 4308 Register BasePtr) { 4309 Register RSrc2 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 4310 Register RSrc3 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 4311 Register RSrcHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 4312 Register RSrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass); 4313 4314 B.buildInstr(AMDGPU::S_MOV_B32) 4315 .addDef(RSrc2) 4316 .addImm(FormatLo); 4317 B.buildInstr(AMDGPU::S_MOV_B32) 4318 .addDef(RSrc3) 4319 .addImm(FormatHi); 4320 4321 // Build the half of the subregister with the constants before building the 4322 // full 128-bit register. If we are building multiple resource descriptors, 4323 // this will allow CSEing of the 2-component register. 4324 B.buildInstr(AMDGPU::REG_SEQUENCE) 4325 .addDef(RSrcHi) 4326 .addReg(RSrc2) 4327 .addImm(AMDGPU::sub0) 4328 .addReg(RSrc3) 4329 .addImm(AMDGPU::sub1); 4330 4331 Register RSrcLo = BasePtr; 4332 if (!BasePtr) { 4333 RSrcLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 4334 B.buildInstr(AMDGPU::S_MOV_B64) 4335 .addDef(RSrcLo) 4336 .addImm(0); 4337 } 4338 4339 B.buildInstr(AMDGPU::REG_SEQUENCE) 4340 .addDef(RSrc) 4341 .addReg(RSrcLo) 4342 .addImm(AMDGPU::sub0_sub1) 4343 .addReg(RSrcHi) 4344 .addImm(AMDGPU::sub2_sub3); 4345 4346 return RSrc; 4347 } 4348 4349 static Register buildAddr64RSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4350 const SIInstrInfo &TII, Register BasePtr) { 4351 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 4352 4353 // FIXME: Why are half the "default" bits ignored based on the addressing 4354 // mode? 4355 return buildRSRC(B, MRI, 0, Hi_32(DefaultFormat), BasePtr); 4356 } 4357 4358 static Register buildOffsetSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4359 const SIInstrInfo &TII, Register BasePtr) { 4360 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 4361 4362 // FIXME: Why are half the "default" bits ignored based on the addressing 4363 // mode? 4364 return buildRSRC(B, MRI, -1, Hi_32(DefaultFormat), BasePtr); 4365 } 4366 4367 AMDGPUInstructionSelector::MUBUFAddressData 4368 AMDGPUInstructionSelector::parseMUBUFAddress(Register Src) const { 4369 MUBUFAddressData Data; 4370 Data.N0 = Src; 4371 4372 Register PtrBase; 4373 int64_t Offset; 4374 4375 std::tie(PtrBase, Offset) = getPtrBaseWithConstantOffset(Src, *MRI); 4376 if (isUInt<32>(Offset)) { 4377 Data.N0 = PtrBase; 4378 Data.Offset = Offset; 4379 } 4380 4381 if (MachineInstr *InputAdd 4382 = getOpcodeDef(TargetOpcode::G_PTR_ADD, Data.N0, *MRI)) { 4383 Data.N2 = InputAdd->getOperand(1).getReg(); 4384 Data.N3 = InputAdd->getOperand(2).getReg(); 4385 4386 // FIXME: Need to fix extra SGPR->VGPRcopies inserted 4387 // FIXME: Don't know this was defined by operand 0 4388 // 4389 // TODO: Remove this when we have copy folding optimizations after 4390 // RegBankSelect. 4391 Data.N2 = getDefIgnoringCopies(Data.N2, *MRI)->getOperand(0).getReg(); 4392 Data.N3 = getDefIgnoringCopies(Data.N3, *MRI)->getOperand(0).getReg(); 4393 } 4394 4395 return Data; 4396 } 4397 4398 /// Return if the addr64 mubuf mode should be used for the given address. 4399 bool AMDGPUInstructionSelector::shouldUseAddr64(MUBUFAddressData Addr) const { 4400 // (ptr_add N2, N3) -> addr64, or 4401 // (ptr_add (ptr_add N2, N3), C1) -> addr64 4402 if (Addr.N2) 4403 return true; 4404 4405 const RegisterBank *N0Bank = RBI.getRegBank(Addr.N0, *MRI, TRI); 4406 return N0Bank->getID() == AMDGPU::VGPRRegBankID; 4407 } 4408 4409 /// Split an immediate offset \p ImmOffset depending on whether it fits in the 4410 /// immediate field. Modifies \p ImmOffset and sets \p SOffset to the variable 4411 /// component. 4412 void AMDGPUInstructionSelector::splitIllegalMUBUFOffset( 4413 MachineIRBuilder &B, Register &SOffset, int64_t &ImmOffset) const { 4414 if (SIInstrInfo::isLegalMUBUFImmOffset(ImmOffset)) 4415 return; 4416 4417 // Illegal offset, store it in soffset. 4418 SOffset = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 4419 B.buildInstr(AMDGPU::S_MOV_B32) 4420 .addDef(SOffset) 4421 .addImm(ImmOffset); 4422 ImmOffset = 0; 4423 } 4424 4425 bool AMDGPUInstructionSelector::selectMUBUFAddr64Impl( 4426 MachineOperand &Root, Register &VAddr, Register &RSrcReg, 4427 Register &SOffset, int64_t &Offset) const { 4428 // FIXME: Predicates should stop this from reaching here. 4429 // addr64 bit was removed for volcanic islands. 4430 if (!STI.hasAddr64() || STI.useFlatForGlobal()) 4431 return false; 4432 4433 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 4434 if (!shouldUseAddr64(AddrData)) 4435 return false; 4436 4437 Register N0 = AddrData.N0; 4438 Register N2 = AddrData.N2; 4439 Register N3 = AddrData.N3; 4440 Offset = AddrData.Offset; 4441 4442 // Base pointer for the SRD. 4443 Register SRDPtr; 4444 4445 if (N2) { 4446 if (RBI.getRegBank(N2, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4447 assert(N3); 4448 if (RBI.getRegBank(N3, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4449 // Both N2 and N3 are divergent. Use N0 (the result of the add) as the 4450 // addr64, and construct the default resource from a 0 address. 4451 VAddr = N0; 4452 } else { 4453 SRDPtr = N3; 4454 VAddr = N2; 4455 } 4456 } else { 4457 // N2 is not divergent. 4458 SRDPtr = N2; 4459 VAddr = N3; 4460 } 4461 } else if (RBI.getRegBank(N0, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4462 // Use the default null pointer in the resource 4463 VAddr = N0; 4464 } else { 4465 // N0 -> offset, or 4466 // (N0 + C1) -> offset 4467 SRDPtr = N0; 4468 } 4469 4470 MachineIRBuilder B(*Root.getParent()); 4471 RSrcReg = buildAddr64RSrc(B, *MRI, TII, SRDPtr); 4472 splitIllegalMUBUFOffset(B, SOffset, Offset); 4473 return true; 4474 } 4475 4476 bool AMDGPUInstructionSelector::selectMUBUFOffsetImpl( 4477 MachineOperand &Root, Register &RSrcReg, Register &SOffset, 4478 int64_t &Offset) const { 4479 4480 // FIXME: Pattern should not reach here. 4481 if (STI.useFlatForGlobal()) 4482 return false; 4483 4484 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 4485 if (shouldUseAddr64(AddrData)) 4486 return false; 4487 4488 // N0 -> offset, or 4489 // (N0 + C1) -> offset 4490 Register SRDPtr = AddrData.N0; 4491 Offset = AddrData.Offset; 4492 4493 // TODO: Look through extensions for 32-bit soffset. 4494 MachineIRBuilder B(*Root.getParent()); 4495 4496 RSrcReg = buildOffsetSrc(B, *MRI, TII, SRDPtr); 4497 splitIllegalMUBUFOffset(B, SOffset, Offset); 4498 return true; 4499 } 4500 4501 InstructionSelector::ComplexRendererFns 4502 AMDGPUInstructionSelector::selectMUBUFAddr64(MachineOperand &Root) const { 4503 Register VAddr; 4504 Register RSrcReg; 4505 Register SOffset; 4506 int64_t Offset = 0; 4507 4508 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 4509 return {}; 4510 4511 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 4512 // pattern. 4513 return {{ 4514 [=](MachineInstrBuilder &MIB) { // rsrc 4515 MIB.addReg(RSrcReg); 4516 }, 4517 [=](MachineInstrBuilder &MIB) { // vaddr 4518 MIB.addReg(VAddr); 4519 }, 4520 [=](MachineInstrBuilder &MIB) { // soffset 4521 if (SOffset) 4522 MIB.addReg(SOffset); 4523 else 4524 MIB.addImm(0); 4525 }, 4526 [=](MachineInstrBuilder &MIB) { // offset 4527 MIB.addImm(Offset); 4528 }, 4529 addZeroImm, // cpol 4530 addZeroImm, // tfe 4531 addZeroImm // swz 4532 }}; 4533 } 4534 4535 InstructionSelector::ComplexRendererFns 4536 AMDGPUInstructionSelector::selectMUBUFOffset(MachineOperand &Root) const { 4537 Register RSrcReg; 4538 Register SOffset; 4539 int64_t Offset = 0; 4540 4541 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 4542 return {}; 4543 4544 return {{ 4545 [=](MachineInstrBuilder &MIB) { // rsrc 4546 MIB.addReg(RSrcReg); 4547 }, 4548 [=](MachineInstrBuilder &MIB) { // soffset 4549 if (SOffset) 4550 MIB.addReg(SOffset); 4551 else 4552 MIB.addImm(0); 4553 }, 4554 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 4555 addZeroImm, // cpol 4556 addZeroImm, // tfe 4557 addZeroImm, // swz 4558 }}; 4559 } 4560 4561 InstructionSelector::ComplexRendererFns 4562 AMDGPUInstructionSelector::selectMUBUFAddr64Atomic(MachineOperand &Root) const { 4563 Register VAddr; 4564 Register RSrcReg; 4565 Register SOffset; 4566 int64_t Offset = 0; 4567 4568 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 4569 return {}; 4570 4571 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 4572 // pattern. 4573 return {{ 4574 [=](MachineInstrBuilder &MIB) { // rsrc 4575 MIB.addReg(RSrcReg); 4576 }, 4577 [=](MachineInstrBuilder &MIB) { // vaddr 4578 MIB.addReg(VAddr); 4579 }, 4580 [=](MachineInstrBuilder &MIB) { // soffset 4581 if (SOffset) 4582 MIB.addReg(SOffset); 4583 else 4584 MIB.addImm(0); 4585 }, 4586 [=](MachineInstrBuilder &MIB) { // offset 4587 MIB.addImm(Offset); 4588 }, 4589 [=](MachineInstrBuilder &MIB) { 4590 MIB.addImm(AMDGPU::CPol::GLC); // cpol 4591 } 4592 }}; 4593 } 4594 4595 InstructionSelector::ComplexRendererFns 4596 AMDGPUInstructionSelector::selectMUBUFOffsetAtomic(MachineOperand &Root) const { 4597 Register RSrcReg; 4598 Register SOffset; 4599 int64_t Offset = 0; 4600 4601 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 4602 return {}; 4603 4604 return {{ 4605 [=](MachineInstrBuilder &MIB) { // rsrc 4606 MIB.addReg(RSrcReg); 4607 }, 4608 [=](MachineInstrBuilder &MIB) { // soffset 4609 if (SOffset) 4610 MIB.addReg(SOffset); 4611 else 4612 MIB.addImm(0); 4613 }, 4614 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 4615 [=](MachineInstrBuilder &MIB) { MIB.addImm(AMDGPU::CPol::GLC); } // cpol 4616 }}; 4617 } 4618 4619 /// Get an immediate that must be 32-bits, and treated as zero extended. 4620 static Optional<uint64_t> getConstantZext32Val(Register Reg, 4621 const MachineRegisterInfo &MRI) { 4622 // getIConstantVRegVal sexts any values, so see if that matters. 4623 Optional<int64_t> OffsetVal = getIConstantVRegSExtVal(Reg, MRI); 4624 if (!OffsetVal || !isInt<32>(*OffsetVal)) 4625 return None; 4626 return Lo_32(*OffsetVal); 4627 } 4628 4629 InstructionSelector::ComplexRendererFns 4630 AMDGPUInstructionSelector::selectSMRDBufferImm(MachineOperand &Root) const { 4631 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 4632 if (!OffsetVal) 4633 return {}; 4634 4635 Optional<int64_t> EncodedImm = 4636 AMDGPU::getSMRDEncodedOffset(STI, *OffsetVal, true); 4637 if (!EncodedImm) 4638 return {}; 4639 4640 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 4641 } 4642 4643 InstructionSelector::ComplexRendererFns 4644 AMDGPUInstructionSelector::selectSMRDBufferImm32(MachineOperand &Root) const { 4645 assert(STI.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS); 4646 4647 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 4648 if (!OffsetVal) 4649 return {}; 4650 4651 Optional<int64_t> EncodedImm 4652 = AMDGPU::getSMRDEncodedLiteralOffset32(STI, *OffsetVal); 4653 if (!EncodedImm) 4654 return {}; 4655 4656 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 4657 } 4658 4659 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB, 4660 const MachineInstr &MI, 4661 int OpIdx) const { 4662 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4663 "Expected G_CONSTANT"); 4664 MIB.addImm(MI.getOperand(1).getCImm()->getSExtValue()); 4665 } 4666 4667 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB, 4668 const MachineInstr &MI, 4669 int OpIdx) const { 4670 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4671 "Expected G_CONSTANT"); 4672 MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue()); 4673 } 4674 4675 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB, 4676 const MachineInstr &MI, 4677 int OpIdx) const { 4678 assert(OpIdx == -1); 4679 4680 const MachineOperand &Op = MI.getOperand(1); 4681 if (MI.getOpcode() == TargetOpcode::G_FCONSTANT) 4682 MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue()); 4683 else { 4684 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT"); 4685 MIB.addImm(Op.getCImm()->getSExtValue()); 4686 } 4687 } 4688 4689 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB, 4690 const MachineInstr &MI, 4691 int OpIdx) const { 4692 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4693 "Expected G_CONSTANT"); 4694 MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation()); 4695 } 4696 4697 /// This only really exists to satisfy DAG type checking machinery, so is a 4698 /// no-op here. 4699 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB, 4700 const MachineInstr &MI, 4701 int OpIdx) const { 4702 MIB.addImm(MI.getOperand(OpIdx).getImm()); 4703 } 4704 4705 void AMDGPUInstructionSelector::renderExtractCPol(MachineInstrBuilder &MIB, 4706 const MachineInstr &MI, 4707 int OpIdx) const { 4708 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4709 MIB.addImm(MI.getOperand(OpIdx).getImm() & AMDGPU::CPol::ALL); 4710 } 4711 4712 void AMDGPUInstructionSelector::renderExtractSWZ(MachineInstrBuilder &MIB, 4713 const MachineInstr &MI, 4714 int OpIdx) const { 4715 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4716 MIB.addImm((MI.getOperand(OpIdx).getImm() >> 3) & 1); 4717 } 4718 4719 void AMDGPUInstructionSelector::renderSetGLC(MachineInstrBuilder &MIB, 4720 const MachineInstr &MI, 4721 int OpIdx) const { 4722 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4723 MIB.addImm(MI.getOperand(OpIdx).getImm() | AMDGPU::CPol::GLC); 4724 } 4725 4726 void AMDGPUInstructionSelector::renderFrameIndex(MachineInstrBuilder &MIB, 4727 const MachineInstr &MI, 4728 int OpIdx) const { 4729 MIB.addFrameIndex((MI.getOperand(1).getIndex())); 4730 } 4731 4732 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const { 4733 return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm()); 4734 } 4735 4736 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const { 4737 return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm()); 4738 } 4739 4740 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const { 4741 return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm()); 4742 } 4743 4744 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const { 4745 return TII.isInlineConstant(Imm); 4746 } 4747