1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// \file 9 /// This file implements the targeting of the InstructionSelector class for 10 /// AMDGPU. 11 /// \todo This should be generated by TableGen. 12 //===----------------------------------------------------------------------===// 13 14 #include "AMDGPUInstructionSelector.h" 15 #include "AMDGPUInstrInfo.h" 16 #include "AMDGPUGlobalISelUtils.h" 17 #include "AMDGPURegisterBankInfo.h" 18 #include "AMDGPURegisterInfo.h" 19 #include "AMDGPUSubtarget.h" 20 #include "AMDGPUTargetMachine.h" 21 #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 22 #include "SIMachineFunctionInfo.h" 23 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h" 24 #include "llvm/CodeGen/GlobalISel/InstructionSelector.h" 25 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h" 26 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 27 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" 28 #include "llvm/CodeGen/GlobalISel/Utils.h" 29 #include "llvm/CodeGen/MachineBasicBlock.h" 30 #include "llvm/CodeGen/MachineFunction.h" 31 #include "llvm/CodeGen/MachineInstr.h" 32 #include "llvm/CodeGen/MachineInstrBuilder.h" 33 #include "llvm/CodeGen/MachineRegisterInfo.h" 34 #include "llvm/IR/Type.h" 35 #include "llvm/Support/Debug.h" 36 #include "llvm/Support/raw_ostream.h" 37 38 #define DEBUG_TYPE "amdgpu-isel" 39 40 using namespace llvm; 41 using namespace MIPatternMatch; 42 43 #define GET_GLOBALISEL_IMPL 44 #define AMDGPUSubtarget GCNSubtarget 45 #include "AMDGPUGenGlobalISel.inc" 46 #undef GET_GLOBALISEL_IMPL 47 #undef AMDGPUSubtarget 48 49 AMDGPUInstructionSelector::AMDGPUInstructionSelector( 50 const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI, 51 const AMDGPUTargetMachine &TM) 52 : InstructionSelector(), TII(*STI.getInstrInfo()), 53 TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM), 54 STI(STI), 55 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG), 56 #define GET_GLOBALISEL_PREDICATES_INIT 57 #include "AMDGPUGenGlobalISel.inc" 58 #undef GET_GLOBALISEL_PREDICATES_INIT 59 #define GET_GLOBALISEL_TEMPORARIES_INIT 60 #include "AMDGPUGenGlobalISel.inc" 61 #undef GET_GLOBALISEL_TEMPORARIES_INIT 62 { 63 } 64 65 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; } 66 67 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits &KB, 68 CodeGenCoverage &CoverageInfo) { 69 MRI = &MF.getRegInfo(); 70 InstructionSelector::setupMF(MF, KB, CoverageInfo); 71 } 72 73 bool AMDGPUInstructionSelector::isVCC(Register Reg, 74 const MachineRegisterInfo &MRI) const { 75 if (Register::isPhysicalRegister(Reg)) 76 return Reg == TRI.getVCC(); 77 78 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 79 const TargetRegisterClass *RC = 80 RegClassOrBank.dyn_cast<const TargetRegisterClass*>(); 81 if (RC) { 82 const LLT Ty = MRI.getType(Reg); 83 return RC->hasSuperClassEq(TRI.getBoolRC()) && 84 Ty.isValid() && Ty.getSizeInBits() == 1; 85 } 86 87 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>(); 88 return RB->getID() == AMDGPU::VCCRegBankID; 89 } 90 91 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const { 92 const DebugLoc &DL = I.getDebugLoc(); 93 MachineBasicBlock *BB = I.getParent(); 94 I.setDesc(TII.get(TargetOpcode::COPY)); 95 96 const MachineOperand &Src = I.getOperand(1); 97 MachineOperand &Dst = I.getOperand(0); 98 Register DstReg = Dst.getReg(); 99 Register SrcReg = Src.getReg(); 100 101 if (isVCC(DstReg, *MRI)) { 102 if (SrcReg == AMDGPU::SCC) { 103 const TargetRegisterClass *RC 104 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 105 if (!RC) 106 return true; 107 return RBI.constrainGenericRegister(DstReg, *RC, *MRI); 108 } 109 110 if (!isVCC(SrcReg, *MRI)) { 111 // TODO: Should probably leave the copy and let copyPhysReg expand it. 112 if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI)) 113 return false; 114 115 const TargetRegisterClass *SrcRC 116 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 117 118 Register MaskedReg = MRI->createVirtualRegister(SrcRC); 119 120 // We can't trust the high bits at this point, so clear them. 121 122 // TODO: Skip masking high bits if def is known boolean. 123 124 unsigned AndOpc = TRI.isSGPRClass(SrcRC) ? 125 AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32; 126 BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg) 127 .addImm(1) 128 .addReg(SrcReg); 129 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg) 130 .addImm(0) 131 .addReg(MaskedReg); 132 133 if (!MRI->getRegClassOrNull(SrcReg)) 134 MRI->setRegClass(SrcReg, SrcRC); 135 I.eraseFromParent(); 136 return true; 137 } 138 139 const TargetRegisterClass *RC = 140 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 141 if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 142 return false; 143 144 // Don't constrain the source register to a class so the def instruction 145 // handles it (unless it's undef). 146 // 147 // FIXME: This is a hack. When selecting the def, we neeed to know 148 // specifically know that the result is VCCRegBank, and not just an SGPR 149 // with size 1. An SReg_32 with size 1 is ambiguous with wave32. 150 if (Src.isUndef()) { 151 const TargetRegisterClass *SrcRC = 152 TRI.getConstrainedRegClassForOperand(Src, *MRI); 153 if (SrcRC && !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 154 return false; 155 } 156 157 return true; 158 } 159 160 for (const MachineOperand &MO : I.operands()) { 161 if (Register::isPhysicalRegister(MO.getReg())) 162 continue; 163 164 const TargetRegisterClass *RC = 165 TRI.getConstrainedRegClassForOperand(MO, *MRI); 166 if (!RC) 167 continue; 168 RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI); 169 } 170 return true; 171 } 172 173 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const { 174 const Register DefReg = I.getOperand(0).getReg(); 175 const LLT DefTy = MRI->getType(DefReg); 176 177 // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy) 178 179 const RegClassOrRegBank &RegClassOrBank = 180 MRI->getRegClassOrRegBank(DefReg); 181 182 const TargetRegisterClass *DefRC 183 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>(); 184 if (!DefRC) { 185 if (!DefTy.isValid()) { 186 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n"); 187 return false; 188 } 189 190 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>(); 191 DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, *MRI); 192 if (!DefRC) { 193 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n"); 194 return false; 195 } 196 } 197 198 // TODO: Verify that all registers have the same bank 199 I.setDesc(TII.get(TargetOpcode::PHI)); 200 return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI); 201 } 202 203 MachineOperand 204 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO, 205 const TargetRegisterClass &SubRC, 206 unsigned SubIdx) const { 207 208 MachineInstr *MI = MO.getParent(); 209 MachineBasicBlock *BB = MO.getParent()->getParent(); 210 Register DstReg = MRI->createVirtualRegister(&SubRC); 211 212 if (MO.isReg()) { 213 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx); 214 Register Reg = MO.getReg(); 215 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg) 216 .addReg(Reg, 0, ComposedSubIdx); 217 218 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(), 219 MO.isKill(), MO.isDead(), MO.isUndef(), 220 MO.isEarlyClobber(), 0, MO.isDebug(), 221 MO.isInternalRead()); 222 } 223 224 assert(MO.isImm()); 225 226 APInt Imm(64, MO.getImm()); 227 228 switch (SubIdx) { 229 default: 230 llvm_unreachable("do not know to split immediate with this sub index."); 231 case AMDGPU::sub0: 232 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue()); 233 case AMDGPU::sub1: 234 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue()); 235 } 236 } 237 238 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) { 239 switch (Opc) { 240 case AMDGPU::G_AND: 241 return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 242 case AMDGPU::G_OR: 243 return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32; 244 case AMDGPU::G_XOR: 245 return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32; 246 default: 247 llvm_unreachable("not a bit op"); 248 } 249 } 250 251 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const { 252 MachineOperand &Dst = I.getOperand(0); 253 MachineOperand &Src0 = I.getOperand(1); 254 MachineOperand &Src1 = I.getOperand(2); 255 Register DstReg = Dst.getReg(); 256 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 257 258 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 259 if (DstRB->getID() == AMDGPU::VCCRegBankID) { 260 const TargetRegisterClass *RC = TRI.getBoolRC(); 261 unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(), 262 RC == &AMDGPU::SReg_64RegClass); 263 I.setDesc(TII.get(InstOpc)); 264 265 // FIXME: Hack to avoid turning the register bank into a register class. 266 // The selector for G_ICMP relies on seeing the register bank for the result 267 // is VCC. In wave32 if we constrain the registers to SReg_32 here, it will 268 // be ambiguous whether it's a scalar or vector bool. 269 if (Src0.isUndef() && !MRI->getRegClassOrNull(Src0.getReg())) 270 MRI->setRegClass(Src0.getReg(), RC); 271 if (Src1.isUndef() && !MRI->getRegClassOrNull(Src1.getReg())) 272 MRI->setRegClass(Src1.getReg(), RC); 273 274 return RBI.constrainGenericRegister(DstReg, *RC, *MRI); 275 } 276 277 // TODO: Should this allow an SCC bank result, and produce a copy from SCC for 278 // the result? 279 if (DstRB->getID() == AMDGPU::SGPRRegBankID) { 280 unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(), Size > 32); 281 I.setDesc(TII.get(InstOpc)); 282 // Dead implicit-def of scc 283 I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef 284 true, // isImp 285 false, // isKill 286 true)); // isDead 287 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 288 } 289 290 return false; 291 } 292 293 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const { 294 MachineBasicBlock *BB = I.getParent(); 295 MachineFunction *MF = BB->getParent(); 296 Register DstReg = I.getOperand(0).getReg(); 297 const DebugLoc &DL = I.getDebugLoc(); 298 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 299 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 300 const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID; 301 const bool Sub = I.getOpcode() == TargetOpcode::G_SUB; 302 303 if (Size == 32) { 304 if (IsSALU) { 305 const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32; 306 MachineInstr *Add = 307 BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 308 .add(I.getOperand(1)) 309 .add(I.getOperand(2)); 310 I.eraseFromParent(); 311 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 312 } 313 314 if (STI.hasAddNoCarry()) { 315 const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64; 316 I.setDesc(TII.get(Opc)); 317 I.addOperand(*MF, MachineOperand::CreateImm(0)); 318 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 319 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 320 } 321 322 const unsigned Opc = Sub ? AMDGPU::V_SUB_I32_e64 : AMDGPU::V_ADD_I32_e64; 323 324 Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass()); 325 MachineInstr *Add 326 = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 327 .addDef(UnusedCarry, RegState::Dead) 328 .add(I.getOperand(1)) 329 .add(I.getOperand(2)) 330 .addImm(0); 331 I.eraseFromParent(); 332 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 333 } 334 335 assert(!Sub && "illegal sub should not reach here"); 336 337 const TargetRegisterClass &RC 338 = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass; 339 const TargetRegisterClass &HalfRC 340 = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass; 341 342 MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0)); 343 MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0)); 344 MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1)); 345 MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1)); 346 347 Register DstLo = MRI->createVirtualRegister(&HalfRC); 348 Register DstHi = MRI->createVirtualRegister(&HalfRC); 349 350 if (IsSALU) { 351 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo) 352 .add(Lo1) 353 .add(Lo2); 354 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi) 355 .add(Hi1) 356 .add(Hi2); 357 } else { 358 const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass(); 359 Register CarryReg = MRI->createVirtualRegister(CarryRC); 360 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_I32_e64), DstLo) 361 .addDef(CarryReg) 362 .add(Lo1) 363 .add(Lo2) 364 .addImm(0); 365 MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi) 366 .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead) 367 .add(Hi1) 368 .add(Hi2) 369 .addReg(CarryReg, RegState::Kill) 370 .addImm(0); 371 372 if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI)) 373 return false; 374 } 375 376 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 377 .addReg(DstLo) 378 .addImm(AMDGPU::sub0) 379 .addReg(DstHi) 380 .addImm(AMDGPU::sub1); 381 382 383 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 384 return false; 385 386 I.eraseFromParent(); 387 return true; 388 } 389 390 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE( 391 MachineInstr &I) const { 392 MachineBasicBlock *BB = I.getParent(); 393 MachineFunction *MF = BB->getParent(); 394 const DebugLoc &DL = I.getDebugLoc(); 395 Register Dst0Reg = I.getOperand(0).getReg(); 396 Register Dst1Reg = I.getOperand(1).getReg(); 397 const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO || 398 I.getOpcode() == AMDGPU::G_UADDE; 399 const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE || 400 I.getOpcode() == AMDGPU::G_USUBE; 401 402 if (isVCC(Dst1Reg, *MRI)) { 403 // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned 404 // carry out despite the _i32 name. These were renamed in VI to _U32. 405 // FIXME: We should probably rename the opcodes here. 406 unsigned NoCarryOpc = IsAdd ? AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64; 407 unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64; 408 I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc)); 409 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 410 I.addOperand(*MF, MachineOperand::CreateImm(0)); 411 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 412 } 413 414 Register Src0Reg = I.getOperand(2).getReg(); 415 Register Src1Reg = I.getOperand(3).getReg(); 416 417 if (HasCarryIn) { 418 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 419 .addReg(I.getOperand(4).getReg()); 420 } 421 422 unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32; 423 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32; 424 425 BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg) 426 .add(I.getOperand(2)) 427 .add(I.getOperand(3)); 428 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg) 429 .addReg(AMDGPU::SCC); 430 431 if (!MRI->getRegClassOrNull(Dst1Reg)) 432 MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass); 433 434 if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) || 435 !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) || 436 !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI)) 437 return false; 438 439 if (HasCarryIn && 440 !RBI.constrainGenericRegister(I.getOperand(4).getReg(), 441 AMDGPU::SReg_32RegClass, *MRI)) 442 return false; 443 444 I.eraseFromParent(); 445 return true; 446 } 447 448 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const { 449 MachineBasicBlock *BB = I.getParent(); 450 Register DstReg = I.getOperand(0).getReg(); 451 Register SrcReg = I.getOperand(1).getReg(); 452 LLT DstTy = MRI->getType(DstReg); 453 LLT SrcTy = MRI->getType(SrcReg); 454 const unsigned SrcSize = SrcTy.getSizeInBits(); 455 const unsigned DstSize = DstTy.getSizeInBits(); 456 457 // TODO: Should handle any multiple of 32 offset. 458 unsigned Offset = I.getOperand(2).getImm(); 459 if (Offset % DstSize != 0) 460 return false; 461 462 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 463 const TargetRegisterClass *SrcRC = 464 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI); 465 if (!SrcRC) 466 return false; 467 468 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8); 469 470 const DebugLoc &DL = I.getDebugLoc(); 471 MachineInstr *Copy = BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg) 472 .addReg(SrcReg, 0, SubRegs[Offset / DstSize]); 473 474 for (const MachineOperand &MO : Copy->operands()) { 475 const TargetRegisterClass *RC = 476 TRI.getConstrainedRegClassForOperand(MO, *MRI); 477 if (!RC) 478 continue; 479 RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI); 480 } 481 I.eraseFromParent(); 482 return true; 483 } 484 485 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const { 486 MachineBasicBlock *BB = MI.getParent(); 487 Register DstReg = MI.getOperand(0).getReg(); 488 LLT DstTy = MRI->getType(DstReg); 489 LLT SrcTy = MRI->getType(MI.getOperand(1).getReg()); 490 491 const unsigned SrcSize = SrcTy.getSizeInBits(); 492 if (SrcSize < 32) 493 return selectImpl(MI, *CoverageInfo); 494 495 const DebugLoc &DL = MI.getDebugLoc(); 496 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 497 const unsigned DstSize = DstTy.getSizeInBits(); 498 const TargetRegisterClass *DstRC = 499 TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI); 500 if (!DstRC) 501 return false; 502 503 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8); 504 MachineInstrBuilder MIB = 505 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg); 506 for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) { 507 MachineOperand &Src = MI.getOperand(I + 1); 508 MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef())); 509 MIB.addImm(SubRegs[I]); 510 511 const TargetRegisterClass *SrcRC 512 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 513 if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI)) 514 return false; 515 } 516 517 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 518 return false; 519 520 MI.eraseFromParent(); 521 return true; 522 } 523 524 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const { 525 MachineBasicBlock *BB = MI.getParent(); 526 const int NumDst = MI.getNumOperands() - 1; 527 528 MachineOperand &Src = MI.getOperand(NumDst); 529 530 Register SrcReg = Src.getReg(); 531 Register DstReg0 = MI.getOperand(0).getReg(); 532 LLT DstTy = MRI->getType(DstReg0); 533 LLT SrcTy = MRI->getType(SrcReg); 534 535 const unsigned DstSize = DstTy.getSizeInBits(); 536 const unsigned SrcSize = SrcTy.getSizeInBits(); 537 const DebugLoc &DL = MI.getDebugLoc(); 538 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 539 540 const TargetRegisterClass *SrcRC = 541 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI); 542 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 543 return false; 544 545 const unsigned SrcFlags = getUndefRegState(Src.isUndef()); 546 547 // Note we could have mixed SGPR and VGPR destination banks for an SGPR 548 // source, and this relies on the fact that the same subregister indices are 549 // used for both. 550 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8); 551 for (int I = 0, E = NumDst; I != E; ++I) { 552 MachineOperand &Dst = MI.getOperand(I); 553 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg()) 554 .addReg(SrcReg, SrcFlags, SubRegs[I]); 555 556 const TargetRegisterClass *DstRC = 557 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 558 if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI)) 559 return false; 560 } 561 562 MI.eraseFromParent(); 563 return true; 564 } 565 566 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const { 567 return selectG_ADD_SUB(I); 568 } 569 570 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const { 571 const MachineOperand &MO = I.getOperand(0); 572 573 // FIXME: Interface for getConstrainedRegClassForOperand needs work. The 574 // regbank check here is to know why getConstrainedRegClassForOperand failed. 575 const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI); 576 if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) || 577 (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) { 578 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF)); 579 return true; 580 } 581 582 return false; 583 } 584 585 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const { 586 MachineBasicBlock *BB = I.getParent(); 587 588 Register DstReg = I.getOperand(0).getReg(); 589 Register Src0Reg = I.getOperand(1).getReg(); 590 Register Src1Reg = I.getOperand(2).getReg(); 591 LLT Src1Ty = MRI->getType(Src1Reg); 592 593 unsigned DstSize = MRI->getType(DstReg).getSizeInBits(); 594 unsigned InsSize = Src1Ty.getSizeInBits(); 595 596 int64_t Offset = I.getOperand(3).getImm(); 597 if (Offset % 32 != 0) 598 return false; 599 600 unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32); 601 if (SubReg == AMDGPU::NoSubRegister) 602 return false; 603 604 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 605 const TargetRegisterClass *DstRC = 606 TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI); 607 if (!DstRC) 608 return false; 609 610 const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI); 611 const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI); 612 const TargetRegisterClass *Src0RC = 613 TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank, *MRI); 614 const TargetRegisterClass *Src1RC = 615 TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank, *MRI); 616 617 // Deal with weird cases where the class only partially supports the subreg 618 // index. 619 Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg); 620 if (!Src0RC) 621 return false; 622 623 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 624 !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) || 625 !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI)) 626 return false; 627 628 const DebugLoc &DL = I.getDebugLoc(); 629 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg) 630 .addReg(Src0Reg) 631 .addReg(Src1Reg) 632 .addImm(SubReg); 633 634 I.eraseFromParent(); 635 return true; 636 } 637 638 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const { 639 unsigned IntrinsicID = I.getIntrinsicID(); 640 switch (IntrinsicID) { 641 case Intrinsic::amdgcn_if_break: { 642 MachineBasicBlock *BB = I.getParent(); 643 644 // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick 645 // SelectionDAG uses for wave32 vs wave64. 646 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK)) 647 .add(I.getOperand(0)) 648 .add(I.getOperand(2)) 649 .add(I.getOperand(3)); 650 651 Register DstReg = I.getOperand(0).getReg(); 652 Register Src0Reg = I.getOperand(2).getReg(); 653 Register Src1Reg = I.getOperand(3).getReg(); 654 655 I.eraseFromParent(); 656 657 for (Register Reg : { DstReg, Src0Reg, Src1Reg }) 658 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 659 660 return true; 661 } 662 default: 663 return selectImpl(I, *CoverageInfo); 664 } 665 } 666 667 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) { 668 if (Size != 32 && Size != 64) 669 return -1; 670 switch (P) { 671 default: 672 llvm_unreachable("Unknown condition code!"); 673 case CmpInst::ICMP_NE: 674 return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64; 675 case CmpInst::ICMP_EQ: 676 return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64; 677 case CmpInst::ICMP_SGT: 678 return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64; 679 case CmpInst::ICMP_SGE: 680 return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64; 681 case CmpInst::ICMP_SLT: 682 return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64; 683 case CmpInst::ICMP_SLE: 684 return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64; 685 case CmpInst::ICMP_UGT: 686 return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64; 687 case CmpInst::ICMP_UGE: 688 return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64; 689 case CmpInst::ICMP_ULT: 690 return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64; 691 case CmpInst::ICMP_ULE: 692 return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64; 693 } 694 } 695 696 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P, 697 unsigned Size) const { 698 if (Size == 64) { 699 if (!STI.hasScalarCompareEq64()) 700 return -1; 701 702 switch (P) { 703 case CmpInst::ICMP_NE: 704 return AMDGPU::S_CMP_LG_U64; 705 case CmpInst::ICMP_EQ: 706 return AMDGPU::S_CMP_EQ_U64; 707 default: 708 return -1; 709 } 710 } 711 712 if (Size != 32) 713 return -1; 714 715 switch (P) { 716 case CmpInst::ICMP_NE: 717 return AMDGPU::S_CMP_LG_U32; 718 case CmpInst::ICMP_EQ: 719 return AMDGPU::S_CMP_EQ_U32; 720 case CmpInst::ICMP_SGT: 721 return AMDGPU::S_CMP_GT_I32; 722 case CmpInst::ICMP_SGE: 723 return AMDGPU::S_CMP_GE_I32; 724 case CmpInst::ICMP_SLT: 725 return AMDGPU::S_CMP_LT_I32; 726 case CmpInst::ICMP_SLE: 727 return AMDGPU::S_CMP_LE_I32; 728 case CmpInst::ICMP_UGT: 729 return AMDGPU::S_CMP_GT_U32; 730 case CmpInst::ICMP_UGE: 731 return AMDGPU::S_CMP_GE_U32; 732 case CmpInst::ICMP_ULT: 733 return AMDGPU::S_CMP_LT_U32; 734 case CmpInst::ICMP_ULE: 735 return AMDGPU::S_CMP_LE_U32; 736 default: 737 llvm_unreachable("Unknown condition code!"); 738 } 739 } 740 741 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const { 742 MachineBasicBlock *BB = I.getParent(); 743 const DebugLoc &DL = I.getDebugLoc(); 744 745 Register SrcReg = I.getOperand(2).getReg(); 746 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 747 748 auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate(); 749 750 Register CCReg = I.getOperand(0).getReg(); 751 if (!isVCC(CCReg, *MRI)) { 752 int Opcode = getS_CMPOpcode(Pred, Size); 753 if (Opcode == -1) 754 return false; 755 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode)) 756 .add(I.getOperand(2)) 757 .add(I.getOperand(3)); 758 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg) 759 .addReg(AMDGPU::SCC); 760 bool Ret = 761 constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) && 762 RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI); 763 I.eraseFromParent(); 764 return Ret; 765 } 766 767 int Opcode = getV_CMPOpcode(Pred, Size); 768 if (Opcode == -1) 769 return false; 770 771 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), 772 I.getOperand(0).getReg()) 773 .add(I.getOperand(2)) 774 .add(I.getOperand(3)); 775 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 776 *TRI.getBoolRC(), *MRI); 777 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 778 I.eraseFromParent(); 779 return Ret; 780 } 781 782 static MachineInstr * 783 buildEXP(const TargetInstrInfo &TII, MachineInstr *Insert, unsigned Tgt, 784 unsigned Reg0, unsigned Reg1, unsigned Reg2, unsigned Reg3, 785 unsigned VM, bool Compr, unsigned Enabled, bool Done) { 786 const DebugLoc &DL = Insert->getDebugLoc(); 787 MachineBasicBlock &BB = *Insert->getParent(); 788 unsigned Opcode = Done ? AMDGPU::EXP_DONE : AMDGPU::EXP; 789 return BuildMI(BB, Insert, DL, TII.get(Opcode)) 790 .addImm(Tgt) 791 .addReg(Reg0) 792 .addReg(Reg1) 793 .addReg(Reg2) 794 .addReg(Reg3) 795 .addImm(VM) 796 .addImm(Compr) 797 .addImm(Enabled); 798 } 799 800 static bool isZero(Register Reg, MachineRegisterInfo &MRI) { 801 int64_t C; 802 if (mi_match(Reg, MRI, m_ICst(C)) && C == 0) 803 return true; 804 805 // FIXME: matcher should ignore copies 806 return mi_match(Reg, MRI, m_Copy(m_ICst(C))) && C == 0; 807 } 808 809 static unsigned extractGLC(unsigned AuxiliaryData) { 810 return AuxiliaryData & 1; 811 } 812 813 static unsigned extractSLC(unsigned AuxiliaryData) { 814 return (AuxiliaryData >> 1) & 1; 815 } 816 817 static unsigned extractDLC(unsigned AuxiliaryData) { 818 return (AuxiliaryData >> 2) & 1; 819 } 820 821 static unsigned extractSWZ(unsigned AuxiliaryData) { 822 return (AuxiliaryData >> 3) & 1; 823 } 824 825 static unsigned getBufferStoreOpcode(LLT Ty, 826 const unsigned MemSize, 827 const bool Offen) { 828 const int Size = Ty.getSizeInBits(); 829 switch (8 * MemSize) { 830 case 8: 831 return Offen ? AMDGPU::BUFFER_STORE_BYTE_OFFEN_exact : 832 AMDGPU::BUFFER_STORE_BYTE_OFFSET_exact; 833 case 16: 834 return Offen ? AMDGPU::BUFFER_STORE_SHORT_OFFEN_exact : 835 AMDGPU::BUFFER_STORE_SHORT_OFFSET_exact; 836 default: 837 unsigned Opc = Offen ? AMDGPU::BUFFER_STORE_DWORD_OFFEN_exact : 838 AMDGPU::BUFFER_STORE_DWORD_OFFSET_exact; 839 if (Size > 32) 840 Opc = AMDGPU::getMUBUFOpcode(Opc, Size / 32); 841 return Opc; 842 } 843 } 844 845 static unsigned getBufferStoreFormatOpcode(LLT Ty, 846 const unsigned MemSize, 847 const bool Offen) { 848 bool IsD16Packed = Ty.getScalarSizeInBits() == 16; 849 bool IsD16Unpacked = 8 * MemSize < Ty.getSizeInBits(); 850 int NumElts = Ty.isVector() ? Ty.getNumElements() : 1; 851 852 if (IsD16Packed) { 853 switch (NumElts) { 854 case 1: 855 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact : 856 AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact; 857 case 2: 858 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFEN_exact : 859 AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFSET_exact; 860 case 3: 861 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFEN_exact : 862 AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFSET_exact; 863 case 4: 864 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFEN_exact : 865 AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFSET_exact; 866 default: 867 return -1; 868 } 869 } 870 871 if (IsD16Unpacked) { 872 switch (NumElts) { 873 case 1: 874 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact : 875 AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact; 876 case 2: 877 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFEN_exact : 878 AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFSET_exact; 879 case 3: 880 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFEN_exact : 881 AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFSET_exact; 882 case 4: 883 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFEN_exact : 884 AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFSET_exact; 885 default: 886 return -1; 887 } 888 } 889 890 switch (NumElts) { 891 case 1: 892 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_X_OFFEN_exact : 893 AMDGPU::BUFFER_STORE_FORMAT_X_OFFSET_exact; 894 case 2: 895 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XY_OFFEN_exact : 896 AMDGPU::BUFFER_STORE_FORMAT_XY_OFFSET_exact; 897 case 3: 898 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFEN_exact : 899 AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFSET_exact; 900 case 4: 901 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFEN_exact : 902 AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFSET_exact; 903 default: 904 return -1; 905 } 906 907 llvm_unreachable("unhandled buffer store"); 908 } 909 910 // TODO: Move this to combiner 911 // Returns base register, imm offset, total constant offset. 912 std::tuple<Register, unsigned, unsigned> 913 AMDGPUInstructionSelector::splitBufferOffsets(MachineIRBuilder &B, 914 Register OrigOffset) const { 915 const unsigned MaxImm = 4095; 916 Register BaseReg; 917 unsigned TotalConstOffset; 918 MachineInstr *OffsetDef; 919 920 std::tie(BaseReg, TotalConstOffset, OffsetDef) 921 = AMDGPU::getBaseWithConstantOffset(*MRI, OrigOffset); 922 923 unsigned ImmOffset = TotalConstOffset; 924 925 // If the immediate value is too big for the immoffset field, put the value 926 // and -4096 into the immoffset field so that the value that is copied/added 927 // for the voffset field is a multiple of 4096, and it stands more chance 928 // of being CSEd with the copy/add for another similar load/store.f 929 // However, do not do that rounding down to a multiple of 4096 if that is a 930 // negative number, as it appears to be illegal to have a negative offset 931 // in the vgpr, even if adding the immediate offset makes it positive. 932 unsigned Overflow = ImmOffset & ~MaxImm; 933 ImmOffset -= Overflow; 934 if ((int32_t)Overflow < 0) { 935 Overflow += ImmOffset; 936 ImmOffset = 0; 937 } 938 939 if (Overflow != 0) { 940 // In case this is in a waterfall loop, insert offset code at the def point 941 // of the offset, not inside the loop. 942 MachineBasicBlock::iterator OldInsPt = B.getInsertPt(); 943 MachineBasicBlock &OldMBB = B.getMBB(); 944 B.setInstr(*OffsetDef); 945 946 if (!BaseReg) { 947 BaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 948 B.buildInstr(AMDGPU::V_MOV_B32_e32) 949 .addDef(BaseReg) 950 .addImm(Overflow); 951 } else { 952 Register OverflowVal = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 953 B.buildInstr(AMDGPU::V_MOV_B32_e32) 954 .addDef(OverflowVal) 955 .addImm(Overflow); 956 957 Register NewBaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 958 TII.getAddNoCarry(B.getMBB(), B.getInsertPt(), B.getDebugLoc(), NewBaseReg) 959 .addReg(BaseReg) 960 .addReg(OverflowVal, RegState::Kill) 961 .addImm(0); 962 BaseReg = NewBaseReg; 963 } 964 965 B.setInsertPt(OldMBB, OldInsPt); 966 } 967 968 return std::make_tuple(BaseReg, ImmOffset, TotalConstOffset); 969 } 970 971 bool AMDGPUInstructionSelector::selectStoreIntrinsic(MachineInstr &MI, 972 bool IsFormat) const { 973 MachineIRBuilder B(MI); 974 MachineFunction &MF = B.getMF(); 975 Register VData = MI.getOperand(1).getReg(); 976 LLT Ty = MRI->getType(VData); 977 978 int Size = Ty.getSizeInBits(); 979 if (Size % 32 != 0) 980 return false; 981 982 // FIXME: Verifier should enforce 1 MMO for these intrinsics. 983 MachineMemOperand *MMO = *MI.memoperands_begin(); 984 const int MemSize = MMO->getSize(); 985 986 Register RSrc = MI.getOperand(2).getReg(); 987 Register VOffset = MI.getOperand(3).getReg(); 988 Register SOffset = MI.getOperand(4).getReg(); 989 unsigned AuxiliaryData = MI.getOperand(5).getImm(); 990 unsigned ImmOffset; 991 unsigned TotalOffset; 992 993 std::tie(VOffset, ImmOffset, TotalOffset) = splitBufferOffsets(B, VOffset); 994 if (TotalOffset != 0) 995 MMO = MF.getMachineMemOperand(MMO, TotalOffset, MemSize); 996 997 const bool Offen = !isZero(VOffset, *MRI); 998 999 int Opc = IsFormat ? getBufferStoreFormatOpcode(Ty, MemSize, Offen) : 1000 getBufferStoreOpcode(Ty, MemSize, Offen); 1001 if (Opc == -1) 1002 return false; 1003 1004 MachineInstrBuilder MIB = B.buildInstr(Opc) 1005 .addUse(VData); 1006 1007 if (Offen) 1008 MIB.addUse(VOffset); 1009 1010 MIB.addUse(RSrc) 1011 .addUse(SOffset) 1012 .addImm(ImmOffset) 1013 .addImm(extractGLC(AuxiliaryData)) 1014 .addImm(extractSLC(AuxiliaryData)) 1015 .addImm(0) // tfe: FIXME: Remove from inst 1016 .addImm(extractDLC(AuxiliaryData)) 1017 .addImm(extractSWZ(AuxiliaryData)) 1018 .addMemOperand(MMO); 1019 1020 MI.eraseFromParent(); 1021 1022 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1023 } 1024 1025 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS( 1026 MachineInstr &I) const { 1027 MachineBasicBlock *BB = I.getParent(); 1028 unsigned IntrinsicID = I.getIntrinsicID(); 1029 switch (IntrinsicID) { 1030 case Intrinsic::amdgcn_exp: { 1031 int64_t Tgt = I.getOperand(1).getImm(); 1032 int64_t Enabled = I.getOperand(2).getImm(); 1033 int64_t Done = I.getOperand(7).getImm(); 1034 int64_t VM = I.getOperand(8).getImm(); 1035 1036 MachineInstr *Exp = buildEXP(TII, &I, Tgt, I.getOperand(3).getReg(), 1037 I.getOperand(4).getReg(), 1038 I.getOperand(5).getReg(), 1039 I.getOperand(6).getReg(), 1040 VM, false, Enabled, Done); 1041 1042 I.eraseFromParent(); 1043 return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI); 1044 } 1045 case Intrinsic::amdgcn_exp_compr: { 1046 const DebugLoc &DL = I.getDebugLoc(); 1047 int64_t Tgt = I.getOperand(1).getImm(); 1048 int64_t Enabled = I.getOperand(2).getImm(); 1049 Register Reg0 = I.getOperand(3).getReg(); 1050 Register Reg1 = I.getOperand(4).getReg(); 1051 Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1052 int64_t Done = I.getOperand(5).getImm(); 1053 int64_t VM = I.getOperand(6).getImm(); 1054 1055 BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef); 1056 MachineInstr *Exp = buildEXP(TII, &I, Tgt, Reg0, Reg1, Undef, Undef, VM, 1057 true, Enabled, Done); 1058 1059 I.eraseFromParent(); 1060 return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI); 1061 } 1062 case Intrinsic::amdgcn_end_cf: { 1063 // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick 1064 // SelectionDAG uses for wave32 vs wave64. 1065 BuildMI(*BB, &I, I.getDebugLoc(), 1066 TII.get(AMDGPU::SI_END_CF)) 1067 .add(I.getOperand(1)); 1068 1069 Register Reg = I.getOperand(1).getReg(); 1070 I.eraseFromParent(); 1071 1072 if (!MRI->getRegClassOrNull(Reg)) 1073 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 1074 return true; 1075 } 1076 case Intrinsic::amdgcn_raw_buffer_store: 1077 return selectStoreIntrinsic(I, false); 1078 case Intrinsic::amdgcn_raw_buffer_store_format: 1079 return selectStoreIntrinsic(I, true); 1080 default: 1081 return selectImpl(I, *CoverageInfo); 1082 } 1083 } 1084 1085 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const { 1086 MachineBasicBlock *BB = I.getParent(); 1087 const DebugLoc &DL = I.getDebugLoc(); 1088 1089 Register DstReg = I.getOperand(0).getReg(); 1090 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 1091 assert(Size <= 32 || Size == 64); 1092 const MachineOperand &CCOp = I.getOperand(1); 1093 Register CCReg = CCOp.getReg(); 1094 if (!isVCC(CCReg, *MRI)) { 1095 unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 : 1096 AMDGPU::S_CSELECT_B32; 1097 MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 1098 .addReg(CCReg); 1099 1100 // The generic constrainSelectedInstRegOperands doesn't work for the scc register 1101 // bank, because it does not cover the register class that we used to represent 1102 // for it. So we need to manually set the register class here. 1103 if (!MRI->getRegClassOrNull(CCReg)) 1104 MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI)); 1105 MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg) 1106 .add(I.getOperand(2)) 1107 .add(I.getOperand(3)); 1108 1109 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI) | 1110 constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI); 1111 I.eraseFromParent(); 1112 return Ret; 1113 } 1114 1115 // Wide VGPR select should have been split in RegBankSelect. 1116 if (Size > 32) 1117 return false; 1118 1119 MachineInstr *Select = 1120 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 1121 .addImm(0) 1122 .add(I.getOperand(3)) 1123 .addImm(0) 1124 .add(I.getOperand(2)) 1125 .add(I.getOperand(1)); 1126 1127 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1128 I.eraseFromParent(); 1129 return Ret; 1130 } 1131 1132 bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const { 1133 initM0(I); 1134 return selectImpl(I, *CoverageInfo); 1135 } 1136 1137 static int sizeToSubRegIndex(unsigned Size) { 1138 switch (Size) { 1139 case 32: 1140 return AMDGPU::sub0; 1141 case 64: 1142 return AMDGPU::sub0_sub1; 1143 case 96: 1144 return AMDGPU::sub0_sub1_sub2; 1145 case 128: 1146 return AMDGPU::sub0_sub1_sub2_sub3; 1147 case 256: 1148 return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7; 1149 default: 1150 if (Size < 32) 1151 return AMDGPU::sub0; 1152 if (Size > 256) 1153 return -1; 1154 return sizeToSubRegIndex(PowerOf2Ceil(Size)); 1155 } 1156 } 1157 1158 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const { 1159 Register DstReg = I.getOperand(0).getReg(); 1160 Register SrcReg = I.getOperand(1).getReg(); 1161 const LLT DstTy = MRI->getType(DstReg); 1162 const LLT SrcTy = MRI->getType(SrcReg); 1163 if (!DstTy.isScalar()) 1164 return false; 1165 1166 const LLT S1 = LLT::scalar(1); 1167 1168 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 1169 const RegisterBank *DstRB; 1170 if (DstTy == S1) { 1171 // This is a special case. We don't treat s1 for legalization artifacts as 1172 // vcc booleans. 1173 DstRB = SrcRB; 1174 } else { 1175 DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1176 if (SrcRB != DstRB) 1177 return false; 1178 } 1179 1180 unsigned DstSize = DstTy.getSizeInBits(); 1181 unsigned SrcSize = SrcTy.getSizeInBits(); 1182 1183 const TargetRegisterClass *SrcRC 1184 = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, *MRI); 1185 const TargetRegisterClass *DstRC 1186 = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, *MRI); 1187 1188 if (SrcSize > 32) { 1189 int SubRegIdx = sizeToSubRegIndex(DstSize); 1190 if (SubRegIdx == -1) 1191 return false; 1192 1193 // Deal with weird cases where the class only partially supports the subreg 1194 // index. 1195 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx); 1196 if (!SrcRC) 1197 return false; 1198 1199 I.getOperand(1).setSubReg(SubRegIdx); 1200 } 1201 1202 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 1203 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) { 1204 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n"); 1205 return false; 1206 } 1207 1208 I.setDesc(TII.get(TargetOpcode::COPY)); 1209 return true; 1210 } 1211 1212 /// \returns true if a bitmask for \p Size bits will be an inline immediate. 1213 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) { 1214 Mask = maskTrailingOnes<unsigned>(Size); 1215 int SignedMask = static_cast<int>(Mask); 1216 return SignedMask >= -16 && SignedMask <= 64; 1217 } 1218 1219 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1. 1220 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank( 1221 Register Reg, const MachineRegisterInfo &MRI, 1222 const TargetRegisterInfo &TRI) const { 1223 const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 1224 if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>()) 1225 return RB; 1226 1227 // Ignore the type, since we don't use vcc in artifacts. 1228 if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>()) 1229 return &RBI.getRegBankFromRegClass(*RC, LLT()); 1230 return nullptr; 1231 } 1232 1233 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const { 1234 bool Signed = I.getOpcode() == AMDGPU::G_SEXT; 1235 const DebugLoc &DL = I.getDebugLoc(); 1236 MachineBasicBlock &MBB = *I.getParent(); 1237 const Register DstReg = I.getOperand(0).getReg(); 1238 const Register SrcReg = I.getOperand(1).getReg(); 1239 1240 const LLT DstTy = MRI->getType(DstReg); 1241 const LLT SrcTy = MRI->getType(SrcReg); 1242 const unsigned SrcSize = SrcTy.getSizeInBits(); 1243 const unsigned DstSize = DstTy.getSizeInBits(); 1244 if (!DstTy.isScalar()) 1245 return false; 1246 1247 if (I.getOpcode() == AMDGPU::G_ANYEXT) 1248 return selectCOPY(I); 1249 1250 // Artifact casts should never use vcc. 1251 const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI); 1252 1253 if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) { 1254 // 64-bit should have been split up in RegBankSelect 1255 1256 // Try to use an and with a mask if it will save code size. 1257 unsigned Mask; 1258 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 1259 MachineInstr *ExtI = 1260 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg) 1261 .addImm(Mask) 1262 .addReg(SrcReg); 1263 I.eraseFromParent(); 1264 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 1265 } 1266 1267 const unsigned BFE = Signed ? AMDGPU::V_BFE_I32 : AMDGPU::V_BFE_U32; 1268 MachineInstr *ExtI = 1269 BuildMI(MBB, I, DL, TII.get(BFE), DstReg) 1270 .addReg(SrcReg) 1271 .addImm(0) // Offset 1272 .addImm(SrcSize); // Width 1273 I.eraseFromParent(); 1274 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 1275 } 1276 1277 if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) { 1278 if (!RBI.constrainGenericRegister(SrcReg, AMDGPU::SReg_32RegClass, *MRI)) 1279 return false; 1280 1281 if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) { 1282 const unsigned SextOpc = SrcSize == 8 ? 1283 AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16; 1284 BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg) 1285 .addReg(SrcReg); 1286 I.eraseFromParent(); 1287 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 1288 } 1289 1290 const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64; 1291 const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32; 1292 1293 // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width. 1294 if (DstSize > 32 && SrcSize <= 32) { 1295 // We need a 64-bit register source, but the high bits don't matter. 1296 Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); 1297 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1298 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 1299 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg) 1300 .addReg(SrcReg) 1301 .addImm(AMDGPU::sub0) 1302 .addReg(UndefReg) 1303 .addImm(AMDGPU::sub1); 1304 1305 BuildMI(MBB, I, DL, TII.get(BFE64), DstReg) 1306 .addReg(ExtReg) 1307 .addImm(SrcSize << 16); 1308 1309 I.eraseFromParent(); 1310 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI); 1311 } 1312 1313 unsigned Mask; 1314 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 1315 BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg) 1316 .addReg(SrcReg) 1317 .addImm(Mask); 1318 } else { 1319 BuildMI(MBB, I, DL, TII.get(BFE32), DstReg) 1320 .addReg(SrcReg) 1321 .addImm(SrcSize << 16); 1322 } 1323 1324 I.eraseFromParent(); 1325 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 1326 } 1327 1328 return false; 1329 } 1330 1331 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const { 1332 MachineBasicBlock *BB = I.getParent(); 1333 MachineOperand &ImmOp = I.getOperand(1); 1334 1335 // The AMDGPU backend only supports Imm operands and not CImm or FPImm. 1336 if (ImmOp.isFPImm()) { 1337 const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt(); 1338 ImmOp.ChangeToImmediate(Imm.getZExtValue()); 1339 } else if (ImmOp.isCImm()) { 1340 ImmOp.ChangeToImmediate(ImmOp.getCImm()->getZExtValue()); 1341 } 1342 1343 Register DstReg = I.getOperand(0).getReg(); 1344 unsigned Size; 1345 bool IsSgpr; 1346 const RegisterBank *RB = MRI->getRegBankOrNull(I.getOperand(0).getReg()); 1347 if (RB) { 1348 IsSgpr = RB->getID() == AMDGPU::SGPRRegBankID; 1349 Size = MRI->getType(DstReg).getSizeInBits(); 1350 } else { 1351 const TargetRegisterClass *RC = TRI.getRegClassForReg(*MRI, DstReg); 1352 IsSgpr = TRI.isSGPRClass(RC); 1353 Size = TRI.getRegSizeInBits(*RC); 1354 } 1355 1356 if (Size != 32 && Size != 64) 1357 return false; 1358 1359 unsigned Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 1360 if (Size == 32) { 1361 I.setDesc(TII.get(Opcode)); 1362 I.addImplicitDefUseOperands(*MF); 1363 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 1364 } 1365 1366 const DebugLoc &DL = I.getDebugLoc(); 1367 1368 APInt Imm(Size, I.getOperand(1).getImm()); 1369 1370 MachineInstr *ResInst; 1371 if (IsSgpr && TII.isInlineConstant(Imm)) { 1372 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 1373 .addImm(I.getOperand(1).getImm()); 1374 } else { 1375 const TargetRegisterClass *RC = IsSgpr ? 1376 &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass; 1377 Register LoReg = MRI->createVirtualRegister(RC); 1378 Register HiReg = MRI->createVirtualRegister(RC); 1379 1380 BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg) 1381 .addImm(Imm.trunc(32).getZExtValue()); 1382 1383 BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg) 1384 .addImm(Imm.ashr(32).getZExtValue()); 1385 1386 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 1387 .addReg(LoReg) 1388 .addImm(AMDGPU::sub0) 1389 .addReg(HiReg) 1390 .addImm(AMDGPU::sub1); 1391 } 1392 1393 // We can't call constrainSelectedInstRegOperands here, because it doesn't 1394 // work for target independent opcodes 1395 I.eraseFromParent(); 1396 const TargetRegisterClass *DstRC = 1397 TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI); 1398 if (!DstRC) 1399 return true; 1400 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI); 1401 } 1402 1403 static bool isConstant(const MachineInstr &MI) { 1404 return MI.getOpcode() == TargetOpcode::G_CONSTANT; 1405 } 1406 1407 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load, 1408 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const { 1409 1410 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg()); 1411 1412 assert(PtrMI); 1413 1414 if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD) 1415 return; 1416 1417 GEPInfo GEPInfo(*PtrMI); 1418 1419 for (unsigned i = 1; i != 3; ++i) { 1420 const MachineOperand &GEPOp = PtrMI->getOperand(i); 1421 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg()); 1422 assert(OpDef); 1423 if (i == 2 && isConstant(*OpDef)) { 1424 // TODO: Could handle constant base + variable offset, but a combine 1425 // probably should have commuted it. 1426 assert(GEPInfo.Imm == 0); 1427 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue(); 1428 continue; 1429 } 1430 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI); 1431 if (OpBank->getID() == AMDGPU::SGPRRegBankID) 1432 GEPInfo.SgprParts.push_back(GEPOp.getReg()); 1433 else 1434 GEPInfo.VgprParts.push_back(GEPOp.getReg()); 1435 } 1436 1437 AddrInfo.push_back(GEPInfo); 1438 getAddrModeInfo(*PtrMI, MRI, AddrInfo); 1439 } 1440 1441 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const { 1442 if (!MI.hasOneMemOperand()) 1443 return false; 1444 1445 const MachineMemOperand *MMO = *MI.memoperands_begin(); 1446 const Value *Ptr = MMO->getValue(); 1447 1448 // UndefValue means this is a load of a kernel input. These are uniform. 1449 // Sometimes LDS instructions have constant pointers. 1450 // If Ptr is null, then that means this mem operand contains a 1451 // PseudoSourceValue like GOT. 1452 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) || 1453 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr)) 1454 return true; 1455 1456 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) 1457 return true; 1458 1459 const Instruction *I = dyn_cast<Instruction>(Ptr); 1460 return I && I->getMetadata("amdgpu.uniform"); 1461 } 1462 1463 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const { 1464 for (const GEPInfo &GEPInfo : AddrInfo) { 1465 if (!GEPInfo.VgprParts.empty()) 1466 return true; 1467 } 1468 return false; 1469 } 1470 1471 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const { 1472 MachineBasicBlock *BB = I.getParent(); 1473 1474 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 1475 unsigned AS = PtrTy.getAddressSpace(); 1476 if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) && 1477 STI.ldsRequiresM0Init()) { 1478 // If DS instructions require M0 initializtion, insert it before selecting. 1479 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 1480 .addImm(-1); 1481 } 1482 } 1483 1484 bool AMDGPUInstructionSelector::selectG_LOAD_ATOMICRMW(MachineInstr &I) const { 1485 initM0(I); 1486 return selectImpl(I, *CoverageInfo); 1487 } 1488 1489 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const { 1490 MachineBasicBlock *BB = I.getParent(); 1491 MachineOperand &CondOp = I.getOperand(0); 1492 Register CondReg = CondOp.getReg(); 1493 const DebugLoc &DL = I.getDebugLoc(); 1494 1495 unsigned BrOpcode; 1496 Register CondPhysReg; 1497 const TargetRegisterClass *ConstrainRC; 1498 1499 // In SelectionDAG, we inspect the IR block for uniformity metadata to decide 1500 // whether the branch is uniform when selecting the instruction. In 1501 // GlobalISel, we should push that decision into RegBankSelect. Assume for now 1502 // RegBankSelect knows what it's doing if the branch condition is scc, even 1503 // though it currently does not. 1504 if (!isVCC(CondReg, *MRI)) { 1505 if (MRI->getType(CondReg) != LLT::scalar(32)) 1506 return false; 1507 1508 CondPhysReg = AMDGPU::SCC; 1509 BrOpcode = AMDGPU::S_CBRANCH_SCC1; 1510 // FIXME: Hack for isSCC tests 1511 ConstrainRC = &AMDGPU::SGPR_32RegClass; 1512 } else { 1513 // FIXME: Do we have to insert an and with exec here, like in SelectionDAG? 1514 // We sort of know that a VCC producer based on the register bank, that ands 1515 // inactive lanes with 0. What if there was a logical operation with vcc 1516 // producers in different blocks/with different exec masks? 1517 // FIXME: Should scc->vcc copies and with exec? 1518 CondPhysReg = TRI.getVCC(); 1519 BrOpcode = AMDGPU::S_CBRANCH_VCCNZ; 1520 ConstrainRC = TRI.getBoolRC(); 1521 } 1522 1523 if (!MRI->getRegClassOrNull(CondReg)) 1524 MRI->setRegClass(CondReg, ConstrainRC); 1525 1526 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg) 1527 .addReg(CondReg); 1528 BuildMI(*BB, &I, DL, TII.get(BrOpcode)) 1529 .addMBB(I.getOperand(1).getMBB()); 1530 1531 I.eraseFromParent(); 1532 return true; 1533 } 1534 1535 bool AMDGPUInstructionSelector::selectG_FRAME_INDEX(MachineInstr &I) const { 1536 Register DstReg = I.getOperand(0).getReg(); 1537 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1538 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 1539 I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32)); 1540 if (IsVGPR) 1541 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 1542 1543 return RBI.constrainGenericRegister( 1544 DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI); 1545 } 1546 1547 bool AMDGPUInstructionSelector::selectG_PTR_MASK(MachineInstr &I) const { 1548 uint64_t Align = I.getOperand(2).getImm(); 1549 const uint64_t Mask = ~((UINT64_C(1) << Align) - 1); 1550 1551 MachineBasicBlock *BB = I.getParent(); 1552 1553 Register DstReg = I.getOperand(0).getReg(); 1554 Register SrcReg = I.getOperand(1).getReg(); 1555 1556 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1557 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 1558 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 1559 unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 1560 unsigned MovOpc = IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32; 1561 const TargetRegisterClass &RegRC 1562 = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 1563 1564 LLT Ty = MRI->getType(DstReg); 1565 1566 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB, 1567 *MRI); 1568 const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB, 1569 *MRI); 1570 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 1571 !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 1572 return false; 1573 1574 const DebugLoc &DL = I.getDebugLoc(); 1575 Register ImmReg = MRI->createVirtualRegister(&RegRC); 1576 BuildMI(*BB, &I, DL, TII.get(MovOpc), ImmReg) 1577 .addImm(Mask); 1578 1579 if (Ty.getSizeInBits() == 32) { 1580 BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg) 1581 .addReg(SrcReg) 1582 .addReg(ImmReg); 1583 I.eraseFromParent(); 1584 return true; 1585 } 1586 1587 Register HiReg = MRI->createVirtualRegister(&RegRC); 1588 Register LoReg = MRI->createVirtualRegister(&RegRC); 1589 Register MaskLo = MRI->createVirtualRegister(&RegRC); 1590 1591 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg) 1592 .addReg(SrcReg, 0, AMDGPU::sub0); 1593 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg) 1594 .addReg(SrcReg, 0, AMDGPU::sub1); 1595 1596 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskLo) 1597 .addReg(LoReg) 1598 .addReg(ImmReg); 1599 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 1600 .addReg(MaskLo) 1601 .addImm(AMDGPU::sub0) 1602 .addReg(HiReg) 1603 .addImm(AMDGPU::sub1); 1604 I.eraseFromParent(); 1605 return true; 1606 } 1607 1608 bool AMDGPUInstructionSelector::select(MachineInstr &I) { 1609 if (I.isPHI()) 1610 return selectPHI(I); 1611 1612 if (!I.isPreISelOpcode()) { 1613 if (I.isCopy()) 1614 return selectCOPY(I); 1615 return true; 1616 } 1617 1618 switch (I.getOpcode()) { 1619 case TargetOpcode::G_AND: 1620 case TargetOpcode::G_OR: 1621 case TargetOpcode::G_XOR: 1622 if (selectG_AND_OR_XOR(I)) 1623 return true; 1624 return selectImpl(I, *CoverageInfo); 1625 case TargetOpcode::G_ADD: 1626 case TargetOpcode::G_SUB: 1627 if (selectImpl(I, *CoverageInfo)) 1628 return true; 1629 return selectG_ADD_SUB(I); 1630 case TargetOpcode::G_UADDO: 1631 case TargetOpcode::G_USUBO: 1632 case TargetOpcode::G_UADDE: 1633 case TargetOpcode::G_USUBE: 1634 return selectG_UADDO_USUBO_UADDE_USUBE(I); 1635 case TargetOpcode::G_INTTOPTR: 1636 case TargetOpcode::G_BITCAST: 1637 case TargetOpcode::G_PTRTOINT: 1638 return selectCOPY(I); 1639 case TargetOpcode::G_CONSTANT: 1640 case TargetOpcode::G_FCONSTANT: 1641 return selectG_CONSTANT(I); 1642 case TargetOpcode::G_EXTRACT: 1643 return selectG_EXTRACT(I); 1644 case TargetOpcode::G_MERGE_VALUES: 1645 case TargetOpcode::G_BUILD_VECTOR: 1646 case TargetOpcode::G_CONCAT_VECTORS: 1647 return selectG_MERGE_VALUES(I); 1648 case TargetOpcode::G_UNMERGE_VALUES: 1649 return selectG_UNMERGE_VALUES(I); 1650 case TargetOpcode::G_PTR_ADD: 1651 return selectG_PTR_ADD(I); 1652 case TargetOpcode::G_IMPLICIT_DEF: 1653 return selectG_IMPLICIT_DEF(I); 1654 case TargetOpcode::G_INSERT: 1655 return selectG_INSERT(I); 1656 case TargetOpcode::G_INTRINSIC: 1657 return selectG_INTRINSIC(I); 1658 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS: 1659 return selectG_INTRINSIC_W_SIDE_EFFECTS(I); 1660 case TargetOpcode::G_ICMP: 1661 if (selectG_ICMP(I)) 1662 return true; 1663 return selectImpl(I, *CoverageInfo); 1664 case TargetOpcode::G_LOAD: 1665 case TargetOpcode::G_ATOMIC_CMPXCHG: 1666 case TargetOpcode::G_ATOMICRMW_XCHG: 1667 case TargetOpcode::G_ATOMICRMW_ADD: 1668 case TargetOpcode::G_ATOMICRMW_SUB: 1669 case TargetOpcode::G_ATOMICRMW_AND: 1670 case TargetOpcode::G_ATOMICRMW_OR: 1671 case TargetOpcode::G_ATOMICRMW_XOR: 1672 case TargetOpcode::G_ATOMICRMW_MIN: 1673 case TargetOpcode::G_ATOMICRMW_MAX: 1674 case TargetOpcode::G_ATOMICRMW_UMIN: 1675 case TargetOpcode::G_ATOMICRMW_UMAX: 1676 case TargetOpcode::G_ATOMICRMW_FADD: 1677 return selectG_LOAD_ATOMICRMW(I); 1678 case TargetOpcode::G_SELECT: 1679 return selectG_SELECT(I); 1680 case TargetOpcode::G_STORE: 1681 return selectG_STORE(I); 1682 case TargetOpcode::G_TRUNC: 1683 return selectG_TRUNC(I); 1684 case TargetOpcode::G_SEXT: 1685 case TargetOpcode::G_ZEXT: 1686 case TargetOpcode::G_ANYEXT: 1687 return selectG_SZA_EXT(I); 1688 case TargetOpcode::G_BRCOND: 1689 return selectG_BRCOND(I); 1690 case TargetOpcode::G_FRAME_INDEX: 1691 return selectG_FRAME_INDEX(I); 1692 case TargetOpcode::G_PTR_MASK: 1693 return selectG_PTR_MASK(I); 1694 default: 1695 return selectImpl(I, *CoverageInfo); 1696 } 1697 return false; 1698 } 1699 1700 InstructionSelector::ComplexRendererFns 1701 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const { 1702 return {{ 1703 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 1704 }}; 1705 1706 } 1707 1708 std::pair<Register, unsigned> 1709 AMDGPUInstructionSelector::selectVOP3ModsImpl( 1710 Register Src) const { 1711 unsigned Mods = 0; 1712 MachineInstr *MI = MRI->getVRegDef(Src); 1713 1714 if (MI && MI->getOpcode() == AMDGPU::G_FNEG) { 1715 Src = MI->getOperand(1).getReg(); 1716 Mods |= SISrcMods::NEG; 1717 MI = MRI->getVRegDef(Src); 1718 } 1719 1720 if (MI && MI->getOpcode() == AMDGPU::G_FABS) { 1721 Src = MI->getOperand(1).getReg(); 1722 Mods |= SISrcMods::ABS; 1723 } 1724 1725 return std::make_pair(Src, Mods); 1726 } 1727 1728 /// 1729 /// This will select either an SGPR or VGPR operand and will save us from 1730 /// having to write an extra tablegen pattern. 1731 InstructionSelector::ComplexRendererFns 1732 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const { 1733 return {{ 1734 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 1735 }}; 1736 } 1737 1738 InstructionSelector::ComplexRendererFns 1739 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const { 1740 Register Src; 1741 unsigned Mods; 1742 std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg()); 1743 1744 return {{ 1745 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 1746 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 1747 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 1748 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 1749 }}; 1750 } 1751 1752 InstructionSelector::ComplexRendererFns 1753 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const { 1754 return {{ 1755 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }, 1756 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 1757 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 1758 }}; 1759 } 1760 1761 InstructionSelector::ComplexRendererFns 1762 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const { 1763 Register Src; 1764 unsigned Mods; 1765 std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg()); 1766 1767 return {{ 1768 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 1769 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 1770 }}; 1771 } 1772 1773 InstructionSelector::ComplexRendererFns 1774 AMDGPUInstructionSelector::selectVOP3OpSelMods0(MachineOperand &Root) const { 1775 // FIXME: Handle clamp and op_sel 1776 return {{ 1777 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); }, 1778 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // src_mods 1779 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // clamp 1780 }}; 1781 } 1782 1783 InstructionSelector::ComplexRendererFns 1784 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const { 1785 // FIXME: Handle op_sel 1786 return {{ 1787 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); }, 1788 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods 1789 }}; 1790 } 1791 1792 InstructionSelector::ComplexRendererFns 1793 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const { 1794 SmallVector<GEPInfo, 4> AddrInfo; 1795 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 1796 1797 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 1798 return None; 1799 1800 const GEPInfo &GEPInfo = AddrInfo[0]; 1801 1802 if (!AMDGPU::isLegalSMRDImmOffset(STI, GEPInfo.Imm)) 1803 return None; 1804 1805 unsigned PtrReg = GEPInfo.SgprParts[0]; 1806 int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm); 1807 return {{ 1808 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 1809 [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); } 1810 }}; 1811 } 1812 1813 InstructionSelector::ComplexRendererFns 1814 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const { 1815 SmallVector<GEPInfo, 4> AddrInfo; 1816 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 1817 1818 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 1819 return None; 1820 1821 const GEPInfo &GEPInfo = AddrInfo[0]; 1822 unsigned PtrReg = GEPInfo.SgprParts[0]; 1823 int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm); 1824 if (!isUInt<32>(EncodedImm)) 1825 return None; 1826 1827 return {{ 1828 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 1829 [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); } 1830 }}; 1831 } 1832 1833 InstructionSelector::ComplexRendererFns 1834 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const { 1835 MachineInstr *MI = Root.getParent(); 1836 MachineBasicBlock *MBB = MI->getParent(); 1837 1838 SmallVector<GEPInfo, 4> AddrInfo; 1839 getAddrModeInfo(*MI, *MRI, AddrInfo); 1840 1841 // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits, 1842 // then we can select all ptr + 32-bit offsets not just immediate offsets. 1843 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 1844 return None; 1845 1846 const GEPInfo &GEPInfo = AddrInfo[0]; 1847 if (!GEPInfo.Imm || !isUInt<32>(GEPInfo.Imm)) 1848 return None; 1849 1850 // If we make it this far we have a load with an 32-bit immediate offset. 1851 // It is OK to select this using a sgpr offset, because we have already 1852 // failed trying to select this load into one of the _IMM variants since 1853 // the _IMM Patterns are considered before the _SGPR patterns. 1854 unsigned PtrReg = GEPInfo.SgprParts[0]; 1855 Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1856 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg) 1857 .addImm(GEPInfo.Imm); 1858 return {{ 1859 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 1860 [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); } 1861 }}; 1862 } 1863 1864 template <bool Signed> 1865 InstructionSelector::ComplexRendererFns 1866 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root) const { 1867 MachineInstr *MI = Root.getParent(); 1868 1869 InstructionSelector::ComplexRendererFns Default = {{ 1870 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); }, 1871 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // offset 1872 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // slc 1873 }}; 1874 1875 if (!STI.hasFlatInstOffsets()) 1876 return Default; 1877 1878 const MachineInstr *OpDef = MRI->getVRegDef(Root.getReg()); 1879 if (!OpDef || OpDef->getOpcode() != AMDGPU::G_PTR_ADD) 1880 return Default; 1881 1882 Optional<int64_t> Offset = 1883 getConstantVRegVal(OpDef->getOperand(2).getReg(), *MRI); 1884 if (!Offset.hasValue()) 1885 return Default; 1886 1887 unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace(); 1888 if (!TII.isLegalFLATOffset(Offset.getValue(), AddrSpace, Signed)) 1889 return Default; 1890 1891 Register BasePtr = OpDef->getOperand(1).getReg(); 1892 1893 return {{ 1894 [=](MachineInstrBuilder &MIB) { MIB.addReg(BasePtr); }, 1895 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset.getValue()); }, 1896 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // slc 1897 }}; 1898 } 1899 1900 InstructionSelector::ComplexRendererFns 1901 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const { 1902 return selectFlatOffsetImpl<false>(Root); 1903 } 1904 1905 InstructionSelector::ComplexRendererFns 1906 AMDGPUInstructionSelector::selectFlatOffsetSigned(MachineOperand &Root) const { 1907 return selectFlatOffsetImpl<true>(Root); 1908 } 1909 1910 static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) { 1911 auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>(); 1912 return PSV && PSV->isStack(); 1913 } 1914 1915 InstructionSelector::ComplexRendererFns 1916 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const { 1917 MachineInstr *MI = Root.getParent(); 1918 MachineBasicBlock *MBB = MI->getParent(); 1919 MachineFunction *MF = MBB->getParent(); 1920 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 1921 1922 int64_t Offset = 0; 1923 if (mi_match(Root.getReg(), *MRI, m_ICst(Offset))) { 1924 Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1925 1926 // TODO: Should this be inside the render function? The iterator seems to 1927 // move. 1928 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 1929 HighBits) 1930 .addImm(Offset & ~4095); 1931 1932 return {{[=](MachineInstrBuilder &MIB) { // rsrc 1933 MIB.addReg(Info->getScratchRSrcReg()); 1934 }, 1935 [=](MachineInstrBuilder &MIB) { // vaddr 1936 MIB.addReg(HighBits); 1937 }, 1938 [=](MachineInstrBuilder &MIB) { // soffset 1939 const MachineMemOperand *MMO = *MI->memoperands_begin(); 1940 const MachinePointerInfo &PtrInfo = MMO->getPointerInfo(); 1941 1942 Register SOffsetReg = isStackPtrRelative(PtrInfo) 1943 ? Info->getStackPtrOffsetReg() 1944 : Info->getScratchWaveOffsetReg(); 1945 MIB.addReg(SOffsetReg); 1946 }, 1947 [=](MachineInstrBuilder &MIB) { // offset 1948 MIB.addImm(Offset & 4095); 1949 }}}; 1950 } 1951 1952 assert(Offset == 0); 1953 1954 // Try to fold a frame index directly into the MUBUF vaddr field, and any 1955 // offsets. 1956 Optional<int> FI; 1957 Register VAddr = Root.getReg(); 1958 if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) { 1959 if (isBaseWithConstantOffset(Root, *MRI)) { 1960 const MachineOperand &LHS = RootDef->getOperand(1); 1961 const MachineOperand &RHS = RootDef->getOperand(2); 1962 const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg()); 1963 const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg()); 1964 if (LHSDef && RHSDef) { 1965 int64_t PossibleOffset = 1966 RHSDef->getOperand(1).getCImm()->getSExtValue(); 1967 if (SIInstrInfo::isLegalMUBUFImmOffset(PossibleOffset) && 1968 (!STI.privateMemoryResourceIsRangeChecked() || 1969 KnownBits->signBitIsZero(LHS.getReg()))) { 1970 if (LHSDef->getOpcode() == AMDGPU::G_FRAME_INDEX) 1971 FI = LHSDef->getOperand(1).getIndex(); 1972 else 1973 VAddr = LHS.getReg(); 1974 Offset = PossibleOffset; 1975 } 1976 } 1977 } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) { 1978 FI = RootDef->getOperand(1).getIndex(); 1979 } 1980 } 1981 1982 // If we don't know this private access is a local stack object, it needs to 1983 // be relative to the entry point's scratch wave offset register. 1984 // TODO: Should split large offsets that don't fit like above. 1985 // TODO: Don't use scratch wave offset just because the offset didn't fit. 1986 Register SOffset = FI.hasValue() ? Info->getStackPtrOffsetReg() 1987 : Info->getScratchWaveOffsetReg(); 1988 1989 return {{[=](MachineInstrBuilder &MIB) { // rsrc 1990 MIB.addReg(Info->getScratchRSrcReg()); 1991 }, 1992 [=](MachineInstrBuilder &MIB) { // vaddr 1993 if (FI.hasValue()) 1994 MIB.addFrameIndex(FI.getValue()); 1995 else 1996 MIB.addReg(VAddr); 1997 }, 1998 [=](MachineInstrBuilder &MIB) { // soffset 1999 MIB.addReg(SOffset); 2000 }, 2001 [=](MachineInstrBuilder &MIB) { // offset 2002 MIB.addImm(Offset); 2003 }}}; 2004 } 2005 2006 bool AMDGPUInstructionSelector::isDSOffsetLegal(const MachineRegisterInfo &MRI, 2007 const MachineOperand &Base, 2008 int64_t Offset, 2009 unsigned OffsetBits) const { 2010 if ((OffsetBits == 16 && !isUInt<16>(Offset)) || 2011 (OffsetBits == 8 && !isUInt<8>(Offset))) 2012 return false; 2013 2014 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 2015 return true; 2016 2017 // On Southern Islands instruction with a negative base value and an offset 2018 // don't seem to work. 2019 return KnownBits->signBitIsZero(Base.getReg()); 2020 } 2021 2022 InstructionSelector::ComplexRendererFns 2023 AMDGPUInstructionSelector::selectMUBUFScratchOffset( 2024 MachineOperand &Root) const { 2025 MachineInstr *MI = Root.getParent(); 2026 MachineBasicBlock *MBB = MI->getParent(); 2027 2028 int64_t Offset = 0; 2029 if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) || 2030 !SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 2031 return {}; 2032 2033 const MachineFunction *MF = MBB->getParent(); 2034 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 2035 const MachineMemOperand *MMO = *MI->memoperands_begin(); 2036 const MachinePointerInfo &PtrInfo = MMO->getPointerInfo(); 2037 2038 Register SOffsetReg = isStackPtrRelative(PtrInfo) 2039 ? Info->getStackPtrOffsetReg() 2040 : Info->getScratchWaveOffsetReg(); 2041 return {{ 2042 [=](MachineInstrBuilder &MIB) { 2043 MIB.addReg(Info->getScratchRSrcReg()); 2044 }, // rsrc 2045 [=](MachineInstrBuilder &MIB) { MIB.addReg(SOffsetReg); }, // soffset 2046 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 2047 }}; 2048 } 2049 2050 InstructionSelector::ComplexRendererFns 2051 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const { 2052 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 2053 if (!RootDef) { 2054 return {{ 2055 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }, 2056 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } 2057 }}; 2058 } 2059 2060 int64_t ConstAddr = 0; 2061 if (isBaseWithConstantOffset(Root, *MRI)) { 2062 const MachineOperand &LHS = RootDef->getOperand(1); 2063 const MachineOperand &RHS = RootDef->getOperand(2); 2064 const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg()); 2065 const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg()); 2066 if (LHSDef && RHSDef) { 2067 int64_t PossibleOffset = 2068 RHSDef->getOperand(1).getCImm()->getSExtValue(); 2069 if (isDSOffsetLegal(*MRI, LHS, PossibleOffset, 16)) { 2070 // (add n0, c0) 2071 return {{ 2072 [=](MachineInstrBuilder &MIB) { MIB.add(LHS); }, 2073 [=](MachineInstrBuilder &MIB) { MIB.addImm(PossibleOffset); } 2074 }}; 2075 } 2076 } 2077 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 2078 2079 2080 2081 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 2082 2083 2084 } 2085 2086 return {{ 2087 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }, 2088 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } 2089 }}; 2090 } 2091 2092 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB, 2093 const MachineInstr &MI) const { 2094 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT"); 2095 Optional<int64_t> CstVal = getConstantVRegVal(MI.getOperand(0).getReg(), *MRI); 2096 assert(CstVal && "Expected constant value"); 2097 MIB.addImm(CstVal.getValue()); 2098 } 2099 2100 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const { 2101 return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm()); 2102 } 2103 2104 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const { 2105 return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm()); 2106 } 2107 2108 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const { 2109 return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm()); 2110 } 2111 2112 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const { 2113 return TII.isInlineConstant(Imm); 2114 } 2115