1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 /// \file
9 /// This file implements the targeting of the InstructionSelector class for
10 /// AMDGPU.
11 /// \todo This should be generated by TableGen.
12 //===----------------------------------------------------------------------===//
13 
14 #include "AMDGPUInstructionSelector.h"
15 #include "AMDGPUInstrInfo.h"
16 #include "AMDGPUGlobalISelUtils.h"
17 #include "AMDGPURegisterBankInfo.h"
18 #include "AMDGPURegisterInfo.h"
19 #include "AMDGPUSubtarget.h"
20 #include "AMDGPUTargetMachine.h"
21 #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
22 #include "SIMachineFunctionInfo.h"
23 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
24 #include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
25 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
26 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
27 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
28 #include "llvm/CodeGen/GlobalISel/Utils.h"
29 #include "llvm/CodeGen/MachineBasicBlock.h"
30 #include "llvm/CodeGen/MachineFunction.h"
31 #include "llvm/CodeGen/MachineInstr.h"
32 #include "llvm/CodeGen/MachineInstrBuilder.h"
33 #include "llvm/CodeGen/MachineRegisterInfo.h"
34 #include "llvm/IR/Type.h"
35 #include "llvm/Support/Debug.h"
36 #include "llvm/Support/raw_ostream.h"
37 
38 #define DEBUG_TYPE "amdgpu-isel"
39 
40 using namespace llvm;
41 using namespace MIPatternMatch;
42 
43 #define GET_GLOBALISEL_IMPL
44 #define AMDGPUSubtarget GCNSubtarget
45 #include "AMDGPUGenGlobalISel.inc"
46 #undef GET_GLOBALISEL_IMPL
47 #undef AMDGPUSubtarget
48 
49 AMDGPUInstructionSelector::AMDGPUInstructionSelector(
50     const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
51     const AMDGPUTargetMachine &TM)
52     : InstructionSelector(), TII(*STI.getInstrInfo()),
53       TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
54       STI(STI),
55       EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
56 #define GET_GLOBALISEL_PREDICATES_INIT
57 #include "AMDGPUGenGlobalISel.inc"
58 #undef GET_GLOBALISEL_PREDICATES_INIT
59 #define GET_GLOBALISEL_TEMPORARIES_INIT
60 #include "AMDGPUGenGlobalISel.inc"
61 #undef GET_GLOBALISEL_TEMPORARIES_INIT
62 {
63 }
64 
65 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
66 
67 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits &KB,
68                                         CodeGenCoverage &CoverageInfo) {
69   MRI = &MF.getRegInfo();
70   InstructionSelector::setupMF(MF, KB, CoverageInfo);
71 }
72 
73 bool AMDGPUInstructionSelector::isVCC(Register Reg,
74                                       const MachineRegisterInfo &MRI) const {
75   if (Register::isPhysicalRegister(Reg))
76     return Reg == TRI.getVCC();
77 
78   auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
79   const TargetRegisterClass *RC =
80       RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
81   if (RC) {
82     const LLT Ty = MRI.getType(Reg);
83     return RC->hasSuperClassEq(TRI.getBoolRC()) &&
84            Ty.isValid() && Ty.getSizeInBits() == 1;
85   }
86 
87   const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
88   return RB->getID() == AMDGPU::VCCRegBankID;
89 }
90 
91 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
92   const DebugLoc &DL = I.getDebugLoc();
93   MachineBasicBlock *BB = I.getParent();
94   I.setDesc(TII.get(TargetOpcode::COPY));
95 
96   const MachineOperand &Src = I.getOperand(1);
97   MachineOperand &Dst = I.getOperand(0);
98   Register DstReg = Dst.getReg();
99   Register SrcReg = Src.getReg();
100 
101   if (isVCC(DstReg, *MRI)) {
102     if (SrcReg == AMDGPU::SCC) {
103       const TargetRegisterClass *RC
104         = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
105       if (!RC)
106         return true;
107       return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
108     }
109 
110     if (!isVCC(SrcReg, *MRI)) {
111       // TODO: Should probably leave the copy and let copyPhysReg expand it.
112       if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI))
113         return false;
114 
115       const TargetRegisterClass *SrcRC
116         = TRI.getConstrainedRegClassForOperand(Src, *MRI);
117 
118       Register MaskedReg = MRI->createVirtualRegister(SrcRC);
119 
120       // We can't trust the high bits at this point, so clear them.
121 
122       // TODO: Skip masking high bits if def is known boolean.
123 
124       unsigned AndOpc = TRI.isSGPRClass(SrcRC) ?
125         AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32;
126       BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg)
127         .addImm(1)
128         .addReg(SrcReg);
129       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg)
130         .addImm(0)
131         .addReg(MaskedReg);
132 
133       if (!MRI->getRegClassOrNull(SrcReg))
134         MRI->setRegClass(SrcReg, SrcRC);
135       I.eraseFromParent();
136       return true;
137     }
138 
139     const TargetRegisterClass *RC =
140       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
141     if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
142       return false;
143 
144     // Don't constrain the source register to a class so the def instruction
145     // handles it (unless it's undef).
146     //
147     // FIXME: This is a hack. When selecting the def, we neeed to know
148     // specifically know that the result is VCCRegBank, and not just an SGPR
149     // with size 1. An SReg_32 with size 1 is ambiguous with wave32.
150     if (Src.isUndef()) {
151       const TargetRegisterClass *SrcRC =
152         TRI.getConstrainedRegClassForOperand(Src, *MRI);
153       if (SrcRC && !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
154         return false;
155     }
156 
157     return true;
158   }
159 
160   for (const MachineOperand &MO : I.operands()) {
161     if (Register::isPhysicalRegister(MO.getReg()))
162       continue;
163 
164     const TargetRegisterClass *RC =
165             TRI.getConstrainedRegClassForOperand(MO, *MRI);
166     if (!RC)
167       continue;
168     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
169   }
170   return true;
171 }
172 
173 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const {
174   const Register DefReg = I.getOperand(0).getReg();
175   const LLT DefTy = MRI->getType(DefReg);
176 
177   // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy)
178 
179   const RegClassOrRegBank &RegClassOrBank =
180     MRI->getRegClassOrRegBank(DefReg);
181 
182   const TargetRegisterClass *DefRC
183     = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
184   if (!DefRC) {
185     if (!DefTy.isValid()) {
186       LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
187       return false;
188     }
189 
190     const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
191     DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, *MRI);
192     if (!DefRC) {
193       LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
194       return false;
195     }
196   }
197 
198   // TODO: Verify that all registers have the same bank
199   I.setDesc(TII.get(TargetOpcode::PHI));
200   return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI);
201 }
202 
203 MachineOperand
204 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
205                                            const TargetRegisterClass &SubRC,
206                                            unsigned SubIdx) const {
207 
208   MachineInstr *MI = MO.getParent();
209   MachineBasicBlock *BB = MO.getParent()->getParent();
210   Register DstReg = MRI->createVirtualRegister(&SubRC);
211 
212   if (MO.isReg()) {
213     unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
214     Register Reg = MO.getReg();
215     BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
216             .addReg(Reg, 0, ComposedSubIdx);
217 
218     return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
219                                      MO.isKill(), MO.isDead(), MO.isUndef(),
220                                      MO.isEarlyClobber(), 0, MO.isDebug(),
221                                      MO.isInternalRead());
222   }
223 
224   assert(MO.isImm());
225 
226   APInt Imm(64, MO.getImm());
227 
228   switch (SubIdx) {
229   default:
230     llvm_unreachable("do not know to split immediate with this sub index.");
231   case AMDGPU::sub0:
232     return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
233   case AMDGPU::sub1:
234     return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
235   }
236 }
237 
238 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) {
239   switch (Opc) {
240   case AMDGPU::G_AND:
241     return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
242   case AMDGPU::G_OR:
243     return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32;
244   case AMDGPU::G_XOR:
245     return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32;
246   default:
247     llvm_unreachable("not a bit op");
248   }
249 }
250 
251 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const {
252   MachineOperand &Dst = I.getOperand(0);
253   MachineOperand &Src0 = I.getOperand(1);
254   MachineOperand &Src1 = I.getOperand(2);
255   Register DstReg = Dst.getReg();
256   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
257 
258   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
259   if (DstRB->getID() == AMDGPU::VCCRegBankID) {
260     const TargetRegisterClass *RC = TRI.getBoolRC();
261     unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(),
262                                            RC == &AMDGPU::SReg_64RegClass);
263     I.setDesc(TII.get(InstOpc));
264 
265     // FIXME: Hack to avoid turning the register bank into a register class.
266     // The selector for G_ICMP relies on seeing the register bank for the result
267     // is VCC. In wave32 if we constrain the registers to SReg_32 here, it will
268     // be ambiguous whether it's a scalar or vector bool.
269     if (Src0.isUndef() && !MRI->getRegClassOrNull(Src0.getReg()))
270       MRI->setRegClass(Src0.getReg(), RC);
271     if (Src1.isUndef() && !MRI->getRegClassOrNull(Src1.getReg()))
272       MRI->setRegClass(Src1.getReg(), RC);
273 
274     return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
275   }
276 
277   // TODO: Should this allow an SCC bank result, and produce a copy from SCC for
278   // the result?
279   if (DstRB->getID() == AMDGPU::SGPRRegBankID) {
280     unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(), Size > 32);
281     I.setDesc(TII.get(InstOpc));
282     // Dead implicit-def of scc
283     I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef
284                                            true, // isImp
285                                            false, // isKill
286                                            true)); // isDead
287     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
288   }
289 
290   return false;
291 }
292 
293 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const {
294   MachineBasicBlock *BB = I.getParent();
295   MachineFunction *MF = BB->getParent();
296   Register DstReg = I.getOperand(0).getReg();
297   const DebugLoc &DL = I.getDebugLoc();
298   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
299   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
300   const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID;
301   const bool Sub = I.getOpcode() == TargetOpcode::G_SUB;
302 
303   if (Size == 32) {
304     if (IsSALU) {
305       const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
306       MachineInstr *Add =
307         BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
308         .add(I.getOperand(1))
309         .add(I.getOperand(2));
310       I.eraseFromParent();
311       return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
312     }
313 
314     if (STI.hasAddNoCarry()) {
315       const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64;
316       I.setDesc(TII.get(Opc));
317       I.addOperand(*MF, MachineOperand::CreateImm(0));
318       I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
319       return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
320     }
321 
322     const unsigned Opc = Sub ? AMDGPU::V_SUB_I32_e64 : AMDGPU::V_ADD_I32_e64;
323 
324     Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass());
325     MachineInstr *Add
326       = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
327       .addDef(UnusedCarry, RegState::Dead)
328       .add(I.getOperand(1))
329       .add(I.getOperand(2))
330       .addImm(0);
331     I.eraseFromParent();
332     return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
333   }
334 
335   assert(!Sub && "illegal sub should not reach here");
336 
337   const TargetRegisterClass &RC
338     = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass;
339   const TargetRegisterClass &HalfRC
340     = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass;
341 
342   MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0));
343   MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0));
344   MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1));
345   MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1));
346 
347   Register DstLo = MRI->createVirtualRegister(&HalfRC);
348   Register DstHi = MRI->createVirtualRegister(&HalfRC);
349 
350   if (IsSALU) {
351     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
352       .add(Lo1)
353       .add(Lo2);
354     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
355       .add(Hi1)
356       .add(Hi2);
357   } else {
358     const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass();
359     Register CarryReg = MRI->createVirtualRegister(CarryRC);
360     BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_I32_e64), DstLo)
361       .addDef(CarryReg)
362       .add(Lo1)
363       .add(Lo2)
364       .addImm(0);
365     MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi)
366       .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead)
367       .add(Hi1)
368       .add(Hi2)
369       .addReg(CarryReg, RegState::Kill)
370       .addImm(0);
371 
372     if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI))
373       return false;
374   }
375 
376   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
377     .addReg(DstLo)
378     .addImm(AMDGPU::sub0)
379     .addReg(DstHi)
380     .addImm(AMDGPU::sub1);
381 
382 
383   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI))
384     return false;
385 
386   I.eraseFromParent();
387   return true;
388 }
389 
390 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE(
391   MachineInstr &I) const {
392   MachineBasicBlock *BB = I.getParent();
393   MachineFunction *MF = BB->getParent();
394   const DebugLoc &DL = I.getDebugLoc();
395   Register Dst0Reg = I.getOperand(0).getReg();
396   Register Dst1Reg = I.getOperand(1).getReg();
397   const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO ||
398                      I.getOpcode() == AMDGPU::G_UADDE;
399   const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE ||
400                           I.getOpcode() == AMDGPU::G_USUBE;
401 
402   if (isVCC(Dst1Reg, *MRI)) {
403       // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
404       // carry out despite the _i32 name. These were renamed in VI to _U32.
405       // FIXME: We should probably rename the opcodes here.
406     unsigned NoCarryOpc = IsAdd ? AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
407     unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64;
408     I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc));
409     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
410     I.addOperand(*MF, MachineOperand::CreateImm(0));
411     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
412   }
413 
414   Register Src0Reg = I.getOperand(2).getReg();
415   Register Src1Reg = I.getOperand(3).getReg();
416 
417   if (HasCarryIn) {
418     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
419       .addReg(I.getOperand(4).getReg());
420   }
421 
422   unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
423   unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
424 
425   BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg)
426     .add(I.getOperand(2))
427     .add(I.getOperand(3));
428   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg)
429     .addReg(AMDGPU::SCC);
430 
431   if (!MRI->getRegClassOrNull(Dst1Reg))
432     MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass);
433 
434   if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
435       !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
436       !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI))
437     return false;
438 
439   if (HasCarryIn &&
440       !RBI.constrainGenericRegister(I.getOperand(4).getReg(),
441                                     AMDGPU::SReg_32RegClass, *MRI))
442     return false;
443 
444   I.eraseFromParent();
445   return true;
446 }
447 
448 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
449   MachineBasicBlock *BB = I.getParent();
450   Register DstReg = I.getOperand(0).getReg();
451   Register SrcReg = I.getOperand(1).getReg();
452   LLT DstTy = MRI->getType(DstReg);
453   LLT SrcTy = MRI->getType(SrcReg);
454   const unsigned SrcSize = SrcTy.getSizeInBits();
455   const unsigned DstSize = DstTy.getSizeInBits();
456 
457   // TODO: Should handle any multiple of 32 offset.
458   unsigned Offset = I.getOperand(2).getImm();
459   if (Offset % DstSize != 0)
460     return false;
461 
462   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
463   const TargetRegisterClass *SrcRC =
464     TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI);
465   if (!SrcRC)
466     return false;
467 
468   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
469 
470   const DebugLoc &DL = I.getDebugLoc();
471   MachineInstr *Copy = BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg)
472                                .addReg(SrcReg, 0, SubRegs[Offset / DstSize]);
473 
474   for (const MachineOperand &MO : Copy->operands()) {
475     const TargetRegisterClass *RC =
476             TRI.getConstrainedRegClassForOperand(MO, *MRI);
477     if (!RC)
478       continue;
479     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
480   }
481   I.eraseFromParent();
482   return true;
483 }
484 
485 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const {
486   MachineBasicBlock *BB = MI.getParent();
487   Register DstReg = MI.getOperand(0).getReg();
488   LLT DstTy = MRI->getType(DstReg);
489   LLT SrcTy = MRI->getType(MI.getOperand(1).getReg());
490 
491   const unsigned SrcSize = SrcTy.getSizeInBits();
492   if (SrcSize < 32)
493     return selectImpl(MI, *CoverageInfo);
494 
495   const DebugLoc &DL = MI.getDebugLoc();
496   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
497   const unsigned DstSize = DstTy.getSizeInBits();
498   const TargetRegisterClass *DstRC =
499     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
500   if (!DstRC)
501     return false;
502 
503   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8);
504   MachineInstrBuilder MIB =
505     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg);
506   for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) {
507     MachineOperand &Src = MI.getOperand(I + 1);
508     MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef()));
509     MIB.addImm(SubRegs[I]);
510 
511     const TargetRegisterClass *SrcRC
512       = TRI.getConstrainedRegClassForOperand(Src, *MRI);
513     if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI))
514       return false;
515   }
516 
517   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
518     return false;
519 
520   MI.eraseFromParent();
521   return true;
522 }
523 
524 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const {
525   MachineBasicBlock *BB = MI.getParent();
526   const int NumDst = MI.getNumOperands() - 1;
527 
528   MachineOperand &Src = MI.getOperand(NumDst);
529 
530   Register SrcReg = Src.getReg();
531   Register DstReg0 = MI.getOperand(0).getReg();
532   LLT DstTy = MRI->getType(DstReg0);
533   LLT SrcTy = MRI->getType(SrcReg);
534 
535   const unsigned DstSize = DstTy.getSizeInBits();
536   const unsigned SrcSize = SrcTy.getSizeInBits();
537   const DebugLoc &DL = MI.getDebugLoc();
538   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
539 
540   const TargetRegisterClass *SrcRC =
541     TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI);
542   if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
543     return false;
544 
545   const unsigned SrcFlags = getUndefRegState(Src.isUndef());
546 
547   // Note we could have mixed SGPR and VGPR destination banks for an SGPR
548   // source, and this relies on the fact that the same subregister indices are
549   // used for both.
550   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
551   for (int I = 0, E = NumDst; I != E; ++I) {
552     MachineOperand &Dst = MI.getOperand(I);
553     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg())
554       .addReg(SrcReg, SrcFlags, SubRegs[I]);
555 
556     const TargetRegisterClass *DstRC =
557       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
558     if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI))
559       return false;
560   }
561 
562   MI.eraseFromParent();
563   return true;
564 }
565 
566 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const {
567   return selectG_ADD_SUB(I);
568 }
569 
570 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
571   const MachineOperand &MO = I.getOperand(0);
572 
573   // FIXME: Interface for getConstrainedRegClassForOperand needs work. The
574   // regbank check here is to know why getConstrainedRegClassForOperand failed.
575   const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI);
576   if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) ||
577       (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) {
578     I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
579     return true;
580   }
581 
582   return false;
583 }
584 
585 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const {
586   MachineBasicBlock *BB = I.getParent();
587 
588   Register DstReg = I.getOperand(0).getReg();
589   Register Src0Reg = I.getOperand(1).getReg();
590   Register Src1Reg = I.getOperand(2).getReg();
591   LLT Src1Ty = MRI->getType(Src1Reg);
592 
593   unsigned DstSize = MRI->getType(DstReg).getSizeInBits();
594   unsigned InsSize = Src1Ty.getSizeInBits();
595 
596   int64_t Offset = I.getOperand(3).getImm();
597   if (Offset % 32 != 0)
598     return false;
599 
600   unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32);
601   if (SubReg == AMDGPU::NoSubRegister)
602     return false;
603 
604   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
605   const TargetRegisterClass *DstRC =
606     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
607   if (!DstRC)
608     return false;
609 
610   const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI);
611   const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI);
612   const TargetRegisterClass *Src0RC =
613     TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank, *MRI);
614   const TargetRegisterClass *Src1RC =
615     TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank, *MRI);
616 
617   // Deal with weird cases where the class only partially supports the subreg
618   // index.
619   Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg);
620   if (!Src0RC)
621     return false;
622 
623   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
624       !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) ||
625       !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI))
626     return false;
627 
628   const DebugLoc &DL = I.getDebugLoc();
629   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg)
630     .addReg(Src0Reg)
631     .addReg(Src1Reg)
632     .addImm(SubReg);
633 
634   I.eraseFromParent();
635   return true;
636 }
637 
638 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const {
639   unsigned IntrinsicID = I.getIntrinsicID();
640   switch (IntrinsicID) {
641   case Intrinsic::amdgcn_if_break: {
642     MachineBasicBlock *BB = I.getParent();
643 
644     // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
645     // SelectionDAG uses for wave32 vs wave64.
646     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK))
647       .add(I.getOperand(0))
648       .add(I.getOperand(2))
649       .add(I.getOperand(3));
650 
651     Register DstReg = I.getOperand(0).getReg();
652     Register Src0Reg = I.getOperand(2).getReg();
653     Register Src1Reg = I.getOperand(3).getReg();
654 
655     I.eraseFromParent();
656 
657     for (Register Reg : { DstReg, Src0Reg, Src1Reg })
658       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
659 
660     return true;
661   }
662   default:
663     return selectImpl(I, *CoverageInfo);
664   }
665 }
666 
667 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) {
668   if (Size != 32 && Size != 64)
669     return -1;
670   switch (P) {
671   default:
672     llvm_unreachable("Unknown condition code!");
673   case CmpInst::ICMP_NE:
674     return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64;
675   case CmpInst::ICMP_EQ:
676     return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64;
677   case CmpInst::ICMP_SGT:
678     return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64;
679   case CmpInst::ICMP_SGE:
680     return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64;
681   case CmpInst::ICMP_SLT:
682     return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64;
683   case CmpInst::ICMP_SLE:
684     return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64;
685   case CmpInst::ICMP_UGT:
686     return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64;
687   case CmpInst::ICMP_UGE:
688     return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64;
689   case CmpInst::ICMP_ULT:
690     return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64;
691   case CmpInst::ICMP_ULE:
692     return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64;
693   }
694 }
695 
696 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P,
697                                               unsigned Size) const {
698   if (Size == 64) {
699     if (!STI.hasScalarCompareEq64())
700       return -1;
701 
702     switch (P) {
703     case CmpInst::ICMP_NE:
704       return AMDGPU::S_CMP_LG_U64;
705     case CmpInst::ICMP_EQ:
706       return AMDGPU::S_CMP_EQ_U64;
707     default:
708       return -1;
709     }
710   }
711 
712   if (Size != 32)
713     return -1;
714 
715   switch (P) {
716   case CmpInst::ICMP_NE:
717     return AMDGPU::S_CMP_LG_U32;
718   case CmpInst::ICMP_EQ:
719     return AMDGPU::S_CMP_EQ_U32;
720   case CmpInst::ICMP_SGT:
721     return AMDGPU::S_CMP_GT_I32;
722   case CmpInst::ICMP_SGE:
723     return AMDGPU::S_CMP_GE_I32;
724   case CmpInst::ICMP_SLT:
725     return AMDGPU::S_CMP_LT_I32;
726   case CmpInst::ICMP_SLE:
727     return AMDGPU::S_CMP_LE_I32;
728   case CmpInst::ICMP_UGT:
729     return AMDGPU::S_CMP_GT_U32;
730   case CmpInst::ICMP_UGE:
731     return AMDGPU::S_CMP_GE_U32;
732   case CmpInst::ICMP_ULT:
733     return AMDGPU::S_CMP_LT_U32;
734   case CmpInst::ICMP_ULE:
735     return AMDGPU::S_CMP_LE_U32;
736   default:
737     llvm_unreachable("Unknown condition code!");
738   }
739 }
740 
741 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const {
742   MachineBasicBlock *BB = I.getParent();
743   const DebugLoc &DL = I.getDebugLoc();
744 
745   Register SrcReg = I.getOperand(2).getReg();
746   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
747 
748   auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
749 
750   Register CCReg = I.getOperand(0).getReg();
751   if (!isVCC(CCReg, *MRI)) {
752     int Opcode = getS_CMPOpcode(Pred, Size);
753     if (Opcode == -1)
754       return false;
755     MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode))
756             .add(I.getOperand(2))
757             .add(I.getOperand(3));
758     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg)
759       .addReg(AMDGPU::SCC);
760     bool Ret =
761         constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) &&
762         RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI);
763     I.eraseFromParent();
764     return Ret;
765   }
766 
767   int Opcode = getV_CMPOpcode(Pred, Size);
768   if (Opcode == -1)
769     return false;
770 
771   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode),
772             I.getOperand(0).getReg())
773             .add(I.getOperand(2))
774             .add(I.getOperand(3));
775   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
776                                *TRI.getBoolRC(), *MRI);
777   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
778   I.eraseFromParent();
779   return Ret;
780 }
781 
782 static bool isZero(Register Reg, MachineRegisterInfo &MRI) {
783   int64_t C;
784   if (mi_match(Reg, MRI, m_ICst(C)) && C == 0)
785     return true;
786 
787   // FIXME: matcher should ignore copies
788   return mi_match(Reg, MRI, m_Copy(m_ICst(C))) && C == 0;
789 }
790 
791 static unsigned extractGLC(unsigned AuxiliaryData) {
792   return AuxiliaryData & 1;
793 }
794 
795 static unsigned extractSLC(unsigned AuxiliaryData) {
796   return (AuxiliaryData >> 1) & 1;
797 }
798 
799 static unsigned extractDLC(unsigned AuxiliaryData) {
800   return (AuxiliaryData >> 2) & 1;
801 }
802 
803 static unsigned extractSWZ(unsigned AuxiliaryData) {
804   return (AuxiliaryData >> 3) & 1;
805 }
806 
807 static unsigned getBufferStoreOpcode(LLT Ty,
808                                      const unsigned MemSize,
809                                      const bool Offen) {
810   const int Size = Ty.getSizeInBits();
811   switch (8 * MemSize) {
812   case 8:
813     return Offen ? AMDGPU::BUFFER_STORE_BYTE_OFFEN_exact :
814                    AMDGPU::BUFFER_STORE_BYTE_OFFSET_exact;
815   case 16:
816     return Offen ? AMDGPU::BUFFER_STORE_SHORT_OFFEN_exact :
817                    AMDGPU::BUFFER_STORE_SHORT_OFFSET_exact;
818   default:
819     unsigned Opc = Offen ? AMDGPU::BUFFER_STORE_DWORD_OFFEN_exact :
820                            AMDGPU::BUFFER_STORE_DWORD_OFFSET_exact;
821     if (Size > 32)
822       Opc = AMDGPU::getMUBUFOpcode(Opc, Size / 32);
823     return Opc;
824   }
825 }
826 
827 static unsigned getBufferStoreFormatOpcode(LLT Ty,
828                                            const unsigned MemSize,
829                                            const bool Offen) {
830   bool IsD16Packed = Ty.getScalarSizeInBits() == 16;
831   bool IsD16Unpacked = 8 * MemSize < Ty.getSizeInBits();
832   int NumElts = Ty.isVector() ? Ty.getNumElements() : 1;
833 
834   if (IsD16Packed) {
835     switch (NumElts) {
836     case 1:
837       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact :
838                      AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact;
839     case 2:
840       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFEN_exact :
841                      AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFSET_exact;
842     case 3:
843       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFEN_exact :
844                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFSET_exact;
845     case 4:
846       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFEN_exact :
847                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFSET_exact;
848     default:
849       return -1;
850     }
851   }
852 
853   if (IsD16Unpacked) {
854     switch (NumElts) {
855     case 1:
856       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact :
857                      AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact;
858     case 2:
859       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFEN_exact :
860                      AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFSET_exact;
861     case 3:
862       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFEN_exact :
863                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFSET_exact;
864     case 4:
865       return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFEN_exact :
866                      AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFSET_exact;
867     default:
868       return -1;
869     }
870   }
871 
872   switch (NumElts) {
873   case 1:
874     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_X_OFFEN_exact :
875                    AMDGPU::BUFFER_STORE_FORMAT_X_OFFSET_exact;
876   case 2:
877     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XY_OFFEN_exact :
878                   AMDGPU::BUFFER_STORE_FORMAT_XY_OFFSET_exact;
879   case 3:
880     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFEN_exact :
881                    AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFSET_exact;
882   case 4:
883     return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFEN_exact :
884                    AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFSET_exact;
885   default:
886     return -1;
887   }
888 
889   llvm_unreachable("unhandled buffer store");
890 }
891 
892 // TODO: Move this to combiner
893 // Returns base register, imm offset, total constant offset.
894 std::tuple<Register, unsigned, unsigned>
895 AMDGPUInstructionSelector::splitBufferOffsets(MachineIRBuilder &B,
896                                               Register OrigOffset) const {
897   const unsigned MaxImm = 4095;
898   Register BaseReg;
899   unsigned TotalConstOffset;
900   MachineInstr *OffsetDef;
901 
902   std::tie(BaseReg, TotalConstOffset, OffsetDef)
903     = AMDGPU::getBaseWithConstantOffset(*MRI, OrigOffset);
904 
905   unsigned ImmOffset = TotalConstOffset;
906 
907   // If the immediate value is too big for the immoffset field, put the value
908   // and -4096 into the immoffset field so that the value that is copied/added
909   // for the voffset field is a multiple of 4096, and it stands more chance
910   // of being CSEd with the copy/add for another similar load/store.f
911   // However, do not do that rounding down to a multiple of 4096 if that is a
912   // negative number, as it appears to be illegal to have a negative offset
913   // in the vgpr, even if adding the immediate offset makes it positive.
914   unsigned Overflow = ImmOffset & ~MaxImm;
915   ImmOffset -= Overflow;
916   if ((int32_t)Overflow < 0) {
917     Overflow += ImmOffset;
918     ImmOffset = 0;
919   }
920 
921   if (Overflow != 0) {
922     // In case this is in a waterfall loop, insert offset code at the def point
923     // of the offset, not inside the loop.
924     MachineBasicBlock::iterator OldInsPt = B.getInsertPt();
925     MachineBasicBlock &OldMBB = B.getMBB();
926     B.setInstr(*OffsetDef);
927 
928     if (!BaseReg) {
929       BaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
930       B.buildInstr(AMDGPU::V_MOV_B32_e32)
931         .addDef(BaseReg)
932         .addImm(Overflow);
933     } else {
934       Register OverflowVal = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
935       B.buildInstr(AMDGPU::V_MOV_B32_e32)
936         .addDef(OverflowVal)
937         .addImm(Overflow);
938 
939       Register NewBaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
940       TII.getAddNoCarry(B.getMBB(), B.getInsertPt(), B.getDebugLoc(), NewBaseReg)
941         .addReg(BaseReg)
942         .addReg(OverflowVal, RegState::Kill)
943         .addImm(0);
944       BaseReg = NewBaseReg;
945     }
946 
947     B.setInsertPt(OldMBB, OldInsPt);
948   }
949 
950   return std::make_tuple(BaseReg, ImmOffset, TotalConstOffset);
951 }
952 
953 bool AMDGPUInstructionSelector::selectStoreIntrinsic(MachineInstr &MI,
954                                                      bool IsFormat) const {
955   MachineIRBuilder B(MI);
956   MachineFunction &MF = B.getMF();
957   Register VData = MI.getOperand(1).getReg();
958   LLT Ty = MRI->getType(VData);
959 
960   int Size = Ty.getSizeInBits();
961   if (Size % 32 != 0)
962     return false;
963 
964   // FIXME: Verifier should enforce 1 MMO for these intrinsics.
965   MachineMemOperand *MMO = *MI.memoperands_begin();
966   const int MemSize = MMO->getSize();
967 
968   Register RSrc = MI.getOperand(2).getReg();
969   Register VOffset = MI.getOperand(3).getReg();
970   Register SOffset = MI.getOperand(4).getReg();
971   unsigned AuxiliaryData = MI.getOperand(5).getImm();
972   unsigned ImmOffset;
973   unsigned TotalOffset;
974 
975   std::tie(VOffset, ImmOffset, TotalOffset) = splitBufferOffsets(B, VOffset);
976   if (TotalOffset != 0)
977     MMO = MF.getMachineMemOperand(MMO, TotalOffset, MemSize);
978 
979   const bool Offen = !isZero(VOffset, *MRI);
980 
981   int Opc = IsFormat ? getBufferStoreFormatOpcode(Ty, MemSize, Offen) :
982     getBufferStoreOpcode(Ty, MemSize, Offen);
983   if (Opc == -1)
984     return false;
985 
986   MachineInstrBuilder MIB = B.buildInstr(Opc)
987     .addUse(VData);
988 
989   if (Offen)
990     MIB.addUse(VOffset);
991 
992   MIB.addUse(RSrc)
993      .addUse(SOffset)
994      .addImm(ImmOffset)
995      .addImm(extractGLC(AuxiliaryData))
996      .addImm(extractSLC(AuxiliaryData))
997      .addImm(0) // tfe: FIXME: Remove from inst
998      .addImm(extractDLC(AuxiliaryData))
999      .addImm(extractSWZ(AuxiliaryData))
1000      .addMemOperand(MMO);
1001 
1002   MI.eraseFromParent();
1003 
1004   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1005 }
1006 
1007 static unsigned getDSShaderTypeValue(const MachineFunction &MF) {
1008   switch (MF.getFunction().getCallingConv()) {
1009   case CallingConv::AMDGPU_PS:
1010     return 1;
1011   case CallingConv::AMDGPU_VS:
1012     return 2;
1013   case CallingConv::AMDGPU_GS:
1014     return 3;
1015   case CallingConv::AMDGPU_HS:
1016   case CallingConv::AMDGPU_LS:
1017   case CallingConv::AMDGPU_ES:
1018     report_fatal_error("ds_ordered_count unsupported for this calling conv");
1019   case CallingConv::AMDGPU_CS:
1020   case CallingConv::AMDGPU_KERNEL:
1021   case CallingConv::C:
1022   case CallingConv::Fast:
1023   default:
1024     // Assume other calling conventions are various compute callable functions
1025     return 0;
1026   }
1027 }
1028 
1029 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic(
1030   MachineInstr &MI, Intrinsic::ID IntrID) const {
1031   MachineBasicBlock *MBB = MI.getParent();
1032   MachineFunction *MF = MBB->getParent();
1033   const DebugLoc &DL = MI.getDebugLoc();
1034 
1035   unsigned IndexOperand = MI.getOperand(7).getImm();
1036   bool WaveRelease = MI.getOperand(8).getImm() != 0;
1037   bool WaveDone = MI.getOperand(9).getImm() != 0;
1038 
1039   if (WaveDone && !WaveRelease)
1040     report_fatal_error("ds_ordered_count: wave_done requires wave_release");
1041 
1042   unsigned OrderedCountIndex = IndexOperand & 0x3f;
1043   IndexOperand &= ~0x3f;
1044   unsigned CountDw = 0;
1045 
1046   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) {
1047     CountDw = (IndexOperand >> 24) & 0xf;
1048     IndexOperand &= ~(0xf << 24);
1049 
1050     if (CountDw < 1 || CountDw > 4) {
1051       report_fatal_error(
1052         "ds_ordered_count: dword count must be between 1 and 4");
1053     }
1054   }
1055 
1056   if (IndexOperand)
1057     report_fatal_error("ds_ordered_count: bad index operand");
1058 
1059   unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1;
1060   unsigned ShaderType = getDSShaderTypeValue(*MF);
1061 
1062   unsigned Offset0 = OrderedCountIndex << 2;
1063   unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) |
1064                      (Instruction << 4);
1065 
1066   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10)
1067     Offset1 |= (CountDw - 1) << 6;
1068 
1069   unsigned Offset = Offset0 | (Offset1 << 8);
1070 
1071   Register M0Val = MI.getOperand(2).getReg();
1072   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1073     .addReg(M0Val);
1074 
1075   Register DstReg = MI.getOperand(0).getReg();
1076   Register ValReg = MI.getOperand(3).getReg();
1077   MachineInstrBuilder DS =
1078     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg)
1079       .addReg(ValReg)
1080       .addImm(Offset)
1081       .cloneMemRefs(MI);
1082 
1083   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI))
1084     return false;
1085 
1086   bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI);
1087   MI.eraseFromParent();
1088   return Ret;
1089 }
1090 
1091 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
1092     MachineInstr &I) const {
1093   MachineBasicBlock *BB = I.getParent();
1094   unsigned IntrinsicID = I.getIntrinsicID();
1095   switch (IntrinsicID) {
1096   case Intrinsic::amdgcn_end_cf: {
1097     // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
1098     // SelectionDAG uses for wave32 vs wave64.
1099     BuildMI(*BB, &I, I.getDebugLoc(),
1100             TII.get(AMDGPU::SI_END_CF))
1101       .add(I.getOperand(1));
1102 
1103     Register Reg = I.getOperand(1).getReg();
1104     I.eraseFromParent();
1105 
1106     if (!MRI->getRegClassOrNull(Reg))
1107       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
1108     return true;
1109   }
1110   case Intrinsic::amdgcn_raw_buffer_store:
1111     return selectStoreIntrinsic(I, false);
1112   case Intrinsic::amdgcn_raw_buffer_store_format:
1113     return selectStoreIntrinsic(I, true);
1114   case Intrinsic::amdgcn_ds_ordered_add:
1115   case Intrinsic::amdgcn_ds_ordered_swap:
1116     return selectDSOrderedIntrinsic(I, IntrinsicID);
1117   default:
1118     return selectImpl(I, *CoverageInfo);
1119   }
1120 }
1121 
1122 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const {
1123   MachineBasicBlock *BB = I.getParent();
1124   const DebugLoc &DL = I.getDebugLoc();
1125 
1126   Register DstReg = I.getOperand(0).getReg();
1127   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
1128   assert(Size <= 32 || Size == 64);
1129   const MachineOperand &CCOp = I.getOperand(1);
1130   Register CCReg = CCOp.getReg();
1131   if (!isVCC(CCReg, *MRI)) {
1132     unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 :
1133                                          AMDGPU::S_CSELECT_B32;
1134     MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1135             .addReg(CCReg);
1136 
1137     // The generic constrainSelectedInstRegOperands doesn't work for the scc register
1138     // bank, because it does not cover the register class that we used to represent
1139     // for it.  So we need to manually set the register class here.
1140     if (!MRI->getRegClassOrNull(CCReg))
1141         MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI));
1142     MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg)
1143             .add(I.getOperand(2))
1144             .add(I.getOperand(3));
1145 
1146     bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI) |
1147                constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI);
1148     I.eraseFromParent();
1149     return Ret;
1150   }
1151 
1152   // Wide VGPR select should have been split in RegBankSelect.
1153   if (Size > 32)
1154     return false;
1155 
1156   MachineInstr *Select =
1157       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1158               .addImm(0)
1159               .add(I.getOperand(3))
1160               .addImm(0)
1161               .add(I.getOperand(2))
1162               .add(I.getOperand(1));
1163 
1164   bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1165   I.eraseFromParent();
1166   return Ret;
1167 }
1168 
1169 bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const {
1170   initM0(I);
1171   return selectImpl(I, *CoverageInfo);
1172 }
1173 
1174 static int sizeToSubRegIndex(unsigned Size) {
1175   switch (Size) {
1176   case 32:
1177     return AMDGPU::sub0;
1178   case 64:
1179     return AMDGPU::sub0_sub1;
1180   case 96:
1181     return AMDGPU::sub0_sub1_sub2;
1182   case 128:
1183     return AMDGPU::sub0_sub1_sub2_sub3;
1184   case 256:
1185     return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1186   default:
1187     if (Size < 32)
1188       return AMDGPU::sub0;
1189     if (Size > 256)
1190       return -1;
1191     return sizeToSubRegIndex(PowerOf2Ceil(Size));
1192   }
1193 }
1194 
1195 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const {
1196   Register DstReg = I.getOperand(0).getReg();
1197   Register SrcReg = I.getOperand(1).getReg();
1198   const LLT DstTy = MRI->getType(DstReg);
1199   const LLT SrcTy = MRI->getType(SrcReg);
1200   if (!DstTy.isScalar())
1201     return false;
1202 
1203   const LLT S1 = LLT::scalar(1);
1204 
1205   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1206   const RegisterBank *DstRB;
1207   if (DstTy == S1) {
1208     // This is a special case. We don't treat s1 for legalization artifacts as
1209     // vcc booleans.
1210     DstRB = SrcRB;
1211   } else {
1212     DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1213     if (SrcRB != DstRB)
1214       return false;
1215   }
1216 
1217   unsigned DstSize = DstTy.getSizeInBits();
1218   unsigned SrcSize = SrcTy.getSizeInBits();
1219 
1220   const TargetRegisterClass *SrcRC
1221     = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, *MRI);
1222   const TargetRegisterClass *DstRC
1223     = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, *MRI);
1224 
1225   if (SrcSize > 32) {
1226     int SubRegIdx = sizeToSubRegIndex(DstSize);
1227     if (SubRegIdx == -1)
1228       return false;
1229 
1230     // Deal with weird cases where the class only partially supports the subreg
1231     // index.
1232     SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx);
1233     if (!SrcRC)
1234       return false;
1235 
1236     I.getOperand(1).setSubReg(SubRegIdx);
1237   }
1238 
1239   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
1240       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) {
1241     LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
1242     return false;
1243   }
1244 
1245   I.setDesc(TII.get(TargetOpcode::COPY));
1246   return true;
1247 }
1248 
1249 /// \returns true if a bitmask for \p Size bits will be an inline immediate.
1250 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) {
1251   Mask = maskTrailingOnes<unsigned>(Size);
1252   int SignedMask = static_cast<int>(Mask);
1253   return SignedMask >= -16 && SignedMask <= 64;
1254 }
1255 
1256 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1.
1257 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank(
1258   Register Reg, const MachineRegisterInfo &MRI,
1259   const TargetRegisterInfo &TRI) const {
1260   const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
1261   if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>())
1262     return RB;
1263 
1264   // Ignore the type, since we don't use vcc in artifacts.
1265   if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>())
1266     return &RBI.getRegBankFromRegClass(*RC, LLT());
1267   return nullptr;
1268 }
1269 
1270 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const {
1271   bool Signed = I.getOpcode() == AMDGPU::G_SEXT;
1272   const DebugLoc &DL = I.getDebugLoc();
1273   MachineBasicBlock &MBB = *I.getParent();
1274   const Register DstReg = I.getOperand(0).getReg();
1275   const Register SrcReg = I.getOperand(1).getReg();
1276 
1277   const LLT DstTy = MRI->getType(DstReg);
1278   const LLT SrcTy = MRI->getType(SrcReg);
1279   const unsigned SrcSize = SrcTy.getSizeInBits();
1280   const unsigned DstSize = DstTy.getSizeInBits();
1281   if (!DstTy.isScalar())
1282     return false;
1283 
1284   if (I.getOpcode() == AMDGPU::G_ANYEXT)
1285     return selectCOPY(I);
1286 
1287   // Artifact casts should never use vcc.
1288   const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI);
1289 
1290   if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) {
1291     // 64-bit should have been split up in RegBankSelect
1292 
1293     // Try to use an and with a mask if it will save code size.
1294     unsigned Mask;
1295     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1296       MachineInstr *ExtI =
1297       BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg)
1298         .addImm(Mask)
1299         .addReg(SrcReg);
1300       I.eraseFromParent();
1301       return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1302     }
1303 
1304     const unsigned BFE = Signed ? AMDGPU::V_BFE_I32 : AMDGPU::V_BFE_U32;
1305     MachineInstr *ExtI =
1306       BuildMI(MBB, I, DL, TII.get(BFE), DstReg)
1307       .addReg(SrcReg)
1308       .addImm(0) // Offset
1309       .addImm(SrcSize); // Width
1310     I.eraseFromParent();
1311     return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1312   }
1313 
1314   if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) {
1315     if (!RBI.constrainGenericRegister(SrcReg, AMDGPU::SReg_32RegClass, *MRI))
1316       return false;
1317 
1318     if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) {
1319       const unsigned SextOpc = SrcSize == 8 ?
1320         AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16;
1321       BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg)
1322         .addReg(SrcReg);
1323       I.eraseFromParent();
1324       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
1325     }
1326 
1327     const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64;
1328     const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1329 
1330     // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width.
1331     if (DstSize > 32 && SrcSize <= 32) {
1332       // We need a 64-bit register source, but the high bits don't matter.
1333       Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
1334       Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1335       BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
1336       BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg)
1337         .addReg(SrcReg)
1338         .addImm(AMDGPU::sub0)
1339         .addReg(UndefReg)
1340         .addImm(AMDGPU::sub1);
1341 
1342       BuildMI(MBB, I, DL, TII.get(BFE64), DstReg)
1343         .addReg(ExtReg)
1344         .addImm(SrcSize << 16);
1345 
1346       I.eraseFromParent();
1347       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI);
1348     }
1349 
1350     unsigned Mask;
1351     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1352       BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg)
1353         .addReg(SrcReg)
1354         .addImm(Mask);
1355     } else {
1356       BuildMI(MBB, I, DL, TII.get(BFE32), DstReg)
1357         .addReg(SrcReg)
1358         .addImm(SrcSize << 16);
1359     }
1360 
1361     I.eraseFromParent();
1362     return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
1363   }
1364 
1365   return false;
1366 }
1367 
1368 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
1369   MachineBasicBlock *BB = I.getParent();
1370   MachineOperand &ImmOp = I.getOperand(1);
1371 
1372   // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
1373   if (ImmOp.isFPImm()) {
1374     const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
1375     ImmOp.ChangeToImmediate(Imm.getZExtValue());
1376   } else if (ImmOp.isCImm()) {
1377     ImmOp.ChangeToImmediate(ImmOp.getCImm()->getZExtValue());
1378   }
1379 
1380   Register DstReg = I.getOperand(0).getReg();
1381   unsigned Size;
1382   bool IsSgpr;
1383   const RegisterBank *RB = MRI->getRegBankOrNull(I.getOperand(0).getReg());
1384   if (RB) {
1385     IsSgpr = RB->getID() == AMDGPU::SGPRRegBankID;
1386     Size = MRI->getType(DstReg).getSizeInBits();
1387   } else {
1388     const TargetRegisterClass *RC = TRI.getRegClassForReg(*MRI, DstReg);
1389     IsSgpr = TRI.isSGPRClass(RC);
1390     Size = TRI.getRegSizeInBits(*RC);
1391   }
1392 
1393   if (Size != 32 && Size != 64)
1394     return false;
1395 
1396   unsigned Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
1397   if (Size == 32) {
1398     I.setDesc(TII.get(Opcode));
1399     I.addImplicitDefUseOperands(*MF);
1400     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1401   }
1402 
1403   const DebugLoc &DL = I.getDebugLoc();
1404 
1405   APInt Imm(Size, I.getOperand(1).getImm());
1406 
1407   MachineInstr *ResInst;
1408   if (IsSgpr && TII.isInlineConstant(Imm)) {
1409     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
1410       .addImm(I.getOperand(1).getImm());
1411   } else {
1412     const TargetRegisterClass *RC = IsSgpr ?
1413       &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass;
1414     Register LoReg = MRI->createVirtualRegister(RC);
1415     Register HiReg = MRI->createVirtualRegister(RC);
1416 
1417     BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
1418       .addImm(Imm.trunc(32).getZExtValue());
1419 
1420     BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
1421       .addImm(Imm.ashr(32).getZExtValue());
1422 
1423     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1424       .addReg(LoReg)
1425       .addImm(AMDGPU::sub0)
1426       .addReg(HiReg)
1427       .addImm(AMDGPU::sub1);
1428   }
1429 
1430   // We can't call constrainSelectedInstRegOperands here, because it doesn't
1431   // work for target independent opcodes
1432   I.eraseFromParent();
1433   const TargetRegisterClass *DstRC =
1434     TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI);
1435   if (!DstRC)
1436     return true;
1437   return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI);
1438 }
1439 
1440 static bool isConstant(const MachineInstr &MI) {
1441   return MI.getOpcode() == TargetOpcode::G_CONSTANT;
1442 }
1443 
1444 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
1445     const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
1446 
1447   const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
1448 
1449   assert(PtrMI);
1450 
1451   if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD)
1452     return;
1453 
1454   GEPInfo GEPInfo(*PtrMI);
1455 
1456   for (unsigned i = 1; i != 3; ++i) {
1457     const MachineOperand &GEPOp = PtrMI->getOperand(i);
1458     const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
1459     assert(OpDef);
1460     if (i == 2 && isConstant(*OpDef)) {
1461       // TODO: Could handle constant base + variable offset, but a combine
1462       // probably should have commuted it.
1463       assert(GEPInfo.Imm == 0);
1464       GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
1465       continue;
1466     }
1467     const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
1468     if (OpBank->getID() == AMDGPU::SGPRRegBankID)
1469       GEPInfo.SgprParts.push_back(GEPOp.getReg());
1470     else
1471       GEPInfo.VgprParts.push_back(GEPOp.getReg());
1472   }
1473 
1474   AddrInfo.push_back(GEPInfo);
1475   getAddrModeInfo(*PtrMI, MRI, AddrInfo);
1476 }
1477 
1478 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
1479   if (!MI.hasOneMemOperand())
1480     return false;
1481 
1482   const MachineMemOperand *MMO = *MI.memoperands_begin();
1483   const Value *Ptr = MMO->getValue();
1484 
1485   // UndefValue means this is a load of a kernel input.  These are uniform.
1486   // Sometimes LDS instructions have constant pointers.
1487   // If Ptr is null, then that means this mem operand contains a
1488   // PseudoSourceValue like GOT.
1489   if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
1490       isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
1491     return true;
1492 
1493   if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
1494     return true;
1495 
1496   const Instruction *I = dyn_cast<Instruction>(Ptr);
1497   return I && I->getMetadata("amdgpu.uniform");
1498 }
1499 
1500 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
1501   for (const GEPInfo &GEPInfo : AddrInfo) {
1502     if (!GEPInfo.VgprParts.empty())
1503       return true;
1504   }
1505   return false;
1506 }
1507 
1508 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const {
1509   MachineBasicBlock *BB = I.getParent();
1510 
1511   const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
1512   unsigned AS = PtrTy.getAddressSpace();
1513   if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) &&
1514       STI.ldsRequiresM0Init()) {
1515     // If DS instructions require M0 initializtion, insert it before selecting.
1516     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1517       .addImm(-1);
1518   }
1519 }
1520 
1521 bool AMDGPUInstructionSelector::selectG_LOAD_ATOMICRMW(MachineInstr &I) const {
1522   initM0(I);
1523   return selectImpl(I, *CoverageInfo);
1524 }
1525 
1526 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const {
1527   MachineBasicBlock *BB = I.getParent();
1528   MachineOperand &CondOp = I.getOperand(0);
1529   Register CondReg = CondOp.getReg();
1530   const DebugLoc &DL = I.getDebugLoc();
1531 
1532   unsigned BrOpcode;
1533   Register CondPhysReg;
1534   const TargetRegisterClass *ConstrainRC;
1535 
1536   // In SelectionDAG, we inspect the IR block for uniformity metadata to decide
1537   // whether the branch is uniform when selecting the instruction. In
1538   // GlobalISel, we should push that decision into RegBankSelect. Assume for now
1539   // RegBankSelect knows what it's doing if the branch condition is scc, even
1540   // though it currently does not.
1541   if (!isVCC(CondReg, *MRI)) {
1542     if (MRI->getType(CondReg) != LLT::scalar(32))
1543       return false;
1544 
1545     CondPhysReg = AMDGPU::SCC;
1546     BrOpcode = AMDGPU::S_CBRANCH_SCC1;
1547     // FIXME: Hack for isSCC tests
1548     ConstrainRC = &AMDGPU::SGPR_32RegClass;
1549   } else {
1550     // FIXME: Do we have to insert an and with exec here, like in SelectionDAG?
1551     // We sort of know that a VCC producer based on the register bank, that ands
1552     // inactive lanes with 0. What if there was a logical operation with vcc
1553     // producers in different blocks/with different exec masks?
1554     // FIXME: Should scc->vcc copies and with exec?
1555     CondPhysReg = TRI.getVCC();
1556     BrOpcode = AMDGPU::S_CBRANCH_VCCNZ;
1557     ConstrainRC = TRI.getBoolRC();
1558   }
1559 
1560   if (!MRI->getRegClassOrNull(CondReg))
1561     MRI->setRegClass(CondReg, ConstrainRC);
1562 
1563   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg)
1564     .addReg(CondReg);
1565   BuildMI(*BB, &I, DL, TII.get(BrOpcode))
1566     .addMBB(I.getOperand(1).getMBB());
1567 
1568   I.eraseFromParent();
1569   return true;
1570 }
1571 
1572 bool AMDGPUInstructionSelector::selectG_FRAME_INDEX(MachineInstr &I) const {
1573   Register DstReg = I.getOperand(0).getReg();
1574   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1575   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
1576   I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32));
1577   if (IsVGPR)
1578     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
1579 
1580   return RBI.constrainGenericRegister(
1581     DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI);
1582 }
1583 
1584 bool AMDGPUInstructionSelector::selectG_PTR_MASK(MachineInstr &I) const {
1585   uint64_t Align = I.getOperand(2).getImm();
1586   const uint64_t Mask = ~((UINT64_C(1) << Align) - 1);
1587 
1588   MachineBasicBlock *BB = I.getParent();
1589 
1590   Register DstReg = I.getOperand(0).getReg();
1591   Register SrcReg = I.getOperand(1).getReg();
1592 
1593   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1594   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1595   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
1596   unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
1597   unsigned MovOpc = IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
1598   const TargetRegisterClass &RegRC
1599     = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
1600 
1601   LLT Ty = MRI->getType(DstReg);
1602 
1603   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB,
1604                                                                   *MRI);
1605   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB,
1606                                                                   *MRI);
1607   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
1608       !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
1609     return false;
1610 
1611   const DebugLoc &DL = I.getDebugLoc();
1612   Register ImmReg = MRI->createVirtualRegister(&RegRC);
1613   BuildMI(*BB, &I, DL, TII.get(MovOpc), ImmReg)
1614     .addImm(Mask);
1615 
1616   if (Ty.getSizeInBits() == 32) {
1617     BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg)
1618       .addReg(SrcReg)
1619       .addReg(ImmReg);
1620     I.eraseFromParent();
1621     return true;
1622   }
1623 
1624   Register HiReg = MRI->createVirtualRegister(&RegRC);
1625   Register LoReg = MRI->createVirtualRegister(&RegRC);
1626   Register MaskLo = MRI->createVirtualRegister(&RegRC);
1627 
1628   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg)
1629     .addReg(SrcReg, 0, AMDGPU::sub0);
1630   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg)
1631     .addReg(SrcReg, 0, AMDGPU::sub1);
1632 
1633   BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskLo)
1634     .addReg(LoReg)
1635     .addReg(ImmReg);
1636   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1637     .addReg(MaskLo)
1638     .addImm(AMDGPU::sub0)
1639     .addReg(HiReg)
1640     .addImm(AMDGPU::sub1);
1641   I.eraseFromParent();
1642   return true;
1643 }
1644 
1645 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT(
1646   MachineInstr &MI) const {
1647   Register DstReg = MI.getOperand(0).getReg();
1648   Register SrcReg = MI.getOperand(1).getReg();
1649   Register IdxReg = MI.getOperand(2).getReg();
1650 
1651   LLT DstTy = MRI->getType(DstReg);
1652   LLT SrcTy = MRI->getType(SrcReg);
1653 
1654   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1655   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1656   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
1657 
1658   // The index must be scalar. If it wasn't RegBankSelect should have moved this
1659   // into a waterfall loop.
1660   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
1661     return false;
1662 
1663   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB,
1664                                                                   *MRI);
1665   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(DstTy, *DstRB,
1666                                                                   *MRI);
1667   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
1668       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
1669       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
1670     return false;
1671 
1672   MachineBasicBlock *BB = MI.getParent();
1673   const DebugLoc &DL = MI.getDebugLoc();
1674   const bool Is64 = DstTy.getSizeInBits() == 64;
1675 
1676   unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0;
1677 
1678   if (SrcRB->getID() == AMDGPU::SGPRRegBankID) {
1679     if (DstTy.getSizeInBits() != 32 && !Is64)
1680       return false;
1681 
1682     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1683       .addReg(IdxReg);
1684 
1685     unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32;
1686     BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg)
1687       .addReg(SrcReg, 0, SubReg)
1688       .addReg(SrcReg, RegState::Implicit);
1689     MI.eraseFromParent();
1690     return true;
1691   }
1692 
1693   if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32)
1694     return false;
1695 
1696   if (!STI.useVGPRIndexMode()) {
1697     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1698       .addReg(IdxReg);
1699     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg)
1700       .addReg(SrcReg, RegState::Undef, SubReg)
1701       .addReg(SrcReg, RegState::Implicit);
1702     MI.eraseFromParent();
1703     return true;
1704   }
1705 
1706   BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_ON))
1707     .addReg(IdxReg)
1708     .addImm(AMDGPU::VGPRIndexMode::SRC0_ENABLE);
1709   BuildMI(*BB, MI, DL, TII.get(AMDGPU::V_MOV_B32_e32), DstReg)
1710     .addReg(SrcReg, RegState::Undef, SubReg)
1711     .addReg(SrcReg, RegState::Implicit)
1712     .addReg(AMDGPU::M0, RegState::Implicit);
1713   BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_OFF));
1714 
1715   MI.eraseFromParent();
1716   return true;
1717 }
1718 
1719 bool AMDGPUInstructionSelector::select(MachineInstr &I) {
1720   if (I.isPHI())
1721     return selectPHI(I);
1722 
1723   if (!I.isPreISelOpcode()) {
1724     if (I.isCopy())
1725       return selectCOPY(I);
1726     return true;
1727   }
1728 
1729   switch (I.getOpcode()) {
1730   case TargetOpcode::G_AND:
1731   case TargetOpcode::G_OR:
1732   case TargetOpcode::G_XOR:
1733     if (selectG_AND_OR_XOR(I))
1734       return true;
1735     return selectImpl(I, *CoverageInfo);
1736   case TargetOpcode::G_ADD:
1737   case TargetOpcode::G_SUB:
1738     if (selectImpl(I, *CoverageInfo))
1739       return true;
1740     return selectG_ADD_SUB(I);
1741   case TargetOpcode::G_UADDO:
1742   case TargetOpcode::G_USUBO:
1743   case TargetOpcode::G_UADDE:
1744   case TargetOpcode::G_USUBE:
1745     return selectG_UADDO_USUBO_UADDE_USUBE(I);
1746   case TargetOpcode::G_INTTOPTR:
1747   case TargetOpcode::G_BITCAST:
1748   case TargetOpcode::G_PTRTOINT:
1749     return selectCOPY(I);
1750   case TargetOpcode::G_CONSTANT:
1751   case TargetOpcode::G_FCONSTANT:
1752     return selectG_CONSTANT(I);
1753   case TargetOpcode::G_EXTRACT:
1754     return selectG_EXTRACT(I);
1755   case TargetOpcode::G_MERGE_VALUES:
1756   case TargetOpcode::G_BUILD_VECTOR:
1757   case TargetOpcode::G_CONCAT_VECTORS:
1758     return selectG_MERGE_VALUES(I);
1759   case TargetOpcode::G_UNMERGE_VALUES:
1760     return selectG_UNMERGE_VALUES(I);
1761   case TargetOpcode::G_PTR_ADD:
1762     return selectG_PTR_ADD(I);
1763   case TargetOpcode::G_IMPLICIT_DEF:
1764     return selectG_IMPLICIT_DEF(I);
1765   case TargetOpcode::G_INSERT:
1766     return selectG_INSERT(I);
1767   case TargetOpcode::G_INTRINSIC:
1768     return selectG_INTRINSIC(I);
1769   case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
1770     return selectG_INTRINSIC_W_SIDE_EFFECTS(I);
1771   case TargetOpcode::G_ICMP:
1772     if (selectG_ICMP(I))
1773       return true;
1774     return selectImpl(I, *CoverageInfo);
1775   case TargetOpcode::G_LOAD:
1776   case TargetOpcode::G_ATOMIC_CMPXCHG:
1777   case TargetOpcode::G_ATOMICRMW_XCHG:
1778   case TargetOpcode::G_ATOMICRMW_ADD:
1779   case TargetOpcode::G_ATOMICRMW_SUB:
1780   case TargetOpcode::G_ATOMICRMW_AND:
1781   case TargetOpcode::G_ATOMICRMW_OR:
1782   case TargetOpcode::G_ATOMICRMW_XOR:
1783   case TargetOpcode::G_ATOMICRMW_MIN:
1784   case TargetOpcode::G_ATOMICRMW_MAX:
1785   case TargetOpcode::G_ATOMICRMW_UMIN:
1786   case TargetOpcode::G_ATOMICRMW_UMAX:
1787   case TargetOpcode::G_ATOMICRMW_FADD:
1788     return selectG_LOAD_ATOMICRMW(I);
1789   case TargetOpcode::G_SELECT:
1790     return selectG_SELECT(I);
1791   case TargetOpcode::G_STORE:
1792     return selectG_STORE(I);
1793   case TargetOpcode::G_TRUNC:
1794     return selectG_TRUNC(I);
1795   case TargetOpcode::G_SEXT:
1796   case TargetOpcode::G_ZEXT:
1797   case TargetOpcode::G_ANYEXT:
1798     if (selectImpl(I, *CoverageInfo))
1799       return true;
1800     return selectG_SZA_EXT(I);
1801   case TargetOpcode::G_BRCOND:
1802     return selectG_BRCOND(I);
1803   case TargetOpcode::G_FRAME_INDEX:
1804     return selectG_FRAME_INDEX(I);
1805   case TargetOpcode::G_PTR_MASK:
1806     return selectG_PTR_MASK(I);
1807   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
1808     return selectG_EXTRACT_VECTOR_ELT(I);
1809   default:
1810     return selectImpl(I, *CoverageInfo);
1811   }
1812   return false;
1813 }
1814 
1815 InstructionSelector::ComplexRendererFns
1816 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
1817   return {{
1818       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1819   }};
1820 
1821 }
1822 
1823 std::pair<Register, unsigned>
1824 AMDGPUInstructionSelector::selectVOP3ModsImpl(
1825   Register Src) const {
1826   unsigned Mods = 0;
1827   MachineInstr *MI = MRI->getVRegDef(Src);
1828 
1829   if (MI && MI->getOpcode() == AMDGPU::G_FNEG) {
1830     Src = MI->getOperand(1).getReg();
1831     Mods |= SISrcMods::NEG;
1832     MI = MRI->getVRegDef(Src);
1833   }
1834 
1835   if (MI && MI->getOpcode() == AMDGPU::G_FABS) {
1836     Src = MI->getOperand(1).getReg();
1837     Mods |= SISrcMods::ABS;
1838   }
1839 
1840   return std::make_pair(Src, Mods);
1841 }
1842 
1843 ///
1844 /// This will select either an SGPR or VGPR operand and will save us from
1845 /// having to write an extra tablegen pattern.
1846 InstructionSelector::ComplexRendererFns
1847 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
1848   return {{
1849       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1850   }};
1851 }
1852 
1853 InstructionSelector::ComplexRendererFns
1854 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
1855   Register Src;
1856   unsigned Mods;
1857   std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg());
1858 
1859   return {{
1860       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1861       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
1862       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
1863       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
1864   }};
1865 }
1866 
1867 InstructionSelector::ComplexRendererFns
1868 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
1869   return {{
1870       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
1871       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
1872       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // omod
1873   }};
1874 }
1875 
1876 InstructionSelector::ComplexRendererFns
1877 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
1878   Register Src;
1879   unsigned Mods;
1880   std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg());
1881 
1882   return {{
1883       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1884       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
1885   }};
1886 }
1887 
1888 InstructionSelector::ComplexRendererFns
1889 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const {
1890   Register Src;
1891   unsigned Mods;
1892   std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg());
1893   if (!TM.Options.NoNaNsFPMath && !isKnownNeverNaN(Src, *MRI))
1894     return None;
1895 
1896   return {{
1897       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1898       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
1899   }};
1900 }
1901 
1902 InstructionSelector::ComplexRendererFns
1903 AMDGPUInstructionSelector::selectVOP3OpSelMods0(MachineOperand &Root) const {
1904   // FIXME: Handle clamp and op_sel
1905   return {{
1906       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
1907       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // src_mods
1908       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // clamp
1909   }};
1910 }
1911 
1912 InstructionSelector::ComplexRendererFns
1913 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const {
1914   // FIXME: Handle op_sel
1915   return {{
1916       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
1917       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods
1918   }};
1919 }
1920 
1921 InstructionSelector::ComplexRendererFns
1922 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
1923   SmallVector<GEPInfo, 4> AddrInfo;
1924   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
1925 
1926   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1927     return None;
1928 
1929   const GEPInfo &GEPInfo = AddrInfo[0];
1930 
1931   if (!AMDGPU::isLegalSMRDImmOffset(STI, GEPInfo.Imm))
1932     return None;
1933 
1934   unsigned PtrReg = GEPInfo.SgprParts[0];
1935   int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
1936   return {{
1937     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1938     [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
1939   }};
1940 }
1941 
1942 InstructionSelector::ComplexRendererFns
1943 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
1944   SmallVector<GEPInfo, 4> AddrInfo;
1945   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
1946 
1947   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1948     return None;
1949 
1950   const GEPInfo &GEPInfo = AddrInfo[0];
1951   unsigned PtrReg = GEPInfo.SgprParts[0];
1952   int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
1953   if (!isUInt<32>(EncodedImm))
1954     return None;
1955 
1956   return {{
1957     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1958     [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
1959   }};
1960 }
1961 
1962 InstructionSelector::ComplexRendererFns
1963 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
1964   MachineInstr *MI = Root.getParent();
1965   MachineBasicBlock *MBB = MI->getParent();
1966 
1967   SmallVector<GEPInfo, 4> AddrInfo;
1968   getAddrModeInfo(*MI, *MRI, AddrInfo);
1969 
1970   // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
1971   // then we can select all ptr + 32-bit offsets not just immediate offsets.
1972   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1973     return None;
1974 
1975   const GEPInfo &GEPInfo = AddrInfo[0];
1976   if (!GEPInfo.Imm || !isUInt<32>(GEPInfo.Imm))
1977     return None;
1978 
1979   // If we make it this far we have a load with an 32-bit immediate offset.
1980   // It is OK to select this using a sgpr offset, because we have already
1981   // failed trying to select this load into one of the _IMM variants since
1982   // the _IMM Patterns are considered before the _SGPR patterns.
1983   unsigned PtrReg = GEPInfo.SgprParts[0];
1984   Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1985   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
1986           .addImm(GEPInfo.Imm);
1987   return {{
1988     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1989     [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
1990   }};
1991 }
1992 
1993 template <bool Signed>
1994 InstructionSelector::ComplexRendererFns
1995 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root) const {
1996   MachineInstr *MI = Root.getParent();
1997 
1998   InstructionSelector::ComplexRendererFns Default = {{
1999       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
2000       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },  // offset
2001       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // slc
2002     }};
2003 
2004   if (!STI.hasFlatInstOffsets())
2005     return Default;
2006 
2007   const MachineInstr *OpDef = MRI->getVRegDef(Root.getReg());
2008   if (!OpDef || OpDef->getOpcode() != AMDGPU::G_PTR_ADD)
2009     return Default;
2010 
2011   Optional<int64_t> Offset =
2012     getConstantVRegVal(OpDef->getOperand(2).getReg(), *MRI);
2013   if (!Offset.hasValue())
2014     return Default;
2015 
2016   unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace();
2017   if (!TII.isLegalFLATOffset(Offset.getValue(), AddrSpace, Signed))
2018     return Default;
2019 
2020   Register BasePtr = OpDef->getOperand(1).getReg();
2021 
2022   return {{
2023       [=](MachineInstrBuilder &MIB) { MIB.addReg(BasePtr); },
2024       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset.getValue()); },
2025       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // slc
2026     }};
2027 }
2028 
2029 InstructionSelector::ComplexRendererFns
2030 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const {
2031   return selectFlatOffsetImpl<false>(Root);
2032 }
2033 
2034 InstructionSelector::ComplexRendererFns
2035 AMDGPUInstructionSelector::selectFlatOffsetSigned(MachineOperand &Root) const {
2036   return selectFlatOffsetImpl<true>(Root);
2037 }
2038 
2039 static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) {
2040   auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>();
2041   return PSV && PSV->isStack();
2042 }
2043 
2044 InstructionSelector::ComplexRendererFns
2045 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const {
2046   MachineInstr *MI = Root.getParent();
2047   MachineBasicBlock *MBB = MI->getParent();
2048   MachineFunction *MF = MBB->getParent();
2049   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
2050 
2051   int64_t Offset = 0;
2052   if (mi_match(Root.getReg(), *MRI, m_ICst(Offset))) {
2053     Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2054 
2055     // TODO: Should this be inside the render function? The iterator seems to
2056     // move.
2057     BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
2058             HighBits)
2059       .addImm(Offset & ~4095);
2060 
2061     return {{[=](MachineInstrBuilder &MIB) { // rsrc
2062                MIB.addReg(Info->getScratchRSrcReg());
2063              },
2064              [=](MachineInstrBuilder &MIB) { // vaddr
2065                MIB.addReg(HighBits);
2066              },
2067              [=](MachineInstrBuilder &MIB) { // soffset
2068                const MachineMemOperand *MMO = *MI->memoperands_begin();
2069                const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
2070 
2071                Register SOffsetReg = isStackPtrRelative(PtrInfo)
2072                                          ? Info->getStackPtrOffsetReg()
2073                                          : Info->getScratchWaveOffsetReg();
2074                MIB.addReg(SOffsetReg);
2075              },
2076              [=](MachineInstrBuilder &MIB) { // offset
2077                MIB.addImm(Offset & 4095);
2078              }}};
2079   }
2080 
2081   assert(Offset == 0);
2082 
2083   // Try to fold a frame index directly into the MUBUF vaddr field, and any
2084   // offsets.
2085   Optional<int> FI;
2086   Register VAddr = Root.getReg();
2087   if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) {
2088     if (isBaseWithConstantOffset(Root, *MRI)) {
2089       const MachineOperand &LHS = RootDef->getOperand(1);
2090       const MachineOperand &RHS = RootDef->getOperand(2);
2091       const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg());
2092       const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg());
2093       if (LHSDef && RHSDef) {
2094         int64_t PossibleOffset =
2095             RHSDef->getOperand(1).getCImm()->getSExtValue();
2096         if (SIInstrInfo::isLegalMUBUFImmOffset(PossibleOffset) &&
2097             (!STI.privateMemoryResourceIsRangeChecked() ||
2098              KnownBits->signBitIsZero(LHS.getReg()))) {
2099           if (LHSDef->getOpcode() == AMDGPU::G_FRAME_INDEX)
2100             FI = LHSDef->getOperand(1).getIndex();
2101           else
2102             VAddr = LHS.getReg();
2103           Offset = PossibleOffset;
2104         }
2105       }
2106     } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) {
2107       FI = RootDef->getOperand(1).getIndex();
2108     }
2109   }
2110 
2111   // If we don't know this private access is a local stack object, it needs to
2112   // be relative to the entry point's scratch wave offset register.
2113   // TODO: Should split large offsets that don't fit like above.
2114   // TODO: Don't use scratch wave offset just because the offset didn't fit.
2115   Register SOffset = FI.hasValue() ? Info->getStackPtrOffsetReg()
2116                                    : Info->getScratchWaveOffsetReg();
2117 
2118   return {{[=](MachineInstrBuilder &MIB) { // rsrc
2119              MIB.addReg(Info->getScratchRSrcReg());
2120            },
2121            [=](MachineInstrBuilder &MIB) { // vaddr
2122              if (FI.hasValue())
2123                MIB.addFrameIndex(FI.getValue());
2124              else
2125                MIB.addReg(VAddr);
2126            },
2127            [=](MachineInstrBuilder &MIB) { // soffset
2128              MIB.addReg(SOffset);
2129            },
2130            [=](MachineInstrBuilder &MIB) { // offset
2131              MIB.addImm(Offset);
2132            }}};
2133 }
2134 
2135 bool AMDGPUInstructionSelector::isDSOffsetLegal(const MachineRegisterInfo &MRI,
2136                                                 const MachineOperand &Base,
2137                                                 int64_t Offset,
2138                                                 unsigned OffsetBits) const {
2139   if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
2140       (OffsetBits == 8 && !isUInt<8>(Offset)))
2141     return false;
2142 
2143   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
2144     return true;
2145 
2146   // On Southern Islands instruction with a negative base value and an offset
2147   // don't seem to work.
2148   return KnownBits->signBitIsZero(Base.getReg());
2149 }
2150 
2151 InstructionSelector::ComplexRendererFns
2152 AMDGPUInstructionSelector::selectMUBUFScratchOffset(
2153     MachineOperand &Root) const {
2154   MachineInstr *MI = Root.getParent();
2155   MachineBasicBlock *MBB = MI->getParent();
2156 
2157   int64_t Offset = 0;
2158   if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) ||
2159       !SIInstrInfo::isLegalMUBUFImmOffset(Offset))
2160     return {};
2161 
2162   const MachineFunction *MF = MBB->getParent();
2163   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
2164   const MachineMemOperand *MMO = *MI->memoperands_begin();
2165   const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
2166 
2167   Register SOffsetReg = isStackPtrRelative(PtrInfo)
2168                             ? Info->getStackPtrOffsetReg()
2169                             : Info->getScratchWaveOffsetReg();
2170   return {{
2171       [=](MachineInstrBuilder &MIB) {
2172         MIB.addReg(Info->getScratchRSrcReg());
2173       },                                                         // rsrc
2174       [=](MachineInstrBuilder &MIB) { MIB.addReg(SOffsetReg); }, // soffset
2175       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }      // offset
2176   }};
2177 }
2178 
2179 InstructionSelector::ComplexRendererFns
2180 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const {
2181   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
2182   if (!RootDef) {
2183     return {{
2184         [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
2185         [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }
2186       }};
2187   }
2188 
2189   int64_t ConstAddr = 0;
2190   if (isBaseWithConstantOffset(Root, *MRI)) {
2191     const MachineOperand &LHS = RootDef->getOperand(1);
2192     const MachineOperand &RHS = RootDef->getOperand(2);
2193     const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg());
2194     const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg());
2195     if (LHSDef && RHSDef) {
2196       int64_t PossibleOffset =
2197         RHSDef->getOperand(1).getCImm()->getSExtValue();
2198       if (isDSOffsetLegal(*MRI, LHS, PossibleOffset, 16)) {
2199         // (add n0, c0)
2200         return {{
2201             [=](MachineInstrBuilder &MIB) { MIB.add(LHS); },
2202             [=](MachineInstrBuilder &MIB) { MIB.addImm(PossibleOffset); }
2203           }};
2204       }
2205     }
2206   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
2207 
2208 
2209 
2210   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
2211 
2212 
2213   }
2214 
2215   return {{
2216       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
2217       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }
2218     }};
2219 }
2220 
2221 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB,
2222                                                  const MachineInstr &MI,
2223                                                  int OpIdx) const {
2224   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
2225          "Expected G_CONSTANT");
2226   Optional<int64_t> CstVal = getConstantVRegVal(MI.getOperand(0).getReg(), *MRI);
2227   assert(CstVal && "Expected constant value");
2228   MIB.addImm(CstVal.getValue());
2229 }
2230 
2231 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB,
2232                                                 const MachineInstr &MI,
2233                                                 int OpIdx) const {
2234   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
2235          "Expected G_CONSTANT");
2236   MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue());
2237 }
2238 
2239 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB,
2240                                                  const MachineInstr &MI,
2241                                                  int OpIdx) const {
2242   assert(OpIdx == -1);
2243 
2244   const MachineOperand &Op = MI.getOperand(1);
2245   if (MI.getOpcode() == TargetOpcode::G_FCONSTANT)
2246     MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue());
2247   else {
2248     assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT");
2249     MIB.addImm(Op.getCImm()->getSExtValue());
2250   }
2251 }
2252 
2253 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB,
2254                                                 const MachineInstr &MI,
2255                                                 int OpIdx) const {
2256   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
2257          "Expected G_CONSTANT");
2258   MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation());
2259 }
2260 
2261 /// This only really exists to satisfy DAG type checking machinery, so is a
2262 /// no-op here.
2263 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB,
2264                                                 const MachineInstr &MI,
2265                                                 int OpIdx) const {
2266   MIB.addImm(MI.getOperand(OpIdx).getImm());
2267 }
2268 
2269 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const {
2270   return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm());
2271 }
2272 
2273 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const {
2274   return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm());
2275 }
2276 
2277 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const {
2278   return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm());
2279 }
2280 
2281 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const {
2282   return TII.isInlineConstant(Imm);
2283 }
2284