1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 /// \file
9 /// This file implements the targeting of the InstructionSelector class for
10 /// AMDGPU.
11 /// \todo This should be generated by TableGen.
12 //===----------------------------------------------------------------------===//
13 
14 #include "AMDGPUInstructionSelector.h"
15 #include "AMDGPU.h"
16 #include "AMDGPUGlobalISelUtils.h"
17 #include "AMDGPUInstrInfo.h"
18 #include "AMDGPURegisterBankInfo.h"
19 #include "AMDGPUTargetMachine.h"
20 #include "SIMachineFunctionInfo.h"
21 #include "Utils/AMDGPUBaseInfo.h"
22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
23 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
24 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
26 #include "llvm/IR/DiagnosticInfo.h"
27 #include "llvm/IR/IntrinsicsAMDGPU.h"
28 
29 #define DEBUG_TYPE "amdgpu-isel"
30 
31 using namespace llvm;
32 using namespace MIPatternMatch;
33 
34 static cl::opt<bool> AllowRiskySelect(
35   "amdgpu-global-isel-risky-select",
36   cl::desc("Allow GlobalISel to select cases that are likely to not work yet"),
37   cl::init(false),
38   cl::ReallyHidden);
39 
40 #define GET_GLOBALISEL_IMPL
41 #define AMDGPUSubtarget GCNSubtarget
42 #include "AMDGPUGenGlobalISel.inc"
43 #undef GET_GLOBALISEL_IMPL
44 #undef AMDGPUSubtarget
45 
46 AMDGPUInstructionSelector::AMDGPUInstructionSelector(
47     const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
48     const AMDGPUTargetMachine &TM)
49     : TII(*STI.getInstrInfo()), TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
50       STI(STI),
51       EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
52 #define GET_GLOBALISEL_PREDICATES_INIT
53 #include "AMDGPUGenGlobalISel.inc"
54 #undef GET_GLOBALISEL_PREDICATES_INIT
55 #define GET_GLOBALISEL_TEMPORARIES_INIT
56 #include "AMDGPUGenGlobalISel.inc"
57 #undef GET_GLOBALISEL_TEMPORARIES_INIT
58 {
59 }
60 
61 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
62 
63 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits *KB,
64                                         CodeGenCoverage &CoverageInfo,
65                                         ProfileSummaryInfo *PSI,
66                                         BlockFrequencyInfo *BFI) {
67   MRI = &MF.getRegInfo();
68   Subtarget = &MF.getSubtarget<GCNSubtarget>();
69   InstructionSelector::setupMF(MF, KB, CoverageInfo, PSI, BFI);
70 }
71 
72 bool AMDGPUInstructionSelector::isVCC(Register Reg,
73                                       const MachineRegisterInfo &MRI) const {
74   // The verifier is oblivious to s1 being a valid value for wavesize registers.
75   if (Reg.isPhysical())
76     return false;
77 
78   auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
79   const TargetRegisterClass *RC =
80       RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
81   if (RC) {
82     const LLT Ty = MRI.getType(Reg);
83     return RC->hasSuperClassEq(TRI.getBoolRC()) &&
84            Ty.isValid() && Ty.getSizeInBits() == 1;
85   }
86 
87   const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
88   return RB->getID() == AMDGPU::VCCRegBankID;
89 }
90 
91 bool AMDGPUInstructionSelector::constrainCopyLikeIntrin(MachineInstr &MI,
92                                                         unsigned NewOpc) const {
93   MI.setDesc(TII.get(NewOpc));
94   MI.RemoveOperand(1); // Remove intrinsic ID.
95   MI.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
96 
97   MachineOperand &Dst = MI.getOperand(0);
98   MachineOperand &Src = MI.getOperand(1);
99 
100   // TODO: This should be legalized to s32 if needed
101   if (MRI->getType(Dst.getReg()) == LLT::scalar(1))
102     return false;
103 
104   const TargetRegisterClass *DstRC
105     = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
106   const TargetRegisterClass *SrcRC
107     = TRI.getConstrainedRegClassForOperand(Src, *MRI);
108   if (!DstRC || DstRC != SrcRC)
109     return false;
110 
111   return RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI) &&
112          RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI);
113 }
114 
115 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
116   const DebugLoc &DL = I.getDebugLoc();
117   MachineBasicBlock *BB = I.getParent();
118   I.setDesc(TII.get(TargetOpcode::COPY));
119 
120   const MachineOperand &Src = I.getOperand(1);
121   MachineOperand &Dst = I.getOperand(0);
122   Register DstReg = Dst.getReg();
123   Register SrcReg = Src.getReg();
124 
125   if (isVCC(DstReg, *MRI)) {
126     if (SrcReg == AMDGPU::SCC) {
127       const TargetRegisterClass *RC
128         = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
129       if (!RC)
130         return true;
131       return RBI.constrainGenericRegister(DstReg, *RC, *MRI);
132     }
133 
134     if (!isVCC(SrcReg, *MRI)) {
135       // TODO: Should probably leave the copy and let copyPhysReg expand it.
136       if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI))
137         return false;
138 
139       const TargetRegisterClass *SrcRC
140         = TRI.getConstrainedRegClassForOperand(Src, *MRI);
141 
142       Optional<ValueAndVReg> ConstVal =
143           getIConstantVRegValWithLookThrough(SrcReg, *MRI, true);
144       if (ConstVal) {
145         unsigned MovOpc =
146             STI.isWave64() ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32;
147         BuildMI(*BB, &I, DL, TII.get(MovOpc), DstReg)
148             .addImm(ConstVal->Value.getBoolValue() ? -1 : 0);
149       } else {
150         Register MaskedReg = MRI->createVirtualRegister(SrcRC);
151 
152         // We can't trust the high bits at this point, so clear them.
153 
154         // TODO: Skip masking high bits if def is known boolean.
155 
156         unsigned AndOpc =
157             TRI.isSGPRClass(SrcRC) ? AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32;
158         BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg)
159             .addImm(1)
160             .addReg(SrcReg);
161         BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg)
162             .addImm(0)
163             .addReg(MaskedReg);
164       }
165 
166       if (!MRI->getRegClassOrNull(SrcReg))
167         MRI->setRegClass(SrcReg, SrcRC);
168       I.eraseFromParent();
169       return true;
170     }
171 
172     const TargetRegisterClass *RC =
173       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
174     if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
175       return false;
176 
177     return true;
178   }
179 
180   for (const MachineOperand &MO : I.operands()) {
181     if (MO.getReg().isPhysical())
182       continue;
183 
184     const TargetRegisterClass *RC =
185             TRI.getConstrainedRegClassForOperand(MO, *MRI);
186     if (!RC)
187       continue;
188     RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI);
189   }
190   return true;
191 }
192 
193 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const {
194   const Register DefReg = I.getOperand(0).getReg();
195   const LLT DefTy = MRI->getType(DefReg);
196   if (DefTy == LLT::scalar(1)) {
197     if (!AllowRiskySelect) {
198       LLVM_DEBUG(dbgs() << "Skipping risky boolean phi\n");
199       return false;
200     }
201 
202     LLVM_DEBUG(dbgs() << "Selecting risky boolean phi\n");
203   }
204 
205   // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy)
206 
207   const RegClassOrRegBank &RegClassOrBank =
208     MRI->getRegClassOrRegBank(DefReg);
209 
210   const TargetRegisterClass *DefRC
211     = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
212   if (!DefRC) {
213     if (!DefTy.isValid()) {
214       LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
215       return false;
216     }
217 
218     const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
219     DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, *MRI);
220     if (!DefRC) {
221       LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
222       return false;
223     }
224   }
225 
226   // TODO: Verify that all registers have the same bank
227   I.setDesc(TII.get(TargetOpcode::PHI));
228   return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI);
229 }
230 
231 MachineOperand
232 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
233                                            const TargetRegisterClass &SubRC,
234                                            unsigned SubIdx) const {
235 
236   MachineInstr *MI = MO.getParent();
237   MachineBasicBlock *BB = MO.getParent()->getParent();
238   Register DstReg = MRI->createVirtualRegister(&SubRC);
239 
240   if (MO.isReg()) {
241     unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
242     Register Reg = MO.getReg();
243     BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
244             .addReg(Reg, 0, ComposedSubIdx);
245 
246     return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
247                                      MO.isKill(), MO.isDead(), MO.isUndef(),
248                                      MO.isEarlyClobber(), 0, MO.isDebug(),
249                                      MO.isInternalRead());
250   }
251 
252   assert(MO.isImm());
253 
254   APInt Imm(64, MO.getImm());
255 
256   switch (SubIdx) {
257   default:
258     llvm_unreachable("do not know to split immediate with this sub index.");
259   case AMDGPU::sub0:
260     return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
261   case AMDGPU::sub1:
262     return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
263   }
264 }
265 
266 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) {
267   switch (Opc) {
268   case AMDGPU::G_AND:
269     return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
270   case AMDGPU::G_OR:
271     return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32;
272   case AMDGPU::G_XOR:
273     return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32;
274   default:
275     llvm_unreachable("not a bit op");
276   }
277 }
278 
279 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const {
280   Register DstReg = I.getOperand(0).getReg();
281   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
282 
283   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
284   if (DstRB->getID() != AMDGPU::SGPRRegBankID &&
285       DstRB->getID() != AMDGPU::VCCRegBankID)
286     return false;
287 
288   bool Is64 = Size > 32 || (DstRB->getID() == AMDGPU::VCCRegBankID &&
289                             STI.isWave64());
290   I.setDesc(TII.get(getLogicalBitOpcode(I.getOpcode(), Is64)));
291 
292   // Dead implicit-def of scc
293   I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef
294                                          true, // isImp
295                                          false, // isKill
296                                          true)); // isDead
297   return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
298 }
299 
300 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const {
301   MachineBasicBlock *BB = I.getParent();
302   MachineFunction *MF = BB->getParent();
303   Register DstReg = I.getOperand(0).getReg();
304   const DebugLoc &DL = I.getDebugLoc();
305   LLT Ty = MRI->getType(DstReg);
306   if (Ty.isVector())
307     return false;
308 
309   unsigned Size = Ty.getSizeInBits();
310   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
311   const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID;
312   const bool Sub = I.getOpcode() == TargetOpcode::G_SUB;
313 
314   if (Size == 32) {
315     if (IsSALU) {
316       const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
317       MachineInstr *Add =
318         BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
319         .add(I.getOperand(1))
320         .add(I.getOperand(2));
321       I.eraseFromParent();
322       return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
323     }
324 
325     if (STI.hasAddNoCarry()) {
326       const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64;
327       I.setDesc(TII.get(Opc));
328       I.addOperand(*MF, MachineOperand::CreateImm(0));
329       I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
330       return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
331     }
332 
333     const unsigned Opc = Sub ? AMDGPU::V_SUB_CO_U32_e64 : AMDGPU::V_ADD_CO_U32_e64;
334 
335     Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass());
336     MachineInstr *Add
337       = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
338       .addDef(UnusedCarry, RegState::Dead)
339       .add(I.getOperand(1))
340       .add(I.getOperand(2))
341       .addImm(0);
342     I.eraseFromParent();
343     return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
344   }
345 
346   assert(!Sub && "illegal sub should not reach here");
347 
348   const TargetRegisterClass &RC
349     = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass;
350   const TargetRegisterClass &HalfRC
351     = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass;
352 
353   MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0));
354   MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0));
355   MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1));
356   MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1));
357 
358   Register DstLo = MRI->createVirtualRegister(&HalfRC);
359   Register DstHi = MRI->createVirtualRegister(&HalfRC);
360 
361   if (IsSALU) {
362     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
363       .add(Lo1)
364       .add(Lo2);
365     BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
366       .add(Hi1)
367       .add(Hi2);
368   } else {
369     const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass();
370     Register CarryReg = MRI->createVirtualRegister(CarryRC);
371     BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_CO_U32_e64), DstLo)
372       .addDef(CarryReg)
373       .add(Lo1)
374       .add(Lo2)
375       .addImm(0);
376     MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi)
377       .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead)
378       .add(Hi1)
379       .add(Hi2)
380       .addReg(CarryReg, RegState::Kill)
381       .addImm(0);
382 
383     if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI))
384       return false;
385   }
386 
387   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
388     .addReg(DstLo)
389     .addImm(AMDGPU::sub0)
390     .addReg(DstHi)
391     .addImm(AMDGPU::sub1);
392 
393 
394   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI))
395     return false;
396 
397   I.eraseFromParent();
398   return true;
399 }
400 
401 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE(
402   MachineInstr &I) const {
403   MachineBasicBlock *BB = I.getParent();
404   MachineFunction *MF = BB->getParent();
405   const DebugLoc &DL = I.getDebugLoc();
406   Register Dst0Reg = I.getOperand(0).getReg();
407   Register Dst1Reg = I.getOperand(1).getReg();
408   const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO ||
409                      I.getOpcode() == AMDGPU::G_UADDE;
410   const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE ||
411                           I.getOpcode() == AMDGPU::G_USUBE;
412 
413   if (isVCC(Dst1Reg, *MRI)) {
414     unsigned NoCarryOpc =
415         IsAdd ? AMDGPU::V_ADD_CO_U32_e64 : AMDGPU::V_SUB_CO_U32_e64;
416     unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64;
417     I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc));
418     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
419     I.addOperand(*MF, MachineOperand::CreateImm(0));
420     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
421   }
422 
423   Register Src0Reg = I.getOperand(2).getReg();
424   Register Src1Reg = I.getOperand(3).getReg();
425 
426   if (HasCarryIn) {
427     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
428       .addReg(I.getOperand(4).getReg());
429   }
430 
431   unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
432   unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
433 
434   BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg)
435     .add(I.getOperand(2))
436     .add(I.getOperand(3));
437   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg)
438     .addReg(AMDGPU::SCC);
439 
440   if (!MRI->getRegClassOrNull(Dst1Reg))
441     MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass);
442 
443   if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
444       !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) ||
445       !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI))
446     return false;
447 
448   if (HasCarryIn &&
449       !RBI.constrainGenericRegister(I.getOperand(4).getReg(),
450                                     AMDGPU::SReg_32RegClass, *MRI))
451     return false;
452 
453   I.eraseFromParent();
454   return true;
455 }
456 
457 // TODO: We should probably legalize these to only using 32-bit results.
458 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
459   MachineBasicBlock *BB = I.getParent();
460   Register DstReg = I.getOperand(0).getReg();
461   Register SrcReg = I.getOperand(1).getReg();
462   LLT DstTy = MRI->getType(DstReg);
463   LLT SrcTy = MRI->getType(SrcReg);
464   const unsigned SrcSize = SrcTy.getSizeInBits();
465   unsigned DstSize = DstTy.getSizeInBits();
466 
467   // TODO: Should handle any multiple of 32 offset.
468   unsigned Offset = I.getOperand(2).getImm();
469   if (Offset % 32 != 0 || DstSize > 128)
470     return false;
471 
472   // 16-bit operations really use 32-bit registers.
473   // FIXME: Probably should not allow 16-bit G_EXTRACT results.
474   if (DstSize == 16)
475     DstSize = 32;
476 
477   const TargetRegisterClass *DstRC =
478     TRI.getConstrainedRegClassForOperand(I.getOperand(0), *MRI);
479   if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
480     return false;
481 
482   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
483   const TargetRegisterClass *SrcRC =
484     TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI);
485   if (!SrcRC)
486     return false;
487   unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32,
488                                                          DstSize / 32);
489   SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubReg);
490   if (!SrcRC)
491     return false;
492 
493   SrcReg = constrainOperandRegClass(*MF, TRI, *MRI, TII, RBI, I,
494                                     *SrcRC, I.getOperand(1));
495   const DebugLoc &DL = I.getDebugLoc();
496   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg)
497     .addReg(SrcReg, 0, SubReg);
498 
499   I.eraseFromParent();
500   return true;
501 }
502 
503 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const {
504   MachineBasicBlock *BB = MI.getParent();
505   Register DstReg = MI.getOperand(0).getReg();
506   LLT DstTy = MRI->getType(DstReg);
507   LLT SrcTy = MRI->getType(MI.getOperand(1).getReg());
508 
509   const unsigned SrcSize = SrcTy.getSizeInBits();
510   if (SrcSize < 32)
511     return selectImpl(MI, *CoverageInfo);
512 
513   const DebugLoc &DL = MI.getDebugLoc();
514   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
515   const unsigned DstSize = DstTy.getSizeInBits();
516   const TargetRegisterClass *DstRC =
517     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
518   if (!DstRC)
519     return false;
520 
521   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8);
522   MachineInstrBuilder MIB =
523     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg);
524   for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) {
525     MachineOperand &Src = MI.getOperand(I + 1);
526     MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef()));
527     MIB.addImm(SubRegs[I]);
528 
529     const TargetRegisterClass *SrcRC
530       = TRI.getConstrainedRegClassForOperand(Src, *MRI);
531     if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI))
532       return false;
533   }
534 
535   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
536     return false;
537 
538   MI.eraseFromParent();
539   return true;
540 }
541 
542 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const {
543   MachineBasicBlock *BB = MI.getParent();
544   const int NumDst = MI.getNumOperands() - 1;
545 
546   MachineOperand &Src = MI.getOperand(NumDst);
547 
548   Register SrcReg = Src.getReg();
549   Register DstReg0 = MI.getOperand(0).getReg();
550   LLT DstTy = MRI->getType(DstReg0);
551   LLT SrcTy = MRI->getType(SrcReg);
552 
553   const unsigned DstSize = DstTy.getSizeInBits();
554   const unsigned SrcSize = SrcTy.getSizeInBits();
555   const DebugLoc &DL = MI.getDebugLoc();
556   const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI);
557 
558   const TargetRegisterClass *SrcRC =
559     TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI);
560   if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
561     return false;
562 
563   // Note we could have mixed SGPR and VGPR destination banks for an SGPR
564   // source, and this relies on the fact that the same subregister indices are
565   // used for both.
566   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
567   for (int I = 0, E = NumDst; I != E; ++I) {
568     MachineOperand &Dst = MI.getOperand(I);
569     BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg())
570       .addReg(SrcReg, 0, SubRegs[I]);
571 
572     // Make sure the subregister index is valid for the source register.
573     SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegs[I]);
574     if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI))
575       return false;
576 
577     const TargetRegisterClass *DstRC =
578       TRI.getConstrainedRegClassForOperand(Dst, *MRI);
579     if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI))
580       return false;
581   }
582 
583   MI.eraseFromParent();
584   return true;
585 }
586 
587 bool AMDGPUInstructionSelector::selectG_BUILD_VECTOR_TRUNC(
588   MachineInstr &MI) const {
589   if (selectImpl(MI, *CoverageInfo))
590     return true;
591 
592   const LLT S32 = LLT::scalar(32);
593   const LLT V2S16 = LLT::fixed_vector(2, 16);
594 
595   Register Dst = MI.getOperand(0).getReg();
596   if (MRI->getType(Dst) != V2S16)
597     return false;
598 
599   const RegisterBank *DstBank = RBI.getRegBank(Dst, *MRI, TRI);
600   if (DstBank->getID() != AMDGPU::SGPRRegBankID)
601     return false;
602 
603   Register Src0 = MI.getOperand(1).getReg();
604   Register Src1 = MI.getOperand(2).getReg();
605   if (MRI->getType(Src0) != S32)
606     return false;
607 
608   const DebugLoc &DL = MI.getDebugLoc();
609   MachineBasicBlock *BB = MI.getParent();
610 
611   auto ConstSrc1 = getAnyConstantVRegValWithLookThrough(Src1, *MRI, true, true);
612   if (ConstSrc1) {
613     auto ConstSrc0 =
614         getAnyConstantVRegValWithLookThrough(Src0, *MRI, true, true);
615     if (ConstSrc0) {
616       const int64_t K0 = ConstSrc0->Value.getSExtValue();
617       const int64_t K1 = ConstSrc1->Value.getSExtValue();
618       uint32_t Lo16 = static_cast<uint32_t>(K0) & 0xffff;
619       uint32_t Hi16 = static_cast<uint32_t>(K1) & 0xffff;
620 
621       BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), Dst)
622         .addImm(Lo16 | (Hi16 << 16));
623       MI.eraseFromParent();
624       return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI);
625     }
626   }
627 
628   // TODO: This should probably be a combine somewhere
629   // (build_vector_trunc $src0, undef -> copy $src0
630   MachineInstr *Src1Def = getDefIgnoringCopies(Src1, *MRI);
631   if (Src1Def && Src1Def->getOpcode() == AMDGPU::G_IMPLICIT_DEF) {
632     MI.setDesc(TII.get(AMDGPU::COPY));
633     MI.RemoveOperand(2);
634     return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI) &&
635            RBI.constrainGenericRegister(Src0, AMDGPU::SReg_32RegClass, *MRI);
636   }
637 
638   Register ShiftSrc0;
639   Register ShiftSrc1;
640 
641   // With multiple uses of the shift, this will duplicate the shift and
642   // increase register pressure.
643   //
644   // (build_vector_trunc (lshr_oneuse $src0, 16), (lshr_oneuse $src1, 16)
645   //  => (S_PACK_HH_B32_B16 $src0, $src1)
646   // (build_vector_trunc $src0, (lshr_oneuse SReg_32:$src1, 16))
647   //  => (S_PACK_LH_B32_B16 $src0, $src1)
648   // (build_vector_trunc $src0, $src1)
649   //  => (S_PACK_LL_B32_B16 $src0, $src1)
650 
651   bool Shift0 = mi_match(
652       Src0, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc0), m_SpecificICst(16))));
653 
654   bool Shift1 = mi_match(
655       Src1, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc1), m_SpecificICst(16))));
656 
657   unsigned Opc = AMDGPU::S_PACK_LL_B32_B16;
658   if (Shift0 && Shift1) {
659     Opc = AMDGPU::S_PACK_HH_B32_B16;
660     MI.getOperand(1).setReg(ShiftSrc0);
661     MI.getOperand(2).setReg(ShiftSrc1);
662   } else if (Shift1) {
663     Opc = AMDGPU::S_PACK_LH_B32_B16;
664     MI.getOperand(2).setReg(ShiftSrc1);
665   } else if (Shift0 && ConstSrc1 && ConstSrc1->Value == 0) {
666     // build_vector_trunc (lshr $src0, 16), 0 -> s_lshr_b32 $src0, 16
667     auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst)
668       .addReg(ShiftSrc0)
669       .addImm(16);
670 
671     MI.eraseFromParent();
672     return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
673   }
674 
675   MI.setDesc(TII.get(Opc));
676   return constrainSelectedInstRegOperands(MI, TII, TRI, RBI);
677 }
678 
679 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const {
680   return selectG_ADD_SUB(I);
681 }
682 
683 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
684   const MachineOperand &MO = I.getOperand(0);
685 
686   // FIXME: Interface for getConstrainedRegClassForOperand needs work. The
687   // regbank check here is to know why getConstrainedRegClassForOperand failed.
688   const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI);
689   if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) ||
690       (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) {
691     I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
692     return true;
693   }
694 
695   return false;
696 }
697 
698 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const {
699   MachineBasicBlock *BB = I.getParent();
700 
701   Register DstReg = I.getOperand(0).getReg();
702   Register Src0Reg = I.getOperand(1).getReg();
703   Register Src1Reg = I.getOperand(2).getReg();
704   LLT Src1Ty = MRI->getType(Src1Reg);
705 
706   unsigned DstSize = MRI->getType(DstReg).getSizeInBits();
707   unsigned InsSize = Src1Ty.getSizeInBits();
708 
709   int64_t Offset = I.getOperand(3).getImm();
710 
711   // FIXME: These cases should have been illegal and unnecessary to check here.
712   if (Offset % 32 != 0 || InsSize % 32 != 0)
713     return false;
714 
715   // Currently not handled by getSubRegFromChannel.
716   if (InsSize > 128)
717     return false;
718 
719   unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32);
720   if (SubReg == AMDGPU::NoSubRegister)
721     return false;
722 
723   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
724   const TargetRegisterClass *DstRC =
725     TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
726   if (!DstRC)
727     return false;
728 
729   const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI);
730   const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI);
731   const TargetRegisterClass *Src0RC =
732     TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank, *MRI);
733   const TargetRegisterClass *Src1RC =
734     TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank, *MRI);
735 
736   // Deal with weird cases where the class only partially supports the subreg
737   // index.
738   Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg);
739   if (!Src0RC || !Src1RC)
740     return false;
741 
742   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
743       !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) ||
744       !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI))
745     return false;
746 
747   const DebugLoc &DL = I.getDebugLoc();
748   BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg)
749     .addReg(Src0Reg)
750     .addReg(Src1Reg)
751     .addImm(SubReg);
752 
753   I.eraseFromParent();
754   return true;
755 }
756 
757 bool AMDGPUInstructionSelector::selectG_SBFX_UBFX(MachineInstr &MI) const {
758   Register DstReg = MI.getOperand(0).getReg();
759   Register SrcReg = MI.getOperand(1).getReg();
760   Register OffsetReg = MI.getOperand(2).getReg();
761   Register WidthReg = MI.getOperand(3).getReg();
762 
763   assert(RBI.getRegBank(DstReg, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID &&
764          "scalar BFX instructions are expanded in regbankselect");
765   assert(MRI->getType(MI.getOperand(0).getReg()).getSizeInBits() == 32 &&
766          "64-bit vector BFX instructions are expanded in regbankselect");
767 
768   const DebugLoc &DL = MI.getDebugLoc();
769   MachineBasicBlock *MBB = MI.getParent();
770 
771   bool IsSigned = MI.getOpcode() == TargetOpcode::G_SBFX;
772   unsigned Opc = IsSigned ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64;
773   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), DstReg)
774                  .addReg(SrcReg)
775                  .addReg(OffsetReg)
776                  .addReg(WidthReg);
777   MI.eraseFromParent();
778   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
779 }
780 
781 bool AMDGPUInstructionSelector::selectInterpP1F16(MachineInstr &MI) const {
782   if (STI.getLDSBankCount() != 16)
783     return selectImpl(MI, *CoverageInfo);
784 
785   Register Dst = MI.getOperand(0).getReg();
786   Register Src0 = MI.getOperand(2).getReg();
787   Register M0Val = MI.getOperand(6).getReg();
788   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI) ||
789       !RBI.constrainGenericRegister(Dst, AMDGPU::VGPR_32RegClass, *MRI) ||
790       !RBI.constrainGenericRegister(Src0, AMDGPU::VGPR_32RegClass, *MRI))
791     return false;
792 
793   // This requires 2 instructions. It is possible to write a pattern to support
794   // this, but the generated isel emitter doesn't correctly deal with multiple
795   // output instructions using the same physical register input. The copy to m0
796   // is incorrectly placed before the second instruction.
797   //
798   // TODO: Match source modifiers.
799 
800   Register InterpMov = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
801   const DebugLoc &DL = MI.getDebugLoc();
802   MachineBasicBlock *MBB = MI.getParent();
803 
804   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
805     .addReg(M0Val);
806   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_MOV_F32), InterpMov)
807     .addImm(2)
808     .addImm(MI.getOperand(4).getImm())  // $attr
809     .addImm(MI.getOperand(3).getImm()); // $attrchan
810 
811   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_P1LV_F16), Dst)
812     .addImm(0)                          // $src0_modifiers
813     .addReg(Src0)                       // $src0
814     .addImm(MI.getOperand(4).getImm())  // $attr
815     .addImm(MI.getOperand(3).getImm())  // $attrchan
816     .addImm(0)                          // $src2_modifiers
817     .addReg(InterpMov)                  // $src2 - 2 f16 values selected by high
818     .addImm(MI.getOperand(5).getImm())  // $high
819     .addImm(0)                          // $clamp
820     .addImm(0);                         // $omod
821 
822   MI.eraseFromParent();
823   return true;
824 }
825 
826 // Writelane is special in that it can use SGPR and M0 (which would normally
827 // count as using the constant bus twice - but in this case it is allowed since
828 // the lane selector doesn't count as a use of the constant bus). However, it is
829 // still required to abide by the 1 SGPR rule. Fix this up if we might have
830 // multiple SGPRs.
831 bool AMDGPUInstructionSelector::selectWritelane(MachineInstr &MI) const {
832   // With a constant bus limit of at least 2, there's no issue.
833   if (STI.getConstantBusLimit(AMDGPU::V_WRITELANE_B32) > 1)
834     return selectImpl(MI, *CoverageInfo);
835 
836   MachineBasicBlock *MBB = MI.getParent();
837   const DebugLoc &DL = MI.getDebugLoc();
838   Register VDst = MI.getOperand(0).getReg();
839   Register Val = MI.getOperand(2).getReg();
840   Register LaneSelect = MI.getOperand(3).getReg();
841   Register VDstIn = MI.getOperand(4).getReg();
842 
843   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_WRITELANE_B32), VDst);
844 
845   Optional<ValueAndVReg> ConstSelect =
846       getIConstantVRegValWithLookThrough(LaneSelect, *MRI);
847   if (ConstSelect) {
848     // The selector has to be an inline immediate, so we can use whatever for
849     // the other operands.
850     MIB.addReg(Val);
851     MIB.addImm(ConstSelect->Value.getSExtValue() &
852                maskTrailingOnes<uint64_t>(STI.getWavefrontSizeLog2()));
853   } else {
854     Optional<ValueAndVReg> ConstVal =
855         getIConstantVRegValWithLookThrough(Val, *MRI);
856 
857     // If the value written is an inline immediate, we can get away without a
858     // copy to m0.
859     if (ConstVal && AMDGPU::isInlinableLiteral32(ConstVal->Value.getSExtValue(),
860                                                  STI.hasInv2PiInlineImm())) {
861       MIB.addImm(ConstVal->Value.getSExtValue());
862       MIB.addReg(LaneSelect);
863     } else {
864       MIB.addReg(Val);
865 
866       // If the lane selector was originally in a VGPR and copied with
867       // readfirstlane, there's a hazard to read the same SGPR from the
868       // VALU. Constrain to a different SGPR to help avoid needing a nop later.
869       RBI.constrainGenericRegister(LaneSelect, AMDGPU::SReg_32_XM0RegClass, *MRI);
870 
871       BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
872         .addReg(LaneSelect);
873       MIB.addReg(AMDGPU::M0);
874     }
875   }
876 
877   MIB.addReg(VDstIn);
878 
879   MI.eraseFromParent();
880   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
881 }
882 
883 // We need to handle this here because tablegen doesn't support matching
884 // instructions with multiple outputs.
885 bool AMDGPUInstructionSelector::selectDivScale(MachineInstr &MI) const {
886   Register Dst0 = MI.getOperand(0).getReg();
887   Register Dst1 = MI.getOperand(1).getReg();
888 
889   LLT Ty = MRI->getType(Dst0);
890   unsigned Opc;
891   if (Ty == LLT::scalar(32))
892     Opc = AMDGPU::V_DIV_SCALE_F32_e64;
893   else if (Ty == LLT::scalar(64))
894     Opc = AMDGPU::V_DIV_SCALE_F64_e64;
895   else
896     return false;
897 
898   // TODO: Match source modifiers.
899 
900   const DebugLoc &DL = MI.getDebugLoc();
901   MachineBasicBlock *MBB = MI.getParent();
902 
903   Register Numer = MI.getOperand(3).getReg();
904   Register Denom = MI.getOperand(4).getReg();
905   unsigned ChooseDenom = MI.getOperand(5).getImm();
906 
907   Register Src0 = ChooseDenom != 0 ? Numer : Denom;
908 
909   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0)
910     .addDef(Dst1)
911     .addImm(0)     // $src0_modifiers
912     .addUse(Src0)  // $src0
913     .addImm(0)     // $src1_modifiers
914     .addUse(Denom) // $src1
915     .addImm(0)     // $src2_modifiers
916     .addUse(Numer) // $src2
917     .addImm(0)     // $clamp
918     .addImm(0);    // $omod
919 
920   MI.eraseFromParent();
921   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
922 }
923 
924 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const {
925   unsigned IntrinsicID = I.getIntrinsicID();
926   switch (IntrinsicID) {
927   case Intrinsic::amdgcn_if_break: {
928     MachineBasicBlock *BB = I.getParent();
929 
930     // FIXME: Manually selecting to avoid dealing with the SReg_1 trick
931     // SelectionDAG uses for wave32 vs wave64.
932     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK))
933       .add(I.getOperand(0))
934       .add(I.getOperand(2))
935       .add(I.getOperand(3));
936 
937     Register DstReg = I.getOperand(0).getReg();
938     Register Src0Reg = I.getOperand(2).getReg();
939     Register Src1Reg = I.getOperand(3).getReg();
940 
941     I.eraseFromParent();
942 
943     for (Register Reg : { DstReg, Src0Reg, Src1Reg })
944       MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
945 
946     return true;
947   }
948   case Intrinsic::amdgcn_interp_p1_f16:
949     return selectInterpP1F16(I);
950   case Intrinsic::amdgcn_wqm:
951     return constrainCopyLikeIntrin(I, AMDGPU::WQM);
952   case Intrinsic::amdgcn_softwqm:
953     return constrainCopyLikeIntrin(I, AMDGPU::SOFT_WQM);
954   case Intrinsic::amdgcn_strict_wwm:
955   case Intrinsic::amdgcn_wwm:
956     return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WWM);
957   case Intrinsic::amdgcn_strict_wqm:
958     return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WQM);
959   case Intrinsic::amdgcn_writelane:
960     return selectWritelane(I);
961   case Intrinsic::amdgcn_div_scale:
962     return selectDivScale(I);
963   case Intrinsic::amdgcn_icmp:
964     return selectIntrinsicIcmp(I);
965   case Intrinsic::amdgcn_ballot:
966     return selectBallot(I);
967   case Intrinsic::amdgcn_reloc_constant:
968     return selectRelocConstant(I);
969   case Intrinsic::amdgcn_groupstaticsize:
970     return selectGroupStaticSize(I);
971   case Intrinsic::returnaddress:
972     return selectReturnAddress(I);
973   default:
974     return selectImpl(I, *CoverageInfo);
975   }
976 }
977 
978 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) {
979   if (Size != 32 && Size != 64)
980     return -1;
981   switch (P) {
982   default:
983     llvm_unreachable("Unknown condition code!");
984   case CmpInst::ICMP_NE:
985     return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64;
986   case CmpInst::ICMP_EQ:
987     return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64;
988   case CmpInst::ICMP_SGT:
989     return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64;
990   case CmpInst::ICMP_SGE:
991     return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64;
992   case CmpInst::ICMP_SLT:
993     return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64;
994   case CmpInst::ICMP_SLE:
995     return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64;
996   case CmpInst::ICMP_UGT:
997     return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64;
998   case CmpInst::ICMP_UGE:
999     return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64;
1000   case CmpInst::ICMP_ULT:
1001     return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64;
1002   case CmpInst::ICMP_ULE:
1003     return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64;
1004   }
1005 }
1006 
1007 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P,
1008                                               unsigned Size) const {
1009   if (Size == 64) {
1010     if (!STI.hasScalarCompareEq64())
1011       return -1;
1012 
1013     switch (P) {
1014     case CmpInst::ICMP_NE:
1015       return AMDGPU::S_CMP_LG_U64;
1016     case CmpInst::ICMP_EQ:
1017       return AMDGPU::S_CMP_EQ_U64;
1018     default:
1019       return -1;
1020     }
1021   }
1022 
1023   if (Size != 32)
1024     return -1;
1025 
1026   switch (P) {
1027   case CmpInst::ICMP_NE:
1028     return AMDGPU::S_CMP_LG_U32;
1029   case CmpInst::ICMP_EQ:
1030     return AMDGPU::S_CMP_EQ_U32;
1031   case CmpInst::ICMP_SGT:
1032     return AMDGPU::S_CMP_GT_I32;
1033   case CmpInst::ICMP_SGE:
1034     return AMDGPU::S_CMP_GE_I32;
1035   case CmpInst::ICMP_SLT:
1036     return AMDGPU::S_CMP_LT_I32;
1037   case CmpInst::ICMP_SLE:
1038     return AMDGPU::S_CMP_LE_I32;
1039   case CmpInst::ICMP_UGT:
1040     return AMDGPU::S_CMP_GT_U32;
1041   case CmpInst::ICMP_UGE:
1042     return AMDGPU::S_CMP_GE_U32;
1043   case CmpInst::ICMP_ULT:
1044     return AMDGPU::S_CMP_LT_U32;
1045   case CmpInst::ICMP_ULE:
1046     return AMDGPU::S_CMP_LE_U32;
1047   default:
1048     llvm_unreachable("Unknown condition code!");
1049   }
1050 }
1051 
1052 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const {
1053   MachineBasicBlock *BB = I.getParent();
1054   const DebugLoc &DL = I.getDebugLoc();
1055 
1056   Register SrcReg = I.getOperand(2).getReg();
1057   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
1058 
1059   auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
1060 
1061   Register CCReg = I.getOperand(0).getReg();
1062   if (!isVCC(CCReg, *MRI)) {
1063     int Opcode = getS_CMPOpcode(Pred, Size);
1064     if (Opcode == -1)
1065       return false;
1066     MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode))
1067             .add(I.getOperand(2))
1068             .add(I.getOperand(3));
1069     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg)
1070       .addReg(AMDGPU::SCC);
1071     bool Ret =
1072         constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) &&
1073         RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI);
1074     I.eraseFromParent();
1075     return Ret;
1076   }
1077 
1078   int Opcode = getV_CMPOpcode(Pred, Size);
1079   if (Opcode == -1)
1080     return false;
1081 
1082   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode),
1083             I.getOperand(0).getReg())
1084             .add(I.getOperand(2))
1085             .add(I.getOperand(3));
1086   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
1087                                *TRI.getBoolRC(), *MRI);
1088   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
1089   I.eraseFromParent();
1090   return Ret;
1091 }
1092 
1093 bool AMDGPUInstructionSelector::selectIntrinsicIcmp(MachineInstr &I) const {
1094   Register Dst = I.getOperand(0).getReg();
1095   if (isVCC(Dst, *MRI))
1096     return false;
1097 
1098   if (MRI->getType(Dst).getSizeInBits() != STI.getWavefrontSize())
1099     return false;
1100 
1101   MachineBasicBlock *BB = I.getParent();
1102   const DebugLoc &DL = I.getDebugLoc();
1103   Register SrcReg = I.getOperand(2).getReg();
1104   unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI);
1105   auto Pred = static_cast<CmpInst::Predicate>(I.getOperand(4).getImm());
1106 
1107   int Opcode = getV_CMPOpcode(Pred, Size);
1108   if (Opcode == -1)
1109     return false;
1110 
1111   MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), Dst)
1112                            .add(I.getOperand(2))
1113                            .add(I.getOperand(3));
1114   RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), *TRI.getBoolRC(),
1115                                *MRI);
1116   bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
1117   I.eraseFromParent();
1118   return Ret;
1119 }
1120 
1121 bool AMDGPUInstructionSelector::selectBallot(MachineInstr &I) const {
1122   MachineBasicBlock *BB = I.getParent();
1123   const DebugLoc &DL = I.getDebugLoc();
1124   Register DstReg = I.getOperand(0).getReg();
1125   const unsigned Size = MRI->getType(DstReg).getSizeInBits();
1126   const bool Is64 = Size == 64;
1127 
1128   if (Size != STI.getWavefrontSize())
1129     return false;
1130 
1131   Optional<ValueAndVReg> Arg =
1132       getIConstantVRegValWithLookThrough(I.getOperand(2).getReg(), *MRI);
1133 
1134   if (Arg.hasValue()) {
1135     const int64_t Value = Arg.getValue().Value.getSExtValue();
1136     if (Value == 0) {
1137       unsigned Opcode = Is64 ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32;
1138       BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg).addImm(0);
1139     } else if (Value == -1) { // all ones
1140       Register SrcReg = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO;
1141       BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg);
1142     } else
1143       return false;
1144   } else {
1145     Register SrcReg = I.getOperand(2).getReg();
1146     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg);
1147   }
1148 
1149   I.eraseFromParent();
1150   return true;
1151 }
1152 
1153 bool AMDGPUInstructionSelector::selectRelocConstant(MachineInstr &I) const {
1154   Register DstReg = I.getOperand(0).getReg();
1155   const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
1156   const TargetRegisterClass *DstRC =
1157     TRI.getRegClassForSizeOnBank(32, *DstBank, *MRI);
1158   if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI))
1159     return false;
1160 
1161   const bool IsVALU = DstBank->getID() == AMDGPU::VGPRRegBankID;
1162 
1163   Module *M = MF->getFunction().getParent();
1164   const MDNode *Metadata = I.getOperand(2).getMetadata();
1165   auto SymbolName = cast<MDString>(Metadata->getOperand(0))->getString();
1166   auto RelocSymbol = cast<GlobalVariable>(
1167     M->getOrInsertGlobal(SymbolName, Type::getInt32Ty(M->getContext())));
1168 
1169   MachineBasicBlock *BB = I.getParent();
1170   BuildMI(*BB, &I, I.getDebugLoc(),
1171           TII.get(IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32), DstReg)
1172     .addGlobalAddress(RelocSymbol, 0, SIInstrInfo::MO_ABS32_LO);
1173 
1174   I.eraseFromParent();
1175   return true;
1176 }
1177 
1178 bool AMDGPUInstructionSelector::selectGroupStaticSize(MachineInstr &I) const {
1179   Triple::OSType OS = MF->getTarget().getTargetTriple().getOS();
1180 
1181   Register DstReg = I.getOperand(0).getReg();
1182   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1183   unsigned Mov = DstRB->getID() == AMDGPU::SGPRRegBankID ?
1184     AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
1185 
1186   MachineBasicBlock *MBB = I.getParent();
1187   const DebugLoc &DL = I.getDebugLoc();
1188 
1189   auto MIB = BuildMI(*MBB, &I, DL, TII.get(Mov), DstReg);
1190 
1191   if (OS == Triple::AMDHSA || OS == Triple::AMDPAL) {
1192     const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
1193     MIB.addImm(MFI->getLDSSize());
1194   } else {
1195     Module *M = MF->getFunction().getParent();
1196     const GlobalValue *GV
1197       = Intrinsic::getDeclaration(M, Intrinsic::amdgcn_groupstaticsize);
1198     MIB.addGlobalAddress(GV, 0, SIInstrInfo::MO_ABS32_LO);
1199   }
1200 
1201   I.eraseFromParent();
1202   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1203 }
1204 
1205 bool AMDGPUInstructionSelector::selectReturnAddress(MachineInstr &I) const {
1206   MachineBasicBlock *MBB = I.getParent();
1207   MachineFunction &MF = *MBB->getParent();
1208   const DebugLoc &DL = I.getDebugLoc();
1209 
1210   MachineOperand &Dst = I.getOperand(0);
1211   Register DstReg = Dst.getReg();
1212   unsigned Depth = I.getOperand(2).getImm();
1213 
1214   const TargetRegisterClass *RC
1215     = TRI.getConstrainedRegClassForOperand(Dst, *MRI);
1216   if (!RC->hasSubClassEq(&AMDGPU::SGPR_64RegClass) ||
1217       !RBI.constrainGenericRegister(DstReg, *RC, *MRI))
1218     return false;
1219 
1220   // Check for kernel and shader functions
1221   if (Depth != 0 ||
1222       MF.getInfo<SIMachineFunctionInfo>()->isEntryFunction()) {
1223     BuildMI(*MBB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
1224       .addImm(0);
1225     I.eraseFromParent();
1226     return true;
1227   }
1228 
1229   MachineFrameInfo &MFI = MF.getFrameInfo();
1230   // There is a call to @llvm.returnaddress in this function
1231   MFI.setReturnAddressIsTaken(true);
1232 
1233   // Get the return address reg and mark it as an implicit live-in
1234   Register ReturnAddrReg = TRI.getReturnAddressReg(MF);
1235   Register LiveIn = getFunctionLiveInPhysReg(MF, TII, ReturnAddrReg,
1236                                              AMDGPU::SReg_64RegClass);
1237   BuildMI(*MBB, &I, DL, TII.get(AMDGPU::COPY), DstReg)
1238     .addReg(LiveIn);
1239   I.eraseFromParent();
1240   return true;
1241 }
1242 
1243 bool AMDGPUInstructionSelector::selectEndCfIntrinsic(MachineInstr &MI) const {
1244   // FIXME: Manually selecting to avoid dealing with the SReg_1 trick
1245   // SelectionDAG uses for wave32 vs wave64.
1246   MachineBasicBlock *BB = MI.getParent();
1247   BuildMI(*BB, &MI, MI.getDebugLoc(), TII.get(AMDGPU::SI_END_CF))
1248       .add(MI.getOperand(1));
1249 
1250   Register Reg = MI.getOperand(1).getReg();
1251   MI.eraseFromParent();
1252 
1253   if (!MRI->getRegClassOrNull(Reg))
1254     MRI->setRegClass(Reg, TRI.getWaveMaskRegClass());
1255   return true;
1256 }
1257 
1258 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic(
1259   MachineInstr &MI, Intrinsic::ID IntrID) const {
1260   MachineBasicBlock *MBB = MI.getParent();
1261   MachineFunction *MF = MBB->getParent();
1262   const DebugLoc &DL = MI.getDebugLoc();
1263 
1264   unsigned IndexOperand = MI.getOperand(7).getImm();
1265   bool WaveRelease = MI.getOperand(8).getImm() != 0;
1266   bool WaveDone = MI.getOperand(9).getImm() != 0;
1267 
1268   if (WaveDone && !WaveRelease)
1269     report_fatal_error("ds_ordered_count: wave_done requires wave_release");
1270 
1271   unsigned OrderedCountIndex = IndexOperand & 0x3f;
1272   IndexOperand &= ~0x3f;
1273   unsigned CountDw = 0;
1274 
1275   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) {
1276     CountDw = (IndexOperand >> 24) & 0xf;
1277     IndexOperand &= ~(0xf << 24);
1278 
1279     if (CountDw < 1 || CountDw > 4) {
1280       report_fatal_error(
1281         "ds_ordered_count: dword count must be between 1 and 4");
1282     }
1283   }
1284 
1285   if (IndexOperand)
1286     report_fatal_error("ds_ordered_count: bad index operand");
1287 
1288   unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1;
1289   unsigned ShaderType = SIInstrInfo::getDSShaderTypeValue(*MF);
1290 
1291   unsigned Offset0 = OrderedCountIndex << 2;
1292   unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) |
1293                      (Instruction << 4);
1294 
1295   if (STI.getGeneration() >= AMDGPUSubtarget::GFX10)
1296     Offset1 |= (CountDw - 1) << 6;
1297 
1298   unsigned Offset = Offset0 | (Offset1 << 8);
1299 
1300   Register M0Val = MI.getOperand(2).getReg();
1301   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1302     .addReg(M0Val);
1303 
1304   Register DstReg = MI.getOperand(0).getReg();
1305   Register ValReg = MI.getOperand(3).getReg();
1306   MachineInstrBuilder DS =
1307     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg)
1308       .addReg(ValReg)
1309       .addImm(Offset)
1310       .cloneMemRefs(MI);
1311 
1312   if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI))
1313     return false;
1314 
1315   bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI);
1316   MI.eraseFromParent();
1317   return Ret;
1318 }
1319 
1320 static unsigned gwsIntrinToOpcode(unsigned IntrID) {
1321   switch (IntrID) {
1322   case Intrinsic::amdgcn_ds_gws_init:
1323     return AMDGPU::DS_GWS_INIT;
1324   case Intrinsic::amdgcn_ds_gws_barrier:
1325     return AMDGPU::DS_GWS_BARRIER;
1326   case Intrinsic::amdgcn_ds_gws_sema_v:
1327     return AMDGPU::DS_GWS_SEMA_V;
1328   case Intrinsic::amdgcn_ds_gws_sema_br:
1329     return AMDGPU::DS_GWS_SEMA_BR;
1330   case Intrinsic::amdgcn_ds_gws_sema_p:
1331     return AMDGPU::DS_GWS_SEMA_P;
1332   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1333     return AMDGPU::DS_GWS_SEMA_RELEASE_ALL;
1334   default:
1335     llvm_unreachable("not a gws intrinsic");
1336   }
1337 }
1338 
1339 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI,
1340                                                      Intrinsic::ID IID) const {
1341   if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all &&
1342       !STI.hasGWSSemaReleaseAll())
1343     return false;
1344 
1345   // intrinsic ID, vsrc, offset
1346   const bool HasVSrc = MI.getNumOperands() == 3;
1347   assert(HasVSrc || MI.getNumOperands() == 2);
1348 
1349   Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg();
1350   const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI);
1351   if (OffsetRB->getID() != AMDGPU::SGPRRegBankID)
1352     return false;
1353 
1354   MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1355   assert(OffsetDef);
1356 
1357   unsigned ImmOffset;
1358 
1359   MachineBasicBlock *MBB = MI.getParent();
1360   const DebugLoc &DL = MI.getDebugLoc();
1361 
1362   MachineInstr *Readfirstlane = nullptr;
1363 
1364   // If we legalized the VGPR input, strip out the readfirstlane to analyze the
1365   // incoming offset, in case there's an add of a constant. We'll have to put it
1366   // back later.
1367   if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) {
1368     Readfirstlane = OffsetDef;
1369     BaseOffset = OffsetDef->getOperand(1).getReg();
1370     OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI);
1371   }
1372 
1373   if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) {
1374     // If we have a constant offset, try to use the 0 in m0 as the base.
1375     // TODO: Look into changing the default m0 initialization value. If the
1376     // default -1 only set the low 16-bits, we could leave it as-is and add 1 to
1377     // the immediate offset.
1378 
1379     ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue();
1380     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1381       .addImm(0);
1382   } else {
1383     std::tie(BaseOffset, ImmOffset) =
1384         AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset);
1385 
1386     if (Readfirstlane) {
1387       // We have the constant offset now, so put the readfirstlane back on the
1388       // variable component.
1389       if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI))
1390         return false;
1391 
1392       Readfirstlane->getOperand(1).setReg(BaseOffset);
1393       BaseOffset = Readfirstlane->getOperand(0).getReg();
1394     } else {
1395       if (!RBI.constrainGenericRegister(BaseOffset,
1396                                         AMDGPU::SReg_32RegClass, *MRI))
1397         return false;
1398     }
1399 
1400     Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1401     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base)
1402       .addReg(BaseOffset)
1403       .addImm(16);
1404 
1405     BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1406       .addReg(M0Base);
1407   }
1408 
1409   // The resource id offset is computed as (<isa opaque base> + M0[21:16] +
1410   // offset field) % 64. Some versions of the programming guide omit the m0
1411   // part, or claim it's from offset 0.
1412   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID)));
1413 
1414   if (HasVSrc) {
1415     Register VSrc = MI.getOperand(1).getReg();
1416 
1417     if (STI.needsAlignedVGPRs()) {
1418       // Add implicit aligned super-reg to force alignment on the data operand.
1419       Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1420       BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef);
1421       Register NewVR =
1422           MRI->createVirtualRegister(&AMDGPU::VReg_64_Align2RegClass);
1423       BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), NewVR)
1424           .addReg(VSrc, 0, MI.getOperand(1).getSubReg())
1425           .addImm(AMDGPU::sub0)
1426           .addReg(Undef)
1427           .addImm(AMDGPU::sub1);
1428       MIB.addReg(NewVR, 0, AMDGPU::sub0);
1429       MIB.addReg(NewVR, RegState::Implicit);
1430     } else {
1431       MIB.addReg(VSrc);
1432     }
1433 
1434     if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI))
1435       return false;
1436   }
1437 
1438   MIB.addImm(ImmOffset)
1439      .cloneMemRefs(MI);
1440 
1441   MI.eraseFromParent();
1442   return true;
1443 }
1444 
1445 bool AMDGPUInstructionSelector::selectDSAppendConsume(MachineInstr &MI,
1446                                                       bool IsAppend) const {
1447   Register PtrBase = MI.getOperand(2).getReg();
1448   LLT PtrTy = MRI->getType(PtrBase);
1449   bool IsGDS = PtrTy.getAddressSpace() == AMDGPUAS::REGION_ADDRESS;
1450 
1451   unsigned Offset;
1452   std::tie(PtrBase, Offset) = selectDS1Addr1OffsetImpl(MI.getOperand(2));
1453 
1454   // TODO: Should this try to look through readfirstlane like GWS?
1455   if (!isDSOffsetLegal(PtrBase, Offset)) {
1456     PtrBase = MI.getOperand(2).getReg();
1457     Offset = 0;
1458   }
1459 
1460   MachineBasicBlock *MBB = MI.getParent();
1461   const DebugLoc &DL = MI.getDebugLoc();
1462   const unsigned Opc = IsAppend ? AMDGPU::DS_APPEND : AMDGPU::DS_CONSUME;
1463 
1464   BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
1465     .addReg(PtrBase);
1466   if (!RBI.constrainGenericRegister(PtrBase, AMDGPU::SReg_32RegClass, *MRI))
1467     return false;
1468 
1469   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg())
1470     .addImm(Offset)
1471     .addImm(IsGDS ? -1 : 0)
1472     .cloneMemRefs(MI);
1473   MI.eraseFromParent();
1474   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1475 }
1476 
1477 bool AMDGPUInstructionSelector::selectSBarrier(MachineInstr &MI) const {
1478   if (TM.getOptLevel() > CodeGenOpt::None) {
1479     unsigned WGSize = STI.getFlatWorkGroupSizes(MF->getFunction()).second;
1480     if (WGSize <= STI.getWavefrontSize()) {
1481       MachineBasicBlock *MBB = MI.getParent();
1482       const DebugLoc &DL = MI.getDebugLoc();
1483       BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::WAVE_BARRIER));
1484       MI.eraseFromParent();
1485       return true;
1486     }
1487   }
1488   return selectImpl(MI, *CoverageInfo);
1489 }
1490 
1491 static bool parseTexFail(uint64_t TexFailCtrl, bool &TFE, bool &LWE,
1492                          bool &IsTexFail) {
1493   if (TexFailCtrl)
1494     IsTexFail = true;
1495 
1496   TFE = (TexFailCtrl & 0x1) ? true : false;
1497   TexFailCtrl &= ~(uint64_t)0x1;
1498   LWE = (TexFailCtrl & 0x2) ? true : false;
1499   TexFailCtrl &= ~(uint64_t)0x2;
1500 
1501   return TexFailCtrl == 0;
1502 }
1503 
1504 bool AMDGPUInstructionSelector::selectImageIntrinsic(
1505   MachineInstr &MI, const AMDGPU::ImageDimIntrinsicInfo *Intr) const {
1506   MachineBasicBlock *MBB = MI.getParent();
1507   const DebugLoc &DL = MI.getDebugLoc();
1508 
1509   const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
1510     AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode);
1511 
1512   const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim);
1513   const AMDGPU::MIMGLZMappingInfo *LZMappingInfo =
1514       AMDGPU::getMIMGLZMappingInfo(Intr->BaseOpcode);
1515   const AMDGPU::MIMGMIPMappingInfo *MIPMappingInfo =
1516       AMDGPU::getMIMGMIPMappingInfo(Intr->BaseOpcode);
1517   unsigned IntrOpcode = Intr->BaseOpcode;
1518   const bool IsGFX10Plus = AMDGPU::isGFX10Plus(STI);
1519 
1520   const unsigned ArgOffset = MI.getNumExplicitDefs() + 1;
1521 
1522   Register VDataIn, VDataOut;
1523   LLT VDataTy;
1524   int NumVDataDwords = -1;
1525   bool IsD16 = false;
1526 
1527   bool Unorm;
1528   if (!BaseOpcode->Sampler)
1529     Unorm = true;
1530   else
1531     Unorm = MI.getOperand(ArgOffset + Intr->UnormIndex).getImm() != 0;
1532 
1533   bool TFE;
1534   bool LWE;
1535   bool IsTexFail = false;
1536   if (!parseTexFail(MI.getOperand(ArgOffset + Intr->TexFailCtrlIndex).getImm(),
1537                     TFE, LWE, IsTexFail))
1538     return false;
1539 
1540   const int Flags = MI.getOperand(ArgOffset + Intr->NumArgs).getImm();
1541   const bool IsA16 = (Flags & 1) != 0;
1542   const bool IsG16 = (Flags & 2) != 0;
1543 
1544   // A16 implies 16 bit gradients if subtarget doesn't support G16
1545   if (IsA16 && !STI.hasG16() && !IsG16)
1546     return false;
1547 
1548   unsigned DMask = 0;
1549   unsigned DMaskLanes = 0;
1550 
1551   if (BaseOpcode->Atomic) {
1552     VDataOut = MI.getOperand(0).getReg();
1553     VDataIn = MI.getOperand(2).getReg();
1554     LLT Ty = MRI->getType(VDataIn);
1555 
1556     // Be careful to allow atomic swap on 16-bit element vectors.
1557     const bool Is64Bit = BaseOpcode->AtomicX2 ?
1558       Ty.getSizeInBits() == 128 :
1559       Ty.getSizeInBits() == 64;
1560 
1561     if (BaseOpcode->AtomicX2) {
1562       assert(MI.getOperand(3).getReg() == AMDGPU::NoRegister);
1563 
1564       DMask = Is64Bit ? 0xf : 0x3;
1565       NumVDataDwords = Is64Bit ? 4 : 2;
1566     } else {
1567       DMask = Is64Bit ? 0x3 : 0x1;
1568       NumVDataDwords = Is64Bit ? 2 : 1;
1569     }
1570   } else {
1571     DMask = MI.getOperand(ArgOffset + Intr->DMaskIndex).getImm();
1572     DMaskLanes = BaseOpcode->Gather4 ? 4 : countPopulation(DMask);
1573 
1574     // One memoperand is mandatory, except for getresinfo.
1575     // FIXME: Check this in verifier.
1576     if (!MI.memoperands_empty()) {
1577       const MachineMemOperand *MMO = *MI.memoperands_begin();
1578 
1579       // Infer d16 from the memory size, as the register type will be mangled by
1580       // unpacked subtargets, or by TFE.
1581       IsD16 = ((8 * MMO->getSize()) / DMaskLanes) < 32;
1582     }
1583 
1584     if (BaseOpcode->Store) {
1585       VDataIn = MI.getOperand(1).getReg();
1586       VDataTy = MRI->getType(VDataIn);
1587       NumVDataDwords = (VDataTy.getSizeInBits() + 31) / 32;
1588     } else {
1589       VDataOut = MI.getOperand(0).getReg();
1590       VDataTy = MRI->getType(VDataOut);
1591       NumVDataDwords = DMaskLanes;
1592 
1593       if (IsD16 && !STI.hasUnpackedD16VMem())
1594         NumVDataDwords = (DMaskLanes + 1) / 2;
1595     }
1596   }
1597 
1598   // Optimize _L to _LZ when _L is zero
1599   if (LZMappingInfo) {
1600     // The legalizer replaced the register with an immediate 0 if we need to
1601     // change the opcode.
1602     const MachineOperand &Lod = MI.getOperand(ArgOffset + Intr->LodIndex);
1603     if (Lod.isImm()) {
1604       assert(Lod.getImm() == 0);
1605       IntrOpcode = LZMappingInfo->LZ;  // set new opcode to _lz variant of _l
1606     }
1607   }
1608 
1609   // Optimize _mip away, when 'lod' is zero
1610   if (MIPMappingInfo) {
1611     const MachineOperand &Lod = MI.getOperand(ArgOffset + Intr->MipIndex);
1612     if (Lod.isImm()) {
1613       assert(Lod.getImm() == 0);
1614       IntrOpcode = MIPMappingInfo->NONMIP;  // set new opcode to variant without _mip
1615     }
1616   }
1617 
1618   // Set G16 opcode
1619   if (IsG16 && !IsA16) {
1620     const AMDGPU::MIMGG16MappingInfo *G16MappingInfo =
1621         AMDGPU::getMIMGG16MappingInfo(Intr->BaseOpcode);
1622     assert(G16MappingInfo);
1623     IntrOpcode = G16MappingInfo->G16; // set opcode to variant with _g16
1624   }
1625 
1626   // TODO: Check this in verifier.
1627   assert((!IsTexFail || DMaskLanes >= 1) && "should have legalized this");
1628 
1629   unsigned CPol = MI.getOperand(ArgOffset + Intr->CachePolicyIndex).getImm();
1630   if (BaseOpcode->Atomic)
1631     CPol |= AMDGPU::CPol::GLC; // TODO no-return optimization
1632   if (CPol & ~AMDGPU::CPol::ALL)
1633     return false;
1634 
1635   int NumVAddrRegs = 0;
1636   int NumVAddrDwords = 0;
1637   for (unsigned I = Intr->VAddrStart; I < Intr->VAddrEnd; I++) {
1638     // Skip the $noregs and 0s inserted during legalization.
1639     MachineOperand &AddrOp = MI.getOperand(ArgOffset + I);
1640     if (!AddrOp.isReg())
1641       continue; // XXX - Break?
1642 
1643     Register Addr = AddrOp.getReg();
1644     if (!Addr)
1645       break;
1646 
1647     ++NumVAddrRegs;
1648     NumVAddrDwords += (MRI->getType(Addr).getSizeInBits() + 31) / 32;
1649   }
1650 
1651   // The legalizer preprocessed the intrinsic arguments. If we aren't using
1652   // NSA, these should have beeen packed into a single value in the first
1653   // address register
1654   const bool UseNSA = NumVAddrRegs != 1 && NumVAddrDwords == NumVAddrRegs;
1655   if (UseNSA && !STI.hasFeature(AMDGPU::FeatureNSAEncoding)) {
1656     LLVM_DEBUG(dbgs() << "Trying to use NSA on non-NSA target\n");
1657     return false;
1658   }
1659 
1660   if (IsTexFail)
1661     ++NumVDataDwords;
1662 
1663   int Opcode = -1;
1664   if (IsGFX10Plus) {
1665     Opcode = AMDGPU::getMIMGOpcode(IntrOpcode,
1666                                    UseNSA ? AMDGPU::MIMGEncGfx10NSA
1667                                           : AMDGPU::MIMGEncGfx10Default,
1668                                    NumVDataDwords, NumVAddrDwords);
1669   } else {
1670     if (STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1671       Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8,
1672                                      NumVDataDwords, NumVAddrDwords);
1673     if (Opcode == -1)
1674       Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6,
1675                                      NumVDataDwords, NumVAddrDwords);
1676   }
1677   assert(Opcode != -1);
1678 
1679   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode))
1680     .cloneMemRefs(MI);
1681 
1682   if (VDataOut) {
1683     if (BaseOpcode->AtomicX2) {
1684       const bool Is64 = MRI->getType(VDataOut).getSizeInBits() == 64;
1685 
1686       Register TmpReg = MRI->createVirtualRegister(
1687         Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass);
1688       unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0;
1689 
1690       MIB.addDef(TmpReg);
1691       if (!MRI->use_empty(VDataOut)) {
1692         BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), VDataOut)
1693             .addReg(TmpReg, RegState::Kill, SubReg);
1694       }
1695 
1696     } else {
1697       MIB.addDef(VDataOut); // vdata output
1698     }
1699   }
1700 
1701   if (VDataIn)
1702     MIB.addReg(VDataIn); // vdata input
1703 
1704   for (int I = 0; I != NumVAddrRegs; ++I) {
1705     MachineOperand &SrcOp = MI.getOperand(ArgOffset + Intr->VAddrStart + I);
1706     if (SrcOp.isReg()) {
1707       assert(SrcOp.getReg() != 0);
1708       MIB.addReg(SrcOp.getReg());
1709     }
1710   }
1711 
1712   MIB.addReg(MI.getOperand(ArgOffset + Intr->RsrcIndex).getReg());
1713   if (BaseOpcode->Sampler)
1714     MIB.addReg(MI.getOperand(ArgOffset + Intr->SampIndex).getReg());
1715 
1716   MIB.addImm(DMask); // dmask
1717 
1718   if (IsGFX10Plus)
1719     MIB.addImm(DimInfo->Encoding);
1720   MIB.addImm(Unorm);
1721 
1722   MIB.addImm(CPol);
1723   MIB.addImm(IsA16 &&  // a16 or r128
1724              STI.hasFeature(AMDGPU::FeatureR128A16) ? -1 : 0);
1725   if (IsGFX10Plus)
1726     MIB.addImm(IsA16 ? -1 : 0);
1727 
1728   MIB.addImm(TFE); // tfe
1729   MIB.addImm(LWE); // lwe
1730   if (!IsGFX10Plus)
1731     MIB.addImm(DimInfo->DA ? -1 : 0);
1732   if (BaseOpcode->HasD16)
1733     MIB.addImm(IsD16 ? -1 : 0);
1734 
1735   if (IsTexFail) {
1736     // An image load instruction with TFE/LWE only conditionally writes to its
1737     // result registers. Initialize them to zero so that we always get well
1738     // defined result values.
1739     assert(VDataOut && !VDataIn);
1740     Register Tied = MRI->cloneVirtualRegister(VDataOut);
1741     Register Zero = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1742     BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::V_MOV_B32_e32), Zero)
1743       .addImm(0);
1744     auto Parts = TRI.getRegSplitParts(MRI->getRegClass(Tied), 4);
1745     if (STI.usePRTStrictNull()) {
1746       // With enable-prt-strict-null enabled, initialize all result registers to
1747       // zero.
1748       auto RegSeq =
1749           BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied);
1750       for (auto Sub : Parts)
1751         RegSeq.addReg(Zero).addImm(Sub);
1752     } else {
1753       // With enable-prt-strict-null disabled, only initialize the extra TFE/LWE
1754       // result register.
1755       Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1756       BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef);
1757       auto RegSeq =
1758           BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied);
1759       for (auto Sub : Parts.drop_back(1))
1760         RegSeq.addReg(Undef).addImm(Sub);
1761       RegSeq.addReg(Zero).addImm(Parts.back());
1762     }
1763     MIB.addReg(Tied, RegState::Implicit);
1764     MIB->tieOperands(0, MIB->getNumOperands() - 1);
1765   }
1766 
1767   MI.eraseFromParent();
1768   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1769 }
1770 
1771 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
1772     MachineInstr &I) const {
1773   unsigned IntrinsicID = I.getIntrinsicID();
1774   switch (IntrinsicID) {
1775   case Intrinsic::amdgcn_end_cf:
1776     return selectEndCfIntrinsic(I);
1777   case Intrinsic::amdgcn_ds_ordered_add:
1778   case Intrinsic::amdgcn_ds_ordered_swap:
1779     return selectDSOrderedIntrinsic(I, IntrinsicID);
1780   case Intrinsic::amdgcn_ds_gws_init:
1781   case Intrinsic::amdgcn_ds_gws_barrier:
1782   case Intrinsic::amdgcn_ds_gws_sema_v:
1783   case Intrinsic::amdgcn_ds_gws_sema_br:
1784   case Intrinsic::amdgcn_ds_gws_sema_p:
1785   case Intrinsic::amdgcn_ds_gws_sema_release_all:
1786     return selectDSGWSIntrinsic(I, IntrinsicID);
1787   case Intrinsic::amdgcn_ds_append:
1788     return selectDSAppendConsume(I, true);
1789   case Intrinsic::amdgcn_ds_consume:
1790     return selectDSAppendConsume(I, false);
1791   case Intrinsic::amdgcn_s_barrier:
1792     return selectSBarrier(I);
1793   case Intrinsic::amdgcn_global_atomic_fadd:
1794     return selectGlobalAtomicFadd(I, I.getOperand(2), I.getOperand(3));
1795   default: {
1796     return selectImpl(I, *CoverageInfo);
1797   }
1798   }
1799 }
1800 
1801 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const {
1802   if (selectImpl(I, *CoverageInfo))
1803     return true;
1804 
1805   MachineBasicBlock *BB = I.getParent();
1806   const DebugLoc &DL = I.getDebugLoc();
1807 
1808   Register DstReg = I.getOperand(0).getReg();
1809   unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI);
1810   assert(Size <= 32 || Size == 64);
1811   const MachineOperand &CCOp = I.getOperand(1);
1812   Register CCReg = CCOp.getReg();
1813   if (!isVCC(CCReg, *MRI)) {
1814     unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 :
1815                                          AMDGPU::S_CSELECT_B32;
1816     MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1817             .addReg(CCReg);
1818 
1819     // The generic constrainSelectedInstRegOperands doesn't work for the scc register
1820     // bank, because it does not cover the register class that we used to represent
1821     // for it.  So we need to manually set the register class here.
1822     if (!MRI->getRegClassOrNull(CCReg))
1823         MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI));
1824     MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg)
1825             .add(I.getOperand(2))
1826             .add(I.getOperand(3));
1827 
1828     bool Ret = false;
1829     Ret |= constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1830     Ret |= constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI);
1831     I.eraseFromParent();
1832     return Ret;
1833   }
1834 
1835   // Wide VGPR select should have been split in RegBankSelect.
1836   if (Size > 32)
1837     return false;
1838 
1839   MachineInstr *Select =
1840       BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1841               .addImm(0)
1842               .add(I.getOperand(3))
1843               .addImm(0)
1844               .add(I.getOperand(2))
1845               .add(I.getOperand(1));
1846 
1847   bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1848   I.eraseFromParent();
1849   return Ret;
1850 }
1851 
1852 static int sizeToSubRegIndex(unsigned Size) {
1853   switch (Size) {
1854   case 32:
1855     return AMDGPU::sub0;
1856   case 64:
1857     return AMDGPU::sub0_sub1;
1858   case 96:
1859     return AMDGPU::sub0_sub1_sub2;
1860   case 128:
1861     return AMDGPU::sub0_sub1_sub2_sub3;
1862   case 256:
1863     return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1864   default:
1865     if (Size < 32)
1866       return AMDGPU::sub0;
1867     if (Size > 256)
1868       return -1;
1869     return sizeToSubRegIndex(PowerOf2Ceil(Size));
1870   }
1871 }
1872 
1873 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const {
1874   Register DstReg = I.getOperand(0).getReg();
1875   Register SrcReg = I.getOperand(1).getReg();
1876   const LLT DstTy = MRI->getType(DstReg);
1877   const LLT SrcTy = MRI->getType(SrcReg);
1878   const LLT S1 = LLT::scalar(1);
1879 
1880   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
1881   const RegisterBank *DstRB;
1882   if (DstTy == S1) {
1883     // This is a special case. We don't treat s1 for legalization artifacts as
1884     // vcc booleans.
1885     DstRB = SrcRB;
1886   } else {
1887     DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
1888     if (SrcRB != DstRB)
1889       return false;
1890   }
1891 
1892   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
1893 
1894   unsigned DstSize = DstTy.getSizeInBits();
1895   unsigned SrcSize = SrcTy.getSizeInBits();
1896 
1897   const TargetRegisterClass *SrcRC
1898     = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, *MRI);
1899   const TargetRegisterClass *DstRC
1900     = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, *MRI);
1901   if (!SrcRC || !DstRC)
1902     return false;
1903 
1904   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
1905       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) {
1906     LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
1907     return false;
1908   }
1909 
1910   if (DstTy == LLT::fixed_vector(2, 16) && SrcTy == LLT::fixed_vector(2, 32)) {
1911     MachineBasicBlock *MBB = I.getParent();
1912     const DebugLoc &DL = I.getDebugLoc();
1913 
1914     Register LoReg = MRI->createVirtualRegister(DstRC);
1915     Register HiReg = MRI->createVirtualRegister(DstRC);
1916     BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), LoReg)
1917       .addReg(SrcReg, 0, AMDGPU::sub0);
1918     BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), HiReg)
1919       .addReg(SrcReg, 0, AMDGPU::sub1);
1920 
1921     if (IsVALU && STI.hasSDWA()) {
1922       // Write the low 16-bits of the high element into the high 16-bits of the
1923       // low element.
1924       MachineInstr *MovSDWA =
1925         BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
1926         .addImm(0)                             // $src0_modifiers
1927         .addReg(HiReg)                         // $src0
1928         .addImm(0)                             // $clamp
1929         .addImm(AMDGPU::SDWA::WORD_1)          // $dst_sel
1930         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
1931         .addImm(AMDGPU::SDWA::WORD_0)          // $src0_sel
1932         .addReg(LoReg, RegState::Implicit);
1933       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
1934     } else {
1935       Register TmpReg0 = MRI->createVirtualRegister(DstRC);
1936       Register TmpReg1 = MRI->createVirtualRegister(DstRC);
1937       Register ImmReg = MRI->createVirtualRegister(DstRC);
1938       if (IsVALU) {
1939         BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0)
1940           .addImm(16)
1941           .addReg(HiReg);
1942       } else {
1943         BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0)
1944           .addReg(HiReg)
1945           .addImm(16);
1946       }
1947 
1948       unsigned MovOpc = IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
1949       unsigned AndOpc = IsVALU ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
1950       unsigned OrOpc = IsVALU ? AMDGPU::V_OR_B32_e64 : AMDGPU::S_OR_B32;
1951 
1952       BuildMI(*MBB, I, DL, TII.get(MovOpc), ImmReg)
1953         .addImm(0xffff);
1954       BuildMI(*MBB, I, DL, TII.get(AndOpc), TmpReg1)
1955         .addReg(LoReg)
1956         .addReg(ImmReg);
1957       BuildMI(*MBB, I, DL, TII.get(OrOpc), DstReg)
1958         .addReg(TmpReg0)
1959         .addReg(TmpReg1);
1960     }
1961 
1962     I.eraseFromParent();
1963     return true;
1964   }
1965 
1966   if (!DstTy.isScalar())
1967     return false;
1968 
1969   if (SrcSize > 32) {
1970     int SubRegIdx = sizeToSubRegIndex(DstSize);
1971     if (SubRegIdx == -1)
1972       return false;
1973 
1974     // Deal with weird cases where the class only partially supports the subreg
1975     // index.
1976     const TargetRegisterClass *SrcWithSubRC
1977       = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx);
1978     if (!SrcWithSubRC)
1979       return false;
1980 
1981     if (SrcWithSubRC != SrcRC) {
1982       if (!RBI.constrainGenericRegister(SrcReg, *SrcWithSubRC, *MRI))
1983         return false;
1984     }
1985 
1986     I.getOperand(1).setSubReg(SubRegIdx);
1987   }
1988 
1989   I.setDesc(TII.get(TargetOpcode::COPY));
1990   return true;
1991 }
1992 
1993 /// \returns true if a bitmask for \p Size bits will be an inline immediate.
1994 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) {
1995   Mask = maskTrailingOnes<unsigned>(Size);
1996   int SignedMask = static_cast<int>(Mask);
1997   return SignedMask >= -16 && SignedMask <= 64;
1998 }
1999 
2000 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1.
2001 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank(
2002   Register Reg, const MachineRegisterInfo &MRI,
2003   const TargetRegisterInfo &TRI) const {
2004   const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
2005   if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>())
2006     return RB;
2007 
2008   // Ignore the type, since we don't use vcc in artifacts.
2009   if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>())
2010     return &RBI.getRegBankFromRegClass(*RC, LLT());
2011   return nullptr;
2012 }
2013 
2014 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const {
2015   bool InReg = I.getOpcode() == AMDGPU::G_SEXT_INREG;
2016   bool Signed = I.getOpcode() == AMDGPU::G_SEXT || InReg;
2017   const DebugLoc &DL = I.getDebugLoc();
2018   MachineBasicBlock &MBB = *I.getParent();
2019   const Register DstReg = I.getOperand(0).getReg();
2020   const Register SrcReg = I.getOperand(1).getReg();
2021 
2022   const LLT DstTy = MRI->getType(DstReg);
2023   const LLT SrcTy = MRI->getType(SrcReg);
2024   const unsigned SrcSize = I.getOpcode() == AMDGPU::G_SEXT_INREG ?
2025     I.getOperand(2).getImm() : SrcTy.getSizeInBits();
2026   const unsigned DstSize = DstTy.getSizeInBits();
2027   if (!DstTy.isScalar())
2028     return false;
2029 
2030   // Artifact casts should never use vcc.
2031   const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI);
2032 
2033   // FIXME: This should probably be illegal and split earlier.
2034   if (I.getOpcode() == AMDGPU::G_ANYEXT) {
2035     if (DstSize <= 32)
2036       return selectCOPY(I);
2037 
2038     const TargetRegisterClass *SrcRC =
2039         TRI.getRegClassForTypeOnBank(SrcTy, *SrcBank, *MRI);
2040     const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI);
2041     const TargetRegisterClass *DstRC =
2042         TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI);
2043 
2044     Register UndefReg = MRI->createVirtualRegister(SrcRC);
2045     BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
2046     BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2047       .addReg(SrcReg)
2048       .addImm(AMDGPU::sub0)
2049       .addReg(UndefReg)
2050       .addImm(AMDGPU::sub1);
2051     I.eraseFromParent();
2052 
2053     return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) &&
2054            RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI);
2055   }
2056 
2057   if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) {
2058     // 64-bit should have been split up in RegBankSelect
2059 
2060     // Try to use an and with a mask if it will save code size.
2061     unsigned Mask;
2062     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
2063       MachineInstr *ExtI =
2064       BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg)
2065         .addImm(Mask)
2066         .addReg(SrcReg);
2067       I.eraseFromParent();
2068       return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
2069     }
2070 
2071     const unsigned BFE = Signed ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64;
2072     MachineInstr *ExtI =
2073       BuildMI(MBB, I, DL, TII.get(BFE), DstReg)
2074       .addReg(SrcReg)
2075       .addImm(0) // Offset
2076       .addImm(SrcSize); // Width
2077     I.eraseFromParent();
2078     return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
2079   }
2080 
2081   if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) {
2082     const TargetRegisterClass &SrcRC = InReg && DstSize > 32 ?
2083       AMDGPU::SReg_64RegClass : AMDGPU::SReg_32RegClass;
2084     if (!RBI.constrainGenericRegister(SrcReg, SrcRC, *MRI))
2085       return false;
2086 
2087     if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) {
2088       const unsigned SextOpc = SrcSize == 8 ?
2089         AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16;
2090       BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg)
2091         .addReg(SrcReg);
2092       I.eraseFromParent();
2093       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
2094     }
2095 
2096     const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64;
2097     const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
2098 
2099     // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width.
2100     if (DstSize > 32 && (SrcSize <= 32 || InReg)) {
2101       // We need a 64-bit register source, but the high bits don't matter.
2102       Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
2103       Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2104       unsigned SubReg = InReg ? AMDGPU::sub0 : 0;
2105 
2106       BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
2107       BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg)
2108         .addReg(SrcReg, 0, SubReg)
2109         .addImm(AMDGPU::sub0)
2110         .addReg(UndefReg)
2111         .addImm(AMDGPU::sub1);
2112 
2113       BuildMI(MBB, I, DL, TII.get(BFE64), DstReg)
2114         .addReg(ExtReg)
2115         .addImm(SrcSize << 16);
2116 
2117       I.eraseFromParent();
2118       return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI);
2119     }
2120 
2121     unsigned Mask;
2122     if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
2123       BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg)
2124         .addReg(SrcReg)
2125         .addImm(Mask);
2126     } else {
2127       BuildMI(MBB, I, DL, TII.get(BFE32), DstReg)
2128         .addReg(SrcReg)
2129         .addImm(SrcSize << 16);
2130     }
2131 
2132     I.eraseFromParent();
2133     return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI);
2134   }
2135 
2136   return false;
2137 }
2138 
2139 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
2140   MachineBasicBlock *BB = I.getParent();
2141   MachineOperand &ImmOp = I.getOperand(1);
2142   Register DstReg = I.getOperand(0).getReg();
2143   unsigned Size = MRI->getType(DstReg).getSizeInBits();
2144 
2145   // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
2146   if (ImmOp.isFPImm()) {
2147     const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
2148     ImmOp.ChangeToImmediate(Imm.getZExtValue());
2149   } else if (ImmOp.isCImm()) {
2150     ImmOp.ChangeToImmediate(ImmOp.getCImm()->getSExtValue());
2151   } else {
2152     llvm_unreachable("Not supported by g_constants");
2153   }
2154 
2155   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2156   const bool IsSgpr = DstRB->getID() == AMDGPU::SGPRRegBankID;
2157 
2158   unsigned Opcode;
2159   if (DstRB->getID() == AMDGPU::VCCRegBankID) {
2160     Opcode = STI.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64;
2161   } else {
2162     Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
2163 
2164     // We should never produce s1 values on banks other than VCC. If the user of
2165     // this already constrained the register, we may incorrectly think it's VCC
2166     // if it wasn't originally.
2167     if (Size == 1)
2168       return false;
2169   }
2170 
2171   if (Size != 64) {
2172     I.setDesc(TII.get(Opcode));
2173     I.addImplicitDefUseOperands(*MF);
2174     return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
2175   }
2176 
2177   const DebugLoc &DL = I.getDebugLoc();
2178 
2179   APInt Imm(Size, I.getOperand(1).getImm());
2180 
2181   MachineInstr *ResInst;
2182   if (IsSgpr && TII.isInlineConstant(Imm)) {
2183     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg)
2184       .addImm(I.getOperand(1).getImm());
2185   } else {
2186     const TargetRegisterClass *RC = IsSgpr ?
2187       &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass;
2188     Register LoReg = MRI->createVirtualRegister(RC);
2189     Register HiReg = MRI->createVirtualRegister(RC);
2190 
2191     BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
2192       .addImm(Imm.trunc(32).getZExtValue());
2193 
2194     BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
2195       .addImm(Imm.ashr(32).getZExtValue());
2196 
2197     ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2198       .addReg(LoReg)
2199       .addImm(AMDGPU::sub0)
2200       .addReg(HiReg)
2201       .addImm(AMDGPU::sub1);
2202   }
2203 
2204   // We can't call constrainSelectedInstRegOperands here, because it doesn't
2205   // work for target independent opcodes
2206   I.eraseFromParent();
2207   const TargetRegisterClass *DstRC =
2208     TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI);
2209   if (!DstRC)
2210     return true;
2211   return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI);
2212 }
2213 
2214 bool AMDGPUInstructionSelector::selectG_FNEG(MachineInstr &MI) const {
2215   // Only manually handle the f64 SGPR case.
2216   //
2217   // FIXME: This is a workaround for 2.5 different tablegen problems. Because
2218   // the bit ops theoretically have a second result due to the implicit def of
2219   // SCC, the GlobalISelEmitter is overly conservative and rejects it. Fixing
2220   // that is easy by disabling the check. The result works, but uses a
2221   // nonsensical sreg32orlds_and_sreg_1 regclass.
2222   //
2223   // The DAG emitter is more problematic, and incorrectly adds both S_XOR_B32 to
2224   // the variadic REG_SEQUENCE operands.
2225 
2226   Register Dst = MI.getOperand(0).getReg();
2227   const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI);
2228   if (DstRB->getID() != AMDGPU::SGPRRegBankID ||
2229       MRI->getType(Dst) != LLT::scalar(64))
2230     return false;
2231 
2232   Register Src = MI.getOperand(1).getReg();
2233   MachineInstr *Fabs = getOpcodeDef(TargetOpcode::G_FABS, Src, *MRI);
2234   if (Fabs)
2235     Src = Fabs->getOperand(1).getReg();
2236 
2237   if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) ||
2238       !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI))
2239     return false;
2240 
2241   MachineBasicBlock *BB = MI.getParent();
2242   const DebugLoc &DL = MI.getDebugLoc();
2243   Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2244   Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2245   Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2246   Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2247 
2248   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg)
2249     .addReg(Src, 0, AMDGPU::sub0);
2250   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg)
2251     .addReg(Src, 0, AMDGPU::sub1);
2252   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg)
2253     .addImm(0x80000000);
2254 
2255   // Set or toggle sign bit.
2256   unsigned Opc = Fabs ? AMDGPU::S_OR_B32 : AMDGPU::S_XOR_B32;
2257   BuildMI(*BB, &MI, DL, TII.get(Opc), OpReg)
2258     .addReg(HiReg)
2259     .addReg(ConstReg);
2260   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst)
2261     .addReg(LoReg)
2262     .addImm(AMDGPU::sub0)
2263     .addReg(OpReg)
2264     .addImm(AMDGPU::sub1);
2265   MI.eraseFromParent();
2266   return true;
2267 }
2268 
2269 // FIXME: This is a workaround for the same tablegen problems as G_FNEG
2270 bool AMDGPUInstructionSelector::selectG_FABS(MachineInstr &MI) const {
2271   Register Dst = MI.getOperand(0).getReg();
2272   const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI);
2273   if (DstRB->getID() != AMDGPU::SGPRRegBankID ||
2274       MRI->getType(Dst) != LLT::scalar(64))
2275     return false;
2276 
2277   Register Src = MI.getOperand(1).getReg();
2278   MachineBasicBlock *BB = MI.getParent();
2279   const DebugLoc &DL = MI.getDebugLoc();
2280   Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2281   Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2282   Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2283   Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2284 
2285   if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) ||
2286       !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI))
2287     return false;
2288 
2289   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg)
2290     .addReg(Src, 0, AMDGPU::sub0);
2291   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg)
2292     .addReg(Src, 0, AMDGPU::sub1);
2293   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg)
2294     .addImm(0x7fffffff);
2295 
2296   // Clear sign bit.
2297   // TODO: Should this used S_BITSET0_*?
2298   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_AND_B32), OpReg)
2299     .addReg(HiReg)
2300     .addReg(ConstReg);
2301   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst)
2302     .addReg(LoReg)
2303     .addImm(AMDGPU::sub0)
2304     .addReg(OpReg)
2305     .addImm(AMDGPU::sub1);
2306 
2307   MI.eraseFromParent();
2308   return true;
2309 }
2310 
2311 static bool isConstant(const MachineInstr &MI) {
2312   return MI.getOpcode() == TargetOpcode::G_CONSTANT;
2313 }
2314 
2315 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
2316     const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
2317 
2318   const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
2319 
2320   assert(PtrMI);
2321 
2322   if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD)
2323     return;
2324 
2325   GEPInfo GEPInfo(*PtrMI);
2326 
2327   for (unsigned i = 1; i != 3; ++i) {
2328     const MachineOperand &GEPOp = PtrMI->getOperand(i);
2329     const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
2330     assert(OpDef);
2331     if (i == 2 && isConstant(*OpDef)) {
2332       // TODO: Could handle constant base + variable offset, but a combine
2333       // probably should have commuted it.
2334       assert(GEPInfo.Imm == 0);
2335       GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
2336       continue;
2337     }
2338     const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
2339     if (OpBank->getID() == AMDGPU::SGPRRegBankID)
2340       GEPInfo.SgprParts.push_back(GEPOp.getReg());
2341     else
2342       GEPInfo.VgprParts.push_back(GEPOp.getReg());
2343   }
2344 
2345   AddrInfo.push_back(GEPInfo);
2346   getAddrModeInfo(*PtrMI, MRI, AddrInfo);
2347 }
2348 
2349 bool AMDGPUInstructionSelector::isSGPR(Register Reg) const {
2350   return RBI.getRegBank(Reg, *MRI, TRI)->getID() == AMDGPU::SGPRRegBankID;
2351 }
2352 
2353 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
2354   if (!MI.hasOneMemOperand())
2355     return false;
2356 
2357   const MachineMemOperand *MMO = *MI.memoperands_begin();
2358   const Value *Ptr = MMO->getValue();
2359 
2360   // UndefValue means this is a load of a kernel input.  These are uniform.
2361   // Sometimes LDS instructions have constant pointers.
2362   // If Ptr is null, then that means this mem operand contains a
2363   // PseudoSourceValue like GOT.
2364   if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
2365       isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
2366     return true;
2367 
2368   if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
2369     return true;
2370 
2371   const Instruction *I = dyn_cast<Instruction>(Ptr);
2372   return I && I->getMetadata("amdgpu.uniform");
2373 }
2374 
2375 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
2376   for (const GEPInfo &GEPInfo : AddrInfo) {
2377     if (!GEPInfo.VgprParts.empty())
2378       return true;
2379   }
2380   return false;
2381 }
2382 
2383 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const {
2384   const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
2385   unsigned AS = PtrTy.getAddressSpace();
2386   if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) &&
2387       STI.ldsRequiresM0Init()) {
2388     MachineBasicBlock *BB = I.getParent();
2389 
2390     // If DS instructions require M0 initialization, insert it before selecting.
2391     BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2392       .addImm(-1);
2393   }
2394 }
2395 
2396 bool AMDGPUInstructionSelector::selectG_LOAD_STORE_ATOMICRMW(
2397   MachineInstr &I) const {
2398   if (I.getOpcode() == TargetOpcode::G_ATOMICRMW_FADD) {
2399     const LLT PtrTy = MRI->getType(I.getOperand(1).getReg());
2400     unsigned AS = PtrTy.getAddressSpace();
2401     if (AS == AMDGPUAS::GLOBAL_ADDRESS)
2402       return selectGlobalAtomicFadd(I, I.getOperand(1), I.getOperand(2));
2403   }
2404 
2405   initM0(I);
2406   return selectImpl(I, *CoverageInfo);
2407 }
2408 
2409 // TODO: No rtn optimization.
2410 bool AMDGPUInstructionSelector::selectG_AMDGPU_ATOMIC_CMPXCHG(
2411   MachineInstr &MI) const {
2412   Register PtrReg = MI.getOperand(1).getReg();
2413   const LLT PtrTy = MRI->getType(PtrReg);
2414   if (PtrTy.getAddressSpace() == AMDGPUAS::FLAT_ADDRESS ||
2415       STI.useFlatForGlobal())
2416     return selectImpl(MI, *CoverageInfo);
2417 
2418   Register DstReg = MI.getOperand(0).getReg();
2419   const LLT Ty = MRI->getType(DstReg);
2420   const bool Is64 = Ty.getSizeInBits() == 64;
2421   const unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0;
2422   Register TmpReg = MRI->createVirtualRegister(
2423     Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass);
2424 
2425   const DebugLoc &DL = MI.getDebugLoc();
2426   MachineBasicBlock *BB = MI.getParent();
2427 
2428   Register VAddr, RSrcReg, SOffset;
2429   int64_t Offset = 0;
2430 
2431   unsigned Opcode;
2432   if (selectMUBUFOffsetImpl(MI.getOperand(1), RSrcReg, SOffset, Offset)) {
2433     Opcode = Is64 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_OFFSET_RTN :
2434                              AMDGPU::BUFFER_ATOMIC_CMPSWAP_OFFSET_RTN;
2435   } else if (selectMUBUFAddr64Impl(MI.getOperand(1), VAddr,
2436                                    RSrcReg, SOffset, Offset)) {
2437     Opcode = Is64 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_ADDR64_RTN :
2438                     AMDGPU::BUFFER_ATOMIC_CMPSWAP_ADDR64_RTN;
2439   } else
2440     return selectImpl(MI, *CoverageInfo);
2441 
2442   auto MIB = BuildMI(*BB, &MI, DL, TII.get(Opcode), TmpReg)
2443     .addReg(MI.getOperand(2).getReg());
2444 
2445   if (VAddr)
2446     MIB.addReg(VAddr);
2447 
2448   MIB.addReg(RSrcReg);
2449   if (SOffset)
2450     MIB.addReg(SOffset);
2451   else
2452     MIB.addImm(0);
2453 
2454   MIB.addImm(Offset);
2455   MIB.addImm(AMDGPU::CPol::GLC);
2456   MIB.cloneMemRefs(MI);
2457 
2458   BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), DstReg)
2459     .addReg(TmpReg, RegState::Kill, SubReg);
2460 
2461   MI.eraseFromParent();
2462 
2463   MRI->setRegClass(
2464     DstReg, Is64 ? &AMDGPU::VReg_64RegClass : &AMDGPU::VGPR_32RegClass);
2465   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
2466 }
2467 
2468 static bool isVCmpResult(Register Reg, MachineRegisterInfo &MRI) {
2469   if (Reg.isPhysical())
2470     return false;
2471 
2472   MachineInstr &MI = *MRI.getUniqueVRegDef(Reg);
2473   const unsigned Opcode = MI.getOpcode();
2474 
2475   if (Opcode == AMDGPU::COPY)
2476     return isVCmpResult(MI.getOperand(1).getReg(), MRI);
2477 
2478   if (Opcode == AMDGPU::G_AND || Opcode == AMDGPU::G_OR ||
2479       Opcode == AMDGPU::G_XOR)
2480     return isVCmpResult(MI.getOperand(1).getReg(), MRI) &&
2481            isVCmpResult(MI.getOperand(2).getReg(), MRI);
2482 
2483   if (Opcode == TargetOpcode::G_INTRINSIC)
2484     return MI.getIntrinsicID() == Intrinsic::amdgcn_class;
2485 
2486   return Opcode == AMDGPU::G_ICMP || Opcode == AMDGPU::G_FCMP;
2487 }
2488 
2489 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const {
2490   MachineBasicBlock *BB = I.getParent();
2491   MachineOperand &CondOp = I.getOperand(0);
2492   Register CondReg = CondOp.getReg();
2493   const DebugLoc &DL = I.getDebugLoc();
2494 
2495   unsigned BrOpcode;
2496   Register CondPhysReg;
2497   const TargetRegisterClass *ConstrainRC;
2498 
2499   // In SelectionDAG, we inspect the IR block for uniformity metadata to decide
2500   // whether the branch is uniform when selecting the instruction. In
2501   // GlobalISel, we should push that decision into RegBankSelect. Assume for now
2502   // RegBankSelect knows what it's doing if the branch condition is scc, even
2503   // though it currently does not.
2504   if (!isVCC(CondReg, *MRI)) {
2505     if (MRI->getType(CondReg) != LLT::scalar(32))
2506       return false;
2507 
2508     CondPhysReg = AMDGPU::SCC;
2509     BrOpcode = AMDGPU::S_CBRANCH_SCC1;
2510     ConstrainRC = &AMDGPU::SReg_32RegClass;
2511   } else {
2512     // FIXME: Should scc->vcc copies and with exec?
2513 
2514     // Unless the value of CondReg is a result of a V_CMP* instruction then we
2515     // need to insert an and with exec.
2516     if (!isVCmpResult(CondReg, *MRI)) {
2517       const bool Is64 = STI.isWave64();
2518       const unsigned Opcode = Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
2519       const Register Exec = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO;
2520 
2521       Register TmpReg = MRI->createVirtualRegister(TRI.getBoolRC());
2522       BuildMI(*BB, &I, DL, TII.get(Opcode), TmpReg)
2523           .addReg(CondReg)
2524           .addReg(Exec);
2525       CondReg = TmpReg;
2526     }
2527 
2528     CondPhysReg = TRI.getVCC();
2529     BrOpcode = AMDGPU::S_CBRANCH_VCCNZ;
2530     ConstrainRC = TRI.getBoolRC();
2531   }
2532 
2533   if (!MRI->getRegClassOrNull(CondReg))
2534     MRI->setRegClass(CondReg, ConstrainRC);
2535 
2536   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg)
2537     .addReg(CondReg);
2538   BuildMI(*BB, &I, DL, TII.get(BrOpcode))
2539     .addMBB(I.getOperand(1).getMBB());
2540 
2541   I.eraseFromParent();
2542   return true;
2543 }
2544 
2545 bool AMDGPUInstructionSelector::selectG_GLOBAL_VALUE(
2546   MachineInstr &I) const {
2547   Register DstReg = I.getOperand(0).getReg();
2548   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2549   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
2550   I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32));
2551   if (IsVGPR)
2552     I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
2553 
2554   return RBI.constrainGenericRegister(
2555     DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI);
2556 }
2557 
2558 bool AMDGPUInstructionSelector::selectG_PTRMASK(MachineInstr &I) const {
2559   Register DstReg = I.getOperand(0).getReg();
2560   Register SrcReg = I.getOperand(1).getReg();
2561   Register MaskReg = I.getOperand(2).getReg();
2562   LLT Ty = MRI->getType(DstReg);
2563   LLT MaskTy = MRI->getType(MaskReg);
2564 
2565   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2566   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
2567   const RegisterBank *MaskRB = RBI.getRegBank(MaskReg, *MRI, TRI);
2568   const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
2569   if (DstRB != SrcRB) // Should only happen for hand written MIR.
2570     return false;
2571 
2572   unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
2573   const TargetRegisterClass &RegRC
2574     = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
2575 
2576   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB,
2577                                                                   *MRI);
2578   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB,
2579                                                                   *MRI);
2580   const TargetRegisterClass *MaskRC =
2581       TRI.getRegClassForTypeOnBank(MaskTy, *MaskRB, *MRI);
2582 
2583   if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
2584       !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
2585       !RBI.constrainGenericRegister(MaskReg, *MaskRC, *MRI))
2586     return false;
2587 
2588   MachineBasicBlock *BB = I.getParent();
2589   const DebugLoc &DL = I.getDebugLoc();
2590   if (Ty.getSizeInBits() == 32) {
2591     assert(MaskTy.getSizeInBits() == 32 &&
2592            "ptrmask should have been narrowed during legalize");
2593 
2594     BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg)
2595       .addReg(SrcReg)
2596       .addReg(MaskReg);
2597     I.eraseFromParent();
2598     return true;
2599   }
2600 
2601   Register HiReg = MRI->createVirtualRegister(&RegRC);
2602   Register LoReg = MRI->createVirtualRegister(&RegRC);
2603 
2604   // Extract the subregisters from the source pointer.
2605   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg)
2606     .addReg(SrcReg, 0, AMDGPU::sub0);
2607   BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg)
2608     .addReg(SrcReg, 0, AMDGPU::sub1);
2609 
2610   Register MaskedLo, MaskedHi;
2611 
2612   // Try to avoid emitting a bit operation when we only need to touch half of
2613   // the 64-bit pointer.
2614   APInt MaskOnes = KnownBits->getKnownOnes(MaskReg).zextOrSelf(64);
2615 
2616   const APInt MaskHi32 = APInt::getHighBitsSet(64, 32);
2617   const APInt MaskLo32 = APInt::getLowBitsSet(64, 32);
2618   if ((MaskOnes & MaskLo32) == MaskLo32) {
2619     // If all the bits in the low half are 1, we only need a copy for it.
2620     MaskedLo = LoReg;
2621   } else {
2622     // Extract the mask subregister and apply the and.
2623     Register MaskLo = MRI->createVirtualRegister(&RegRC);
2624     MaskedLo = MRI->createVirtualRegister(&RegRC);
2625 
2626     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskLo)
2627       .addReg(MaskReg, 0, AMDGPU::sub0);
2628     BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedLo)
2629       .addReg(LoReg)
2630       .addReg(MaskLo);
2631   }
2632 
2633   if ((MaskOnes & MaskHi32) == MaskHi32) {
2634     // If all the bits in the high half are 1, we only need a copy for it.
2635     MaskedHi = HiReg;
2636   } else {
2637     Register MaskHi = MRI->createVirtualRegister(&RegRC);
2638     MaskedHi = MRI->createVirtualRegister(&RegRC);
2639 
2640     BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskHi)
2641       .addReg(MaskReg, 0, AMDGPU::sub1);
2642     BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedHi)
2643       .addReg(HiReg)
2644       .addReg(MaskHi);
2645   }
2646 
2647   BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
2648     .addReg(MaskedLo)
2649     .addImm(AMDGPU::sub0)
2650     .addReg(MaskedHi)
2651     .addImm(AMDGPU::sub1);
2652   I.eraseFromParent();
2653   return true;
2654 }
2655 
2656 /// Return the register to use for the index value, and the subregister to use
2657 /// for the indirectly accessed register.
2658 static std::pair<Register, unsigned>
2659 computeIndirectRegIndex(MachineRegisterInfo &MRI,
2660                         const SIRegisterInfo &TRI,
2661                         const TargetRegisterClass *SuperRC,
2662                         Register IdxReg,
2663                         unsigned EltSize) {
2664   Register IdxBaseReg;
2665   int Offset;
2666 
2667   std::tie(IdxBaseReg, Offset) = AMDGPU::getBaseWithConstantOffset(MRI, IdxReg);
2668   if (IdxBaseReg == AMDGPU::NoRegister) {
2669     // This will happen if the index is a known constant. This should ordinarily
2670     // be legalized out, but handle it as a register just in case.
2671     assert(Offset == 0);
2672     IdxBaseReg = IdxReg;
2673   }
2674 
2675   ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SuperRC, EltSize);
2676 
2677   // Skip out of bounds offsets, or else we would end up using an undefined
2678   // register.
2679   if (static_cast<unsigned>(Offset) >= SubRegs.size())
2680     return std::make_pair(IdxReg, SubRegs[0]);
2681   return std::make_pair(IdxBaseReg, SubRegs[Offset]);
2682 }
2683 
2684 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT(
2685   MachineInstr &MI) const {
2686   Register DstReg = MI.getOperand(0).getReg();
2687   Register SrcReg = MI.getOperand(1).getReg();
2688   Register IdxReg = MI.getOperand(2).getReg();
2689 
2690   LLT DstTy = MRI->getType(DstReg);
2691   LLT SrcTy = MRI->getType(SrcReg);
2692 
2693   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2694   const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI);
2695   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
2696 
2697   // The index must be scalar. If it wasn't RegBankSelect should have moved this
2698   // into a waterfall loop.
2699   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
2700     return false;
2701 
2702   const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB,
2703                                                                   *MRI);
2704   const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(DstTy, *DstRB,
2705                                                                   *MRI);
2706   if (!SrcRC || !DstRC)
2707     return false;
2708   if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) ||
2709       !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) ||
2710       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
2711     return false;
2712 
2713   MachineBasicBlock *BB = MI.getParent();
2714   const DebugLoc &DL = MI.getDebugLoc();
2715   const bool Is64 = DstTy.getSizeInBits() == 64;
2716 
2717   unsigned SubReg;
2718   std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, SrcRC, IdxReg,
2719                                                      DstTy.getSizeInBits() / 8);
2720 
2721   if (SrcRB->getID() == AMDGPU::SGPRRegBankID) {
2722     if (DstTy.getSizeInBits() != 32 && !Is64)
2723       return false;
2724 
2725     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2726       .addReg(IdxReg);
2727 
2728     unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32;
2729     BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg)
2730       .addReg(SrcReg, 0, SubReg)
2731       .addReg(SrcReg, RegState::Implicit);
2732     MI.eraseFromParent();
2733     return true;
2734   }
2735 
2736   if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32)
2737     return false;
2738 
2739   if (!STI.useVGPRIndexMode()) {
2740     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2741       .addReg(IdxReg);
2742     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg)
2743       .addReg(SrcReg, 0, SubReg)
2744       .addReg(SrcReg, RegState::Implicit);
2745     MI.eraseFromParent();
2746     return true;
2747   }
2748 
2749   const MCInstrDesc &GPRIDXDesc =
2750       TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*SrcRC), true);
2751   BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg)
2752       .addReg(SrcReg)
2753       .addReg(IdxReg)
2754       .addImm(SubReg);
2755 
2756   MI.eraseFromParent();
2757   return true;
2758 }
2759 
2760 // TODO: Fold insert_vector_elt (extract_vector_elt) into movrelsd
2761 bool AMDGPUInstructionSelector::selectG_INSERT_VECTOR_ELT(
2762   MachineInstr &MI) const {
2763   Register DstReg = MI.getOperand(0).getReg();
2764   Register VecReg = MI.getOperand(1).getReg();
2765   Register ValReg = MI.getOperand(2).getReg();
2766   Register IdxReg = MI.getOperand(3).getReg();
2767 
2768   LLT VecTy = MRI->getType(DstReg);
2769   LLT ValTy = MRI->getType(ValReg);
2770   unsigned VecSize = VecTy.getSizeInBits();
2771   unsigned ValSize = ValTy.getSizeInBits();
2772 
2773   const RegisterBank *VecRB = RBI.getRegBank(VecReg, *MRI, TRI);
2774   const RegisterBank *ValRB = RBI.getRegBank(ValReg, *MRI, TRI);
2775   const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI);
2776 
2777   assert(VecTy.getElementType() == ValTy);
2778 
2779   // The index must be scalar. If it wasn't RegBankSelect should have moved this
2780   // into a waterfall loop.
2781   if (IdxRB->getID() != AMDGPU::SGPRRegBankID)
2782     return false;
2783 
2784   const TargetRegisterClass *VecRC = TRI.getRegClassForTypeOnBank(VecTy, *VecRB,
2785                                                                   *MRI);
2786   const TargetRegisterClass *ValRC = TRI.getRegClassForTypeOnBank(ValTy, *ValRB,
2787                                                                   *MRI);
2788 
2789   if (!RBI.constrainGenericRegister(VecReg, *VecRC, *MRI) ||
2790       !RBI.constrainGenericRegister(DstReg, *VecRC, *MRI) ||
2791       !RBI.constrainGenericRegister(ValReg, *ValRC, *MRI) ||
2792       !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI))
2793     return false;
2794 
2795   if (VecRB->getID() == AMDGPU::VGPRRegBankID && ValSize != 32)
2796     return false;
2797 
2798   unsigned SubReg;
2799   std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, VecRC, IdxReg,
2800                                                      ValSize / 8);
2801 
2802   const bool IndexMode = VecRB->getID() == AMDGPU::VGPRRegBankID &&
2803                          STI.useVGPRIndexMode();
2804 
2805   MachineBasicBlock *BB = MI.getParent();
2806   const DebugLoc &DL = MI.getDebugLoc();
2807 
2808   if (!IndexMode) {
2809     BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0)
2810       .addReg(IdxReg);
2811 
2812     const MCInstrDesc &RegWriteOp = TII.getIndirectRegWriteMovRelPseudo(
2813         VecSize, ValSize, VecRB->getID() == AMDGPU::SGPRRegBankID);
2814     BuildMI(*BB, MI, DL, RegWriteOp, DstReg)
2815         .addReg(VecReg)
2816         .addReg(ValReg)
2817         .addImm(SubReg);
2818     MI.eraseFromParent();
2819     return true;
2820   }
2821 
2822   const MCInstrDesc &GPRIDXDesc =
2823       TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*VecRC), false);
2824   BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg)
2825       .addReg(VecReg)
2826       .addReg(ValReg)
2827       .addReg(IdxReg)
2828       .addImm(SubReg);
2829 
2830   MI.eraseFromParent();
2831   return true;
2832 }
2833 
2834 static bool isZeroOrUndef(int X) {
2835   return X == 0 || X == -1;
2836 }
2837 
2838 static bool isOneOrUndef(int X) {
2839   return X == 1 || X == -1;
2840 }
2841 
2842 static bool isZeroOrOneOrUndef(int X) {
2843   return X == 0 || X == 1 || X == -1;
2844 }
2845 
2846 // Normalize a VOP3P shuffle mask to refer to the low/high half of a single
2847 // 32-bit register.
2848 static Register normalizeVOP3PMask(int NewMask[2], Register Src0, Register Src1,
2849                                    ArrayRef<int> Mask) {
2850   NewMask[0] = Mask[0];
2851   NewMask[1] = Mask[1];
2852   if (isZeroOrOneOrUndef(Mask[0]) && isZeroOrOneOrUndef(Mask[1]))
2853     return Src0;
2854 
2855   assert(NewMask[0] == 2 || NewMask[0] == 3 || NewMask[0] == -1);
2856   assert(NewMask[1] == 2 || NewMask[1] == 3 || NewMask[1] == -1);
2857 
2858   // Shift the mask inputs to be 0/1;
2859   NewMask[0] = NewMask[0] == -1 ? -1 : NewMask[0] - 2;
2860   NewMask[1] = NewMask[1] == -1 ? -1 : NewMask[1] - 2;
2861   return Src1;
2862 }
2863 
2864 // This is only legal with VOP3P instructions as an aid to op_sel matching.
2865 bool AMDGPUInstructionSelector::selectG_SHUFFLE_VECTOR(
2866   MachineInstr &MI) const {
2867   Register DstReg = MI.getOperand(0).getReg();
2868   Register Src0Reg = MI.getOperand(1).getReg();
2869   Register Src1Reg = MI.getOperand(2).getReg();
2870   ArrayRef<int> ShufMask = MI.getOperand(3).getShuffleMask();
2871 
2872   const LLT V2S16 = LLT::fixed_vector(2, 16);
2873   if (MRI->getType(DstReg) != V2S16 || MRI->getType(Src0Reg) != V2S16)
2874     return false;
2875 
2876   if (!AMDGPU::isLegalVOP3PShuffleMask(ShufMask))
2877     return false;
2878 
2879   assert(ShufMask.size() == 2);
2880   assert(STI.hasSDWA() && "no target has VOP3P but not SDWA");
2881 
2882   MachineBasicBlock *MBB = MI.getParent();
2883   const DebugLoc &DL = MI.getDebugLoc();
2884 
2885   const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI);
2886   const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID;
2887   const TargetRegisterClass &RC = IsVALU ?
2888     AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
2889 
2890   // Handle the degenerate case which should have folded out.
2891   if (ShufMask[0] == -1 && ShufMask[1] == -1) {
2892     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::IMPLICIT_DEF), DstReg);
2893 
2894     MI.eraseFromParent();
2895     return RBI.constrainGenericRegister(DstReg, RC, *MRI);
2896   }
2897 
2898   // A legal VOP3P mask only reads one of the sources.
2899   int Mask[2];
2900   Register SrcVec = normalizeVOP3PMask(Mask, Src0Reg, Src1Reg, ShufMask);
2901 
2902   if (!RBI.constrainGenericRegister(DstReg, RC, *MRI) ||
2903       !RBI.constrainGenericRegister(SrcVec, RC, *MRI))
2904     return false;
2905 
2906   // TODO: This also should have been folded out
2907   if (isZeroOrUndef(Mask[0]) && isOneOrUndef(Mask[1])) {
2908     BuildMI(*MBB, MI, DL, TII.get(AMDGPU::COPY), DstReg)
2909       .addReg(SrcVec);
2910 
2911     MI.eraseFromParent();
2912     return true;
2913   }
2914 
2915   if (Mask[0] == 1 && Mask[1] == -1) {
2916     if (IsVALU) {
2917       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg)
2918         .addImm(16)
2919         .addReg(SrcVec);
2920     } else {
2921       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg)
2922         .addReg(SrcVec)
2923         .addImm(16);
2924     }
2925   } else if (Mask[0] == -1 && Mask[1] == 0) {
2926     if (IsVALU) {
2927       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), DstReg)
2928         .addImm(16)
2929         .addReg(SrcVec);
2930     } else {
2931       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHL_B32), DstReg)
2932         .addReg(SrcVec)
2933         .addImm(16);
2934     }
2935   } else if (Mask[0] == 0 && Mask[1] == 0) {
2936     if (IsVALU) {
2937       // Write low half of the register into the high half.
2938       MachineInstr *MovSDWA =
2939         BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
2940         .addImm(0)                             // $src0_modifiers
2941         .addReg(SrcVec)                        // $src0
2942         .addImm(0)                             // $clamp
2943         .addImm(AMDGPU::SDWA::WORD_1)          // $dst_sel
2944         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
2945         .addImm(AMDGPU::SDWA::WORD_0)          // $src0_sel
2946         .addReg(SrcVec, RegState::Implicit);
2947       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
2948     } else {
2949       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg)
2950         .addReg(SrcVec)
2951         .addReg(SrcVec);
2952     }
2953   } else if (Mask[0] == 1 && Mask[1] == 1) {
2954     if (IsVALU) {
2955       // Write high half of the register into the low half.
2956       MachineInstr *MovSDWA =
2957         BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg)
2958         .addImm(0)                             // $src0_modifiers
2959         .addReg(SrcVec)                        // $src0
2960         .addImm(0)                             // $clamp
2961         .addImm(AMDGPU::SDWA::WORD_0)          // $dst_sel
2962         .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused
2963         .addImm(AMDGPU::SDWA::WORD_1)          // $src0_sel
2964         .addReg(SrcVec, RegState::Implicit);
2965       MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1);
2966     } else {
2967       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HH_B32_B16), DstReg)
2968         .addReg(SrcVec)
2969         .addReg(SrcVec);
2970     }
2971   } else if (Mask[0] == 1 && Mask[1] == 0) {
2972     if (IsVALU) {
2973       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_ALIGNBIT_B32_e64), DstReg)
2974         .addReg(SrcVec)
2975         .addReg(SrcVec)
2976         .addImm(16);
2977     } else {
2978       Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
2979       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), TmpReg)
2980         .addReg(SrcVec)
2981         .addImm(16);
2982       BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg)
2983         .addReg(TmpReg)
2984         .addReg(SrcVec);
2985     }
2986   } else
2987     llvm_unreachable("all shuffle masks should be handled");
2988 
2989   MI.eraseFromParent();
2990   return true;
2991 }
2992 
2993 bool AMDGPUInstructionSelector::selectAMDGPU_BUFFER_ATOMIC_FADD(
2994   MachineInstr &MI) const {
2995   if (STI.hasGFX90AInsts())
2996     return selectImpl(MI, *CoverageInfo);
2997 
2998   MachineBasicBlock *MBB = MI.getParent();
2999   const DebugLoc &DL = MI.getDebugLoc();
3000 
3001   if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) {
3002     Function &F = MBB->getParent()->getFunction();
3003     DiagnosticInfoUnsupported
3004       NoFpRet(F, "return versions of fp atomics not supported",
3005               MI.getDebugLoc(), DS_Error);
3006     F.getContext().diagnose(NoFpRet);
3007     return false;
3008   }
3009 
3010   // FIXME: This is only needed because tablegen requires number of dst operands
3011   // in match and replace pattern to be the same. Otherwise patterns can be
3012   // exported from SDag path.
3013   MachineOperand &VDataIn = MI.getOperand(1);
3014   MachineOperand &VIndex = MI.getOperand(3);
3015   MachineOperand &VOffset = MI.getOperand(4);
3016   MachineOperand &SOffset = MI.getOperand(5);
3017   int16_t Offset = MI.getOperand(6).getImm();
3018 
3019   bool HasVOffset = !isOperandImmEqual(VOffset, 0, *MRI);
3020   bool HasVIndex = !isOperandImmEqual(VIndex, 0, *MRI);
3021 
3022   unsigned Opcode;
3023   if (HasVOffset) {
3024     Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN
3025                        : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN;
3026   } else {
3027     Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN
3028                        : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET;
3029   }
3030 
3031   if (MRI->getType(VDataIn.getReg()).isVector()) {
3032     switch (Opcode) {
3033     case AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN:
3034       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN;
3035       break;
3036     case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN:
3037       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFEN;
3038       break;
3039     case AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN:
3040       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_IDXEN;
3041       break;
3042     case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET:
3043       Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFSET;
3044       break;
3045     }
3046   }
3047 
3048   auto I = BuildMI(*MBB, MI, DL, TII.get(Opcode));
3049   I.add(VDataIn);
3050 
3051   if (Opcode == AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN ||
3052       Opcode == AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN) {
3053     Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class());
3054     BuildMI(*MBB, &*I, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg)
3055       .addReg(VIndex.getReg())
3056       .addImm(AMDGPU::sub0)
3057       .addReg(VOffset.getReg())
3058       .addImm(AMDGPU::sub1);
3059 
3060     I.addReg(IdxReg);
3061   } else if (HasVIndex) {
3062     I.add(VIndex);
3063   } else if (HasVOffset) {
3064     I.add(VOffset);
3065   }
3066 
3067   I.add(MI.getOperand(2)); // rsrc
3068   I.add(SOffset);
3069   I.addImm(Offset);
3070   I.addImm(MI.getOperand(7).getImm()); // cpol
3071   I.cloneMemRefs(MI);
3072 
3073   MI.eraseFromParent();
3074 
3075   return true;
3076 }
3077 
3078 bool AMDGPUInstructionSelector::selectGlobalAtomicFadd(
3079   MachineInstr &MI, MachineOperand &AddrOp, MachineOperand &DataOp) const {
3080 
3081   if (STI.hasGFX90AInsts()) {
3082     // gfx90a adds return versions of the global atomic fadd instructions so no
3083     // special handling is required.
3084     return selectImpl(MI, *CoverageInfo);
3085   }
3086 
3087   MachineBasicBlock *MBB = MI.getParent();
3088   const DebugLoc &DL = MI.getDebugLoc();
3089 
3090   if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) {
3091     Function &F = MBB->getParent()->getFunction();
3092     DiagnosticInfoUnsupported
3093       NoFpRet(F, "return versions of fp atomics not supported",
3094               MI.getDebugLoc(), DS_Error);
3095     F.getContext().diagnose(NoFpRet);
3096     return false;
3097   }
3098 
3099   // FIXME: This is only needed because tablegen requires number of dst operands
3100   // in match and replace pattern to be the same. Otherwise patterns can be
3101   // exported from SDag path.
3102   auto Addr = selectFlatOffsetImpl(AddrOp, SIInstrFlags::FlatGlobal);
3103 
3104   Register Data = DataOp.getReg();
3105   const unsigned Opc = MRI->getType(Data).isVector() ?
3106     AMDGPU::GLOBAL_ATOMIC_PK_ADD_F16 : AMDGPU::GLOBAL_ATOMIC_ADD_F32;
3107   auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc))
3108     .addReg(Addr.first)
3109     .addReg(Data)
3110     .addImm(Addr.second)
3111     .addImm(0) // cpol
3112     .cloneMemRefs(MI);
3113 
3114   MI.eraseFromParent();
3115   return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
3116 }
3117 
3118 bool AMDGPUInstructionSelector::selectBVHIntrinsic(MachineInstr &MI) const{
3119   MI.setDesc(TII.get(MI.getOperand(1).getImm()));
3120   MI.RemoveOperand(1);
3121   MI.addImplicitDefUseOperands(*MI.getParent()->getParent());
3122   return true;
3123 }
3124 
3125 bool AMDGPUInstructionSelector::select(MachineInstr &I) {
3126   if (I.isPHI())
3127     return selectPHI(I);
3128 
3129   if (!I.isPreISelOpcode()) {
3130     if (I.isCopy())
3131       return selectCOPY(I);
3132     return true;
3133   }
3134 
3135   switch (I.getOpcode()) {
3136   case TargetOpcode::G_AND:
3137   case TargetOpcode::G_OR:
3138   case TargetOpcode::G_XOR:
3139     if (selectImpl(I, *CoverageInfo))
3140       return true;
3141     return selectG_AND_OR_XOR(I);
3142   case TargetOpcode::G_ADD:
3143   case TargetOpcode::G_SUB:
3144     if (selectImpl(I, *CoverageInfo))
3145       return true;
3146     return selectG_ADD_SUB(I);
3147   case TargetOpcode::G_UADDO:
3148   case TargetOpcode::G_USUBO:
3149   case TargetOpcode::G_UADDE:
3150   case TargetOpcode::G_USUBE:
3151     return selectG_UADDO_USUBO_UADDE_USUBE(I);
3152   case TargetOpcode::G_INTTOPTR:
3153   case TargetOpcode::G_BITCAST:
3154   case TargetOpcode::G_PTRTOINT:
3155     return selectCOPY(I);
3156   case TargetOpcode::G_CONSTANT:
3157   case TargetOpcode::G_FCONSTANT:
3158     return selectG_CONSTANT(I);
3159   case TargetOpcode::G_FNEG:
3160     if (selectImpl(I, *CoverageInfo))
3161       return true;
3162     return selectG_FNEG(I);
3163   case TargetOpcode::G_FABS:
3164     if (selectImpl(I, *CoverageInfo))
3165       return true;
3166     return selectG_FABS(I);
3167   case TargetOpcode::G_EXTRACT:
3168     return selectG_EXTRACT(I);
3169   case TargetOpcode::G_MERGE_VALUES:
3170   case TargetOpcode::G_BUILD_VECTOR:
3171   case TargetOpcode::G_CONCAT_VECTORS:
3172     return selectG_MERGE_VALUES(I);
3173   case TargetOpcode::G_UNMERGE_VALUES:
3174     return selectG_UNMERGE_VALUES(I);
3175   case TargetOpcode::G_BUILD_VECTOR_TRUNC:
3176     return selectG_BUILD_VECTOR_TRUNC(I);
3177   case TargetOpcode::G_PTR_ADD:
3178     return selectG_PTR_ADD(I);
3179   case TargetOpcode::G_IMPLICIT_DEF:
3180     return selectG_IMPLICIT_DEF(I);
3181   case TargetOpcode::G_FREEZE:
3182     return selectCOPY(I);
3183   case TargetOpcode::G_INSERT:
3184     return selectG_INSERT(I);
3185   case TargetOpcode::G_INTRINSIC:
3186     return selectG_INTRINSIC(I);
3187   case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
3188     return selectG_INTRINSIC_W_SIDE_EFFECTS(I);
3189   case TargetOpcode::G_ICMP:
3190     if (selectG_ICMP(I))
3191       return true;
3192     return selectImpl(I, *CoverageInfo);
3193   case TargetOpcode::G_LOAD:
3194   case TargetOpcode::G_STORE:
3195   case TargetOpcode::G_ATOMIC_CMPXCHG:
3196   case TargetOpcode::G_ATOMICRMW_XCHG:
3197   case TargetOpcode::G_ATOMICRMW_ADD:
3198   case TargetOpcode::G_ATOMICRMW_SUB:
3199   case TargetOpcode::G_ATOMICRMW_AND:
3200   case TargetOpcode::G_ATOMICRMW_OR:
3201   case TargetOpcode::G_ATOMICRMW_XOR:
3202   case TargetOpcode::G_ATOMICRMW_MIN:
3203   case TargetOpcode::G_ATOMICRMW_MAX:
3204   case TargetOpcode::G_ATOMICRMW_UMIN:
3205   case TargetOpcode::G_ATOMICRMW_UMAX:
3206   case TargetOpcode::G_ATOMICRMW_FADD:
3207   case AMDGPU::G_AMDGPU_ATOMIC_INC:
3208   case AMDGPU::G_AMDGPU_ATOMIC_DEC:
3209   case AMDGPU::G_AMDGPU_ATOMIC_FMIN:
3210   case AMDGPU::G_AMDGPU_ATOMIC_FMAX:
3211     return selectG_LOAD_STORE_ATOMICRMW(I);
3212   case AMDGPU::G_AMDGPU_ATOMIC_CMPXCHG:
3213     return selectG_AMDGPU_ATOMIC_CMPXCHG(I);
3214   case TargetOpcode::G_SELECT:
3215     return selectG_SELECT(I);
3216   case TargetOpcode::G_TRUNC:
3217     return selectG_TRUNC(I);
3218   case TargetOpcode::G_SEXT:
3219   case TargetOpcode::G_ZEXT:
3220   case TargetOpcode::G_ANYEXT:
3221   case TargetOpcode::G_SEXT_INREG:
3222     if (selectImpl(I, *CoverageInfo))
3223       return true;
3224     return selectG_SZA_EXT(I);
3225   case TargetOpcode::G_BRCOND:
3226     return selectG_BRCOND(I);
3227   case TargetOpcode::G_GLOBAL_VALUE:
3228     return selectG_GLOBAL_VALUE(I);
3229   case TargetOpcode::G_PTRMASK:
3230     return selectG_PTRMASK(I);
3231   case TargetOpcode::G_EXTRACT_VECTOR_ELT:
3232     return selectG_EXTRACT_VECTOR_ELT(I);
3233   case TargetOpcode::G_INSERT_VECTOR_ELT:
3234     return selectG_INSERT_VECTOR_ELT(I);
3235   case TargetOpcode::G_SHUFFLE_VECTOR:
3236     return selectG_SHUFFLE_VECTOR(I);
3237   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD:
3238   case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE: {
3239     const AMDGPU::ImageDimIntrinsicInfo *Intr
3240       = AMDGPU::getImageDimIntrinsicInfo(I.getIntrinsicID());
3241     assert(Intr && "not an image intrinsic with image pseudo");
3242     return selectImageIntrinsic(I, Intr);
3243   }
3244   case AMDGPU::G_AMDGPU_INTRIN_BVH_INTERSECT_RAY:
3245     return selectBVHIntrinsic(I);
3246   case AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD:
3247     return selectAMDGPU_BUFFER_ATOMIC_FADD(I);
3248   case AMDGPU::G_SBFX:
3249   case AMDGPU::G_UBFX:
3250     return selectG_SBFX_UBFX(I);
3251   case AMDGPU::G_SI_CALL:
3252     I.setDesc(TII.get(AMDGPU::SI_CALL));
3253     return true;
3254   default:
3255     return selectImpl(I, *CoverageInfo);
3256   }
3257   return false;
3258 }
3259 
3260 InstructionSelector::ComplexRendererFns
3261 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
3262   return {{
3263       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
3264   }};
3265 
3266 }
3267 
3268 std::pair<Register, unsigned>
3269 AMDGPUInstructionSelector::selectVOP3ModsImpl(MachineOperand &Root,
3270                                               bool AllowAbs) const {
3271   Register Src = Root.getReg();
3272   Register OrigSrc = Src;
3273   unsigned Mods = 0;
3274   MachineInstr *MI = getDefIgnoringCopies(Src, *MRI);
3275 
3276   if (MI && MI->getOpcode() == AMDGPU::G_FNEG) {
3277     Src = MI->getOperand(1).getReg();
3278     Mods |= SISrcMods::NEG;
3279     MI = getDefIgnoringCopies(Src, *MRI);
3280   }
3281 
3282   if (AllowAbs && MI && MI->getOpcode() == AMDGPU::G_FABS) {
3283     Src = MI->getOperand(1).getReg();
3284     Mods |= SISrcMods::ABS;
3285   }
3286 
3287   if (Mods != 0 &&
3288       RBI.getRegBank(Src, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) {
3289     MachineInstr *UseMI = Root.getParent();
3290 
3291     // If we looked through copies to find source modifiers on an SGPR operand,
3292     // we now have an SGPR register source. To avoid potentially violating the
3293     // constant bus restriction, we need to insert a copy to a VGPR.
3294     Register VGPRSrc = MRI->cloneVirtualRegister(OrigSrc);
3295     BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(),
3296             TII.get(AMDGPU::COPY), VGPRSrc)
3297       .addReg(Src);
3298     Src = VGPRSrc;
3299   }
3300 
3301   return std::make_pair(Src, Mods);
3302 }
3303 
3304 ///
3305 /// This will select either an SGPR or VGPR operand and will save us from
3306 /// having to write an extra tablegen pattern.
3307 InstructionSelector::ComplexRendererFns
3308 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
3309   return {{
3310       [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
3311   }};
3312 }
3313 
3314 InstructionSelector::ComplexRendererFns
3315 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
3316   Register Src;
3317   unsigned Mods;
3318   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
3319 
3320   return {{
3321       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3322       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
3323       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
3324       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
3325   }};
3326 }
3327 
3328 InstructionSelector::ComplexRendererFns
3329 AMDGPUInstructionSelector::selectVOP3BMods0(MachineOperand &Root) const {
3330   Register Src;
3331   unsigned Mods;
3332   std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false);
3333 
3334   return {{
3335       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3336       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
3337       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },    // clamp
3338       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }     // omod
3339   }};
3340 }
3341 
3342 InstructionSelector::ComplexRendererFns
3343 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
3344   return {{
3345       [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
3346       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
3347       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }  // omod
3348   }};
3349 }
3350 
3351 InstructionSelector::ComplexRendererFns
3352 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
3353   Register Src;
3354   unsigned Mods;
3355   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
3356 
3357   return {{
3358       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3359       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3360   }};
3361 }
3362 
3363 InstructionSelector::ComplexRendererFns
3364 AMDGPUInstructionSelector::selectVOP3BMods(MachineOperand &Root) const {
3365   Register Src;
3366   unsigned Mods;
3367   std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false);
3368 
3369   return {{
3370       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3371       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods
3372   }};
3373 }
3374 
3375 InstructionSelector::ComplexRendererFns
3376 AMDGPUInstructionSelector::selectVOP3NoMods(MachineOperand &Root) const {
3377   Register Reg = Root.getReg();
3378   const MachineInstr *Def = getDefIgnoringCopies(Reg, *MRI);
3379   if (Def && (Def->getOpcode() == AMDGPU::G_FNEG ||
3380               Def->getOpcode() == AMDGPU::G_FABS))
3381     return {};
3382   return {{
3383       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
3384   }};
3385 }
3386 
3387 std::pair<Register, unsigned>
3388 AMDGPUInstructionSelector::selectVOP3PModsImpl(
3389   Register Src, const MachineRegisterInfo &MRI) const {
3390   unsigned Mods = 0;
3391   MachineInstr *MI = MRI.getVRegDef(Src);
3392 
3393   if (MI && MI->getOpcode() == AMDGPU::G_FNEG &&
3394       // It's possible to see an f32 fneg here, but unlikely.
3395       // TODO: Treat f32 fneg as only high bit.
3396       MRI.getType(Src) == LLT::fixed_vector(2, 16)) {
3397     Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI);
3398     Src = MI->getOperand(1).getReg();
3399     MI = MRI.getVRegDef(Src);
3400   }
3401 
3402   // TODO: Match op_sel through g_build_vector_trunc and g_shuffle_vector.
3403 
3404   // Packed instructions do not have abs modifiers.
3405   Mods |= SISrcMods::OP_SEL_1;
3406 
3407   return std::make_pair(Src, Mods);
3408 }
3409 
3410 InstructionSelector::ComplexRendererFns
3411 AMDGPUInstructionSelector::selectVOP3PMods(MachineOperand &Root) const {
3412   MachineRegisterInfo &MRI
3413     = Root.getParent()->getParent()->getParent()->getRegInfo();
3414 
3415   Register Src;
3416   unsigned Mods;
3417   std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI);
3418 
3419   return {{
3420       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3421       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3422   }};
3423 }
3424 
3425 InstructionSelector::ComplexRendererFns
3426 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const {
3427   Register Src;
3428   unsigned Mods;
3429   std::tie(Src, Mods) = selectVOP3ModsImpl(Root);
3430   if (!isKnownNeverNaN(Src, *MRI))
3431     return None;
3432 
3433   return {{
3434       [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
3435       [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }  // src_mods
3436   }};
3437 }
3438 
3439 InstructionSelector::ComplexRendererFns
3440 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const {
3441   // FIXME: Handle op_sel
3442   return {{
3443       [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
3444       [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods
3445   }};
3446 }
3447 
3448 InstructionSelector::ComplexRendererFns
3449 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
3450   SmallVector<GEPInfo, 4> AddrInfo;
3451   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
3452 
3453   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
3454     return None;
3455 
3456   const GEPInfo &GEPInfo = AddrInfo[0];
3457   Optional<int64_t> EncodedImm =
3458       AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm, false);
3459   if (!EncodedImm)
3460     return None;
3461 
3462   unsigned PtrReg = GEPInfo.SgprParts[0];
3463   return {{
3464     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
3465     [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }
3466   }};
3467 }
3468 
3469 InstructionSelector::ComplexRendererFns
3470 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
3471   SmallVector<GEPInfo, 4> AddrInfo;
3472   getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo);
3473 
3474   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
3475     return None;
3476 
3477   const GEPInfo &GEPInfo = AddrInfo[0];
3478   Register PtrReg = GEPInfo.SgprParts[0];
3479   Optional<int64_t> EncodedImm =
3480       AMDGPU::getSMRDEncodedLiteralOffset32(STI, GEPInfo.Imm);
3481   if (!EncodedImm)
3482     return None;
3483 
3484   return {{
3485     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
3486     [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }
3487   }};
3488 }
3489 
3490 InstructionSelector::ComplexRendererFns
3491 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
3492   MachineInstr *MI = Root.getParent();
3493   MachineBasicBlock *MBB = MI->getParent();
3494 
3495   SmallVector<GEPInfo, 4> AddrInfo;
3496   getAddrModeInfo(*MI, *MRI, AddrInfo);
3497 
3498   // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
3499   // then we can select all ptr + 32-bit offsets not just immediate offsets.
3500   if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
3501     return None;
3502 
3503   const GEPInfo &GEPInfo = AddrInfo[0];
3504   // SGPR offset is unsigned.
3505   if (!GEPInfo.Imm || GEPInfo.Imm < 0 || !isUInt<32>(GEPInfo.Imm))
3506     return None;
3507 
3508   // If we make it this far we have a load with an 32-bit immediate offset.
3509   // It is OK to select this using a sgpr offset, because we have already
3510   // failed trying to select this load into one of the _IMM variants since
3511   // the _IMM Patterns are considered before the _SGPR patterns.
3512   Register PtrReg = GEPInfo.SgprParts[0];
3513   Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
3514   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
3515           .addImm(GEPInfo.Imm);
3516   return {{
3517     [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
3518     [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
3519   }};
3520 }
3521 
3522 std::pair<Register, int>
3523 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root,
3524                                                 uint64_t FlatVariant) const {
3525   MachineInstr *MI = Root.getParent();
3526 
3527   auto Default = std::make_pair(Root.getReg(), 0);
3528 
3529   if (!STI.hasFlatInstOffsets())
3530     return Default;
3531 
3532   Register PtrBase;
3533   int64_t ConstOffset;
3534   std::tie(PtrBase, ConstOffset) =
3535       getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
3536   if (ConstOffset == 0)
3537     return Default;
3538 
3539   unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace();
3540   if (!TII.isLegalFLATOffset(ConstOffset, AddrSpace, FlatVariant))
3541     return Default;
3542 
3543   return std::make_pair(PtrBase, ConstOffset);
3544 }
3545 
3546 InstructionSelector::ComplexRendererFns
3547 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const {
3548   auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FLAT);
3549 
3550   return {{
3551       [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); },
3552       [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); },
3553     }};
3554 }
3555 
3556 InstructionSelector::ComplexRendererFns
3557 AMDGPUInstructionSelector::selectGlobalOffset(MachineOperand &Root) const {
3558   auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatGlobal);
3559 
3560   return {{
3561       [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); },
3562       [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); },
3563   }};
3564 }
3565 
3566 InstructionSelector::ComplexRendererFns
3567 AMDGPUInstructionSelector::selectScratchOffset(MachineOperand &Root) const {
3568   auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatScratch);
3569 
3570   return {{
3571       [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); },
3572       [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); },
3573     }};
3574 }
3575 
3576 /// Match a zero extend from a 32-bit value to 64-bits.
3577 static Register matchZeroExtendFromS32(MachineRegisterInfo &MRI, Register Reg) {
3578   Register ZExtSrc;
3579   if (mi_match(Reg, MRI, m_GZExt(m_Reg(ZExtSrc))))
3580     return MRI.getType(ZExtSrc) == LLT::scalar(32) ? ZExtSrc : Register();
3581 
3582   // Match legalized form %zext = G_MERGE_VALUES (s32 %x), (s32 0)
3583   const MachineInstr *Def = getDefIgnoringCopies(Reg, MRI);
3584   if (Def->getOpcode() != AMDGPU::G_MERGE_VALUES)
3585     return false;
3586 
3587   if (mi_match(Def->getOperand(2).getReg(), MRI, m_ZeroInt())) {
3588     return Def->getOperand(1).getReg();
3589   }
3590 
3591   return Register();
3592 }
3593 
3594 // Match (64-bit SGPR base) + (zext vgpr offset) + sext(imm offset)
3595 InstructionSelector::ComplexRendererFns
3596 AMDGPUInstructionSelector::selectGlobalSAddr(MachineOperand &Root) const {
3597   Register Addr = Root.getReg();
3598   Register PtrBase;
3599   int64_t ConstOffset;
3600   int64_t ImmOffset = 0;
3601 
3602   // Match the immediate offset first, which canonically is moved as low as
3603   // possible.
3604   std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI);
3605 
3606   if (ConstOffset != 0) {
3607     if (TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::GLOBAL_ADDRESS,
3608                               SIInstrFlags::FlatGlobal)) {
3609       Addr = PtrBase;
3610       ImmOffset = ConstOffset;
3611     } else {
3612       auto PtrBaseDef = getDefSrcRegIgnoringCopies(PtrBase, *MRI);
3613       if (!PtrBaseDef)
3614         return None;
3615 
3616       if (isSGPR(PtrBaseDef->Reg)) {
3617         if (ConstOffset > 0) {
3618           // Offset is too large.
3619           //
3620           // saddr + large_offset -> saddr +
3621           //                         (voffset = large_offset & ~MaxOffset) +
3622           //                         (large_offset & MaxOffset);
3623           int64_t SplitImmOffset, RemainderOffset;
3624           std::tie(SplitImmOffset, RemainderOffset) = TII.splitFlatOffset(
3625               ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, SIInstrFlags::FlatGlobal);
3626 
3627           if (isUInt<32>(RemainderOffset)) {
3628             MachineInstr *MI = Root.getParent();
3629             MachineBasicBlock *MBB = MI->getParent();
3630             Register HighBits =
3631                 MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3632 
3633             BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
3634                     HighBits)
3635                 .addImm(RemainderOffset);
3636 
3637             return {{
3638                 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrBase); }, // saddr
3639                 [=](MachineInstrBuilder &MIB) {
3640                   MIB.addReg(HighBits);
3641                 }, // voffset
3642                 [=](MachineInstrBuilder &MIB) { MIB.addImm(SplitImmOffset); },
3643             }};
3644           }
3645         }
3646 
3647         // We are adding a 64 bit SGPR and a constant. If constant bus limit
3648         // is 1 we would need to perform 1 or 2 extra moves for each half of
3649         // the constant and it is better to do a scalar add and then issue a
3650         // single VALU instruction to materialize zero. Otherwise it is less
3651         // instructions to perform VALU adds with immediates or inline literals.
3652         unsigned NumLiterals =
3653             !TII.isInlineConstant(APInt(32, ConstOffset & 0xffffffff)) +
3654             !TII.isInlineConstant(APInt(32, ConstOffset >> 32));
3655         if (STI.getConstantBusLimit(AMDGPU::V_ADD_U32_e64) > NumLiterals)
3656           return None;
3657       }
3658     }
3659   }
3660 
3661   auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI);
3662   if (!AddrDef)
3663     return None;
3664 
3665   // Match the variable offset.
3666   if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) {
3667     // Look through the SGPR->VGPR copy.
3668     Register SAddr =
3669         getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI);
3670 
3671     if (SAddr && isSGPR(SAddr)) {
3672       Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg();
3673 
3674       // It's possible voffset is an SGPR here, but the copy to VGPR will be
3675       // inserted later.
3676       if (Register VOffset = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) {
3677         return {{[=](MachineInstrBuilder &MIB) { // saddr
3678                    MIB.addReg(SAddr);
3679                  },
3680                  [=](MachineInstrBuilder &MIB) { // voffset
3681                    MIB.addReg(VOffset);
3682                  },
3683                  [=](MachineInstrBuilder &MIB) { // offset
3684                    MIB.addImm(ImmOffset);
3685                  }}};
3686       }
3687     }
3688   }
3689 
3690   // FIXME: We should probably have folded COPY (G_IMPLICIT_DEF) earlier, and
3691   // drop this.
3692   if (AddrDef->MI->getOpcode() == AMDGPU::G_IMPLICIT_DEF ||
3693       AddrDef->MI->getOpcode() == AMDGPU::G_CONSTANT || !isSGPR(AddrDef->Reg))
3694     return None;
3695 
3696   // It's cheaper to materialize a single 32-bit zero for vaddr than the two
3697   // moves required to copy a 64-bit SGPR to VGPR.
3698   MachineInstr *MI = Root.getParent();
3699   MachineBasicBlock *MBB = MI->getParent();
3700   Register VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3701 
3702   BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), VOffset)
3703       .addImm(0);
3704 
3705   return {{
3706       [=](MachineInstrBuilder &MIB) { MIB.addReg(AddrDef->Reg); }, // saddr
3707       [=](MachineInstrBuilder &MIB) { MIB.addReg(VOffset); },      // voffset
3708       [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); }     // offset
3709   }};
3710 }
3711 
3712 InstructionSelector::ComplexRendererFns
3713 AMDGPUInstructionSelector::selectScratchSAddr(MachineOperand &Root) const {
3714   Register Addr = Root.getReg();
3715   Register PtrBase;
3716   int64_t ConstOffset;
3717   int64_t ImmOffset = 0;
3718 
3719   // Match the immediate offset first, which canonically is moved as low as
3720   // possible.
3721   std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI);
3722 
3723   if (ConstOffset != 0 &&
3724       TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS,
3725                             SIInstrFlags::FlatScratch)) {
3726     Addr = PtrBase;
3727     ImmOffset = ConstOffset;
3728   }
3729 
3730   auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI);
3731   if (!AddrDef)
3732     return None;
3733 
3734   if (AddrDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) {
3735     int FI = AddrDef->MI->getOperand(1).getIndex();
3736     return {{
3737         [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr
3738         [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
3739     }};
3740   }
3741 
3742   Register SAddr = AddrDef->Reg;
3743 
3744   if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) {
3745     Register LHS = AddrDef->MI->getOperand(1).getReg();
3746     Register RHS = AddrDef->MI->getOperand(2).getReg();
3747     auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI);
3748     auto RHSDef = getDefSrcRegIgnoringCopies(RHS, *MRI);
3749 
3750     if (LHSDef && RHSDef &&
3751         LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX &&
3752         isSGPR(RHSDef->Reg)) {
3753       int FI = LHSDef->MI->getOperand(1).getIndex();
3754       MachineInstr &I = *Root.getParent();
3755       MachineBasicBlock *BB = I.getParent();
3756       const DebugLoc &DL = I.getDebugLoc();
3757       SAddr = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
3758 
3759       BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_I32), SAddr)
3760           .addFrameIndex(FI)
3761           .addReg(RHSDef->Reg);
3762     }
3763   }
3764 
3765   if (!isSGPR(SAddr))
3766     return None;
3767 
3768   return {{
3769       [=](MachineInstrBuilder &MIB) { MIB.addReg(SAddr); }, // saddr
3770       [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset
3771   }};
3772 }
3773 
3774 InstructionSelector::ComplexRendererFns
3775 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const {
3776   MachineInstr *MI = Root.getParent();
3777   MachineBasicBlock *MBB = MI->getParent();
3778   MachineFunction *MF = MBB->getParent();
3779   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
3780 
3781   int64_t Offset = 0;
3782   if (mi_match(Root.getReg(), *MRI, m_ICst(Offset)) &&
3783       Offset != TM.getNullPointerValue(AMDGPUAS::PRIVATE_ADDRESS)) {
3784     Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3785 
3786     // TODO: Should this be inside the render function? The iterator seems to
3787     // move.
3788     BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
3789             HighBits)
3790       .addImm(Offset & ~4095);
3791 
3792     return {{[=](MachineInstrBuilder &MIB) { // rsrc
3793                MIB.addReg(Info->getScratchRSrcReg());
3794              },
3795              [=](MachineInstrBuilder &MIB) { // vaddr
3796                MIB.addReg(HighBits);
3797              },
3798              [=](MachineInstrBuilder &MIB) { // soffset
3799                // Use constant zero for soffset and rely on eliminateFrameIndex
3800                // to choose the appropriate frame register if need be.
3801                MIB.addImm(0);
3802              },
3803              [=](MachineInstrBuilder &MIB) { // offset
3804                MIB.addImm(Offset & 4095);
3805              }}};
3806   }
3807 
3808   assert(Offset == 0 || Offset == -1);
3809 
3810   // Try to fold a frame index directly into the MUBUF vaddr field, and any
3811   // offsets.
3812   Optional<int> FI;
3813   Register VAddr = Root.getReg();
3814   if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) {
3815     Register PtrBase;
3816     int64_t ConstOffset;
3817     std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(VAddr, *MRI);
3818     if (ConstOffset != 0) {
3819       if (SIInstrInfo::isLegalMUBUFImmOffset(ConstOffset) &&
3820           (!STI.privateMemoryResourceIsRangeChecked() ||
3821            KnownBits->signBitIsZero(PtrBase))) {
3822         const MachineInstr *PtrBaseDef = MRI->getVRegDef(PtrBase);
3823         if (PtrBaseDef->getOpcode() == AMDGPU::G_FRAME_INDEX)
3824           FI = PtrBaseDef->getOperand(1).getIndex();
3825         else
3826           VAddr = PtrBase;
3827         Offset = ConstOffset;
3828       }
3829     } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) {
3830       FI = RootDef->getOperand(1).getIndex();
3831     }
3832   }
3833 
3834   return {{[=](MachineInstrBuilder &MIB) { // rsrc
3835              MIB.addReg(Info->getScratchRSrcReg());
3836            },
3837            [=](MachineInstrBuilder &MIB) { // vaddr
3838              if (FI.hasValue())
3839                MIB.addFrameIndex(FI.getValue());
3840              else
3841                MIB.addReg(VAddr);
3842            },
3843            [=](MachineInstrBuilder &MIB) { // soffset
3844              // Use constant zero for soffset and rely on eliminateFrameIndex
3845              // to choose the appropriate frame register if need be.
3846              MIB.addImm(0);
3847            },
3848            [=](MachineInstrBuilder &MIB) { // offset
3849              MIB.addImm(Offset);
3850            }}};
3851 }
3852 
3853 bool AMDGPUInstructionSelector::isDSOffsetLegal(Register Base,
3854                                                 int64_t Offset) const {
3855   if (!isUInt<16>(Offset))
3856     return false;
3857 
3858   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
3859     return true;
3860 
3861   // On Southern Islands instruction with a negative base value and an offset
3862   // don't seem to work.
3863   return KnownBits->signBitIsZero(Base);
3864 }
3865 
3866 bool AMDGPUInstructionSelector::isDSOffset2Legal(Register Base, int64_t Offset0,
3867                                                  int64_t Offset1,
3868                                                  unsigned Size) const {
3869   if (Offset0 % Size != 0 || Offset1 % Size != 0)
3870     return false;
3871   if (!isUInt<8>(Offset0 / Size) || !isUInt<8>(Offset1 / Size))
3872     return false;
3873 
3874   if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
3875     return true;
3876 
3877   // On Southern Islands instruction with a negative base value and an offset
3878   // don't seem to work.
3879   return KnownBits->signBitIsZero(Base);
3880 }
3881 
3882 bool AMDGPUInstructionSelector::isUnneededShiftMask(const MachineInstr &MI,
3883                                                     unsigned ShAmtBits) const {
3884   assert(MI.getOpcode() == TargetOpcode::G_AND);
3885 
3886   Optional<APInt> RHS = getIConstantVRegVal(MI.getOperand(2).getReg(), *MRI);
3887   if (!RHS)
3888     return false;
3889 
3890   if (RHS->countTrailingOnes() >= ShAmtBits)
3891     return true;
3892 
3893   const APInt &LHSKnownZeros =
3894       KnownBits->getKnownZeroes(MI.getOperand(1).getReg());
3895   return (LHSKnownZeros | *RHS).countTrailingOnes() >= ShAmtBits;
3896 }
3897 
3898 InstructionSelector::ComplexRendererFns
3899 AMDGPUInstructionSelector::selectMUBUFScratchOffset(
3900     MachineOperand &Root) const {
3901   MachineInstr *MI = Root.getParent();
3902   MachineBasicBlock *MBB = MI->getParent();
3903 
3904   int64_t Offset = 0;
3905   if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) ||
3906       !SIInstrInfo::isLegalMUBUFImmOffset(Offset))
3907     return {};
3908 
3909   const MachineFunction *MF = MBB->getParent();
3910   const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
3911 
3912   return {{
3913       [=](MachineInstrBuilder &MIB) { // rsrc
3914         MIB.addReg(Info->getScratchRSrcReg());
3915       },
3916       [=](MachineInstrBuilder &MIB) { // soffset
3917         MIB.addImm(0);
3918       },
3919       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset
3920   }};
3921 }
3922 
3923 std::pair<Register, unsigned>
3924 AMDGPUInstructionSelector::selectDS1Addr1OffsetImpl(MachineOperand &Root) const {
3925   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
3926   if (!RootDef)
3927     return std::make_pair(Root.getReg(), 0);
3928 
3929   int64_t ConstAddr = 0;
3930 
3931   Register PtrBase;
3932   int64_t Offset;
3933   std::tie(PtrBase, Offset) =
3934     getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
3935 
3936   if (Offset) {
3937     if (isDSOffsetLegal(PtrBase, Offset)) {
3938       // (add n0, c0)
3939       return std::make_pair(PtrBase, Offset);
3940     }
3941   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
3942     // TODO
3943 
3944 
3945   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
3946     // TODO
3947 
3948   }
3949 
3950   return std::make_pair(Root.getReg(), 0);
3951 }
3952 
3953 InstructionSelector::ComplexRendererFns
3954 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const {
3955   Register Reg;
3956   unsigned Offset;
3957   std::tie(Reg, Offset) = selectDS1Addr1OffsetImpl(Root);
3958   return {{
3959       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
3960       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }
3961     }};
3962 }
3963 
3964 InstructionSelector::ComplexRendererFns
3965 AMDGPUInstructionSelector::selectDS64Bit4ByteAligned(MachineOperand &Root) const {
3966   return selectDSReadWrite2(Root, 4);
3967 }
3968 
3969 InstructionSelector::ComplexRendererFns
3970 AMDGPUInstructionSelector::selectDS128Bit8ByteAligned(MachineOperand &Root) const {
3971   return selectDSReadWrite2(Root, 8);
3972 }
3973 
3974 InstructionSelector::ComplexRendererFns
3975 AMDGPUInstructionSelector::selectDSReadWrite2(MachineOperand &Root,
3976                                               unsigned Size) const {
3977   Register Reg;
3978   unsigned Offset;
3979   std::tie(Reg, Offset) = selectDSReadWrite2Impl(Root, Size);
3980   return {{
3981       [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); },
3982       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); },
3983       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset+1); }
3984     }};
3985 }
3986 
3987 std::pair<Register, unsigned>
3988 AMDGPUInstructionSelector::selectDSReadWrite2Impl(MachineOperand &Root,
3989                                                   unsigned Size) const {
3990   const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg());
3991   if (!RootDef)
3992     return std::make_pair(Root.getReg(), 0);
3993 
3994   int64_t ConstAddr = 0;
3995 
3996   Register PtrBase;
3997   int64_t Offset;
3998   std::tie(PtrBase, Offset) =
3999     getPtrBaseWithConstantOffset(Root.getReg(), *MRI);
4000 
4001   if (Offset) {
4002     int64_t OffsetValue0 = Offset;
4003     int64_t OffsetValue1 = Offset + Size;
4004     if (isDSOffset2Legal(PtrBase, OffsetValue0, OffsetValue1, Size)) {
4005       // (add n0, c0)
4006       return std::make_pair(PtrBase, OffsetValue0 / Size);
4007     }
4008   } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
4009     // TODO
4010 
4011   } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) {
4012     // TODO
4013 
4014   }
4015 
4016   return std::make_pair(Root.getReg(), 0);
4017 }
4018 
4019 /// If \p Root is a G_PTR_ADD with a G_CONSTANT on the right hand side, return
4020 /// the base value with the constant offset. There may be intervening copies
4021 /// between \p Root and the identified constant. Returns \p Root, 0 if this does
4022 /// not match the pattern.
4023 std::pair<Register, int64_t>
4024 AMDGPUInstructionSelector::getPtrBaseWithConstantOffset(
4025   Register Root, const MachineRegisterInfo &MRI) const {
4026   MachineInstr *RootI = getDefIgnoringCopies(Root, MRI);
4027   if (RootI->getOpcode() != TargetOpcode::G_PTR_ADD)
4028     return {Root, 0};
4029 
4030   MachineOperand &RHS = RootI->getOperand(2);
4031   Optional<ValueAndVReg> MaybeOffset =
4032       getIConstantVRegValWithLookThrough(RHS.getReg(), MRI);
4033   if (!MaybeOffset)
4034     return {Root, 0};
4035   return {RootI->getOperand(1).getReg(), MaybeOffset->Value.getSExtValue()};
4036 }
4037 
4038 static void addZeroImm(MachineInstrBuilder &MIB) {
4039   MIB.addImm(0);
4040 }
4041 
4042 /// Return a resource descriptor for use with an arbitrary 64-bit pointer. If \p
4043 /// BasePtr is not valid, a null base pointer will be used.
4044 static Register buildRSRC(MachineIRBuilder &B, MachineRegisterInfo &MRI,
4045                           uint32_t FormatLo, uint32_t FormatHi,
4046                           Register BasePtr) {
4047   Register RSrc2 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
4048   Register RSrc3 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
4049   Register RSrcHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
4050   Register RSrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass);
4051 
4052   B.buildInstr(AMDGPU::S_MOV_B32)
4053     .addDef(RSrc2)
4054     .addImm(FormatLo);
4055   B.buildInstr(AMDGPU::S_MOV_B32)
4056     .addDef(RSrc3)
4057     .addImm(FormatHi);
4058 
4059   // Build the half of the subregister with the constants before building the
4060   // full 128-bit register. If we are building multiple resource descriptors,
4061   // this will allow CSEing of the 2-component register.
4062   B.buildInstr(AMDGPU::REG_SEQUENCE)
4063     .addDef(RSrcHi)
4064     .addReg(RSrc2)
4065     .addImm(AMDGPU::sub0)
4066     .addReg(RSrc3)
4067     .addImm(AMDGPU::sub1);
4068 
4069   Register RSrcLo = BasePtr;
4070   if (!BasePtr) {
4071     RSrcLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
4072     B.buildInstr(AMDGPU::S_MOV_B64)
4073       .addDef(RSrcLo)
4074       .addImm(0);
4075   }
4076 
4077   B.buildInstr(AMDGPU::REG_SEQUENCE)
4078     .addDef(RSrc)
4079     .addReg(RSrcLo)
4080     .addImm(AMDGPU::sub0_sub1)
4081     .addReg(RSrcHi)
4082     .addImm(AMDGPU::sub2_sub3);
4083 
4084   return RSrc;
4085 }
4086 
4087 static Register buildAddr64RSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI,
4088                                 const SIInstrInfo &TII, Register BasePtr) {
4089   uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat();
4090 
4091   // FIXME: Why are half the "default" bits ignored based on the addressing
4092   // mode?
4093   return buildRSRC(B, MRI, 0, Hi_32(DefaultFormat), BasePtr);
4094 }
4095 
4096 static Register buildOffsetSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI,
4097                                const SIInstrInfo &TII, Register BasePtr) {
4098   uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat();
4099 
4100   // FIXME: Why are half the "default" bits ignored based on the addressing
4101   // mode?
4102   return buildRSRC(B, MRI, -1, Hi_32(DefaultFormat), BasePtr);
4103 }
4104 
4105 AMDGPUInstructionSelector::MUBUFAddressData
4106 AMDGPUInstructionSelector::parseMUBUFAddress(Register Src) const {
4107   MUBUFAddressData Data;
4108   Data.N0 = Src;
4109 
4110   Register PtrBase;
4111   int64_t Offset;
4112 
4113   std::tie(PtrBase, Offset) = getPtrBaseWithConstantOffset(Src, *MRI);
4114   if (isUInt<32>(Offset)) {
4115     Data.N0 = PtrBase;
4116     Data.Offset = Offset;
4117   }
4118 
4119   if (MachineInstr *InputAdd
4120       = getOpcodeDef(TargetOpcode::G_PTR_ADD, Data.N0, *MRI)) {
4121     Data.N2 = InputAdd->getOperand(1).getReg();
4122     Data.N3 = InputAdd->getOperand(2).getReg();
4123 
4124     // FIXME: Need to fix extra SGPR->VGPRcopies inserted
4125     // FIXME: Don't know this was defined by operand 0
4126     //
4127     // TODO: Remove this when we have copy folding optimizations after
4128     // RegBankSelect.
4129     Data.N2 = getDefIgnoringCopies(Data.N2, *MRI)->getOperand(0).getReg();
4130     Data.N3 = getDefIgnoringCopies(Data.N3, *MRI)->getOperand(0).getReg();
4131   }
4132 
4133   return Data;
4134 }
4135 
4136 /// Return if the addr64 mubuf mode should be used for the given address.
4137 bool AMDGPUInstructionSelector::shouldUseAddr64(MUBUFAddressData Addr) const {
4138   // (ptr_add N2, N3) -> addr64, or
4139   // (ptr_add (ptr_add N2, N3), C1) -> addr64
4140   if (Addr.N2)
4141     return true;
4142 
4143   const RegisterBank *N0Bank = RBI.getRegBank(Addr.N0, *MRI, TRI);
4144   return N0Bank->getID() == AMDGPU::VGPRRegBankID;
4145 }
4146 
4147 /// Split an immediate offset \p ImmOffset depending on whether it fits in the
4148 /// immediate field. Modifies \p ImmOffset and sets \p SOffset to the variable
4149 /// component.
4150 void AMDGPUInstructionSelector::splitIllegalMUBUFOffset(
4151   MachineIRBuilder &B, Register &SOffset, int64_t &ImmOffset) const {
4152   if (SIInstrInfo::isLegalMUBUFImmOffset(ImmOffset))
4153     return;
4154 
4155   // Illegal offset, store it in soffset.
4156   SOffset = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
4157   B.buildInstr(AMDGPU::S_MOV_B32)
4158     .addDef(SOffset)
4159     .addImm(ImmOffset);
4160   ImmOffset = 0;
4161 }
4162 
4163 bool AMDGPUInstructionSelector::selectMUBUFAddr64Impl(
4164   MachineOperand &Root, Register &VAddr, Register &RSrcReg,
4165   Register &SOffset, int64_t &Offset) const {
4166   // FIXME: Predicates should stop this from reaching here.
4167   // addr64 bit was removed for volcanic islands.
4168   if (!STI.hasAddr64() || STI.useFlatForGlobal())
4169     return false;
4170 
4171   MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg());
4172   if (!shouldUseAddr64(AddrData))
4173     return false;
4174 
4175   Register N0 = AddrData.N0;
4176   Register N2 = AddrData.N2;
4177   Register N3 = AddrData.N3;
4178   Offset = AddrData.Offset;
4179 
4180   // Base pointer for the SRD.
4181   Register SRDPtr;
4182 
4183   if (N2) {
4184     if (RBI.getRegBank(N2, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
4185       assert(N3);
4186       if (RBI.getRegBank(N3, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
4187         // Both N2 and N3 are divergent. Use N0 (the result of the add) as the
4188         // addr64, and construct the default resource from a 0 address.
4189         VAddr = N0;
4190       } else {
4191         SRDPtr = N3;
4192         VAddr = N2;
4193       }
4194     } else {
4195       // N2 is not divergent.
4196       SRDPtr = N2;
4197       VAddr = N3;
4198     }
4199   } else if (RBI.getRegBank(N0, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) {
4200     // Use the default null pointer in the resource
4201     VAddr = N0;
4202   } else {
4203     // N0 -> offset, or
4204     // (N0 + C1) -> offset
4205     SRDPtr = N0;
4206   }
4207 
4208   MachineIRBuilder B(*Root.getParent());
4209   RSrcReg = buildAddr64RSrc(B, *MRI, TII, SRDPtr);
4210   splitIllegalMUBUFOffset(B, SOffset, Offset);
4211   return true;
4212 }
4213 
4214 bool AMDGPUInstructionSelector::selectMUBUFOffsetImpl(
4215   MachineOperand &Root, Register &RSrcReg, Register &SOffset,
4216   int64_t &Offset) const {
4217 
4218   // FIXME: Pattern should not reach here.
4219   if (STI.useFlatForGlobal())
4220     return false;
4221 
4222   MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg());
4223   if (shouldUseAddr64(AddrData))
4224     return false;
4225 
4226   // N0 -> offset, or
4227   // (N0 + C1) -> offset
4228   Register SRDPtr = AddrData.N0;
4229   Offset = AddrData.Offset;
4230 
4231   // TODO: Look through extensions for 32-bit soffset.
4232   MachineIRBuilder B(*Root.getParent());
4233 
4234   RSrcReg = buildOffsetSrc(B, *MRI, TII, SRDPtr);
4235   splitIllegalMUBUFOffset(B, SOffset, Offset);
4236   return true;
4237 }
4238 
4239 InstructionSelector::ComplexRendererFns
4240 AMDGPUInstructionSelector::selectMUBUFAddr64(MachineOperand &Root) const {
4241   Register VAddr;
4242   Register RSrcReg;
4243   Register SOffset;
4244   int64_t Offset = 0;
4245 
4246   if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset))
4247     return {};
4248 
4249   // FIXME: Use defaulted operands for trailing 0s and remove from the complex
4250   // pattern.
4251   return {{
4252       [=](MachineInstrBuilder &MIB) {  // rsrc
4253         MIB.addReg(RSrcReg);
4254       },
4255       [=](MachineInstrBuilder &MIB) { // vaddr
4256         MIB.addReg(VAddr);
4257       },
4258       [=](MachineInstrBuilder &MIB) { // soffset
4259         if (SOffset)
4260           MIB.addReg(SOffset);
4261         else
4262           MIB.addImm(0);
4263       },
4264       [=](MachineInstrBuilder &MIB) { // offset
4265         MIB.addImm(Offset);
4266       },
4267       addZeroImm, //  cpol
4268       addZeroImm, //  tfe
4269       addZeroImm  //  swz
4270     }};
4271 }
4272 
4273 InstructionSelector::ComplexRendererFns
4274 AMDGPUInstructionSelector::selectMUBUFOffset(MachineOperand &Root) const {
4275   Register RSrcReg;
4276   Register SOffset;
4277   int64_t Offset = 0;
4278 
4279   if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset))
4280     return {};
4281 
4282   return {{
4283       [=](MachineInstrBuilder &MIB) {  // rsrc
4284         MIB.addReg(RSrcReg);
4285       },
4286       [=](MachineInstrBuilder &MIB) { // soffset
4287         if (SOffset)
4288           MIB.addReg(SOffset);
4289         else
4290           MIB.addImm(0);
4291       },
4292       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset
4293       addZeroImm, //  cpol
4294       addZeroImm, //  tfe
4295       addZeroImm, //  swz
4296     }};
4297 }
4298 
4299 InstructionSelector::ComplexRendererFns
4300 AMDGPUInstructionSelector::selectMUBUFAddr64Atomic(MachineOperand &Root) const {
4301   Register VAddr;
4302   Register RSrcReg;
4303   Register SOffset;
4304   int64_t Offset = 0;
4305 
4306   if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset))
4307     return {};
4308 
4309   // FIXME: Use defaulted operands for trailing 0s and remove from the complex
4310   // pattern.
4311   return {{
4312       [=](MachineInstrBuilder &MIB) {  // rsrc
4313         MIB.addReg(RSrcReg);
4314       },
4315       [=](MachineInstrBuilder &MIB) { // vaddr
4316         MIB.addReg(VAddr);
4317       },
4318       [=](MachineInstrBuilder &MIB) { // soffset
4319         if (SOffset)
4320           MIB.addReg(SOffset);
4321         else
4322           MIB.addImm(0);
4323       },
4324       [=](MachineInstrBuilder &MIB) { // offset
4325         MIB.addImm(Offset);
4326       },
4327       [=](MachineInstrBuilder &MIB) {
4328         MIB.addImm(AMDGPU::CPol::GLC); // cpol
4329       }
4330     }};
4331 }
4332 
4333 InstructionSelector::ComplexRendererFns
4334 AMDGPUInstructionSelector::selectMUBUFOffsetAtomic(MachineOperand &Root) const {
4335   Register RSrcReg;
4336   Register SOffset;
4337   int64_t Offset = 0;
4338 
4339   if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset))
4340     return {};
4341 
4342   return {{
4343       [=](MachineInstrBuilder &MIB) {  // rsrc
4344         MIB.addReg(RSrcReg);
4345       },
4346       [=](MachineInstrBuilder &MIB) { // soffset
4347         if (SOffset)
4348           MIB.addReg(SOffset);
4349         else
4350           MIB.addImm(0);
4351       },
4352       [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset
4353       [=](MachineInstrBuilder &MIB) { MIB.addImm(AMDGPU::CPol::GLC); } // cpol
4354     }};
4355 }
4356 
4357 /// Get an immediate that must be 32-bits, and treated as zero extended.
4358 static Optional<uint64_t> getConstantZext32Val(Register Reg,
4359                                                const MachineRegisterInfo &MRI) {
4360   // getIConstantVRegVal sexts any values, so see if that matters.
4361   Optional<int64_t> OffsetVal = getIConstantVRegSExtVal(Reg, MRI);
4362   if (!OffsetVal || !isInt<32>(*OffsetVal))
4363     return None;
4364   return Lo_32(*OffsetVal);
4365 }
4366 
4367 InstructionSelector::ComplexRendererFns
4368 AMDGPUInstructionSelector::selectSMRDBufferImm(MachineOperand &Root) const {
4369   Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI);
4370   if (!OffsetVal)
4371     return {};
4372 
4373   Optional<int64_t> EncodedImm =
4374       AMDGPU::getSMRDEncodedOffset(STI, *OffsetVal, true);
4375   if (!EncodedImm)
4376     return {};
4377 
4378   return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }  }};
4379 }
4380 
4381 InstructionSelector::ComplexRendererFns
4382 AMDGPUInstructionSelector::selectSMRDBufferImm32(MachineOperand &Root) const {
4383   assert(STI.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS);
4384 
4385   Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI);
4386   if (!OffsetVal)
4387     return {};
4388 
4389   Optional<int64_t> EncodedImm
4390     = AMDGPU::getSMRDEncodedLiteralOffset32(STI, *OffsetVal);
4391   if (!EncodedImm)
4392     return {};
4393 
4394   return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); }  }};
4395 }
4396 
4397 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB,
4398                                                  const MachineInstr &MI,
4399                                                  int OpIdx) const {
4400   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
4401          "Expected G_CONSTANT");
4402   MIB.addImm(MI.getOperand(1).getCImm()->getSExtValue());
4403 }
4404 
4405 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB,
4406                                                 const MachineInstr &MI,
4407                                                 int OpIdx) const {
4408   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
4409          "Expected G_CONSTANT");
4410   MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue());
4411 }
4412 
4413 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB,
4414                                                  const MachineInstr &MI,
4415                                                  int OpIdx) const {
4416   assert(OpIdx == -1);
4417 
4418   const MachineOperand &Op = MI.getOperand(1);
4419   if (MI.getOpcode() == TargetOpcode::G_FCONSTANT)
4420     MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue());
4421   else {
4422     assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT");
4423     MIB.addImm(Op.getCImm()->getSExtValue());
4424   }
4425 }
4426 
4427 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB,
4428                                                 const MachineInstr &MI,
4429                                                 int OpIdx) const {
4430   assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 &&
4431          "Expected G_CONSTANT");
4432   MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation());
4433 }
4434 
4435 /// This only really exists to satisfy DAG type checking machinery, so is a
4436 /// no-op here.
4437 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB,
4438                                                 const MachineInstr &MI,
4439                                                 int OpIdx) const {
4440   MIB.addImm(MI.getOperand(OpIdx).getImm());
4441 }
4442 
4443 void AMDGPUInstructionSelector::renderExtractCPol(MachineInstrBuilder &MIB,
4444                                                   const MachineInstr &MI,
4445                                                   int OpIdx) const {
4446   assert(OpIdx >= 0 && "expected to match an immediate operand");
4447   MIB.addImm(MI.getOperand(OpIdx).getImm() & AMDGPU::CPol::ALL);
4448 }
4449 
4450 void AMDGPUInstructionSelector::renderExtractSWZ(MachineInstrBuilder &MIB,
4451                                                  const MachineInstr &MI,
4452                                                  int OpIdx) const {
4453   assert(OpIdx >= 0 && "expected to match an immediate operand");
4454   MIB.addImm((MI.getOperand(OpIdx).getImm() >> 3) & 1);
4455 }
4456 
4457 void AMDGPUInstructionSelector::renderSetGLC(MachineInstrBuilder &MIB,
4458                                              const MachineInstr &MI,
4459                                              int OpIdx) const {
4460   assert(OpIdx >= 0 && "expected to match an immediate operand");
4461   MIB.addImm(MI.getOperand(OpIdx).getImm() | AMDGPU::CPol::GLC);
4462 }
4463 
4464 void AMDGPUInstructionSelector::renderFrameIndex(MachineInstrBuilder &MIB,
4465                                                  const MachineInstr &MI,
4466                                                  int OpIdx) const {
4467   MIB.addFrameIndex((MI.getOperand(1).getIndex()));
4468 }
4469 
4470 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const {
4471   return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm());
4472 }
4473 
4474 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const {
4475   return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm());
4476 }
4477 
4478 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const {
4479   return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm());
4480 }
4481 
4482 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const {
4483   return TII.isInlineConstant(Imm);
4484 }
4485