1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// \file 9 /// This file implements the targeting of the InstructionSelector class for 10 /// AMDGPU. 11 /// \todo This should be generated by TableGen. 12 //===----------------------------------------------------------------------===// 13 14 #include "AMDGPUInstructionSelector.h" 15 #include "AMDGPU.h" 16 #include "AMDGPUGlobalISelUtils.h" 17 #include "AMDGPUInstrInfo.h" 18 #include "AMDGPURegisterBankInfo.h" 19 #include "AMDGPUTargetMachine.h" 20 #include "SIMachineFunctionInfo.h" 21 #include "Utils/AMDGPUBaseInfo.h" 22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h" 23 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h" 24 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" 25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 26 #include "llvm/CodeGen/MachineFrameInfo.h" 27 #include "llvm/IR/DiagnosticInfo.h" 28 #include "llvm/IR/IntrinsicsAMDGPU.h" 29 30 #define DEBUG_TYPE "amdgpu-isel" 31 32 using namespace llvm; 33 using namespace MIPatternMatch; 34 35 static cl::opt<bool> AllowRiskySelect( 36 "amdgpu-global-isel-risky-select", 37 cl::desc("Allow GlobalISel to select cases that are likely to not work yet"), 38 cl::init(false), 39 cl::ReallyHidden); 40 41 #define GET_GLOBALISEL_IMPL 42 #define AMDGPUSubtarget GCNSubtarget 43 #include "AMDGPUGenGlobalISel.inc" 44 #undef GET_GLOBALISEL_IMPL 45 #undef AMDGPUSubtarget 46 47 AMDGPUInstructionSelector::AMDGPUInstructionSelector( 48 const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI, 49 const AMDGPUTargetMachine &TM) 50 : TII(*STI.getInstrInfo()), TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM), 51 STI(STI), 52 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG), 53 #define GET_GLOBALISEL_PREDICATES_INIT 54 #include "AMDGPUGenGlobalISel.inc" 55 #undef GET_GLOBALISEL_PREDICATES_INIT 56 #define GET_GLOBALISEL_TEMPORARIES_INIT 57 #include "AMDGPUGenGlobalISel.inc" 58 #undef GET_GLOBALISEL_TEMPORARIES_INIT 59 { 60 } 61 62 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; } 63 64 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits *KB, 65 CodeGenCoverage &CoverageInfo, 66 ProfileSummaryInfo *PSI, 67 BlockFrequencyInfo *BFI) { 68 MRI = &MF.getRegInfo(); 69 Subtarget = &MF.getSubtarget<GCNSubtarget>(); 70 InstructionSelector::setupMF(MF, KB, CoverageInfo, PSI, BFI); 71 } 72 73 bool AMDGPUInstructionSelector::isVCC(Register Reg, 74 const MachineRegisterInfo &MRI) const { 75 // The verifier is oblivious to s1 being a valid value for wavesize registers. 76 if (Reg.isPhysical()) 77 return false; 78 79 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 80 const TargetRegisterClass *RC = 81 RegClassOrBank.dyn_cast<const TargetRegisterClass*>(); 82 if (RC) { 83 const LLT Ty = MRI.getType(Reg); 84 if (!Ty.isValid() || Ty.getSizeInBits() != 1) 85 return false; 86 // G_TRUNC s1 result is never vcc. 87 return MRI.getVRegDef(Reg)->getOpcode() != AMDGPU::G_TRUNC && 88 RC->hasSuperClassEq(TRI.getBoolRC()); 89 } 90 91 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>(); 92 return RB->getID() == AMDGPU::VCCRegBankID; 93 } 94 95 bool AMDGPUInstructionSelector::constrainCopyLikeIntrin(MachineInstr &MI, 96 unsigned NewOpc) const { 97 MI.setDesc(TII.get(NewOpc)); 98 MI.removeOperand(1); // Remove intrinsic ID. 99 MI.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 100 101 MachineOperand &Dst = MI.getOperand(0); 102 MachineOperand &Src = MI.getOperand(1); 103 104 // TODO: This should be legalized to s32 if needed 105 if (MRI->getType(Dst.getReg()) == LLT::scalar(1)) 106 return false; 107 108 const TargetRegisterClass *DstRC 109 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 110 const TargetRegisterClass *SrcRC 111 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 112 if (!DstRC || DstRC != SrcRC) 113 return false; 114 115 return RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI) && 116 RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI); 117 } 118 119 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const { 120 const DebugLoc &DL = I.getDebugLoc(); 121 MachineBasicBlock *BB = I.getParent(); 122 I.setDesc(TII.get(TargetOpcode::COPY)); 123 124 const MachineOperand &Src = I.getOperand(1); 125 MachineOperand &Dst = I.getOperand(0); 126 Register DstReg = Dst.getReg(); 127 Register SrcReg = Src.getReg(); 128 129 if (isVCC(DstReg, *MRI)) { 130 if (SrcReg == AMDGPU::SCC) { 131 const TargetRegisterClass *RC 132 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 133 if (!RC) 134 return true; 135 return RBI.constrainGenericRegister(DstReg, *RC, *MRI); 136 } 137 138 if (!isVCC(SrcReg, *MRI)) { 139 // TODO: Should probably leave the copy and let copyPhysReg expand it. 140 if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI)) 141 return false; 142 143 const TargetRegisterClass *SrcRC 144 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 145 146 Optional<ValueAndVReg> ConstVal = 147 getIConstantVRegValWithLookThrough(SrcReg, *MRI, true); 148 if (ConstVal) { 149 unsigned MovOpc = 150 STI.isWave64() ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 151 BuildMI(*BB, &I, DL, TII.get(MovOpc), DstReg) 152 .addImm(ConstVal->Value.getBoolValue() ? -1 : 0); 153 } else { 154 Register MaskedReg = MRI->createVirtualRegister(SrcRC); 155 156 // We can't trust the high bits at this point, so clear them. 157 158 // TODO: Skip masking high bits if def is known boolean. 159 160 unsigned AndOpc = 161 TRI.isSGPRClass(SrcRC) ? AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32; 162 BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg) 163 .addImm(1) 164 .addReg(SrcReg); 165 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg) 166 .addImm(0) 167 .addReg(MaskedReg); 168 } 169 170 if (!MRI->getRegClassOrNull(SrcReg)) 171 MRI->setRegClass(SrcReg, SrcRC); 172 I.eraseFromParent(); 173 return true; 174 } 175 176 const TargetRegisterClass *RC = 177 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 178 if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 179 return false; 180 181 return true; 182 } 183 184 for (const MachineOperand &MO : I.operands()) { 185 if (MO.getReg().isPhysical()) 186 continue; 187 188 const TargetRegisterClass *RC = 189 TRI.getConstrainedRegClassForOperand(MO, *MRI); 190 if (!RC) 191 continue; 192 RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI); 193 } 194 return true; 195 } 196 197 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const { 198 const Register DefReg = I.getOperand(0).getReg(); 199 const LLT DefTy = MRI->getType(DefReg); 200 if (DefTy == LLT::scalar(1)) { 201 if (!AllowRiskySelect) { 202 LLVM_DEBUG(dbgs() << "Skipping risky boolean phi\n"); 203 return false; 204 } 205 206 LLVM_DEBUG(dbgs() << "Selecting risky boolean phi\n"); 207 } 208 209 // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy) 210 211 const RegClassOrRegBank &RegClassOrBank = 212 MRI->getRegClassOrRegBank(DefReg); 213 214 const TargetRegisterClass *DefRC 215 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>(); 216 if (!DefRC) { 217 if (!DefTy.isValid()) { 218 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n"); 219 return false; 220 } 221 222 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>(); 223 DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB); 224 if (!DefRC) { 225 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n"); 226 return false; 227 } 228 } 229 230 // TODO: Verify that all registers have the same bank 231 I.setDesc(TII.get(TargetOpcode::PHI)); 232 return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI); 233 } 234 235 MachineOperand 236 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO, 237 const TargetRegisterClass &SubRC, 238 unsigned SubIdx) const { 239 240 MachineInstr *MI = MO.getParent(); 241 MachineBasicBlock *BB = MO.getParent()->getParent(); 242 Register DstReg = MRI->createVirtualRegister(&SubRC); 243 244 if (MO.isReg()) { 245 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx); 246 Register Reg = MO.getReg(); 247 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg) 248 .addReg(Reg, 0, ComposedSubIdx); 249 250 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(), 251 MO.isKill(), MO.isDead(), MO.isUndef(), 252 MO.isEarlyClobber(), 0, MO.isDebug(), 253 MO.isInternalRead()); 254 } 255 256 assert(MO.isImm()); 257 258 APInt Imm(64, MO.getImm()); 259 260 switch (SubIdx) { 261 default: 262 llvm_unreachable("do not know to split immediate with this sub index."); 263 case AMDGPU::sub0: 264 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue()); 265 case AMDGPU::sub1: 266 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue()); 267 } 268 } 269 270 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) { 271 switch (Opc) { 272 case AMDGPU::G_AND: 273 return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 274 case AMDGPU::G_OR: 275 return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32; 276 case AMDGPU::G_XOR: 277 return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32; 278 default: 279 llvm_unreachable("not a bit op"); 280 } 281 } 282 283 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const { 284 Register DstReg = I.getOperand(0).getReg(); 285 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 286 287 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 288 if (DstRB->getID() != AMDGPU::SGPRRegBankID && 289 DstRB->getID() != AMDGPU::VCCRegBankID) 290 return false; 291 292 bool Is64 = Size > 32 || (DstRB->getID() == AMDGPU::VCCRegBankID && 293 STI.isWave64()); 294 I.setDesc(TII.get(getLogicalBitOpcode(I.getOpcode(), Is64))); 295 296 // Dead implicit-def of scc 297 I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef 298 true, // isImp 299 false, // isKill 300 true)); // isDead 301 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 302 } 303 304 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const { 305 MachineBasicBlock *BB = I.getParent(); 306 MachineFunction *MF = BB->getParent(); 307 Register DstReg = I.getOperand(0).getReg(); 308 const DebugLoc &DL = I.getDebugLoc(); 309 LLT Ty = MRI->getType(DstReg); 310 if (Ty.isVector()) 311 return false; 312 313 unsigned Size = Ty.getSizeInBits(); 314 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 315 const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID; 316 const bool Sub = I.getOpcode() == TargetOpcode::G_SUB; 317 318 if (Size == 32) { 319 if (IsSALU) { 320 const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32; 321 MachineInstr *Add = 322 BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 323 .add(I.getOperand(1)) 324 .add(I.getOperand(2)); 325 I.eraseFromParent(); 326 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 327 } 328 329 if (STI.hasAddNoCarry()) { 330 const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64; 331 I.setDesc(TII.get(Opc)); 332 I.addOperand(*MF, MachineOperand::CreateImm(0)); 333 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 334 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 335 } 336 337 const unsigned Opc = Sub ? AMDGPU::V_SUB_CO_U32_e64 : AMDGPU::V_ADD_CO_U32_e64; 338 339 Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass()); 340 MachineInstr *Add 341 = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 342 .addDef(UnusedCarry, RegState::Dead) 343 .add(I.getOperand(1)) 344 .add(I.getOperand(2)) 345 .addImm(0); 346 I.eraseFromParent(); 347 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 348 } 349 350 assert(!Sub && "illegal sub should not reach here"); 351 352 const TargetRegisterClass &RC 353 = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass; 354 const TargetRegisterClass &HalfRC 355 = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass; 356 357 MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0)); 358 MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0)); 359 MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1)); 360 MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1)); 361 362 Register DstLo = MRI->createVirtualRegister(&HalfRC); 363 Register DstHi = MRI->createVirtualRegister(&HalfRC); 364 365 if (IsSALU) { 366 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo) 367 .add(Lo1) 368 .add(Lo2); 369 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi) 370 .add(Hi1) 371 .add(Hi2); 372 } else { 373 const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass(); 374 Register CarryReg = MRI->createVirtualRegister(CarryRC); 375 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_CO_U32_e64), DstLo) 376 .addDef(CarryReg) 377 .add(Lo1) 378 .add(Lo2) 379 .addImm(0); 380 MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi) 381 .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead) 382 .add(Hi1) 383 .add(Hi2) 384 .addReg(CarryReg, RegState::Kill) 385 .addImm(0); 386 387 if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI)) 388 return false; 389 } 390 391 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 392 .addReg(DstLo) 393 .addImm(AMDGPU::sub0) 394 .addReg(DstHi) 395 .addImm(AMDGPU::sub1); 396 397 398 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 399 return false; 400 401 I.eraseFromParent(); 402 return true; 403 } 404 405 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE( 406 MachineInstr &I) const { 407 MachineBasicBlock *BB = I.getParent(); 408 MachineFunction *MF = BB->getParent(); 409 const DebugLoc &DL = I.getDebugLoc(); 410 Register Dst0Reg = I.getOperand(0).getReg(); 411 Register Dst1Reg = I.getOperand(1).getReg(); 412 const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO || 413 I.getOpcode() == AMDGPU::G_UADDE; 414 const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE || 415 I.getOpcode() == AMDGPU::G_USUBE; 416 417 if (isVCC(Dst1Reg, *MRI)) { 418 unsigned NoCarryOpc = 419 IsAdd ? AMDGPU::V_ADD_CO_U32_e64 : AMDGPU::V_SUB_CO_U32_e64; 420 unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64; 421 I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc)); 422 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 423 I.addOperand(*MF, MachineOperand::CreateImm(0)); 424 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 425 } 426 427 Register Src0Reg = I.getOperand(2).getReg(); 428 Register Src1Reg = I.getOperand(3).getReg(); 429 430 if (HasCarryIn) { 431 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 432 .addReg(I.getOperand(4).getReg()); 433 } 434 435 unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32; 436 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32; 437 438 BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg) 439 .add(I.getOperand(2)) 440 .add(I.getOperand(3)); 441 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg) 442 .addReg(AMDGPU::SCC); 443 444 if (!MRI->getRegClassOrNull(Dst1Reg)) 445 MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass); 446 447 if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) || 448 !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) || 449 !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI)) 450 return false; 451 452 if (HasCarryIn && 453 !RBI.constrainGenericRegister(I.getOperand(4).getReg(), 454 AMDGPU::SReg_32RegClass, *MRI)) 455 return false; 456 457 I.eraseFromParent(); 458 return true; 459 } 460 461 // TODO: We should probably legalize these to only using 32-bit results. 462 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const { 463 MachineBasicBlock *BB = I.getParent(); 464 Register DstReg = I.getOperand(0).getReg(); 465 Register SrcReg = I.getOperand(1).getReg(); 466 LLT DstTy = MRI->getType(DstReg); 467 LLT SrcTy = MRI->getType(SrcReg); 468 const unsigned SrcSize = SrcTy.getSizeInBits(); 469 unsigned DstSize = DstTy.getSizeInBits(); 470 471 // TODO: Should handle any multiple of 32 offset. 472 unsigned Offset = I.getOperand(2).getImm(); 473 if (Offset % 32 != 0 || DstSize > 128) 474 return false; 475 476 // 16-bit operations really use 32-bit registers. 477 // FIXME: Probably should not allow 16-bit G_EXTRACT results. 478 if (DstSize == 16) 479 DstSize = 32; 480 481 const TargetRegisterClass *DstRC = 482 TRI.getConstrainedRegClassForOperand(I.getOperand(0), *MRI); 483 if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 484 return false; 485 486 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 487 const TargetRegisterClass *SrcRC = 488 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank); 489 if (!SrcRC) 490 return false; 491 unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32, 492 DstSize / 32); 493 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubReg); 494 if (!SrcRC) 495 return false; 496 497 SrcReg = constrainOperandRegClass(*MF, TRI, *MRI, TII, RBI, I, 498 *SrcRC, I.getOperand(1)); 499 const DebugLoc &DL = I.getDebugLoc(); 500 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg) 501 .addReg(SrcReg, 0, SubReg); 502 503 I.eraseFromParent(); 504 return true; 505 } 506 507 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const { 508 MachineBasicBlock *BB = MI.getParent(); 509 Register DstReg = MI.getOperand(0).getReg(); 510 LLT DstTy = MRI->getType(DstReg); 511 LLT SrcTy = MRI->getType(MI.getOperand(1).getReg()); 512 513 const unsigned SrcSize = SrcTy.getSizeInBits(); 514 if (SrcSize < 32) 515 return selectImpl(MI, *CoverageInfo); 516 517 const DebugLoc &DL = MI.getDebugLoc(); 518 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 519 const unsigned DstSize = DstTy.getSizeInBits(); 520 const TargetRegisterClass *DstRC = 521 TRI.getRegClassForSizeOnBank(DstSize, *DstBank); 522 if (!DstRC) 523 return false; 524 525 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8); 526 MachineInstrBuilder MIB = 527 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg); 528 for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) { 529 MachineOperand &Src = MI.getOperand(I + 1); 530 MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef())); 531 MIB.addImm(SubRegs[I]); 532 533 const TargetRegisterClass *SrcRC 534 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 535 if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI)) 536 return false; 537 } 538 539 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 540 return false; 541 542 MI.eraseFromParent(); 543 return true; 544 } 545 546 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const { 547 MachineBasicBlock *BB = MI.getParent(); 548 const int NumDst = MI.getNumOperands() - 1; 549 550 MachineOperand &Src = MI.getOperand(NumDst); 551 552 Register SrcReg = Src.getReg(); 553 Register DstReg0 = MI.getOperand(0).getReg(); 554 LLT DstTy = MRI->getType(DstReg0); 555 LLT SrcTy = MRI->getType(SrcReg); 556 557 const unsigned DstSize = DstTy.getSizeInBits(); 558 const unsigned SrcSize = SrcTy.getSizeInBits(); 559 const DebugLoc &DL = MI.getDebugLoc(); 560 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 561 562 const TargetRegisterClass *SrcRC = 563 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank); 564 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 565 return false; 566 567 // Note we could have mixed SGPR and VGPR destination banks for an SGPR 568 // source, and this relies on the fact that the same subregister indices are 569 // used for both. 570 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8); 571 for (int I = 0, E = NumDst; I != E; ++I) { 572 MachineOperand &Dst = MI.getOperand(I); 573 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg()) 574 .addReg(SrcReg, 0, SubRegs[I]); 575 576 // Make sure the subregister index is valid for the source register. 577 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegs[I]); 578 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 579 return false; 580 581 const TargetRegisterClass *DstRC = 582 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 583 if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI)) 584 return false; 585 } 586 587 MI.eraseFromParent(); 588 return true; 589 } 590 591 bool AMDGPUInstructionSelector::selectG_BUILD_VECTOR_TRUNC( 592 MachineInstr &MI) const { 593 if (selectImpl(MI, *CoverageInfo)) 594 return true; 595 596 const LLT S32 = LLT::scalar(32); 597 const LLT V2S16 = LLT::fixed_vector(2, 16); 598 599 Register Dst = MI.getOperand(0).getReg(); 600 if (MRI->getType(Dst) != V2S16) 601 return false; 602 603 const RegisterBank *DstBank = RBI.getRegBank(Dst, *MRI, TRI); 604 if (DstBank->getID() != AMDGPU::SGPRRegBankID) 605 return false; 606 607 Register Src0 = MI.getOperand(1).getReg(); 608 Register Src1 = MI.getOperand(2).getReg(); 609 if (MRI->getType(Src0) != S32) 610 return false; 611 612 const DebugLoc &DL = MI.getDebugLoc(); 613 MachineBasicBlock *BB = MI.getParent(); 614 615 auto ConstSrc1 = getAnyConstantVRegValWithLookThrough(Src1, *MRI, true, true); 616 if (ConstSrc1) { 617 auto ConstSrc0 = 618 getAnyConstantVRegValWithLookThrough(Src0, *MRI, true, true); 619 if (ConstSrc0) { 620 const int64_t K0 = ConstSrc0->Value.getSExtValue(); 621 const int64_t K1 = ConstSrc1->Value.getSExtValue(); 622 uint32_t Lo16 = static_cast<uint32_t>(K0) & 0xffff; 623 uint32_t Hi16 = static_cast<uint32_t>(K1) & 0xffff; 624 625 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), Dst) 626 .addImm(Lo16 | (Hi16 << 16)); 627 MI.eraseFromParent(); 628 return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI); 629 } 630 } 631 632 // TODO: This should probably be a combine somewhere 633 // (build_vector_trunc $src0, undef -> copy $src0 634 MachineInstr *Src1Def = getDefIgnoringCopies(Src1, *MRI); 635 if (Src1Def && Src1Def->getOpcode() == AMDGPU::G_IMPLICIT_DEF) { 636 MI.setDesc(TII.get(AMDGPU::COPY)); 637 MI.removeOperand(2); 638 return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI) && 639 RBI.constrainGenericRegister(Src0, AMDGPU::SReg_32RegClass, *MRI); 640 } 641 642 Register ShiftSrc0; 643 Register ShiftSrc1; 644 645 // With multiple uses of the shift, this will duplicate the shift and 646 // increase register pressure. 647 // 648 // (build_vector_trunc (lshr_oneuse $src0, 16), (lshr_oneuse $src1, 16) 649 // => (S_PACK_HH_B32_B16 $src0, $src1) 650 // (build_vector_trunc $src0, (lshr_oneuse SReg_32:$src1, 16)) 651 // => (S_PACK_LH_B32_B16 $src0, $src1) 652 // (build_vector_trunc $src0, $src1) 653 // => (S_PACK_LL_B32_B16 $src0, $src1) 654 655 bool Shift0 = mi_match( 656 Src0, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc0), m_SpecificICst(16)))); 657 658 bool Shift1 = mi_match( 659 Src1, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc1), m_SpecificICst(16)))); 660 661 unsigned Opc = AMDGPU::S_PACK_LL_B32_B16; 662 if (Shift0 && Shift1) { 663 Opc = AMDGPU::S_PACK_HH_B32_B16; 664 MI.getOperand(1).setReg(ShiftSrc0); 665 MI.getOperand(2).setReg(ShiftSrc1); 666 } else if (Shift1) { 667 Opc = AMDGPU::S_PACK_LH_B32_B16; 668 MI.getOperand(2).setReg(ShiftSrc1); 669 } else if (Shift0 && ConstSrc1 && ConstSrc1->Value == 0) { 670 // build_vector_trunc (lshr $src0, 16), 0 -> s_lshr_b32 $src0, 16 671 auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst) 672 .addReg(ShiftSrc0) 673 .addImm(16); 674 675 MI.eraseFromParent(); 676 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 677 } 678 679 MI.setDesc(TII.get(Opc)); 680 return constrainSelectedInstRegOperands(MI, TII, TRI, RBI); 681 } 682 683 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const { 684 return selectG_ADD_SUB(I); 685 } 686 687 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const { 688 const MachineOperand &MO = I.getOperand(0); 689 690 // FIXME: Interface for getConstrainedRegClassForOperand needs work. The 691 // regbank check here is to know why getConstrainedRegClassForOperand failed. 692 const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI); 693 if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) || 694 (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) { 695 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF)); 696 return true; 697 } 698 699 return false; 700 } 701 702 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const { 703 MachineBasicBlock *BB = I.getParent(); 704 705 Register DstReg = I.getOperand(0).getReg(); 706 Register Src0Reg = I.getOperand(1).getReg(); 707 Register Src1Reg = I.getOperand(2).getReg(); 708 LLT Src1Ty = MRI->getType(Src1Reg); 709 710 unsigned DstSize = MRI->getType(DstReg).getSizeInBits(); 711 unsigned InsSize = Src1Ty.getSizeInBits(); 712 713 int64_t Offset = I.getOperand(3).getImm(); 714 715 // FIXME: These cases should have been illegal and unnecessary to check here. 716 if (Offset % 32 != 0 || InsSize % 32 != 0) 717 return false; 718 719 // Currently not handled by getSubRegFromChannel. 720 if (InsSize > 128) 721 return false; 722 723 unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32); 724 if (SubReg == AMDGPU::NoSubRegister) 725 return false; 726 727 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 728 const TargetRegisterClass *DstRC = 729 TRI.getRegClassForSizeOnBank(DstSize, *DstBank); 730 if (!DstRC) 731 return false; 732 733 const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI); 734 const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI); 735 const TargetRegisterClass *Src0RC = 736 TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank); 737 const TargetRegisterClass *Src1RC = 738 TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank); 739 740 // Deal with weird cases where the class only partially supports the subreg 741 // index. 742 Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg); 743 if (!Src0RC || !Src1RC) 744 return false; 745 746 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 747 !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) || 748 !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI)) 749 return false; 750 751 const DebugLoc &DL = I.getDebugLoc(); 752 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg) 753 .addReg(Src0Reg) 754 .addReg(Src1Reg) 755 .addImm(SubReg); 756 757 I.eraseFromParent(); 758 return true; 759 } 760 761 bool AMDGPUInstructionSelector::selectG_SBFX_UBFX(MachineInstr &MI) const { 762 Register DstReg = MI.getOperand(0).getReg(); 763 Register SrcReg = MI.getOperand(1).getReg(); 764 Register OffsetReg = MI.getOperand(2).getReg(); 765 Register WidthReg = MI.getOperand(3).getReg(); 766 767 assert(RBI.getRegBank(DstReg, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID && 768 "scalar BFX instructions are expanded in regbankselect"); 769 assert(MRI->getType(MI.getOperand(0).getReg()).getSizeInBits() == 32 && 770 "64-bit vector BFX instructions are expanded in regbankselect"); 771 772 const DebugLoc &DL = MI.getDebugLoc(); 773 MachineBasicBlock *MBB = MI.getParent(); 774 775 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SBFX; 776 unsigned Opc = IsSigned ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64; 777 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), DstReg) 778 .addReg(SrcReg) 779 .addReg(OffsetReg) 780 .addReg(WidthReg); 781 MI.eraseFromParent(); 782 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 783 } 784 785 bool AMDGPUInstructionSelector::selectInterpP1F16(MachineInstr &MI) const { 786 if (STI.getLDSBankCount() != 16) 787 return selectImpl(MI, *CoverageInfo); 788 789 Register Dst = MI.getOperand(0).getReg(); 790 Register Src0 = MI.getOperand(2).getReg(); 791 Register M0Val = MI.getOperand(6).getReg(); 792 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI) || 793 !RBI.constrainGenericRegister(Dst, AMDGPU::VGPR_32RegClass, *MRI) || 794 !RBI.constrainGenericRegister(Src0, AMDGPU::VGPR_32RegClass, *MRI)) 795 return false; 796 797 // This requires 2 instructions. It is possible to write a pattern to support 798 // this, but the generated isel emitter doesn't correctly deal with multiple 799 // output instructions using the same physical register input. The copy to m0 800 // is incorrectly placed before the second instruction. 801 // 802 // TODO: Match source modifiers. 803 804 Register InterpMov = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 805 const DebugLoc &DL = MI.getDebugLoc(); 806 MachineBasicBlock *MBB = MI.getParent(); 807 808 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 809 .addReg(M0Val); 810 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_MOV_F32), InterpMov) 811 .addImm(2) 812 .addImm(MI.getOperand(4).getImm()) // $attr 813 .addImm(MI.getOperand(3).getImm()); // $attrchan 814 815 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_P1LV_F16), Dst) 816 .addImm(0) // $src0_modifiers 817 .addReg(Src0) // $src0 818 .addImm(MI.getOperand(4).getImm()) // $attr 819 .addImm(MI.getOperand(3).getImm()) // $attrchan 820 .addImm(0) // $src2_modifiers 821 .addReg(InterpMov) // $src2 - 2 f16 values selected by high 822 .addImm(MI.getOperand(5).getImm()) // $high 823 .addImm(0) // $clamp 824 .addImm(0); // $omod 825 826 MI.eraseFromParent(); 827 return true; 828 } 829 830 // Writelane is special in that it can use SGPR and M0 (which would normally 831 // count as using the constant bus twice - but in this case it is allowed since 832 // the lane selector doesn't count as a use of the constant bus). However, it is 833 // still required to abide by the 1 SGPR rule. Fix this up if we might have 834 // multiple SGPRs. 835 bool AMDGPUInstructionSelector::selectWritelane(MachineInstr &MI) const { 836 // With a constant bus limit of at least 2, there's no issue. 837 if (STI.getConstantBusLimit(AMDGPU::V_WRITELANE_B32) > 1) 838 return selectImpl(MI, *CoverageInfo); 839 840 MachineBasicBlock *MBB = MI.getParent(); 841 const DebugLoc &DL = MI.getDebugLoc(); 842 Register VDst = MI.getOperand(0).getReg(); 843 Register Val = MI.getOperand(2).getReg(); 844 Register LaneSelect = MI.getOperand(3).getReg(); 845 Register VDstIn = MI.getOperand(4).getReg(); 846 847 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_WRITELANE_B32), VDst); 848 849 Optional<ValueAndVReg> ConstSelect = 850 getIConstantVRegValWithLookThrough(LaneSelect, *MRI); 851 if (ConstSelect) { 852 // The selector has to be an inline immediate, so we can use whatever for 853 // the other operands. 854 MIB.addReg(Val); 855 MIB.addImm(ConstSelect->Value.getSExtValue() & 856 maskTrailingOnes<uint64_t>(STI.getWavefrontSizeLog2())); 857 } else { 858 Optional<ValueAndVReg> ConstVal = 859 getIConstantVRegValWithLookThrough(Val, *MRI); 860 861 // If the value written is an inline immediate, we can get away without a 862 // copy to m0. 863 if (ConstVal && AMDGPU::isInlinableLiteral32(ConstVal->Value.getSExtValue(), 864 STI.hasInv2PiInlineImm())) { 865 MIB.addImm(ConstVal->Value.getSExtValue()); 866 MIB.addReg(LaneSelect); 867 } else { 868 MIB.addReg(Val); 869 870 // If the lane selector was originally in a VGPR and copied with 871 // readfirstlane, there's a hazard to read the same SGPR from the 872 // VALU. Constrain to a different SGPR to help avoid needing a nop later. 873 RBI.constrainGenericRegister(LaneSelect, AMDGPU::SReg_32_XM0RegClass, *MRI); 874 875 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 876 .addReg(LaneSelect); 877 MIB.addReg(AMDGPU::M0); 878 } 879 } 880 881 MIB.addReg(VDstIn); 882 883 MI.eraseFromParent(); 884 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 885 } 886 887 // We need to handle this here because tablegen doesn't support matching 888 // instructions with multiple outputs. 889 bool AMDGPUInstructionSelector::selectDivScale(MachineInstr &MI) const { 890 Register Dst0 = MI.getOperand(0).getReg(); 891 Register Dst1 = MI.getOperand(1).getReg(); 892 893 LLT Ty = MRI->getType(Dst0); 894 unsigned Opc; 895 if (Ty == LLT::scalar(32)) 896 Opc = AMDGPU::V_DIV_SCALE_F32_e64; 897 else if (Ty == LLT::scalar(64)) 898 Opc = AMDGPU::V_DIV_SCALE_F64_e64; 899 else 900 return false; 901 902 // TODO: Match source modifiers. 903 904 const DebugLoc &DL = MI.getDebugLoc(); 905 MachineBasicBlock *MBB = MI.getParent(); 906 907 Register Numer = MI.getOperand(3).getReg(); 908 Register Denom = MI.getOperand(4).getReg(); 909 unsigned ChooseDenom = MI.getOperand(5).getImm(); 910 911 Register Src0 = ChooseDenom != 0 ? Numer : Denom; 912 913 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0) 914 .addDef(Dst1) 915 .addImm(0) // $src0_modifiers 916 .addUse(Src0) // $src0 917 .addImm(0) // $src1_modifiers 918 .addUse(Denom) // $src1 919 .addImm(0) // $src2_modifiers 920 .addUse(Numer) // $src2 921 .addImm(0) // $clamp 922 .addImm(0); // $omod 923 924 MI.eraseFromParent(); 925 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 926 } 927 928 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const { 929 unsigned IntrinsicID = I.getIntrinsicID(); 930 switch (IntrinsicID) { 931 case Intrinsic::amdgcn_if_break: { 932 MachineBasicBlock *BB = I.getParent(); 933 934 // FIXME: Manually selecting to avoid dealing with the SReg_1 trick 935 // SelectionDAG uses for wave32 vs wave64. 936 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK)) 937 .add(I.getOperand(0)) 938 .add(I.getOperand(2)) 939 .add(I.getOperand(3)); 940 941 Register DstReg = I.getOperand(0).getReg(); 942 Register Src0Reg = I.getOperand(2).getReg(); 943 Register Src1Reg = I.getOperand(3).getReg(); 944 945 I.eraseFromParent(); 946 947 for (Register Reg : { DstReg, Src0Reg, Src1Reg }) 948 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 949 950 return true; 951 } 952 case Intrinsic::amdgcn_interp_p1_f16: 953 return selectInterpP1F16(I); 954 case Intrinsic::amdgcn_wqm: 955 return constrainCopyLikeIntrin(I, AMDGPU::WQM); 956 case Intrinsic::amdgcn_softwqm: 957 return constrainCopyLikeIntrin(I, AMDGPU::SOFT_WQM); 958 case Intrinsic::amdgcn_strict_wwm: 959 case Intrinsic::amdgcn_wwm: 960 return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WWM); 961 case Intrinsic::amdgcn_strict_wqm: 962 return constrainCopyLikeIntrin(I, AMDGPU::STRICT_WQM); 963 case Intrinsic::amdgcn_writelane: 964 return selectWritelane(I); 965 case Intrinsic::amdgcn_div_scale: 966 return selectDivScale(I); 967 case Intrinsic::amdgcn_icmp: 968 return selectIntrinsicIcmp(I); 969 case Intrinsic::amdgcn_ballot: 970 return selectBallot(I); 971 case Intrinsic::amdgcn_reloc_constant: 972 return selectRelocConstant(I); 973 case Intrinsic::amdgcn_groupstaticsize: 974 return selectGroupStaticSize(I); 975 case Intrinsic::returnaddress: 976 return selectReturnAddress(I); 977 case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16: 978 case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16: 979 case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16: 980 case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16: 981 case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8: 982 case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8: 983 return selectSMFMACIntrin(I); 984 default: 985 return selectImpl(I, *CoverageInfo); 986 } 987 } 988 989 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) { 990 if (Size != 32 && Size != 64) 991 return -1; 992 switch (P) { 993 default: 994 llvm_unreachable("Unknown condition code!"); 995 case CmpInst::ICMP_NE: 996 return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64; 997 case CmpInst::ICMP_EQ: 998 return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64; 999 case CmpInst::ICMP_SGT: 1000 return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64; 1001 case CmpInst::ICMP_SGE: 1002 return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64; 1003 case CmpInst::ICMP_SLT: 1004 return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64; 1005 case CmpInst::ICMP_SLE: 1006 return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64; 1007 case CmpInst::ICMP_UGT: 1008 return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64; 1009 case CmpInst::ICMP_UGE: 1010 return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64; 1011 case CmpInst::ICMP_ULT: 1012 return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64; 1013 case CmpInst::ICMP_ULE: 1014 return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64; 1015 } 1016 } 1017 1018 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P, 1019 unsigned Size) const { 1020 if (Size == 64) { 1021 if (!STI.hasScalarCompareEq64()) 1022 return -1; 1023 1024 switch (P) { 1025 case CmpInst::ICMP_NE: 1026 return AMDGPU::S_CMP_LG_U64; 1027 case CmpInst::ICMP_EQ: 1028 return AMDGPU::S_CMP_EQ_U64; 1029 default: 1030 return -1; 1031 } 1032 } 1033 1034 if (Size != 32) 1035 return -1; 1036 1037 switch (P) { 1038 case CmpInst::ICMP_NE: 1039 return AMDGPU::S_CMP_LG_U32; 1040 case CmpInst::ICMP_EQ: 1041 return AMDGPU::S_CMP_EQ_U32; 1042 case CmpInst::ICMP_SGT: 1043 return AMDGPU::S_CMP_GT_I32; 1044 case CmpInst::ICMP_SGE: 1045 return AMDGPU::S_CMP_GE_I32; 1046 case CmpInst::ICMP_SLT: 1047 return AMDGPU::S_CMP_LT_I32; 1048 case CmpInst::ICMP_SLE: 1049 return AMDGPU::S_CMP_LE_I32; 1050 case CmpInst::ICMP_UGT: 1051 return AMDGPU::S_CMP_GT_U32; 1052 case CmpInst::ICMP_UGE: 1053 return AMDGPU::S_CMP_GE_U32; 1054 case CmpInst::ICMP_ULT: 1055 return AMDGPU::S_CMP_LT_U32; 1056 case CmpInst::ICMP_ULE: 1057 return AMDGPU::S_CMP_LE_U32; 1058 default: 1059 llvm_unreachable("Unknown condition code!"); 1060 } 1061 } 1062 1063 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const { 1064 MachineBasicBlock *BB = I.getParent(); 1065 const DebugLoc &DL = I.getDebugLoc(); 1066 1067 Register SrcReg = I.getOperand(2).getReg(); 1068 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 1069 1070 auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate(); 1071 1072 Register CCReg = I.getOperand(0).getReg(); 1073 if (!isVCC(CCReg, *MRI)) { 1074 int Opcode = getS_CMPOpcode(Pred, Size); 1075 if (Opcode == -1) 1076 return false; 1077 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode)) 1078 .add(I.getOperand(2)) 1079 .add(I.getOperand(3)); 1080 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg) 1081 .addReg(AMDGPU::SCC); 1082 bool Ret = 1083 constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) && 1084 RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI); 1085 I.eraseFromParent(); 1086 return Ret; 1087 } 1088 1089 int Opcode = getV_CMPOpcode(Pred, Size); 1090 if (Opcode == -1) 1091 return false; 1092 1093 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), 1094 I.getOperand(0).getReg()) 1095 .add(I.getOperand(2)) 1096 .add(I.getOperand(3)); 1097 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 1098 *TRI.getBoolRC(), *MRI); 1099 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 1100 I.eraseFromParent(); 1101 return Ret; 1102 } 1103 1104 bool AMDGPUInstructionSelector::selectIntrinsicIcmp(MachineInstr &I) const { 1105 Register Dst = I.getOperand(0).getReg(); 1106 if (isVCC(Dst, *MRI)) 1107 return false; 1108 1109 if (MRI->getType(Dst).getSizeInBits() != STI.getWavefrontSize()) 1110 return false; 1111 1112 MachineBasicBlock *BB = I.getParent(); 1113 const DebugLoc &DL = I.getDebugLoc(); 1114 Register SrcReg = I.getOperand(2).getReg(); 1115 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 1116 1117 auto Pred = static_cast<CmpInst::Predicate>(I.getOperand(4).getImm()); 1118 if (!ICmpInst::isIntPredicate(static_cast<ICmpInst::Predicate>(Pred))) { 1119 MachineInstr *ICmp = 1120 BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Dst); 1121 1122 if (!RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 1123 *TRI.getBoolRC(), *MRI)) 1124 return false; 1125 I.eraseFromParent(); 1126 return true; 1127 } 1128 1129 int Opcode = getV_CMPOpcode(Pred, Size); 1130 if (Opcode == -1) 1131 return false; 1132 1133 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), Dst) 1134 .add(I.getOperand(2)) 1135 .add(I.getOperand(3)); 1136 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), *TRI.getBoolRC(), 1137 *MRI); 1138 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 1139 I.eraseFromParent(); 1140 return Ret; 1141 } 1142 1143 bool AMDGPUInstructionSelector::selectBallot(MachineInstr &I) const { 1144 MachineBasicBlock *BB = I.getParent(); 1145 const DebugLoc &DL = I.getDebugLoc(); 1146 Register DstReg = I.getOperand(0).getReg(); 1147 const unsigned Size = MRI->getType(DstReg).getSizeInBits(); 1148 const bool Is64 = Size == 64; 1149 1150 if (Size != STI.getWavefrontSize()) 1151 return false; 1152 1153 Optional<ValueAndVReg> Arg = 1154 getIConstantVRegValWithLookThrough(I.getOperand(2).getReg(), *MRI); 1155 1156 if (Arg.hasValue()) { 1157 const int64_t Value = Arg.getValue().Value.getSExtValue(); 1158 if (Value == 0) { 1159 unsigned Opcode = Is64 ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 1160 BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg).addImm(0); 1161 } else if (Value == -1) { // all ones 1162 Register SrcReg = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO; 1163 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg); 1164 } else 1165 return false; 1166 } else { 1167 Register SrcReg = I.getOperand(2).getReg(); 1168 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), DstReg).addReg(SrcReg); 1169 } 1170 1171 I.eraseFromParent(); 1172 return true; 1173 } 1174 1175 bool AMDGPUInstructionSelector::selectRelocConstant(MachineInstr &I) const { 1176 Register DstReg = I.getOperand(0).getReg(); 1177 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 1178 const TargetRegisterClass *DstRC = TRI.getRegClassForSizeOnBank(32, *DstBank); 1179 if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 1180 return false; 1181 1182 const bool IsVALU = DstBank->getID() == AMDGPU::VGPRRegBankID; 1183 1184 Module *M = MF->getFunction().getParent(); 1185 const MDNode *Metadata = I.getOperand(2).getMetadata(); 1186 auto SymbolName = cast<MDString>(Metadata->getOperand(0))->getString(); 1187 auto RelocSymbol = cast<GlobalVariable>( 1188 M->getOrInsertGlobal(SymbolName, Type::getInt32Ty(M->getContext()))); 1189 1190 MachineBasicBlock *BB = I.getParent(); 1191 BuildMI(*BB, &I, I.getDebugLoc(), 1192 TII.get(IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32), DstReg) 1193 .addGlobalAddress(RelocSymbol, 0, SIInstrInfo::MO_ABS32_LO); 1194 1195 I.eraseFromParent(); 1196 return true; 1197 } 1198 1199 bool AMDGPUInstructionSelector::selectGroupStaticSize(MachineInstr &I) const { 1200 Triple::OSType OS = MF->getTarget().getTargetTriple().getOS(); 1201 1202 Register DstReg = I.getOperand(0).getReg(); 1203 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1204 unsigned Mov = DstRB->getID() == AMDGPU::SGPRRegBankID ? 1205 AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 1206 1207 MachineBasicBlock *MBB = I.getParent(); 1208 const DebugLoc &DL = I.getDebugLoc(); 1209 1210 auto MIB = BuildMI(*MBB, &I, DL, TII.get(Mov), DstReg); 1211 1212 if (OS == Triple::AMDHSA || OS == Triple::AMDPAL) { 1213 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); 1214 MIB.addImm(MFI->getLDSSize()); 1215 } else { 1216 Module *M = MF->getFunction().getParent(); 1217 const GlobalValue *GV 1218 = Intrinsic::getDeclaration(M, Intrinsic::amdgcn_groupstaticsize); 1219 MIB.addGlobalAddress(GV, 0, SIInstrInfo::MO_ABS32_LO); 1220 } 1221 1222 I.eraseFromParent(); 1223 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1224 } 1225 1226 bool AMDGPUInstructionSelector::selectReturnAddress(MachineInstr &I) const { 1227 MachineBasicBlock *MBB = I.getParent(); 1228 MachineFunction &MF = *MBB->getParent(); 1229 const DebugLoc &DL = I.getDebugLoc(); 1230 1231 MachineOperand &Dst = I.getOperand(0); 1232 Register DstReg = Dst.getReg(); 1233 unsigned Depth = I.getOperand(2).getImm(); 1234 1235 const TargetRegisterClass *RC 1236 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 1237 if (!RC->hasSubClassEq(&AMDGPU::SGPR_64RegClass) || 1238 !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 1239 return false; 1240 1241 // Check for kernel and shader functions 1242 if (Depth != 0 || 1243 MF.getInfo<SIMachineFunctionInfo>()->isEntryFunction()) { 1244 BuildMI(*MBB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 1245 .addImm(0); 1246 I.eraseFromParent(); 1247 return true; 1248 } 1249 1250 MachineFrameInfo &MFI = MF.getFrameInfo(); 1251 // There is a call to @llvm.returnaddress in this function 1252 MFI.setReturnAddressIsTaken(true); 1253 1254 // Get the return address reg and mark it as an implicit live-in 1255 Register ReturnAddrReg = TRI.getReturnAddressReg(MF); 1256 Register LiveIn = getFunctionLiveInPhysReg(MF, TII, ReturnAddrReg, 1257 AMDGPU::SReg_64RegClass, DL); 1258 BuildMI(*MBB, &I, DL, TII.get(AMDGPU::COPY), DstReg) 1259 .addReg(LiveIn); 1260 I.eraseFromParent(); 1261 return true; 1262 } 1263 1264 bool AMDGPUInstructionSelector::selectEndCfIntrinsic(MachineInstr &MI) const { 1265 // FIXME: Manually selecting to avoid dealing with the SReg_1 trick 1266 // SelectionDAG uses for wave32 vs wave64. 1267 MachineBasicBlock *BB = MI.getParent(); 1268 BuildMI(*BB, &MI, MI.getDebugLoc(), TII.get(AMDGPU::SI_END_CF)) 1269 .add(MI.getOperand(1)); 1270 1271 Register Reg = MI.getOperand(1).getReg(); 1272 MI.eraseFromParent(); 1273 1274 if (!MRI->getRegClassOrNull(Reg)) 1275 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 1276 return true; 1277 } 1278 1279 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic( 1280 MachineInstr &MI, Intrinsic::ID IntrID) const { 1281 MachineBasicBlock *MBB = MI.getParent(); 1282 MachineFunction *MF = MBB->getParent(); 1283 const DebugLoc &DL = MI.getDebugLoc(); 1284 1285 unsigned IndexOperand = MI.getOperand(7).getImm(); 1286 bool WaveRelease = MI.getOperand(8).getImm() != 0; 1287 bool WaveDone = MI.getOperand(9).getImm() != 0; 1288 1289 if (WaveDone && !WaveRelease) 1290 report_fatal_error("ds_ordered_count: wave_done requires wave_release"); 1291 1292 unsigned OrderedCountIndex = IndexOperand & 0x3f; 1293 IndexOperand &= ~0x3f; 1294 unsigned CountDw = 0; 1295 1296 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) { 1297 CountDw = (IndexOperand >> 24) & 0xf; 1298 IndexOperand &= ~(0xf << 24); 1299 1300 if (CountDw < 1 || CountDw > 4) { 1301 report_fatal_error( 1302 "ds_ordered_count: dword count must be between 1 and 4"); 1303 } 1304 } 1305 1306 if (IndexOperand) 1307 report_fatal_error("ds_ordered_count: bad index operand"); 1308 1309 unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1; 1310 unsigned ShaderType = SIInstrInfo::getDSShaderTypeValue(*MF); 1311 1312 unsigned Offset0 = OrderedCountIndex << 2; 1313 unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) | 1314 (Instruction << 4); 1315 1316 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) 1317 Offset1 |= (CountDw - 1) << 6; 1318 1319 unsigned Offset = Offset0 | (Offset1 << 8); 1320 1321 Register M0Val = MI.getOperand(2).getReg(); 1322 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1323 .addReg(M0Val); 1324 1325 Register DstReg = MI.getOperand(0).getReg(); 1326 Register ValReg = MI.getOperand(3).getReg(); 1327 MachineInstrBuilder DS = 1328 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg) 1329 .addReg(ValReg) 1330 .addImm(Offset) 1331 .cloneMemRefs(MI); 1332 1333 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI)) 1334 return false; 1335 1336 bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI); 1337 MI.eraseFromParent(); 1338 return Ret; 1339 } 1340 1341 static unsigned gwsIntrinToOpcode(unsigned IntrID) { 1342 switch (IntrID) { 1343 case Intrinsic::amdgcn_ds_gws_init: 1344 return AMDGPU::DS_GWS_INIT; 1345 case Intrinsic::amdgcn_ds_gws_barrier: 1346 return AMDGPU::DS_GWS_BARRIER; 1347 case Intrinsic::amdgcn_ds_gws_sema_v: 1348 return AMDGPU::DS_GWS_SEMA_V; 1349 case Intrinsic::amdgcn_ds_gws_sema_br: 1350 return AMDGPU::DS_GWS_SEMA_BR; 1351 case Intrinsic::amdgcn_ds_gws_sema_p: 1352 return AMDGPU::DS_GWS_SEMA_P; 1353 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1354 return AMDGPU::DS_GWS_SEMA_RELEASE_ALL; 1355 default: 1356 llvm_unreachable("not a gws intrinsic"); 1357 } 1358 } 1359 1360 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI, 1361 Intrinsic::ID IID) const { 1362 if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all && 1363 !STI.hasGWSSemaReleaseAll()) 1364 return false; 1365 1366 // intrinsic ID, vsrc, offset 1367 const bool HasVSrc = MI.getNumOperands() == 3; 1368 assert(HasVSrc || MI.getNumOperands() == 2); 1369 1370 Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg(); 1371 const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI); 1372 if (OffsetRB->getID() != AMDGPU::SGPRRegBankID) 1373 return false; 1374 1375 MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1376 assert(OffsetDef); 1377 1378 unsigned ImmOffset; 1379 1380 MachineBasicBlock *MBB = MI.getParent(); 1381 const DebugLoc &DL = MI.getDebugLoc(); 1382 1383 MachineInstr *Readfirstlane = nullptr; 1384 1385 // If we legalized the VGPR input, strip out the readfirstlane to analyze the 1386 // incoming offset, in case there's an add of a constant. We'll have to put it 1387 // back later. 1388 if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) { 1389 Readfirstlane = OffsetDef; 1390 BaseOffset = OffsetDef->getOperand(1).getReg(); 1391 OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1392 } 1393 1394 if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) { 1395 // If we have a constant offset, try to use the 0 in m0 as the base. 1396 // TODO: Look into changing the default m0 initialization value. If the 1397 // default -1 only set the low 16-bits, we could leave it as-is and add 1 to 1398 // the immediate offset. 1399 1400 ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue(); 1401 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 1402 .addImm(0); 1403 } else { 1404 std::tie(BaseOffset, ImmOffset) = 1405 AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset); 1406 1407 if (Readfirstlane) { 1408 // We have the constant offset now, so put the readfirstlane back on the 1409 // variable component. 1410 if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI)) 1411 return false; 1412 1413 Readfirstlane->getOperand(1).setReg(BaseOffset); 1414 BaseOffset = Readfirstlane->getOperand(0).getReg(); 1415 } else { 1416 if (!RBI.constrainGenericRegister(BaseOffset, 1417 AMDGPU::SReg_32RegClass, *MRI)) 1418 return false; 1419 } 1420 1421 Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1422 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base) 1423 .addReg(BaseOffset) 1424 .addImm(16); 1425 1426 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1427 .addReg(M0Base); 1428 } 1429 1430 // The resource id offset is computed as (<isa opaque base> + M0[21:16] + 1431 // offset field) % 64. Some versions of the programming guide omit the m0 1432 // part, or claim it's from offset 0. 1433 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID))); 1434 1435 if (HasVSrc) { 1436 Register VSrc = MI.getOperand(1).getReg(); 1437 1438 if (STI.needsAlignedVGPRs()) { 1439 // Add implicit aligned super-reg to force alignment on the data operand. 1440 Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1441 BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef); 1442 Register NewVR = 1443 MRI->createVirtualRegister(&AMDGPU::VReg_64_Align2RegClass); 1444 BuildMI(*MBB, &*MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), NewVR) 1445 .addReg(VSrc, 0, MI.getOperand(1).getSubReg()) 1446 .addImm(AMDGPU::sub0) 1447 .addReg(Undef) 1448 .addImm(AMDGPU::sub1); 1449 MIB.addReg(NewVR, 0, AMDGPU::sub0); 1450 MIB.addReg(NewVR, RegState::Implicit); 1451 } else { 1452 MIB.addReg(VSrc); 1453 } 1454 1455 if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI)) 1456 return false; 1457 } 1458 1459 MIB.addImm(ImmOffset) 1460 .cloneMemRefs(MI); 1461 1462 MI.eraseFromParent(); 1463 return true; 1464 } 1465 1466 bool AMDGPUInstructionSelector::selectDSAppendConsume(MachineInstr &MI, 1467 bool IsAppend) const { 1468 Register PtrBase = MI.getOperand(2).getReg(); 1469 LLT PtrTy = MRI->getType(PtrBase); 1470 bool IsGDS = PtrTy.getAddressSpace() == AMDGPUAS::REGION_ADDRESS; 1471 1472 unsigned Offset; 1473 std::tie(PtrBase, Offset) = selectDS1Addr1OffsetImpl(MI.getOperand(2)); 1474 1475 // TODO: Should this try to look through readfirstlane like GWS? 1476 if (!isDSOffsetLegal(PtrBase, Offset)) { 1477 PtrBase = MI.getOperand(2).getReg(); 1478 Offset = 0; 1479 } 1480 1481 MachineBasicBlock *MBB = MI.getParent(); 1482 const DebugLoc &DL = MI.getDebugLoc(); 1483 const unsigned Opc = IsAppend ? AMDGPU::DS_APPEND : AMDGPU::DS_CONSUME; 1484 1485 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1486 .addReg(PtrBase); 1487 if (!RBI.constrainGenericRegister(PtrBase, AMDGPU::SReg_32RegClass, *MRI)) 1488 return false; 1489 1490 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg()) 1491 .addImm(Offset) 1492 .addImm(IsGDS ? -1 : 0) 1493 .cloneMemRefs(MI); 1494 MI.eraseFromParent(); 1495 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1496 } 1497 1498 bool AMDGPUInstructionSelector::selectSBarrier(MachineInstr &MI) const { 1499 if (TM.getOptLevel() > CodeGenOpt::None) { 1500 unsigned WGSize = STI.getFlatWorkGroupSizes(MF->getFunction()).second; 1501 if (WGSize <= STI.getWavefrontSize()) { 1502 MachineBasicBlock *MBB = MI.getParent(); 1503 const DebugLoc &DL = MI.getDebugLoc(); 1504 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::WAVE_BARRIER)); 1505 MI.eraseFromParent(); 1506 return true; 1507 } 1508 } 1509 return selectImpl(MI, *CoverageInfo); 1510 } 1511 1512 static bool parseTexFail(uint64_t TexFailCtrl, bool &TFE, bool &LWE, 1513 bool &IsTexFail) { 1514 if (TexFailCtrl) 1515 IsTexFail = true; 1516 1517 TFE = (TexFailCtrl & 0x1) ? true : false; 1518 TexFailCtrl &= ~(uint64_t)0x1; 1519 LWE = (TexFailCtrl & 0x2) ? true : false; 1520 TexFailCtrl &= ~(uint64_t)0x2; 1521 1522 return TexFailCtrl == 0; 1523 } 1524 1525 bool AMDGPUInstructionSelector::selectImageIntrinsic( 1526 MachineInstr &MI, const AMDGPU::ImageDimIntrinsicInfo *Intr) const { 1527 MachineBasicBlock *MBB = MI.getParent(); 1528 const DebugLoc &DL = MI.getDebugLoc(); 1529 1530 const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 1531 AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode); 1532 1533 const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim); 1534 unsigned IntrOpcode = Intr->BaseOpcode; 1535 const bool IsGFX10Plus = AMDGPU::isGFX10Plus(STI); 1536 1537 const unsigned ArgOffset = MI.getNumExplicitDefs() + 1; 1538 1539 Register VDataIn, VDataOut; 1540 LLT VDataTy; 1541 int NumVDataDwords = -1; 1542 bool IsD16 = MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16 || 1543 MI.getOpcode() == AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16; 1544 1545 bool Unorm; 1546 if (!BaseOpcode->Sampler) 1547 Unorm = true; 1548 else 1549 Unorm = MI.getOperand(ArgOffset + Intr->UnormIndex).getImm() != 0; 1550 1551 bool TFE; 1552 bool LWE; 1553 bool IsTexFail = false; 1554 if (!parseTexFail(MI.getOperand(ArgOffset + Intr->TexFailCtrlIndex).getImm(), 1555 TFE, LWE, IsTexFail)) 1556 return false; 1557 1558 const int Flags = MI.getOperand(ArgOffset + Intr->NumArgs).getImm(); 1559 const bool IsA16 = (Flags & 1) != 0; 1560 const bool IsG16 = (Flags & 2) != 0; 1561 1562 // A16 implies 16 bit gradients if subtarget doesn't support G16 1563 if (IsA16 && !STI.hasG16() && !IsG16) 1564 return false; 1565 1566 unsigned DMask = 0; 1567 unsigned DMaskLanes = 0; 1568 1569 if (BaseOpcode->Atomic) { 1570 VDataOut = MI.getOperand(0).getReg(); 1571 VDataIn = MI.getOperand(2).getReg(); 1572 LLT Ty = MRI->getType(VDataIn); 1573 1574 // Be careful to allow atomic swap on 16-bit element vectors. 1575 const bool Is64Bit = BaseOpcode->AtomicX2 ? 1576 Ty.getSizeInBits() == 128 : 1577 Ty.getSizeInBits() == 64; 1578 1579 if (BaseOpcode->AtomicX2) { 1580 assert(MI.getOperand(3).getReg() == AMDGPU::NoRegister); 1581 1582 DMask = Is64Bit ? 0xf : 0x3; 1583 NumVDataDwords = Is64Bit ? 4 : 2; 1584 } else { 1585 DMask = Is64Bit ? 0x3 : 0x1; 1586 NumVDataDwords = Is64Bit ? 2 : 1; 1587 } 1588 } else { 1589 DMask = MI.getOperand(ArgOffset + Intr->DMaskIndex).getImm(); 1590 DMaskLanes = BaseOpcode->Gather4 ? 4 : countPopulation(DMask); 1591 1592 if (BaseOpcode->Store) { 1593 VDataIn = MI.getOperand(1).getReg(); 1594 VDataTy = MRI->getType(VDataIn); 1595 NumVDataDwords = (VDataTy.getSizeInBits() + 31) / 32; 1596 } else { 1597 VDataOut = MI.getOperand(0).getReg(); 1598 VDataTy = MRI->getType(VDataOut); 1599 NumVDataDwords = DMaskLanes; 1600 1601 if (IsD16 && !STI.hasUnpackedD16VMem()) 1602 NumVDataDwords = (DMaskLanes + 1) / 2; 1603 } 1604 } 1605 1606 // Set G16 opcode 1607 if (IsG16 && !IsA16) { 1608 const AMDGPU::MIMGG16MappingInfo *G16MappingInfo = 1609 AMDGPU::getMIMGG16MappingInfo(Intr->BaseOpcode); 1610 assert(G16MappingInfo); 1611 IntrOpcode = G16MappingInfo->G16; // set opcode to variant with _g16 1612 } 1613 1614 // TODO: Check this in verifier. 1615 assert((!IsTexFail || DMaskLanes >= 1) && "should have legalized this"); 1616 1617 unsigned CPol = MI.getOperand(ArgOffset + Intr->CachePolicyIndex).getImm(); 1618 if (BaseOpcode->Atomic) 1619 CPol |= AMDGPU::CPol::GLC; // TODO no-return optimization 1620 if (CPol & ~AMDGPU::CPol::ALL) 1621 return false; 1622 1623 int NumVAddrRegs = 0; 1624 int NumVAddrDwords = 0; 1625 for (unsigned I = Intr->VAddrStart; I < Intr->VAddrEnd; I++) { 1626 // Skip the $noregs and 0s inserted during legalization. 1627 MachineOperand &AddrOp = MI.getOperand(ArgOffset + I); 1628 if (!AddrOp.isReg()) 1629 continue; // XXX - Break? 1630 1631 Register Addr = AddrOp.getReg(); 1632 if (!Addr) 1633 break; 1634 1635 ++NumVAddrRegs; 1636 NumVAddrDwords += (MRI->getType(Addr).getSizeInBits() + 31) / 32; 1637 } 1638 1639 // The legalizer preprocessed the intrinsic arguments. If we aren't using 1640 // NSA, these should have been packed into a single value in the first 1641 // address register 1642 const bool UseNSA = NumVAddrRegs != 1 && NumVAddrDwords == NumVAddrRegs; 1643 if (UseNSA && !STI.hasFeature(AMDGPU::FeatureNSAEncoding)) { 1644 LLVM_DEBUG(dbgs() << "Trying to use NSA on non-NSA target\n"); 1645 return false; 1646 } 1647 1648 if (IsTexFail) 1649 ++NumVDataDwords; 1650 1651 int Opcode = -1; 1652 if (IsGFX10Plus) { 1653 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, 1654 UseNSA ? AMDGPU::MIMGEncGfx10NSA 1655 : AMDGPU::MIMGEncGfx10Default, 1656 NumVDataDwords, NumVAddrDwords); 1657 } else { 1658 if (STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) 1659 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8, 1660 NumVDataDwords, NumVAddrDwords); 1661 if (Opcode == -1) 1662 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6, 1663 NumVDataDwords, NumVAddrDwords); 1664 } 1665 assert(Opcode != -1); 1666 1667 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode)) 1668 .cloneMemRefs(MI); 1669 1670 if (VDataOut) { 1671 if (BaseOpcode->AtomicX2) { 1672 const bool Is64 = MRI->getType(VDataOut).getSizeInBits() == 64; 1673 1674 Register TmpReg = MRI->createVirtualRegister( 1675 Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass); 1676 unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0; 1677 1678 MIB.addDef(TmpReg); 1679 if (!MRI->use_empty(VDataOut)) { 1680 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), VDataOut) 1681 .addReg(TmpReg, RegState::Kill, SubReg); 1682 } 1683 1684 } else { 1685 MIB.addDef(VDataOut); // vdata output 1686 } 1687 } 1688 1689 if (VDataIn) 1690 MIB.addReg(VDataIn); // vdata input 1691 1692 for (int I = 0; I != NumVAddrRegs; ++I) { 1693 MachineOperand &SrcOp = MI.getOperand(ArgOffset + Intr->VAddrStart + I); 1694 if (SrcOp.isReg()) { 1695 assert(SrcOp.getReg() != 0); 1696 MIB.addReg(SrcOp.getReg()); 1697 } 1698 } 1699 1700 MIB.addReg(MI.getOperand(ArgOffset + Intr->RsrcIndex).getReg()); 1701 if (BaseOpcode->Sampler) 1702 MIB.addReg(MI.getOperand(ArgOffset + Intr->SampIndex).getReg()); 1703 1704 MIB.addImm(DMask); // dmask 1705 1706 if (IsGFX10Plus) 1707 MIB.addImm(DimInfo->Encoding); 1708 MIB.addImm(Unorm); 1709 1710 MIB.addImm(CPol); 1711 MIB.addImm(IsA16 && // a16 or r128 1712 STI.hasFeature(AMDGPU::FeatureR128A16) ? -1 : 0); 1713 if (IsGFX10Plus) 1714 MIB.addImm(IsA16 ? -1 : 0); 1715 1716 MIB.addImm(TFE); // tfe 1717 MIB.addImm(LWE); // lwe 1718 if (!IsGFX10Plus) 1719 MIB.addImm(DimInfo->DA ? -1 : 0); 1720 if (BaseOpcode->HasD16) 1721 MIB.addImm(IsD16 ? -1 : 0); 1722 1723 if (IsTexFail) { 1724 // An image load instruction with TFE/LWE only conditionally writes to its 1725 // result registers. Initialize them to zero so that we always get well 1726 // defined result values. 1727 assert(VDataOut && !VDataIn); 1728 Register Tied = MRI->cloneVirtualRegister(VDataOut); 1729 Register Zero = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1730 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::V_MOV_B32_e32), Zero) 1731 .addImm(0); 1732 auto Parts = TRI.getRegSplitParts(MRI->getRegClass(Tied), 4); 1733 if (STI.usePRTStrictNull()) { 1734 // With enable-prt-strict-null enabled, initialize all result registers to 1735 // zero. 1736 auto RegSeq = 1737 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied); 1738 for (auto Sub : Parts) 1739 RegSeq.addReg(Zero).addImm(Sub); 1740 } else { 1741 // With enable-prt-strict-null disabled, only initialize the extra TFE/LWE 1742 // result register. 1743 Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 1744 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef); 1745 auto RegSeq = 1746 BuildMI(*MBB, *MIB, DL, TII.get(AMDGPU::REG_SEQUENCE), Tied); 1747 for (auto Sub : Parts.drop_back(1)) 1748 RegSeq.addReg(Undef).addImm(Sub); 1749 RegSeq.addReg(Zero).addImm(Parts.back()); 1750 } 1751 MIB.addReg(Tied, RegState::Implicit); 1752 MIB->tieOperands(0, MIB->getNumOperands() - 1); 1753 } 1754 1755 MI.eraseFromParent(); 1756 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1757 } 1758 1759 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS( 1760 MachineInstr &I) const { 1761 unsigned IntrinsicID = I.getIntrinsicID(); 1762 switch (IntrinsicID) { 1763 case Intrinsic::amdgcn_end_cf: 1764 return selectEndCfIntrinsic(I); 1765 case Intrinsic::amdgcn_ds_ordered_add: 1766 case Intrinsic::amdgcn_ds_ordered_swap: 1767 return selectDSOrderedIntrinsic(I, IntrinsicID); 1768 case Intrinsic::amdgcn_ds_gws_init: 1769 case Intrinsic::amdgcn_ds_gws_barrier: 1770 case Intrinsic::amdgcn_ds_gws_sema_v: 1771 case Intrinsic::amdgcn_ds_gws_sema_br: 1772 case Intrinsic::amdgcn_ds_gws_sema_p: 1773 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1774 return selectDSGWSIntrinsic(I, IntrinsicID); 1775 case Intrinsic::amdgcn_ds_append: 1776 return selectDSAppendConsume(I, true); 1777 case Intrinsic::amdgcn_ds_consume: 1778 return selectDSAppendConsume(I, false); 1779 case Intrinsic::amdgcn_s_barrier: 1780 return selectSBarrier(I); 1781 case Intrinsic::amdgcn_global_atomic_fadd: 1782 return selectGlobalAtomicFadd(I, I.getOperand(2), I.getOperand(3)); 1783 default: { 1784 return selectImpl(I, *CoverageInfo); 1785 } 1786 } 1787 } 1788 1789 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const { 1790 if (selectImpl(I, *CoverageInfo)) 1791 return true; 1792 1793 MachineBasicBlock *BB = I.getParent(); 1794 const DebugLoc &DL = I.getDebugLoc(); 1795 1796 Register DstReg = I.getOperand(0).getReg(); 1797 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 1798 assert(Size <= 32 || Size == 64); 1799 const MachineOperand &CCOp = I.getOperand(1); 1800 Register CCReg = CCOp.getReg(); 1801 if (!isVCC(CCReg, *MRI)) { 1802 unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 : 1803 AMDGPU::S_CSELECT_B32; 1804 MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 1805 .addReg(CCReg); 1806 1807 // The generic constrainSelectedInstRegOperands doesn't work for the scc register 1808 // bank, because it does not cover the register class that we used to represent 1809 // for it. So we need to manually set the register class here. 1810 if (!MRI->getRegClassOrNull(CCReg)) 1811 MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI)); 1812 MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg) 1813 .add(I.getOperand(2)) 1814 .add(I.getOperand(3)); 1815 1816 bool Ret = false; 1817 Ret |= constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1818 Ret |= constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI); 1819 I.eraseFromParent(); 1820 return Ret; 1821 } 1822 1823 // Wide VGPR select should have been split in RegBankSelect. 1824 if (Size > 32) 1825 return false; 1826 1827 MachineInstr *Select = 1828 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 1829 .addImm(0) 1830 .add(I.getOperand(3)) 1831 .addImm(0) 1832 .add(I.getOperand(2)) 1833 .add(I.getOperand(1)); 1834 1835 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1836 I.eraseFromParent(); 1837 return Ret; 1838 } 1839 1840 static int sizeToSubRegIndex(unsigned Size) { 1841 switch (Size) { 1842 case 32: 1843 return AMDGPU::sub0; 1844 case 64: 1845 return AMDGPU::sub0_sub1; 1846 case 96: 1847 return AMDGPU::sub0_sub1_sub2; 1848 case 128: 1849 return AMDGPU::sub0_sub1_sub2_sub3; 1850 case 256: 1851 return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7; 1852 default: 1853 if (Size < 32) 1854 return AMDGPU::sub0; 1855 if (Size > 256) 1856 return -1; 1857 return sizeToSubRegIndex(PowerOf2Ceil(Size)); 1858 } 1859 } 1860 1861 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const { 1862 Register DstReg = I.getOperand(0).getReg(); 1863 Register SrcReg = I.getOperand(1).getReg(); 1864 const LLT DstTy = MRI->getType(DstReg); 1865 const LLT SrcTy = MRI->getType(SrcReg); 1866 const LLT S1 = LLT::scalar(1); 1867 1868 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 1869 const RegisterBank *DstRB; 1870 if (DstTy == S1) { 1871 // This is a special case. We don't treat s1 for legalization artifacts as 1872 // vcc booleans. 1873 DstRB = SrcRB; 1874 } else { 1875 DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1876 if (SrcRB != DstRB) 1877 return false; 1878 } 1879 1880 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 1881 1882 unsigned DstSize = DstTy.getSizeInBits(); 1883 unsigned SrcSize = SrcTy.getSizeInBits(); 1884 1885 const TargetRegisterClass *SrcRC = 1886 TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB); 1887 const TargetRegisterClass *DstRC = 1888 TRI.getRegClassForSizeOnBank(DstSize, *DstRB); 1889 if (!SrcRC || !DstRC) 1890 return false; 1891 1892 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 1893 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) { 1894 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n"); 1895 return false; 1896 } 1897 1898 if (DstTy == LLT::fixed_vector(2, 16) && SrcTy == LLT::fixed_vector(2, 32)) { 1899 MachineBasicBlock *MBB = I.getParent(); 1900 const DebugLoc &DL = I.getDebugLoc(); 1901 1902 Register LoReg = MRI->createVirtualRegister(DstRC); 1903 Register HiReg = MRI->createVirtualRegister(DstRC); 1904 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), LoReg) 1905 .addReg(SrcReg, 0, AMDGPU::sub0); 1906 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), HiReg) 1907 .addReg(SrcReg, 0, AMDGPU::sub1); 1908 1909 if (IsVALU && STI.hasSDWA()) { 1910 // Write the low 16-bits of the high element into the high 16-bits of the 1911 // low element. 1912 MachineInstr *MovSDWA = 1913 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 1914 .addImm(0) // $src0_modifiers 1915 .addReg(HiReg) // $src0 1916 .addImm(0) // $clamp 1917 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 1918 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 1919 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 1920 .addReg(LoReg, RegState::Implicit); 1921 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 1922 } else { 1923 Register TmpReg0 = MRI->createVirtualRegister(DstRC); 1924 Register TmpReg1 = MRI->createVirtualRegister(DstRC); 1925 Register ImmReg = MRI->createVirtualRegister(DstRC); 1926 if (IsVALU) { 1927 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0) 1928 .addImm(16) 1929 .addReg(HiReg); 1930 } else { 1931 BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0) 1932 .addReg(HiReg) 1933 .addImm(16); 1934 } 1935 1936 unsigned MovOpc = IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32; 1937 unsigned AndOpc = IsVALU ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 1938 unsigned OrOpc = IsVALU ? AMDGPU::V_OR_B32_e64 : AMDGPU::S_OR_B32; 1939 1940 BuildMI(*MBB, I, DL, TII.get(MovOpc), ImmReg) 1941 .addImm(0xffff); 1942 BuildMI(*MBB, I, DL, TII.get(AndOpc), TmpReg1) 1943 .addReg(LoReg) 1944 .addReg(ImmReg); 1945 BuildMI(*MBB, I, DL, TII.get(OrOpc), DstReg) 1946 .addReg(TmpReg0) 1947 .addReg(TmpReg1); 1948 } 1949 1950 I.eraseFromParent(); 1951 return true; 1952 } 1953 1954 if (!DstTy.isScalar()) 1955 return false; 1956 1957 if (SrcSize > 32) { 1958 int SubRegIdx = sizeToSubRegIndex(DstSize); 1959 if (SubRegIdx == -1) 1960 return false; 1961 1962 // Deal with weird cases where the class only partially supports the subreg 1963 // index. 1964 const TargetRegisterClass *SrcWithSubRC 1965 = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx); 1966 if (!SrcWithSubRC) 1967 return false; 1968 1969 if (SrcWithSubRC != SrcRC) { 1970 if (!RBI.constrainGenericRegister(SrcReg, *SrcWithSubRC, *MRI)) 1971 return false; 1972 } 1973 1974 I.getOperand(1).setSubReg(SubRegIdx); 1975 } 1976 1977 I.setDesc(TII.get(TargetOpcode::COPY)); 1978 return true; 1979 } 1980 1981 /// \returns true if a bitmask for \p Size bits will be an inline immediate. 1982 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) { 1983 Mask = maskTrailingOnes<unsigned>(Size); 1984 int SignedMask = static_cast<int>(Mask); 1985 return SignedMask >= -16 && SignedMask <= 64; 1986 } 1987 1988 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1. 1989 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank( 1990 Register Reg, const MachineRegisterInfo &MRI, 1991 const TargetRegisterInfo &TRI) const { 1992 const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 1993 if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>()) 1994 return RB; 1995 1996 // Ignore the type, since we don't use vcc in artifacts. 1997 if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>()) 1998 return &RBI.getRegBankFromRegClass(*RC, LLT()); 1999 return nullptr; 2000 } 2001 2002 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const { 2003 bool InReg = I.getOpcode() == AMDGPU::G_SEXT_INREG; 2004 bool Signed = I.getOpcode() == AMDGPU::G_SEXT || InReg; 2005 const DebugLoc &DL = I.getDebugLoc(); 2006 MachineBasicBlock &MBB = *I.getParent(); 2007 const Register DstReg = I.getOperand(0).getReg(); 2008 const Register SrcReg = I.getOperand(1).getReg(); 2009 2010 const LLT DstTy = MRI->getType(DstReg); 2011 const LLT SrcTy = MRI->getType(SrcReg); 2012 const unsigned SrcSize = I.getOpcode() == AMDGPU::G_SEXT_INREG ? 2013 I.getOperand(2).getImm() : SrcTy.getSizeInBits(); 2014 const unsigned DstSize = DstTy.getSizeInBits(); 2015 if (!DstTy.isScalar()) 2016 return false; 2017 2018 // Artifact casts should never use vcc. 2019 const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI); 2020 2021 // FIXME: This should probably be illegal and split earlier. 2022 if (I.getOpcode() == AMDGPU::G_ANYEXT) { 2023 if (DstSize <= 32) 2024 return selectCOPY(I); 2025 2026 const TargetRegisterClass *SrcRC = 2027 TRI.getRegClassForTypeOnBank(SrcTy, *SrcBank); 2028 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 2029 const TargetRegisterClass *DstRC = 2030 TRI.getRegClassForSizeOnBank(DstSize, *DstBank); 2031 2032 Register UndefReg = MRI->createVirtualRegister(SrcRC); 2033 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 2034 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2035 .addReg(SrcReg) 2036 .addImm(AMDGPU::sub0) 2037 .addReg(UndefReg) 2038 .addImm(AMDGPU::sub1); 2039 I.eraseFromParent(); 2040 2041 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) && 2042 RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI); 2043 } 2044 2045 if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) { 2046 // 64-bit should have been split up in RegBankSelect 2047 2048 // Try to use an and with a mask if it will save code size. 2049 unsigned Mask; 2050 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 2051 MachineInstr *ExtI = 2052 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg) 2053 .addImm(Mask) 2054 .addReg(SrcReg); 2055 I.eraseFromParent(); 2056 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 2057 } 2058 2059 const unsigned BFE = Signed ? AMDGPU::V_BFE_I32_e64 : AMDGPU::V_BFE_U32_e64; 2060 MachineInstr *ExtI = 2061 BuildMI(MBB, I, DL, TII.get(BFE), DstReg) 2062 .addReg(SrcReg) 2063 .addImm(0) // Offset 2064 .addImm(SrcSize); // Width 2065 I.eraseFromParent(); 2066 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 2067 } 2068 2069 if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) { 2070 const TargetRegisterClass &SrcRC = InReg && DstSize > 32 ? 2071 AMDGPU::SReg_64RegClass : AMDGPU::SReg_32RegClass; 2072 if (!RBI.constrainGenericRegister(SrcReg, SrcRC, *MRI)) 2073 return false; 2074 2075 if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) { 2076 const unsigned SextOpc = SrcSize == 8 ? 2077 AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16; 2078 BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg) 2079 .addReg(SrcReg); 2080 I.eraseFromParent(); 2081 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 2082 } 2083 2084 const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64; 2085 const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32; 2086 2087 // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width. 2088 if (DstSize > 32 && (SrcSize <= 32 || InReg)) { 2089 // We need a 64-bit register source, but the high bits don't matter. 2090 Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); 2091 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2092 unsigned SubReg = InReg ? AMDGPU::sub0 : 0; 2093 2094 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 2095 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg) 2096 .addReg(SrcReg, 0, SubReg) 2097 .addImm(AMDGPU::sub0) 2098 .addReg(UndefReg) 2099 .addImm(AMDGPU::sub1); 2100 2101 BuildMI(MBB, I, DL, TII.get(BFE64), DstReg) 2102 .addReg(ExtReg) 2103 .addImm(SrcSize << 16); 2104 2105 I.eraseFromParent(); 2106 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI); 2107 } 2108 2109 unsigned Mask; 2110 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 2111 BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg) 2112 .addReg(SrcReg) 2113 .addImm(Mask); 2114 } else { 2115 BuildMI(MBB, I, DL, TII.get(BFE32), DstReg) 2116 .addReg(SrcReg) 2117 .addImm(SrcSize << 16); 2118 } 2119 2120 I.eraseFromParent(); 2121 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 2122 } 2123 2124 return false; 2125 } 2126 2127 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const { 2128 MachineBasicBlock *BB = I.getParent(); 2129 MachineOperand &ImmOp = I.getOperand(1); 2130 Register DstReg = I.getOperand(0).getReg(); 2131 unsigned Size = MRI->getType(DstReg).getSizeInBits(); 2132 2133 // The AMDGPU backend only supports Imm operands and not CImm or FPImm. 2134 if (ImmOp.isFPImm()) { 2135 const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt(); 2136 ImmOp.ChangeToImmediate(Imm.getZExtValue()); 2137 } else if (ImmOp.isCImm()) { 2138 ImmOp.ChangeToImmediate(ImmOp.getCImm()->getSExtValue()); 2139 } else { 2140 llvm_unreachable("Not supported by g_constants"); 2141 } 2142 2143 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2144 const bool IsSgpr = DstRB->getID() == AMDGPU::SGPRRegBankID; 2145 2146 unsigned Opcode; 2147 if (DstRB->getID() == AMDGPU::VCCRegBankID) { 2148 Opcode = STI.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64; 2149 } else { 2150 Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 2151 2152 // We should never produce s1 values on banks other than VCC. If the user of 2153 // this already constrained the register, we may incorrectly think it's VCC 2154 // if it wasn't originally. 2155 if (Size == 1) 2156 return false; 2157 } 2158 2159 if (Size != 64) { 2160 I.setDesc(TII.get(Opcode)); 2161 I.addImplicitDefUseOperands(*MF); 2162 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 2163 } 2164 2165 const DebugLoc &DL = I.getDebugLoc(); 2166 2167 APInt Imm(Size, I.getOperand(1).getImm()); 2168 2169 MachineInstr *ResInst; 2170 if (IsSgpr && TII.isInlineConstant(Imm)) { 2171 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 2172 .addImm(I.getOperand(1).getImm()); 2173 } else { 2174 const TargetRegisterClass *RC = IsSgpr ? 2175 &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass; 2176 Register LoReg = MRI->createVirtualRegister(RC); 2177 Register HiReg = MRI->createVirtualRegister(RC); 2178 2179 BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg) 2180 .addImm(Imm.trunc(32).getZExtValue()); 2181 2182 BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg) 2183 .addImm(Imm.ashr(32).getZExtValue()); 2184 2185 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2186 .addReg(LoReg) 2187 .addImm(AMDGPU::sub0) 2188 .addReg(HiReg) 2189 .addImm(AMDGPU::sub1); 2190 } 2191 2192 // We can't call constrainSelectedInstRegOperands here, because it doesn't 2193 // work for target independent opcodes 2194 I.eraseFromParent(); 2195 const TargetRegisterClass *DstRC = 2196 TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI); 2197 if (!DstRC) 2198 return true; 2199 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI); 2200 } 2201 2202 bool AMDGPUInstructionSelector::selectG_FNEG(MachineInstr &MI) const { 2203 // Only manually handle the f64 SGPR case. 2204 // 2205 // FIXME: This is a workaround for 2.5 different tablegen problems. Because 2206 // the bit ops theoretically have a second result due to the implicit def of 2207 // SCC, the GlobalISelEmitter is overly conservative and rejects it. Fixing 2208 // that is easy by disabling the check. The result works, but uses a 2209 // nonsensical sreg32orlds_and_sreg_1 regclass. 2210 // 2211 // The DAG emitter is more problematic, and incorrectly adds both S_XOR_B32 to 2212 // the variadic REG_SEQUENCE operands. 2213 2214 Register Dst = MI.getOperand(0).getReg(); 2215 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 2216 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 2217 MRI->getType(Dst) != LLT::scalar(64)) 2218 return false; 2219 2220 Register Src = MI.getOperand(1).getReg(); 2221 MachineInstr *Fabs = getOpcodeDef(TargetOpcode::G_FABS, Src, *MRI); 2222 if (Fabs) 2223 Src = Fabs->getOperand(1).getReg(); 2224 2225 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 2226 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 2227 return false; 2228 2229 MachineBasicBlock *BB = MI.getParent(); 2230 const DebugLoc &DL = MI.getDebugLoc(); 2231 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2232 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2233 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2234 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2235 2236 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 2237 .addReg(Src, 0, AMDGPU::sub0); 2238 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 2239 .addReg(Src, 0, AMDGPU::sub1); 2240 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 2241 .addImm(0x80000000); 2242 2243 // Set or toggle sign bit. 2244 unsigned Opc = Fabs ? AMDGPU::S_OR_B32 : AMDGPU::S_XOR_B32; 2245 BuildMI(*BB, &MI, DL, TII.get(Opc), OpReg) 2246 .addReg(HiReg) 2247 .addReg(ConstReg); 2248 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 2249 .addReg(LoReg) 2250 .addImm(AMDGPU::sub0) 2251 .addReg(OpReg) 2252 .addImm(AMDGPU::sub1); 2253 MI.eraseFromParent(); 2254 return true; 2255 } 2256 2257 // FIXME: This is a workaround for the same tablegen problems as G_FNEG 2258 bool AMDGPUInstructionSelector::selectG_FABS(MachineInstr &MI) const { 2259 Register Dst = MI.getOperand(0).getReg(); 2260 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 2261 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 2262 MRI->getType(Dst) != LLT::scalar(64)) 2263 return false; 2264 2265 Register Src = MI.getOperand(1).getReg(); 2266 MachineBasicBlock *BB = MI.getParent(); 2267 const DebugLoc &DL = MI.getDebugLoc(); 2268 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2269 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2270 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2271 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2272 2273 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 2274 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 2275 return false; 2276 2277 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 2278 .addReg(Src, 0, AMDGPU::sub0); 2279 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 2280 .addReg(Src, 0, AMDGPU::sub1); 2281 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 2282 .addImm(0x7fffffff); 2283 2284 // Clear sign bit. 2285 // TODO: Should this used S_BITSET0_*? 2286 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_AND_B32), OpReg) 2287 .addReg(HiReg) 2288 .addReg(ConstReg); 2289 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 2290 .addReg(LoReg) 2291 .addImm(AMDGPU::sub0) 2292 .addReg(OpReg) 2293 .addImm(AMDGPU::sub1); 2294 2295 MI.eraseFromParent(); 2296 return true; 2297 } 2298 2299 static bool isConstant(const MachineInstr &MI) { 2300 return MI.getOpcode() == TargetOpcode::G_CONSTANT; 2301 } 2302 2303 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load, 2304 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const { 2305 2306 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg()); 2307 2308 assert(PtrMI); 2309 2310 if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD) 2311 return; 2312 2313 GEPInfo GEPInfo(*PtrMI); 2314 2315 for (unsigned i = 1; i != 3; ++i) { 2316 const MachineOperand &GEPOp = PtrMI->getOperand(i); 2317 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg()); 2318 assert(OpDef); 2319 if (i == 2 && isConstant(*OpDef)) { 2320 // TODO: Could handle constant base + variable offset, but a combine 2321 // probably should have commuted it. 2322 assert(GEPInfo.Imm == 0); 2323 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue(); 2324 continue; 2325 } 2326 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI); 2327 if (OpBank->getID() == AMDGPU::SGPRRegBankID) 2328 GEPInfo.SgprParts.push_back(GEPOp.getReg()); 2329 else 2330 GEPInfo.VgprParts.push_back(GEPOp.getReg()); 2331 } 2332 2333 AddrInfo.push_back(GEPInfo); 2334 getAddrModeInfo(*PtrMI, MRI, AddrInfo); 2335 } 2336 2337 bool AMDGPUInstructionSelector::isSGPR(Register Reg) const { 2338 return RBI.getRegBank(Reg, *MRI, TRI)->getID() == AMDGPU::SGPRRegBankID; 2339 } 2340 2341 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const { 2342 if (!MI.hasOneMemOperand()) 2343 return false; 2344 2345 const MachineMemOperand *MMO = *MI.memoperands_begin(); 2346 const Value *Ptr = MMO->getValue(); 2347 2348 // UndefValue means this is a load of a kernel input. These are uniform. 2349 // Sometimes LDS instructions have constant pointers. 2350 // If Ptr is null, then that means this mem operand contains a 2351 // PseudoSourceValue like GOT. 2352 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) || 2353 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr)) 2354 return true; 2355 2356 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) 2357 return true; 2358 2359 const Instruction *I = dyn_cast<Instruction>(Ptr); 2360 return I && I->getMetadata("amdgpu.uniform"); 2361 } 2362 2363 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const { 2364 for (const GEPInfo &GEPInfo : AddrInfo) { 2365 if (!GEPInfo.VgprParts.empty()) 2366 return true; 2367 } 2368 return false; 2369 } 2370 2371 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const { 2372 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 2373 unsigned AS = PtrTy.getAddressSpace(); 2374 if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) && 2375 STI.ldsRequiresM0Init()) { 2376 MachineBasicBlock *BB = I.getParent(); 2377 2378 // If DS instructions require M0 initialization, insert it before selecting. 2379 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 2380 .addImm(-1); 2381 } 2382 } 2383 2384 bool AMDGPUInstructionSelector::selectG_LOAD_STORE_ATOMICRMW( 2385 MachineInstr &I) const { 2386 if (I.getOpcode() == TargetOpcode::G_ATOMICRMW_FADD) { 2387 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 2388 unsigned AS = PtrTy.getAddressSpace(); 2389 if (AS == AMDGPUAS::GLOBAL_ADDRESS) 2390 return selectGlobalAtomicFadd(I, I.getOperand(1), I.getOperand(2)); 2391 } 2392 2393 initM0(I); 2394 return selectImpl(I, *CoverageInfo); 2395 } 2396 2397 static bool isVCmpResult(Register Reg, MachineRegisterInfo &MRI) { 2398 if (Reg.isPhysical()) 2399 return false; 2400 2401 MachineInstr &MI = *MRI.getUniqueVRegDef(Reg); 2402 const unsigned Opcode = MI.getOpcode(); 2403 2404 if (Opcode == AMDGPU::COPY) 2405 return isVCmpResult(MI.getOperand(1).getReg(), MRI); 2406 2407 if (Opcode == AMDGPU::G_AND || Opcode == AMDGPU::G_OR || 2408 Opcode == AMDGPU::G_XOR) 2409 return isVCmpResult(MI.getOperand(1).getReg(), MRI) && 2410 isVCmpResult(MI.getOperand(2).getReg(), MRI); 2411 2412 if (Opcode == TargetOpcode::G_INTRINSIC) 2413 return MI.getIntrinsicID() == Intrinsic::amdgcn_class; 2414 2415 return Opcode == AMDGPU::G_ICMP || Opcode == AMDGPU::G_FCMP; 2416 } 2417 2418 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const { 2419 MachineBasicBlock *BB = I.getParent(); 2420 MachineOperand &CondOp = I.getOperand(0); 2421 Register CondReg = CondOp.getReg(); 2422 const DebugLoc &DL = I.getDebugLoc(); 2423 2424 unsigned BrOpcode; 2425 Register CondPhysReg; 2426 const TargetRegisterClass *ConstrainRC; 2427 2428 // In SelectionDAG, we inspect the IR block for uniformity metadata to decide 2429 // whether the branch is uniform when selecting the instruction. In 2430 // GlobalISel, we should push that decision into RegBankSelect. Assume for now 2431 // RegBankSelect knows what it's doing if the branch condition is scc, even 2432 // though it currently does not. 2433 if (!isVCC(CondReg, *MRI)) { 2434 if (MRI->getType(CondReg) != LLT::scalar(32)) 2435 return false; 2436 2437 CondPhysReg = AMDGPU::SCC; 2438 BrOpcode = AMDGPU::S_CBRANCH_SCC1; 2439 ConstrainRC = &AMDGPU::SReg_32RegClass; 2440 } else { 2441 // FIXME: Should scc->vcc copies and with exec? 2442 2443 // Unless the value of CondReg is a result of a V_CMP* instruction then we 2444 // need to insert an and with exec. 2445 if (!isVCmpResult(CondReg, *MRI)) { 2446 const bool Is64 = STI.isWave64(); 2447 const unsigned Opcode = Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 2448 const Register Exec = Is64 ? AMDGPU::EXEC : AMDGPU::EXEC_LO; 2449 2450 Register TmpReg = MRI->createVirtualRegister(TRI.getBoolRC()); 2451 BuildMI(*BB, &I, DL, TII.get(Opcode), TmpReg) 2452 .addReg(CondReg) 2453 .addReg(Exec); 2454 CondReg = TmpReg; 2455 } 2456 2457 CondPhysReg = TRI.getVCC(); 2458 BrOpcode = AMDGPU::S_CBRANCH_VCCNZ; 2459 ConstrainRC = TRI.getBoolRC(); 2460 } 2461 2462 if (!MRI->getRegClassOrNull(CondReg)) 2463 MRI->setRegClass(CondReg, ConstrainRC); 2464 2465 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg) 2466 .addReg(CondReg); 2467 BuildMI(*BB, &I, DL, TII.get(BrOpcode)) 2468 .addMBB(I.getOperand(1).getMBB()); 2469 2470 I.eraseFromParent(); 2471 return true; 2472 } 2473 2474 bool AMDGPUInstructionSelector::selectG_GLOBAL_VALUE( 2475 MachineInstr &I) const { 2476 Register DstReg = I.getOperand(0).getReg(); 2477 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2478 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2479 I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32)); 2480 if (IsVGPR) 2481 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 2482 2483 return RBI.constrainGenericRegister( 2484 DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI); 2485 } 2486 2487 bool AMDGPUInstructionSelector::selectG_PTRMASK(MachineInstr &I) const { 2488 Register DstReg = I.getOperand(0).getReg(); 2489 Register SrcReg = I.getOperand(1).getReg(); 2490 Register MaskReg = I.getOperand(2).getReg(); 2491 LLT Ty = MRI->getType(DstReg); 2492 LLT MaskTy = MRI->getType(MaskReg); 2493 MachineBasicBlock *BB = I.getParent(); 2494 const DebugLoc &DL = I.getDebugLoc(); 2495 2496 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2497 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2498 const RegisterBank *MaskRB = RBI.getRegBank(MaskReg, *MRI, TRI); 2499 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2500 if (DstRB != SrcRB) // Should only happen for hand written MIR. 2501 return false; 2502 2503 // Try to avoid emitting a bit operation when we only need to touch half of 2504 // the 64-bit pointer. 2505 APInt MaskOnes = KnownBits->getKnownOnes(MaskReg).zextOrSelf(64); 2506 const APInt MaskHi32 = APInt::getHighBitsSet(64, 32); 2507 const APInt MaskLo32 = APInt::getLowBitsSet(64, 32); 2508 2509 const bool CanCopyLow32 = (MaskOnes & MaskLo32) == MaskLo32; 2510 const bool CanCopyHi32 = (MaskOnes & MaskHi32) == MaskHi32; 2511 2512 if (!IsVGPR && Ty.getSizeInBits() == 64 && 2513 !CanCopyLow32 && !CanCopyHi32) { 2514 auto MIB = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_AND_B64), DstReg) 2515 .addReg(SrcReg) 2516 .addReg(MaskReg); 2517 I.eraseFromParent(); 2518 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 2519 } 2520 2521 unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 2522 const TargetRegisterClass &RegRC 2523 = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2524 2525 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB); 2526 const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB); 2527 const TargetRegisterClass *MaskRC = 2528 TRI.getRegClassForTypeOnBank(MaskTy, *MaskRB); 2529 2530 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2531 !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2532 !RBI.constrainGenericRegister(MaskReg, *MaskRC, *MRI)) 2533 return false; 2534 2535 if (Ty.getSizeInBits() == 32) { 2536 assert(MaskTy.getSizeInBits() == 32 && 2537 "ptrmask should have been narrowed during legalize"); 2538 2539 BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg) 2540 .addReg(SrcReg) 2541 .addReg(MaskReg); 2542 I.eraseFromParent(); 2543 return true; 2544 } 2545 2546 Register HiReg = MRI->createVirtualRegister(&RegRC); 2547 Register LoReg = MRI->createVirtualRegister(&RegRC); 2548 2549 // Extract the subregisters from the source pointer. 2550 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg) 2551 .addReg(SrcReg, 0, AMDGPU::sub0); 2552 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg) 2553 .addReg(SrcReg, 0, AMDGPU::sub1); 2554 2555 Register MaskedLo, MaskedHi; 2556 2557 if (CanCopyLow32) { 2558 // If all the bits in the low half are 1, we only need a copy for it. 2559 MaskedLo = LoReg; 2560 } else { 2561 // Extract the mask subregister and apply the and. 2562 Register MaskLo = MRI->createVirtualRegister(&RegRC); 2563 MaskedLo = MRI->createVirtualRegister(&RegRC); 2564 2565 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskLo) 2566 .addReg(MaskReg, 0, AMDGPU::sub0); 2567 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedLo) 2568 .addReg(LoReg) 2569 .addReg(MaskLo); 2570 } 2571 2572 if (CanCopyHi32) { 2573 // If all the bits in the high half are 1, we only need a copy for it. 2574 MaskedHi = HiReg; 2575 } else { 2576 Register MaskHi = MRI->createVirtualRegister(&RegRC); 2577 MaskedHi = MRI->createVirtualRegister(&RegRC); 2578 2579 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskHi) 2580 .addReg(MaskReg, 0, AMDGPU::sub1); 2581 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedHi) 2582 .addReg(HiReg) 2583 .addReg(MaskHi); 2584 } 2585 2586 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2587 .addReg(MaskedLo) 2588 .addImm(AMDGPU::sub0) 2589 .addReg(MaskedHi) 2590 .addImm(AMDGPU::sub1); 2591 I.eraseFromParent(); 2592 return true; 2593 } 2594 2595 /// Return the register to use for the index value, and the subregister to use 2596 /// for the indirectly accessed register. 2597 static std::pair<Register, unsigned> 2598 computeIndirectRegIndex(MachineRegisterInfo &MRI, 2599 const SIRegisterInfo &TRI, 2600 const TargetRegisterClass *SuperRC, 2601 Register IdxReg, 2602 unsigned EltSize) { 2603 Register IdxBaseReg; 2604 int Offset; 2605 2606 std::tie(IdxBaseReg, Offset) = AMDGPU::getBaseWithConstantOffset(MRI, IdxReg); 2607 if (IdxBaseReg == AMDGPU::NoRegister) { 2608 // This will happen if the index is a known constant. This should ordinarily 2609 // be legalized out, but handle it as a register just in case. 2610 assert(Offset == 0); 2611 IdxBaseReg = IdxReg; 2612 } 2613 2614 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SuperRC, EltSize); 2615 2616 // Skip out of bounds offsets, or else we would end up using an undefined 2617 // register. 2618 if (static_cast<unsigned>(Offset) >= SubRegs.size()) 2619 return std::make_pair(IdxReg, SubRegs[0]); 2620 return std::make_pair(IdxBaseReg, SubRegs[Offset]); 2621 } 2622 2623 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT( 2624 MachineInstr &MI) const { 2625 Register DstReg = MI.getOperand(0).getReg(); 2626 Register SrcReg = MI.getOperand(1).getReg(); 2627 Register IdxReg = MI.getOperand(2).getReg(); 2628 2629 LLT DstTy = MRI->getType(DstReg); 2630 LLT SrcTy = MRI->getType(SrcReg); 2631 2632 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2633 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2634 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2635 2636 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2637 // into a waterfall loop. 2638 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2639 return false; 2640 2641 const TargetRegisterClass *SrcRC = 2642 TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB); 2643 const TargetRegisterClass *DstRC = 2644 TRI.getRegClassForTypeOnBank(DstTy, *DstRB); 2645 if (!SrcRC || !DstRC) 2646 return false; 2647 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2648 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2649 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2650 return false; 2651 2652 MachineBasicBlock *BB = MI.getParent(); 2653 const DebugLoc &DL = MI.getDebugLoc(); 2654 const bool Is64 = DstTy.getSizeInBits() == 64; 2655 2656 unsigned SubReg; 2657 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, SrcRC, IdxReg, 2658 DstTy.getSizeInBits() / 8); 2659 2660 if (SrcRB->getID() == AMDGPU::SGPRRegBankID) { 2661 if (DstTy.getSizeInBits() != 32 && !Is64) 2662 return false; 2663 2664 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2665 .addReg(IdxReg); 2666 2667 unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32; 2668 BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg) 2669 .addReg(SrcReg, 0, SubReg) 2670 .addReg(SrcReg, RegState::Implicit); 2671 MI.eraseFromParent(); 2672 return true; 2673 } 2674 2675 if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32) 2676 return false; 2677 2678 if (!STI.useVGPRIndexMode()) { 2679 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2680 .addReg(IdxReg); 2681 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg) 2682 .addReg(SrcReg, 0, SubReg) 2683 .addReg(SrcReg, RegState::Implicit); 2684 MI.eraseFromParent(); 2685 return true; 2686 } 2687 2688 const MCInstrDesc &GPRIDXDesc = 2689 TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*SrcRC), true); 2690 BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg) 2691 .addReg(SrcReg) 2692 .addReg(IdxReg) 2693 .addImm(SubReg); 2694 2695 MI.eraseFromParent(); 2696 return true; 2697 } 2698 2699 // TODO: Fold insert_vector_elt (extract_vector_elt) into movrelsd 2700 bool AMDGPUInstructionSelector::selectG_INSERT_VECTOR_ELT( 2701 MachineInstr &MI) const { 2702 Register DstReg = MI.getOperand(0).getReg(); 2703 Register VecReg = MI.getOperand(1).getReg(); 2704 Register ValReg = MI.getOperand(2).getReg(); 2705 Register IdxReg = MI.getOperand(3).getReg(); 2706 2707 LLT VecTy = MRI->getType(DstReg); 2708 LLT ValTy = MRI->getType(ValReg); 2709 unsigned VecSize = VecTy.getSizeInBits(); 2710 unsigned ValSize = ValTy.getSizeInBits(); 2711 2712 const RegisterBank *VecRB = RBI.getRegBank(VecReg, *MRI, TRI); 2713 const RegisterBank *ValRB = RBI.getRegBank(ValReg, *MRI, TRI); 2714 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2715 2716 assert(VecTy.getElementType() == ValTy); 2717 2718 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2719 // into a waterfall loop. 2720 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2721 return false; 2722 2723 const TargetRegisterClass *VecRC = 2724 TRI.getRegClassForTypeOnBank(VecTy, *VecRB); 2725 const TargetRegisterClass *ValRC = 2726 TRI.getRegClassForTypeOnBank(ValTy, *ValRB); 2727 2728 if (!RBI.constrainGenericRegister(VecReg, *VecRC, *MRI) || 2729 !RBI.constrainGenericRegister(DstReg, *VecRC, *MRI) || 2730 !RBI.constrainGenericRegister(ValReg, *ValRC, *MRI) || 2731 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2732 return false; 2733 2734 if (VecRB->getID() == AMDGPU::VGPRRegBankID && ValSize != 32) 2735 return false; 2736 2737 unsigned SubReg; 2738 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, VecRC, IdxReg, 2739 ValSize / 8); 2740 2741 const bool IndexMode = VecRB->getID() == AMDGPU::VGPRRegBankID && 2742 STI.useVGPRIndexMode(); 2743 2744 MachineBasicBlock *BB = MI.getParent(); 2745 const DebugLoc &DL = MI.getDebugLoc(); 2746 2747 if (!IndexMode) { 2748 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2749 .addReg(IdxReg); 2750 2751 const MCInstrDesc &RegWriteOp = TII.getIndirectRegWriteMovRelPseudo( 2752 VecSize, ValSize, VecRB->getID() == AMDGPU::SGPRRegBankID); 2753 BuildMI(*BB, MI, DL, RegWriteOp, DstReg) 2754 .addReg(VecReg) 2755 .addReg(ValReg) 2756 .addImm(SubReg); 2757 MI.eraseFromParent(); 2758 return true; 2759 } 2760 2761 const MCInstrDesc &GPRIDXDesc = 2762 TII.getIndirectGPRIDXPseudo(TRI.getRegSizeInBits(*VecRC), false); 2763 BuildMI(*BB, MI, DL, GPRIDXDesc, DstReg) 2764 .addReg(VecReg) 2765 .addReg(ValReg) 2766 .addReg(IdxReg) 2767 .addImm(SubReg); 2768 2769 MI.eraseFromParent(); 2770 return true; 2771 } 2772 2773 static bool isZeroOrUndef(int X) { 2774 return X == 0 || X == -1; 2775 } 2776 2777 static bool isOneOrUndef(int X) { 2778 return X == 1 || X == -1; 2779 } 2780 2781 static bool isZeroOrOneOrUndef(int X) { 2782 return X == 0 || X == 1 || X == -1; 2783 } 2784 2785 // Normalize a VOP3P shuffle mask to refer to the low/high half of a single 2786 // 32-bit register. 2787 static Register normalizeVOP3PMask(int NewMask[2], Register Src0, Register Src1, 2788 ArrayRef<int> Mask) { 2789 NewMask[0] = Mask[0]; 2790 NewMask[1] = Mask[1]; 2791 if (isZeroOrOneOrUndef(Mask[0]) && isZeroOrOneOrUndef(Mask[1])) 2792 return Src0; 2793 2794 assert(NewMask[0] == 2 || NewMask[0] == 3 || NewMask[0] == -1); 2795 assert(NewMask[1] == 2 || NewMask[1] == 3 || NewMask[1] == -1); 2796 2797 // Shift the mask inputs to be 0/1; 2798 NewMask[0] = NewMask[0] == -1 ? -1 : NewMask[0] - 2; 2799 NewMask[1] = NewMask[1] == -1 ? -1 : NewMask[1] - 2; 2800 return Src1; 2801 } 2802 2803 // This is only legal with VOP3P instructions as an aid to op_sel matching. 2804 bool AMDGPUInstructionSelector::selectG_SHUFFLE_VECTOR( 2805 MachineInstr &MI) const { 2806 Register DstReg = MI.getOperand(0).getReg(); 2807 Register Src0Reg = MI.getOperand(1).getReg(); 2808 Register Src1Reg = MI.getOperand(2).getReg(); 2809 ArrayRef<int> ShufMask = MI.getOperand(3).getShuffleMask(); 2810 2811 const LLT V2S16 = LLT::fixed_vector(2, 16); 2812 if (MRI->getType(DstReg) != V2S16 || MRI->getType(Src0Reg) != V2S16) 2813 return false; 2814 2815 if (!AMDGPU::isLegalVOP3PShuffleMask(ShufMask)) 2816 return false; 2817 2818 assert(ShufMask.size() == 2); 2819 assert(STI.hasSDWA() && "no target has VOP3P but not SDWA"); 2820 2821 MachineBasicBlock *MBB = MI.getParent(); 2822 const DebugLoc &DL = MI.getDebugLoc(); 2823 2824 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2825 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 2826 const TargetRegisterClass &RC = IsVALU ? 2827 AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2828 2829 // Handle the degenerate case which should have folded out. 2830 if (ShufMask[0] == -1 && ShufMask[1] == -1) { 2831 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::IMPLICIT_DEF), DstReg); 2832 2833 MI.eraseFromParent(); 2834 return RBI.constrainGenericRegister(DstReg, RC, *MRI); 2835 } 2836 2837 // A legal VOP3P mask only reads one of the sources. 2838 int Mask[2]; 2839 Register SrcVec = normalizeVOP3PMask(Mask, Src0Reg, Src1Reg, ShufMask); 2840 2841 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI) || 2842 !RBI.constrainGenericRegister(SrcVec, RC, *MRI)) 2843 return false; 2844 2845 // TODO: This also should have been folded out 2846 if (isZeroOrUndef(Mask[0]) && isOneOrUndef(Mask[1])) { 2847 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::COPY), DstReg) 2848 .addReg(SrcVec); 2849 2850 MI.eraseFromParent(); 2851 return true; 2852 } 2853 2854 if (Mask[0] == 1 && Mask[1] == -1) { 2855 if (IsVALU) { 2856 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg) 2857 .addImm(16) 2858 .addReg(SrcVec); 2859 } else { 2860 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg) 2861 .addReg(SrcVec) 2862 .addImm(16); 2863 } 2864 } else if (Mask[0] == -1 && Mask[1] == 0) { 2865 if (IsVALU) { 2866 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), DstReg) 2867 .addImm(16) 2868 .addReg(SrcVec); 2869 } else { 2870 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHL_B32), DstReg) 2871 .addReg(SrcVec) 2872 .addImm(16); 2873 } 2874 } else if (Mask[0] == 0 && Mask[1] == 0) { 2875 if (IsVALU) { 2876 // Write low half of the register into the high half. 2877 MachineInstr *MovSDWA = 2878 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2879 .addImm(0) // $src0_modifiers 2880 .addReg(SrcVec) // $src0 2881 .addImm(0) // $clamp 2882 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 2883 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2884 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 2885 .addReg(SrcVec, RegState::Implicit); 2886 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2887 } else { 2888 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2889 .addReg(SrcVec) 2890 .addReg(SrcVec); 2891 } 2892 } else if (Mask[0] == 1 && Mask[1] == 1) { 2893 if (IsVALU) { 2894 // Write high half of the register into the low half. 2895 MachineInstr *MovSDWA = 2896 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2897 .addImm(0) // $src0_modifiers 2898 .addReg(SrcVec) // $src0 2899 .addImm(0) // $clamp 2900 .addImm(AMDGPU::SDWA::WORD_0) // $dst_sel 2901 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2902 .addImm(AMDGPU::SDWA::WORD_1) // $src0_sel 2903 .addReg(SrcVec, RegState::Implicit); 2904 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2905 } else { 2906 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HH_B32_B16), DstReg) 2907 .addReg(SrcVec) 2908 .addReg(SrcVec); 2909 } 2910 } else if (Mask[0] == 1 && Mask[1] == 0) { 2911 if (IsVALU) { 2912 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_ALIGNBIT_B32_e64), DstReg) 2913 .addReg(SrcVec) 2914 .addReg(SrcVec) 2915 .addImm(16); 2916 } else { 2917 Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2918 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), TmpReg) 2919 .addReg(SrcVec) 2920 .addImm(16); 2921 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2922 .addReg(TmpReg) 2923 .addReg(SrcVec); 2924 } 2925 } else 2926 llvm_unreachable("all shuffle masks should be handled"); 2927 2928 MI.eraseFromParent(); 2929 return true; 2930 } 2931 2932 bool AMDGPUInstructionSelector::selectAMDGPU_BUFFER_ATOMIC_FADD( 2933 MachineInstr &MI) const { 2934 if (STI.hasGFX90AInsts()) 2935 return selectImpl(MI, *CoverageInfo); 2936 2937 MachineBasicBlock *MBB = MI.getParent(); 2938 const DebugLoc &DL = MI.getDebugLoc(); 2939 2940 if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) { 2941 Function &F = MBB->getParent()->getFunction(); 2942 DiagnosticInfoUnsupported 2943 NoFpRet(F, "return versions of fp atomics not supported", 2944 MI.getDebugLoc(), DS_Error); 2945 F.getContext().diagnose(NoFpRet); 2946 return false; 2947 } 2948 2949 // FIXME: This is only needed because tablegen requires number of dst operands 2950 // in match and replace pattern to be the same. Otherwise patterns can be 2951 // exported from SDag path. 2952 MachineOperand &VDataIn = MI.getOperand(1); 2953 MachineOperand &VIndex = MI.getOperand(3); 2954 MachineOperand &VOffset = MI.getOperand(4); 2955 MachineOperand &SOffset = MI.getOperand(5); 2956 int16_t Offset = MI.getOperand(6).getImm(); 2957 2958 bool HasVOffset = !isOperandImmEqual(VOffset, 0, *MRI); 2959 bool HasVIndex = !isOperandImmEqual(VIndex, 0, *MRI); 2960 2961 unsigned Opcode; 2962 if (HasVOffset) { 2963 Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN 2964 : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN; 2965 } else { 2966 Opcode = HasVIndex ? AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN 2967 : AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET; 2968 } 2969 2970 if (MRI->getType(VDataIn.getReg()).isVector()) { 2971 switch (Opcode) { 2972 case AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN: 2973 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN; 2974 break; 2975 case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFEN: 2976 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFEN; 2977 break; 2978 case AMDGPU::BUFFER_ATOMIC_ADD_F32_IDXEN: 2979 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_IDXEN; 2980 break; 2981 case AMDGPU::BUFFER_ATOMIC_ADD_F32_OFFSET: 2982 Opcode = AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_OFFSET; 2983 break; 2984 } 2985 } 2986 2987 auto I = BuildMI(*MBB, MI, DL, TII.get(Opcode)); 2988 I.add(VDataIn); 2989 2990 if (Opcode == AMDGPU::BUFFER_ATOMIC_ADD_F32_BOTHEN || 2991 Opcode == AMDGPU::BUFFER_ATOMIC_PK_ADD_F16_BOTHEN) { 2992 Register IdxReg = MRI->createVirtualRegister(TRI.getVGPR64Class()); 2993 BuildMI(*MBB, &*I, DL, TII.get(AMDGPU::REG_SEQUENCE), IdxReg) 2994 .addReg(VIndex.getReg()) 2995 .addImm(AMDGPU::sub0) 2996 .addReg(VOffset.getReg()) 2997 .addImm(AMDGPU::sub1); 2998 2999 I.addReg(IdxReg); 3000 } else if (HasVIndex) { 3001 I.add(VIndex); 3002 } else if (HasVOffset) { 3003 I.add(VOffset); 3004 } 3005 3006 I.add(MI.getOperand(2)); // rsrc 3007 I.add(SOffset); 3008 I.addImm(Offset); 3009 I.addImm(MI.getOperand(7).getImm()); // cpol 3010 I.cloneMemRefs(MI); 3011 3012 MI.eraseFromParent(); 3013 3014 return true; 3015 } 3016 3017 bool AMDGPUInstructionSelector::selectGlobalAtomicFadd( 3018 MachineInstr &MI, MachineOperand &AddrOp, MachineOperand &DataOp) const { 3019 3020 if (STI.hasGFX90AInsts()) { 3021 // gfx90a adds return versions of the global atomic fadd instructions so no 3022 // special handling is required. 3023 return selectImpl(MI, *CoverageInfo); 3024 } 3025 3026 MachineBasicBlock *MBB = MI.getParent(); 3027 const DebugLoc &DL = MI.getDebugLoc(); 3028 3029 if (!MRI->use_nodbg_empty(MI.getOperand(0).getReg())) { 3030 Function &F = MBB->getParent()->getFunction(); 3031 DiagnosticInfoUnsupported 3032 NoFpRet(F, "return versions of fp atomics not supported", 3033 MI.getDebugLoc(), DS_Error); 3034 F.getContext().diagnose(NoFpRet); 3035 return false; 3036 } 3037 3038 // FIXME: This is only needed because tablegen requires number of dst operands 3039 // in match and replace pattern to be the same. Otherwise patterns can be 3040 // exported from SDag path. 3041 auto Addr = selectFlatOffsetImpl(AddrOp, SIInstrFlags::FlatGlobal); 3042 3043 Register Data = DataOp.getReg(); 3044 const unsigned Opc = MRI->getType(Data).isVector() ? 3045 AMDGPU::GLOBAL_ATOMIC_PK_ADD_F16 : AMDGPU::GLOBAL_ATOMIC_ADD_F32; 3046 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)) 3047 .addReg(Addr.first) 3048 .addReg(Data) 3049 .addImm(Addr.second) 3050 .addImm(0) // cpol 3051 .cloneMemRefs(MI); 3052 3053 MI.eraseFromParent(); 3054 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 3055 } 3056 3057 bool AMDGPUInstructionSelector::selectBVHIntrinsic(MachineInstr &MI) const{ 3058 MI.setDesc(TII.get(MI.getOperand(1).getImm())); 3059 MI.removeOperand(1); 3060 MI.addImplicitDefUseOperands(*MI.getParent()->getParent()); 3061 return true; 3062 } 3063 3064 bool AMDGPUInstructionSelector::selectSMFMACIntrin(MachineInstr &MI) const { 3065 unsigned Opc; 3066 switch (MI.getIntrinsicID()) { 3067 case Intrinsic::amdgcn_smfmac_f32_16x16x32_f16: 3068 Opc = AMDGPU::V_SMFMAC_F32_16X16X32_F16_e64; 3069 break; 3070 case Intrinsic::amdgcn_smfmac_f32_32x32x16_f16: 3071 Opc = AMDGPU::V_SMFMAC_F32_32X32X16_F16_e64; 3072 break; 3073 case Intrinsic::amdgcn_smfmac_f32_16x16x32_bf16: 3074 Opc = AMDGPU::V_SMFMAC_F32_16X16X32_BF16_e64; 3075 break; 3076 case Intrinsic::amdgcn_smfmac_f32_32x32x16_bf16: 3077 Opc = AMDGPU::V_SMFMAC_F32_32X32X16_BF16_e64; 3078 break; 3079 case Intrinsic::amdgcn_smfmac_i32_16x16x64_i8: 3080 Opc = AMDGPU::V_SMFMAC_I32_16X16X64_I8_e64; 3081 break; 3082 case Intrinsic::amdgcn_smfmac_i32_32x32x32_i8: 3083 Opc = AMDGPU::V_SMFMAC_I32_32X32X32_I8_e64; 3084 break; 3085 default: 3086 llvm_unreachable("unhandled smfmac intrinsic"); 3087 } 3088 3089 auto VDst_In = MI.getOperand(4); 3090 3091 MI.setDesc(TII.get(Opc)); 3092 MI.removeOperand(4); // VDst_In 3093 MI.removeOperand(1); // Intrinsic ID 3094 MI.addOperand(VDst_In); // Readd VDst_In to the end 3095 MI.addImplicitDefUseOperands(*MI.getParent()->getParent()); 3096 return true; 3097 } 3098 3099 bool AMDGPUInstructionSelector::selectWaveAddress(MachineInstr &MI) const { 3100 Register DstReg = MI.getOperand(0).getReg(); 3101 Register SrcReg = MI.getOperand(1).getReg(); 3102 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 3103 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 3104 MachineBasicBlock *MBB = MI.getParent(); 3105 const DebugLoc &DL = MI.getDebugLoc(); 3106 3107 if (IsVALU) { 3108 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg) 3109 .addImm(Subtarget->getWavefrontSizeLog2()) 3110 .addReg(SrcReg); 3111 } else { 3112 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg) 3113 .addReg(SrcReg) 3114 .addImm(Subtarget->getWavefrontSizeLog2()); 3115 } 3116 3117 const TargetRegisterClass &RC = 3118 IsVALU ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 3119 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 3120 return false; 3121 3122 MI.eraseFromParent(); 3123 return true; 3124 } 3125 3126 bool AMDGPUInstructionSelector::select(MachineInstr &I) { 3127 if (I.isPHI()) 3128 return selectPHI(I); 3129 3130 if (!I.isPreISelOpcode()) { 3131 if (I.isCopy()) 3132 return selectCOPY(I); 3133 return true; 3134 } 3135 3136 switch (I.getOpcode()) { 3137 case TargetOpcode::G_AND: 3138 case TargetOpcode::G_OR: 3139 case TargetOpcode::G_XOR: 3140 if (selectImpl(I, *CoverageInfo)) 3141 return true; 3142 return selectG_AND_OR_XOR(I); 3143 case TargetOpcode::G_ADD: 3144 case TargetOpcode::G_SUB: 3145 if (selectImpl(I, *CoverageInfo)) 3146 return true; 3147 return selectG_ADD_SUB(I); 3148 case TargetOpcode::G_UADDO: 3149 case TargetOpcode::G_USUBO: 3150 case TargetOpcode::G_UADDE: 3151 case TargetOpcode::G_USUBE: 3152 return selectG_UADDO_USUBO_UADDE_USUBE(I); 3153 case TargetOpcode::G_INTTOPTR: 3154 case TargetOpcode::G_BITCAST: 3155 case TargetOpcode::G_PTRTOINT: 3156 return selectCOPY(I); 3157 case TargetOpcode::G_CONSTANT: 3158 case TargetOpcode::G_FCONSTANT: 3159 return selectG_CONSTANT(I); 3160 case TargetOpcode::G_FNEG: 3161 if (selectImpl(I, *CoverageInfo)) 3162 return true; 3163 return selectG_FNEG(I); 3164 case TargetOpcode::G_FABS: 3165 if (selectImpl(I, *CoverageInfo)) 3166 return true; 3167 return selectG_FABS(I); 3168 case TargetOpcode::G_EXTRACT: 3169 return selectG_EXTRACT(I); 3170 case TargetOpcode::G_MERGE_VALUES: 3171 case TargetOpcode::G_BUILD_VECTOR: 3172 case TargetOpcode::G_CONCAT_VECTORS: 3173 return selectG_MERGE_VALUES(I); 3174 case TargetOpcode::G_UNMERGE_VALUES: 3175 return selectG_UNMERGE_VALUES(I); 3176 case TargetOpcode::G_BUILD_VECTOR_TRUNC: 3177 return selectG_BUILD_VECTOR_TRUNC(I); 3178 case TargetOpcode::G_PTR_ADD: 3179 return selectG_PTR_ADD(I); 3180 case TargetOpcode::G_IMPLICIT_DEF: 3181 return selectG_IMPLICIT_DEF(I); 3182 case TargetOpcode::G_FREEZE: 3183 return selectCOPY(I); 3184 case TargetOpcode::G_INSERT: 3185 return selectG_INSERT(I); 3186 case TargetOpcode::G_INTRINSIC: 3187 return selectG_INTRINSIC(I); 3188 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS: 3189 return selectG_INTRINSIC_W_SIDE_EFFECTS(I); 3190 case TargetOpcode::G_ICMP: 3191 if (selectG_ICMP(I)) 3192 return true; 3193 return selectImpl(I, *CoverageInfo); 3194 case TargetOpcode::G_LOAD: 3195 case TargetOpcode::G_STORE: 3196 case TargetOpcode::G_ATOMIC_CMPXCHG: 3197 case TargetOpcode::G_ATOMICRMW_XCHG: 3198 case TargetOpcode::G_ATOMICRMW_ADD: 3199 case TargetOpcode::G_ATOMICRMW_SUB: 3200 case TargetOpcode::G_ATOMICRMW_AND: 3201 case TargetOpcode::G_ATOMICRMW_OR: 3202 case TargetOpcode::G_ATOMICRMW_XOR: 3203 case TargetOpcode::G_ATOMICRMW_MIN: 3204 case TargetOpcode::G_ATOMICRMW_MAX: 3205 case TargetOpcode::G_ATOMICRMW_UMIN: 3206 case TargetOpcode::G_ATOMICRMW_UMAX: 3207 case TargetOpcode::G_ATOMICRMW_FADD: 3208 case AMDGPU::G_AMDGPU_ATOMIC_INC: 3209 case AMDGPU::G_AMDGPU_ATOMIC_DEC: 3210 case AMDGPU::G_AMDGPU_ATOMIC_FMIN: 3211 case AMDGPU::G_AMDGPU_ATOMIC_FMAX: 3212 return selectG_LOAD_STORE_ATOMICRMW(I); 3213 case TargetOpcode::G_SELECT: 3214 return selectG_SELECT(I); 3215 case TargetOpcode::G_TRUNC: 3216 return selectG_TRUNC(I); 3217 case TargetOpcode::G_SEXT: 3218 case TargetOpcode::G_ZEXT: 3219 case TargetOpcode::G_ANYEXT: 3220 case TargetOpcode::G_SEXT_INREG: 3221 if (selectImpl(I, *CoverageInfo)) 3222 return true; 3223 return selectG_SZA_EXT(I); 3224 case TargetOpcode::G_BRCOND: 3225 return selectG_BRCOND(I); 3226 case TargetOpcode::G_GLOBAL_VALUE: 3227 return selectG_GLOBAL_VALUE(I); 3228 case TargetOpcode::G_PTRMASK: 3229 return selectG_PTRMASK(I); 3230 case TargetOpcode::G_EXTRACT_VECTOR_ELT: 3231 return selectG_EXTRACT_VECTOR_ELT(I); 3232 case TargetOpcode::G_INSERT_VECTOR_ELT: 3233 return selectG_INSERT_VECTOR_ELT(I); 3234 case TargetOpcode::G_SHUFFLE_VECTOR: 3235 return selectG_SHUFFLE_VECTOR(I); 3236 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD: 3237 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD_D16: 3238 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE: 3239 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE_D16: { 3240 const AMDGPU::ImageDimIntrinsicInfo *Intr 3241 = AMDGPU::getImageDimIntrinsicInfo(I.getIntrinsicID()); 3242 assert(Intr && "not an image intrinsic with image pseudo"); 3243 return selectImageIntrinsic(I, Intr); 3244 } 3245 case AMDGPU::G_AMDGPU_INTRIN_BVH_INTERSECT_RAY: 3246 return selectBVHIntrinsic(I); 3247 case AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD: 3248 return selectAMDGPU_BUFFER_ATOMIC_FADD(I); 3249 case AMDGPU::G_SBFX: 3250 case AMDGPU::G_UBFX: 3251 return selectG_SBFX_UBFX(I); 3252 case AMDGPU::G_SI_CALL: 3253 I.setDesc(TII.get(AMDGPU::SI_CALL)); 3254 return true; 3255 case AMDGPU::G_AMDGPU_WAVE_ADDRESS: 3256 return selectWaveAddress(I); 3257 default: 3258 return selectImpl(I, *CoverageInfo); 3259 } 3260 return false; 3261 } 3262 3263 InstructionSelector::ComplexRendererFns 3264 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const { 3265 return {{ 3266 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 3267 }}; 3268 3269 } 3270 3271 std::pair<Register, unsigned> 3272 AMDGPUInstructionSelector::selectVOP3ModsImpl(MachineOperand &Root, 3273 bool AllowAbs) const { 3274 Register Src = Root.getReg(); 3275 Register OrigSrc = Src; 3276 unsigned Mods = 0; 3277 MachineInstr *MI = getDefIgnoringCopies(Src, *MRI); 3278 3279 if (MI && MI->getOpcode() == AMDGPU::G_FNEG) { 3280 Src = MI->getOperand(1).getReg(); 3281 Mods |= SISrcMods::NEG; 3282 MI = getDefIgnoringCopies(Src, *MRI); 3283 } 3284 3285 if (AllowAbs && MI && MI->getOpcode() == AMDGPU::G_FABS) { 3286 Src = MI->getOperand(1).getReg(); 3287 Mods |= SISrcMods::ABS; 3288 } 3289 3290 if (Mods != 0 && 3291 RBI.getRegBank(Src, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) { 3292 MachineInstr *UseMI = Root.getParent(); 3293 3294 // If we looked through copies to find source modifiers on an SGPR operand, 3295 // we now have an SGPR register source. To avoid potentially violating the 3296 // constant bus restriction, we need to insert a copy to a VGPR. 3297 Register VGPRSrc = MRI->cloneVirtualRegister(OrigSrc); 3298 BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(), 3299 TII.get(AMDGPU::COPY), VGPRSrc) 3300 .addReg(Src); 3301 Src = VGPRSrc; 3302 } 3303 3304 return std::make_pair(Src, Mods); 3305 } 3306 3307 /// 3308 /// This will select either an SGPR or VGPR operand and will save us from 3309 /// having to write an extra tablegen pattern. 3310 InstructionSelector::ComplexRendererFns 3311 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const { 3312 return {{ 3313 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 3314 }}; 3315 } 3316 3317 InstructionSelector::ComplexRendererFns 3318 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const { 3319 Register Src; 3320 unsigned Mods; 3321 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3322 3323 return {{ 3324 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3325 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3326 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3327 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3328 }}; 3329 } 3330 3331 InstructionSelector::ComplexRendererFns 3332 AMDGPUInstructionSelector::selectVOP3BMods0(MachineOperand &Root) const { 3333 Register Src; 3334 unsigned Mods; 3335 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false); 3336 3337 return {{ 3338 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3339 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 3340 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3341 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3342 }}; 3343 } 3344 3345 InstructionSelector::ComplexRendererFns 3346 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const { 3347 return {{ 3348 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }, 3349 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 3350 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 3351 }}; 3352 } 3353 3354 InstructionSelector::ComplexRendererFns 3355 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const { 3356 Register Src; 3357 unsigned Mods; 3358 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3359 3360 return {{ 3361 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3362 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3363 }}; 3364 } 3365 3366 InstructionSelector::ComplexRendererFns 3367 AMDGPUInstructionSelector::selectVOP3BMods(MachineOperand &Root) const { 3368 Register Src; 3369 unsigned Mods; 3370 std::tie(Src, Mods) = selectVOP3ModsImpl(Root, /* AllowAbs */ false); 3371 3372 return {{ 3373 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3374 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3375 }}; 3376 } 3377 3378 InstructionSelector::ComplexRendererFns 3379 AMDGPUInstructionSelector::selectVOP3NoMods(MachineOperand &Root) const { 3380 Register Reg = Root.getReg(); 3381 const MachineInstr *Def = getDefIgnoringCopies(Reg, *MRI); 3382 if (Def && (Def->getOpcode() == AMDGPU::G_FNEG || 3383 Def->getOpcode() == AMDGPU::G_FABS)) 3384 return {}; 3385 return {{ 3386 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 3387 }}; 3388 } 3389 3390 std::pair<Register, unsigned> 3391 AMDGPUInstructionSelector::selectVOP3PModsImpl( 3392 Register Src, const MachineRegisterInfo &MRI, bool IsDOT) const { 3393 unsigned Mods = 0; 3394 MachineInstr *MI = MRI.getVRegDef(Src); 3395 3396 if (MI && MI->getOpcode() == AMDGPU::G_FNEG && 3397 // It's possible to see an f32 fneg here, but unlikely. 3398 // TODO: Treat f32 fneg as only high bit. 3399 MRI.getType(Src) == LLT::fixed_vector(2, 16)) { 3400 Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI); 3401 Src = MI->getOperand(1).getReg(); 3402 MI = MRI.getVRegDef(Src); 3403 } 3404 3405 // TODO: Match op_sel through g_build_vector_trunc and g_shuffle_vector. 3406 (void)IsDOT; // DOTs do not use OPSEL on gfx940+, check ST.hasDOTOpSelHazard() 3407 3408 // Packed instructions do not have abs modifiers. 3409 Mods |= SISrcMods::OP_SEL_1; 3410 3411 return std::make_pair(Src, Mods); 3412 } 3413 3414 InstructionSelector::ComplexRendererFns 3415 AMDGPUInstructionSelector::selectVOP3PMods(MachineOperand &Root) const { 3416 MachineRegisterInfo &MRI 3417 = Root.getParent()->getParent()->getParent()->getRegInfo(); 3418 3419 Register Src; 3420 unsigned Mods; 3421 std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI); 3422 3423 return {{ 3424 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3425 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3426 }}; 3427 } 3428 3429 InstructionSelector::ComplexRendererFns 3430 AMDGPUInstructionSelector::selectVOP3PModsDOT(MachineOperand &Root) const { 3431 MachineRegisterInfo &MRI 3432 = Root.getParent()->getParent()->getParent()->getRegInfo(); 3433 3434 Register Src; 3435 unsigned Mods; 3436 std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI, true); 3437 3438 return {{ 3439 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3440 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3441 }}; 3442 } 3443 3444 InstructionSelector::ComplexRendererFns 3445 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const { 3446 Register Src; 3447 unsigned Mods; 3448 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 3449 if (!isKnownNeverNaN(Src, *MRI)) 3450 return None; 3451 3452 return {{ 3453 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 3454 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 3455 }}; 3456 } 3457 3458 InstructionSelector::ComplexRendererFns 3459 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const { 3460 // FIXME: Handle op_sel 3461 return {{ 3462 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); }, 3463 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods 3464 }}; 3465 } 3466 3467 InstructionSelector::ComplexRendererFns 3468 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const { 3469 SmallVector<GEPInfo, 4> AddrInfo; 3470 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 3471 3472 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3473 return None; 3474 3475 const GEPInfo &GEPInfo = AddrInfo[0]; 3476 Optional<int64_t> EncodedImm = 3477 AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm, false); 3478 if (!EncodedImm) 3479 return None; 3480 3481 unsigned PtrReg = GEPInfo.SgprParts[0]; 3482 return {{ 3483 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3484 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 3485 }}; 3486 } 3487 3488 InstructionSelector::ComplexRendererFns 3489 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const { 3490 SmallVector<GEPInfo, 4> AddrInfo; 3491 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 3492 3493 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3494 return None; 3495 3496 const GEPInfo &GEPInfo = AddrInfo[0]; 3497 Register PtrReg = GEPInfo.SgprParts[0]; 3498 Optional<int64_t> EncodedImm = 3499 AMDGPU::getSMRDEncodedLiteralOffset32(STI, GEPInfo.Imm); 3500 if (!EncodedImm) 3501 return None; 3502 3503 return {{ 3504 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3505 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 3506 }}; 3507 } 3508 3509 InstructionSelector::ComplexRendererFns 3510 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const { 3511 MachineInstr *MI = Root.getParent(); 3512 MachineBasicBlock *MBB = MI->getParent(); 3513 3514 SmallVector<GEPInfo, 4> AddrInfo; 3515 getAddrModeInfo(*MI, *MRI, AddrInfo); 3516 3517 // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits, 3518 // then we can select all ptr + 32-bit offsets not just immediate offsets. 3519 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3520 return None; 3521 3522 const GEPInfo &GEPInfo = AddrInfo[0]; 3523 // SGPR offset is unsigned. 3524 if (!GEPInfo.Imm || GEPInfo.Imm < 0 || !isUInt<32>(GEPInfo.Imm)) 3525 return None; 3526 3527 // If we make it this far we have a load with an 32-bit immediate offset. 3528 // It is OK to select this using a sgpr offset, because we have already 3529 // failed trying to select this load into one of the _IMM variants since 3530 // the _IMM Patterns are considered before the _SGPR patterns. 3531 Register PtrReg = GEPInfo.SgprParts[0]; 3532 Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 3533 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg) 3534 .addImm(GEPInfo.Imm); 3535 return {{ 3536 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3537 [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); } 3538 }}; 3539 } 3540 3541 std::pair<Register, int> 3542 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root, 3543 uint64_t FlatVariant) const { 3544 MachineInstr *MI = Root.getParent(); 3545 3546 auto Default = std::make_pair(Root.getReg(), 0); 3547 3548 if (!STI.hasFlatInstOffsets()) 3549 return Default; 3550 3551 Register PtrBase; 3552 int64_t ConstOffset; 3553 std::tie(PtrBase, ConstOffset) = 3554 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 3555 if (ConstOffset == 0) 3556 return Default; 3557 3558 unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace(); 3559 if (!TII.isLegalFLATOffset(ConstOffset, AddrSpace, FlatVariant)) 3560 return Default; 3561 3562 return std::make_pair(PtrBase, ConstOffset); 3563 } 3564 3565 InstructionSelector::ComplexRendererFns 3566 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const { 3567 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FLAT); 3568 3569 return {{ 3570 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3571 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3572 }}; 3573 } 3574 3575 InstructionSelector::ComplexRendererFns 3576 AMDGPUInstructionSelector::selectGlobalOffset(MachineOperand &Root) const { 3577 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatGlobal); 3578 3579 return {{ 3580 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3581 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3582 }}; 3583 } 3584 3585 InstructionSelector::ComplexRendererFns 3586 AMDGPUInstructionSelector::selectScratchOffset(MachineOperand &Root) const { 3587 auto PtrWithOffset = selectFlatOffsetImpl(Root, SIInstrFlags::FlatScratch); 3588 3589 return {{ 3590 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrWithOffset.first); }, 3591 [=](MachineInstrBuilder &MIB) { MIB.addImm(PtrWithOffset.second); }, 3592 }}; 3593 } 3594 3595 /// Match a zero extend from a 32-bit value to 64-bits. 3596 static Register matchZeroExtendFromS32(MachineRegisterInfo &MRI, Register Reg) { 3597 Register ZExtSrc; 3598 if (mi_match(Reg, MRI, m_GZExt(m_Reg(ZExtSrc)))) 3599 return MRI.getType(ZExtSrc) == LLT::scalar(32) ? ZExtSrc : Register(); 3600 3601 // Match legalized form %zext = G_MERGE_VALUES (s32 %x), (s32 0) 3602 const MachineInstr *Def = getDefIgnoringCopies(Reg, MRI); 3603 if (Def->getOpcode() != AMDGPU::G_MERGE_VALUES) 3604 return false; 3605 3606 if (mi_match(Def->getOperand(2).getReg(), MRI, m_ZeroInt())) { 3607 return Def->getOperand(1).getReg(); 3608 } 3609 3610 return Register(); 3611 } 3612 3613 // Match (64-bit SGPR base) + (zext vgpr offset) + sext(imm offset) 3614 InstructionSelector::ComplexRendererFns 3615 AMDGPUInstructionSelector::selectGlobalSAddr(MachineOperand &Root) const { 3616 Register Addr = Root.getReg(); 3617 Register PtrBase; 3618 int64_t ConstOffset; 3619 int64_t ImmOffset = 0; 3620 3621 // Match the immediate offset first, which canonically is moved as low as 3622 // possible. 3623 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3624 3625 if (ConstOffset != 0) { 3626 if (TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, 3627 SIInstrFlags::FlatGlobal)) { 3628 Addr = PtrBase; 3629 ImmOffset = ConstOffset; 3630 } else { 3631 auto PtrBaseDef = getDefSrcRegIgnoringCopies(PtrBase, *MRI); 3632 if (isSGPR(PtrBaseDef->Reg)) { 3633 if (ConstOffset > 0) { 3634 // Offset is too large. 3635 // 3636 // saddr + large_offset -> saddr + 3637 // (voffset = large_offset & ~MaxOffset) + 3638 // (large_offset & MaxOffset); 3639 int64_t SplitImmOffset, RemainderOffset; 3640 std::tie(SplitImmOffset, RemainderOffset) = TII.splitFlatOffset( 3641 ConstOffset, AMDGPUAS::GLOBAL_ADDRESS, SIInstrFlags::FlatGlobal); 3642 3643 if (isUInt<32>(RemainderOffset)) { 3644 MachineInstr *MI = Root.getParent(); 3645 MachineBasicBlock *MBB = MI->getParent(); 3646 Register HighBits = 3647 MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3648 3649 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 3650 HighBits) 3651 .addImm(RemainderOffset); 3652 3653 return {{ 3654 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrBase); }, // saddr 3655 [=](MachineInstrBuilder &MIB) { 3656 MIB.addReg(HighBits); 3657 }, // voffset 3658 [=](MachineInstrBuilder &MIB) { MIB.addImm(SplitImmOffset); }, 3659 }}; 3660 } 3661 } 3662 3663 // We are adding a 64 bit SGPR and a constant. If constant bus limit 3664 // is 1 we would need to perform 1 or 2 extra moves for each half of 3665 // the constant and it is better to do a scalar add and then issue a 3666 // single VALU instruction to materialize zero. Otherwise it is less 3667 // instructions to perform VALU adds with immediates or inline literals. 3668 unsigned NumLiterals = 3669 !TII.isInlineConstant(APInt(32, ConstOffset & 0xffffffff)) + 3670 !TII.isInlineConstant(APInt(32, ConstOffset >> 32)); 3671 if (STI.getConstantBusLimit(AMDGPU::V_ADD_U32_e64) > NumLiterals) 3672 return None; 3673 } 3674 } 3675 } 3676 3677 // Match the variable offset. 3678 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3679 if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 3680 // Look through the SGPR->VGPR copy. 3681 Register SAddr = 3682 getSrcRegIgnoringCopies(AddrDef->MI->getOperand(1).getReg(), *MRI); 3683 3684 if (SAddr && isSGPR(SAddr)) { 3685 Register PtrBaseOffset = AddrDef->MI->getOperand(2).getReg(); 3686 3687 // It's possible voffset is an SGPR here, but the copy to VGPR will be 3688 // inserted later. 3689 if (Register VOffset = matchZeroExtendFromS32(*MRI, PtrBaseOffset)) { 3690 return {{[=](MachineInstrBuilder &MIB) { // saddr 3691 MIB.addReg(SAddr); 3692 }, 3693 [=](MachineInstrBuilder &MIB) { // voffset 3694 MIB.addReg(VOffset); 3695 }, 3696 [=](MachineInstrBuilder &MIB) { // offset 3697 MIB.addImm(ImmOffset); 3698 }}}; 3699 } 3700 } 3701 } 3702 3703 // FIXME: We should probably have folded COPY (G_IMPLICIT_DEF) earlier, and 3704 // drop this. 3705 if (AddrDef->MI->getOpcode() == AMDGPU::G_IMPLICIT_DEF || 3706 AddrDef->MI->getOpcode() == AMDGPU::G_CONSTANT || !isSGPR(AddrDef->Reg)) 3707 return None; 3708 3709 // It's cheaper to materialize a single 32-bit zero for vaddr than the two 3710 // moves required to copy a 64-bit SGPR to VGPR. 3711 MachineInstr *MI = Root.getParent(); 3712 MachineBasicBlock *MBB = MI->getParent(); 3713 Register VOffset = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3714 3715 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), VOffset) 3716 .addImm(0); 3717 3718 return {{ 3719 [=](MachineInstrBuilder &MIB) { MIB.addReg(AddrDef->Reg); }, // saddr 3720 [=](MachineInstrBuilder &MIB) { MIB.addReg(VOffset); }, // voffset 3721 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3722 }}; 3723 } 3724 3725 InstructionSelector::ComplexRendererFns 3726 AMDGPUInstructionSelector::selectScratchSAddr(MachineOperand &Root) const { 3727 Register Addr = Root.getReg(); 3728 Register PtrBase; 3729 int64_t ConstOffset; 3730 int64_t ImmOffset = 0; 3731 3732 // Match the immediate offset first, which canonically is moved as low as 3733 // possible. 3734 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3735 3736 if (ConstOffset != 0 && 3737 TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, 3738 SIInstrFlags::FlatScratch)) { 3739 Addr = PtrBase; 3740 ImmOffset = ConstOffset; 3741 } 3742 3743 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3744 if (AddrDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) { 3745 int FI = AddrDef->MI->getOperand(1).getIndex(); 3746 return {{ 3747 [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr 3748 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3749 }}; 3750 } 3751 3752 Register SAddr = AddrDef->Reg; 3753 3754 if (AddrDef->MI->getOpcode() == AMDGPU::G_PTR_ADD) { 3755 Register LHS = AddrDef->MI->getOperand(1).getReg(); 3756 Register RHS = AddrDef->MI->getOperand(2).getReg(); 3757 auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI); 3758 auto RHSDef = getDefSrcRegIgnoringCopies(RHS, *MRI); 3759 3760 if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX && 3761 isSGPR(RHSDef->Reg)) { 3762 int FI = LHSDef->MI->getOperand(1).getIndex(); 3763 MachineInstr &I = *Root.getParent(); 3764 MachineBasicBlock *BB = I.getParent(); 3765 const DebugLoc &DL = I.getDebugLoc(); 3766 SAddr = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 3767 3768 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_I32), SAddr) 3769 .addFrameIndex(FI) 3770 .addReg(RHSDef->Reg); 3771 } 3772 } 3773 3774 if (!isSGPR(SAddr)) 3775 return None; 3776 3777 return {{ 3778 [=](MachineInstrBuilder &MIB) { MIB.addReg(SAddr); }, // saddr 3779 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3780 }}; 3781 } 3782 3783 InstructionSelector::ComplexRendererFns 3784 AMDGPUInstructionSelector::selectScratchSVAddr(MachineOperand &Root) const { 3785 Register Addr = Root.getReg(); 3786 Register PtrBase; 3787 int64_t ConstOffset; 3788 int64_t ImmOffset = 0; 3789 3790 // Match the immediate offset first, which canonically is moved as low as 3791 // possible. 3792 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(Addr, *MRI); 3793 3794 if (ConstOffset != 0 && 3795 TII.isLegalFLATOffset(ConstOffset, AMDGPUAS::PRIVATE_ADDRESS, true)) { 3796 Addr = PtrBase; 3797 ImmOffset = ConstOffset; 3798 } 3799 3800 auto AddrDef = getDefSrcRegIgnoringCopies(Addr, *MRI); 3801 if (AddrDef->MI->getOpcode() != AMDGPU::G_PTR_ADD) 3802 return None; 3803 3804 Register RHS = AddrDef->MI->getOperand(2).getReg(); 3805 if (RBI.getRegBank(RHS, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) 3806 return None; 3807 3808 Register LHS = AddrDef->MI->getOperand(1).getReg(); 3809 auto LHSDef = getDefSrcRegIgnoringCopies(LHS, *MRI); 3810 3811 if (LHSDef->MI->getOpcode() == AMDGPU::G_FRAME_INDEX) { 3812 int FI = LHSDef->MI->getOperand(1).getIndex(); 3813 return {{ 3814 [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr 3815 [=](MachineInstrBuilder &MIB) { MIB.addFrameIndex(FI); }, // saddr 3816 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3817 }}; 3818 } 3819 3820 if (!isSGPR(LHS)) 3821 return None; 3822 3823 return {{ 3824 [=](MachineInstrBuilder &MIB) { MIB.addReg(RHS); }, // vaddr 3825 [=](MachineInstrBuilder &MIB) { MIB.addReg(LHS); }, // saddr 3826 [=](MachineInstrBuilder &MIB) { MIB.addImm(ImmOffset); } // offset 3827 }}; 3828 } 3829 3830 InstructionSelector::ComplexRendererFns 3831 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const { 3832 MachineInstr *MI = Root.getParent(); 3833 MachineBasicBlock *MBB = MI->getParent(); 3834 MachineFunction *MF = MBB->getParent(); 3835 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 3836 3837 int64_t Offset = 0; 3838 if (mi_match(Root.getReg(), *MRI, m_ICst(Offset)) && 3839 Offset != TM.getNullPointerValue(AMDGPUAS::PRIVATE_ADDRESS)) { 3840 Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3841 3842 // TODO: Should this be inside the render function? The iterator seems to 3843 // move. 3844 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 3845 HighBits) 3846 .addImm(Offset & ~4095); 3847 3848 return {{[=](MachineInstrBuilder &MIB) { // rsrc 3849 MIB.addReg(Info->getScratchRSrcReg()); 3850 }, 3851 [=](MachineInstrBuilder &MIB) { // vaddr 3852 MIB.addReg(HighBits); 3853 }, 3854 [=](MachineInstrBuilder &MIB) { // soffset 3855 // Use constant zero for soffset and rely on eliminateFrameIndex 3856 // to choose the appropriate frame register if need be. 3857 MIB.addImm(0); 3858 }, 3859 [=](MachineInstrBuilder &MIB) { // offset 3860 MIB.addImm(Offset & 4095); 3861 }}}; 3862 } 3863 3864 assert(Offset == 0 || Offset == -1); 3865 3866 // Try to fold a frame index directly into the MUBUF vaddr field, and any 3867 // offsets. 3868 Optional<int> FI; 3869 Register VAddr = Root.getReg(); 3870 if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) { 3871 Register PtrBase; 3872 int64_t ConstOffset; 3873 std::tie(PtrBase, ConstOffset) = getPtrBaseWithConstantOffset(VAddr, *MRI); 3874 if (ConstOffset != 0) { 3875 if (SIInstrInfo::isLegalMUBUFImmOffset(ConstOffset) && 3876 (!STI.privateMemoryResourceIsRangeChecked() || 3877 KnownBits->signBitIsZero(PtrBase))) { 3878 const MachineInstr *PtrBaseDef = MRI->getVRegDef(PtrBase); 3879 if (PtrBaseDef->getOpcode() == AMDGPU::G_FRAME_INDEX) 3880 FI = PtrBaseDef->getOperand(1).getIndex(); 3881 else 3882 VAddr = PtrBase; 3883 Offset = ConstOffset; 3884 } 3885 } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) { 3886 FI = RootDef->getOperand(1).getIndex(); 3887 } 3888 } 3889 3890 return {{[=](MachineInstrBuilder &MIB) { // rsrc 3891 MIB.addReg(Info->getScratchRSrcReg()); 3892 }, 3893 [=](MachineInstrBuilder &MIB) { // vaddr 3894 if (FI.hasValue()) 3895 MIB.addFrameIndex(FI.getValue()); 3896 else 3897 MIB.addReg(VAddr); 3898 }, 3899 [=](MachineInstrBuilder &MIB) { // soffset 3900 // Use constant zero for soffset and rely on eliminateFrameIndex 3901 // to choose the appropriate frame register if need be. 3902 MIB.addImm(0); 3903 }, 3904 [=](MachineInstrBuilder &MIB) { // offset 3905 MIB.addImm(Offset); 3906 }}}; 3907 } 3908 3909 bool AMDGPUInstructionSelector::isDSOffsetLegal(Register Base, 3910 int64_t Offset) const { 3911 if (!isUInt<16>(Offset)) 3912 return false; 3913 3914 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 3915 return true; 3916 3917 // On Southern Islands instruction with a negative base value and an offset 3918 // don't seem to work. 3919 return KnownBits->signBitIsZero(Base); 3920 } 3921 3922 bool AMDGPUInstructionSelector::isDSOffset2Legal(Register Base, int64_t Offset0, 3923 int64_t Offset1, 3924 unsigned Size) const { 3925 if (Offset0 % Size != 0 || Offset1 % Size != 0) 3926 return false; 3927 if (!isUInt<8>(Offset0 / Size) || !isUInt<8>(Offset1 / Size)) 3928 return false; 3929 3930 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 3931 return true; 3932 3933 // On Southern Islands instruction with a negative base value and an offset 3934 // don't seem to work. 3935 return KnownBits->signBitIsZero(Base); 3936 } 3937 3938 bool AMDGPUInstructionSelector::isUnneededShiftMask(const MachineInstr &MI, 3939 unsigned ShAmtBits) const { 3940 assert(MI.getOpcode() == TargetOpcode::G_AND); 3941 3942 Optional<APInt> RHS = getIConstantVRegVal(MI.getOperand(2).getReg(), *MRI); 3943 if (!RHS) 3944 return false; 3945 3946 if (RHS->countTrailingOnes() >= ShAmtBits) 3947 return true; 3948 3949 const APInt &LHSKnownZeros = 3950 KnownBits->getKnownZeroes(MI.getOperand(1).getReg()); 3951 return (LHSKnownZeros | *RHS).countTrailingOnes() >= ShAmtBits; 3952 } 3953 3954 // Return the wave level SGPR base address if this is a wave address. 3955 static Register getWaveAddress(const MachineInstr *Def) { 3956 return Def->getOpcode() == AMDGPU::G_AMDGPU_WAVE_ADDRESS 3957 ? Def->getOperand(1).getReg() 3958 : Register(); 3959 } 3960 3961 InstructionSelector::ComplexRendererFns 3962 AMDGPUInstructionSelector::selectMUBUFScratchOffset( 3963 MachineOperand &Root) const { 3964 Register Reg = Root.getReg(); 3965 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 3966 3967 const MachineInstr *Def = MRI->getVRegDef(Reg); 3968 if (Register WaveBase = getWaveAddress(Def)) { 3969 return {{ 3970 [=](MachineInstrBuilder &MIB) { // rsrc 3971 MIB.addReg(Info->getScratchRSrcReg()); 3972 }, 3973 [=](MachineInstrBuilder &MIB) { // soffset 3974 MIB.addReg(WaveBase); 3975 }, 3976 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // offset 3977 }}; 3978 } 3979 3980 int64_t Offset = 0; 3981 3982 // FIXME: Copy check is a hack 3983 Register BasePtr; 3984 if (mi_match(Reg, *MRI, m_GPtrAdd(m_Reg(BasePtr), m_Copy(m_ICst(Offset))))) { 3985 if (!SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 3986 return {}; 3987 const MachineInstr *BasePtrDef = MRI->getVRegDef(BasePtr); 3988 Register WaveBase = getWaveAddress(BasePtrDef); 3989 if (!WaveBase) 3990 return {}; 3991 3992 return {{ 3993 [=](MachineInstrBuilder &MIB) { // rsrc 3994 MIB.addReg(Info->getScratchRSrcReg()); 3995 }, 3996 [=](MachineInstrBuilder &MIB) { // soffset 3997 MIB.addReg(WaveBase); 3998 }, 3999 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 4000 }}; 4001 } 4002 4003 if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) || 4004 !SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 4005 return {}; 4006 4007 return {{ 4008 [=](MachineInstrBuilder &MIB) { // rsrc 4009 MIB.addReg(Info->getScratchRSrcReg()); 4010 }, 4011 [=](MachineInstrBuilder &MIB) { // soffset 4012 MIB.addImm(0); 4013 }, 4014 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 4015 }}; 4016 } 4017 4018 std::pair<Register, unsigned> 4019 AMDGPUInstructionSelector::selectDS1Addr1OffsetImpl(MachineOperand &Root) const { 4020 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 4021 if (!RootDef) 4022 return std::make_pair(Root.getReg(), 0); 4023 4024 int64_t ConstAddr = 0; 4025 4026 Register PtrBase; 4027 int64_t Offset; 4028 std::tie(PtrBase, Offset) = 4029 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 4030 4031 if (Offset) { 4032 if (isDSOffsetLegal(PtrBase, Offset)) { 4033 // (add n0, c0) 4034 return std::make_pair(PtrBase, Offset); 4035 } 4036 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 4037 // TODO 4038 4039 4040 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 4041 // TODO 4042 4043 } 4044 4045 return std::make_pair(Root.getReg(), 0); 4046 } 4047 4048 InstructionSelector::ComplexRendererFns 4049 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const { 4050 Register Reg; 4051 unsigned Offset; 4052 std::tie(Reg, Offset) = selectDS1Addr1OffsetImpl(Root); 4053 return {{ 4054 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 4055 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } 4056 }}; 4057 } 4058 4059 InstructionSelector::ComplexRendererFns 4060 AMDGPUInstructionSelector::selectDS64Bit4ByteAligned(MachineOperand &Root) const { 4061 return selectDSReadWrite2(Root, 4); 4062 } 4063 4064 InstructionSelector::ComplexRendererFns 4065 AMDGPUInstructionSelector::selectDS128Bit8ByteAligned(MachineOperand &Root) const { 4066 return selectDSReadWrite2(Root, 8); 4067 } 4068 4069 InstructionSelector::ComplexRendererFns 4070 AMDGPUInstructionSelector::selectDSReadWrite2(MachineOperand &Root, 4071 unsigned Size) const { 4072 Register Reg; 4073 unsigned Offset; 4074 std::tie(Reg, Offset) = selectDSReadWrite2Impl(Root, Size); 4075 return {{ 4076 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 4077 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, 4078 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset+1); } 4079 }}; 4080 } 4081 4082 std::pair<Register, unsigned> 4083 AMDGPUInstructionSelector::selectDSReadWrite2Impl(MachineOperand &Root, 4084 unsigned Size) const { 4085 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 4086 if (!RootDef) 4087 return std::make_pair(Root.getReg(), 0); 4088 4089 int64_t ConstAddr = 0; 4090 4091 Register PtrBase; 4092 int64_t Offset; 4093 std::tie(PtrBase, Offset) = 4094 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 4095 4096 if (Offset) { 4097 int64_t OffsetValue0 = Offset; 4098 int64_t OffsetValue1 = Offset + Size; 4099 if (isDSOffset2Legal(PtrBase, OffsetValue0, OffsetValue1, Size)) { 4100 // (add n0, c0) 4101 return std::make_pair(PtrBase, OffsetValue0 / Size); 4102 } 4103 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 4104 // TODO 4105 4106 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 4107 // TODO 4108 4109 } 4110 4111 return std::make_pair(Root.getReg(), 0); 4112 } 4113 4114 /// If \p Root is a G_PTR_ADD with a G_CONSTANT on the right hand side, return 4115 /// the base value with the constant offset. There may be intervening copies 4116 /// between \p Root and the identified constant. Returns \p Root, 0 if this does 4117 /// not match the pattern. 4118 std::pair<Register, int64_t> 4119 AMDGPUInstructionSelector::getPtrBaseWithConstantOffset( 4120 Register Root, const MachineRegisterInfo &MRI) const { 4121 MachineInstr *RootI = getDefIgnoringCopies(Root, MRI); 4122 if (RootI->getOpcode() != TargetOpcode::G_PTR_ADD) 4123 return {Root, 0}; 4124 4125 MachineOperand &RHS = RootI->getOperand(2); 4126 Optional<ValueAndVReg> MaybeOffset = 4127 getIConstantVRegValWithLookThrough(RHS.getReg(), MRI); 4128 if (!MaybeOffset) 4129 return {Root, 0}; 4130 return {RootI->getOperand(1).getReg(), MaybeOffset->Value.getSExtValue()}; 4131 } 4132 4133 static void addZeroImm(MachineInstrBuilder &MIB) { 4134 MIB.addImm(0); 4135 } 4136 4137 /// Return a resource descriptor for use with an arbitrary 64-bit pointer. If \p 4138 /// BasePtr is not valid, a null base pointer will be used. 4139 static Register buildRSRC(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4140 uint32_t FormatLo, uint32_t FormatHi, 4141 Register BasePtr) { 4142 Register RSrc2 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 4143 Register RSrc3 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 4144 Register RSrcHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 4145 Register RSrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass); 4146 4147 B.buildInstr(AMDGPU::S_MOV_B32) 4148 .addDef(RSrc2) 4149 .addImm(FormatLo); 4150 B.buildInstr(AMDGPU::S_MOV_B32) 4151 .addDef(RSrc3) 4152 .addImm(FormatHi); 4153 4154 // Build the half of the subregister with the constants before building the 4155 // full 128-bit register. If we are building multiple resource descriptors, 4156 // this will allow CSEing of the 2-component register. 4157 B.buildInstr(AMDGPU::REG_SEQUENCE) 4158 .addDef(RSrcHi) 4159 .addReg(RSrc2) 4160 .addImm(AMDGPU::sub0) 4161 .addReg(RSrc3) 4162 .addImm(AMDGPU::sub1); 4163 4164 Register RSrcLo = BasePtr; 4165 if (!BasePtr) { 4166 RSrcLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 4167 B.buildInstr(AMDGPU::S_MOV_B64) 4168 .addDef(RSrcLo) 4169 .addImm(0); 4170 } 4171 4172 B.buildInstr(AMDGPU::REG_SEQUENCE) 4173 .addDef(RSrc) 4174 .addReg(RSrcLo) 4175 .addImm(AMDGPU::sub0_sub1) 4176 .addReg(RSrcHi) 4177 .addImm(AMDGPU::sub2_sub3); 4178 4179 return RSrc; 4180 } 4181 4182 static Register buildAddr64RSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4183 const SIInstrInfo &TII, Register BasePtr) { 4184 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 4185 4186 // FIXME: Why are half the "default" bits ignored based on the addressing 4187 // mode? 4188 return buildRSRC(B, MRI, 0, Hi_32(DefaultFormat), BasePtr); 4189 } 4190 4191 static Register buildOffsetSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 4192 const SIInstrInfo &TII, Register BasePtr) { 4193 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 4194 4195 // FIXME: Why are half the "default" bits ignored based on the addressing 4196 // mode? 4197 return buildRSRC(B, MRI, -1, Hi_32(DefaultFormat), BasePtr); 4198 } 4199 4200 AMDGPUInstructionSelector::MUBUFAddressData 4201 AMDGPUInstructionSelector::parseMUBUFAddress(Register Src) const { 4202 MUBUFAddressData Data; 4203 Data.N0 = Src; 4204 4205 Register PtrBase; 4206 int64_t Offset; 4207 4208 std::tie(PtrBase, Offset) = getPtrBaseWithConstantOffset(Src, *MRI); 4209 if (isUInt<32>(Offset)) { 4210 Data.N0 = PtrBase; 4211 Data.Offset = Offset; 4212 } 4213 4214 if (MachineInstr *InputAdd 4215 = getOpcodeDef(TargetOpcode::G_PTR_ADD, Data.N0, *MRI)) { 4216 Data.N2 = InputAdd->getOperand(1).getReg(); 4217 Data.N3 = InputAdd->getOperand(2).getReg(); 4218 4219 // FIXME: Need to fix extra SGPR->VGPRcopies inserted 4220 // FIXME: Don't know this was defined by operand 0 4221 // 4222 // TODO: Remove this when we have copy folding optimizations after 4223 // RegBankSelect. 4224 Data.N2 = getDefIgnoringCopies(Data.N2, *MRI)->getOperand(0).getReg(); 4225 Data.N3 = getDefIgnoringCopies(Data.N3, *MRI)->getOperand(0).getReg(); 4226 } 4227 4228 return Data; 4229 } 4230 4231 /// Return if the addr64 mubuf mode should be used for the given address. 4232 bool AMDGPUInstructionSelector::shouldUseAddr64(MUBUFAddressData Addr) const { 4233 // (ptr_add N2, N3) -> addr64, or 4234 // (ptr_add (ptr_add N2, N3), C1) -> addr64 4235 if (Addr.N2) 4236 return true; 4237 4238 const RegisterBank *N0Bank = RBI.getRegBank(Addr.N0, *MRI, TRI); 4239 return N0Bank->getID() == AMDGPU::VGPRRegBankID; 4240 } 4241 4242 /// Split an immediate offset \p ImmOffset depending on whether it fits in the 4243 /// immediate field. Modifies \p ImmOffset and sets \p SOffset to the variable 4244 /// component. 4245 void AMDGPUInstructionSelector::splitIllegalMUBUFOffset( 4246 MachineIRBuilder &B, Register &SOffset, int64_t &ImmOffset) const { 4247 if (SIInstrInfo::isLegalMUBUFImmOffset(ImmOffset)) 4248 return; 4249 4250 // Illegal offset, store it in soffset. 4251 SOffset = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 4252 B.buildInstr(AMDGPU::S_MOV_B32) 4253 .addDef(SOffset) 4254 .addImm(ImmOffset); 4255 ImmOffset = 0; 4256 } 4257 4258 bool AMDGPUInstructionSelector::selectMUBUFAddr64Impl( 4259 MachineOperand &Root, Register &VAddr, Register &RSrcReg, 4260 Register &SOffset, int64_t &Offset) const { 4261 // FIXME: Predicates should stop this from reaching here. 4262 // addr64 bit was removed for volcanic islands. 4263 if (!STI.hasAddr64() || STI.useFlatForGlobal()) 4264 return false; 4265 4266 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 4267 if (!shouldUseAddr64(AddrData)) 4268 return false; 4269 4270 Register N0 = AddrData.N0; 4271 Register N2 = AddrData.N2; 4272 Register N3 = AddrData.N3; 4273 Offset = AddrData.Offset; 4274 4275 // Base pointer for the SRD. 4276 Register SRDPtr; 4277 4278 if (N2) { 4279 if (RBI.getRegBank(N2, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4280 assert(N3); 4281 if (RBI.getRegBank(N3, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4282 // Both N2 and N3 are divergent. Use N0 (the result of the add) as the 4283 // addr64, and construct the default resource from a 0 address. 4284 VAddr = N0; 4285 } else { 4286 SRDPtr = N3; 4287 VAddr = N2; 4288 } 4289 } else { 4290 // N2 is not divergent. 4291 SRDPtr = N2; 4292 VAddr = N3; 4293 } 4294 } else if (RBI.getRegBank(N0, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 4295 // Use the default null pointer in the resource 4296 VAddr = N0; 4297 } else { 4298 // N0 -> offset, or 4299 // (N0 + C1) -> offset 4300 SRDPtr = N0; 4301 } 4302 4303 MachineIRBuilder B(*Root.getParent()); 4304 RSrcReg = buildAddr64RSrc(B, *MRI, TII, SRDPtr); 4305 splitIllegalMUBUFOffset(B, SOffset, Offset); 4306 return true; 4307 } 4308 4309 bool AMDGPUInstructionSelector::selectMUBUFOffsetImpl( 4310 MachineOperand &Root, Register &RSrcReg, Register &SOffset, 4311 int64_t &Offset) const { 4312 4313 // FIXME: Pattern should not reach here. 4314 if (STI.useFlatForGlobal()) 4315 return false; 4316 4317 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 4318 if (shouldUseAddr64(AddrData)) 4319 return false; 4320 4321 // N0 -> offset, or 4322 // (N0 + C1) -> offset 4323 Register SRDPtr = AddrData.N0; 4324 Offset = AddrData.Offset; 4325 4326 // TODO: Look through extensions for 32-bit soffset. 4327 MachineIRBuilder B(*Root.getParent()); 4328 4329 RSrcReg = buildOffsetSrc(B, *MRI, TII, SRDPtr); 4330 splitIllegalMUBUFOffset(B, SOffset, Offset); 4331 return true; 4332 } 4333 4334 InstructionSelector::ComplexRendererFns 4335 AMDGPUInstructionSelector::selectMUBUFAddr64(MachineOperand &Root) const { 4336 Register VAddr; 4337 Register RSrcReg; 4338 Register SOffset; 4339 int64_t Offset = 0; 4340 4341 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 4342 return {}; 4343 4344 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 4345 // pattern. 4346 return {{ 4347 [=](MachineInstrBuilder &MIB) { // rsrc 4348 MIB.addReg(RSrcReg); 4349 }, 4350 [=](MachineInstrBuilder &MIB) { // vaddr 4351 MIB.addReg(VAddr); 4352 }, 4353 [=](MachineInstrBuilder &MIB) { // soffset 4354 if (SOffset) 4355 MIB.addReg(SOffset); 4356 else 4357 MIB.addImm(0); 4358 }, 4359 [=](MachineInstrBuilder &MIB) { // offset 4360 MIB.addImm(Offset); 4361 }, 4362 addZeroImm, // cpol 4363 addZeroImm, // tfe 4364 addZeroImm // swz 4365 }}; 4366 } 4367 4368 InstructionSelector::ComplexRendererFns 4369 AMDGPUInstructionSelector::selectMUBUFOffset(MachineOperand &Root) const { 4370 Register RSrcReg; 4371 Register SOffset; 4372 int64_t Offset = 0; 4373 4374 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 4375 return {}; 4376 4377 return {{ 4378 [=](MachineInstrBuilder &MIB) { // rsrc 4379 MIB.addReg(RSrcReg); 4380 }, 4381 [=](MachineInstrBuilder &MIB) { // soffset 4382 if (SOffset) 4383 MIB.addReg(SOffset); 4384 else 4385 MIB.addImm(0); 4386 }, 4387 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 4388 addZeroImm, // cpol 4389 addZeroImm, // tfe 4390 addZeroImm, // swz 4391 }}; 4392 } 4393 4394 InstructionSelector::ComplexRendererFns 4395 AMDGPUInstructionSelector::selectMUBUFAddr64Atomic(MachineOperand &Root) const { 4396 Register VAddr; 4397 Register RSrcReg; 4398 Register SOffset; 4399 int64_t Offset = 0; 4400 4401 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 4402 return {}; 4403 4404 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 4405 // pattern. 4406 return {{ 4407 [=](MachineInstrBuilder &MIB) { // rsrc 4408 MIB.addReg(RSrcReg); 4409 }, 4410 [=](MachineInstrBuilder &MIB) { // vaddr 4411 MIB.addReg(VAddr); 4412 }, 4413 [=](MachineInstrBuilder &MIB) { // soffset 4414 if (SOffset) 4415 MIB.addReg(SOffset); 4416 else 4417 MIB.addImm(0); 4418 }, 4419 [=](MachineInstrBuilder &MIB) { // offset 4420 MIB.addImm(Offset); 4421 }, 4422 [=](MachineInstrBuilder &MIB) { 4423 MIB.addImm(AMDGPU::CPol::GLC); // cpol 4424 } 4425 }}; 4426 } 4427 4428 InstructionSelector::ComplexRendererFns 4429 AMDGPUInstructionSelector::selectMUBUFOffsetAtomic(MachineOperand &Root) const { 4430 Register RSrcReg; 4431 Register SOffset; 4432 int64_t Offset = 0; 4433 4434 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 4435 return {}; 4436 4437 return {{ 4438 [=](MachineInstrBuilder &MIB) { // rsrc 4439 MIB.addReg(RSrcReg); 4440 }, 4441 [=](MachineInstrBuilder &MIB) { // soffset 4442 if (SOffset) 4443 MIB.addReg(SOffset); 4444 else 4445 MIB.addImm(0); 4446 }, 4447 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 4448 [=](MachineInstrBuilder &MIB) { MIB.addImm(AMDGPU::CPol::GLC); } // cpol 4449 }}; 4450 } 4451 4452 /// Get an immediate that must be 32-bits, and treated as zero extended. 4453 static Optional<uint64_t> getConstantZext32Val(Register Reg, 4454 const MachineRegisterInfo &MRI) { 4455 // getIConstantVRegVal sexts any values, so see if that matters. 4456 Optional<int64_t> OffsetVal = getIConstantVRegSExtVal(Reg, MRI); 4457 if (!OffsetVal || !isInt<32>(*OffsetVal)) 4458 return None; 4459 return Lo_32(*OffsetVal); 4460 } 4461 4462 InstructionSelector::ComplexRendererFns 4463 AMDGPUInstructionSelector::selectSMRDBufferImm(MachineOperand &Root) const { 4464 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 4465 if (!OffsetVal) 4466 return {}; 4467 4468 Optional<int64_t> EncodedImm = 4469 AMDGPU::getSMRDEncodedOffset(STI, *OffsetVal, true); 4470 if (!EncodedImm) 4471 return {}; 4472 4473 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 4474 } 4475 4476 InstructionSelector::ComplexRendererFns 4477 AMDGPUInstructionSelector::selectSMRDBufferImm32(MachineOperand &Root) const { 4478 assert(STI.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS); 4479 4480 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 4481 if (!OffsetVal) 4482 return {}; 4483 4484 Optional<int64_t> EncodedImm 4485 = AMDGPU::getSMRDEncodedLiteralOffset32(STI, *OffsetVal); 4486 if (!EncodedImm) 4487 return {}; 4488 4489 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 4490 } 4491 4492 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB, 4493 const MachineInstr &MI, 4494 int OpIdx) const { 4495 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4496 "Expected G_CONSTANT"); 4497 MIB.addImm(MI.getOperand(1).getCImm()->getSExtValue()); 4498 } 4499 4500 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB, 4501 const MachineInstr &MI, 4502 int OpIdx) const { 4503 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4504 "Expected G_CONSTANT"); 4505 MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue()); 4506 } 4507 4508 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB, 4509 const MachineInstr &MI, 4510 int OpIdx) const { 4511 assert(OpIdx == -1); 4512 4513 const MachineOperand &Op = MI.getOperand(1); 4514 if (MI.getOpcode() == TargetOpcode::G_FCONSTANT) 4515 MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue()); 4516 else { 4517 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT"); 4518 MIB.addImm(Op.getCImm()->getSExtValue()); 4519 } 4520 } 4521 4522 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB, 4523 const MachineInstr &MI, 4524 int OpIdx) const { 4525 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 4526 "Expected G_CONSTANT"); 4527 MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation()); 4528 } 4529 4530 /// This only really exists to satisfy DAG type checking machinery, so is a 4531 /// no-op here. 4532 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB, 4533 const MachineInstr &MI, 4534 int OpIdx) const { 4535 MIB.addImm(MI.getOperand(OpIdx).getImm()); 4536 } 4537 4538 void AMDGPUInstructionSelector::renderExtractCPol(MachineInstrBuilder &MIB, 4539 const MachineInstr &MI, 4540 int OpIdx) const { 4541 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4542 MIB.addImm(MI.getOperand(OpIdx).getImm() & AMDGPU::CPol::ALL); 4543 } 4544 4545 void AMDGPUInstructionSelector::renderExtractSWZ(MachineInstrBuilder &MIB, 4546 const MachineInstr &MI, 4547 int OpIdx) const { 4548 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4549 MIB.addImm((MI.getOperand(OpIdx).getImm() >> 3) & 1); 4550 } 4551 4552 void AMDGPUInstructionSelector::renderSetGLC(MachineInstrBuilder &MIB, 4553 const MachineInstr &MI, 4554 int OpIdx) const { 4555 assert(OpIdx >= 0 && "expected to match an immediate operand"); 4556 MIB.addImm(MI.getOperand(OpIdx).getImm() | AMDGPU::CPol::GLC); 4557 } 4558 4559 void AMDGPUInstructionSelector::renderFrameIndex(MachineInstrBuilder &MIB, 4560 const MachineInstr &MI, 4561 int OpIdx) const { 4562 MIB.addFrameIndex((MI.getOperand(1).getIndex())); 4563 } 4564 4565 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const { 4566 return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm()); 4567 } 4568 4569 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const { 4570 return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm()); 4571 } 4572 4573 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const { 4574 return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm()); 4575 } 4576 4577 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const { 4578 return TII.isInlineConstant(Imm); 4579 } 4580