1 //===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// \file 9 /// This file implements the targeting of the InstructionSelector class for 10 /// AMDGPU. 11 /// \todo This should be generated by TableGen. 12 //===----------------------------------------------------------------------===// 13 14 #include "AMDGPUInstructionSelector.h" 15 #include "AMDGPUInstrInfo.h" 16 #include "AMDGPUGlobalISelUtils.h" 17 #include "AMDGPURegisterBankInfo.h" 18 #include "AMDGPUSubtarget.h" 19 #include "AMDGPUTargetMachine.h" 20 #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 21 #include "SIMachineFunctionInfo.h" 22 #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h" 23 #include "llvm/CodeGen/GlobalISel/InstructionSelector.h" 24 #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h" 25 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 26 #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" 27 #include "llvm/CodeGen/GlobalISel/Utils.h" 28 #include "llvm/CodeGen/MachineBasicBlock.h" 29 #include "llvm/CodeGen/MachineFunction.h" 30 #include "llvm/CodeGen/MachineInstr.h" 31 #include "llvm/CodeGen/MachineInstrBuilder.h" 32 #include "llvm/CodeGen/MachineRegisterInfo.h" 33 #include "llvm/IR/Type.h" 34 #include "llvm/Support/Debug.h" 35 #include "llvm/Support/raw_ostream.h" 36 37 #define DEBUG_TYPE "amdgpu-isel" 38 39 using namespace llvm; 40 using namespace MIPatternMatch; 41 42 static cl::opt<bool> AllowRiskySelect( 43 "amdgpu-global-isel-risky-select", 44 cl::desc("Allow GlobalISel to select cases that are likely to not work yet"), 45 cl::init(false), 46 cl::ReallyHidden); 47 48 #define GET_GLOBALISEL_IMPL 49 #define AMDGPUSubtarget GCNSubtarget 50 #include "AMDGPUGenGlobalISel.inc" 51 #undef GET_GLOBALISEL_IMPL 52 #undef AMDGPUSubtarget 53 54 AMDGPUInstructionSelector::AMDGPUInstructionSelector( 55 const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI, 56 const AMDGPUTargetMachine &TM) 57 : InstructionSelector(), TII(*STI.getInstrInfo()), 58 TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM), 59 STI(STI), 60 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG), 61 #define GET_GLOBALISEL_PREDICATES_INIT 62 #include "AMDGPUGenGlobalISel.inc" 63 #undef GET_GLOBALISEL_PREDICATES_INIT 64 #define GET_GLOBALISEL_TEMPORARIES_INIT 65 #include "AMDGPUGenGlobalISel.inc" 66 #undef GET_GLOBALISEL_TEMPORARIES_INIT 67 { 68 } 69 70 const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; } 71 72 void AMDGPUInstructionSelector::setupMF(MachineFunction &MF, GISelKnownBits &KB, 73 CodeGenCoverage &CoverageInfo) { 74 MRI = &MF.getRegInfo(); 75 InstructionSelector::setupMF(MF, KB, CoverageInfo); 76 } 77 78 bool AMDGPUInstructionSelector::isVCC(Register Reg, 79 const MachineRegisterInfo &MRI) const { 80 if (Register::isPhysicalRegister(Reg)) 81 return Reg == TRI.getVCC(); 82 83 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 84 const TargetRegisterClass *RC = 85 RegClassOrBank.dyn_cast<const TargetRegisterClass*>(); 86 if (RC) { 87 const LLT Ty = MRI.getType(Reg); 88 return RC->hasSuperClassEq(TRI.getBoolRC()) && 89 Ty.isValid() && Ty.getSizeInBits() == 1; 90 } 91 92 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>(); 93 return RB->getID() == AMDGPU::VCCRegBankID; 94 } 95 96 bool AMDGPUInstructionSelector::constrainCopyLikeIntrin(MachineInstr &MI, 97 unsigned NewOpc) const { 98 MI.setDesc(TII.get(NewOpc)); 99 MI.RemoveOperand(1); // Remove intrinsic ID. 100 MI.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 101 102 MachineOperand &Dst = MI.getOperand(0); 103 MachineOperand &Src = MI.getOperand(1); 104 105 // TODO: This should be legalized to s32 if needed 106 if (MRI->getType(Dst.getReg()) == LLT::scalar(1)) 107 return false; 108 109 const TargetRegisterClass *DstRC 110 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 111 const TargetRegisterClass *SrcRC 112 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 113 if (!DstRC || DstRC != SrcRC) 114 return false; 115 116 return RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI) && 117 RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI); 118 } 119 120 bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const { 121 const DebugLoc &DL = I.getDebugLoc(); 122 MachineBasicBlock *BB = I.getParent(); 123 I.setDesc(TII.get(TargetOpcode::COPY)); 124 125 const MachineOperand &Src = I.getOperand(1); 126 MachineOperand &Dst = I.getOperand(0); 127 Register DstReg = Dst.getReg(); 128 Register SrcReg = Src.getReg(); 129 130 if (isVCC(DstReg, *MRI)) { 131 if (SrcReg == AMDGPU::SCC) { 132 const TargetRegisterClass *RC 133 = TRI.getConstrainedRegClassForOperand(Dst, *MRI); 134 if (!RC) 135 return true; 136 return RBI.constrainGenericRegister(DstReg, *RC, *MRI); 137 } 138 139 if (!isVCC(SrcReg, *MRI)) { 140 // TODO: Should probably leave the copy and let copyPhysReg expand it. 141 if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), *MRI)) 142 return false; 143 144 const TargetRegisterClass *SrcRC 145 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 146 147 Register MaskedReg = MRI->createVirtualRegister(SrcRC); 148 149 // We can't trust the high bits at this point, so clear them. 150 151 // TODO: Skip masking high bits if def is known boolean. 152 153 unsigned AndOpc = TRI.isSGPRClass(SrcRC) ? 154 AMDGPU::S_AND_B32 : AMDGPU::V_AND_B32_e32; 155 BuildMI(*BB, &I, DL, TII.get(AndOpc), MaskedReg) 156 .addImm(1) 157 .addReg(SrcReg); 158 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg) 159 .addImm(0) 160 .addReg(MaskedReg); 161 162 if (!MRI->getRegClassOrNull(SrcReg)) 163 MRI->setRegClass(SrcReg, SrcRC); 164 I.eraseFromParent(); 165 return true; 166 } 167 168 const TargetRegisterClass *RC = 169 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 170 if (RC && !RBI.constrainGenericRegister(DstReg, *RC, *MRI)) 171 return false; 172 173 // Don't constrain the source register to a class so the def instruction 174 // handles it (unless it's undef). 175 // 176 // FIXME: This is a hack. When selecting the def, we neeed to know 177 // specifically know that the result is VCCRegBank, and not just an SGPR 178 // with size 1. An SReg_32 with size 1 is ambiguous with wave32. 179 if (Src.isUndef()) { 180 const TargetRegisterClass *SrcRC = 181 TRI.getConstrainedRegClassForOperand(Src, *MRI); 182 if (SrcRC && !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 183 return false; 184 } 185 186 return true; 187 } 188 189 for (const MachineOperand &MO : I.operands()) { 190 if (Register::isPhysicalRegister(MO.getReg())) 191 continue; 192 193 const TargetRegisterClass *RC = 194 TRI.getConstrainedRegClassForOperand(MO, *MRI); 195 if (!RC) 196 continue; 197 RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI); 198 } 199 return true; 200 } 201 202 bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const { 203 const Register DefReg = I.getOperand(0).getReg(); 204 const LLT DefTy = MRI->getType(DefReg); 205 if (DefTy == LLT::scalar(1)) { 206 if (!AllowRiskySelect) { 207 LLVM_DEBUG(dbgs() << "Skipping risky boolean phi\n"); 208 return false; 209 } 210 211 LLVM_DEBUG(dbgs() << "Selecting risky boolean phi\n"); 212 } 213 214 // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy) 215 216 const RegClassOrRegBank &RegClassOrBank = 217 MRI->getRegClassOrRegBank(DefReg); 218 219 const TargetRegisterClass *DefRC 220 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>(); 221 if (!DefRC) { 222 if (!DefTy.isValid()) { 223 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n"); 224 return false; 225 } 226 227 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>(); 228 DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, *MRI); 229 if (!DefRC) { 230 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n"); 231 return false; 232 } 233 } 234 235 // TODO: Verify that all registers have the same bank 236 I.setDesc(TII.get(TargetOpcode::PHI)); 237 return RBI.constrainGenericRegister(DefReg, *DefRC, *MRI); 238 } 239 240 MachineOperand 241 AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO, 242 const TargetRegisterClass &SubRC, 243 unsigned SubIdx) const { 244 245 MachineInstr *MI = MO.getParent(); 246 MachineBasicBlock *BB = MO.getParent()->getParent(); 247 Register DstReg = MRI->createVirtualRegister(&SubRC); 248 249 if (MO.isReg()) { 250 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx); 251 Register Reg = MO.getReg(); 252 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg) 253 .addReg(Reg, 0, ComposedSubIdx); 254 255 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(), 256 MO.isKill(), MO.isDead(), MO.isUndef(), 257 MO.isEarlyClobber(), 0, MO.isDebug(), 258 MO.isInternalRead()); 259 } 260 261 assert(MO.isImm()); 262 263 APInt Imm(64, MO.getImm()); 264 265 switch (SubIdx) { 266 default: 267 llvm_unreachable("do not know to split immediate with this sub index."); 268 case AMDGPU::sub0: 269 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue()); 270 case AMDGPU::sub1: 271 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue()); 272 } 273 } 274 275 static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) { 276 switch (Opc) { 277 case AMDGPU::G_AND: 278 return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32; 279 case AMDGPU::G_OR: 280 return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32; 281 case AMDGPU::G_XOR: 282 return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32; 283 default: 284 llvm_unreachable("not a bit op"); 285 } 286 } 287 288 bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const { 289 MachineOperand &Dst = I.getOperand(0); 290 MachineOperand &Src0 = I.getOperand(1); 291 MachineOperand &Src1 = I.getOperand(2); 292 Register DstReg = Dst.getReg(); 293 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 294 295 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 296 if (DstRB->getID() == AMDGPU::VCCRegBankID) { 297 const TargetRegisterClass *RC = TRI.getBoolRC(); 298 unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(), 299 RC == &AMDGPU::SReg_64RegClass); 300 I.setDesc(TII.get(InstOpc)); 301 // Dead implicit-def of scc 302 I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef 303 true, // isImp 304 false, // isKill 305 true)); // isDead 306 307 // FIXME: Hack to avoid turning the register bank into a register class. 308 // The selector for G_ICMP relies on seeing the register bank for the result 309 // is VCC. In wave32 if we constrain the registers to SReg_32 here, it will 310 // be ambiguous whether it's a scalar or vector bool. 311 if (Src0.isUndef() && !MRI->getRegClassOrNull(Src0.getReg())) 312 MRI->setRegClass(Src0.getReg(), RC); 313 if (Src1.isUndef() && !MRI->getRegClassOrNull(Src1.getReg())) 314 MRI->setRegClass(Src1.getReg(), RC); 315 316 return RBI.constrainGenericRegister(DstReg, *RC, *MRI); 317 } 318 319 // TODO: Should this allow an SCC bank result, and produce a copy from SCC for 320 // the result? 321 if (DstRB->getID() == AMDGPU::SGPRRegBankID) { 322 unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(), Size > 32); 323 I.setDesc(TII.get(InstOpc)); 324 // Dead implicit-def of scc 325 I.addOperand(MachineOperand::CreateReg(AMDGPU::SCC, true, // isDef 326 true, // isImp 327 false, // isKill 328 true)); // isDead 329 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 330 } 331 332 return false; 333 } 334 335 bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const { 336 MachineBasicBlock *BB = I.getParent(); 337 MachineFunction *MF = BB->getParent(); 338 Register DstReg = I.getOperand(0).getReg(); 339 const DebugLoc &DL = I.getDebugLoc(); 340 LLT Ty = MRI->getType(DstReg); 341 if (Ty.isVector()) 342 return false; 343 344 unsigned Size = Ty.getSizeInBits(); 345 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 346 const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID; 347 const bool Sub = I.getOpcode() == TargetOpcode::G_SUB; 348 349 if (Size == 32) { 350 if (IsSALU) { 351 const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32; 352 MachineInstr *Add = 353 BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 354 .add(I.getOperand(1)) 355 .add(I.getOperand(2)); 356 I.eraseFromParent(); 357 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 358 } 359 360 if (STI.hasAddNoCarry()) { 361 const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64; 362 I.setDesc(TII.get(Opc)); 363 I.addOperand(*MF, MachineOperand::CreateImm(0)); 364 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 365 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 366 } 367 368 const unsigned Opc = Sub ? AMDGPU::V_SUB_I32_e64 : AMDGPU::V_ADD_I32_e64; 369 370 Register UnusedCarry = MRI->createVirtualRegister(TRI.getWaveMaskRegClass()); 371 MachineInstr *Add 372 = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg) 373 .addDef(UnusedCarry, RegState::Dead) 374 .add(I.getOperand(1)) 375 .add(I.getOperand(2)) 376 .addImm(0); 377 I.eraseFromParent(); 378 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI); 379 } 380 381 assert(!Sub && "illegal sub should not reach here"); 382 383 const TargetRegisterClass &RC 384 = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass; 385 const TargetRegisterClass &HalfRC 386 = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass; 387 388 MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0)); 389 MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0)); 390 MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1)); 391 MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1)); 392 393 Register DstLo = MRI->createVirtualRegister(&HalfRC); 394 Register DstHi = MRI->createVirtualRegister(&HalfRC); 395 396 if (IsSALU) { 397 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo) 398 .add(Lo1) 399 .add(Lo2); 400 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi) 401 .add(Hi1) 402 .add(Hi2); 403 } else { 404 const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass(); 405 Register CarryReg = MRI->createVirtualRegister(CarryRC); 406 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_I32_e64), DstLo) 407 .addDef(CarryReg) 408 .add(Lo1) 409 .add(Lo2) 410 .addImm(0); 411 MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi) 412 .addDef(MRI->createVirtualRegister(CarryRC), RegState::Dead) 413 .add(Hi1) 414 .add(Hi2) 415 .addReg(CarryReg, RegState::Kill) 416 .addImm(0); 417 418 if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI)) 419 return false; 420 } 421 422 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 423 .addReg(DstLo) 424 .addImm(AMDGPU::sub0) 425 .addReg(DstHi) 426 .addImm(AMDGPU::sub1); 427 428 429 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI)) 430 return false; 431 432 I.eraseFromParent(); 433 return true; 434 } 435 436 bool AMDGPUInstructionSelector::selectG_UADDO_USUBO_UADDE_USUBE( 437 MachineInstr &I) const { 438 MachineBasicBlock *BB = I.getParent(); 439 MachineFunction *MF = BB->getParent(); 440 const DebugLoc &DL = I.getDebugLoc(); 441 Register Dst0Reg = I.getOperand(0).getReg(); 442 Register Dst1Reg = I.getOperand(1).getReg(); 443 const bool IsAdd = I.getOpcode() == AMDGPU::G_UADDO || 444 I.getOpcode() == AMDGPU::G_UADDE; 445 const bool HasCarryIn = I.getOpcode() == AMDGPU::G_UADDE || 446 I.getOpcode() == AMDGPU::G_USUBE; 447 448 if (isVCC(Dst1Reg, *MRI)) { 449 // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned 450 // carry out despite the _i32 name. These were renamed in VI to _U32. 451 // FIXME: We should probably rename the opcodes here. 452 unsigned NoCarryOpc = IsAdd ? AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64; 453 unsigned CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64; 454 I.setDesc(TII.get(HasCarryIn ? CarryOpc : NoCarryOpc)); 455 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 456 I.addOperand(*MF, MachineOperand::CreateImm(0)); 457 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 458 } 459 460 Register Src0Reg = I.getOperand(2).getReg(); 461 Register Src1Reg = I.getOperand(3).getReg(); 462 463 if (HasCarryIn) { 464 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 465 .addReg(I.getOperand(4).getReg()); 466 } 467 468 unsigned NoCarryOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32; 469 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32; 470 471 BuildMI(*BB, &I, DL, TII.get(HasCarryIn ? CarryOpc : NoCarryOpc), Dst0Reg) 472 .add(I.getOperand(2)) 473 .add(I.getOperand(3)); 474 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), Dst1Reg) 475 .addReg(AMDGPU::SCC); 476 477 if (!MRI->getRegClassOrNull(Dst1Reg)) 478 MRI->setRegClass(Dst1Reg, &AMDGPU::SReg_32RegClass); 479 480 if (!RBI.constrainGenericRegister(Dst0Reg, AMDGPU::SReg_32RegClass, *MRI) || 481 !RBI.constrainGenericRegister(Src0Reg, AMDGPU::SReg_32RegClass, *MRI) || 482 !RBI.constrainGenericRegister(Src1Reg, AMDGPU::SReg_32RegClass, *MRI)) 483 return false; 484 485 if (HasCarryIn && 486 !RBI.constrainGenericRegister(I.getOperand(4).getReg(), 487 AMDGPU::SReg_32RegClass, *MRI)) 488 return false; 489 490 I.eraseFromParent(); 491 return true; 492 } 493 494 // TODO: We should probably legalize these to only using 32-bit results. 495 bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const { 496 MachineBasicBlock *BB = I.getParent(); 497 Register DstReg = I.getOperand(0).getReg(); 498 Register SrcReg = I.getOperand(1).getReg(); 499 LLT DstTy = MRI->getType(DstReg); 500 LLT SrcTy = MRI->getType(SrcReg); 501 const unsigned SrcSize = SrcTy.getSizeInBits(); 502 unsigned DstSize = DstTy.getSizeInBits(); 503 504 // TODO: Should handle any multiple of 32 offset. 505 unsigned Offset = I.getOperand(2).getImm(); 506 if (Offset % 32 != 0 || DstSize > 128) 507 return false; 508 509 // 16-bit operations really use 32-bit registers. 510 // FIXME: Probably should not allow 16-bit G_EXTRACT results. 511 if (DstSize == 16) 512 DstSize = 32; 513 514 const TargetRegisterClass *DstRC = 515 TRI.getConstrainedRegClassForOperand(I.getOperand(0), *MRI); 516 if (!DstRC || !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 517 return false; 518 519 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 520 const TargetRegisterClass *SrcRC = 521 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI); 522 if (!SrcRC) 523 return false; 524 unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32, 525 DstSize / 32); 526 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubReg); 527 if (!SrcRC) 528 return false; 529 530 SrcReg = constrainOperandRegClass(*MF, TRI, *MRI, TII, RBI, I, 531 *SrcRC, I.getOperand(1)); 532 const DebugLoc &DL = I.getDebugLoc(); 533 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY), DstReg) 534 .addReg(SrcReg, 0, SubReg); 535 536 I.eraseFromParent(); 537 return true; 538 } 539 540 bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const { 541 MachineBasicBlock *BB = MI.getParent(); 542 Register DstReg = MI.getOperand(0).getReg(); 543 LLT DstTy = MRI->getType(DstReg); 544 LLT SrcTy = MRI->getType(MI.getOperand(1).getReg()); 545 546 const unsigned SrcSize = SrcTy.getSizeInBits(); 547 if (SrcSize < 32) 548 return selectImpl(MI, *CoverageInfo); 549 550 const DebugLoc &DL = MI.getDebugLoc(); 551 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 552 const unsigned DstSize = DstTy.getSizeInBits(); 553 const TargetRegisterClass *DstRC = 554 TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI); 555 if (!DstRC) 556 return false; 557 558 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8); 559 MachineInstrBuilder MIB = 560 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg); 561 for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) { 562 MachineOperand &Src = MI.getOperand(I + 1); 563 MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef())); 564 MIB.addImm(SubRegs[I]); 565 566 const TargetRegisterClass *SrcRC 567 = TRI.getConstrainedRegClassForOperand(Src, *MRI); 568 if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, *MRI)) 569 return false; 570 } 571 572 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) 573 return false; 574 575 MI.eraseFromParent(); 576 return true; 577 } 578 579 bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const { 580 MachineBasicBlock *BB = MI.getParent(); 581 const int NumDst = MI.getNumOperands() - 1; 582 583 MachineOperand &Src = MI.getOperand(NumDst); 584 585 Register SrcReg = Src.getReg(); 586 Register DstReg0 = MI.getOperand(0).getReg(); 587 LLT DstTy = MRI->getType(DstReg0); 588 LLT SrcTy = MRI->getType(SrcReg); 589 590 const unsigned DstSize = DstTy.getSizeInBits(); 591 const unsigned SrcSize = SrcTy.getSizeInBits(); 592 const DebugLoc &DL = MI.getDebugLoc(); 593 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, *MRI, TRI); 594 595 const TargetRegisterClass *SrcRC = 596 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, *MRI); 597 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI)) 598 return false; 599 600 const unsigned SrcFlags = getUndefRegState(Src.isUndef()); 601 602 // Note we could have mixed SGPR and VGPR destination banks for an SGPR 603 // source, and this relies on the fact that the same subregister indices are 604 // used for both. 605 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8); 606 for (int I = 0, E = NumDst; I != E; ++I) { 607 MachineOperand &Dst = MI.getOperand(I); 608 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg()) 609 .addReg(SrcReg, SrcFlags, SubRegs[I]); 610 611 const TargetRegisterClass *DstRC = 612 TRI.getConstrainedRegClassForOperand(Dst, *MRI); 613 if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, *MRI)) 614 return false; 615 } 616 617 MI.eraseFromParent(); 618 return true; 619 } 620 621 static bool isZero(Register Reg, const MachineRegisterInfo &MRI) { 622 int64_t Val; 623 return mi_match(Reg, MRI, m_ICst(Val)) && Val == 0; 624 } 625 626 bool AMDGPUInstructionSelector::selectG_BUILD_VECTOR_TRUNC( 627 MachineInstr &MI) const { 628 if (selectImpl(MI, *CoverageInfo)) 629 return true; 630 631 const LLT S32 = LLT::scalar(32); 632 const LLT V2S16 = LLT::vector(2, 16); 633 634 Register Dst = MI.getOperand(0).getReg(); 635 if (MRI->getType(Dst) != V2S16) 636 return false; 637 638 const RegisterBank *DstBank = RBI.getRegBank(Dst, *MRI, TRI); 639 if (DstBank->getID() != AMDGPU::SGPRRegBankID) 640 return false; 641 642 Register Src0 = MI.getOperand(1).getReg(); 643 Register Src1 = MI.getOperand(2).getReg(); 644 if (MRI->getType(Src0) != S32) 645 return false; 646 647 const DebugLoc &DL = MI.getDebugLoc(); 648 MachineBasicBlock *BB = MI.getParent(); 649 650 // TODO: This should probably be a combine somewhere 651 // (build_vector_trunc $src0, undef -> copy $src0 652 MachineInstr *Src1Def = getDefIgnoringCopies(Src1, *MRI); 653 if (Src1Def && Src1Def->getOpcode() == AMDGPU::G_IMPLICIT_DEF) { 654 MI.setDesc(TII.get(AMDGPU::COPY)); 655 MI.RemoveOperand(2); 656 return RBI.constrainGenericRegister(Dst, AMDGPU::SReg_32RegClass, *MRI) && 657 RBI.constrainGenericRegister(Src0, AMDGPU::SReg_32RegClass, *MRI); 658 } 659 660 Register ShiftSrc0; 661 Register ShiftSrc1; 662 int64_t ShiftAmt; 663 664 // With multiple uses of the shift, this will duplicate the shift and 665 // increase register pressure. 666 // 667 // (build_vector_trunc (lshr_oneuse $src0, 16), (lshr_oneuse $src1, 16) 668 // => (S_PACK_HH_B32_B16 $src0, $src1) 669 // (build_vector_trunc $src0, (lshr_oneuse SReg_32:$src1, 16)) 670 // => (S_PACK_LH_B32_B16 $src0, $src1) 671 // (build_vector_trunc $src0, $src1) 672 // => (S_PACK_LL_B32_B16 $src0, $src1) 673 674 // FIXME: This is an inconvenient way to check a specific value 675 bool Shift0 = mi_match( 676 Src0, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc0), m_ICst(ShiftAmt)))) && 677 ShiftAmt == 16; 678 679 bool Shift1 = mi_match( 680 Src1, *MRI, m_OneUse(m_GLShr(m_Reg(ShiftSrc1), m_ICst(ShiftAmt)))) && 681 ShiftAmt == 16; 682 683 unsigned Opc = AMDGPU::S_PACK_LL_B32_B16; 684 if (Shift0 && Shift1) { 685 Opc = AMDGPU::S_PACK_HH_B32_B16; 686 MI.getOperand(1).setReg(ShiftSrc0); 687 MI.getOperand(2).setReg(ShiftSrc1); 688 } else if (Shift1) { 689 Opc = AMDGPU::S_PACK_LH_B32_B16; 690 MI.getOperand(2).setReg(ShiftSrc1); 691 } else if (Shift0 && isZero(Src1, *MRI)) { 692 // build_vector_trunc (lshr $src0, 16), 0 -> s_lshr_b32 $src0, 16 693 auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst) 694 .addReg(ShiftSrc0) 695 .addImm(16); 696 697 MI.eraseFromParent(); 698 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 699 } 700 701 MI.setDesc(TII.get(Opc)); 702 return constrainSelectedInstRegOperands(MI, TII, TRI, RBI); 703 } 704 705 bool AMDGPUInstructionSelector::selectG_PTR_ADD(MachineInstr &I) const { 706 return selectG_ADD_SUB(I); 707 } 708 709 bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const { 710 const MachineOperand &MO = I.getOperand(0); 711 712 // FIXME: Interface for getConstrainedRegClassForOperand needs work. The 713 // regbank check here is to know why getConstrainedRegClassForOperand failed. 714 const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, *MRI); 715 if ((!RC && !MRI->getRegBankOrNull(MO.getReg())) || 716 (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, *MRI))) { 717 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF)); 718 return true; 719 } 720 721 return false; 722 } 723 724 bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const { 725 MachineBasicBlock *BB = I.getParent(); 726 727 Register DstReg = I.getOperand(0).getReg(); 728 Register Src0Reg = I.getOperand(1).getReg(); 729 Register Src1Reg = I.getOperand(2).getReg(); 730 LLT Src1Ty = MRI->getType(Src1Reg); 731 732 unsigned DstSize = MRI->getType(DstReg).getSizeInBits(); 733 unsigned InsSize = Src1Ty.getSizeInBits(); 734 735 int64_t Offset = I.getOperand(3).getImm(); 736 737 // FIXME: These cases should have been illegal and unnecessary to check here. 738 if (Offset % 32 != 0 || InsSize % 32 != 0) 739 return false; 740 741 unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32); 742 if (SubReg == AMDGPU::NoSubRegister) 743 return false; 744 745 const RegisterBank *DstBank = RBI.getRegBank(DstReg, *MRI, TRI); 746 const TargetRegisterClass *DstRC = 747 TRI.getRegClassForSizeOnBank(DstSize, *DstBank, *MRI); 748 if (!DstRC) 749 return false; 750 751 const RegisterBank *Src0Bank = RBI.getRegBank(Src0Reg, *MRI, TRI); 752 const RegisterBank *Src1Bank = RBI.getRegBank(Src1Reg, *MRI, TRI); 753 const TargetRegisterClass *Src0RC = 754 TRI.getRegClassForSizeOnBank(DstSize, *Src0Bank, *MRI); 755 const TargetRegisterClass *Src1RC = 756 TRI.getRegClassForSizeOnBank(InsSize, *Src1Bank, *MRI); 757 758 // Deal with weird cases where the class only partially supports the subreg 759 // index. 760 Src0RC = TRI.getSubClassWithSubReg(Src0RC, SubReg); 761 if (!Src0RC || !Src1RC) 762 return false; 763 764 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 765 !RBI.constrainGenericRegister(Src0Reg, *Src0RC, *MRI) || 766 !RBI.constrainGenericRegister(Src1Reg, *Src1RC, *MRI)) 767 return false; 768 769 const DebugLoc &DL = I.getDebugLoc(); 770 BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG), DstReg) 771 .addReg(Src0Reg) 772 .addReg(Src1Reg) 773 .addImm(SubReg); 774 775 I.eraseFromParent(); 776 return true; 777 } 778 779 bool AMDGPUInstructionSelector::selectInterpP1F16(MachineInstr &MI) const { 780 if (STI.getLDSBankCount() != 16) 781 return selectImpl(MI, *CoverageInfo); 782 783 Register Dst = MI.getOperand(0).getReg(); 784 Register Src0 = MI.getOperand(2).getReg(); 785 Register M0Val = MI.getOperand(6).getReg(); 786 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI) || 787 !RBI.constrainGenericRegister(Dst, AMDGPU::VGPR_32RegClass, *MRI) || 788 !RBI.constrainGenericRegister(Src0, AMDGPU::VGPR_32RegClass, *MRI)) 789 return false; 790 791 // This requires 2 instructions. It is possible to write a pattern to support 792 // this, but the generated isel emitter doesn't correctly deal with multiple 793 // output instructions using the same physical register input. The copy to m0 794 // is incorrectly placed before the second instruction. 795 // 796 // TODO: Match source modifiers. 797 798 Register InterpMov = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 799 const DebugLoc &DL = MI.getDebugLoc(); 800 MachineBasicBlock *MBB = MI.getParent(); 801 802 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 803 .addReg(M0Val); 804 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_MOV_F32), InterpMov) 805 .addImm(2) 806 .addImm(MI.getOperand(4).getImm()) // $attr 807 .addImm(MI.getOperand(3).getImm()); // $attrchan 808 809 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_INTERP_P1LV_F16), Dst) 810 .addImm(0) // $src0_modifiers 811 .addReg(Src0) // $src0 812 .addImm(MI.getOperand(4).getImm()) // $attr 813 .addImm(MI.getOperand(3).getImm()) // $attrchan 814 .addImm(0) // $src2_modifiers 815 .addReg(InterpMov) // $src2 - 2 f16 values selected by high 816 .addImm(MI.getOperand(5).getImm()) // $high 817 .addImm(0) // $clamp 818 .addImm(0); // $omod 819 820 MI.eraseFromParent(); 821 return true; 822 } 823 824 // We need to handle this here because tablegen doesn't support matching 825 // instructions with multiple outputs. 826 bool AMDGPUInstructionSelector::selectDivScale(MachineInstr &MI) const { 827 Register Dst0 = MI.getOperand(0).getReg(); 828 Register Dst1 = MI.getOperand(1).getReg(); 829 830 LLT Ty = MRI->getType(Dst0); 831 unsigned Opc; 832 if (Ty == LLT::scalar(32)) 833 Opc = AMDGPU::V_DIV_SCALE_F32; 834 else if (Ty == LLT::scalar(64)) 835 Opc = AMDGPU::V_DIV_SCALE_F64; 836 else 837 return false; 838 839 const DebugLoc &DL = MI.getDebugLoc(); 840 MachineBasicBlock *MBB = MI.getParent(); 841 842 Register Numer = MI.getOperand(3).getReg(); 843 Register Denom = MI.getOperand(4).getReg(); 844 unsigned ChooseDenom = MI.getOperand(5).getImm(); 845 846 Register Src0 = ChooseDenom != 0 ? Numer : Denom; 847 848 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0) 849 .addDef(Dst1) 850 .addUse(Src0) 851 .addUse(Denom) 852 .addUse(Numer); 853 854 MI.eraseFromParent(); 855 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 856 } 857 858 bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const { 859 unsigned IntrinsicID = I.getIntrinsicID(); 860 switch (IntrinsicID) { 861 case Intrinsic::amdgcn_if_break: { 862 MachineBasicBlock *BB = I.getParent(); 863 864 // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick 865 // SelectionDAG uses for wave32 vs wave64. 866 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK)) 867 .add(I.getOperand(0)) 868 .add(I.getOperand(2)) 869 .add(I.getOperand(3)); 870 871 Register DstReg = I.getOperand(0).getReg(); 872 Register Src0Reg = I.getOperand(2).getReg(); 873 Register Src1Reg = I.getOperand(3).getReg(); 874 875 I.eraseFromParent(); 876 877 for (Register Reg : { DstReg, Src0Reg, Src1Reg }) 878 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 879 880 return true; 881 } 882 case Intrinsic::amdgcn_interp_p1_f16: 883 return selectInterpP1F16(I); 884 case Intrinsic::amdgcn_wqm: 885 return constrainCopyLikeIntrin(I, AMDGPU::WQM); 886 case Intrinsic::amdgcn_softwqm: 887 return constrainCopyLikeIntrin(I, AMDGPU::SOFT_WQM); 888 case Intrinsic::amdgcn_wwm: 889 return constrainCopyLikeIntrin(I, AMDGPU::WWM); 890 case Intrinsic::amdgcn_div_scale: 891 return selectDivScale(I); 892 default: 893 return selectImpl(I, *CoverageInfo); 894 } 895 } 896 897 static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) { 898 if (Size != 32 && Size != 64) 899 return -1; 900 switch (P) { 901 default: 902 llvm_unreachable("Unknown condition code!"); 903 case CmpInst::ICMP_NE: 904 return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64; 905 case CmpInst::ICMP_EQ: 906 return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64; 907 case CmpInst::ICMP_SGT: 908 return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64; 909 case CmpInst::ICMP_SGE: 910 return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64; 911 case CmpInst::ICMP_SLT: 912 return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64; 913 case CmpInst::ICMP_SLE: 914 return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64; 915 case CmpInst::ICMP_UGT: 916 return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64; 917 case CmpInst::ICMP_UGE: 918 return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64; 919 case CmpInst::ICMP_ULT: 920 return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64; 921 case CmpInst::ICMP_ULE: 922 return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64; 923 } 924 } 925 926 int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P, 927 unsigned Size) const { 928 if (Size == 64) { 929 if (!STI.hasScalarCompareEq64()) 930 return -1; 931 932 switch (P) { 933 case CmpInst::ICMP_NE: 934 return AMDGPU::S_CMP_LG_U64; 935 case CmpInst::ICMP_EQ: 936 return AMDGPU::S_CMP_EQ_U64; 937 default: 938 return -1; 939 } 940 } 941 942 if (Size != 32) 943 return -1; 944 945 switch (P) { 946 case CmpInst::ICMP_NE: 947 return AMDGPU::S_CMP_LG_U32; 948 case CmpInst::ICMP_EQ: 949 return AMDGPU::S_CMP_EQ_U32; 950 case CmpInst::ICMP_SGT: 951 return AMDGPU::S_CMP_GT_I32; 952 case CmpInst::ICMP_SGE: 953 return AMDGPU::S_CMP_GE_I32; 954 case CmpInst::ICMP_SLT: 955 return AMDGPU::S_CMP_LT_I32; 956 case CmpInst::ICMP_SLE: 957 return AMDGPU::S_CMP_LE_I32; 958 case CmpInst::ICMP_UGT: 959 return AMDGPU::S_CMP_GT_U32; 960 case CmpInst::ICMP_UGE: 961 return AMDGPU::S_CMP_GE_U32; 962 case CmpInst::ICMP_ULT: 963 return AMDGPU::S_CMP_LT_U32; 964 case CmpInst::ICMP_ULE: 965 return AMDGPU::S_CMP_LE_U32; 966 default: 967 llvm_unreachable("Unknown condition code!"); 968 } 969 } 970 971 bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const { 972 MachineBasicBlock *BB = I.getParent(); 973 const DebugLoc &DL = I.getDebugLoc(); 974 975 Register SrcReg = I.getOperand(2).getReg(); 976 unsigned Size = RBI.getSizeInBits(SrcReg, *MRI, TRI); 977 978 auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate(); 979 980 Register CCReg = I.getOperand(0).getReg(); 981 if (!isVCC(CCReg, *MRI)) { 982 int Opcode = getS_CMPOpcode(Pred, Size); 983 if (Opcode == -1) 984 return false; 985 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode)) 986 .add(I.getOperand(2)) 987 .add(I.getOperand(3)); 988 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg) 989 .addReg(AMDGPU::SCC); 990 bool Ret = 991 constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) && 992 RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, *MRI); 993 I.eraseFromParent(); 994 return Ret; 995 } 996 997 int Opcode = getV_CMPOpcode(Pred, Size); 998 if (Opcode == -1) 999 return false; 1000 1001 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode), 1002 I.getOperand(0).getReg()) 1003 .add(I.getOperand(2)) 1004 .add(I.getOperand(3)); 1005 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(), 1006 *TRI.getBoolRC(), *MRI); 1007 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI); 1008 I.eraseFromParent(); 1009 return Ret; 1010 } 1011 1012 bool AMDGPUInstructionSelector::selectEndCfIntrinsic(MachineInstr &MI) const { 1013 // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick 1014 // SelectionDAG uses for wave32 vs wave64. 1015 MachineBasicBlock *BB = MI.getParent(); 1016 BuildMI(*BB, &MI, MI.getDebugLoc(), TII.get(AMDGPU::SI_END_CF)) 1017 .add(MI.getOperand(1)); 1018 1019 Register Reg = MI.getOperand(1).getReg(); 1020 MI.eraseFromParent(); 1021 1022 if (!MRI->getRegClassOrNull(Reg)) 1023 MRI->setRegClass(Reg, TRI.getWaveMaskRegClass()); 1024 return true; 1025 } 1026 1027 static unsigned getDSShaderTypeValue(const MachineFunction &MF) { 1028 switch (MF.getFunction().getCallingConv()) { 1029 case CallingConv::AMDGPU_PS: 1030 return 1; 1031 case CallingConv::AMDGPU_VS: 1032 return 2; 1033 case CallingConv::AMDGPU_GS: 1034 return 3; 1035 case CallingConv::AMDGPU_HS: 1036 case CallingConv::AMDGPU_LS: 1037 case CallingConv::AMDGPU_ES: 1038 report_fatal_error("ds_ordered_count unsupported for this calling conv"); 1039 case CallingConv::AMDGPU_CS: 1040 case CallingConv::AMDGPU_KERNEL: 1041 case CallingConv::C: 1042 case CallingConv::Fast: 1043 default: 1044 // Assume other calling conventions are various compute callable functions 1045 return 0; 1046 } 1047 } 1048 1049 bool AMDGPUInstructionSelector::selectDSOrderedIntrinsic( 1050 MachineInstr &MI, Intrinsic::ID IntrID) const { 1051 MachineBasicBlock *MBB = MI.getParent(); 1052 MachineFunction *MF = MBB->getParent(); 1053 const DebugLoc &DL = MI.getDebugLoc(); 1054 1055 unsigned IndexOperand = MI.getOperand(7).getImm(); 1056 bool WaveRelease = MI.getOperand(8).getImm() != 0; 1057 bool WaveDone = MI.getOperand(9).getImm() != 0; 1058 1059 if (WaveDone && !WaveRelease) 1060 report_fatal_error("ds_ordered_count: wave_done requires wave_release"); 1061 1062 unsigned OrderedCountIndex = IndexOperand & 0x3f; 1063 IndexOperand &= ~0x3f; 1064 unsigned CountDw = 0; 1065 1066 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) { 1067 CountDw = (IndexOperand >> 24) & 0xf; 1068 IndexOperand &= ~(0xf << 24); 1069 1070 if (CountDw < 1 || CountDw > 4) { 1071 report_fatal_error( 1072 "ds_ordered_count: dword count must be between 1 and 4"); 1073 } 1074 } 1075 1076 if (IndexOperand) 1077 report_fatal_error("ds_ordered_count: bad index operand"); 1078 1079 unsigned Instruction = IntrID == Intrinsic::amdgcn_ds_ordered_add ? 0 : 1; 1080 unsigned ShaderType = getDSShaderTypeValue(*MF); 1081 1082 unsigned Offset0 = OrderedCountIndex << 2; 1083 unsigned Offset1 = WaveRelease | (WaveDone << 1) | (ShaderType << 2) | 1084 (Instruction << 4); 1085 1086 if (STI.getGeneration() >= AMDGPUSubtarget::GFX10) 1087 Offset1 |= (CountDw - 1) << 6; 1088 1089 unsigned Offset = Offset0 | (Offset1 << 8); 1090 1091 Register M0Val = MI.getOperand(2).getReg(); 1092 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1093 .addReg(M0Val); 1094 1095 Register DstReg = MI.getOperand(0).getReg(); 1096 Register ValReg = MI.getOperand(3).getReg(); 1097 MachineInstrBuilder DS = 1098 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_ORDERED_COUNT), DstReg) 1099 .addReg(ValReg) 1100 .addImm(Offset) 1101 .cloneMemRefs(MI); 1102 1103 if (!RBI.constrainGenericRegister(M0Val, AMDGPU::SReg_32RegClass, *MRI)) 1104 return false; 1105 1106 bool Ret = constrainSelectedInstRegOperands(*DS, TII, TRI, RBI); 1107 MI.eraseFromParent(); 1108 return Ret; 1109 } 1110 1111 static unsigned gwsIntrinToOpcode(unsigned IntrID) { 1112 switch (IntrID) { 1113 case Intrinsic::amdgcn_ds_gws_init: 1114 return AMDGPU::DS_GWS_INIT; 1115 case Intrinsic::amdgcn_ds_gws_barrier: 1116 return AMDGPU::DS_GWS_BARRIER; 1117 case Intrinsic::amdgcn_ds_gws_sema_v: 1118 return AMDGPU::DS_GWS_SEMA_V; 1119 case Intrinsic::amdgcn_ds_gws_sema_br: 1120 return AMDGPU::DS_GWS_SEMA_BR; 1121 case Intrinsic::amdgcn_ds_gws_sema_p: 1122 return AMDGPU::DS_GWS_SEMA_P; 1123 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1124 return AMDGPU::DS_GWS_SEMA_RELEASE_ALL; 1125 default: 1126 llvm_unreachable("not a gws intrinsic"); 1127 } 1128 } 1129 1130 bool AMDGPUInstructionSelector::selectDSGWSIntrinsic(MachineInstr &MI, 1131 Intrinsic::ID IID) const { 1132 if (IID == Intrinsic::amdgcn_ds_gws_sema_release_all && 1133 !STI.hasGWSSemaReleaseAll()) 1134 return false; 1135 1136 // intrinsic ID, vsrc, offset 1137 const bool HasVSrc = MI.getNumOperands() == 3; 1138 assert(HasVSrc || MI.getNumOperands() == 2); 1139 1140 Register BaseOffset = MI.getOperand(HasVSrc ? 2 : 1).getReg(); 1141 const RegisterBank *OffsetRB = RBI.getRegBank(BaseOffset, *MRI, TRI); 1142 if (OffsetRB->getID() != AMDGPU::SGPRRegBankID) 1143 return false; 1144 1145 MachineInstr *OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1146 assert(OffsetDef); 1147 1148 unsigned ImmOffset; 1149 1150 MachineBasicBlock *MBB = MI.getParent(); 1151 const DebugLoc &DL = MI.getDebugLoc(); 1152 1153 MachineInstr *Readfirstlane = nullptr; 1154 1155 // If we legalized the VGPR input, strip out the readfirstlane to analyze the 1156 // incoming offset, in case there's an add of a constant. We'll have to put it 1157 // back later. 1158 if (OffsetDef->getOpcode() == AMDGPU::V_READFIRSTLANE_B32) { 1159 Readfirstlane = OffsetDef; 1160 BaseOffset = OffsetDef->getOperand(1).getReg(); 1161 OffsetDef = getDefIgnoringCopies(BaseOffset, *MRI); 1162 } 1163 1164 if (OffsetDef->getOpcode() == AMDGPU::G_CONSTANT) { 1165 // If we have a constant offset, try to use the 0 in m0 as the base. 1166 // TODO: Look into changing the default m0 initialization value. If the 1167 // default -1 only set the low 16-bits, we could leave it as-is and add 1 to 1168 // the immediate offset. 1169 1170 ImmOffset = OffsetDef->getOperand(1).getCImm()->getZExtValue(); 1171 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 1172 .addImm(0); 1173 } else { 1174 std::tie(BaseOffset, ImmOffset, OffsetDef) 1175 = AMDGPU::getBaseWithConstantOffset(*MRI, BaseOffset); 1176 1177 if (Readfirstlane) { 1178 // We have the constant offset now, so put the readfirstlane back on the 1179 // variable component. 1180 if (!RBI.constrainGenericRegister(BaseOffset, AMDGPU::VGPR_32RegClass, *MRI)) 1181 return false; 1182 1183 Readfirstlane->getOperand(1).setReg(BaseOffset); 1184 BaseOffset = Readfirstlane->getOperand(0).getReg(); 1185 } else { 1186 if (!RBI.constrainGenericRegister(BaseOffset, 1187 AMDGPU::SReg_32RegClass, *MRI)) 1188 return false; 1189 } 1190 1191 Register M0Base = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1192 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::S_LSHL_B32), M0Base) 1193 .addReg(BaseOffset) 1194 .addImm(16); 1195 1196 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1197 .addReg(M0Base); 1198 } 1199 1200 // The resource id offset is computed as (<isa opaque base> + M0[21:16] + 1201 // offset field) % 64. Some versions of the programming guide omit the m0 1202 // part, or claim it's from offset 0. 1203 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID))); 1204 1205 if (HasVSrc) { 1206 Register VSrc = MI.getOperand(1).getReg(); 1207 MIB.addReg(VSrc); 1208 if (!RBI.constrainGenericRegister(VSrc, AMDGPU::VGPR_32RegClass, *MRI)) 1209 return false; 1210 } 1211 1212 MIB.addImm(ImmOffset) 1213 .addImm(-1) // $gds 1214 .cloneMemRefs(MI); 1215 1216 MI.eraseFromParent(); 1217 return true; 1218 } 1219 1220 bool AMDGPUInstructionSelector::selectDSAppendConsume(MachineInstr &MI, 1221 bool IsAppend) const { 1222 Register PtrBase = MI.getOperand(2).getReg(); 1223 LLT PtrTy = MRI->getType(PtrBase); 1224 bool IsGDS = PtrTy.getAddressSpace() == AMDGPUAS::REGION_ADDRESS; 1225 1226 unsigned Offset; 1227 std::tie(PtrBase, Offset) = selectDS1Addr1OffsetImpl(MI.getOperand(2)); 1228 1229 // TODO: Should this try to look through readfirstlane like GWS? 1230 if (!isDSOffsetLegal(PtrBase, Offset, 16)) { 1231 PtrBase = MI.getOperand(2).getReg(); 1232 Offset = 0; 1233 } 1234 1235 MachineBasicBlock *MBB = MI.getParent(); 1236 const DebugLoc &DL = MI.getDebugLoc(); 1237 const unsigned Opc = IsAppend ? AMDGPU::DS_APPEND : AMDGPU::DS_CONSUME; 1238 1239 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 1240 .addReg(PtrBase); 1241 BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg()) 1242 .addImm(Offset) 1243 .addImm(IsGDS ? -1 : 0) 1244 .cloneMemRefs(MI); 1245 MI.eraseFromParent(); 1246 return true; 1247 } 1248 1249 static bool parseTexFail(uint64_t TexFailCtrl, bool &TFE, bool &LWE, 1250 bool &IsTexFail) { 1251 if (TexFailCtrl) 1252 IsTexFail = true; 1253 1254 TFE = (TexFailCtrl & 0x1) ? 1 : 0; 1255 TexFailCtrl &= ~(uint64_t)0x1; 1256 LWE = (TexFailCtrl & 0x2) ? 1 : 0; 1257 TexFailCtrl &= ~(uint64_t)0x2; 1258 1259 return TexFailCtrl == 0; 1260 } 1261 1262 static bool parseCachePolicy(uint64_t Value, 1263 bool *GLC, bool *SLC, bool *DLC) { 1264 if (GLC) { 1265 *GLC = (Value & 0x1) ? 1 : 0; 1266 Value &= ~(uint64_t)0x1; 1267 } 1268 if (SLC) { 1269 *SLC = (Value & 0x2) ? 1 : 0; 1270 Value &= ~(uint64_t)0x2; 1271 } 1272 if (DLC) { 1273 *DLC = (Value & 0x4) ? 1 : 0; 1274 Value &= ~(uint64_t)0x4; 1275 } 1276 1277 return Value == 0; 1278 } 1279 1280 bool AMDGPUInstructionSelector::selectImageIntrinsic( 1281 MachineInstr &MI, const AMDGPU::ImageDimIntrinsicInfo *Intr) const { 1282 MachineBasicBlock *MBB = MI.getParent(); 1283 const DebugLoc &DL = MI.getDebugLoc(); 1284 1285 const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 1286 AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode); 1287 1288 const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim); 1289 const AMDGPU::MIMGLZMappingInfo *LZMappingInfo = 1290 AMDGPU::getMIMGLZMappingInfo(Intr->BaseOpcode); 1291 const AMDGPU::MIMGMIPMappingInfo *MIPMappingInfo = 1292 AMDGPU::getMIMGMIPMappingInfo(Intr->BaseOpcode); 1293 unsigned IntrOpcode = Intr->BaseOpcode; 1294 const bool IsGFX10 = STI.getGeneration() >= AMDGPUSubtarget::GFX10; 1295 1296 const int VAddrIdx = getImageVAddrIdxBegin(BaseOpcode, 1297 MI.getNumExplicitDefs()); 1298 int NumVAddr, NumGradients; 1299 std::tie(NumVAddr, NumGradients) = getImageNumVAddr(Intr, BaseOpcode); 1300 1301 Register VDataIn, VDataOut; 1302 LLT VDataTy; 1303 int NumVDataDwords = -1; 1304 bool IsD16 = false; 1305 1306 // XXX - Can we just get the second to last argument for ctrl? 1307 unsigned CtrlIdx; // Index of texfailctrl argument 1308 bool Unorm; 1309 if (!BaseOpcode->Sampler) { 1310 Unorm = true; 1311 CtrlIdx = VAddrIdx + NumVAddr + 1; 1312 } else { 1313 Unorm = MI.getOperand(VAddrIdx + NumVAddr + 2).getImm() != 0; 1314 CtrlIdx = VAddrIdx + NumVAddr + 3; 1315 } 1316 1317 bool TFE; 1318 bool LWE; 1319 bool IsTexFail = false; 1320 if (!parseTexFail(MI.getOperand(CtrlIdx).getImm(), TFE, LWE, IsTexFail)) 1321 return false; 1322 1323 const int Flags = MI.getOperand(CtrlIdx + 2).getImm(); 1324 const bool IsA16 = (Flags & 1) != 0; 1325 const bool IsG16 = (Flags & 2) != 0; 1326 1327 // A16 implies 16 bit gradients 1328 if (IsA16 && !IsG16) 1329 return false; 1330 1331 unsigned DMask = 0; 1332 unsigned DMaskLanes = 0; 1333 1334 if (BaseOpcode->Atomic) { 1335 VDataOut = MI.getOperand(0).getReg(); 1336 VDataIn = MI.getOperand(2).getReg(); 1337 LLT Ty = MRI->getType(VDataIn); 1338 1339 // Be careful to allow atomic swap on 16-bit element vectors. 1340 const bool Is64Bit = BaseOpcode->AtomicX2 ? 1341 Ty.getSizeInBits() == 128 : 1342 Ty.getSizeInBits() == 64; 1343 1344 if (BaseOpcode->AtomicX2) { 1345 assert(MI.getOperand(3).getReg() == AMDGPU::NoRegister); 1346 1347 DMask = Is64Bit ? 0xf : 0x3; 1348 NumVDataDwords = Is64Bit ? 4 : 2; 1349 } else { 1350 DMask = Is64Bit ? 0x3 : 0x1; 1351 NumVDataDwords = Is64Bit ? 2 : 1; 1352 } 1353 } else { 1354 const int DMaskIdx = 2; // Input/output + intrinsic ID. 1355 1356 DMask = MI.getOperand(DMaskIdx).getImm(); 1357 DMaskLanes = BaseOpcode->Gather4 ? 4 : countPopulation(DMask); 1358 1359 if (BaseOpcode->Store) { 1360 VDataIn = MI.getOperand(1).getReg(); 1361 VDataTy = MRI->getType(VDataIn); 1362 NumVDataDwords = (VDataTy.getSizeInBits() + 31) / 32; 1363 } else { 1364 VDataOut = MI.getOperand(0).getReg(); 1365 VDataTy = MRI->getType(VDataOut); 1366 NumVDataDwords = DMaskLanes; 1367 1368 // One memoperand is mandatory, except for getresinfo. 1369 // FIXME: Check this in verifier. 1370 if (!MI.memoperands_empty()) { 1371 const MachineMemOperand *MMO = *MI.memoperands_begin(); 1372 1373 // Infer d16 from the memory size, as the register type will be mangled by 1374 // unpacked subtargets, or by TFE. 1375 IsD16 = ((8 * MMO->getSize()) / DMaskLanes) < 32; 1376 1377 if (IsD16 && !STI.hasUnpackedD16VMem()) 1378 NumVDataDwords = (DMaskLanes + 1) / 2; 1379 } 1380 } 1381 } 1382 1383 // Optimize _L to _LZ when _L is zero 1384 if (LZMappingInfo) { 1385 // The legalizer replaced the register with an immediate 0 if we need to 1386 // change the opcode. 1387 const MachineOperand &Lod = MI.getOperand(VAddrIdx + NumVAddr - 1); 1388 if (Lod.isImm()) { 1389 assert(Lod.getImm() == 0); 1390 IntrOpcode = LZMappingInfo->LZ; // set new opcode to _lz variant of _l 1391 } 1392 } 1393 1394 // Optimize _mip away, when 'lod' is zero 1395 if (MIPMappingInfo) { 1396 const MachineOperand &Lod = MI.getOperand(VAddrIdx + NumVAddr - 1); 1397 if (Lod.isImm()) { 1398 assert(Lod.getImm() == 0); 1399 IntrOpcode = MIPMappingInfo->NONMIP; // set new opcode to variant without _mip 1400 } 1401 } 1402 1403 // Set G16 opcode 1404 if (IsG16 && !IsA16) { 1405 const AMDGPU::MIMGG16MappingInfo *G16MappingInfo = 1406 AMDGPU::getMIMGG16MappingInfo(Intr->BaseOpcode); 1407 assert(G16MappingInfo); 1408 IntrOpcode = G16MappingInfo->G16; // set opcode to variant with _g16 1409 } 1410 1411 // TODO: Check this in verifier. 1412 assert((!IsTexFail || DMaskLanes >= 1) && "should have legalized this"); 1413 1414 bool GLC = false; 1415 bool SLC = false; 1416 bool DLC = false; 1417 if (BaseOpcode->Atomic) { 1418 GLC = true; // TODO no-return optimization 1419 if (!parseCachePolicy(MI.getOperand(CtrlIdx + 1).getImm(), nullptr, &SLC, 1420 IsGFX10 ? &DLC : nullptr)) 1421 return false; 1422 } else { 1423 if (!parseCachePolicy(MI.getOperand(CtrlIdx + 1).getImm(), &GLC, &SLC, 1424 IsGFX10 ? &DLC : nullptr)) 1425 return false; 1426 } 1427 1428 int NumVAddrRegs = 0; 1429 int NumVAddrDwords = 0; 1430 for (int I = 0; I < NumVAddr; ++I) { 1431 // Skip the $noregs and 0s inserted during legalization. 1432 MachineOperand &AddrOp = MI.getOperand(VAddrIdx + I); 1433 if (!AddrOp.isReg()) 1434 continue; // XXX - Break? 1435 1436 Register Addr = AddrOp.getReg(); 1437 if (!Addr) 1438 break; 1439 1440 ++NumVAddrRegs; 1441 NumVAddrDwords += (MRI->getType(Addr).getSizeInBits() + 31) / 32; 1442 } 1443 1444 // The legalizer preprocessed the intrinsic arguments. If we aren't using 1445 // NSA, these should have beeen packed into a single value in the first 1446 // address register 1447 const bool UseNSA = NumVAddrRegs != 1 && NumVAddrDwords == NumVAddrRegs; 1448 if (UseNSA && !STI.hasFeature(AMDGPU::FeatureNSAEncoding)) { 1449 LLVM_DEBUG(dbgs() << "Trying to use NSA on non-NSA target\n"); 1450 return false; 1451 } 1452 1453 if (IsTexFail) 1454 ++NumVDataDwords; 1455 1456 int Opcode = -1; 1457 if (IsGFX10) { 1458 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, 1459 UseNSA ? AMDGPU::MIMGEncGfx10NSA 1460 : AMDGPU::MIMGEncGfx10Default, 1461 NumVDataDwords, NumVAddrDwords); 1462 } else { 1463 if (STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) 1464 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8, 1465 NumVDataDwords, NumVAddrDwords); 1466 if (Opcode == -1) 1467 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6, 1468 NumVDataDwords, NumVAddrDwords); 1469 } 1470 assert(Opcode != -1); 1471 1472 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode)) 1473 .cloneMemRefs(MI); 1474 1475 if (VDataOut) { 1476 if (BaseOpcode->AtomicX2) { 1477 const bool Is64 = MRI->getType(VDataOut).getSizeInBits() == 64; 1478 1479 Register TmpReg = MRI->createVirtualRegister( 1480 Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass); 1481 unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0; 1482 1483 MIB.addDef(TmpReg); 1484 BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::COPY), VDataOut) 1485 .addReg(TmpReg, RegState::Kill, SubReg); 1486 1487 } else { 1488 MIB.addDef(VDataOut); // vdata output 1489 } 1490 } 1491 1492 if (VDataIn) 1493 MIB.addReg(VDataIn); // vdata input 1494 1495 for (int i = 0; i != NumVAddrRegs; ++i) { 1496 MachineOperand &SrcOp = MI.getOperand(VAddrIdx + i); 1497 if (SrcOp.isReg()) { 1498 assert(SrcOp.getReg() != 0); 1499 MIB.addReg(SrcOp.getReg()); 1500 } 1501 } 1502 1503 MIB.addReg(MI.getOperand(VAddrIdx + NumVAddr).getReg()); // rsrc 1504 if (BaseOpcode->Sampler) 1505 MIB.addReg(MI.getOperand(VAddrIdx + NumVAddr + 1).getReg()); // sampler 1506 1507 MIB.addImm(DMask); // dmask 1508 1509 if (IsGFX10) 1510 MIB.addImm(DimInfo->Encoding); 1511 MIB.addImm(Unorm); 1512 if (IsGFX10) 1513 MIB.addImm(DLC); 1514 1515 MIB.addImm(GLC); 1516 MIB.addImm(SLC); 1517 MIB.addImm(IsA16 && // a16 or r128 1518 STI.hasFeature(AMDGPU::FeatureR128A16) ? -1 : 0); 1519 if (IsGFX10) 1520 MIB.addImm(IsA16 ? -1 : 0); 1521 1522 MIB.addImm(TFE); // tfe 1523 MIB.addImm(LWE); // lwe 1524 if (!IsGFX10) 1525 MIB.addImm(DimInfo->DA ? -1 : 0); 1526 if (BaseOpcode->HasD16) 1527 MIB.addImm(IsD16 ? -1 : 0); 1528 1529 MI.eraseFromParent(); 1530 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 1531 } 1532 1533 bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS( 1534 MachineInstr &I) const { 1535 unsigned IntrinsicID = I.getIntrinsicID(); 1536 switch (IntrinsicID) { 1537 case Intrinsic::amdgcn_end_cf: 1538 return selectEndCfIntrinsic(I); 1539 case Intrinsic::amdgcn_ds_ordered_add: 1540 case Intrinsic::amdgcn_ds_ordered_swap: 1541 return selectDSOrderedIntrinsic(I, IntrinsicID); 1542 case Intrinsic::amdgcn_ds_gws_init: 1543 case Intrinsic::amdgcn_ds_gws_barrier: 1544 case Intrinsic::amdgcn_ds_gws_sema_v: 1545 case Intrinsic::amdgcn_ds_gws_sema_br: 1546 case Intrinsic::amdgcn_ds_gws_sema_p: 1547 case Intrinsic::amdgcn_ds_gws_sema_release_all: 1548 return selectDSGWSIntrinsic(I, IntrinsicID); 1549 case Intrinsic::amdgcn_ds_append: 1550 return selectDSAppendConsume(I, true); 1551 case Intrinsic::amdgcn_ds_consume: 1552 return selectDSAppendConsume(I, false); 1553 default: { 1554 return selectImpl(I, *CoverageInfo); 1555 } 1556 } 1557 } 1558 1559 bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const { 1560 if (selectImpl(I, *CoverageInfo)) 1561 return true; 1562 1563 MachineBasicBlock *BB = I.getParent(); 1564 const DebugLoc &DL = I.getDebugLoc(); 1565 1566 Register DstReg = I.getOperand(0).getReg(); 1567 unsigned Size = RBI.getSizeInBits(DstReg, *MRI, TRI); 1568 assert(Size <= 32 || Size == 64); 1569 const MachineOperand &CCOp = I.getOperand(1); 1570 Register CCReg = CCOp.getReg(); 1571 if (!isVCC(CCReg, *MRI)) { 1572 unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 : 1573 AMDGPU::S_CSELECT_B32; 1574 MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC) 1575 .addReg(CCReg); 1576 1577 // The generic constrainSelectedInstRegOperands doesn't work for the scc register 1578 // bank, because it does not cover the register class that we used to represent 1579 // for it. So we need to manually set the register class here. 1580 if (!MRI->getRegClassOrNull(CCReg)) 1581 MRI->setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, *MRI)); 1582 MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg) 1583 .add(I.getOperand(2)) 1584 .add(I.getOperand(3)); 1585 1586 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI) | 1587 constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI); 1588 I.eraseFromParent(); 1589 return Ret; 1590 } 1591 1592 // Wide VGPR select should have been split in RegBankSelect. 1593 if (Size > 32) 1594 return false; 1595 1596 MachineInstr *Select = 1597 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 1598 .addImm(0) 1599 .add(I.getOperand(3)) 1600 .addImm(0) 1601 .add(I.getOperand(2)) 1602 .add(I.getOperand(1)); 1603 1604 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI); 1605 I.eraseFromParent(); 1606 return Ret; 1607 } 1608 1609 bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const { 1610 initM0(I); 1611 return selectImpl(I, *CoverageInfo); 1612 } 1613 1614 static int sizeToSubRegIndex(unsigned Size) { 1615 switch (Size) { 1616 case 32: 1617 return AMDGPU::sub0; 1618 case 64: 1619 return AMDGPU::sub0_sub1; 1620 case 96: 1621 return AMDGPU::sub0_sub1_sub2; 1622 case 128: 1623 return AMDGPU::sub0_sub1_sub2_sub3; 1624 case 256: 1625 return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7; 1626 default: 1627 if (Size < 32) 1628 return AMDGPU::sub0; 1629 if (Size > 256) 1630 return -1; 1631 return sizeToSubRegIndex(PowerOf2Ceil(Size)); 1632 } 1633 } 1634 1635 bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const { 1636 Register DstReg = I.getOperand(0).getReg(); 1637 Register SrcReg = I.getOperand(1).getReg(); 1638 const LLT DstTy = MRI->getType(DstReg); 1639 const LLT SrcTy = MRI->getType(SrcReg); 1640 const LLT S1 = LLT::scalar(1); 1641 1642 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 1643 const RegisterBank *DstRB; 1644 if (DstTy == S1) { 1645 // This is a special case. We don't treat s1 for legalization artifacts as 1646 // vcc booleans. 1647 DstRB = SrcRB; 1648 } else { 1649 DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 1650 if (SrcRB != DstRB) 1651 return false; 1652 } 1653 1654 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 1655 1656 unsigned DstSize = DstTy.getSizeInBits(); 1657 unsigned SrcSize = SrcTy.getSizeInBits(); 1658 1659 const TargetRegisterClass *SrcRC 1660 = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, *MRI); 1661 const TargetRegisterClass *DstRC 1662 = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, *MRI); 1663 if (!SrcRC || !DstRC) 1664 return false; 1665 1666 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 1667 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI)) { 1668 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n"); 1669 return false; 1670 } 1671 1672 if (DstTy == LLT::vector(2, 16) && SrcTy == LLT::vector(2, 32)) { 1673 MachineBasicBlock *MBB = I.getParent(); 1674 const DebugLoc &DL = I.getDebugLoc(); 1675 1676 Register LoReg = MRI->createVirtualRegister(DstRC); 1677 Register HiReg = MRI->createVirtualRegister(DstRC); 1678 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), LoReg) 1679 .addReg(SrcReg, 0, AMDGPU::sub0); 1680 BuildMI(*MBB, I, DL, TII.get(AMDGPU::COPY), HiReg) 1681 .addReg(SrcReg, 0, AMDGPU::sub1); 1682 1683 if (IsVALU && STI.hasSDWA()) { 1684 // Write the low 16-bits of the high element into the high 16-bits of the 1685 // low element. 1686 MachineInstr *MovSDWA = 1687 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 1688 .addImm(0) // $src0_modifiers 1689 .addReg(HiReg) // $src0 1690 .addImm(0) // $clamp 1691 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 1692 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 1693 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 1694 .addReg(LoReg, RegState::Implicit); 1695 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 1696 } else { 1697 Register TmpReg0 = MRI->createVirtualRegister(DstRC); 1698 Register TmpReg1 = MRI->createVirtualRegister(DstRC); 1699 Register ImmReg = MRI->createVirtualRegister(DstRC); 1700 if (IsVALU) { 1701 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0) 1702 .addImm(16) 1703 .addReg(HiReg); 1704 } else { 1705 BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0) 1706 .addReg(HiReg) 1707 .addImm(16); 1708 } 1709 1710 unsigned MovOpc = IsVALU ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32; 1711 unsigned AndOpc = IsVALU ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 1712 unsigned OrOpc = IsVALU ? AMDGPU::V_OR_B32_e64 : AMDGPU::S_OR_B32; 1713 1714 BuildMI(*MBB, I, DL, TII.get(MovOpc), ImmReg) 1715 .addImm(0xffff); 1716 BuildMI(*MBB, I, DL, TII.get(AndOpc), TmpReg1) 1717 .addReg(LoReg) 1718 .addReg(ImmReg); 1719 BuildMI(*MBB, I, DL, TII.get(OrOpc), DstReg) 1720 .addReg(TmpReg0) 1721 .addReg(TmpReg1); 1722 } 1723 1724 I.eraseFromParent(); 1725 return true; 1726 } 1727 1728 if (!DstTy.isScalar()) 1729 return false; 1730 1731 if (SrcSize > 32) { 1732 int SubRegIdx = sizeToSubRegIndex(DstSize); 1733 if (SubRegIdx == -1) 1734 return false; 1735 1736 // Deal with weird cases where the class only partially supports the subreg 1737 // index. 1738 const TargetRegisterClass *SrcWithSubRC 1739 = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx); 1740 if (!SrcWithSubRC) 1741 return false; 1742 1743 if (SrcWithSubRC != SrcRC) { 1744 if (!RBI.constrainGenericRegister(SrcReg, *SrcWithSubRC, *MRI)) 1745 return false; 1746 } 1747 1748 I.getOperand(1).setSubReg(SubRegIdx); 1749 } 1750 1751 I.setDesc(TII.get(TargetOpcode::COPY)); 1752 return true; 1753 } 1754 1755 /// \returns true if a bitmask for \p Size bits will be an inline immediate. 1756 static bool shouldUseAndMask(unsigned Size, unsigned &Mask) { 1757 Mask = maskTrailingOnes<unsigned>(Size); 1758 int SignedMask = static_cast<int>(Mask); 1759 return SignedMask >= -16 && SignedMask <= 64; 1760 } 1761 1762 // Like RegisterBankInfo::getRegBank, but don't assume vcc for s1. 1763 const RegisterBank *AMDGPUInstructionSelector::getArtifactRegBank( 1764 Register Reg, const MachineRegisterInfo &MRI, 1765 const TargetRegisterInfo &TRI) const { 1766 const RegClassOrRegBank &RegClassOrBank = MRI.getRegClassOrRegBank(Reg); 1767 if (auto *RB = RegClassOrBank.dyn_cast<const RegisterBank *>()) 1768 return RB; 1769 1770 // Ignore the type, since we don't use vcc in artifacts. 1771 if (auto *RC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>()) 1772 return &RBI.getRegBankFromRegClass(*RC, LLT()); 1773 return nullptr; 1774 } 1775 1776 bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const { 1777 bool InReg = I.getOpcode() == AMDGPU::G_SEXT_INREG; 1778 bool Signed = I.getOpcode() == AMDGPU::G_SEXT || InReg; 1779 const DebugLoc &DL = I.getDebugLoc(); 1780 MachineBasicBlock &MBB = *I.getParent(); 1781 const Register DstReg = I.getOperand(0).getReg(); 1782 const Register SrcReg = I.getOperand(1).getReg(); 1783 1784 const LLT DstTy = MRI->getType(DstReg); 1785 const LLT SrcTy = MRI->getType(SrcReg); 1786 const unsigned SrcSize = I.getOpcode() == AMDGPU::G_SEXT_INREG ? 1787 I.getOperand(2).getImm() : SrcTy.getSizeInBits(); 1788 const unsigned DstSize = DstTy.getSizeInBits(); 1789 if (!DstTy.isScalar()) 1790 return false; 1791 1792 if (I.getOpcode() == AMDGPU::G_ANYEXT) 1793 return selectCOPY(I); 1794 1795 // Artifact casts should never use vcc. 1796 const RegisterBank *SrcBank = getArtifactRegBank(SrcReg, *MRI, TRI); 1797 1798 if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) { 1799 // 64-bit should have been split up in RegBankSelect 1800 1801 // Try to use an and with a mask if it will save code size. 1802 unsigned Mask; 1803 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 1804 MachineInstr *ExtI = 1805 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg) 1806 .addImm(Mask) 1807 .addReg(SrcReg); 1808 I.eraseFromParent(); 1809 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 1810 } 1811 1812 const unsigned BFE = Signed ? AMDGPU::V_BFE_I32 : AMDGPU::V_BFE_U32; 1813 MachineInstr *ExtI = 1814 BuildMI(MBB, I, DL, TII.get(BFE), DstReg) 1815 .addReg(SrcReg) 1816 .addImm(0) // Offset 1817 .addImm(SrcSize); // Width 1818 I.eraseFromParent(); 1819 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); 1820 } 1821 1822 if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) { 1823 const TargetRegisterClass &SrcRC = InReg && DstSize > 32 ? 1824 AMDGPU::SReg_64RegClass : AMDGPU::SReg_32RegClass; 1825 if (!RBI.constrainGenericRegister(SrcReg, SrcRC, *MRI)) 1826 return false; 1827 1828 if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) { 1829 const unsigned SextOpc = SrcSize == 8 ? 1830 AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16; 1831 BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg) 1832 .addReg(SrcReg); 1833 I.eraseFromParent(); 1834 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 1835 } 1836 1837 const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64; 1838 const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32; 1839 1840 // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width. 1841 if (DstSize > 32 && (SrcSize <= 32 || InReg)) { 1842 // We need a 64-bit register source, but the high bits don't matter. 1843 Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); 1844 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1845 unsigned SubReg = InReg ? AMDGPU::sub0 : 0; 1846 1847 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); 1848 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg) 1849 .addReg(SrcReg, 0, SubReg) 1850 .addImm(AMDGPU::sub0) 1851 .addReg(UndefReg) 1852 .addImm(AMDGPU::sub1); 1853 1854 BuildMI(MBB, I, DL, TII.get(BFE64), DstReg) 1855 .addReg(ExtReg) 1856 .addImm(SrcSize << 16); 1857 1858 I.eraseFromParent(); 1859 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, *MRI); 1860 } 1861 1862 unsigned Mask; 1863 if (!Signed && shouldUseAndMask(SrcSize, Mask)) { 1864 BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg) 1865 .addReg(SrcReg) 1866 .addImm(Mask); 1867 } else { 1868 BuildMI(MBB, I, DL, TII.get(BFE32), DstReg) 1869 .addReg(SrcReg) 1870 .addImm(SrcSize << 16); 1871 } 1872 1873 I.eraseFromParent(); 1874 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, *MRI); 1875 } 1876 1877 return false; 1878 } 1879 1880 bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const { 1881 MachineBasicBlock *BB = I.getParent(); 1882 MachineOperand &ImmOp = I.getOperand(1); 1883 1884 // The AMDGPU backend only supports Imm operands and not CImm or FPImm. 1885 if (ImmOp.isFPImm()) { 1886 const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt(); 1887 ImmOp.ChangeToImmediate(Imm.getZExtValue()); 1888 } else if (ImmOp.isCImm()) { 1889 ImmOp.ChangeToImmediate(ImmOp.getCImm()->getZExtValue()); 1890 } 1891 1892 Register DstReg = I.getOperand(0).getReg(); 1893 unsigned Size; 1894 bool IsSgpr; 1895 const RegisterBank *RB = MRI->getRegBankOrNull(I.getOperand(0).getReg()); 1896 if (RB) { 1897 IsSgpr = RB->getID() == AMDGPU::SGPRRegBankID; 1898 Size = MRI->getType(DstReg).getSizeInBits(); 1899 } else { 1900 const TargetRegisterClass *RC = TRI.getRegClassForReg(*MRI, DstReg); 1901 IsSgpr = TRI.isSGPRClass(RC); 1902 Size = TRI.getRegSizeInBits(*RC); 1903 } 1904 1905 if (Size != 32 && Size != 64) 1906 return false; 1907 1908 unsigned Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 1909 if (Size == 32) { 1910 I.setDesc(TII.get(Opcode)); 1911 I.addImplicitDefUseOperands(*MF); 1912 return constrainSelectedInstRegOperands(I, TII, TRI, RBI); 1913 } 1914 1915 const DebugLoc &DL = I.getDebugLoc(); 1916 1917 APInt Imm(Size, I.getOperand(1).getImm()); 1918 1919 MachineInstr *ResInst; 1920 if (IsSgpr && TII.isInlineConstant(Imm)) { 1921 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B64), DstReg) 1922 .addImm(I.getOperand(1).getImm()); 1923 } else { 1924 const TargetRegisterClass *RC = IsSgpr ? 1925 &AMDGPU::SReg_32RegClass : &AMDGPU::VGPR_32RegClass; 1926 Register LoReg = MRI->createVirtualRegister(RC); 1927 Register HiReg = MRI->createVirtualRegister(RC); 1928 1929 BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg) 1930 .addImm(Imm.trunc(32).getZExtValue()); 1931 1932 BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg) 1933 .addImm(Imm.ashr(32).getZExtValue()); 1934 1935 ResInst = BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 1936 .addReg(LoReg) 1937 .addImm(AMDGPU::sub0) 1938 .addReg(HiReg) 1939 .addImm(AMDGPU::sub1); 1940 } 1941 1942 // We can't call constrainSelectedInstRegOperands here, because it doesn't 1943 // work for target independent opcodes 1944 I.eraseFromParent(); 1945 const TargetRegisterClass *DstRC = 1946 TRI.getConstrainedRegClassForOperand(ResInst->getOperand(0), *MRI); 1947 if (!DstRC) 1948 return true; 1949 return RBI.constrainGenericRegister(DstReg, *DstRC, *MRI); 1950 } 1951 1952 bool AMDGPUInstructionSelector::selectG_FNEG(MachineInstr &MI) const { 1953 // Only manually handle the f64 SGPR case. 1954 // 1955 // FIXME: This is a workaround for 2.5 different tablegen problems. Because 1956 // the bit ops theoretically have a second result due to the implicit def of 1957 // SCC, the GlobalISelEmitter is overly conservative and rejects it. Fixing 1958 // that is easy by disabling the check. The result works, but uses a 1959 // nonsensical sreg32orlds_and_sreg_1 regclass. 1960 // 1961 // The DAG emitter is more problematic, and incorrectly adds both S_XOR_B32 to 1962 // the variadic REG_SEQUENCE operands. 1963 1964 Register Dst = MI.getOperand(0).getReg(); 1965 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 1966 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 1967 MRI->getType(Dst) != LLT::scalar(64)) 1968 return false; 1969 1970 Register Src = MI.getOperand(1).getReg(); 1971 MachineInstr *Fabs = getOpcodeDef(TargetOpcode::G_FABS, Src, *MRI); 1972 if (Fabs) 1973 Src = Fabs->getOperand(1).getReg(); 1974 1975 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 1976 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 1977 return false; 1978 1979 MachineBasicBlock *BB = MI.getParent(); 1980 const DebugLoc &DL = MI.getDebugLoc(); 1981 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1982 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1983 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1984 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 1985 1986 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 1987 .addReg(Src, 0, AMDGPU::sub0); 1988 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 1989 .addReg(Src, 0, AMDGPU::sub1); 1990 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 1991 .addImm(0x80000000); 1992 1993 // Set or toggle sign bit. 1994 unsigned Opc = Fabs ? AMDGPU::S_OR_B32 : AMDGPU::S_XOR_B32; 1995 BuildMI(*BB, &MI, DL, TII.get(Opc), OpReg) 1996 .addReg(HiReg) 1997 .addReg(ConstReg); 1998 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 1999 .addReg(LoReg) 2000 .addImm(AMDGPU::sub0) 2001 .addReg(OpReg) 2002 .addImm(AMDGPU::sub1); 2003 MI.eraseFromParent(); 2004 return true; 2005 } 2006 2007 // FIXME: This is a workaround for the same tablegen problems as G_FNEG 2008 bool AMDGPUInstructionSelector::selectG_FABS(MachineInstr &MI) const { 2009 Register Dst = MI.getOperand(0).getReg(); 2010 const RegisterBank *DstRB = RBI.getRegBank(Dst, *MRI, TRI); 2011 if (DstRB->getID() != AMDGPU::SGPRRegBankID || 2012 MRI->getType(Dst) != LLT::scalar(64)) 2013 return false; 2014 2015 Register Src = MI.getOperand(1).getReg(); 2016 MachineBasicBlock *BB = MI.getParent(); 2017 const DebugLoc &DL = MI.getDebugLoc(); 2018 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2019 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2020 Register ConstReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2021 Register OpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2022 2023 if (!RBI.constrainGenericRegister(Src, AMDGPU::SReg_64RegClass, *MRI) || 2024 !RBI.constrainGenericRegister(Dst, AMDGPU::SReg_64RegClass, *MRI)) 2025 return false; 2026 2027 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), LoReg) 2028 .addReg(Src, 0, AMDGPU::sub0); 2029 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), HiReg) 2030 .addReg(Src, 0, AMDGPU::sub1); 2031 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_MOV_B32), ConstReg) 2032 .addImm(0x7fffffff); 2033 2034 // Clear sign bit. 2035 // TODO: Should this used S_BITSET0_*? 2036 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_AND_B32), OpReg) 2037 .addReg(HiReg) 2038 .addReg(ConstReg); 2039 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::REG_SEQUENCE), Dst) 2040 .addReg(LoReg) 2041 .addImm(AMDGPU::sub0) 2042 .addReg(OpReg) 2043 .addImm(AMDGPU::sub1); 2044 2045 MI.eraseFromParent(); 2046 return true; 2047 } 2048 2049 static bool isConstant(const MachineInstr &MI) { 2050 return MI.getOpcode() == TargetOpcode::G_CONSTANT; 2051 } 2052 2053 void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load, 2054 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const { 2055 2056 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg()); 2057 2058 assert(PtrMI); 2059 2060 if (PtrMI->getOpcode() != TargetOpcode::G_PTR_ADD) 2061 return; 2062 2063 GEPInfo GEPInfo(*PtrMI); 2064 2065 for (unsigned i = 1; i != 3; ++i) { 2066 const MachineOperand &GEPOp = PtrMI->getOperand(i); 2067 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg()); 2068 assert(OpDef); 2069 if (i == 2 && isConstant(*OpDef)) { 2070 // TODO: Could handle constant base + variable offset, but a combine 2071 // probably should have commuted it. 2072 assert(GEPInfo.Imm == 0); 2073 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue(); 2074 continue; 2075 } 2076 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI); 2077 if (OpBank->getID() == AMDGPU::SGPRRegBankID) 2078 GEPInfo.SgprParts.push_back(GEPOp.getReg()); 2079 else 2080 GEPInfo.VgprParts.push_back(GEPOp.getReg()); 2081 } 2082 2083 AddrInfo.push_back(GEPInfo); 2084 getAddrModeInfo(*PtrMI, MRI, AddrInfo); 2085 } 2086 2087 bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const { 2088 if (!MI.hasOneMemOperand()) 2089 return false; 2090 2091 const MachineMemOperand *MMO = *MI.memoperands_begin(); 2092 const Value *Ptr = MMO->getValue(); 2093 2094 // UndefValue means this is a load of a kernel input. These are uniform. 2095 // Sometimes LDS instructions have constant pointers. 2096 // If Ptr is null, then that means this mem operand contains a 2097 // PseudoSourceValue like GOT. 2098 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) || 2099 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr)) 2100 return true; 2101 2102 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) 2103 return true; 2104 2105 const Instruction *I = dyn_cast<Instruction>(Ptr); 2106 return I && I->getMetadata("amdgpu.uniform"); 2107 } 2108 2109 bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const { 2110 for (const GEPInfo &GEPInfo : AddrInfo) { 2111 if (!GEPInfo.VgprParts.empty()) 2112 return true; 2113 } 2114 return false; 2115 } 2116 2117 void AMDGPUInstructionSelector::initM0(MachineInstr &I) const { 2118 MachineBasicBlock *BB = I.getParent(); 2119 2120 const LLT PtrTy = MRI->getType(I.getOperand(1).getReg()); 2121 unsigned AS = PtrTy.getAddressSpace(); 2122 if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) && 2123 STI.ldsRequiresM0Init()) { 2124 // If DS instructions require M0 initializtion, insert it before selecting. 2125 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0) 2126 .addImm(-1); 2127 } 2128 } 2129 2130 bool AMDGPUInstructionSelector::selectG_LOAD_ATOMICRMW(MachineInstr &I) const { 2131 initM0(I); 2132 return selectImpl(I, *CoverageInfo); 2133 } 2134 2135 // TODO: No rtn optimization. 2136 bool AMDGPUInstructionSelector::selectG_AMDGPU_ATOMIC_CMPXCHG( 2137 MachineInstr &MI) const { 2138 Register PtrReg = MI.getOperand(1).getReg(); 2139 const LLT PtrTy = MRI->getType(PtrReg); 2140 if (PtrTy.getAddressSpace() == AMDGPUAS::FLAT_ADDRESS || 2141 STI.useFlatForGlobal()) 2142 return selectImpl(MI, *CoverageInfo); 2143 2144 Register DstReg = MI.getOperand(0).getReg(); 2145 const LLT Ty = MRI->getType(DstReg); 2146 const bool Is64 = Ty.getSizeInBits() == 64; 2147 const unsigned SubReg = Is64 ? AMDGPU::sub0_sub1 : AMDGPU::sub0; 2148 Register TmpReg = MRI->createVirtualRegister( 2149 Is64 ? &AMDGPU::VReg_128RegClass : &AMDGPU::VReg_64RegClass); 2150 2151 const DebugLoc &DL = MI.getDebugLoc(); 2152 MachineBasicBlock *BB = MI.getParent(); 2153 2154 Register VAddr, RSrcReg, SOffset; 2155 int64_t Offset = 0; 2156 2157 unsigned Opcode; 2158 if (selectMUBUFOffsetImpl(MI.getOperand(1), RSrcReg, SOffset, Offset)) { 2159 Opcode = Is64 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_OFFSET_RTN : 2160 AMDGPU::BUFFER_ATOMIC_CMPSWAP_OFFSET_RTN; 2161 } else if (selectMUBUFAddr64Impl(MI.getOperand(1), VAddr, 2162 RSrcReg, SOffset, Offset)) { 2163 Opcode = Is64 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_ADDR64_RTN : 2164 AMDGPU::BUFFER_ATOMIC_CMPSWAP_ADDR64_RTN; 2165 } else 2166 return selectImpl(MI, *CoverageInfo); 2167 2168 auto MIB = BuildMI(*BB, &MI, DL, TII.get(Opcode), TmpReg) 2169 .addReg(MI.getOperand(2).getReg()); 2170 2171 if (VAddr) 2172 MIB.addReg(VAddr); 2173 2174 MIB.addReg(RSrcReg); 2175 if (SOffset) 2176 MIB.addReg(SOffset); 2177 else 2178 MIB.addImm(0); 2179 2180 MIB.addImm(Offset); 2181 MIB.addImm(0); // slc 2182 MIB.cloneMemRefs(MI); 2183 2184 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), DstReg) 2185 .addReg(TmpReg, RegState::Kill, SubReg); 2186 2187 MI.eraseFromParent(); 2188 2189 MRI->setRegClass( 2190 DstReg, Is64 ? &AMDGPU::VReg_64RegClass : &AMDGPU::VGPR_32RegClass); 2191 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); 2192 } 2193 2194 bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const { 2195 MachineBasicBlock *BB = I.getParent(); 2196 MachineOperand &CondOp = I.getOperand(0); 2197 Register CondReg = CondOp.getReg(); 2198 const DebugLoc &DL = I.getDebugLoc(); 2199 2200 unsigned BrOpcode; 2201 Register CondPhysReg; 2202 const TargetRegisterClass *ConstrainRC; 2203 2204 // In SelectionDAG, we inspect the IR block for uniformity metadata to decide 2205 // whether the branch is uniform when selecting the instruction. In 2206 // GlobalISel, we should push that decision into RegBankSelect. Assume for now 2207 // RegBankSelect knows what it's doing if the branch condition is scc, even 2208 // though it currently does not. 2209 if (!isVCC(CondReg, *MRI)) { 2210 if (MRI->getType(CondReg) != LLT::scalar(32)) 2211 return false; 2212 2213 CondPhysReg = AMDGPU::SCC; 2214 BrOpcode = AMDGPU::S_CBRANCH_SCC1; 2215 // FIXME: Hack for isSCC tests 2216 ConstrainRC = &AMDGPU::SGPR_32RegClass; 2217 } else { 2218 // FIXME: Do we have to insert an and with exec here, like in SelectionDAG? 2219 // We sort of know that a VCC producer based on the register bank, that ands 2220 // inactive lanes with 0. What if there was a logical operation with vcc 2221 // producers in different blocks/with different exec masks? 2222 // FIXME: Should scc->vcc copies and with exec? 2223 CondPhysReg = TRI.getVCC(); 2224 BrOpcode = AMDGPU::S_CBRANCH_VCCNZ; 2225 ConstrainRC = TRI.getBoolRC(); 2226 } 2227 2228 if (!MRI->getRegClassOrNull(CondReg)) 2229 MRI->setRegClass(CondReg, ConstrainRC); 2230 2231 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg) 2232 .addReg(CondReg); 2233 BuildMI(*BB, &I, DL, TII.get(BrOpcode)) 2234 .addMBB(I.getOperand(1).getMBB()); 2235 2236 I.eraseFromParent(); 2237 return true; 2238 } 2239 2240 bool AMDGPUInstructionSelector::selectG_FRAME_INDEX_GLOBAL_VALUE( 2241 MachineInstr &I) const { 2242 Register DstReg = I.getOperand(0).getReg(); 2243 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2244 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2245 I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32)); 2246 if (IsVGPR) 2247 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 2248 2249 return RBI.constrainGenericRegister( 2250 DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, *MRI); 2251 } 2252 2253 bool AMDGPUInstructionSelector::selectG_PTRMASK(MachineInstr &I) const { 2254 Register DstReg = I.getOperand(0).getReg(); 2255 Register SrcReg = I.getOperand(1).getReg(); 2256 Register MaskReg = I.getOperand(2).getReg(); 2257 LLT Ty = MRI->getType(DstReg); 2258 LLT MaskTy = MRI->getType(MaskReg); 2259 2260 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2261 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2262 const RegisterBank *MaskRB = RBI.getRegBank(MaskReg, *MRI, TRI); 2263 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID; 2264 if (DstRB != SrcRB) // Should only happen for hand written MIR. 2265 return false; 2266 2267 unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32; 2268 const TargetRegisterClass &RegRC 2269 = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2270 2271 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB, 2272 *MRI); 2273 const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB, 2274 *MRI); 2275 const TargetRegisterClass *MaskRC = 2276 TRI.getRegClassForTypeOnBank(MaskTy, *MaskRB, *MRI); 2277 2278 if (!RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2279 !RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2280 !RBI.constrainGenericRegister(MaskReg, *MaskRC, *MRI)) 2281 return false; 2282 2283 MachineBasicBlock *BB = I.getParent(); 2284 const DebugLoc &DL = I.getDebugLoc(); 2285 if (Ty.getSizeInBits() == 32) { 2286 assert(MaskTy.getSizeInBits() == 32 && 2287 "ptrmask should have been narrowed during legalize"); 2288 2289 BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg) 2290 .addReg(SrcReg) 2291 .addReg(MaskReg); 2292 I.eraseFromParent(); 2293 return true; 2294 } 2295 2296 Register HiReg = MRI->createVirtualRegister(&RegRC); 2297 Register LoReg = MRI->createVirtualRegister(&RegRC); 2298 2299 // Extract the subregisters from the source pointer. 2300 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg) 2301 .addReg(SrcReg, 0, AMDGPU::sub0); 2302 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg) 2303 .addReg(SrcReg, 0, AMDGPU::sub1); 2304 2305 Register MaskedLo, MaskedHi; 2306 2307 // Try to avoid emitting a bit operation when we only need to touch half of 2308 // the 64-bit pointer. 2309 APInt MaskOnes = KnownBits->getKnownOnes(MaskReg).zextOrSelf(64); 2310 2311 const APInt MaskHi32 = APInt::getHighBitsSet(64, 32); 2312 const APInt MaskLo32 = APInt::getLowBitsSet(64, 32); 2313 if ((MaskOnes & MaskLo32) == MaskLo32) { 2314 // If all the bits in the low half are 1, we only need a copy for it. 2315 MaskedLo = LoReg; 2316 } else { 2317 // Extract the mask subregister and apply the and. 2318 Register MaskLo = MRI->createVirtualRegister(&RegRC); 2319 MaskedLo = MRI->createVirtualRegister(&RegRC); 2320 2321 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskLo) 2322 .addReg(MaskReg, 0, AMDGPU::sub0); 2323 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedLo) 2324 .addReg(LoReg) 2325 .addReg(MaskLo); 2326 } 2327 2328 if ((MaskOnes & MaskHi32) == MaskHi32) { 2329 // If all the bits in the high half are 1, we only need a copy for it. 2330 MaskedHi = HiReg; 2331 } else { 2332 Register MaskHi = MRI->createVirtualRegister(&RegRC); 2333 MaskedHi = MRI->createVirtualRegister(&RegRC); 2334 2335 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), MaskHi) 2336 .addReg(MaskReg, 0, AMDGPU::sub1); 2337 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskedHi) 2338 .addReg(HiReg) 2339 .addReg(MaskHi); 2340 } 2341 2342 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg) 2343 .addReg(MaskedLo) 2344 .addImm(AMDGPU::sub0) 2345 .addReg(MaskedHi) 2346 .addImm(AMDGPU::sub1); 2347 I.eraseFromParent(); 2348 return true; 2349 } 2350 2351 /// Return the register to use for the index value, and the subregister to use 2352 /// for the indirectly accessed register. 2353 static std::pair<Register, unsigned> 2354 computeIndirectRegIndex(MachineRegisterInfo &MRI, 2355 const SIRegisterInfo &TRI, 2356 const TargetRegisterClass *SuperRC, 2357 Register IdxReg, 2358 unsigned EltSize) { 2359 Register IdxBaseReg; 2360 int Offset; 2361 MachineInstr *Unused; 2362 2363 std::tie(IdxBaseReg, Offset, Unused) 2364 = AMDGPU::getBaseWithConstantOffset(MRI, IdxReg); 2365 if (IdxBaseReg == AMDGPU::NoRegister) { 2366 // This will happen if the index is a known constant. This should ordinarily 2367 // be legalized out, but handle it as a register just in case. 2368 assert(Offset == 0); 2369 IdxBaseReg = IdxReg; 2370 } 2371 2372 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SuperRC, EltSize); 2373 2374 // Skip out of bounds offsets, or else we would end up using an undefined 2375 // register. 2376 if (static_cast<unsigned>(Offset) >= SubRegs.size()) 2377 return std::make_pair(IdxReg, SubRegs[0]); 2378 return std::make_pair(IdxBaseReg, SubRegs[Offset]); 2379 } 2380 2381 bool AMDGPUInstructionSelector::selectG_EXTRACT_VECTOR_ELT( 2382 MachineInstr &MI) const { 2383 Register DstReg = MI.getOperand(0).getReg(); 2384 Register SrcReg = MI.getOperand(1).getReg(); 2385 Register IdxReg = MI.getOperand(2).getReg(); 2386 2387 LLT DstTy = MRI->getType(DstReg); 2388 LLT SrcTy = MRI->getType(SrcReg); 2389 2390 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2391 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, *MRI, TRI); 2392 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2393 2394 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2395 // into a waterfall loop. 2396 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2397 return false; 2398 2399 const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(SrcTy, *SrcRB, 2400 *MRI); 2401 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(DstTy, *DstRB, 2402 *MRI); 2403 if (!SrcRC || !DstRC) 2404 return false; 2405 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, *MRI) || 2406 !RBI.constrainGenericRegister(DstReg, *DstRC, *MRI) || 2407 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2408 return false; 2409 2410 MachineBasicBlock *BB = MI.getParent(); 2411 const DebugLoc &DL = MI.getDebugLoc(); 2412 const bool Is64 = DstTy.getSizeInBits() == 64; 2413 2414 unsigned SubReg; 2415 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, SrcRC, IdxReg, 2416 DstTy.getSizeInBits() / 8); 2417 2418 if (SrcRB->getID() == AMDGPU::SGPRRegBankID) { 2419 if (DstTy.getSizeInBits() != 32 && !Is64) 2420 return false; 2421 2422 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2423 .addReg(IdxReg); 2424 2425 unsigned Opc = Is64 ? AMDGPU::S_MOVRELS_B64 : AMDGPU::S_MOVRELS_B32; 2426 BuildMI(*BB, &MI, DL, TII.get(Opc), DstReg) 2427 .addReg(SrcReg, 0, SubReg) 2428 .addReg(SrcReg, RegState::Implicit); 2429 MI.eraseFromParent(); 2430 return true; 2431 } 2432 2433 if (SrcRB->getID() != AMDGPU::VGPRRegBankID || DstTy.getSizeInBits() != 32) 2434 return false; 2435 2436 if (!STI.useVGPRIndexMode()) { 2437 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2438 .addReg(IdxReg); 2439 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::V_MOVRELS_B32_e32), DstReg) 2440 .addReg(SrcReg, RegState::Undef, SubReg) 2441 .addReg(SrcReg, RegState::Implicit); 2442 MI.eraseFromParent(); 2443 return true; 2444 } 2445 2446 BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_ON)) 2447 .addReg(IdxReg) 2448 .addImm(AMDGPU::VGPRIndexMode::SRC0_ENABLE); 2449 BuildMI(*BB, MI, DL, TII.get(AMDGPU::V_MOV_B32_e32), DstReg) 2450 .addReg(SrcReg, RegState::Undef, SubReg) 2451 .addReg(SrcReg, RegState::Implicit) 2452 .addReg(AMDGPU::M0, RegState::Implicit); 2453 BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_OFF)); 2454 2455 MI.eraseFromParent(); 2456 return true; 2457 } 2458 2459 // TODO: Fold insert_vector_elt (extract_vector_elt) into movrelsd 2460 bool AMDGPUInstructionSelector::selectG_INSERT_VECTOR_ELT( 2461 MachineInstr &MI) const { 2462 Register DstReg = MI.getOperand(0).getReg(); 2463 Register VecReg = MI.getOperand(1).getReg(); 2464 Register ValReg = MI.getOperand(2).getReg(); 2465 Register IdxReg = MI.getOperand(3).getReg(); 2466 2467 LLT VecTy = MRI->getType(DstReg); 2468 LLT ValTy = MRI->getType(ValReg); 2469 unsigned VecSize = VecTy.getSizeInBits(); 2470 unsigned ValSize = ValTy.getSizeInBits(); 2471 2472 const RegisterBank *VecRB = RBI.getRegBank(VecReg, *MRI, TRI); 2473 const RegisterBank *ValRB = RBI.getRegBank(ValReg, *MRI, TRI); 2474 const RegisterBank *IdxRB = RBI.getRegBank(IdxReg, *MRI, TRI); 2475 2476 assert(VecTy.getElementType() == ValTy); 2477 2478 // The index must be scalar. If it wasn't RegBankSelect should have moved this 2479 // into a waterfall loop. 2480 if (IdxRB->getID() != AMDGPU::SGPRRegBankID) 2481 return false; 2482 2483 const TargetRegisterClass *VecRC = TRI.getRegClassForTypeOnBank(VecTy, *VecRB, 2484 *MRI); 2485 const TargetRegisterClass *ValRC = TRI.getRegClassForTypeOnBank(ValTy, *ValRB, 2486 *MRI); 2487 2488 if (!RBI.constrainGenericRegister(VecReg, *VecRC, *MRI) || 2489 !RBI.constrainGenericRegister(DstReg, *VecRC, *MRI) || 2490 !RBI.constrainGenericRegister(ValReg, *ValRC, *MRI) || 2491 !RBI.constrainGenericRegister(IdxReg, AMDGPU::SReg_32RegClass, *MRI)) 2492 return false; 2493 2494 if (VecRB->getID() == AMDGPU::VGPRRegBankID && ValSize != 32) 2495 return false; 2496 2497 unsigned SubReg; 2498 std::tie(IdxReg, SubReg) = computeIndirectRegIndex(*MRI, TRI, VecRC, IdxReg, 2499 ValSize / 8); 2500 2501 const bool IndexMode = VecRB->getID() == AMDGPU::VGPRRegBankID && 2502 STI.useVGPRIndexMode(); 2503 2504 MachineBasicBlock *BB = MI.getParent(); 2505 const DebugLoc &DL = MI.getDebugLoc(); 2506 2507 if (IndexMode) { 2508 BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_ON)) 2509 .addReg(IdxReg) 2510 .addImm(AMDGPU::VGPRIndexMode::DST_ENABLE); 2511 } else { 2512 BuildMI(*BB, &MI, DL, TII.get(AMDGPU::COPY), AMDGPU::M0) 2513 .addReg(IdxReg); 2514 } 2515 2516 const MCInstrDesc &RegWriteOp 2517 = TII.getIndirectRegWritePseudo(VecSize, ValSize, 2518 VecRB->getID() == AMDGPU::SGPRRegBankID); 2519 BuildMI(*BB, MI, DL, RegWriteOp, DstReg) 2520 .addReg(VecReg) 2521 .addReg(ValReg) 2522 .addImm(SubReg); 2523 2524 if (IndexMode) 2525 BuildMI(*BB, MI, DL, TII.get(AMDGPU::S_SET_GPR_IDX_OFF)); 2526 2527 MI.eraseFromParent(); 2528 return true; 2529 } 2530 2531 static bool isZeroOrUndef(int X) { 2532 return X == 0 || X == -1; 2533 } 2534 2535 static bool isOneOrUndef(int X) { 2536 return X == 1 || X == -1; 2537 } 2538 2539 static bool isZeroOrOneOrUndef(int X) { 2540 return X == 0 || X == 1 || X == -1; 2541 } 2542 2543 // Normalize a VOP3P shuffle mask to refer to the low/high half of a single 2544 // 32-bit register. 2545 static Register normalizeVOP3PMask(int NewMask[2], Register Src0, Register Src1, 2546 ArrayRef<int> Mask) { 2547 NewMask[0] = Mask[0]; 2548 NewMask[1] = Mask[1]; 2549 if (isZeroOrOneOrUndef(Mask[0]) && isZeroOrOneOrUndef(Mask[1])) 2550 return Src0; 2551 2552 assert(NewMask[0] == 2 || NewMask[0] == 3 || NewMask[0] == -1); 2553 assert(NewMask[1] == 2 || NewMask[1] == 3 || NewMask[1] == -1); 2554 2555 // Shift the mask inputs to be 0/1; 2556 NewMask[0] = NewMask[0] == -1 ? -1 : NewMask[0] - 2; 2557 NewMask[1] = NewMask[1] == -1 ? -1 : NewMask[1] - 2; 2558 return Src1; 2559 } 2560 2561 // This is only legal with VOP3P instructions as an aid to op_sel matching. 2562 bool AMDGPUInstructionSelector::selectG_SHUFFLE_VECTOR( 2563 MachineInstr &MI) const { 2564 Register DstReg = MI.getOperand(0).getReg(); 2565 Register Src0Reg = MI.getOperand(1).getReg(); 2566 Register Src1Reg = MI.getOperand(2).getReg(); 2567 ArrayRef<int> ShufMask = MI.getOperand(3).getShuffleMask(); 2568 2569 const LLT V2S16 = LLT::vector(2, 16); 2570 if (MRI->getType(DstReg) != V2S16 || MRI->getType(Src0Reg) != V2S16) 2571 return false; 2572 2573 if (!AMDGPU::isLegalVOP3PShuffleMask(ShufMask)) 2574 return false; 2575 2576 assert(ShufMask.size() == 2); 2577 assert(STI.hasSDWA() && "no target has VOP3P but not SDWA"); 2578 2579 MachineBasicBlock *MBB = MI.getParent(); 2580 const DebugLoc &DL = MI.getDebugLoc(); 2581 2582 const RegisterBank *DstRB = RBI.getRegBank(DstReg, *MRI, TRI); 2583 const bool IsVALU = DstRB->getID() == AMDGPU::VGPRRegBankID; 2584 const TargetRegisterClass &RC = IsVALU ? 2585 AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass; 2586 2587 // Handle the degenerate case which should have folded out. 2588 if (ShufMask[0] == -1 && ShufMask[1] == -1) { 2589 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::IMPLICIT_DEF), DstReg); 2590 2591 MI.eraseFromParent(); 2592 return RBI.constrainGenericRegister(DstReg, RC, *MRI); 2593 } 2594 2595 // A legal VOP3P mask only reads one of the sources. 2596 int Mask[2]; 2597 Register SrcVec = normalizeVOP3PMask(Mask, Src0Reg, Src1Reg, ShufMask); 2598 2599 if (!RBI.constrainGenericRegister(DstReg, RC, *MRI) || 2600 !RBI.constrainGenericRegister(SrcVec, RC, *MRI)) 2601 return false; 2602 2603 // TODO: This also should have been folded out 2604 if (isZeroOrUndef(Mask[0]) && isOneOrUndef(Mask[1])) { 2605 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::COPY), DstReg) 2606 .addReg(SrcVec); 2607 2608 MI.eraseFromParent(); 2609 return true; 2610 } 2611 2612 if (Mask[0] == 1 && Mask[1] == -1) { 2613 if (IsVALU) { 2614 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHRREV_B32_e64), DstReg) 2615 .addImm(16) 2616 .addReg(SrcVec); 2617 } else { 2618 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), DstReg) 2619 .addReg(SrcVec) 2620 .addImm(16); 2621 } 2622 } else if (Mask[0] == -1 && Mask[1] == 0) { 2623 if (IsVALU) { 2624 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), DstReg) 2625 .addImm(16) 2626 .addReg(SrcVec); 2627 } else { 2628 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHL_B32), DstReg) 2629 .addReg(SrcVec) 2630 .addImm(16); 2631 } 2632 } else if (Mask[0] == 0 && Mask[1] == 0) { 2633 if (IsVALU) { 2634 // Write low half of the register into the high half. 2635 MachineInstr *MovSDWA = 2636 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2637 .addImm(0) // $src0_modifiers 2638 .addReg(SrcVec) // $src0 2639 .addImm(0) // $clamp 2640 .addImm(AMDGPU::SDWA::WORD_1) // $dst_sel 2641 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2642 .addImm(AMDGPU::SDWA::WORD_0) // $src0_sel 2643 .addReg(SrcVec, RegState::Implicit); 2644 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2645 } else { 2646 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2647 .addReg(SrcVec) 2648 .addReg(SrcVec); 2649 } 2650 } else if (Mask[0] == 1 && Mask[1] == 1) { 2651 if (IsVALU) { 2652 // Write high half of the register into the low half. 2653 MachineInstr *MovSDWA = 2654 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_MOV_B32_sdwa), DstReg) 2655 .addImm(0) // $src0_modifiers 2656 .addReg(SrcVec) // $src0 2657 .addImm(0) // $clamp 2658 .addImm(AMDGPU::SDWA::WORD_0) // $dst_sel 2659 .addImm(AMDGPU::SDWA::UNUSED_PRESERVE) // $dst_unused 2660 .addImm(AMDGPU::SDWA::WORD_1) // $src0_sel 2661 .addReg(SrcVec, RegState::Implicit); 2662 MovSDWA->tieOperands(0, MovSDWA->getNumOperands() - 1); 2663 } else { 2664 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_HH_B32_B16), DstReg) 2665 .addReg(SrcVec) 2666 .addReg(SrcVec); 2667 } 2668 } else if (Mask[0] == 1 && Mask[1] == 0) { 2669 if (IsVALU) { 2670 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::V_ALIGNBIT_B32), DstReg) 2671 .addReg(SrcVec) 2672 .addReg(SrcVec) 2673 .addImm(16); 2674 } else { 2675 Register TmpReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 2676 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_LSHR_B32), TmpReg) 2677 .addReg(SrcVec) 2678 .addImm(16); 2679 BuildMI(*MBB, MI, DL, TII.get(AMDGPU::S_PACK_LL_B32_B16), DstReg) 2680 .addReg(TmpReg) 2681 .addReg(SrcVec); 2682 } 2683 } else 2684 llvm_unreachable("all shuffle masks should be handled"); 2685 2686 MI.eraseFromParent(); 2687 return true; 2688 } 2689 2690 bool AMDGPUInstructionSelector::select(MachineInstr &I) { 2691 if (I.isPHI()) 2692 return selectPHI(I); 2693 2694 if (!I.isPreISelOpcode()) { 2695 if (I.isCopy()) 2696 return selectCOPY(I); 2697 return true; 2698 } 2699 2700 switch (I.getOpcode()) { 2701 case TargetOpcode::G_AND: 2702 case TargetOpcode::G_OR: 2703 case TargetOpcode::G_XOR: 2704 if (selectImpl(I, *CoverageInfo)) 2705 return true; 2706 return selectG_AND_OR_XOR(I); 2707 case TargetOpcode::G_ADD: 2708 case TargetOpcode::G_SUB: 2709 if (selectImpl(I, *CoverageInfo)) 2710 return true; 2711 return selectG_ADD_SUB(I); 2712 case TargetOpcode::G_UADDO: 2713 case TargetOpcode::G_USUBO: 2714 case TargetOpcode::G_UADDE: 2715 case TargetOpcode::G_USUBE: 2716 return selectG_UADDO_USUBO_UADDE_USUBE(I); 2717 case TargetOpcode::G_INTTOPTR: 2718 case TargetOpcode::G_BITCAST: 2719 case TargetOpcode::G_PTRTOINT: 2720 return selectCOPY(I); 2721 case TargetOpcode::G_CONSTANT: 2722 case TargetOpcode::G_FCONSTANT: 2723 return selectG_CONSTANT(I); 2724 case TargetOpcode::G_FNEG: 2725 if (selectImpl(I, *CoverageInfo)) 2726 return true; 2727 return selectG_FNEG(I); 2728 case TargetOpcode::G_FABS: 2729 if (selectImpl(I, *CoverageInfo)) 2730 return true; 2731 return selectG_FABS(I); 2732 case TargetOpcode::G_EXTRACT: 2733 return selectG_EXTRACT(I); 2734 case TargetOpcode::G_MERGE_VALUES: 2735 case TargetOpcode::G_BUILD_VECTOR: 2736 case TargetOpcode::G_CONCAT_VECTORS: 2737 return selectG_MERGE_VALUES(I); 2738 case TargetOpcode::G_UNMERGE_VALUES: 2739 return selectG_UNMERGE_VALUES(I); 2740 case TargetOpcode::G_BUILD_VECTOR_TRUNC: 2741 return selectG_BUILD_VECTOR_TRUNC(I); 2742 case TargetOpcode::G_PTR_ADD: 2743 return selectG_PTR_ADD(I); 2744 case TargetOpcode::G_IMPLICIT_DEF: 2745 return selectG_IMPLICIT_DEF(I); 2746 case TargetOpcode::G_INSERT: 2747 return selectG_INSERT(I); 2748 case TargetOpcode::G_INTRINSIC: 2749 return selectG_INTRINSIC(I); 2750 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS: 2751 return selectG_INTRINSIC_W_SIDE_EFFECTS(I); 2752 case TargetOpcode::G_ICMP: 2753 if (selectG_ICMP(I)) 2754 return true; 2755 return selectImpl(I, *CoverageInfo); 2756 case TargetOpcode::G_LOAD: 2757 case TargetOpcode::G_ATOMIC_CMPXCHG: 2758 case TargetOpcode::G_ATOMICRMW_XCHG: 2759 case TargetOpcode::G_ATOMICRMW_ADD: 2760 case TargetOpcode::G_ATOMICRMW_SUB: 2761 case TargetOpcode::G_ATOMICRMW_AND: 2762 case TargetOpcode::G_ATOMICRMW_OR: 2763 case TargetOpcode::G_ATOMICRMW_XOR: 2764 case TargetOpcode::G_ATOMICRMW_MIN: 2765 case TargetOpcode::G_ATOMICRMW_MAX: 2766 case TargetOpcode::G_ATOMICRMW_UMIN: 2767 case TargetOpcode::G_ATOMICRMW_UMAX: 2768 case TargetOpcode::G_ATOMICRMW_FADD: 2769 return selectG_LOAD_ATOMICRMW(I); 2770 case AMDGPU::G_AMDGPU_ATOMIC_CMPXCHG: 2771 return selectG_AMDGPU_ATOMIC_CMPXCHG(I); 2772 case TargetOpcode::G_SELECT: 2773 return selectG_SELECT(I); 2774 case TargetOpcode::G_STORE: 2775 return selectG_STORE(I); 2776 case TargetOpcode::G_TRUNC: 2777 return selectG_TRUNC(I); 2778 case TargetOpcode::G_SEXT: 2779 case TargetOpcode::G_ZEXT: 2780 case TargetOpcode::G_ANYEXT: 2781 case TargetOpcode::G_SEXT_INREG: 2782 if (selectImpl(I, *CoverageInfo)) 2783 return true; 2784 return selectG_SZA_EXT(I); 2785 case TargetOpcode::G_BRCOND: 2786 return selectG_BRCOND(I); 2787 case TargetOpcode::G_FRAME_INDEX: 2788 case TargetOpcode::G_GLOBAL_VALUE: 2789 return selectG_FRAME_INDEX_GLOBAL_VALUE(I); 2790 case TargetOpcode::G_PTRMASK: 2791 return selectG_PTRMASK(I); 2792 case TargetOpcode::G_EXTRACT_VECTOR_ELT: 2793 return selectG_EXTRACT_VECTOR_ELT(I); 2794 case TargetOpcode::G_INSERT_VECTOR_ELT: 2795 return selectG_INSERT_VECTOR_ELT(I); 2796 case TargetOpcode::G_SHUFFLE_VECTOR: 2797 return selectG_SHUFFLE_VECTOR(I); 2798 case AMDGPU::G_AMDGPU_ATOMIC_INC: 2799 case AMDGPU::G_AMDGPU_ATOMIC_DEC: 2800 initM0(I); 2801 return selectImpl(I, *CoverageInfo); 2802 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_LOAD: 2803 case AMDGPU::G_AMDGPU_INTRIN_IMAGE_STORE: { 2804 const AMDGPU::ImageDimIntrinsicInfo *Intr 2805 = AMDGPU::getImageDimIntrinsicInfo(I.getIntrinsicID()); 2806 assert(Intr && "not an image intrinsic with image pseudo"); 2807 return selectImageIntrinsic(I, Intr); 2808 } 2809 default: 2810 return selectImpl(I, *CoverageInfo); 2811 } 2812 return false; 2813 } 2814 2815 InstructionSelector::ComplexRendererFns 2816 AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const { 2817 return {{ 2818 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 2819 }}; 2820 2821 } 2822 2823 std::pair<Register, unsigned> 2824 AMDGPUInstructionSelector::selectVOP3ModsImpl(MachineOperand &Root) const { 2825 Register Src = Root.getReg(); 2826 Register OrigSrc = Src; 2827 unsigned Mods = 0; 2828 MachineInstr *MI = getDefIgnoringCopies(Src, *MRI); 2829 2830 if (MI && MI->getOpcode() == AMDGPU::G_FNEG) { 2831 Src = MI->getOperand(1).getReg(); 2832 Mods |= SISrcMods::NEG; 2833 MI = getDefIgnoringCopies(Src, *MRI); 2834 } 2835 2836 if (MI && MI->getOpcode() == AMDGPU::G_FABS) { 2837 Src = MI->getOperand(1).getReg(); 2838 Mods |= SISrcMods::ABS; 2839 } 2840 2841 if (Mods != 0 && 2842 RBI.getRegBank(Src, *MRI, TRI)->getID() != AMDGPU::VGPRRegBankID) { 2843 MachineInstr *UseMI = Root.getParent(); 2844 2845 // If we looked through copies to find source modifiers on an SGPR operand, 2846 // we now have an SGPR register source. To avoid potentially violating the 2847 // constant bus restriction, we need to insert a copy to a VGPR. 2848 Register VGPRSrc = MRI->cloneVirtualRegister(OrigSrc); 2849 BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(), 2850 TII.get(AMDGPU::COPY), VGPRSrc) 2851 .addReg(Src); 2852 Src = VGPRSrc; 2853 } 2854 2855 return std::make_pair(Src, Mods); 2856 } 2857 2858 /// 2859 /// This will select either an SGPR or VGPR operand and will save us from 2860 /// having to write an extra tablegen pattern. 2861 InstructionSelector::ComplexRendererFns 2862 AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const { 2863 return {{ 2864 [=](MachineInstrBuilder &MIB) { MIB.add(Root); } 2865 }}; 2866 } 2867 2868 InstructionSelector::ComplexRendererFns 2869 AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const { 2870 Register Src; 2871 unsigned Mods; 2872 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 2873 2874 return {{ 2875 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 2876 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods 2877 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 2878 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 2879 }}; 2880 } 2881 2882 InstructionSelector::ComplexRendererFns 2883 AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const { 2884 return {{ 2885 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }, 2886 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp 2887 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod 2888 }}; 2889 } 2890 2891 InstructionSelector::ComplexRendererFns 2892 AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const { 2893 Register Src; 2894 unsigned Mods; 2895 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 2896 2897 return {{ 2898 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 2899 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 2900 }}; 2901 } 2902 2903 InstructionSelector::ComplexRendererFns 2904 AMDGPUInstructionSelector::selectVOP3NoMods(MachineOperand &Root) const { 2905 Register Reg = Root.getReg(); 2906 const MachineInstr *Def = getDefIgnoringCopies(Reg, *MRI); 2907 if (Def && (Def->getOpcode() == AMDGPU::G_FNEG || 2908 Def->getOpcode() == AMDGPU::G_FABS)) 2909 return {}; 2910 return {{ 2911 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 2912 }}; 2913 } 2914 2915 std::pair<Register, unsigned> 2916 AMDGPUInstructionSelector::selectVOP3PModsImpl( 2917 Register Src, const MachineRegisterInfo &MRI) const { 2918 unsigned Mods = 0; 2919 MachineInstr *MI = MRI.getVRegDef(Src); 2920 2921 if (MI && MI->getOpcode() == AMDGPU::G_FNEG && 2922 // It's possible to see an f32 fneg here, but unlikely. 2923 // TODO: Treat f32 fneg as only high bit. 2924 MRI.getType(Src) == LLT::vector(2, 16)) { 2925 Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI); 2926 Src = MI->getOperand(1).getReg(); 2927 MI = MRI.getVRegDef(Src); 2928 } 2929 2930 // TODO: Match op_sel through g_build_vector_trunc and g_shuffle_vector. 2931 2932 // Packed instructions do not have abs modifiers. 2933 Mods |= SISrcMods::OP_SEL_1; 2934 2935 return std::make_pair(Src, Mods); 2936 } 2937 2938 InstructionSelector::ComplexRendererFns 2939 AMDGPUInstructionSelector::selectVOP3PMods(MachineOperand &Root) const { 2940 MachineRegisterInfo &MRI 2941 = Root.getParent()->getParent()->getParent()->getRegInfo(); 2942 2943 Register Src; 2944 unsigned Mods; 2945 std::tie(Src, Mods) = selectVOP3PModsImpl(Root.getReg(), MRI); 2946 2947 return {{ 2948 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 2949 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 2950 }}; 2951 } 2952 2953 InstructionSelector::ComplexRendererFns 2954 AMDGPUInstructionSelector::selectVOP3Mods_nnan(MachineOperand &Root) const { 2955 Register Src; 2956 unsigned Mods; 2957 std::tie(Src, Mods) = selectVOP3ModsImpl(Root); 2958 if (!TM.Options.NoNaNsFPMath && !isKnownNeverNaN(Src, *MRI)) 2959 return None; 2960 2961 return {{ 2962 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); }, 2963 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods 2964 }}; 2965 } 2966 2967 InstructionSelector::ComplexRendererFns 2968 AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const { 2969 // FIXME: Handle op_sel 2970 return {{ 2971 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); }, 2972 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods 2973 }}; 2974 } 2975 2976 InstructionSelector::ComplexRendererFns 2977 AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const { 2978 SmallVector<GEPInfo, 4> AddrInfo; 2979 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 2980 2981 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 2982 return None; 2983 2984 const GEPInfo &GEPInfo = AddrInfo[0]; 2985 Optional<int64_t> EncodedImm = 2986 AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm, false); 2987 if (!EncodedImm) 2988 return None; 2989 2990 unsigned PtrReg = GEPInfo.SgprParts[0]; 2991 return {{ 2992 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 2993 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 2994 }}; 2995 } 2996 2997 InstructionSelector::ComplexRendererFns 2998 AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const { 2999 SmallVector<GEPInfo, 4> AddrInfo; 3000 getAddrModeInfo(*Root.getParent(), *MRI, AddrInfo); 3001 3002 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3003 return None; 3004 3005 const GEPInfo &GEPInfo = AddrInfo[0]; 3006 Register PtrReg = GEPInfo.SgprParts[0]; 3007 Optional<int64_t> EncodedImm = 3008 AMDGPU::getSMRDEncodedLiteralOffset32(STI, GEPInfo.Imm); 3009 if (!EncodedImm) 3010 return None; 3011 3012 return {{ 3013 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3014 [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } 3015 }}; 3016 } 3017 3018 InstructionSelector::ComplexRendererFns 3019 AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const { 3020 MachineInstr *MI = Root.getParent(); 3021 MachineBasicBlock *MBB = MI->getParent(); 3022 3023 SmallVector<GEPInfo, 4> AddrInfo; 3024 getAddrModeInfo(*MI, *MRI, AddrInfo); 3025 3026 // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits, 3027 // then we can select all ptr + 32-bit offsets not just immediate offsets. 3028 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1) 3029 return None; 3030 3031 const GEPInfo &GEPInfo = AddrInfo[0]; 3032 // SGPR offset is unsigned. 3033 if (!GEPInfo.Imm || GEPInfo.Imm < 0 || !isUInt<32>(GEPInfo.Imm)) 3034 return None; 3035 3036 // If we make it this far we have a load with an 32-bit immediate offset. 3037 // It is OK to select this using a sgpr offset, because we have already 3038 // failed trying to select this load into one of the _IMM variants since 3039 // the _IMM Patterns are considered before the _SGPR patterns. 3040 Register PtrReg = GEPInfo.SgprParts[0]; 3041 Register OffsetReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 3042 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg) 3043 .addImm(GEPInfo.Imm); 3044 return {{ 3045 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); }, 3046 [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); } 3047 }}; 3048 } 3049 3050 template <bool Signed> 3051 InstructionSelector::ComplexRendererFns 3052 AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root) const { 3053 MachineInstr *MI = Root.getParent(); 3054 3055 InstructionSelector::ComplexRendererFns Default = {{ 3056 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); }, 3057 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // offset 3058 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // slc 3059 }}; 3060 3061 if (!STI.hasFlatInstOffsets()) 3062 return Default; 3063 3064 const MachineInstr *OpDef = MRI->getVRegDef(Root.getReg()); 3065 if (!OpDef || OpDef->getOpcode() != AMDGPU::G_PTR_ADD) 3066 return Default; 3067 3068 Optional<int64_t> Offset = 3069 getConstantVRegVal(OpDef->getOperand(2).getReg(), *MRI); 3070 if (!Offset.hasValue()) 3071 return Default; 3072 3073 unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace(); 3074 if (!TII.isLegalFLATOffset(Offset.getValue(), AddrSpace, Signed)) 3075 return Default; 3076 3077 Register BasePtr = OpDef->getOperand(1).getReg(); 3078 3079 return {{ 3080 [=](MachineInstrBuilder &MIB) { MIB.addReg(BasePtr); }, 3081 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset.getValue()); }, 3082 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // slc 3083 }}; 3084 } 3085 3086 InstructionSelector::ComplexRendererFns 3087 AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const { 3088 return selectFlatOffsetImpl<false>(Root); 3089 } 3090 3091 InstructionSelector::ComplexRendererFns 3092 AMDGPUInstructionSelector::selectFlatOffsetSigned(MachineOperand &Root) const { 3093 return selectFlatOffsetImpl<true>(Root); 3094 } 3095 3096 static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) { 3097 auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>(); 3098 return PSV && PSV->isStack(); 3099 } 3100 3101 InstructionSelector::ComplexRendererFns 3102 AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const { 3103 MachineInstr *MI = Root.getParent(); 3104 MachineBasicBlock *MBB = MI->getParent(); 3105 MachineFunction *MF = MBB->getParent(); 3106 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 3107 3108 int64_t Offset = 0; 3109 if (mi_match(Root.getReg(), *MRI, m_ICst(Offset)) && 3110 Offset != TM.getNullPointerValue(AMDGPUAS::PRIVATE_ADDRESS)) { 3111 Register HighBits = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass); 3112 3113 // TODO: Should this be inside the render function? The iterator seems to 3114 // move. 3115 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32), 3116 HighBits) 3117 .addImm(Offset & ~4095); 3118 3119 return {{[=](MachineInstrBuilder &MIB) { // rsrc 3120 MIB.addReg(Info->getScratchRSrcReg()); 3121 }, 3122 [=](MachineInstrBuilder &MIB) { // vaddr 3123 MIB.addReg(HighBits); 3124 }, 3125 [=](MachineInstrBuilder &MIB) { // soffset 3126 const MachineMemOperand *MMO = *MI->memoperands_begin(); 3127 const MachinePointerInfo &PtrInfo = MMO->getPointerInfo(); 3128 3129 if (isStackPtrRelative(PtrInfo)) 3130 MIB.addReg(Info->getStackPtrOffsetReg()); 3131 else 3132 MIB.addImm(0); 3133 }, 3134 [=](MachineInstrBuilder &MIB) { // offset 3135 MIB.addImm(Offset & 4095); 3136 }}}; 3137 } 3138 3139 assert(Offset == 0 || Offset == -1); 3140 3141 // Try to fold a frame index directly into the MUBUF vaddr field, and any 3142 // offsets. 3143 Optional<int> FI; 3144 Register VAddr = Root.getReg(); 3145 if (const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg())) { 3146 if (isBaseWithConstantOffset(Root, *MRI)) { 3147 const MachineOperand &LHS = RootDef->getOperand(1); 3148 const MachineOperand &RHS = RootDef->getOperand(2); 3149 const MachineInstr *LHSDef = MRI->getVRegDef(LHS.getReg()); 3150 const MachineInstr *RHSDef = MRI->getVRegDef(RHS.getReg()); 3151 if (LHSDef && RHSDef) { 3152 int64_t PossibleOffset = 3153 RHSDef->getOperand(1).getCImm()->getSExtValue(); 3154 if (SIInstrInfo::isLegalMUBUFImmOffset(PossibleOffset) && 3155 (!STI.privateMemoryResourceIsRangeChecked() || 3156 KnownBits->signBitIsZero(LHS.getReg()))) { 3157 if (LHSDef->getOpcode() == AMDGPU::G_FRAME_INDEX) 3158 FI = LHSDef->getOperand(1).getIndex(); 3159 else 3160 VAddr = LHS.getReg(); 3161 Offset = PossibleOffset; 3162 } 3163 } 3164 } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) { 3165 FI = RootDef->getOperand(1).getIndex(); 3166 } 3167 } 3168 3169 return {{[=](MachineInstrBuilder &MIB) { // rsrc 3170 MIB.addReg(Info->getScratchRSrcReg()); 3171 }, 3172 [=](MachineInstrBuilder &MIB) { // vaddr 3173 if (FI.hasValue()) 3174 MIB.addFrameIndex(FI.getValue()); 3175 else 3176 MIB.addReg(VAddr); 3177 }, 3178 [=](MachineInstrBuilder &MIB) { // soffset 3179 // If we don't know this private access is a local stack object, it 3180 // needs to be relative to the entry point's scratch wave offset. 3181 // TODO: Should split large offsets that don't fit like above. 3182 // TODO: Don't use scratch wave offset just because the offset 3183 // didn't fit. 3184 if (!Info->isEntryFunction() && FI.hasValue()) 3185 MIB.addReg(Info->getStackPtrOffsetReg()); 3186 else 3187 MIB.addImm(0); 3188 }, 3189 [=](MachineInstrBuilder &MIB) { // offset 3190 MIB.addImm(Offset); 3191 }}}; 3192 } 3193 3194 bool AMDGPUInstructionSelector::isDSOffsetLegal(Register Base, 3195 int64_t Offset, 3196 unsigned OffsetBits) const { 3197 if ((OffsetBits == 16 && !isUInt<16>(Offset)) || 3198 (OffsetBits == 8 && !isUInt<8>(Offset))) 3199 return false; 3200 3201 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled()) 3202 return true; 3203 3204 // On Southern Islands instruction with a negative base value and an offset 3205 // don't seem to work. 3206 return KnownBits->signBitIsZero(Base); 3207 } 3208 3209 InstructionSelector::ComplexRendererFns 3210 AMDGPUInstructionSelector::selectMUBUFScratchOffset( 3211 MachineOperand &Root) const { 3212 MachineInstr *MI = Root.getParent(); 3213 MachineBasicBlock *MBB = MI->getParent(); 3214 3215 int64_t Offset = 0; 3216 if (!mi_match(Root.getReg(), *MRI, m_ICst(Offset)) || 3217 !SIInstrInfo::isLegalMUBUFImmOffset(Offset)) 3218 return {}; 3219 3220 const MachineFunction *MF = MBB->getParent(); 3221 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 3222 const MachineMemOperand *MMO = *MI->memoperands_begin(); 3223 const MachinePointerInfo &PtrInfo = MMO->getPointerInfo(); 3224 3225 return {{ 3226 [=](MachineInstrBuilder &MIB) { // rsrc 3227 MIB.addReg(Info->getScratchRSrcReg()); 3228 }, 3229 [=](MachineInstrBuilder &MIB) { // soffset 3230 if (isStackPtrRelative(PtrInfo)) 3231 MIB.addReg(Info->getStackPtrOffsetReg()); 3232 else 3233 MIB.addImm(0); 3234 }, 3235 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset 3236 }}; 3237 } 3238 3239 std::pair<Register, unsigned> 3240 AMDGPUInstructionSelector::selectDS1Addr1OffsetImpl(MachineOperand &Root) const { 3241 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 3242 if (!RootDef) 3243 return std::make_pair(Root.getReg(), 0); 3244 3245 int64_t ConstAddr = 0; 3246 3247 Register PtrBase; 3248 int64_t Offset; 3249 std::tie(PtrBase, Offset) = 3250 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 3251 3252 if (Offset) { 3253 if (isDSOffsetLegal(PtrBase, Offset, 16)) { 3254 // (add n0, c0) 3255 return std::make_pair(PtrBase, Offset); 3256 } 3257 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 3258 // TODO 3259 3260 3261 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 3262 // TODO 3263 3264 } 3265 3266 return std::make_pair(Root.getReg(), 0); 3267 } 3268 3269 InstructionSelector::ComplexRendererFns 3270 AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const { 3271 Register Reg; 3272 unsigned Offset; 3273 std::tie(Reg, Offset) = selectDS1Addr1OffsetImpl(Root); 3274 return {{ 3275 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 3276 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } 3277 }}; 3278 } 3279 3280 InstructionSelector::ComplexRendererFns 3281 AMDGPUInstructionSelector::selectDS64Bit4ByteAligned(MachineOperand &Root) const { 3282 Register Reg; 3283 unsigned Offset; 3284 std::tie(Reg, Offset) = selectDS64Bit4ByteAlignedImpl(Root); 3285 return {{ 3286 [=](MachineInstrBuilder &MIB) { MIB.addReg(Reg); }, 3287 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, 3288 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset+1); } 3289 }}; 3290 } 3291 3292 std::pair<Register, unsigned> 3293 AMDGPUInstructionSelector::selectDS64Bit4ByteAlignedImpl(MachineOperand &Root) const { 3294 const MachineInstr *RootDef = MRI->getVRegDef(Root.getReg()); 3295 if (!RootDef) 3296 return std::make_pair(Root.getReg(), 0); 3297 3298 int64_t ConstAddr = 0; 3299 3300 Register PtrBase; 3301 int64_t Offset; 3302 std::tie(PtrBase, Offset) = 3303 getPtrBaseWithConstantOffset(Root.getReg(), *MRI); 3304 3305 if (Offset) { 3306 int64_t DWordOffset0 = Offset / 4; 3307 int64_t DWordOffset1 = DWordOffset0 + 1; 3308 if (isDSOffsetLegal(PtrBase, DWordOffset1, 8)) { 3309 // (add n0, c0) 3310 return std::make_pair(PtrBase, DWordOffset0); 3311 } 3312 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) { 3313 // TODO 3314 3315 } else if (mi_match(Root.getReg(), *MRI, m_ICst(ConstAddr))) { 3316 // TODO 3317 3318 } 3319 3320 return std::make_pair(Root.getReg(), 0); 3321 } 3322 3323 /// If \p Root is a G_PTR_ADD with a G_CONSTANT on the right hand side, return 3324 /// the base value with the constant offset. There may be intervening copies 3325 /// between \p Root and the identified constant. Returns \p Root, 0 if this does 3326 /// not match the pattern. 3327 std::pair<Register, int64_t> 3328 AMDGPUInstructionSelector::getPtrBaseWithConstantOffset( 3329 Register Root, const MachineRegisterInfo &MRI) const { 3330 MachineInstr *RootI = MRI.getVRegDef(Root); 3331 if (RootI->getOpcode() != TargetOpcode::G_PTR_ADD) 3332 return {Root, 0}; 3333 3334 MachineOperand &RHS = RootI->getOperand(2); 3335 Optional<ValueAndVReg> MaybeOffset 3336 = getConstantVRegValWithLookThrough(RHS.getReg(), MRI, true); 3337 if (!MaybeOffset) 3338 return {Root, 0}; 3339 return {RootI->getOperand(1).getReg(), MaybeOffset->Value}; 3340 } 3341 3342 static void addZeroImm(MachineInstrBuilder &MIB) { 3343 MIB.addImm(0); 3344 } 3345 3346 /// Return a resource descriptor for use with an arbitrary 64-bit pointer. If \p 3347 /// BasePtr is not valid, a null base pointer will be used. 3348 static Register buildRSRC(MachineIRBuilder &B, MachineRegisterInfo &MRI, 3349 uint32_t FormatLo, uint32_t FormatHi, 3350 Register BasePtr) { 3351 Register RSrc2 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 3352 Register RSrc3 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 3353 Register RSrcHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 3354 Register RSrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass); 3355 3356 B.buildInstr(AMDGPU::S_MOV_B32) 3357 .addDef(RSrc2) 3358 .addImm(FormatLo); 3359 B.buildInstr(AMDGPU::S_MOV_B32) 3360 .addDef(RSrc3) 3361 .addImm(FormatHi); 3362 3363 // Build the half of the subregister with the constants before building the 3364 // full 128-bit register. If we are building multiple resource descriptors, 3365 // this will allow CSEing of the 2-component register. 3366 B.buildInstr(AMDGPU::REG_SEQUENCE) 3367 .addDef(RSrcHi) 3368 .addReg(RSrc2) 3369 .addImm(AMDGPU::sub0) 3370 .addReg(RSrc3) 3371 .addImm(AMDGPU::sub1); 3372 3373 Register RSrcLo = BasePtr; 3374 if (!BasePtr) { 3375 RSrcLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 3376 B.buildInstr(AMDGPU::S_MOV_B64) 3377 .addDef(RSrcLo) 3378 .addImm(0); 3379 } 3380 3381 B.buildInstr(AMDGPU::REG_SEQUENCE) 3382 .addDef(RSrc) 3383 .addReg(RSrcLo) 3384 .addImm(AMDGPU::sub0_sub1) 3385 .addReg(RSrcHi) 3386 .addImm(AMDGPU::sub2_sub3); 3387 3388 return RSrc; 3389 } 3390 3391 static Register buildAddr64RSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 3392 const SIInstrInfo &TII, Register BasePtr) { 3393 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 3394 3395 // FIXME: Why are half the "default" bits ignored based on the addressing 3396 // mode? 3397 return buildRSRC(B, MRI, 0, Hi_32(DefaultFormat), BasePtr); 3398 } 3399 3400 static Register buildOffsetSrc(MachineIRBuilder &B, MachineRegisterInfo &MRI, 3401 const SIInstrInfo &TII, Register BasePtr) { 3402 uint64_t DefaultFormat = TII.getDefaultRsrcDataFormat(); 3403 3404 // FIXME: Why are half the "default" bits ignored based on the addressing 3405 // mode? 3406 return buildRSRC(B, MRI, -1, Hi_32(DefaultFormat), BasePtr); 3407 } 3408 3409 AMDGPUInstructionSelector::MUBUFAddressData 3410 AMDGPUInstructionSelector::parseMUBUFAddress(Register Src) const { 3411 MUBUFAddressData Data; 3412 Data.N0 = Src; 3413 3414 Register PtrBase; 3415 int64_t Offset; 3416 3417 std::tie(PtrBase, Offset) = getPtrBaseWithConstantOffset(Src, *MRI); 3418 if (isUInt<32>(Offset)) { 3419 Data.N0 = PtrBase; 3420 Data.Offset = Offset; 3421 } 3422 3423 if (MachineInstr *InputAdd 3424 = getOpcodeDef(TargetOpcode::G_PTR_ADD, Data.N0, *MRI)) { 3425 Data.N2 = InputAdd->getOperand(1).getReg(); 3426 Data.N3 = InputAdd->getOperand(2).getReg(); 3427 3428 // FIXME: Need to fix extra SGPR->VGPRcopies inserted 3429 // FIXME: Don't know this was defined by operand 0 3430 // 3431 // TODO: Remove this when we have copy folding optimizations after 3432 // RegBankSelect. 3433 Data.N2 = getDefIgnoringCopies(Data.N2, *MRI)->getOperand(0).getReg(); 3434 Data.N3 = getDefIgnoringCopies(Data.N3, *MRI)->getOperand(0).getReg(); 3435 } 3436 3437 return Data; 3438 } 3439 3440 /// Return if the addr64 mubuf mode should be used for the given address. 3441 bool AMDGPUInstructionSelector::shouldUseAddr64(MUBUFAddressData Addr) const { 3442 // (ptr_add N2, N3) -> addr64, or 3443 // (ptr_add (ptr_add N2, N3), C1) -> addr64 3444 if (Addr.N2) 3445 return true; 3446 3447 const RegisterBank *N0Bank = RBI.getRegBank(Addr.N0, *MRI, TRI); 3448 return N0Bank->getID() == AMDGPU::VGPRRegBankID; 3449 } 3450 3451 /// Split an immediate offset \p ImmOffset depending on whether it fits in the 3452 /// immediate field. Modifies \p ImmOffset and sets \p SOffset to the variable 3453 /// component. 3454 void AMDGPUInstructionSelector::splitIllegalMUBUFOffset( 3455 MachineIRBuilder &B, Register &SOffset, int64_t &ImmOffset) const { 3456 if (SIInstrInfo::isLegalMUBUFImmOffset(ImmOffset)) 3457 return; 3458 3459 // Illegal offset, store it in soffset. 3460 SOffset = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); 3461 B.buildInstr(AMDGPU::S_MOV_B32) 3462 .addDef(SOffset) 3463 .addImm(ImmOffset); 3464 ImmOffset = 0; 3465 } 3466 3467 bool AMDGPUInstructionSelector::selectMUBUFAddr64Impl( 3468 MachineOperand &Root, Register &VAddr, Register &RSrcReg, 3469 Register &SOffset, int64_t &Offset) const { 3470 // FIXME: Predicates should stop this from reaching here. 3471 // addr64 bit was removed for volcanic islands. 3472 if (!STI.hasAddr64() || STI.useFlatForGlobal()) 3473 return false; 3474 3475 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 3476 if (!shouldUseAddr64(AddrData)) 3477 return false; 3478 3479 Register N0 = AddrData.N0; 3480 Register N2 = AddrData.N2; 3481 Register N3 = AddrData.N3; 3482 Offset = AddrData.Offset; 3483 3484 // Base pointer for the SRD. 3485 Register SRDPtr; 3486 3487 if (N2) { 3488 if (RBI.getRegBank(N2, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 3489 assert(N3); 3490 if (RBI.getRegBank(N3, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 3491 // Both N2 and N3 are divergent. Use N0 (the result of the add) as the 3492 // addr64, and construct the default resource from a 0 address. 3493 VAddr = N0; 3494 } else { 3495 SRDPtr = N3; 3496 VAddr = N2; 3497 } 3498 } else { 3499 // N2 is not divergent. 3500 SRDPtr = N2; 3501 VAddr = N3; 3502 } 3503 } else if (RBI.getRegBank(N0, *MRI, TRI)->getID() == AMDGPU::VGPRRegBankID) { 3504 // Use the default null pointer in the resource 3505 VAddr = N0; 3506 } else { 3507 // N0 -> offset, or 3508 // (N0 + C1) -> offset 3509 SRDPtr = N0; 3510 } 3511 3512 MachineIRBuilder B(*Root.getParent()); 3513 RSrcReg = buildAddr64RSrc(B, *MRI, TII, SRDPtr); 3514 splitIllegalMUBUFOffset(B, SOffset, Offset); 3515 return true; 3516 } 3517 3518 bool AMDGPUInstructionSelector::selectMUBUFOffsetImpl( 3519 MachineOperand &Root, Register &RSrcReg, Register &SOffset, 3520 int64_t &Offset) const { 3521 MUBUFAddressData AddrData = parseMUBUFAddress(Root.getReg()); 3522 if (shouldUseAddr64(AddrData)) 3523 return false; 3524 3525 // N0 -> offset, or 3526 // (N0 + C1) -> offset 3527 Register SRDPtr = AddrData.N0; 3528 Offset = AddrData.Offset; 3529 3530 // TODO: Look through extensions for 32-bit soffset. 3531 MachineIRBuilder B(*Root.getParent()); 3532 3533 RSrcReg = buildOffsetSrc(B, *MRI, TII, SRDPtr); 3534 splitIllegalMUBUFOffset(B, SOffset, Offset); 3535 return true; 3536 } 3537 3538 InstructionSelector::ComplexRendererFns 3539 AMDGPUInstructionSelector::selectMUBUFAddr64(MachineOperand &Root) const { 3540 Register VAddr; 3541 Register RSrcReg; 3542 Register SOffset; 3543 int64_t Offset = 0; 3544 3545 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 3546 return {}; 3547 3548 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 3549 // pattern. 3550 return {{ 3551 [=](MachineInstrBuilder &MIB) { // rsrc 3552 MIB.addReg(RSrcReg); 3553 }, 3554 [=](MachineInstrBuilder &MIB) { // vaddr 3555 MIB.addReg(VAddr); 3556 }, 3557 [=](MachineInstrBuilder &MIB) { // soffset 3558 if (SOffset) 3559 MIB.addReg(SOffset); 3560 else 3561 MIB.addImm(0); 3562 }, 3563 [=](MachineInstrBuilder &MIB) { // offset 3564 MIB.addImm(Offset); 3565 }, 3566 addZeroImm, // glc 3567 addZeroImm, // slc 3568 addZeroImm, // tfe 3569 addZeroImm, // dlc 3570 addZeroImm // swz 3571 }}; 3572 } 3573 3574 InstructionSelector::ComplexRendererFns 3575 AMDGPUInstructionSelector::selectMUBUFOffset(MachineOperand &Root) const { 3576 Register RSrcReg; 3577 Register SOffset; 3578 int64_t Offset = 0; 3579 3580 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 3581 return {}; 3582 3583 return {{ 3584 [=](MachineInstrBuilder &MIB) { // rsrc 3585 MIB.addReg(RSrcReg); 3586 }, 3587 [=](MachineInstrBuilder &MIB) { // soffset 3588 if (SOffset) 3589 MIB.addReg(SOffset); 3590 else 3591 MIB.addImm(0); 3592 }, 3593 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 3594 addZeroImm, // glc 3595 addZeroImm, // slc 3596 addZeroImm, // tfe 3597 addZeroImm, // dlc 3598 addZeroImm // swz 3599 }}; 3600 } 3601 3602 InstructionSelector::ComplexRendererFns 3603 AMDGPUInstructionSelector::selectMUBUFAddr64Atomic(MachineOperand &Root) const { 3604 Register VAddr; 3605 Register RSrcReg; 3606 Register SOffset; 3607 int64_t Offset = 0; 3608 3609 if (!selectMUBUFAddr64Impl(Root, VAddr, RSrcReg, SOffset, Offset)) 3610 return {}; 3611 3612 // FIXME: Use defaulted operands for trailing 0s and remove from the complex 3613 // pattern. 3614 return {{ 3615 [=](MachineInstrBuilder &MIB) { // rsrc 3616 MIB.addReg(RSrcReg); 3617 }, 3618 [=](MachineInstrBuilder &MIB) { // vaddr 3619 MIB.addReg(VAddr); 3620 }, 3621 [=](MachineInstrBuilder &MIB) { // soffset 3622 if (SOffset) 3623 MIB.addReg(SOffset); 3624 else 3625 MIB.addImm(0); 3626 }, 3627 [=](MachineInstrBuilder &MIB) { // offset 3628 MIB.addImm(Offset); 3629 }, 3630 addZeroImm // slc 3631 }}; 3632 } 3633 3634 InstructionSelector::ComplexRendererFns 3635 AMDGPUInstructionSelector::selectMUBUFOffsetAtomic(MachineOperand &Root) const { 3636 Register RSrcReg; 3637 Register SOffset; 3638 int64_t Offset = 0; 3639 3640 if (!selectMUBUFOffsetImpl(Root, RSrcReg, SOffset, Offset)) 3641 return {}; 3642 3643 return {{ 3644 [=](MachineInstrBuilder &MIB) { // rsrc 3645 MIB.addReg(RSrcReg); 3646 }, 3647 [=](MachineInstrBuilder &MIB) { // soffset 3648 if (SOffset) 3649 MIB.addReg(SOffset); 3650 else 3651 MIB.addImm(0); 3652 }, 3653 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); }, // offset 3654 addZeroImm // slc 3655 }}; 3656 } 3657 3658 /// Get an immediate that must be 32-bits, and treated as zero extended. 3659 static Optional<uint64_t> getConstantZext32Val(Register Reg, 3660 const MachineRegisterInfo &MRI) { 3661 // getConstantVRegVal sexts any values, so see if that matters. 3662 Optional<int64_t> OffsetVal = getConstantVRegVal(Reg, MRI); 3663 if (!OffsetVal || !isInt<32>(*OffsetVal)) 3664 return None; 3665 return Lo_32(*OffsetVal); 3666 } 3667 3668 InstructionSelector::ComplexRendererFns 3669 AMDGPUInstructionSelector::selectSMRDBufferImm(MachineOperand &Root) const { 3670 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 3671 if (!OffsetVal) 3672 return {}; 3673 3674 Optional<int64_t> EncodedImm = 3675 AMDGPU::getSMRDEncodedOffset(STI, *OffsetVal, true); 3676 if (!EncodedImm) 3677 return {}; 3678 3679 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 3680 } 3681 3682 InstructionSelector::ComplexRendererFns 3683 AMDGPUInstructionSelector::selectSMRDBufferImm32(MachineOperand &Root) const { 3684 assert(STI.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS); 3685 3686 Optional<uint64_t> OffsetVal = getConstantZext32Val(Root.getReg(), *MRI); 3687 if (!OffsetVal) 3688 return {}; 3689 3690 Optional<int64_t> EncodedImm 3691 = AMDGPU::getSMRDEncodedLiteralOffset32(STI, *OffsetVal); 3692 if (!EncodedImm) 3693 return {}; 3694 3695 return {{ [=](MachineInstrBuilder &MIB) { MIB.addImm(*EncodedImm); } }}; 3696 } 3697 3698 void AMDGPUInstructionSelector::renderTruncImm32(MachineInstrBuilder &MIB, 3699 const MachineInstr &MI, 3700 int OpIdx) const { 3701 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 3702 "Expected G_CONSTANT"); 3703 MIB.addImm(MI.getOperand(1).getCImm()->getSExtValue()); 3704 } 3705 3706 void AMDGPUInstructionSelector::renderNegateImm(MachineInstrBuilder &MIB, 3707 const MachineInstr &MI, 3708 int OpIdx) const { 3709 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 3710 "Expected G_CONSTANT"); 3711 MIB.addImm(-MI.getOperand(1).getCImm()->getSExtValue()); 3712 } 3713 3714 void AMDGPUInstructionSelector::renderBitcastImm(MachineInstrBuilder &MIB, 3715 const MachineInstr &MI, 3716 int OpIdx) const { 3717 assert(OpIdx == -1); 3718 3719 const MachineOperand &Op = MI.getOperand(1); 3720 if (MI.getOpcode() == TargetOpcode::G_FCONSTANT) 3721 MIB.addImm(Op.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue()); 3722 else { 3723 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT"); 3724 MIB.addImm(Op.getCImm()->getSExtValue()); 3725 } 3726 } 3727 3728 void AMDGPUInstructionSelector::renderPopcntImm(MachineInstrBuilder &MIB, 3729 const MachineInstr &MI, 3730 int OpIdx) const { 3731 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && OpIdx == -1 && 3732 "Expected G_CONSTANT"); 3733 MIB.addImm(MI.getOperand(1).getCImm()->getValue().countPopulation()); 3734 } 3735 3736 /// This only really exists to satisfy DAG type checking machinery, so is a 3737 /// no-op here. 3738 void AMDGPUInstructionSelector::renderTruncTImm(MachineInstrBuilder &MIB, 3739 const MachineInstr &MI, 3740 int OpIdx) const { 3741 MIB.addImm(MI.getOperand(OpIdx).getImm()); 3742 } 3743 3744 void AMDGPUInstructionSelector::renderExtractGLC(MachineInstrBuilder &MIB, 3745 const MachineInstr &MI, 3746 int OpIdx) const { 3747 assert(OpIdx >= 0 && "expected to match an immediate operand"); 3748 MIB.addImm(MI.getOperand(OpIdx).getImm() & 1); 3749 } 3750 3751 void AMDGPUInstructionSelector::renderExtractSLC(MachineInstrBuilder &MIB, 3752 const MachineInstr &MI, 3753 int OpIdx) const { 3754 assert(OpIdx >= 0 && "expected to match an immediate operand"); 3755 MIB.addImm((MI.getOperand(OpIdx).getImm() >> 1) & 1); 3756 } 3757 3758 void AMDGPUInstructionSelector::renderExtractDLC(MachineInstrBuilder &MIB, 3759 const MachineInstr &MI, 3760 int OpIdx) const { 3761 assert(OpIdx >= 0 && "expected to match an immediate operand"); 3762 MIB.addImm((MI.getOperand(OpIdx).getImm() >> 2) & 1); 3763 } 3764 3765 void AMDGPUInstructionSelector::renderExtractSWZ(MachineInstrBuilder &MIB, 3766 const MachineInstr &MI, 3767 int OpIdx) const { 3768 assert(OpIdx >= 0 && "expected to match an immediate operand"); 3769 MIB.addImm((MI.getOperand(OpIdx).getImm() >> 3) & 1); 3770 } 3771 3772 bool AMDGPUInstructionSelector::isInlineImmediate16(int64_t Imm) const { 3773 return AMDGPU::isInlinableLiteral16(Imm, STI.hasInv2PiInlineImm()); 3774 } 3775 3776 bool AMDGPUInstructionSelector::isInlineImmediate32(int64_t Imm) const { 3777 return AMDGPU::isInlinableLiteral32(Imm, STI.hasInv2PiInlineImm()); 3778 } 3779 3780 bool AMDGPUInstructionSelector::isInlineImmediate64(int64_t Imm) const { 3781 return AMDGPU::isInlinableLiteral64(Imm, STI.hasInv2PiInlineImm()); 3782 } 3783 3784 bool AMDGPUInstructionSelector::isInlineImmediate(const APFloat &Imm) const { 3785 return TII.isInlineConstant(Imm); 3786 } 3787